blob: 93fd9fd10a0f36f486426519ef053df11549f5da [file] [log] [blame]
James Smartda0436e2009-05-22 14:51:39 -04001/*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
3 * Fibre Channel Host Bus Adapters. *
James Smart128bdda2018-01-30 15:59:03 -08004 * Copyright (C) 2017-2018 Broadcom. All Rights Reserved. The term *
James Smartd080abe2017-02-12 13:52:39 -08005 * “Broadcom” refers to Broadcom Limited and/or its subsidiaries. *
6 * Copyright (C) 2009-2016 Emulex. All rights reserved. *
James Smartda0436e2009-05-22 14:51:39 -04007 * EMULEX and SLI are trademarks of Emulex. *
James Smartd080abe2017-02-12 13:52:39 -08008 * www.broadcom.com *
James Smartda0436e2009-05-22 14:51:39 -04009 * *
10 * This program is free software; you can redistribute it and/or *
11 * modify it under the terms of version 2 of the GNU General *
12 * Public License as published by the Free Software Foundation. *
13 * This program is distributed in the hope that it will be useful. *
14 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
15 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
16 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
17 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
18 * TO BE LEGALLY INVALID. See the GNU General Public License for *
19 * more details, a copy of which can be found in the file COPYING *
20 * included with this package. *
21 *******************************************************************/
22
23/* Macros to deal with bit fields. Each bit field must have 3 #defines
24 * associated with it (_SHIFT, _MASK, and _WORD).
25 * EG. For a bit field that is in the 7th bit of the "field4" field of a
26 * structure and is 2 bits in size the following #defines must exist:
27 * struct temp {
28 * uint32_t field1;
29 * uint32_t field2;
30 * uint32_t field3;
31 * uint32_t field4;
32 * #define example_bit_field_SHIFT 7
33 * #define example_bit_field_MASK 0x03
34 * #define example_bit_field_WORD field4
35 * uint32_t field5;
36 * };
37 * Then the macros below may be used to get or set the value of that field.
38 * EG. To get the value of the bit field from the above example:
39 * struct temp t1;
40 * value = bf_get(example_bit_field, &t1);
41 * And then to set that bit field:
42 * bf_set(example_bit_field, &t1, 2);
43 * Or clear that bit field:
44 * bf_set(example_bit_field, &t1, 0);
45 */
James Smart079b5c92011-08-21 21:48:49 -040046#define bf_get_be32(name, ptr) \
47 ((be32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
James Smartcb5172e2010-03-15 11:25:07 -040048#define bf_get_le32(name, ptr) \
49 ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
James Smartda0436e2009-05-22 14:51:39 -040050#define bf_get(name, ptr) \
51 (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
James Smartcb5172e2010-03-15 11:25:07 -040052#define bf_set_le32(name, ptr, value) \
53 ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
54 name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
55 ~(name##_MASK << name##_SHIFT)))))
James Smartda0436e2009-05-22 14:51:39 -040056#define bf_set(name, ptr, value) \
57 ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
58 ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
59
60struct dma_address {
61 uint32_t addr_lo;
62 uint32_t addr_hi;
63};
64
James Smart8fa38512009-07-19 10:01:03 -040065struct lpfc_sli_intf {
66 uint32_t word0;
James Smart28baac72010-02-12 14:42:03 -050067#define lpfc_sli_intf_valid_SHIFT 29
68#define lpfc_sli_intf_valid_MASK 0x00000007
69#define lpfc_sli_intf_valid_WORD word0
James Smart8fa38512009-07-19 10:01:03 -040070#define LPFC_SLI_INTF_VALID 6
James Smart085c6472010-11-20 23:11:37 -050071#define lpfc_sli_intf_sli_hint2_SHIFT 24
72#define lpfc_sli_intf_sli_hint2_MASK 0x0000001F
73#define lpfc_sli_intf_sli_hint2_WORD word0
74#define LPFC_SLI_INTF_SLI_HINT2_NONE 0
75#define lpfc_sli_intf_sli_hint1_SHIFT 16
76#define lpfc_sli_intf_sli_hint1_MASK 0x000000FF
77#define lpfc_sli_intf_sli_hint1_WORD word0
78#define LPFC_SLI_INTF_SLI_HINT1_NONE 0
79#define LPFC_SLI_INTF_SLI_HINT1_1 1
80#define LPFC_SLI_INTF_SLI_HINT1_2 2
81#define lpfc_sli_intf_if_type_SHIFT 12
82#define lpfc_sli_intf_if_type_MASK 0x0000000F
83#define lpfc_sli_intf_if_type_WORD word0
84#define LPFC_SLI_INTF_IF_TYPE_0 0
85#define LPFC_SLI_INTF_IF_TYPE_1 1
86#define LPFC_SLI_INTF_IF_TYPE_2 2
James Smart27d6ac02018-02-22 08:18:42 -080087#define LPFC_SLI_INTF_IF_TYPE_6 6
James Smart28baac72010-02-12 14:42:03 -050088#define lpfc_sli_intf_sli_family_SHIFT 8
James Smart085c6472010-11-20 23:11:37 -050089#define lpfc_sli_intf_sli_family_MASK 0x0000000F
James Smart28baac72010-02-12 14:42:03 -050090#define lpfc_sli_intf_sli_family_WORD word0
James Smart085c6472010-11-20 23:11:37 -050091#define LPFC_SLI_INTF_FAMILY_BE2 0x0
92#define LPFC_SLI_INTF_FAMILY_BE3 0x1
93#define LPFC_SLI_INTF_FAMILY_LNCR_A0 0xa
94#define LPFC_SLI_INTF_FAMILY_LNCR_B0 0xb
James Smart28baac72010-02-12 14:42:03 -050095#define lpfc_sli_intf_slirev_SHIFT 4
96#define lpfc_sli_intf_slirev_MASK 0x0000000F
97#define lpfc_sli_intf_slirev_WORD word0
98#define LPFC_SLI_INTF_REV_SLI3 3
99#define LPFC_SLI_INTF_REV_SLI4 4
James Smart085c6472010-11-20 23:11:37 -0500100#define lpfc_sli_intf_func_type_SHIFT 0
101#define lpfc_sli_intf_func_type_MASK 0x00000001
102#define lpfc_sli_intf_func_type_WORD word0
103#define LPFC_SLI_INTF_IF_TYPE_PHYS 0
104#define LPFC_SLI_INTF_IF_TYPE_VIRT 1
James Smart8fa38512009-07-19 10:01:03 -0400105};
106
James Smartda0436e2009-05-22 14:51:39 -0400107#define LPFC_SLI4_MBX_EMBED true
108#define LPFC_SLI4_MBX_NEMBED false
109
110#define LPFC_SLI4_MB_WORD_COUNT 64
111#define LPFC_MAX_MQ_PAGE 8
James Smart962bc512013-01-03 15:44:00 -0500112#define LPFC_MAX_WQ_PAGE_V0 4
James Smartda0436e2009-05-22 14:51:39 -0400113#define LPFC_MAX_WQ_PAGE 8
James Smart895427b2017-02-12 13:52:30 -0800114#define LPFC_MAX_RQ_PAGE 8
James Smartda0436e2009-05-22 14:51:39 -0400115#define LPFC_MAX_CQ_PAGE 4
116#define LPFC_MAX_EQ_PAGE 8
117
118#define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */
119#define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */
120#define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */
121
122/* Define SLI4 Alignment requirements. */
123#define LPFC_ALIGN_16_BYTE 16
124#define LPFC_ALIGN_64_BYTE 64
125
126/* Define SLI4 specific definitions. */
127#define LPFC_MQ_CQE_BYTE_OFFSET 256
128#define LPFC_MBX_CMD_HDR_LENGTH 16
129#define LPFC_MBX_ERROR_RANGE 0x4000
130#define LPFC_BMBX_BIT1_ADDR_HI 0x2
131#define LPFC_BMBX_BIT1_ADDR_LO 0
132#define LPFC_RPI_HDR_COUNT 64
133#define LPFC_HDR_TEMPLATE_SIZE 4096
134#define LPFC_RPI_ALLOC_ERROR 0xFFFF
135#define LPFC_FCF_RECORD_WD_CNT 132
136#define LPFC_ENTIRE_FCF_DATABASE 0
137#define LPFC_DFLT_FCF_INDEX 0
138
139/* Virtual function numbers */
140#define LPFC_VF0 0
141#define LPFC_VF1 1
142#define LPFC_VF2 2
143#define LPFC_VF3 3
144#define LPFC_VF4 4
145#define LPFC_VF5 5
146#define LPFC_VF6 6
147#define LPFC_VF7 7
148#define LPFC_VF8 8
149#define LPFC_VF9 9
150#define LPFC_VF10 10
151#define LPFC_VF11 11
152#define LPFC_VF12 12
153#define LPFC_VF13 13
154#define LPFC_VF14 14
155#define LPFC_VF15 15
156#define LPFC_VF16 16
157#define LPFC_VF17 17
158#define LPFC_VF18 18
159#define LPFC_VF19 19
160#define LPFC_VF20 20
161#define LPFC_VF21 21
162#define LPFC_VF22 22
163#define LPFC_VF23 23
164#define LPFC_VF24 24
165#define LPFC_VF25 25
166#define LPFC_VF26 26
167#define LPFC_VF27 27
168#define LPFC_VF28 28
169#define LPFC_VF29 29
170#define LPFC_VF30 30
171#define LPFC_VF31 31
172
173/* PCI function numbers */
174#define LPFC_PCI_FUNC0 0
175#define LPFC_PCI_FUNC1 1
176#define LPFC_PCI_FUNC2 2
177#define LPFC_PCI_FUNC3 3
178#define LPFC_PCI_FUNC4 4
179
James Smart88a2cfb2011-07-22 18:36:33 -0400180/* SLI4 interface type-2 PDEV_CTL register */
James Smartc0c11512011-05-24 11:41:34 -0400181#define LPFC_CTL_PDEV_CTL_OFFSET 0x414
James Smartc0c11512011-05-24 11:41:34 -0400182#define LPFC_CTL_PDEV_CTL_DRST 0x00000001
183#define LPFC_CTL_PDEV_CTL_FRST 0x00000002
184#define LPFC_CTL_PDEV_CTL_DD 0x00000004
185#define LPFC_CTL_PDEV_CTL_LC 0x00000008
186#define LPFC_CTL_PDEV_CTL_FRL_ALL 0x00
187#define LPFC_CTL_PDEV_CTL_FRL_FC_FCOE 0x10
188#define LPFC_CTL_PDEV_CTL_FRL_NIC 0x20
189
190#define LPFC_FW_DUMP_REQUEST (LPFC_CTL_PDEV_CTL_DD | LPFC_CTL_PDEV_CTL_FRST)
191
James Smartda0436e2009-05-22 14:51:39 -0400192/* Active interrupt test count */
193#define LPFC_ACT_INTR_CNT 4
194
James Smart49aa1432012-08-03 12:36:42 -0400195/* Algrithmns for scheduling FCP commands to WQs */
196#define LPFC_FCP_SCHED_ROUND_ROBIN 0
197#define LPFC_FCP_SCHED_BY_CPU 1
198
James Smartda0436e2009-05-22 14:51:39 -0400199/* Delay Multiplier constant */
200#define LPFC_DMULT_CONST 651042
James Smart0cf07f842017-06-01 21:07:10 -0700201#define LPFC_DMULT_MAX 1023
James Smartbf8dae82012-08-03 12:36:24 -0400202
203/* Configuration of Interrupts / sec for entire HBA port */
204#define LPFC_MIN_IMAX 5000
205#define LPFC_MAX_IMAX 5000000
James Smart895427b2017-02-12 13:52:30 -0800206#define LPFC_DEF_IMAX 150000
James Smartda0436e2009-05-22 14:51:39 -0400207
James Smart7bb03bb2013-04-17 20:19:16 -0400208#define LPFC_MIN_CPU_MAP 0
209#define LPFC_MAX_CPU_MAP 2
210#define LPFC_HBA_CPU_MAP 1
211#define LPFC_DRIVER_CPU_MAP 2 /* Default */
212
James Smart28baac72010-02-12 14:42:03 -0500213/* PORT_CAPABILITIES constants. */
214#define LPFC_MAX_SUPPORTED_PAGES 8
215
James Smartda0436e2009-05-22 14:51:39 -0400216struct ulp_bde64 {
217 union ULP_BDE_TUS {
218 uint32_t w;
219 struct {
220#ifdef __BIG_ENDIAN_BITFIELD
221 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
222 VALUE !! */
223 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
224#else /* __LITTLE_ENDIAN_BITFIELD */
225 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
226 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
227 VALUE !! */
228#endif
229#define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
230#define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
231#define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
232#define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
233#define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
234#define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
235#define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
236 } f;
237 } tus;
238 uint32_t addrLow;
239 uint32_t addrHigh;
240};
241
James Smart0c651872013-07-15 18:33:23 -0400242/* Maximun size of immediate data that can fit into a 128 byte WQE */
243#define LPFC_MAX_BDE_IMM_SIZE 64
244
James Smartda0436e2009-05-22 14:51:39 -0400245struct lpfc_sli4_flags {
246 uint32_t word0;
James Smart6d368e52011-05-24 11:44:12 -0400247#define lpfc_idx_rsrc_rdy_SHIFT 0
248#define lpfc_idx_rsrc_rdy_MASK 0x00000001
249#define lpfc_idx_rsrc_rdy_WORD word0
250#define LPFC_IDX_RSRC_RDY 1
James Smart8a9d2e82012-05-09 21:16:12 -0400251#define lpfc_rpi_rsrc_rdy_SHIFT 1
James Smart6d368e52011-05-24 11:44:12 -0400252#define lpfc_rpi_rsrc_rdy_MASK 0x00000001
253#define lpfc_rpi_rsrc_rdy_WORD word0
254#define LPFC_RPI_RSRC_RDY 1
James Smart8a9d2e82012-05-09 21:16:12 -0400255#define lpfc_vpi_rsrc_rdy_SHIFT 2
James Smart6d368e52011-05-24 11:44:12 -0400256#define lpfc_vpi_rsrc_rdy_MASK 0x00000001
257#define lpfc_vpi_rsrc_rdy_WORD word0
258#define LPFC_VPI_RSRC_RDY 1
James Smart8a9d2e82012-05-09 21:16:12 -0400259#define lpfc_vfi_rsrc_rdy_SHIFT 3
James Smart6d368e52011-05-24 11:44:12 -0400260#define lpfc_vfi_rsrc_rdy_MASK 0x00000001
261#define lpfc_vfi_rsrc_rdy_WORD word0
262#define LPFC_VFI_RSRC_RDY 1
James Smartda0436e2009-05-22 14:51:39 -0400263};
264
James Smart546fc852011-03-11 16:06:29 -0500265struct sli4_bls_rsp {
James Smart5ffc2662009-11-18 15:39:44 -0500266 uint32_t word0_rsvd; /* Word0 must be reserved */
267 uint32_t word1;
268#define lpfc_abts_orig_SHIFT 0
269#define lpfc_abts_orig_MASK 0x00000001
270#define lpfc_abts_orig_WORD word1
271#define LPFC_ABTS_UNSOL_RSP 1
272#define LPFC_ABTS_UNSOL_INT 0
273 uint32_t word2;
274#define lpfc_abts_rxid_SHIFT 0
275#define lpfc_abts_rxid_MASK 0x0000FFFF
276#define lpfc_abts_rxid_WORD word2
277#define lpfc_abts_oxid_SHIFT 16
278#define lpfc_abts_oxid_MASK 0x0000FFFF
279#define lpfc_abts_oxid_WORD word2
280 uint32_t word3;
James Smart546fc852011-03-11 16:06:29 -0500281#define lpfc_vndr_code_SHIFT 0
282#define lpfc_vndr_code_MASK 0x000000FF
283#define lpfc_vndr_code_WORD word3
284#define lpfc_rsn_expln_SHIFT 8
285#define lpfc_rsn_expln_MASK 0x000000FF
286#define lpfc_rsn_expln_WORD word3
287#define lpfc_rsn_code_SHIFT 16
288#define lpfc_rsn_code_MASK 0x000000FF
289#define lpfc_rsn_code_WORD word3
290
James Smart5ffc2662009-11-18 15:39:44 -0500291 uint32_t word4;
292 uint32_t word5_rsvd; /* Word5 must be reserved */
293};
294
James Smartda0436e2009-05-22 14:51:39 -0400295/* event queue entry structure */
296struct lpfc_eqe {
297 uint32_t word0;
298#define lpfc_eqe_resource_id_SHIFT 16
James Smart16f3b482015-05-22 10:42:40 -0400299#define lpfc_eqe_resource_id_MASK 0x0000FFFF
James Smartda0436e2009-05-22 14:51:39 -0400300#define lpfc_eqe_resource_id_WORD word0
301#define lpfc_eqe_minor_code_SHIFT 4
302#define lpfc_eqe_minor_code_MASK 0x00000FFF
303#define lpfc_eqe_minor_code_WORD word0
304#define lpfc_eqe_major_code_SHIFT 1
305#define lpfc_eqe_major_code_MASK 0x00000007
306#define lpfc_eqe_major_code_WORD word0
307#define lpfc_eqe_valid_SHIFT 0
308#define lpfc_eqe_valid_MASK 0x00000001
309#define lpfc_eqe_valid_WORD word0
310};
311
312/* completion queue entry structure (common fields for all cqe types) */
313struct lpfc_cqe {
314 uint32_t reserved0;
315 uint32_t reserved1;
316 uint32_t reserved2;
317 uint32_t word3;
318#define lpfc_cqe_valid_SHIFT 31
319#define lpfc_cqe_valid_MASK 0x00000001
320#define lpfc_cqe_valid_WORD word3
321#define lpfc_cqe_code_SHIFT 16
322#define lpfc_cqe_code_MASK 0x000000FF
323#define lpfc_cqe_code_WORD word3
324};
325
326/* Completion Queue Entry Status Codes */
327#define CQE_STATUS_SUCCESS 0x0
328#define CQE_STATUS_FCP_RSP_FAILURE 0x1
329#define CQE_STATUS_REMOTE_STOP 0x2
330#define CQE_STATUS_LOCAL_REJECT 0x3
331#define CQE_STATUS_NPORT_RJT 0x4
332#define CQE_STATUS_FABRIC_RJT 0x5
333#define CQE_STATUS_NPORT_BSY 0x6
334#define CQE_STATUS_FABRIC_BSY 0x7
335#define CQE_STATUS_INTERMED_RSP 0x8
336#define CQE_STATUS_LS_RJT 0x9
337#define CQE_STATUS_CMD_REJECT 0xb
338#define CQE_STATUS_FCP_TGT_LENCHECK 0xc
339#define CQE_STATUS_NEED_BUFF_ENTRY 0xf
James Smartacd68592012-01-18 16:25:09 -0500340#define CQE_STATUS_DI_ERROR 0x16
341
342/* Used when mapping CQE status to IOCB */
343#define LPFC_IOCB_STATUS_MASK 0xf
James Smartda0436e2009-05-22 14:51:39 -0400344
345/* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
346#define CQE_HW_STATUS_NO_ERR 0x0
347#define CQE_HW_STATUS_UNDERRUN 0x1
348#define CQE_HW_STATUS_OVERRUN 0x2
349
350/* Completion Queue Entry Codes */
351#define CQE_CODE_COMPL_WQE 0x1
352#define CQE_CODE_RELEASE_WQE 0x2
353#define CQE_CODE_RECEIVE 0x4
354#define CQE_CODE_XRI_ABORTED 0x5
James Smart7851fe22011-07-22 18:36:52 -0400355#define CQE_CODE_RECEIVE_V1 0x9
James Smart895427b2017-02-12 13:52:30 -0800356#define CQE_CODE_NVME_ERSP 0xd
James Smartda0436e2009-05-22 14:51:39 -0400357
James Smart5c1db2a2012-03-01 22:34:36 -0500358/*
359 * Define mask value for xri_aborted and wcqe completed CQE extended status.
360 * Currently, extended status is limited to 9 bits (0x0 -> 0x103) .
361 */
James Smarte3d2b802012-08-14 14:25:43 -0400362#define WCQE_PARAM_MASK 0x1FF
James Smart5c1db2a2012-03-01 22:34:36 -0500363
James Smartda0436e2009-05-22 14:51:39 -0400364/* completion queue entry for wqe completions */
365struct lpfc_wcqe_complete {
366 uint32_t word0;
367#define lpfc_wcqe_c_request_tag_SHIFT 16
368#define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF
369#define lpfc_wcqe_c_request_tag_WORD word0
370#define lpfc_wcqe_c_status_SHIFT 8
371#define lpfc_wcqe_c_status_MASK 0x000000FF
372#define lpfc_wcqe_c_status_WORD word0
373#define lpfc_wcqe_c_hw_status_SHIFT 0
374#define lpfc_wcqe_c_hw_status_MASK 0x000000FF
375#define lpfc_wcqe_c_hw_status_WORD word0
James Smart895427b2017-02-12 13:52:30 -0800376#define lpfc_wcqe_c_ersp0_SHIFT 0
377#define lpfc_wcqe_c_ersp0_MASK 0x0000FFFF
378#define lpfc_wcqe_c_ersp0_WORD word0
James Smartda0436e2009-05-22 14:51:39 -0400379 uint32_t total_data_placed;
380 uint32_t parameter;
James Smartacd68592012-01-18 16:25:09 -0500381#define lpfc_wcqe_c_bg_edir_SHIFT 5
382#define lpfc_wcqe_c_bg_edir_MASK 0x00000001
383#define lpfc_wcqe_c_bg_edir_WORD parameter
384#define lpfc_wcqe_c_bg_tdpv_SHIFT 3
385#define lpfc_wcqe_c_bg_tdpv_MASK 0x00000001
386#define lpfc_wcqe_c_bg_tdpv_WORD parameter
387#define lpfc_wcqe_c_bg_re_SHIFT 2
388#define lpfc_wcqe_c_bg_re_MASK 0x00000001
389#define lpfc_wcqe_c_bg_re_WORD parameter
390#define lpfc_wcqe_c_bg_ae_SHIFT 1
391#define lpfc_wcqe_c_bg_ae_MASK 0x00000001
392#define lpfc_wcqe_c_bg_ae_WORD parameter
393#define lpfc_wcqe_c_bg_ge_SHIFT 0
394#define lpfc_wcqe_c_bg_ge_MASK 0x00000001
395#define lpfc_wcqe_c_bg_ge_WORD parameter
James Smartda0436e2009-05-22 14:51:39 -0400396 uint32_t word3;
397#define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT
398#define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK
399#define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD
400#define lpfc_wcqe_c_xb_SHIFT 28
401#define lpfc_wcqe_c_xb_MASK 0x00000001
402#define lpfc_wcqe_c_xb_WORD word3
403#define lpfc_wcqe_c_pv_SHIFT 27
404#define lpfc_wcqe_c_pv_MASK 0x00000001
405#define lpfc_wcqe_c_pv_WORD word3
406#define lpfc_wcqe_c_priority_SHIFT 24
James Smartacd68592012-01-18 16:25:09 -0500407#define lpfc_wcqe_c_priority_MASK 0x00000007
408#define lpfc_wcqe_c_priority_WORD word3
James Smartda0436e2009-05-22 14:51:39 -0400409#define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT
410#define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK
411#define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD
James Smart895427b2017-02-12 13:52:30 -0800412#define lpfc_wcqe_c_sqhead_SHIFT 0
413#define lpfc_wcqe_c_sqhead_MASK 0x0000FFFF
414#define lpfc_wcqe_c_sqhead_WORD word3
James Smartda0436e2009-05-22 14:51:39 -0400415};
416
417/* completion queue entry for wqe release */
418struct lpfc_wcqe_release {
419 uint32_t reserved0;
420 uint32_t reserved1;
421 uint32_t word2;
422#define lpfc_wcqe_r_wq_id_SHIFT 16
423#define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF
424#define lpfc_wcqe_r_wq_id_WORD word2
425#define lpfc_wcqe_r_wqe_index_SHIFT 0
426#define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF
427#define lpfc_wcqe_r_wqe_index_WORD word2
428 uint32_t word3;
429#define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT
430#define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK
431#define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD
432#define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT
433#define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK
434#define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD
435};
436
437struct sli4_wcqe_xri_aborted {
438 uint32_t word0;
439#define lpfc_wcqe_xa_status_SHIFT 8
440#define lpfc_wcqe_xa_status_MASK 0x000000FF
441#define lpfc_wcqe_xa_status_WORD word0
442 uint32_t parameter;
443 uint32_t word2;
444#define lpfc_wcqe_xa_remote_xid_SHIFT 16
445#define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF
446#define lpfc_wcqe_xa_remote_xid_WORD word2
447#define lpfc_wcqe_xa_xri_SHIFT 0
448#define lpfc_wcqe_xa_xri_MASK 0x0000FFFF
449#define lpfc_wcqe_xa_xri_WORD word2
450 uint32_t word3;
451#define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT
452#define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK
453#define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD
454#define lpfc_wcqe_xa_ia_SHIFT 30
455#define lpfc_wcqe_xa_ia_MASK 0x00000001
456#define lpfc_wcqe_xa_ia_WORD word3
457#define CQE_XRI_ABORTED_IA_REMOTE 0
458#define CQE_XRI_ABORTED_IA_LOCAL 1
459#define lpfc_wcqe_xa_br_SHIFT 29
460#define lpfc_wcqe_xa_br_MASK 0x00000001
461#define lpfc_wcqe_xa_br_WORD word3
462#define CQE_XRI_ABORTED_BR_BA_ACC 0
463#define CQE_XRI_ABORTED_BR_BA_RJT 1
464#define lpfc_wcqe_xa_eo_SHIFT 28
465#define lpfc_wcqe_xa_eo_MASK 0x00000001
466#define lpfc_wcqe_xa_eo_WORD word3
467#define CQE_XRI_ABORTED_EO_REMOTE 0
468#define CQE_XRI_ABORTED_EO_LOCAL 1
469#define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT
470#define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK
471#define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD
472};
473
474/* completion queue entry structure for rqe completion */
475struct lpfc_rcqe {
476 uint32_t word0;
477#define lpfc_rcqe_bindex_SHIFT 16
478#define lpfc_rcqe_bindex_MASK 0x0000FFF
479#define lpfc_rcqe_bindex_WORD word0
480#define lpfc_rcqe_status_SHIFT 8
481#define lpfc_rcqe_status_MASK 0x000000FF
482#define lpfc_rcqe_status_WORD word0
483#define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */
484#define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */
485#define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */
486#define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */
James Smart7851fe22011-07-22 18:36:52 -0400487 uint32_t word1;
488#define lpfc_rcqe_fcf_id_v1_SHIFT 0
489#define lpfc_rcqe_fcf_id_v1_MASK 0x0000003F
490#define lpfc_rcqe_fcf_id_v1_WORD word1
James Smartda0436e2009-05-22 14:51:39 -0400491 uint32_t word2;
492#define lpfc_rcqe_length_SHIFT 16
493#define lpfc_rcqe_length_MASK 0x0000FFFF
494#define lpfc_rcqe_length_WORD word2
495#define lpfc_rcqe_rq_id_SHIFT 6
496#define lpfc_rcqe_rq_id_MASK 0x000003FF
497#define lpfc_rcqe_rq_id_WORD word2
498#define lpfc_rcqe_fcf_id_SHIFT 0
499#define lpfc_rcqe_fcf_id_MASK 0x0000003F
500#define lpfc_rcqe_fcf_id_WORD word2
James Smart7851fe22011-07-22 18:36:52 -0400501#define lpfc_rcqe_rq_id_v1_SHIFT 0
502#define lpfc_rcqe_rq_id_v1_MASK 0x0000FFFF
503#define lpfc_rcqe_rq_id_v1_WORD word2
James Smartda0436e2009-05-22 14:51:39 -0400504 uint32_t word3;
505#define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT
506#define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK
507#define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD
508#define lpfc_rcqe_port_SHIFT 30
509#define lpfc_rcqe_port_MASK 0x00000001
510#define lpfc_rcqe_port_WORD word3
511#define lpfc_rcqe_hdr_length_SHIFT 24
512#define lpfc_rcqe_hdr_length_MASK 0x0000001F
513#define lpfc_rcqe_hdr_length_WORD word3
514#define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT
515#define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK
516#define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD
517#define lpfc_rcqe_eof_SHIFT 8
518#define lpfc_rcqe_eof_MASK 0x000000FF
519#define lpfc_rcqe_eof_WORD word3
520#define FCOE_EOFn 0x41
521#define FCOE_EOFt 0x42
522#define FCOE_EOFni 0x49
523#define FCOE_EOFa 0x50
524#define lpfc_rcqe_sof_SHIFT 0
525#define lpfc_rcqe_sof_MASK 0x000000FF
526#define lpfc_rcqe_sof_WORD word3
527#define FCOE_SOFi2 0x2d
528#define FCOE_SOFi3 0x2e
529#define FCOE_SOFn2 0x35
530#define FCOE_SOFn3 0x36
531};
532
James Smartda0436e2009-05-22 14:51:39 -0400533struct lpfc_rqe {
534 uint32_t address_hi;
535 uint32_t address_lo;
536};
537
538/* buffer descriptors */
539struct lpfc_bde4 {
540 uint32_t addr_hi;
541 uint32_t addr_lo;
542 uint32_t word2;
543#define lpfc_bde4_last_SHIFT 31
544#define lpfc_bde4_last_MASK 0x00000001
545#define lpfc_bde4_last_WORD word2
546#define lpfc_bde4_sge_offset_SHIFT 0
547#define lpfc_bde4_sge_offset_MASK 0x000003FF
548#define lpfc_bde4_sge_offset_WORD word2
549 uint32_t word3;
550#define lpfc_bde4_length_SHIFT 0
551#define lpfc_bde4_length_MASK 0x000000FF
552#define lpfc_bde4_length_WORD word3
553};
554
555struct lpfc_register {
556 uint32_t word0;
557};
558
James Smart65791f12016-07-06 12:35:56 -0700559#define LPFC_PORT_SEM_UE_RECOVERABLE 0xE000
560#define LPFC_PORT_SEM_MASK 0xF000
James Smart085c6472010-11-20 23:11:37 -0500561/* The following BAR0 Registers apply to SLI4 if_type 0 UCNAs. */
James Smartda0436e2009-05-22 14:51:39 -0400562#define LPFC_UERR_STATUS_HI 0x00A4
563#define LPFC_UERR_STATUS_LO 0x00A0
James Smarta747c9c2009-11-18 15:41:10 -0500564#define LPFC_UE_MASK_HI 0x00AC
565#define LPFC_UE_MASK_LO 0x00A8
James Smartda0436e2009-05-22 14:51:39 -0400566
James Smart2fcee4b2010-12-15 17:57:46 -0500567/* The following BAR0 register sets are defined for if_type 0 and 2 UCNAs. */
568#define LPFC_SLI_INTF 0x0058
James Smartda0436e2009-05-22 14:51:39 -0400569
James Smart88a2cfb2011-07-22 18:36:33 -0400570#define LPFC_CTL_PORT_SEM_OFFSET 0x400
James Smart2fcee4b2010-12-15 17:57:46 -0500571#define lpfc_port_smphr_perr_SHIFT 31
572#define lpfc_port_smphr_perr_MASK 0x1
573#define lpfc_port_smphr_perr_WORD word0
574#define lpfc_port_smphr_sfi_SHIFT 30
575#define lpfc_port_smphr_sfi_MASK 0x1
576#define lpfc_port_smphr_sfi_WORD word0
577#define lpfc_port_smphr_nip_SHIFT 29
578#define lpfc_port_smphr_nip_MASK 0x1
579#define lpfc_port_smphr_nip_WORD word0
580#define lpfc_port_smphr_ipc_SHIFT 28
581#define lpfc_port_smphr_ipc_MASK 0x1
582#define lpfc_port_smphr_ipc_WORD word0
583#define lpfc_port_smphr_scr1_SHIFT 27
584#define lpfc_port_smphr_scr1_MASK 0x1
585#define lpfc_port_smphr_scr1_WORD word0
586#define lpfc_port_smphr_scr2_SHIFT 26
587#define lpfc_port_smphr_scr2_MASK 0x1
588#define lpfc_port_smphr_scr2_WORD word0
589#define lpfc_port_smphr_host_scratch_SHIFT 16
590#define lpfc_port_smphr_host_scratch_MASK 0xFF
591#define lpfc_port_smphr_host_scratch_WORD word0
592#define lpfc_port_smphr_port_status_SHIFT 0
593#define lpfc_port_smphr_port_status_MASK 0xFFFF
594#define lpfc_port_smphr_port_status_WORD word0
595
James Smartda0436e2009-05-22 14:51:39 -0400596#define LPFC_POST_STAGE_POWER_ON_RESET 0x0000
597#define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001
598#define LPFC_POST_STAGE_HOST_RDY 0x0002
599#define LPFC_POST_STAGE_BE_RESET 0x0003
600#define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100
601#define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101
602#define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200
603#define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201
604#define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300
605#define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301
606#define LPFC_POST_STAGE_DDR_TEST_START 0x0400
607#define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401
608#define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600
609#define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601
610#define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700
611#define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701
612#define LPFC_POST_STAGE_ARMFW_START 0x0800
613#define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900
614#define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901
615#define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00
616#define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01
617#define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00
618#define LPFC_POST_STAGE_SWITCH_LINK 0x0B01
619#define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02
620#define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03
621#define LPFC_POST_STAGE_PARSE_XML 0x0B04
622#define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05
623#define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06
624#define LPFC_POST_STAGE_RC_DONE 0x0B07
625#define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08
626#define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00
James Smart2fcee4b2010-12-15 17:57:46 -0500627#define LPFC_POST_STAGE_PORT_READY 0xC000
628#define LPFC_POST_STAGE_PORT_UE 0xF000
James Smart085c6472010-11-20 23:11:37 -0500629
James Smart88a2cfb2011-07-22 18:36:33 -0400630#define LPFC_CTL_PORT_STA_OFFSET 0x404
James Smart085c6472010-11-20 23:11:37 -0500631#define lpfc_sliport_status_err_SHIFT 31
632#define lpfc_sliport_status_err_MASK 0x1
633#define lpfc_sliport_status_err_WORD word0
634#define lpfc_sliport_status_end_SHIFT 30
635#define lpfc_sliport_status_end_MASK 0x1
636#define lpfc_sliport_status_end_WORD word0
637#define lpfc_sliport_status_oti_SHIFT 29
638#define lpfc_sliport_status_oti_MASK 0x1
639#define lpfc_sliport_status_oti_WORD word0
640#define lpfc_sliport_status_rn_SHIFT 24
641#define lpfc_sliport_status_rn_MASK 0x1
642#define lpfc_sliport_status_rn_WORD word0
643#define lpfc_sliport_status_rdy_SHIFT 23
644#define lpfc_sliport_status_rdy_MASK 0x1
645#define lpfc_sliport_status_rdy_WORD word0
James Smart229adb02013-04-17 20:16:51 -0400646#define MAX_IF_TYPE_2_RESETS 6
James Smart085c6472010-11-20 23:11:37 -0500647
James Smart88a2cfb2011-07-22 18:36:33 -0400648#define LPFC_CTL_PORT_CTL_OFFSET 0x408
James Smart085c6472010-11-20 23:11:37 -0500649#define lpfc_sliport_ctrl_end_SHIFT 30
650#define lpfc_sliport_ctrl_end_MASK 0x1
651#define lpfc_sliport_ctrl_end_WORD word0
652#define LPFC_SLIPORT_LITTLE_ENDIAN 0
653#define LPFC_SLIPORT_BIG_ENDIAN 1
654#define lpfc_sliport_ctrl_ip_SHIFT 27
655#define lpfc_sliport_ctrl_ip_MASK 0x1
656#define lpfc_sliport_ctrl_ip_WORD word0
James Smart2fcee4b2010-12-15 17:57:46 -0500657#define LPFC_SLIPORT_INIT_PORT 1
James Smart085c6472010-11-20 23:11:37 -0500658
James Smart88a2cfb2011-07-22 18:36:33 -0400659#define LPFC_CTL_PORT_ER1_OFFSET 0x40C
660#define LPFC_CTL_PORT_ER2_OFFSET 0x410
James Smart085c6472010-11-20 23:11:37 -0500661
James Smart0cf07f842017-06-01 21:07:10 -0700662#define LPFC_CTL_PORT_EQ_DELAY_OFFSET 0x418
663#define lpfc_sliport_eqdelay_delay_SHIFT 16
664#define lpfc_sliport_eqdelay_delay_MASK 0xffff
665#define lpfc_sliport_eqdelay_delay_WORD word0
666#define lpfc_sliport_eqdelay_id_SHIFT 0
667#define lpfc_sliport_eqdelay_id_MASK 0xfff
668#define lpfc_sliport_eqdelay_id_WORD word0
669#define LPFC_SEC_TO_USEC 1000000
670
James Smart2fcee4b2010-12-15 17:57:46 -0500671/* The following Registers apply to SLI4 if_type 0 UCNAs. They typically
672 * reside in BAR 2.
673 */
674#define LPFC_SLIPORT_IF0_SMPHR 0x00AC
675
James Smartda0436e2009-05-22 14:51:39 -0400676#define LPFC_IMR_MASK_ALL 0xFFFFFFFF
677#define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF
678
679#define LPFC_HST_ISR0 0x0C18
680#define LPFC_HST_ISR1 0x0C1C
681#define LPFC_HST_ISR2 0x0C20
682#define LPFC_HST_ISR3 0x0C24
683#define LPFC_HST_ISR4 0x0C28
684
685#define LPFC_HST_IMR0 0x0C48
686#define LPFC_HST_IMR1 0x0C4C
687#define LPFC_HST_IMR2 0x0C50
688#define LPFC_HST_IMR3 0x0C54
689#define LPFC_HST_IMR4 0x0C58
690
691#define LPFC_HST_ISCR0 0x0C78
692#define LPFC_HST_ISCR1 0x0C7C
693#define LPFC_HST_ISCR2 0x0C80
694#define LPFC_HST_ISCR3 0x0C84
695#define LPFC_HST_ISCR4 0x0C88
696
697#define LPFC_SLI4_INTR0 BIT0
698#define LPFC_SLI4_INTR1 BIT1
699#define LPFC_SLI4_INTR2 BIT2
700#define LPFC_SLI4_INTR3 BIT3
701#define LPFC_SLI4_INTR4 BIT4
702#define LPFC_SLI4_INTR5 BIT5
703#define LPFC_SLI4_INTR6 BIT6
704#define LPFC_SLI4_INTR7 BIT7
705#define LPFC_SLI4_INTR8 BIT8
706#define LPFC_SLI4_INTR9 BIT9
707#define LPFC_SLI4_INTR10 BIT10
708#define LPFC_SLI4_INTR11 BIT11
709#define LPFC_SLI4_INTR12 BIT12
710#define LPFC_SLI4_INTR13 BIT13
711#define LPFC_SLI4_INTR14 BIT14
712#define LPFC_SLI4_INTR15 BIT15
713#define LPFC_SLI4_INTR16 BIT16
714#define LPFC_SLI4_INTR17 BIT17
715#define LPFC_SLI4_INTR18 BIT18
716#define LPFC_SLI4_INTR19 BIT19
717#define LPFC_SLI4_INTR20 BIT20
718#define LPFC_SLI4_INTR21 BIT21
719#define LPFC_SLI4_INTR22 BIT22
720#define LPFC_SLI4_INTR23 BIT23
721#define LPFC_SLI4_INTR24 BIT24
722#define LPFC_SLI4_INTR25 BIT25
723#define LPFC_SLI4_INTR26 BIT26
724#define LPFC_SLI4_INTR27 BIT27
725#define LPFC_SLI4_INTR28 BIT28
726#define LPFC_SLI4_INTR29 BIT29
727#define LPFC_SLI4_INTR30 BIT30
728#define LPFC_SLI4_INTR31 BIT31
729
James Smart085c6472010-11-20 23:11:37 -0500730/*
731 * The Doorbell registers defined here exist in different BAR
732 * register sets depending on the UCNA Port's reported if_type
733 * value. For UCNA ports running SLI4 and if_type 0, they reside in
James Smart2fcee4b2010-12-15 17:57:46 -0500734 * BAR4. For UCNA ports running SLI4 and if_type 2, they reside in
James Smart27d6ac02018-02-22 08:18:42 -0800735 * BAR0. For FC ports running SLI4 and if_type 6, they reside in
736 * BAR2. The offsets and base address are different, so the driver
737 * has to compute the register addresses accordingly
James Smart085c6472010-11-20 23:11:37 -0500738 */
James Smart962bc512013-01-03 15:44:00 -0500739#define LPFC_ULP0_RQ_DOORBELL 0x00A0
740#define LPFC_ULP1_RQ_DOORBELL 0x00C0
James Smart27d6ac02018-02-22 08:18:42 -0800741#define LPFC_IF6_RQ_DOORBELL 0x0080
James Smart962bc512013-01-03 15:44:00 -0500742#define lpfc_rq_db_list_fm_num_posted_SHIFT 24
743#define lpfc_rq_db_list_fm_num_posted_MASK 0x00FF
744#define lpfc_rq_db_list_fm_num_posted_WORD word0
745#define lpfc_rq_db_list_fm_index_SHIFT 16
746#define lpfc_rq_db_list_fm_index_MASK 0x00FF
747#define lpfc_rq_db_list_fm_index_WORD word0
748#define lpfc_rq_db_list_fm_id_SHIFT 0
749#define lpfc_rq_db_list_fm_id_MASK 0xFFFF
750#define lpfc_rq_db_list_fm_id_WORD word0
751#define lpfc_rq_db_ring_fm_num_posted_SHIFT 16
752#define lpfc_rq_db_ring_fm_num_posted_MASK 0x3FFF
753#define lpfc_rq_db_ring_fm_num_posted_WORD word0
754#define lpfc_rq_db_ring_fm_id_SHIFT 0
755#define lpfc_rq_db_ring_fm_id_MASK 0xFFFF
756#define lpfc_rq_db_ring_fm_id_WORD word0
James Smartda0436e2009-05-22 14:51:39 -0400757
James Smart962bc512013-01-03 15:44:00 -0500758#define LPFC_ULP0_WQ_DOORBELL 0x0040
759#define LPFC_ULP1_WQ_DOORBELL 0x0060
760#define lpfc_wq_db_list_fm_num_posted_SHIFT 24
761#define lpfc_wq_db_list_fm_num_posted_MASK 0x00FF
762#define lpfc_wq_db_list_fm_num_posted_WORD word0
763#define lpfc_wq_db_list_fm_index_SHIFT 16
764#define lpfc_wq_db_list_fm_index_MASK 0x00FF
765#define lpfc_wq_db_list_fm_index_WORD word0
766#define lpfc_wq_db_list_fm_id_SHIFT 0
767#define lpfc_wq_db_list_fm_id_MASK 0xFFFF
768#define lpfc_wq_db_list_fm_id_WORD word0
769#define lpfc_wq_db_ring_fm_num_posted_SHIFT 16
770#define lpfc_wq_db_ring_fm_num_posted_MASK 0x3FFF
771#define lpfc_wq_db_ring_fm_num_posted_WORD word0
772#define lpfc_wq_db_ring_fm_id_SHIFT 0
773#define lpfc_wq_db_ring_fm_id_MASK 0xFFFF
774#define lpfc_wq_db_ring_fm_id_WORD word0
James Smartda0436e2009-05-22 14:51:39 -0400775
James Smart27d6ac02018-02-22 08:18:42 -0800776#define LPFC_IF6_WQ_DOORBELL 0x0040
777#define lpfc_if6_wq_db_list_fm_num_posted_SHIFT 24
778#define lpfc_if6_wq_db_list_fm_num_posted_MASK 0x00FF
779#define lpfc_if6_wq_db_list_fm_num_posted_WORD word0
780#define lpfc_if6_wq_db_list_fm_dpp_SHIFT 23
781#define lpfc_if6_wq_db_list_fm_dpp_MASK 0x0001
782#define lpfc_if6_wq_db_list_fm_dpp_WORD word0
783#define lpfc_if6_wq_db_list_fm_dpp_id_SHIFT 16
784#define lpfc_if6_wq_db_list_fm_dpp_id_MASK 0x001F
785#define lpfc_if6_wq_db_list_fm_dpp_id_WORD word0
786#define lpfc_if6_wq_db_list_fm_id_SHIFT 0
787#define lpfc_if6_wq_db_list_fm_id_MASK 0xFFFF
788#define lpfc_if6_wq_db_list_fm_id_WORD word0
789
James Smartda0436e2009-05-22 14:51:39 -0400790#define LPFC_EQCQ_DOORBELL 0x0120
James Smart085c6472010-11-20 23:11:37 -0500791#define lpfc_eqcq_doorbell_se_SHIFT 31
792#define lpfc_eqcq_doorbell_se_MASK 0x0001
793#define lpfc_eqcq_doorbell_se_WORD word0
794#define LPFC_EQCQ_SOLICIT_ENABLE_OFF 0
795#define LPFC_EQCQ_SOLICIT_ENABLE_ON 1
James Smartda0436e2009-05-22 14:51:39 -0400796#define lpfc_eqcq_doorbell_arm_SHIFT 29
797#define lpfc_eqcq_doorbell_arm_MASK 0x0001
798#define lpfc_eqcq_doorbell_arm_WORD word0
799#define lpfc_eqcq_doorbell_num_released_SHIFT 16
800#define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF
801#define lpfc_eqcq_doorbell_num_released_WORD word0
802#define lpfc_eqcq_doorbell_qt_SHIFT 10
803#define lpfc_eqcq_doorbell_qt_MASK 0x0001
804#define lpfc_eqcq_doorbell_qt_WORD word0
805#define LPFC_QUEUE_TYPE_COMPLETION 0
806#define LPFC_QUEUE_TYPE_EVENT 1
807#define lpfc_eqcq_doorbell_eqci_SHIFT 9
808#define lpfc_eqcq_doorbell_eqci_MASK 0x0001
809#define lpfc_eqcq_doorbell_eqci_WORD word0
James Smart6b5151f2012-01-18 16:24:06 -0500810#define lpfc_eqcq_doorbell_cqid_lo_SHIFT 0
811#define lpfc_eqcq_doorbell_cqid_lo_MASK 0x03FF
812#define lpfc_eqcq_doorbell_cqid_lo_WORD word0
813#define lpfc_eqcq_doorbell_cqid_hi_SHIFT 11
814#define lpfc_eqcq_doorbell_cqid_hi_MASK 0x001F
815#define lpfc_eqcq_doorbell_cqid_hi_WORD word0
816#define lpfc_eqcq_doorbell_eqid_lo_SHIFT 0
817#define lpfc_eqcq_doorbell_eqid_lo_MASK 0x01FF
818#define lpfc_eqcq_doorbell_eqid_lo_WORD word0
819#define lpfc_eqcq_doorbell_eqid_hi_SHIFT 11
820#define lpfc_eqcq_doorbell_eqid_hi_MASK 0x001F
821#define lpfc_eqcq_doorbell_eqid_hi_WORD word0
822#define LPFC_CQID_HI_FIELD_SHIFT 10
823#define LPFC_EQID_HI_FIELD_SHIFT 9
James Smartda0436e2009-05-22 14:51:39 -0400824
James Smart27d6ac02018-02-22 08:18:42 -0800825#define LPFC_IF6_CQ_DOORBELL 0x00C0
826#define lpfc_if6_cq_doorbell_se_SHIFT 31
827#define lpfc_if6_cq_doorbell_se_MASK 0x0001
828#define lpfc_if6_cq_doorbell_se_WORD word0
829#define LPFC_IF6_CQ_SOLICIT_ENABLE_OFF 0
830#define LPFC_IF6_CQ_SOLICIT_ENABLE_ON 1
831#define lpfc_if6_cq_doorbell_arm_SHIFT 29
832#define lpfc_if6_cq_doorbell_arm_MASK 0x0001
833#define lpfc_if6_cq_doorbell_arm_WORD word0
834#define lpfc_if6_cq_doorbell_num_released_SHIFT 16
835#define lpfc_if6_cq_doorbell_num_released_MASK 0x1FFF
836#define lpfc_if6_cq_doorbell_num_released_WORD word0
837#define lpfc_if6_cq_doorbell_cqid_SHIFT 0
838#define lpfc_if6_cq_doorbell_cqid_MASK 0xFFFF
839#define lpfc_if6_cq_doorbell_cqid_WORD word0
840
841#define LPFC_IF6_EQ_DOORBELL 0x0120
842#define lpfc_if6_eq_doorbell_io_SHIFT 31
843#define lpfc_if6_eq_doorbell_io_MASK 0x0001
844#define lpfc_if6_eq_doorbell_io_WORD word0
845#define LPFC_IF6_EQ_INTR_OVERRIDE_OFF 0
846#define LPFC_IF6_EQ_INTR_OVERRIDE_ON 1
847#define lpfc_if6_eq_doorbell_arm_SHIFT 29
848#define lpfc_if6_eq_doorbell_arm_MASK 0x0001
849#define lpfc_if6_eq_doorbell_arm_WORD word0
850#define lpfc_if6_eq_doorbell_num_released_SHIFT 16
851#define lpfc_if6_eq_doorbell_num_released_MASK 0x1FFF
852#define lpfc_if6_eq_doorbell_num_released_WORD word0
853#define lpfc_if6_eq_doorbell_eqid_SHIFT 0
854#define lpfc_if6_eq_doorbell_eqid_MASK 0x0FFF
855#define lpfc_if6_eq_doorbell_eqid_WORD word0
856
James Smartda0436e2009-05-22 14:51:39 -0400857#define LPFC_BMBX 0x0160
858#define lpfc_bmbx_addr_SHIFT 2
859#define lpfc_bmbx_addr_MASK 0x3FFFFFFF
860#define lpfc_bmbx_addr_WORD word0
861#define lpfc_bmbx_hi_SHIFT 1
862#define lpfc_bmbx_hi_MASK 0x0001
863#define lpfc_bmbx_hi_WORD word0
864#define lpfc_bmbx_rdy_SHIFT 0
865#define lpfc_bmbx_rdy_MASK 0x0001
866#define lpfc_bmbx_rdy_WORD word0
867
868#define LPFC_MQ_DOORBELL 0x0140
James Smart27d6ac02018-02-22 08:18:42 -0800869#define LPFC_IF6_MQ_DOORBELL 0x0160
James Smartda0436e2009-05-22 14:51:39 -0400870#define lpfc_mq_doorbell_num_posted_SHIFT 16
871#define lpfc_mq_doorbell_num_posted_MASK 0x3FFF
872#define lpfc_mq_doorbell_num_posted_WORD word0
873#define lpfc_mq_doorbell_id_SHIFT 0
James Smart085c6472010-11-20 23:11:37 -0500874#define lpfc_mq_doorbell_id_MASK 0xFFFF
James Smartda0436e2009-05-22 14:51:39 -0400875#define lpfc_mq_doorbell_id_WORD word0
876
877struct lpfc_sli4_cfg_mhdr {
878 uint32_t word1;
879#define lpfc_mbox_hdr_emb_SHIFT 0
880#define lpfc_mbox_hdr_emb_MASK 0x00000001
881#define lpfc_mbox_hdr_emb_WORD word1
882#define lpfc_mbox_hdr_sge_cnt_SHIFT 3
883#define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F
884#define lpfc_mbox_hdr_sge_cnt_WORD word1
885 uint32_t payload_length;
886 uint32_t tag_lo;
887 uint32_t tag_hi;
888 uint32_t reserved5;
889};
890
891union lpfc_sli4_cfg_shdr {
892 struct {
893 uint32_t word6;
James Smart5a6f1332011-03-11 16:05:35 -0500894#define lpfc_mbox_hdr_opcode_SHIFT 0
895#define lpfc_mbox_hdr_opcode_MASK 0x000000FF
896#define lpfc_mbox_hdr_opcode_WORD word6
897#define lpfc_mbox_hdr_subsystem_SHIFT 8
898#define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
899#define lpfc_mbox_hdr_subsystem_WORD word6
900#define lpfc_mbox_hdr_port_number_SHIFT 16
901#define lpfc_mbox_hdr_port_number_MASK 0x000000FF
902#define lpfc_mbox_hdr_port_number_WORD word6
903#define lpfc_mbox_hdr_domain_SHIFT 24
904#define lpfc_mbox_hdr_domain_MASK 0x000000FF
905#define lpfc_mbox_hdr_domain_WORD word6
James Smartda0436e2009-05-22 14:51:39 -0400906 uint32_t timeout;
907 uint32_t request_length;
James Smart5a6f1332011-03-11 16:05:35 -0500908 uint32_t word9;
909#define lpfc_mbox_hdr_version_SHIFT 0
910#define lpfc_mbox_hdr_version_MASK 0x000000FF
911#define lpfc_mbox_hdr_version_WORD word9
James Smart912e3ac2011-05-24 11:42:11 -0400912#define lpfc_mbox_hdr_pf_num_SHIFT 16
913#define lpfc_mbox_hdr_pf_num_MASK 0x000000FF
914#define lpfc_mbox_hdr_pf_num_WORD word9
915#define lpfc_mbox_hdr_vh_num_SHIFT 24
916#define lpfc_mbox_hdr_vh_num_MASK 0x000000FF
917#define lpfc_mbox_hdr_vh_num_WORD word9
James Smart5a6f1332011-03-11 16:05:35 -0500918#define LPFC_Q_CREATE_VERSION_2 2
919#define LPFC_Q_CREATE_VERSION_1 1
920#define LPFC_Q_CREATE_VERSION_0 0
James Smartcd1c8302011-10-10 21:33:25 -0400921#define LPFC_OPCODE_VERSION_0 0
922#define LPFC_OPCODE_VERSION_1 1
James Smartda0436e2009-05-22 14:51:39 -0400923 } request;
924 struct {
925 uint32_t word6;
926#define lpfc_mbox_hdr_opcode_SHIFT 0
927#define lpfc_mbox_hdr_opcode_MASK 0x000000FF
928#define lpfc_mbox_hdr_opcode_WORD word6
929#define lpfc_mbox_hdr_subsystem_SHIFT 8
930#define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
931#define lpfc_mbox_hdr_subsystem_WORD word6
932#define lpfc_mbox_hdr_domain_SHIFT 24
933#define lpfc_mbox_hdr_domain_MASK 0x000000FF
934#define lpfc_mbox_hdr_domain_WORD word6
935 uint32_t word7;
936#define lpfc_mbox_hdr_status_SHIFT 0
937#define lpfc_mbox_hdr_status_MASK 0x000000FF
938#define lpfc_mbox_hdr_status_WORD word7
939#define lpfc_mbox_hdr_add_status_SHIFT 8
940#define lpfc_mbox_hdr_add_status_MASK 0x000000FF
941#define lpfc_mbox_hdr_add_status_WORD word7
942 uint32_t response_length;
943 uint32_t actual_response_length;
944 } response;
945};
946
James Smart6d368e52011-05-24 11:44:12 -0400947/* Mailbox Header structures.
948 * struct mbox_header is defined for first generation SLI4_CFG mailbox
949 * calls deployed for BE-based ports.
950 *
951 * struct sli4_mbox_header is defined for second generation SLI4
952 * ports that don't deploy the SLI4_CFG mechanism.
953 */
James Smartda0436e2009-05-22 14:51:39 -0400954struct mbox_header {
955 struct lpfc_sli4_cfg_mhdr cfg_mhdr;
956 union lpfc_sli4_cfg_shdr cfg_shdr;
957};
958
James Smart6d368e52011-05-24 11:44:12 -0400959#define LPFC_EXTENT_LOCAL 0
960#define LPFC_TIMEOUT_DEFAULT 0
961#define LPFC_EXTENT_VERSION_DEFAULT 0
962
James Smartda0436e2009-05-22 14:51:39 -0400963/* Subsystem Definitions */
James Smarta183a152011-10-10 21:32:43 -0400964#define LPFC_MBOX_SUBSYSTEM_NA 0x0
James Smartda0436e2009-05-22 14:51:39 -0400965#define LPFC_MBOX_SUBSYSTEM_COMMON 0x1
966#define LPFC_MBOX_SUBSYSTEM_FCOE 0xC
967
968/* Device Specific Definitions */
969
970/* The HOST ENDIAN defines are in Big Endian format. */
971#define HOST_ENDIAN_LOW_WORD0 0xFF3412FF
972#define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF
973
974/* Common Opcodes */
James Smarta183a152011-10-10 21:32:43 -0400975#define LPFC_MBOX_OPCODE_NA 0x00
976#define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C
977#define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D
978#define LPFC_MBOX_OPCODE_MQ_CREATE 0x15
979#define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20
980#define LPFC_MBOX_OPCODE_NOP 0x21
James Smart173edbb2012-06-12 13:54:50 -0400981#define LPFC_MBOX_OPCODE_MODIFY_EQ_DELAY 0x29
James Smarta183a152011-10-10 21:32:43 -0400982#define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35
983#define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36
984#define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37
985#define LPFC_MBOX_OPCODE_QUERY_FW_CFG 0x3A
986#define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D
James Smart940eb682012-08-03 12:37:08 -0400987#define LPFC_MBOX_OPCODE_SET_PHYSICAL_LINK_CONFIG 0x3E
988#define LPFC_MBOX_OPCODE_SET_BOOT_CONFIG 0x43
James Smart8b017a32015-05-21 13:55:18 -0400989#define LPFC_MBOX_OPCODE_SET_BEACON_CONFIG 0x45
990#define LPFC_MBOX_OPCODE_GET_BEACON_CONFIG 0x46
James Smartcd1c8302011-10-10 21:33:25 -0400991#define LPFC_MBOX_OPCODE_GET_PORT_NAME 0x4D
James Smarta183a152011-10-10 21:32:43 -0400992#define LPFC_MBOX_OPCODE_MQ_CREATE_EXT 0x5A
James Smart940eb682012-08-03 12:37:08 -0400993#define LPFC_MBOX_OPCODE_GET_VPD_DATA 0x5B
James Smart61bda8f2016-10-13 15:06:05 -0700994#define LPFC_MBOX_OPCODE_SET_HOST_DATA 0x5D
James Smart940eb682012-08-03 12:37:08 -0400995#define LPFC_MBOX_OPCODE_SEND_ACTIVATION 0x73
996#define LPFC_MBOX_OPCODE_RESET_LICENSES 0x74
James Smarta183a152011-10-10 21:32:43 -0400997#define LPFC_MBOX_OPCODE_GET_RSRC_EXTENT_INFO 0x9A
998#define LPFC_MBOX_OPCODE_GET_ALLOC_RSRC_EXTENT 0x9B
999#define LPFC_MBOX_OPCODE_ALLOC_RSRC_EXTENT 0x9C
1000#define LPFC_MBOX_OPCODE_DEALLOC_RSRC_EXTENT 0x9D
1001#define LPFC_MBOX_OPCODE_GET_FUNCTION_CONFIG 0xA0
James Smart940eb682012-08-03 12:37:08 -04001002#define LPFC_MBOX_OPCODE_GET_PROFILE_CAPACITIES 0xA1
James Smarta183a152011-10-10 21:32:43 -04001003#define LPFC_MBOX_OPCODE_GET_PROFILE_CONFIG 0xA4
1004#define LPFC_MBOX_OPCODE_SET_PROFILE_CONFIG 0xA5
1005#define LPFC_MBOX_OPCODE_GET_PROFILE_LIST 0xA6
1006#define LPFC_MBOX_OPCODE_SET_ACT_PROFILE 0xA8
1007#define LPFC_MBOX_OPCODE_GET_FACTORY_PROFILE_CONFIG 0xA9
1008#define LPFC_MBOX_OPCODE_READ_OBJECT 0xAB
1009#define LPFC_MBOX_OPCODE_WRITE_OBJECT 0xAC
1010#define LPFC_MBOX_OPCODE_READ_OBJECT_LIST 0xAD
1011#define LPFC_MBOX_OPCODE_DELETE_OBJECT 0xAE
1012#define LPFC_MBOX_OPCODE_GET_SLI4_PARAMETERS 0xB5
James Smart65791f12016-07-06 12:35:56 -07001013#define LPFC_MBOX_OPCODE_SET_FEATURES 0xBF
James Smartda0436e2009-05-22 14:51:39 -04001014
1015/* FCoE Opcodes */
1016#define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01
1017#define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02
1018#define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03
1019#define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04
1020#define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05
1021#define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06
1022#define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08
1023#define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09
1024#define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A
1025#define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B
James Smartecfd03c2010-02-12 14:41:27 -05001026#define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF 0x10
James Smart2d7dbc42017-02-12 13:52:35 -08001027#define LPFC_MBOX_OPCODE_FCOE_CQ_CREATE_SET 0x1D
James Smarta183a152011-10-10 21:32:43 -04001028#define LPFC_MBOX_OPCODE_FCOE_SET_FCLINK_SETTINGS 0x21
James Smart7ad20aa2011-05-24 11:44:28 -04001029#define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_STATE 0x22
1030#define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_LOOPBACK 0x23
James Smartda0436e2009-05-22 14:51:39 -04001031
1032/* Mailbox command structures */
1033struct eq_context {
1034 uint32_t word0;
1035#define lpfc_eq_context_size_SHIFT 31
1036#define lpfc_eq_context_size_MASK 0x00000001
1037#define lpfc_eq_context_size_WORD word0
1038#define LPFC_EQE_SIZE_4 0x0
1039#define LPFC_EQE_SIZE_16 0x1
1040#define lpfc_eq_context_valid_SHIFT 29
1041#define lpfc_eq_context_valid_MASK 0x00000001
1042#define lpfc_eq_context_valid_WORD word0
1043 uint32_t word1;
1044#define lpfc_eq_context_count_SHIFT 26
1045#define lpfc_eq_context_count_MASK 0x00000003
1046#define lpfc_eq_context_count_WORD word1
1047#define LPFC_EQ_CNT_256 0x0
1048#define LPFC_EQ_CNT_512 0x1
1049#define LPFC_EQ_CNT_1024 0x2
1050#define LPFC_EQ_CNT_2048 0x3
1051#define LPFC_EQ_CNT_4096 0x4
1052 uint32_t word2;
1053#define lpfc_eq_context_delay_multi_SHIFT 13
1054#define lpfc_eq_context_delay_multi_MASK 0x000003FF
1055#define lpfc_eq_context_delay_multi_WORD word2
1056 uint32_t reserved3;
1057};
1058
James Smart173edbb2012-06-12 13:54:50 -04001059struct eq_delay_info {
1060 uint32_t eq_id;
1061 uint32_t phase;
1062 uint32_t delay_multi;
1063};
James Smart43140ca2017-03-04 09:30:34 -08001064#define LPFC_MAX_EQ_DELAY_EQID_CNT 8
James Smart173edbb2012-06-12 13:54:50 -04001065
James Smartda0436e2009-05-22 14:51:39 -04001066struct sgl_page_pairs {
1067 uint32_t sgl_pg0_addr_lo;
1068 uint32_t sgl_pg0_addr_hi;
1069 uint32_t sgl_pg1_addr_lo;
1070 uint32_t sgl_pg1_addr_hi;
1071};
1072
1073struct lpfc_mbx_post_sgl_pages {
1074 struct mbox_header header;
1075 uint32_t word0;
1076#define lpfc_post_sgl_pages_xri_SHIFT 0
1077#define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF
1078#define lpfc_post_sgl_pages_xri_WORD word0
1079#define lpfc_post_sgl_pages_xricnt_SHIFT 16
1080#define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
1081#define lpfc_post_sgl_pages_xricnt_WORD word0
1082 struct sgl_page_pairs sgl_pg_pairs[1];
1083};
1084
1085/* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
1086struct lpfc_mbx_post_uembed_sgl_page1 {
1087 union lpfc_sli4_cfg_shdr cfg_shdr;
1088 uint32_t word0;
1089 struct sgl_page_pairs sgl_pg_pairs;
1090};
1091
1092struct lpfc_mbx_sge {
1093 uint32_t pa_lo;
1094 uint32_t pa_hi;
1095 uint32_t length;
1096};
1097
1098struct lpfc_mbx_nembed_cmd {
1099 struct lpfc_sli4_cfg_mhdr cfg_mhdr;
1100#define LPFC_SLI4_MBX_SGE_MAX_PAGES 19
1101 struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
1102};
1103
1104struct lpfc_mbx_nembed_sge_virt {
1105 void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
1106};
1107
1108struct lpfc_mbx_eq_create {
1109 struct mbox_header header;
1110 union {
1111 struct {
1112 uint32_t word0;
1113#define lpfc_mbx_eq_create_num_pages_SHIFT 0
1114#define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF
1115#define lpfc_mbx_eq_create_num_pages_WORD word0
1116 struct eq_context context;
1117 struct dma_address page[LPFC_MAX_EQ_PAGE];
1118 } request;
1119 struct {
1120 uint32_t word0;
1121#define lpfc_mbx_eq_create_q_id_SHIFT 0
1122#define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF
1123#define lpfc_mbx_eq_create_q_id_WORD word0
1124 } response;
1125 } u;
1126};
1127
James Smart173edbb2012-06-12 13:54:50 -04001128struct lpfc_mbx_modify_eq_delay {
1129 struct mbox_header header;
1130 union {
1131 struct {
1132 uint32_t num_eq;
James Smart43140ca2017-03-04 09:30:34 -08001133 struct eq_delay_info eq[LPFC_MAX_EQ_DELAY_EQID_CNT];
James Smart173edbb2012-06-12 13:54:50 -04001134 } request;
1135 struct {
1136 uint32_t word0;
1137 } response;
1138 } u;
1139};
1140
James Smartda0436e2009-05-22 14:51:39 -04001141struct lpfc_mbx_eq_destroy {
1142 struct mbox_header header;
1143 union {
1144 struct {
1145 uint32_t word0;
1146#define lpfc_mbx_eq_destroy_q_id_SHIFT 0
1147#define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF
1148#define lpfc_mbx_eq_destroy_q_id_WORD word0
1149 } request;
1150 struct {
1151 uint32_t word0;
1152 } response;
1153 } u;
1154};
1155
1156struct lpfc_mbx_nop {
1157 struct mbox_header header;
1158 uint32_t context[2];
1159};
1160
1161struct cq_context {
1162 uint32_t word0;
1163#define lpfc_cq_context_event_SHIFT 31
1164#define lpfc_cq_context_event_MASK 0x00000001
1165#define lpfc_cq_context_event_WORD word0
1166#define lpfc_cq_context_valid_SHIFT 29
1167#define lpfc_cq_context_valid_MASK 0x00000001
1168#define lpfc_cq_context_valid_WORD word0
1169#define lpfc_cq_context_count_SHIFT 27
1170#define lpfc_cq_context_count_MASK 0x00000003
1171#define lpfc_cq_context_count_WORD word0
1172#define LPFC_CQ_CNT_256 0x0
1173#define LPFC_CQ_CNT_512 0x1
1174#define LPFC_CQ_CNT_1024 0x2
James Smart81b96ed2017-11-20 16:00:29 -08001175#define LPFC_CQ_CNT_WORD7 0x3
James Smartda0436e2009-05-22 14:51:39 -04001176 uint32_t word1;
James Smart5a6f1332011-03-11 16:05:35 -05001177#define lpfc_cq_eq_id_SHIFT 22 /* Version 0 Only */
James Smartda0436e2009-05-22 14:51:39 -04001178#define lpfc_cq_eq_id_MASK 0x000000FF
1179#define lpfc_cq_eq_id_WORD word1
James Smart5a6f1332011-03-11 16:05:35 -05001180#define lpfc_cq_eq_id_2_SHIFT 0 /* Version 2 Only */
1181#define lpfc_cq_eq_id_2_MASK 0x0000FFFF
1182#define lpfc_cq_eq_id_2_WORD word1
James Smart81b96ed2017-11-20 16:00:29 -08001183 uint32_t lpfc_cq_context_count; /* Version 2 Only */
James Smartda0436e2009-05-22 14:51:39 -04001184 uint32_t reserved1;
1185};
1186
1187struct lpfc_mbx_cq_create {
1188 struct mbox_header header;
1189 union {
1190 struct {
1191 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001192#define lpfc_mbx_cq_create_page_size_SHIFT 16 /* Version 2 Only */
1193#define lpfc_mbx_cq_create_page_size_MASK 0x000000FF
1194#define lpfc_mbx_cq_create_page_size_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001195#define lpfc_mbx_cq_create_num_pages_SHIFT 0
1196#define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF
1197#define lpfc_mbx_cq_create_num_pages_WORD word0
1198 struct cq_context context;
1199 struct dma_address page[LPFC_MAX_CQ_PAGE];
1200 } request;
1201 struct {
1202 uint32_t word0;
1203#define lpfc_mbx_cq_create_q_id_SHIFT 0
1204#define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF
1205#define lpfc_mbx_cq_create_q_id_WORD word0
1206 } response;
1207 } u;
1208};
1209
James Smart2d7dbc42017-02-12 13:52:35 -08001210struct lpfc_mbx_cq_create_set {
1211 union lpfc_sli4_cfg_shdr cfg_shdr;
1212 union {
1213 struct {
1214 uint32_t word0;
1215#define lpfc_mbx_cq_create_set_page_size_SHIFT 16 /* Version 2 Only */
1216#define lpfc_mbx_cq_create_set_page_size_MASK 0x000000FF
1217#define lpfc_mbx_cq_create_set_page_size_WORD word0
1218#define lpfc_mbx_cq_create_set_num_pages_SHIFT 0
1219#define lpfc_mbx_cq_create_set_num_pages_MASK 0x0000FFFF
1220#define lpfc_mbx_cq_create_set_num_pages_WORD word0
1221 uint32_t word1;
1222#define lpfc_mbx_cq_create_set_evt_SHIFT 31
1223#define lpfc_mbx_cq_create_set_evt_MASK 0x00000001
1224#define lpfc_mbx_cq_create_set_evt_WORD word1
1225#define lpfc_mbx_cq_create_set_valid_SHIFT 29
1226#define lpfc_mbx_cq_create_set_valid_MASK 0x00000001
1227#define lpfc_mbx_cq_create_set_valid_WORD word1
1228#define lpfc_mbx_cq_create_set_cqe_cnt_SHIFT 27
1229#define lpfc_mbx_cq_create_set_cqe_cnt_MASK 0x00000003
1230#define lpfc_mbx_cq_create_set_cqe_cnt_WORD word1
1231#define lpfc_mbx_cq_create_set_cqe_size_SHIFT 25
1232#define lpfc_mbx_cq_create_set_cqe_size_MASK 0x00000003
1233#define lpfc_mbx_cq_create_set_cqe_size_WORD word1
1234#define lpfc_mbx_cq_create_set_auto_SHIFT 15
1235#define lpfc_mbx_cq_create_set_auto_MASK 0x0000001
1236#define lpfc_mbx_cq_create_set_auto_WORD word1
1237#define lpfc_mbx_cq_create_set_nodelay_SHIFT 14
1238#define lpfc_mbx_cq_create_set_nodelay_MASK 0x00000001
1239#define lpfc_mbx_cq_create_set_nodelay_WORD word1
1240#define lpfc_mbx_cq_create_set_clswm_SHIFT 12
1241#define lpfc_mbx_cq_create_set_clswm_MASK 0x00000003
1242#define lpfc_mbx_cq_create_set_clswm_WORD word1
1243 uint32_t word2;
1244#define lpfc_mbx_cq_create_set_arm_SHIFT 31
1245#define lpfc_mbx_cq_create_set_arm_MASK 0x00000001
1246#define lpfc_mbx_cq_create_set_arm_WORD word2
James Smart81b96ed2017-11-20 16:00:29 -08001247#define lpfc_mbx_cq_create_set_cq_cnt_SHIFT 16
1248#define lpfc_mbx_cq_create_set_cq_cnt_MASK 0x00007FFF
1249#define lpfc_mbx_cq_create_set_cq_cnt_WORD word2
James Smart2d7dbc42017-02-12 13:52:35 -08001250#define lpfc_mbx_cq_create_set_num_cq_SHIFT 0
1251#define lpfc_mbx_cq_create_set_num_cq_MASK 0x0000FFFF
1252#define lpfc_mbx_cq_create_set_num_cq_WORD word2
1253 uint32_t word3;
1254#define lpfc_mbx_cq_create_set_eq_id1_SHIFT 16
1255#define lpfc_mbx_cq_create_set_eq_id1_MASK 0x0000FFFF
1256#define lpfc_mbx_cq_create_set_eq_id1_WORD word3
1257#define lpfc_mbx_cq_create_set_eq_id0_SHIFT 0
1258#define lpfc_mbx_cq_create_set_eq_id0_MASK 0x0000FFFF
1259#define lpfc_mbx_cq_create_set_eq_id0_WORD word3
1260 uint32_t word4;
1261#define lpfc_mbx_cq_create_set_eq_id3_SHIFT 16
1262#define lpfc_mbx_cq_create_set_eq_id3_MASK 0x0000FFFF
1263#define lpfc_mbx_cq_create_set_eq_id3_WORD word4
1264#define lpfc_mbx_cq_create_set_eq_id2_SHIFT 0
1265#define lpfc_mbx_cq_create_set_eq_id2_MASK 0x0000FFFF
1266#define lpfc_mbx_cq_create_set_eq_id2_WORD word4
1267 uint32_t word5;
1268#define lpfc_mbx_cq_create_set_eq_id5_SHIFT 16
1269#define lpfc_mbx_cq_create_set_eq_id5_MASK 0x0000FFFF
1270#define lpfc_mbx_cq_create_set_eq_id5_WORD word5
1271#define lpfc_mbx_cq_create_set_eq_id4_SHIFT 0
1272#define lpfc_mbx_cq_create_set_eq_id4_MASK 0x0000FFFF
1273#define lpfc_mbx_cq_create_set_eq_id4_WORD word5
1274 uint32_t word6;
1275#define lpfc_mbx_cq_create_set_eq_id7_SHIFT 16
1276#define lpfc_mbx_cq_create_set_eq_id7_MASK 0x0000FFFF
1277#define lpfc_mbx_cq_create_set_eq_id7_WORD word6
1278#define lpfc_mbx_cq_create_set_eq_id6_SHIFT 0
1279#define lpfc_mbx_cq_create_set_eq_id6_MASK 0x0000FFFF
1280#define lpfc_mbx_cq_create_set_eq_id6_WORD word6
1281 uint32_t word7;
1282#define lpfc_mbx_cq_create_set_eq_id9_SHIFT 16
1283#define lpfc_mbx_cq_create_set_eq_id9_MASK 0x0000FFFF
1284#define lpfc_mbx_cq_create_set_eq_id9_WORD word7
1285#define lpfc_mbx_cq_create_set_eq_id8_SHIFT 0
1286#define lpfc_mbx_cq_create_set_eq_id8_MASK 0x0000FFFF
1287#define lpfc_mbx_cq_create_set_eq_id8_WORD word7
1288 uint32_t word8;
1289#define lpfc_mbx_cq_create_set_eq_id11_SHIFT 16
1290#define lpfc_mbx_cq_create_set_eq_id11_MASK 0x0000FFFF
1291#define lpfc_mbx_cq_create_set_eq_id11_WORD word8
1292#define lpfc_mbx_cq_create_set_eq_id10_SHIFT 0
1293#define lpfc_mbx_cq_create_set_eq_id10_MASK 0x0000FFFF
1294#define lpfc_mbx_cq_create_set_eq_id10_WORD word8
1295 uint32_t word9;
1296#define lpfc_mbx_cq_create_set_eq_id13_SHIFT 16
1297#define lpfc_mbx_cq_create_set_eq_id13_MASK 0x0000FFFF
1298#define lpfc_mbx_cq_create_set_eq_id13_WORD word9
1299#define lpfc_mbx_cq_create_set_eq_id12_SHIFT 0
1300#define lpfc_mbx_cq_create_set_eq_id12_MASK 0x0000FFFF
1301#define lpfc_mbx_cq_create_set_eq_id12_WORD word9
1302 uint32_t word10;
1303#define lpfc_mbx_cq_create_set_eq_id15_SHIFT 16
1304#define lpfc_mbx_cq_create_set_eq_id15_MASK 0x0000FFFF
1305#define lpfc_mbx_cq_create_set_eq_id15_WORD word10
1306#define lpfc_mbx_cq_create_set_eq_id14_SHIFT 0
1307#define lpfc_mbx_cq_create_set_eq_id14_MASK 0x0000FFFF
1308#define lpfc_mbx_cq_create_set_eq_id14_WORD word10
1309 struct dma_address page[1];
1310 } request;
1311 struct {
1312 uint32_t word0;
1313#define lpfc_mbx_cq_create_set_num_alloc_SHIFT 16
1314#define lpfc_mbx_cq_create_set_num_alloc_MASK 0x0000FFFF
1315#define lpfc_mbx_cq_create_set_num_alloc_WORD word0
1316#define lpfc_mbx_cq_create_set_base_id_SHIFT 0
1317#define lpfc_mbx_cq_create_set_base_id_MASK 0x0000FFFF
1318#define lpfc_mbx_cq_create_set_base_id_WORD word0
1319 } response;
1320 } u;
1321};
1322
James Smartda0436e2009-05-22 14:51:39 -04001323struct lpfc_mbx_cq_destroy {
1324 struct mbox_header header;
1325 union {
1326 struct {
1327 uint32_t word0;
1328#define lpfc_mbx_cq_destroy_q_id_SHIFT 0
1329#define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF
1330#define lpfc_mbx_cq_destroy_q_id_WORD word0
1331 } request;
1332 struct {
1333 uint32_t word0;
1334 } response;
1335 } u;
1336};
1337
1338struct wq_context {
1339 uint32_t reserved0;
1340 uint32_t reserved1;
1341 uint32_t reserved2;
1342 uint32_t reserved3;
1343};
1344
1345struct lpfc_mbx_wq_create {
1346 struct mbox_header header;
1347 union {
James Smart5a6f1332011-03-11 16:05:35 -05001348 struct { /* Version 0 Request */
James Smartda0436e2009-05-22 14:51:39 -04001349 uint32_t word0;
1350#define lpfc_mbx_wq_create_num_pages_SHIFT 0
James Smart962bc512013-01-03 15:44:00 -05001351#define lpfc_mbx_wq_create_num_pages_MASK 0x000000FF
James Smartda0436e2009-05-22 14:51:39 -04001352#define lpfc_mbx_wq_create_num_pages_WORD word0
James Smart962bc512013-01-03 15:44:00 -05001353#define lpfc_mbx_wq_create_dua_SHIFT 8
1354#define lpfc_mbx_wq_create_dua_MASK 0x00000001
1355#define lpfc_mbx_wq_create_dua_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001356#define lpfc_mbx_wq_create_cq_id_SHIFT 16
1357#define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF
1358#define lpfc_mbx_wq_create_cq_id_WORD word0
James Smart962bc512013-01-03 15:44:00 -05001359 struct dma_address page[LPFC_MAX_WQ_PAGE_V0];
1360 uint32_t word9;
1361#define lpfc_mbx_wq_create_bua_SHIFT 0
1362#define lpfc_mbx_wq_create_bua_MASK 0x00000001
1363#define lpfc_mbx_wq_create_bua_WORD word9
1364#define lpfc_mbx_wq_create_ulp_num_SHIFT 8
1365#define lpfc_mbx_wq_create_ulp_num_MASK 0x000000FF
1366#define lpfc_mbx_wq_create_ulp_num_WORD word9
James Smartda0436e2009-05-22 14:51:39 -04001367 } request;
James Smart5a6f1332011-03-11 16:05:35 -05001368 struct { /* Version 1 Request */
1369 uint32_t word0; /* Word 0 is the same as in v0 */
1370 uint32_t word1;
1371#define lpfc_mbx_wq_create_page_size_SHIFT 0
1372#define lpfc_mbx_wq_create_page_size_MASK 0x000000FF
1373#define lpfc_mbx_wq_create_page_size_WORD word1
James Smart8ea73db2017-02-12 13:52:25 -08001374#define LPFC_WQ_PAGE_SIZE_4096 0x1
James Smart5a6f1332011-03-11 16:05:35 -05001375#define lpfc_mbx_wq_create_wqe_size_SHIFT 8
1376#define lpfc_mbx_wq_create_wqe_size_MASK 0x0000000F
1377#define lpfc_mbx_wq_create_wqe_size_WORD word1
1378#define LPFC_WQ_WQE_SIZE_64 0x5
1379#define LPFC_WQ_WQE_SIZE_128 0x6
1380#define lpfc_mbx_wq_create_wqe_count_SHIFT 16
1381#define lpfc_mbx_wq_create_wqe_count_MASK 0x0000FFFF
1382#define lpfc_mbx_wq_create_wqe_count_WORD word1
1383 uint32_t word2;
1384 struct dma_address page[LPFC_MAX_WQ_PAGE-1];
1385 } request_1;
James Smartda0436e2009-05-22 14:51:39 -04001386 struct {
1387 uint32_t word0;
1388#define lpfc_mbx_wq_create_q_id_SHIFT 0
1389#define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF
1390#define lpfc_mbx_wq_create_q_id_WORD word0
James Smart962bc512013-01-03 15:44:00 -05001391 uint32_t doorbell_offset;
1392 uint32_t word2;
1393#define lpfc_mbx_wq_create_bar_set_SHIFT 0
1394#define lpfc_mbx_wq_create_bar_set_MASK 0x0000FFFF
1395#define lpfc_mbx_wq_create_bar_set_WORD word2
1396#define WQ_PCI_BAR_0_AND_1 0x00
1397#define WQ_PCI_BAR_2_AND_3 0x01
1398#define WQ_PCI_BAR_4_AND_5 0x02
1399#define lpfc_mbx_wq_create_db_format_SHIFT 16
1400#define lpfc_mbx_wq_create_db_format_MASK 0x0000FFFF
1401#define lpfc_mbx_wq_create_db_format_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04001402 } response;
1403 } u;
1404};
1405
1406struct lpfc_mbx_wq_destroy {
1407 struct mbox_header header;
1408 union {
1409 struct {
1410 uint32_t word0;
1411#define lpfc_mbx_wq_destroy_q_id_SHIFT 0
1412#define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF
1413#define lpfc_mbx_wq_destroy_q_id_WORD word0
1414 } request;
1415 struct {
1416 uint32_t word0;
1417 } response;
1418 } u;
1419};
1420
1421#define LPFC_HDR_BUF_SIZE 128
James Smarteeead812009-12-21 17:01:23 -05001422#define LPFC_DATA_BUF_SIZE 2048
James Smart3c603be2017-05-15 15:20:44 -07001423#define LPFC_NVMET_DATA_BUF_SIZE 128
James Smartda0436e2009-05-22 14:51:39 -04001424struct rq_context {
1425 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001426#define lpfc_rq_context_rqe_count_SHIFT 16 /* Version 0 Only */
1427#define lpfc_rq_context_rqe_count_MASK 0x0000000F
1428#define lpfc_rq_context_rqe_count_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001429#define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */
1430#define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */
1431#define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */
1432#define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */
James Smart2d7dbc42017-02-12 13:52:35 -08001433#define lpfc_rq_context_rqe_count_1_SHIFT 16 /* Version 1-2 Only */
James Smart5a6f1332011-03-11 16:05:35 -05001434#define lpfc_rq_context_rqe_count_1_MASK 0x0000FFFF
1435#define lpfc_rq_context_rqe_count_1_WORD word0
James Smart2d7dbc42017-02-12 13:52:35 -08001436#define lpfc_rq_context_rqe_size_SHIFT 8 /* Version 1-2 Only */
James Smart5a6f1332011-03-11 16:05:35 -05001437#define lpfc_rq_context_rqe_size_MASK 0x0000000F
1438#define lpfc_rq_context_rqe_size_WORD word0
James Smartc31098c2011-04-16 11:03:33 -04001439#define LPFC_RQE_SIZE_8 2
1440#define LPFC_RQE_SIZE_16 3
1441#define LPFC_RQE_SIZE_32 4
1442#define LPFC_RQE_SIZE_64 5
1443#define LPFC_RQE_SIZE_128 6
James Smart5a6f1332011-03-11 16:05:35 -05001444#define lpfc_rq_context_page_size_SHIFT 0 /* Version 1 Only */
1445#define lpfc_rq_context_page_size_MASK 0x000000FF
1446#define lpfc_rq_context_page_size_WORD word0
James Smart8ea73db2017-02-12 13:52:25 -08001447#define LPFC_RQ_PAGE_SIZE_4096 0x1
James Smart2d7dbc42017-02-12 13:52:35 -08001448 uint32_t word1;
1449#define lpfc_rq_context_data_size_SHIFT 16 /* Version 2 Only */
1450#define lpfc_rq_context_data_size_MASK 0x0000FFFF
1451#define lpfc_rq_context_data_size_WORD word1
1452#define lpfc_rq_context_hdr_size_SHIFT 0 /* Version 2 Only */
1453#define lpfc_rq_context_hdr_size_MASK 0x0000FFFF
1454#define lpfc_rq_context_hdr_size_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04001455 uint32_t word2;
1456#define lpfc_rq_context_cq_id_SHIFT 16
1457#define lpfc_rq_context_cq_id_MASK 0x000003FF
1458#define lpfc_rq_context_cq_id_WORD word2
1459#define lpfc_rq_context_buf_size_SHIFT 0
1460#define lpfc_rq_context_buf_size_MASK 0x0000FFFF
1461#define lpfc_rq_context_buf_size_WORD word2
James Smart2d7dbc42017-02-12 13:52:35 -08001462#define lpfc_rq_context_base_cq_SHIFT 0 /* Version 2 Only */
1463#define lpfc_rq_context_base_cq_MASK 0x0000FFFF
1464#define lpfc_rq_context_base_cq_WORD word2
James Smart5a6f1332011-03-11 16:05:35 -05001465 uint32_t buffer_size; /* Version 1 Only */
James Smartda0436e2009-05-22 14:51:39 -04001466};
1467
1468struct lpfc_mbx_rq_create {
1469 struct mbox_header header;
1470 union {
1471 struct {
1472 uint32_t word0;
1473#define lpfc_mbx_rq_create_num_pages_SHIFT 0
1474#define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
1475#define lpfc_mbx_rq_create_num_pages_WORD word0
James Smart962bc512013-01-03 15:44:00 -05001476#define lpfc_mbx_rq_create_dua_SHIFT 16
1477#define lpfc_mbx_rq_create_dua_MASK 0x00000001
1478#define lpfc_mbx_rq_create_dua_WORD word0
1479#define lpfc_mbx_rq_create_bqu_SHIFT 17
1480#define lpfc_mbx_rq_create_bqu_MASK 0x00000001
1481#define lpfc_mbx_rq_create_bqu_WORD word0
1482#define lpfc_mbx_rq_create_ulp_num_SHIFT 24
1483#define lpfc_mbx_rq_create_ulp_num_MASK 0x000000FF
1484#define lpfc_mbx_rq_create_ulp_num_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001485 struct rq_context context;
James Smart2d7dbc42017-02-12 13:52:35 -08001486 struct dma_address page[LPFC_MAX_RQ_PAGE];
James Smartda0436e2009-05-22 14:51:39 -04001487 } request;
1488 struct {
1489 uint32_t word0;
James Smart2d7dbc42017-02-12 13:52:35 -08001490#define lpfc_mbx_rq_create_q_cnt_v2_SHIFT 16
1491#define lpfc_mbx_rq_create_q_cnt_v2_MASK 0x0000FFFF
1492#define lpfc_mbx_rq_create_q_cnt_v2_WORD word0
1493#define lpfc_mbx_rq_create_q_id_SHIFT 0
1494#define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
1495#define lpfc_mbx_rq_create_q_id_WORD word0
1496 uint32_t doorbell_offset;
1497 uint32_t word2;
1498#define lpfc_mbx_rq_create_bar_set_SHIFT 0
1499#define lpfc_mbx_rq_create_bar_set_MASK 0x0000FFFF
1500#define lpfc_mbx_rq_create_bar_set_WORD word2
1501#define lpfc_mbx_rq_create_db_format_SHIFT 16
1502#define lpfc_mbx_rq_create_db_format_MASK 0x0000FFFF
1503#define lpfc_mbx_rq_create_db_format_WORD word2
1504 } response;
1505 } u;
1506};
1507
1508struct lpfc_mbx_rq_create_v2 {
1509 union lpfc_sli4_cfg_shdr cfg_shdr;
1510 union {
1511 struct {
1512 uint32_t word0;
1513#define lpfc_mbx_rq_create_num_pages_SHIFT 0
1514#define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
1515#define lpfc_mbx_rq_create_num_pages_WORD word0
1516#define lpfc_mbx_rq_create_rq_cnt_SHIFT 16
1517#define lpfc_mbx_rq_create_rq_cnt_MASK 0x000000FF
1518#define lpfc_mbx_rq_create_rq_cnt_WORD word0
1519#define lpfc_mbx_rq_create_dua_SHIFT 16
1520#define lpfc_mbx_rq_create_dua_MASK 0x00000001
1521#define lpfc_mbx_rq_create_dua_WORD word0
1522#define lpfc_mbx_rq_create_bqu_SHIFT 17
1523#define lpfc_mbx_rq_create_bqu_MASK 0x00000001
1524#define lpfc_mbx_rq_create_bqu_WORD word0
1525#define lpfc_mbx_rq_create_ulp_num_SHIFT 24
1526#define lpfc_mbx_rq_create_ulp_num_MASK 0x000000FF
1527#define lpfc_mbx_rq_create_ulp_num_WORD word0
1528#define lpfc_mbx_rq_create_dim_SHIFT 29
1529#define lpfc_mbx_rq_create_dim_MASK 0x00000001
1530#define lpfc_mbx_rq_create_dim_WORD word0
1531#define lpfc_mbx_rq_create_dfd_SHIFT 30
1532#define lpfc_mbx_rq_create_dfd_MASK 0x00000001
1533#define lpfc_mbx_rq_create_dfd_WORD word0
1534#define lpfc_mbx_rq_create_dnb_SHIFT 31
1535#define lpfc_mbx_rq_create_dnb_MASK 0x00000001
1536#define lpfc_mbx_rq_create_dnb_WORD word0
1537 struct rq_context context;
1538 struct dma_address page[1];
1539 } request;
1540 struct {
1541 uint32_t word0;
1542#define lpfc_mbx_rq_create_q_cnt_v2_SHIFT 16
1543#define lpfc_mbx_rq_create_q_cnt_v2_MASK 0x0000FFFF
1544#define lpfc_mbx_rq_create_q_cnt_v2_WORD word0
James Smart962bc512013-01-03 15:44:00 -05001545#define lpfc_mbx_rq_create_q_id_SHIFT 0
1546#define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
1547#define lpfc_mbx_rq_create_q_id_WORD word0
1548 uint32_t doorbell_offset;
1549 uint32_t word2;
1550#define lpfc_mbx_rq_create_bar_set_SHIFT 0
1551#define lpfc_mbx_rq_create_bar_set_MASK 0x0000FFFF
1552#define lpfc_mbx_rq_create_bar_set_WORD word2
1553#define lpfc_mbx_rq_create_db_format_SHIFT 16
1554#define lpfc_mbx_rq_create_db_format_MASK 0x0000FFFF
1555#define lpfc_mbx_rq_create_db_format_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04001556 } response;
1557 } u;
1558};
1559
1560struct lpfc_mbx_rq_destroy {
1561 struct mbox_header header;
1562 union {
1563 struct {
1564 uint32_t word0;
1565#define lpfc_mbx_rq_destroy_q_id_SHIFT 0
1566#define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF
1567#define lpfc_mbx_rq_destroy_q_id_WORD word0
1568 } request;
1569 struct {
1570 uint32_t word0;
1571 } response;
1572 } u;
1573};
1574
1575struct mq_context {
1576 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001577#define lpfc_mq_context_cq_id_SHIFT 22 /* Version 0 Only */
James Smartda0436e2009-05-22 14:51:39 -04001578#define lpfc_mq_context_cq_id_MASK 0x000003FF
1579#define lpfc_mq_context_cq_id_WORD word0
James Smart5a6f1332011-03-11 16:05:35 -05001580#define lpfc_mq_context_ring_size_SHIFT 16
1581#define lpfc_mq_context_ring_size_MASK 0x0000000F
1582#define lpfc_mq_context_ring_size_WORD word0
1583#define LPFC_MQ_RING_SIZE_16 0x5
1584#define LPFC_MQ_RING_SIZE_32 0x6
1585#define LPFC_MQ_RING_SIZE_64 0x7
1586#define LPFC_MQ_RING_SIZE_128 0x8
James Smartda0436e2009-05-22 14:51:39 -04001587 uint32_t word1;
1588#define lpfc_mq_context_valid_SHIFT 31
1589#define lpfc_mq_context_valid_MASK 0x00000001
1590#define lpfc_mq_context_valid_WORD word1
1591 uint32_t reserved2;
1592 uint32_t reserved3;
1593};
1594
1595struct lpfc_mbx_mq_create {
1596 struct mbox_header header;
1597 union {
1598 struct {
1599 uint32_t word0;
1600#define lpfc_mbx_mq_create_num_pages_SHIFT 0
1601#define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF
1602#define lpfc_mbx_mq_create_num_pages_WORD word0
1603 struct mq_context context;
1604 struct dma_address page[LPFC_MAX_MQ_PAGE];
1605 } request;
1606 struct {
1607 uint32_t word0;
1608#define lpfc_mbx_mq_create_q_id_SHIFT 0
1609#define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
1610#define lpfc_mbx_mq_create_q_id_WORD word0
1611 } response;
1612 } u;
1613};
1614
James Smartb19a0612010-04-06 14:48:51 -04001615struct lpfc_mbx_mq_create_ext {
1616 struct mbox_header header;
1617 union {
1618 struct {
1619 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001620#define lpfc_mbx_mq_create_ext_num_pages_SHIFT 0
1621#define lpfc_mbx_mq_create_ext_num_pages_MASK 0x0000FFFF
1622#define lpfc_mbx_mq_create_ext_num_pages_WORD word0
1623#define lpfc_mbx_mq_create_ext_cq_id_SHIFT 16 /* Version 1 Only */
1624#define lpfc_mbx_mq_create_ext_cq_id_MASK 0x0000FFFF
1625#define lpfc_mbx_mq_create_ext_cq_id_WORD word0
James Smartb19a0612010-04-06 14:48:51 -04001626 uint32_t async_evt_bmap;
1627#define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT LPFC_TRAILER_CODE_LINK
1628#define lpfc_mbx_mq_create_ext_async_evt_link_MASK 0x00000001
1629#define lpfc_mbx_mq_create_ext_async_evt_link_WORD async_evt_bmap
James Smart8b68cd52012-09-29 11:32:37 -04001630#define LPFC_EVT_CODE_LINK_NO_LINK 0x0
1631#define LPFC_EVT_CODE_LINK_10_MBIT 0x1
1632#define LPFC_EVT_CODE_LINK_100_MBIT 0x2
1633#define LPFC_EVT_CODE_LINK_1_GBIT 0x3
1634#define LPFC_EVT_CODE_LINK_10_GBIT 0x4
James Smart70f3c072010-12-15 17:57:33 -05001635#define lpfc_mbx_mq_create_ext_async_evt_fip_SHIFT LPFC_TRAILER_CODE_FCOE
1636#define lpfc_mbx_mq_create_ext_async_evt_fip_MASK 0x00000001
1637#define lpfc_mbx_mq_create_ext_async_evt_fip_WORD async_evt_bmap
James Smartb19a0612010-04-06 14:48:51 -04001638#define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT LPFC_TRAILER_CODE_GRP5
1639#define lpfc_mbx_mq_create_ext_async_evt_group5_MASK 0x00000001
1640#define lpfc_mbx_mq_create_ext_async_evt_group5_WORD async_evt_bmap
James Smart70f3c072010-12-15 17:57:33 -05001641#define lpfc_mbx_mq_create_ext_async_evt_fc_SHIFT LPFC_TRAILER_CODE_FC
1642#define lpfc_mbx_mq_create_ext_async_evt_fc_MASK 0x00000001
1643#define lpfc_mbx_mq_create_ext_async_evt_fc_WORD async_evt_bmap
James Smart8b68cd52012-09-29 11:32:37 -04001644#define LPFC_EVT_CODE_FC_NO_LINK 0x0
1645#define LPFC_EVT_CODE_FC_1_GBAUD 0x1
1646#define LPFC_EVT_CODE_FC_2_GBAUD 0x2
1647#define LPFC_EVT_CODE_FC_4_GBAUD 0x4
1648#define LPFC_EVT_CODE_FC_8_GBAUD 0x8
1649#define LPFC_EVT_CODE_FC_10_GBAUD 0xA
1650#define LPFC_EVT_CODE_FC_16_GBAUD 0x10
James Smart70f3c072010-12-15 17:57:33 -05001651#define lpfc_mbx_mq_create_ext_async_evt_sli_SHIFT LPFC_TRAILER_CODE_SLI
1652#define lpfc_mbx_mq_create_ext_async_evt_sli_MASK 0x00000001
1653#define lpfc_mbx_mq_create_ext_async_evt_sli_WORD async_evt_bmap
James Smartb19a0612010-04-06 14:48:51 -04001654 struct mq_context context;
1655 struct dma_address page[LPFC_MAX_MQ_PAGE];
1656 } request;
1657 struct {
1658 uint32_t word0;
1659#define lpfc_mbx_mq_create_q_id_SHIFT 0
1660#define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
1661#define lpfc_mbx_mq_create_q_id_WORD word0
1662 } response;
1663 } u;
1664#define LPFC_ASYNC_EVENT_LINK_STATE 0x2
1665#define LPFC_ASYNC_EVENT_FCF_STATE 0x4
1666#define LPFC_ASYNC_EVENT_GROUP5 0x20
1667};
1668
James Smartda0436e2009-05-22 14:51:39 -04001669struct lpfc_mbx_mq_destroy {
1670 struct mbox_header header;
1671 union {
1672 struct {
1673 uint32_t word0;
1674#define lpfc_mbx_mq_destroy_q_id_SHIFT 0
1675#define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF
1676#define lpfc_mbx_mq_destroy_q_id_WORD word0
1677 } request;
1678 struct {
1679 uint32_t word0;
1680 } response;
1681 } u;
1682};
1683
James Smart6d368e52011-05-24 11:44:12 -04001684/* Start Gen 2 SLI4 Mailbox definitions: */
1685
1686/* Define allocate-ready Gen 2 SLI4 FCoE Resource Extent Types. */
1687#define LPFC_RSC_TYPE_FCOE_VFI 0x20
1688#define LPFC_RSC_TYPE_FCOE_VPI 0x21
1689#define LPFC_RSC_TYPE_FCOE_RPI 0x22
1690#define LPFC_RSC_TYPE_FCOE_XRI 0x23
1691
1692struct lpfc_mbx_get_rsrc_extent_info {
1693 struct mbox_header header;
1694 union {
1695 struct {
1696 uint32_t word4;
1697#define lpfc_mbx_get_rsrc_extent_info_type_SHIFT 0
1698#define lpfc_mbx_get_rsrc_extent_info_type_MASK 0x0000FFFF
1699#define lpfc_mbx_get_rsrc_extent_info_type_WORD word4
1700 } req;
1701 struct {
1702 uint32_t word4;
1703#define lpfc_mbx_get_rsrc_extent_info_cnt_SHIFT 0
1704#define lpfc_mbx_get_rsrc_extent_info_cnt_MASK 0x0000FFFF
1705#define lpfc_mbx_get_rsrc_extent_info_cnt_WORD word4
1706#define lpfc_mbx_get_rsrc_extent_info_size_SHIFT 16
1707#define lpfc_mbx_get_rsrc_extent_info_size_MASK 0x0000FFFF
1708#define lpfc_mbx_get_rsrc_extent_info_size_WORD word4
1709 } rsp;
1710 } u;
1711};
1712
James Smart962bc512013-01-03 15:44:00 -05001713struct lpfc_mbx_query_fw_config {
1714 struct mbox_header header;
1715 struct {
1716 uint32_t config_number;
1717#define LPFC_FC_FCOE 0x00000007
1718 uint32_t asic_revision;
1719 uint32_t physical_port;
1720 uint32_t function_mode;
1721#define LPFC_FCOE_INI_MODE 0x00000040
1722#define LPFC_FCOE_TGT_MODE 0x00000080
1723#define LPFC_DUA_MODE 0x00000800
1724 uint32_t ulp0_mode;
1725#define LPFC_ULP_FCOE_INIT_MODE 0x00000040
1726#define LPFC_ULP_FCOE_TGT_MODE 0x00000080
1727 uint32_t ulp0_nap_words[12];
1728 uint32_t ulp1_mode;
1729 uint32_t ulp1_nap_words[12];
1730 uint32_t function_capabilities;
1731 uint32_t cqid_base;
1732 uint32_t cqid_tot;
1733 uint32_t eqid_base;
1734 uint32_t eqid_tot;
1735 uint32_t ulp0_nap2_words[2];
1736 uint32_t ulp1_nap2_words[2];
1737 } rsp;
1738};
1739
James Smart8b017a32015-05-21 13:55:18 -04001740struct lpfc_mbx_set_beacon_config {
1741 struct mbox_header header;
1742 uint32_t word4;
1743#define lpfc_mbx_set_beacon_port_num_SHIFT 0
1744#define lpfc_mbx_set_beacon_port_num_MASK 0x0000003F
1745#define lpfc_mbx_set_beacon_port_num_WORD word4
1746#define lpfc_mbx_set_beacon_port_type_SHIFT 6
1747#define lpfc_mbx_set_beacon_port_type_MASK 0x00000003
1748#define lpfc_mbx_set_beacon_port_type_WORD word4
1749#define lpfc_mbx_set_beacon_state_SHIFT 8
1750#define lpfc_mbx_set_beacon_state_MASK 0x000000FF
1751#define lpfc_mbx_set_beacon_state_WORD word4
1752#define lpfc_mbx_set_beacon_duration_SHIFT 16
1753#define lpfc_mbx_set_beacon_duration_MASK 0x000000FF
1754#define lpfc_mbx_set_beacon_duration_WORD word4
1755#define lpfc_mbx_set_beacon_status_duration_SHIFT 24
1756#define lpfc_mbx_set_beacon_status_duration_MASK 0x000000FF
1757#define lpfc_mbx_set_beacon_status_duration_WORD word4
1758};
1759
James Smart6d368e52011-05-24 11:44:12 -04001760struct lpfc_id_range {
1761 uint32_t word5;
1762#define lpfc_mbx_rsrc_id_word4_0_SHIFT 0
1763#define lpfc_mbx_rsrc_id_word4_0_MASK 0x0000FFFF
1764#define lpfc_mbx_rsrc_id_word4_0_WORD word5
1765#define lpfc_mbx_rsrc_id_word4_1_SHIFT 16
1766#define lpfc_mbx_rsrc_id_word4_1_MASK 0x0000FFFF
1767#define lpfc_mbx_rsrc_id_word4_1_WORD word5
1768};
1769
James Smart7ad20aa2011-05-24 11:44:28 -04001770struct lpfc_mbx_set_link_diag_state {
1771 struct mbox_header header;
1772 union {
1773 struct {
1774 uint32_t word0;
1775#define lpfc_mbx_set_diag_state_diag_SHIFT 0
1776#define lpfc_mbx_set_diag_state_diag_MASK 0x00000001
1777#define lpfc_mbx_set_diag_state_diag_WORD word0
James Smart97315922012-08-03 12:32:52 -04001778#define lpfc_mbx_set_diag_state_diag_bit_valid_SHIFT 2
1779#define lpfc_mbx_set_diag_state_diag_bit_valid_MASK 0x00000001
1780#define lpfc_mbx_set_diag_state_diag_bit_valid_WORD word0
1781#define LPFC_DIAG_STATE_DIAG_BIT_VALID_NO_CHANGE 0
1782#define LPFC_DIAG_STATE_DIAG_BIT_VALID_CHANGE 1
James Smart7ad20aa2011-05-24 11:44:28 -04001783#define lpfc_mbx_set_diag_state_link_num_SHIFT 16
1784#define lpfc_mbx_set_diag_state_link_num_MASK 0x0000003F
1785#define lpfc_mbx_set_diag_state_link_num_WORD word0
1786#define lpfc_mbx_set_diag_state_link_type_SHIFT 22
1787#define lpfc_mbx_set_diag_state_link_type_MASK 0x00000003
1788#define lpfc_mbx_set_diag_state_link_type_WORD word0
1789 } req;
1790 struct {
1791 uint32_t word0;
1792 } rsp;
1793 } u;
1794};
1795
1796struct lpfc_mbx_set_link_diag_loopback {
1797 struct mbox_header header;
1798 union {
1799 struct {
1800 uint32_t word0;
1801#define lpfc_mbx_set_diag_lpbk_type_SHIFT 0
James Smart1b511972011-12-13 13:23:09 -05001802#define lpfc_mbx_set_diag_lpbk_type_MASK 0x00000003
James Smart7ad20aa2011-05-24 11:44:28 -04001803#define lpfc_mbx_set_diag_lpbk_type_WORD word0
1804#define LPFC_DIAG_LOOPBACK_TYPE_DISABLE 0x0
1805#define LPFC_DIAG_LOOPBACK_TYPE_INTERNAL 0x1
James Smart1b511972011-12-13 13:23:09 -05001806#define LPFC_DIAG_LOOPBACK_TYPE_SERDES 0x2
James Smart7ad20aa2011-05-24 11:44:28 -04001807#define lpfc_mbx_set_diag_lpbk_link_num_SHIFT 16
1808#define lpfc_mbx_set_diag_lpbk_link_num_MASK 0x0000003F
1809#define lpfc_mbx_set_diag_lpbk_link_num_WORD word0
1810#define lpfc_mbx_set_diag_lpbk_link_type_SHIFT 22
1811#define lpfc_mbx_set_diag_lpbk_link_type_MASK 0x00000003
1812#define lpfc_mbx_set_diag_lpbk_link_type_WORD word0
1813 } req;
1814 struct {
1815 uint32_t word0;
1816 } rsp;
1817 } u;
1818};
1819
1820struct lpfc_mbx_run_link_diag_test {
1821 struct mbox_header header;
1822 union {
1823 struct {
1824 uint32_t word0;
1825#define lpfc_mbx_run_diag_test_link_num_SHIFT 16
1826#define lpfc_mbx_run_diag_test_link_num_MASK 0x0000003F
1827#define lpfc_mbx_run_diag_test_link_num_WORD word0
1828#define lpfc_mbx_run_diag_test_link_type_SHIFT 22
1829#define lpfc_mbx_run_diag_test_link_type_MASK 0x00000003
1830#define lpfc_mbx_run_diag_test_link_type_WORD word0
1831 uint32_t word1;
1832#define lpfc_mbx_run_diag_test_test_id_SHIFT 0
1833#define lpfc_mbx_run_diag_test_test_id_MASK 0x0000FFFF
1834#define lpfc_mbx_run_diag_test_test_id_WORD word1
1835#define lpfc_mbx_run_diag_test_loops_SHIFT 16
1836#define lpfc_mbx_run_diag_test_loops_MASK 0x0000FFFF
1837#define lpfc_mbx_run_diag_test_loops_WORD word1
1838 uint32_t word2;
1839#define lpfc_mbx_run_diag_test_test_ver_SHIFT 0
1840#define lpfc_mbx_run_diag_test_test_ver_MASK 0x0000FFFF
1841#define lpfc_mbx_run_diag_test_test_ver_WORD word2
1842#define lpfc_mbx_run_diag_test_err_act_SHIFT 16
1843#define lpfc_mbx_run_diag_test_err_act_MASK 0x000000FF
1844#define lpfc_mbx_run_diag_test_err_act_WORD word2
1845 } req;
1846 struct {
1847 uint32_t word0;
1848 } rsp;
1849 } u;
1850};
1851
James Smart6d368e52011-05-24 11:44:12 -04001852/*
1853 * struct lpfc_mbx_alloc_rsrc_extents:
1854 * A mbox is generically 256 bytes long. An SLI4_CONFIG mailbox requires
1855 * 6 words of header + 4 words of shared subcommand header +
1856 * 1 words of Extent-Opcode-specific header = 11 words or 44 bytes total.
1857 *
1858 * An embedded version of SLI4_CONFIG therefore has 256 - 44 = 212 bytes
1859 * for extents payload.
1860 *
1861 * 212/2 (bytes per extent) = 106 extents.
1862 * 106/2 (extents per word) = 53 words.
1863 * lpfc_id_range id is statically size to 53.
1864 *
1865 * This mailbox definition is used for ALLOC or GET_ALLOCATED
1866 * extent ranges. For ALLOC, the type and cnt are required.
1867 * For GET_ALLOCATED, only the type is required.
1868 */
1869struct lpfc_mbx_alloc_rsrc_extents {
1870 struct mbox_header header;
1871 union {
1872 struct {
1873 uint32_t word4;
1874#define lpfc_mbx_alloc_rsrc_extents_type_SHIFT 0
1875#define lpfc_mbx_alloc_rsrc_extents_type_MASK 0x0000FFFF
1876#define lpfc_mbx_alloc_rsrc_extents_type_WORD word4
1877#define lpfc_mbx_alloc_rsrc_extents_cnt_SHIFT 16
1878#define lpfc_mbx_alloc_rsrc_extents_cnt_MASK 0x0000FFFF
1879#define lpfc_mbx_alloc_rsrc_extents_cnt_WORD word4
1880 } req;
1881 struct {
1882 uint32_t word4;
1883#define lpfc_mbx_rsrc_cnt_SHIFT 0
1884#define lpfc_mbx_rsrc_cnt_MASK 0x0000FFFF
1885#define lpfc_mbx_rsrc_cnt_WORD word4
1886 struct lpfc_id_range id[53];
1887 } rsp;
1888 } u;
1889};
1890
1891/*
1892 * This is the non-embedded version of ALLOC or GET RSRC_EXTENTS. Word4 in this
1893 * structure shares the same SHIFT/MASK/WORD defines provided in the
1894 * mbx_alloc_rsrc_extents and mbx_get_alloc_rsrc_extents, word4, provided in
1895 * the structures defined above. This non-embedded structure provides for the
1896 * maximum number of extents supported by the port.
1897 */
1898struct lpfc_mbx_nembed_rsrc_extent {
1899 union lpfc_sli4_cfg_shdr cfg_shdr;
1900 uint32_t word4;
1901 struct lpfc_id_range id;
1902};
1903
1904struct lpfc_mbx_dealloc_rsrc_extents {
1905 struct mbox_header header;
1906 struct {
1907 uint32_t word4;
1908#define lpfc_mbx_dealloc_rsrc_extents_type_SHIFT 0
1909#define lpfc_mbx_dealloc_rsrc_extents_type_MASK 0x0000FFFF
1910#define lpfc_mbx_dealloc_rsrc_extents_type_WORD word4
1911 } req;
1912
1913};
1914
1915/* Start SLI4 FCoE specific mbox structures. */
1916
James Smartda0436e2009-05-22 14:51:39 -04001917struct lpfc_mbx_post_hdr_tmpl {
1918 struct mbox_header header;
1919 uint32_t word10;
1920#define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0
1921#define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF
1922#define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10
1923#define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16
1924#define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF
1925#define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10
1926 uint32_t rpi_paddr_lo;
1927 uint32_t rpi_paddr_hi;
1928};
1929
1930struct sli4_sge { /* SLI-4 */
1931 uint32_t addr_hi;
1932 uint32_t addr_lo;
1933
1934 uint32_t word2;
James Smartf9bb2da2011-10-10 21:34:11 -04001935#define lpfc_sli4_sge_offset_SHIFT 0
1936#define lpfc_sli4_sge_offset_MASK 0x07FFFFFF
James Smartda0436e2009-05-22 14:51:39 -04001937#define lpfc_sli4_sge_offset_WORD word2
James Smartf9bb2da2011-10-10 21:34:11 -04001938#define lpfc_sli4_sge_type_SHIFT 27
1939#define lpfc_sli4_sge_type_MASK 0x0000000F
1940#define lpfc_sli4_sge_type_WORD word2
1941#define LPFC_SGE_TYPE_DATA 0x0
1942#define LPFC_SGE_TYPE_DIF 0x4
1943#define LPFC_SGE_TYPE_LSP 0x5
1944#define LPFC_SGE_TYPE_PEDIF 0x6
1945#define LPFC_SGE_TYPE_PESEED 0x7
1946#define LPFC_SGE_TYPE_DISEED 0x8
1947#define LPFC_SGE_TYPE_ENC 0x9
1948#define LPFC_SGE_TYPE_ATM 0xA
1949#define LPFC_SGE_TYPE_SKIP 0xC
1950#define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets it */
James Smartda0436e2009-05-22 14:51:39 -04001951#define lpfc_sli4_sge_last_MASK 0x00000001
1952#define lpfc_sli4_sge_last_WORD word2
James Smart28baac72010-02-12 14:42:03 -05001953 uint32_t sge_len;
James Smartda0436e2009-05-22 14:51:39 -04001954};
1955
James Smartf9bb2da2011-10-10 21:34:11 -04001956struct sli4_sge_diseed { /* SLI-4 */
1957 uint32_t ref_tag;
1958 uint32_t ref_tag_tran;
1959
1960 uint32_t word2;
1961#define lpfc_sli4_sge_dif_apptran_SHIFT 0
1962#define lpfc_sli4_sge_dif_apptran_MASK 0x0000FFFF
1963#define lpfc_sli4_sge_dif_apptran_WORD word2
1964#define lpfc_sli4_sge_dif_af_SHIFT 24
1965#define lpfc_sli4_sge_dif_af_MASK 0x00000001
1966#define lpfc_sli4_sge_dif_af_WORD word2
1967#define lpfc_sli4_sge_dif_na_SHIFT 25
1968#define lpfc_sli4_sge_dif_na_MASK 0x00000001
1969#define lpfc_sli4_sge_dif_na_WORD word2
1970#define lpfc_sli4_sge_dif_hi_SHIFT 26
1971#define lpfc_sli4_sge_dif_hi_MASK 0x00000001
1972#define lpfc_sli4_sge_dif_hi_WORD word2
1973#define lpfc_sli4_sge_dif_type_SHIFT 27
1974#define lpfc_sli4_sge_dif_type_MASK 0x0000000F
1975#define lpfc_sli4_sge_dif_type_WORD word2
1976#define lpfc_sli4_sge_dif_last_SHIFT 31 /* Last SEG in the SGL sets it */
1977#define lpfc_sli4_sge_dif_last_MASK 0x00000001
1978#define lpfc_sli4_sge_dif_last_WORD word2
1979 uint32_t word3;
1980#define lpfc_sli4_sge_dif_apptag_SHIFT 0
1981#define lpfc_sli4_sge_dif_apptag_MASK 0x0000FFFF
1982#define lpfc_sli4_sge_dif_apptag_WORD word3
1983#define lpfc_sli4_sge_dif_bs_SHIFT 16
1984#define lpfc_sli4_sge_dif_bs_MASK 0x00000007
1985#define lpfc_sli4_sge_dif_bs_WORD word3
1986#define lpfc_sli4_sge_dif_ai_SHIFT 19
1987#define lpfc_sli4_sge_dif_ai_MASK 0x00000001
1988#define lpfc_sli4_sge_dif_ai_WORD word3
1989#define lpfc_sli4_sge_dif_me_SHIFT 20
1990#define lpfc_sli4_sge_dif_me_MASK 0x00000001
1991#define lpfc_sli4_sge_dif_me_WORD word3
1992#define lpfc_sli4_sge_dif_re_SHIFT 21
1993#define lpfc_sli4_sge_dif_re_MASK 0x00000001
1994#define lpfc_sli4_sge_dif_re_WORD word3
1995#define lpfc_sli4_sge_dif_ce_SHIFT 22
1996#define lpfc_sli4_sge_dif_ce_MASK 0x00000001
1997#define lpfc_sli4_sge_dif_ce_WORD word3
1998#define lpfc_sli4_sge_dif_nr_SHIFT 23
1999#define lpfc_sli4_sge_dif_nr_MASK 0x00000001
2000#define lpfc_sli4_sge_dif_nr_WORD word3
2001#define lpfc_sli4_sge_dif_oprx_SHIFT 24
2002#define lpfc_sli4_sge_dif_oprx_MASK 0x0000000F
2003#define lpfc_sli4_sge_dif_oprx_WORD word3
2004#define lpfc_sli4_sge_dif_optx_SHIFT 28
2005#define lpfc_sli4_sge_dif_optx_MASK 0x0000000F
2006#define lpfc_sli4_sge_dif_optx_WORD word3
2007/* optx and oprx use BG_OP_IN defines in lpfc_hw.h */
2008};
2009
James Smartda0436e2009-05-22 14:51:39 -04002010struct fcf_record {
2011 uint32_t max_rcv_size;
2012 uint32_t fka_adv_period;
2013 uint32_t fip_priority;
2014 uint32_t word3;
2015#define lpfc_fcf_record_mac_0_SHIFT 0
2016#define lpfc_fcf_record_mac_0_MASK 0x000000FF
2017#define lpfc_fcf_record_mac_0_WORD word3
2018#define lpfc_fcf_record_mac_1_SHIFT 8
2019#define lpfc_fcf_record_mac_1_MASK 0x000000FF
2020#define lpfc_fcf_record_mac_1_WORD word3
2021#define lpfc_fcf_record_mac_2_SHIFT 16
2022#define lpfc_fcf_record_mac_2_MASK 0x000000FF
2023#define lpfc_fcf_record_mac_2_WORD word3
2024#define lpfc_fcf_record_mac_3_SHIFT 24
2025#define lpfc_fcf_record_mac_3_MASK 0x000000FF
2026#define lpfc_fcf_record_mac_3_WORD word3
2027 uint32_t word4;
2028#define lpfc_fcf_record_mac_4_SHIFT 0
2029#define lpfc_fcf_record_mac_4_MASK 0x000000FF
2030#define lpfc_fcf_record_mac_4_WORD word4
2031#define lpfc_fcf_record_mac_5_SHIFT 8
2032#define lpfc_fcf_record_mac_5_MASK 0x000000FF
2033#define lpfc_fcf_record_mac_5_WORD word4
2034#define lpfc_fcf_record_fcf_avail_SHIFT 16
2035#define lpfc_fcf_record_fcf_avail_MASK 0x000000FF
James Smart0c287582009-06-10 17:22:56 -04002036#define lpfc_fcf_record_fcf_avail_WORD word4
James Smartda0436e2009-05-22 14:51:39 -04002037#define lpfc_fcf_record_mac_addr_prov_SHIFT 24
2038#define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF
2039#define lpfc_fcf_record_mac_addr_prov_WORD word4
2040#define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */
2041#define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */
2042 uint32_t word5;
2043#define lpfc_fcf_record_fab_name_0_SHIFT 0
2044#define lpfc_fcf_record_fab_name_0_MASK 0x000000FF
2045#define lpfc_fcf_record_fab_name_0_WORD word5
2046#define lpfc_fcf_record_fab_name_1_SHIFT 8
2047#define lpfc_fcf_record_fab_name_1_MASK 0x000000FF
2048#define lpfc_fcf_record_fab_name_1_WORD word5
2049#define lpfc_fcf_record_fab_name_2_SHIFT 16
2050#define lpfc_fcf_record_fab_name_2_MASK 0x000000FF
2051#define lpfc_fcf_record_fab_name_2_WORD word5
2052#define lpfc_fcf_record_fab_name_3_SHIFT 24
2053#define lpfc_fcf_record_fab_name_3_MASK 0x000000FF
2054#define lpfc_fcf_record_fab_name_3_WORD word5
2055 uint32_t word6;
2056#define lpfc_fcf_record_fab_name_4_SHIFT 0
2057#define lpfc_fcf_record_fab_name_4_MASK 0x000000FF
2058#define lpfc_fcf_record_fab_name_4_WORD word6
2059#define lpfc_fcf_record_fab_name_5_SHIFT 8
2060#define lpfc_fcf_record_fab_name_5_MASK 0x000000FF
2061#define lpfc_fcf_record_fab_name_5_WORD word6
2062#define lpfc_fcf_record_fab_name_6_SHIFT 16
2063#define lpfc_fcf_record_fab_name_6_MASK 0x000000FF
2064#define lpfc_fcf_record_fab_name_6_WORD word6
2065#define lpfc_fcf_record_fab_name_7_SHIFT 24
2066#define lpfc_fcf_record_fab_name_7_MASK 0x000000FF
2067#define lpfc_fcf_record_fab_name_7_WORD word6
2068 uint32_t word7;
2069#define lpfc_fcf_record_fc_map_0_SHIFT 0
2070#define lpfc_fcf_record_fc_map_0_MASK 0x000000FF
2071#define lpfc_fcf_record_fc_map_0_WORD word7
2072#define lpfc_fcf_record_fc_map_1_SHIFT 8
2073#define lpfc_fcf_record_fc_map_1_MASK 0x000000FF
2074#define lpfc_fcf_record_fc_map_1_WORD word7
2075#define lpfc_fcf_record_fc_map_2_SHIFT 16
2076#define lpfc_fcf_record_fc_map_2_MASK 0x000000FF
2077#define lpfc_fcf_record_fc_map_2_WORD word7
2078#define lpfc_fcf_record_fcf_valid_SHIFT 24
James Smart26979ce2012-09-29 11:31:55 -04002079#define lpfc_fcf_record_fcf_valid_MASK 0x00000001
James Smartda0436e2009-05-22 14:51:39 -04002080#define lpfc_fcf_record_fcf_valid_WORD word7
James Smart26979ce2012-09-29 11:31:55 -04002081#define lpfc_fcf_record_fcf_fc_SHIFT 25
2082#define lpfc_fcf_record_fcf_fc_MASK 0x00000001
2083#define lpfc_fcf_record_fcf_fc_WORD word7
2084#define lpfc_fcf_record_fcf_sol_SHIFT 31
2085#define lpfc_fcf_record_fcf_sol_MASK 0x00000001
2086#define lpfc_fcf_record_fcf_sol_WORD word7
James Smartda0436e2009-05-22 14:51:39 -04002087 uint32_t word8;
2088#define lpfc_fcf_record_fcf_index_SHIFT 0
2089#define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF
2090#define lpfc_fcf_record_fcf_index_WORD word8
2091#define lpfc_fcf_record_fcf_state_SHIFT 16
2092#define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF
2093#define lpfc_fcf_record_fcf_state_WORD word8
2094 uint8_t vlan_bitmap[512];
James Smart8fa38512009-07-19 10:01:03 -04002095 uint32_t word137;
2096#define lpfc_fcf_record_switch_name_0_SHIFT 0
2097#define lpfc_fcf_record_switch_name_0_MASK 0x000000FF
2098#define lpfc_fcf_record_switch_name_0_WORD word137
2099#define lpfc_fcf_record_switch_name_1_SHIFT 8
2100#define lpfc_fcf_record_switch_name_1_MASK 0x000000FF
2101#define lpfc_fcf_record_switch_name_1_WORD word137
2102#define lpfc_fcf_record_switch_name_2_SHIFT 16
2103#define lpfc_fcf_record_switch_name_2_MASK 0x000000FF
2104#define lpfc_fcf_record_switch_name_2_WORD word137
2105#define lpfc_fcf_record_switch_name_3_SHIFT 24
2106#define lpfc_fcf_record_switch_name_3_MASK 0x000000FF
2107#define lpfc_fcf_record_switch_name_3_WORD word137
2108 uint32_t word138;
2109#define lpfc_fcf_record_switch_name_4_SHIFT 0
2110#define lpfc_fcf_record_switch_name_4_MASK 0x000000FF
2111#define lpfc_fcf_record_switch_name_4_WORD word138
2112#define lpfc_fcf_record_switch_name_5_SHIFT 8
2113#define lpfc_fcf_record_switch_name_5_MASK 0x000000FF
2114#define lpfc_fcf_record_switch_name_5_WORD word138
2115#define lpfc_fcf_record_switch_name_6_SHIFT 16
2116#define lpfc_fcf_record_switch_name_6_MASK 0x000000FF
2117#define lpfc_fcf_record_switch_name_6_WORD word138
2118#define lpfc_fcf_record_switch_name_7_SHIFT 24
2119#define lpfc_fcf_record_switch_name_7_MASK 0x000000FF
2120#define lpfc_fcf_record_switch_name_7_WORD word138
James Smartda0436e2009-05-22 14:51:39 -04002121};
2122
2123struct lpfc_mbx_read_fcf_tbl {
2124 union lpfc_sli4_cfg_shdr cfg_shdr;
2125 union {
2126 struct {
2127 uint32_t word10;
2128#define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0
2129#define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF
2130#define lpfc_mbx_read_fcf_tbl_indx_WORD word10
2131 } request;
2132 struct {
2133 uint32_t eventag;
2134 } response;
2135 } u;
2136 uint32_t word11;
2137#define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0
2138#define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF
2139#define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11
2140};
2141
2142struct lpfc_mbx_add_fcf_tbl_entry {
2143 union lpfc_sli4_cfg_shdr cfg_shdr;
2144 uint32_t word10;
2145#define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0
2146#define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF
2147#define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10
2148 struct lpfc_mbx_sge fcf_sge;
2149};
2150
2151struct lpfc_mbx_del_fcf_tbl_entry {
2152 struct mbox_header header;
2153 uint32_t word10;
2154#define lpfc_mbx_del_fcf_tbl_count_SHIFT 0
2155#define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF
2156#define lpfc_mbx_del_fcf_tbl_count_WORD word10
2157#define lpfc_mbx_del_fcf_tbl_index_SHIFT 16
2158#define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF
2159#define lpfc_mbx_del_fcf_tbl_index_WORD word10
2160};
2161
James Smartecfd03c2010-02-12 14:41:27 -05002162struct lpfc_mbx_redisc_fcf_tbl {
2163 struct mbox_header header;
2164 uint32_t word10;
2165#define lpfc_mbx_redisc_fcf_count_SHIFT 0
2166#define lpfc_mbx_redisc_fcf_count_MASK 0x0000FFFF
2167#define lpfc_mbx_redisc_fcf_count_WORD word10
2168 uint32_t resvd;
2169 uint32_t word12;
2170#define lpfc_mbx_redisc_fcf_index_SHIFT 0
2171#define lpfc_mbx_redisc_fcf_index_MASK 0x0000FFFF
2172#define lpfc_mbx_redisc_fcf_index_WORD word12
2173};
2174
James Smartda0436e2009-05-22 14:51:39 -04002175/* Status field for embedded SLI_CONFIG mailbox command */
2176#define STATUS_SUCCESS 0x0
2177#define STATUS_FAILED 0x1
2178#define STATUS_ILLEGAL_REQUEST 0x2
2179#define STATUS_ILLEGAL_FIELD 0x3
2180#define STATUS_INSUFFICIENT_BUFFER 0x4
2181#define STATUS_UNAUTHORIZED_REQUEST 0x5
2182#define STATUS_FLASHROM_SAVE_FAILED 0x17
2183#define STATUS_FLASHROM_RESTORE_FAILED 0x18
2184#define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a
2185#define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b
2186#define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c
2187#define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d
2188#define STATUS_ASSERT_FAILED 0x1e
2189#define STATUS_INVALID_SESSION 0x1f
2190#define STATUS_INVALID_CONNECTION 0x20
2191#define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21
2192#define STATUS_BTL_NO_FREE_SLOT_PATH 0x24
2193#define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25
2194#define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26
2195#define STATUS_FLASHROM_READ_FAILED 0x27
2196#define STATUS_POLL_IOCTL_TIMEOUT 0x28
2197#define STATUS_ERROR_ACITMAIN 0x2a
2198#define STATUS_REBOOT_REQUIRED 0x2c
2199#define STATUS_FCF_IN_USE 0x3a
James Smartdef9c7a2009-12-21 17:02:28 -05002200#define STATUS_FCF_TABLE_EMPTY 0x43
James Smartda0436e2009-05-22 14:51:39 -04002201
James Smart481ad962015-05-22 10:42:35 -04002202/*
2203 * Additional status field for embedded SLI_CONFIG mailbox
2204 * command.
2205 */
2206#define ADD_STATUS_OPERATION_ALREADY_ACTIVE 0x67
2207
James Smartda0436e2009-05-22 14:51:39 -04002208struct lpfc_mbx_sli4_config {
2209 struct mbox_header header;
2210};
2211
2212struct lpfc_mbx_init_vfi {
2213 uint32_t word1;
2214#define lpfc_init_vfi_vr_SHIFT 31
2215#define lpfc_init_vfi_vr_MASK 0x00000001
2216#define lpfc_init_vfi_vr_WORD word1
2217#define lpfc_init_vfi_vt_SHIFT 30
2218#define lpfc_init_vfi_vt_MASK 0x00000001
2219#define lpfc_init_vfi_vt_WORD word1
2220#define lpfc_init_vfi_vf_SHIFT 29
2221#define lpfc_init_vfi_vf_MASK 0x00000001
2222#define lpfc_init_vfi_vf_WORD word1
James Smart76a95d72010-11-20 23:11:48 -05002223#define lpfc_init_vfi_vp_SHIFT 28
2224#define lpfc_init_vfi_vp_MASK 0x00000001
2225#define lpfc_init_vfi_vp_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04002226#define lpfc_init_vfi_vfi_SHIFT 0
2227#define lpfc_init_vfi_vfi_MASK 0x0000FFFF
2228#define lpfc_init_vfi_vfi_WORD word1
2229 uint32_t word2;
James Smart76a95d72010-11-20 23:11:48 -05002230#define lpfc_init_vfi_vpi_SHIFT 16
2231#define lpfc_init_vfi_vpi_MASK 0x0000FFFF
2232#define lpfc_init_vfi_vpi_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04002233#define lpfc_init_vfi_fcfi_SHIFT 0
2234#define lpfc_init_vfi_fcfi_MASK 0x0000FFFF
2235#define lpfc_init_vfi_fcfi_WORD word2
2236 uint32_t word3;
2237#define lpfc_init_vfi_pri_SHIFT 13
2238#define lpfc_init_vfi_pri_MASK 0x00000007
2239#define lpfc_init_vfi_pri_WORD word3
2240#define lpfc_init_vfi_vf_id_SHIFT 1
2241#define lpfc_init_vfi_vf_id_MASK 0x00000FFF
2242#define lpfc_init_vfi_vf_id_WORD word3
2243 uint32_t word4;
2244#define lpfc_init_vfi_hop_count_SHIFT 24
2245#define lpfc_init_vfi_hop_count_MASK 0x000000FF
2246#define lpfc_init_vfi_hop_count_WORD word4
2247};
James Smartdf9e1b52011-12-13 13:22:17 -05002248#define MBX_VFI_IN_USE 0x9F02
2249
James Smartda0436e2009-05-22 14:51:39 -04002250
2251struct lpfc_mbx_reg_vfi {
2252 uint32_t word1;
James Smartae05ebe2013-03-01 16:35:38 -05002253#define lpfc_reg_vfi_upd_SHIFT 29
2254#define lpfc_reg_vfi_upd_MASK 0x00000001
2255#define lpfc_reg_vfi_upd_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04002256#define lpfc_reg_vfi_vp_SHIFT 28
2257#define lpfc_reg_vfi_vp_MASK 0x00000001
2258#define lpfc_reg_vfi_vp_WORD word1
2259#define lpfc_reg_vfi_vfi_SHIFT 0
2260#define lpfc_reg_vfi_vfi_MASK 0x0000FFFF
2261#define lpfc_reg_vfi_vfi_WORD word1
2262 uint32_t word2;
2263#define lpfc_reg_vfi_vpi_SHIFT 16
2264#define lpfc_reg_vfi_vpi_MASK 0x0000FFFF
2265#define lpfc_reg_vfi_vpi_WORD word2
2266#define lpfc_reg_vfi_fcfi_SHIFT 0
2267#define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF
2268#define lpfc_reg_vfi_fcfi_WORD word2
James Smartc8685952009-11-18 15:39:16 -05002269 uint32_t wwn[2];
James Smartda0436e2009-05-22 14:51:39 -04002270 struct ulp_bde64 bde;
James Smartb19a0612010-04-06 14:48:51 -04002271 uint32_t e_d_tov;
2272 uint32_t r_a_tov;
James Smartda0436e2009-05-22 14:51:39 -04002273 uint32_t word10;
James Smart44fd7fe2017-08-23 16:55:47 -07002274#define lpfc_reg_vfi_nport_id_SHIFT 0
2275#define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF
2276#define lpfc_reg_vfi_nport_id_WORD word10
2277#define lpfc_reg_vfi_bbcr_SHIFT 27
2278#define lpfc_reg_vfi_bbcr_MASK 0x00000001
2279#define lpfc_reg_vfi_bbcr_WORD word10
2280#define lpfc_reg_vfi_bbscn_SHIFT 28
2281#define lpfc_reg_vfi_bbscn_MASK 0x0000000F
2282#define lpfc_reg_vfi_bbscn_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04002283};
2284
2285struct lpfc_mbx_init_vpi {
2286 uint32_t word1;
2287#define lpfc_init_vpi_vfi_SHIFT 16
2288#define lpfc_init_vpi_vfi_MASK 0x0000FFFF
2289#define lpfc_init_vpi_vfi_WORD word1
2290#define lpfc_init_vpi_vpi_SHIFT 0
2291#define lpfc_init_vpi_vpi_MASK 0x0000FFFF
2292#define lpfc_init_vpi_vpi_WORD word1
2293};
2294
2295struct lpfc_mbx_read_vpi {
2296 uint32_t word1_rsvd;
2297 uint32_t word2;
2298#define lpfc_mbx_read_vpi_vnportid_SHIFT 0
2299#define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF
2300#define lpfc_mbx_read_vpi_vnportid_WORD word2
2301 uint32_t word3_rsvd;
2302 uint32_t word4;
2303#define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0
2304#define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF
2305#define lpfc_mbx_read_vpi_acq_alpa_WORD word4
2306#define lpfc_mbx_read_vpi_pb_SHIFT 15
2307#define lpfc_mbx_read_vpi_pb_MASK 0x00000001
2308#define lpfc_mbx_read_vpi_pb_WORD word4
2309#define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16
2310#define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF
2311#define lpfc_mbx_read_vpi_spec_alpa_WORD word4
2312#define lpfc_mbx_read_vpi_ns_SHIFT 30
2313#define lpfc_mbx_read_vpi_ns_MASK 0x00000001
2314#define lpfc_mbx_read_vpi_ns_WORD word4
2315#define lpfc_mbx_read_vpi_hl_SHIFT 31
2316#define lpfc_mbx_read_vpi_hl_MASK 0x00000001
2317#define lpfc_mbx_read_vpi_hl_WORD word4
2318 uint32_t word5_rsvd;
2319 uint32_t word6;
2320#define lpfc_mbx_read_vpi_vpi_SHIFT 0
2321#define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF
2322#define lpfc_mbx_read_vpi_vpi_WORD word6
2323 uint32_t word7;
2324#define lpfc_mbx_read_vpi_mac_0_SHIFT 0
2325#define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF
2326#define lpfc_mbx_read_vpi_mac_0_WORD word7
2327#define lpfc_mbx_read_vpi_mac_1_SHIFT 8
2328#define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF
2329#define lpfc_mbx_read_vpi_mac_1_WORD word7
2330#define lpfc_mbx_read_vpi_mac_2_SHIFT 16
2331#define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF
2332#define lpfc_mbx_read_vpi_mac_2_WORD word7
2333#define lpfc_mbx_read_vpi_mac_3_SHIFT 24
2334#define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF
2335#define lpfc_mbx_read_vpi_mac_3_WORD word7
2336 uint32_t word8;
2337#define lpfc_mbx_read_vpi_mac_4_SHIFT 0
2338#define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF
2339#define lpfc_mbx_read_vpi_mac_4_WORD word8
2340#define lpfc_mbx_read_vpi_mac_5_SHIFT 8
2341#define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF
2342#define lpfc_mbx_read_vpi_mac_5_WORD word8
2343#define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16
2344#define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF
2345#define lpfc_mbx_read_vpi_vlan_tag_WORD word8
2346#define lpfc_mbx_read_vpi_vv_SHIFT 28
2347#define lpfc_mbx_read_vpi_vv_MASK 0x0000001
2348#define lpfc_mbx_read_vpi_vv_WORD word8
2349};
2350
2351struct lpfc_mbx_unreg_vfi {
2352 uint32_t word1_rsvd;
2353 uint32_t word2;
2354#define lpfc_unreg_vfi_vfi_SHIFT 0
2355#define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF
2356#define lpfc_unreg_vfi_vfi_WORD word2
2357};
2358
2359struct lpfc_mbx_resume_rpi {
2360 uint32_t word1;
James Smart8fa38512009-07-19 10:01:03 -04002361#define lpfc_resume_rpi_index_SHIFT 0
2362#define lpfc_resume_rpi_index_MASK 0x0000FFFF
2363#define lpfc_resume_rpi_index_WORD word1
2364#define lpfc_resume_rpi_ii_SHIFT 30
2365#define lpfc_resume_rpi_ii_MASK 0x00000003
2366#define lpfc_resume_rpi_ii_WORD word1
2367#define RESUME_INDEX_RPI 0
2368#define RESUME_INDEX_VPI 1
2369#define RESUME_INDEX_VFI 2
2370#define RESUME_INDEX_FCFI 3
James Smartda0436e2009-05-22 14:51:39 -04002371 uint32_t event_tag;
James Smartda0436e2009-05-22 14:51:39 -04002372};
2373
2374#define REG_FCF_INVALID_QID 0xFFFF
2375struct lpfc_mbx_reg_fcfi {
2376 uint32_t word1;
2377#define lpfc_reg_fcfi_info_index_SHIFT 0
2378#define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF
2379#define lpfc_reg_fcfi_info_index_WORD word1
2380#define lpfc_reg_fcfi_fcfi_SHIFT 16
2381#define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF
2382#define lpfc_reg_fcfi_fcfi_WORD word1
2383 uint32_t word2;
2384#define lpfc_reg_fcfi_rq_id1_SHIFT 0
2385#define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF
2386#define lpfc_reg_fcfi_rq_id1_WORD word2
2387#define lpfc_reg_fcfi_rq_id0_SHIFT 16
2388#define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF
2389#define lpfc_reg_fcfi_rq_id0_WORD word2
2390 uint32_t word3;
2391#define lpfc_reg_fcfi_rq_id3_SHIFT 0
2392#define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF
2393#define lpfc_reg_fcfi_rq_id3_WORD word3
2394#define lpfc_reg_fcfi_rq_id2_SHIFT 16
2395#define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF
2396#define lpfc_reg_fcfi_rq_id2_WORD word3
2397 uint32_t word4;
2398#define lpfc_reg_fcfi_type_match0_SHIFT 24
2399#define lpfc_reg_fcfi_type_match0_MASK 0x000000FF
2400#define lpfc_reg_fcfi_type_match0_WORD word4
2401#define lpfc_reg_fcfi_type_mask0_SHIFT 16
2402#define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF
2403#define lpfc_reg_fcfi_type_mask0_WORD word4
2404#define lpfc_reg_fcfi_rctl_match0_SHIFT 8
2405#define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF
2406#define lpfc_reg_fcfi_rctl_match0_WORD word4
2407#define lpfc_reg_fcfi_rctl_mask0_SHIFT 0
2408#define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF
2409#define lpfc_reg_fcfi_rctl_mask0_WORD word4
2410 uint32_t word5;
2411#define lpfc_reg_fcfi_type_match1_SHIFT 24
2412#define lpfc_reg_fcfi_type_match1_MASK 0x000000FF
2413#define lpfc_reg_fcfi_type_match1_WORD word5
2414#define lpfc_reg_fcfi_type_mask1_SHIFT 16
2415#define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF
2416#define lpfc_reg_fcfi_type_mask1_WORD word5
2417#define lpfc_reg_fcfi_rctl_match1_SHIFT 8
2418#define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF
2419#define lpfc_reg_fcfi_rctl_match1_WORD word5
2420#define lpfc_reg_fcfi_rctl_mask1_SHIFT 0
2421#define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF
2422#define lpfc_reg_fcfi_rctl_mask1_WORD word5
2423 uint32_t word6;
2424#define lpfc_reg_fcfi_type_match2_SHIFT 24
2425#define lpfc_reg_fcfi_type_match2_MASK 0x000000FF
2426#define lpfc_reg_fcfi_type_match2_WORD word6
2427#define lpfc_reg_fcfi_type_mask2_SHIFT 16
2428#define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF
2429#define lpfc_reg_fcfi_type_mask2_WORD word6
2430#define lpfc_reg_fcfi_rctl_match2_SHIFT 8
2431#define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF
2432#define lpfc_reg_fcfi_rctl_match2_WORD word6
2433#define lpfc_reg_fcfi_rctl_mask2_SHIFT 0
2434#define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF
2435#define lpfc_reg_fcfi_rctl_mask2_WORD word6
2436 uint32_t word7;
2437#define lpfc_reg_fcfi_type_match3_SHIFT 24
2438#define lpfc_reg_fcfi_type_match3_MASK 0x000000FF
2439#define lpfc_reg_fcfi_type_match3_WORD word7
2440#define lpfc_reg_fcfi_type_mask3_SHIFT 16
2441#define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF
2442#define lpfc_reg_fcfi_type_mask3_WORD word7
2443#define lpfc_reg_fcfi_rctl_match3_SHIFT 8
2444#define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF
2445#define lpfc_reg_fcfi_rctl_match3_WORD word7
2446#define lpfc_reg_fcfi_rctl_mask3_SHIFT 0
2447#define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF
2448#define lpfc_reg_fcfi_rctl_mask3_WORD word7
2449 uint32_t word8;
2450#define lpfc_reg_fcfi_mam_SHIFT 13
2451#define lpfc_reg_fcfi_mam_MASK 0x00000003
2452#define lpfc_reg_fcfi_mam_WORD word8
2453#define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */
2454#define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */
2455#define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */
2456#define lpfc_reg_fcfi_vv_SHIFT 12
2457#define lpfc_reg_fcfi_vv_MASK 0x00000001
2458#define lpfc_reg_fcfi_vv_WORD word8
2459#define lpfc_reg_fcfi_vlan_tag_SHIFT 0
2460#define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF
2461#define lpfc_reg_fcfi_vlan_tag_WORD word8
2462};
2463
James Smart2d7dbc42017-02-12 13:52:35 -08002464struct lpfc_mbx_reg_fcfi_mrq {
2465 uint32_t word1;
2466#define lpfc_reg_fcfi_mrq_info_index_SHIFT 0
2467#define lpfc_reg_fcfi_mrq_info_index_MASK 0x0000FFFF
2468#define lpfc_reg_fcfi_mrq_info_index_WORD word1
2469#define lpfc_reg_fcfi_mrq_fcfi_SHIFT 16
2470#define lpfc_reg_fcfi_mrq_fcfi_MASK 0x0000FFFF
2471#define lpfc_reg_fcfi_mrq_fcfi_WORD word1
2472 uint32_t word2;
2473#define lpfc_reg_fcfi_mrq_rq_id1_SHIFT 0
2474#define lpfc_reg_fcfi_mrq_rq_id1_MASK 0x0000FFFF
2475#define lpfc_reg_fcfi_mrq_rq_id1_WORD word2
2476#define lpfc_reg_fcfi_mrq_rq_id0_SHIFT 16
2477#define lpfc_reg_fcfi_mrq_rq_id0_MASK 0x0000FFFF
2478#define lpfc_reg_fcfi_mrq_rq_id0_WORD word2
2479 uint32_t word3;
2480#define lpfc_reg_fcfi_mrq_rq_id3_SHIFT 0
2481#define lpfc_reg_fcfi_mrq_rq_id3_MASK 0x0000FFFF
2482#define lpfc_reg_fcfi_mrq_rq_id3_WORD word3
2483#define lpfc_reg_fcfi_mrq_rq_id2_SHIFT 16
2484#define lpfc_reg_fcfi_mrq_rq_id2_MASK 0x0000FFFF
2485#define lpfc_reg_fcfi_mrq_rq_id2_WORD word3
2486 uint32_t word4;
2487#define lpfc_reg_fcfi_mrq_type_match0_SHIFT 24
2488#define lpfc_reg_fcfi_mrq_type_match0_MASK 0x000000FF
2489#define lpfc_reg_fcfi_mrq_type_match0_WORD word4
2490#define lpfc_reg_fcfi_mrq_type_mask0_SHIFT 16
2491#define lpfc_reg_fcfi_mrq_type_mask0_MASK 0x000000FF
2492#define lpfc_reg_fcfi_mrq_type_mask0_WORD word4
2493#define lpfc_reg_fcfi_mrq_rctl_match0_SHIFT 8
2494#define lpfc_reg_fcfi_mrq_rctl_match0_MASK 0x000000FF
2495#define lpfc_reg_fcfi_mrq_rctl_match0_WORD word4
2496#define lpfc_reg_fcfi_mrq_rctl_mask0_SHIFT 0
2497#define lpfc_reg_fcfi_mrq_rctl_mask0_MASK 0x000000FF
2498#define lpfc_reg_fcfi_mrq_rctl_mask0_WORD word4
2499 uint32_t word5;
2500#define lpfc_reg_fcfi_mrq_type_match1_SHIFT 24
2501#define lpfc_reg_fcfi_mrq_type_match1_MASK 0x000000FF
2502#define lpfc_reg_fcfi_mrq_type_match1_WORD word5
2503#define lpfc_reg_fcfi_mrq_type_mask1_SHIFT 16
2504#define lpfc_reg_fcfi_mrq_type_mask1_MASK 0x000000FF
2505#define lpfc_reg_fcfi_mrq_type_mask1_WORD word5
2506#define lpfc_reg_fcfi_mrq_rctl_match1_SHIFT 8
2507#define lpfc_reg_fcfi_mrq_rctl_match1_MASK 0x000000FF
2508#define lpfc_reg_fcfi_mrq_rctl_match1_WORD word5
2509#define lpfc_reg_fcfi_mrq_rctl_mask1_SHIFT 0
2510#define lpfc_reg_fcfi_mrq_rctl_mask1_MASK 0x000000FF
2511#define lpfc_reg_fcfi_mrq_rctl_mask1_WORD word5
2512 uint32_t word6;
2513#define lpfc_reg_fcfi_mrq_type_match2_SHIFT 24
2514#define lpfc_reg_fcfi_mrq_type_match2_MASK 0x000000FF
2515#define lpfc_reg_fcfi_mrq_type_match2_WORD word6
2516#define lpfc_reg_fcfi_mrq_type_mask2_SHIFT 16
2517#define lpfc_reg_fcfi_mrq_type_mask2_MASK 0x000000FF
2518#define lpfc_reg_fcfi_mrq_type_mask2_WORD word6
2519#define lpfc_reg_fcfi_mrq_rctl_match2_SHIFT 8
2520#define lpfc_reg_fcfi_mrq_rctl_match2_MASK 0x000000FF
2521#define lpfc_reg_fcfi_mrq_rctl_match2_WORD word6
2522#define lpfc_reg_fcfi_mrq_rctl_mask2_SHIFT 0
2523#define lpfc_reg_fcfi_mrq_rctl_mask2_MASK 0x000000FF
2524#define lpfc_reg_fcfi_mrq_rctl_mask2_WORD word6
2525 uint32_t word7;
2526#define lpfc_reg_fcfi_mrq_type_match3_SHIFT 24
2527#define lpfc_reg_fcfi_mrq_type_match3_MASK 0x000000FF
2528#define lpfc_reg_fcfi_mrq_type_match3_WORD word7
2529#define lpfc_reg_fcfi_mrq_type_mask3_SHIFT 16
2530#define lpfc_reg_fcfi_mrq_type_mask3_MASK 0x000000FF
2531#define lpfc_reg_fcfi_mrq_type_mask3_WORD word7
2532#define lpfc_reg_fcfi_mrq_rctl_match3_SHIFT 8
2533#define lpfc_reg_fcfi_mrq_rctl_match3_MASK 0x000000FF
2534#define lpfc_reg_fcfi_mrq_rctl_match3_WORD word7
2535#define lpfc_reg_fcfi_mrq_rctl_mask3_SHIFT 0
2536#define lpfc_reg_fcfi_mrq_rctl_mask3_MASK 0x000000FF
2537#define lpfc_reg_fcfi_mrq_rctl_mask3_WORD word7
2538 uint32_t word8;
2539#define lpfc_reg_fcfi_mrq_ptc7_SHIFT 31
2540#define lpfc_reg_fcfi_mrq_ptc7_MASK 0x00000001
2541#define lpfc_reg_fcfi_mrq_ptc7_WORD word8
2542#define lpfc_reg_fcfi_mrq_ptc6_SHIFT 30
2543#define lpfc_reg_fcfi_mrq_ptc6_MASK 0x00000001
2544#define lpfc_reg_fcfi_mrq_ptc6_WORD word8
2545#define lpfc_reg_fcfi_mrq_ptc5_SHIFT 29
2546#define lpfc_reg_fcfi_mrq_ptc5_MASK 0x00000001
2547#define lpfc_reg_fcfi_mrq_ptc5_WORD word8
2548#define lpfc_reg_fcfi_mrq_ptc4_SHIFT 28
2549#define lpfc_reg_fcfi_mrq_ptc4_MASK 0x00000001
2550#define lpfc_reg_fcfi_mrq_ptc4_WORD word8
2551#define lpfc_reg_fcfi_mrq_ptc3_SHIFT 27
2552#define lpfc_reg_fcfi_mrq_ptc3_MASK 0x00000001
2553#define lpfc_reg_fcfi_mrq_ptc3_WORD word8
2554#define lpfc_reg_fcfi_mrq_ptc2_SHIFT 26
2555#define lpfc_reg_fcfi_mrq_ptc2_MASK 0x00000001
2556#define lpfc_reg_fcfi_mrq_ptc2_WORD word8
2557#define lpfc_reg_fcfi_mrq_ptc1_SHIFT 25
2558#define lpfc_reg_fcfi_mrq_ptc1_MASK 0x00000001
2559#define lpfc_reg_fcfi_mrq_ptc1_WORD word8
2560#define lpfc_reg_fcfi_mrq_ptc0_SHIFT 24
2561#define lpfc_reg_fcfi_mrq_ptc0_MASK 0x00000001
2562#define lpfc_reg_fcfi_mrq_ptc0_WORD word8
2563#define lpfc_reg_fcfi_mrq_pt7_SHIFT 23
2564#define lpfc_reg_fcfi_mrq_pt7_MASK 0x00000001
2565#define lpfc_reg_fcfi_mrq_pt7_WORD word8
2566#define lpfc_reg_fcfi_mrq_pt6_SHIFT 22
2567#define lpfc_reg_fcfi_mrq_pt6_MASK 0x00000001
2568#define lpfc_reg_fcfi_mrq_pt6_WORD word8
2569#define lpfc_reg_fcfi_mrq_pt5_SHIFT 21
2570#define lpfc_reg_fcfi_mrq_pt5_MASK 0x00000001
2571#define lpfc_reg_fcfi_mrq_pt5_WORD word8
2572#define lpfc_reg_fcfi_mrq_pt4_SHIFT 20
2573#define lpfc_reg_fcfi_mrq_pt4_MASK 0x00000001
2574#define lpfc_reg_fcfi_mrq_pt4_WORD word8
2575#define lpfc_reg_fcfi_mrq_pt3_SHIFT 19
2576#define lpfc_reg_fcfi_mrq_pt3_MASK 0x00000001
2577#define lpfc_reg_fcfi_mrq_pt3_WORD word8
2578#define lpfc_reg_fcfi_mrq_pt2_SHIFT 18
2579#define lpfc_reg_fcfi_mrq_pt2_MASK 0x00000001
2580#define lpfc_reg_fcfi_mrq_pt2_WORD word8
2581#define lpfc_reg_fcfi_mrq_pt1_SHIFT 17
2582#define lpfc_reg_fcfi_mrq_pt1_MASK 0x00000001
2583#define lpfc_reg_fcfi_mrq_pt1_WORD word8
2584#define lpfc_reg_fcfi_mrq_pt0_SHIFT 16
2585#define lpfc_reg_fcfi_mrq_pt0_MASK 0x00000001
2586#define lpfc_reg_fcfi_mrq_pt0_WORD word8
2587#define lpfc_reg_fcfi_mrq_xmv_SHIFT 15
2588#define lpfc_reg_fcfi_mrq_xmv_MASK 0x00000001
2589#define lpfc_reg_fcfi_mrq_xmv_WORD word8
2590#define lpfc_reg_fcfi_mrq_mode_SHIFT 13
2591#define lpfc_reg_fcfi_mrq_mode_MASK 0x00000001
2592#define lpfc_reg_fcfi_mrq_mode_WORD word8
2593#define lpfc_reg_fcfi_mrq_vv_SHIFT 12
2594#define lpfc_reg_fcfi_mrq_vv_MASK 0x00000001
2595#define lpfc_reg_fcfi_mrq_vv_WORD word8
2596#define lpfc_reg_fcfi_mrq_vlan_tag_SHIFT 0
2597#define lpfc_reg_fcfi_mrq_vlan_tag_MASK 0x00000FFF
2598#define lpfc_reg_fcfi_mrq_vlan_tag_WORD word8
2599 uint32_t word9;
2600#define lpfc_reg_fcfi_mrq_policy_SHIFT 12
2601#define lpfc_reg_fcfi_mrq_policy_MASK 0x0000000F
2602#define lpfc_reg_fcfi_mrq_policy_WORD word9
2603#define lpfc_reg_fcfi_mrq_filter_SHIFT 8
2604#define lpfc_reg_fcfi_mrq_filter_MASK 0x0000000F
2605#define lpfc_reg_fcfi_mrq_filter_WORD word9
2606#define lpfc_reg_fcfi_mrq_npairs_SHIFT 0
2607#define lpfc_reg_fcfi_mrq_npairs_MASK 0x000000FF
2608#define lpfc_reg_fcfi_mrq_npairs_WORD word9
2609 uint32_t word10;
2610 uint32_t word11;
2611 uint32_t word12;
2612 uint32_t word13;
2613 uint32_t word14;
2614 uint32_t word15;
2615 uint32_t word16;
2616};
2617
James Smartda0436e2009-05-22 14:51:39 -04002618struct lpfc_mbx_unreg_fcfi {
2619 uint32_t word1_rsv;
2620 uint32_t word2;
2621#define lpfc_unreg_fcfi_SHIFT 0
2622#define lpfc_unreg_fcfi_MASK 0x0000FFFF
2623#define lpfc_unreg_fcfi_WORD word2
2624};
2625
2626struct lpfc_mbx_read_rev {
2627 uint32_t word1;
2628#define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16
2629#define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F
2630#define lpfc_mbx_rd_rev_sli_lvl_WORD word1
2631#define lpfc_mbx_rd_rev_fcoe_SHIFT 20
2632#define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001
2633#define lpfc_mbx_rd_rev_fcoe_WORD word1
James Smart45ed1192009-10-02 15:17:02 -04002634#define lpfc_mbx_rd_rev_cee_ver_SHIFT 21
2635#define lpfc_mbx_rd_rev_cee_ver_MASK 0x00000003
2636#define lpfc_mbx_rd_rev_cee_ver_WORD word1
2637#define LPFC_PREDCBX_CEE_MODE 0
2638#define LPFC_DCBX_CEE_MODE 1
James Smartda0436e2009-05-22 14:51:39 -04002639#define lpfc_mbx_rd_rev_vpd_SHIFT 29
2640#define lpfc_mbx_rd_rev_vpd_MASK 0x00000001
2641#define lpfc_mbx_rd_rev_vpd_WORD word1
2642 uint32_t first_hw_rev;
2643 uint32_t second_hw_rev;
2644 uint32_t word4_rsvd;
2645 uint32_t third_hw_rev;
2646 uint32_t word6;
2647#define lpfc_mbx_rd_rev_fcph_low_SHIFT 0
2648#define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF
2649#define lpfc_mbx_rd_rev_fcph_low_WORD word6
2650#define lpfc_mbx_rd_rev_fcph_high_SHIFT 8
2651#define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF
2652#define lpfc_mbx_rd_rev_fcph_high_WORD word6
2653#define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16
2654#define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF
2655#define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6
2656#define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24
2657#define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF
2658#define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6
2659 uint32_t word7_rsvd;
2660 uint32_t fw_id_rev;
2661 uint8_t fw_name[16];
2662 uint32_t ulp_fw_id_rev;
2663 uint8_t ulp_fw_name[16];
2664 uint32_t word18_47_rsvd[30];
2665 uint32_t word48;
2666#define lpfc_mbx_rd_rev_avail_len_SHIFT 0
2667#define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF
2668#define lpfc_mbx_rd_rev_avail_len_WORD word48
2669 uint32_t vpd_paddr_low;
2670 uint32_t vpd_paddr_high;
2671 uint32_t avail_vpd_len;
2672 uint32_t rsvd_52_63[12];
2673};
2674
2675struct lpfc_mbx_read_config {
2676 uint32_t word1;
James Smart6d368e52011-05-24 11:44:12 -04002677#define lpfc_mbx_rd_conf_extnts_inuse_SHIFT 31
2678#define lpfc_mbx_rd_conf_extnts_inuse_MASK 0x00000001
2679#define lpfc_mbx_rd_conf_extnts_inuse_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04002680 uint32_t word2;
James Smartcd1c8302011-10-10 21:33:25 -04002681#define lpfc_mbx_rd_conf_lnk_numb_SHIFT 0
2682#define lpfc_mbx_rd_conf_lnk_numb_MASK 0x0000003F
2683#define lpfc_mbx_rd_conf_lnk_numb_WORD word2
2684#define lpfc_mbx_rd_conf_lnk_type_SHIFT 6
2685#define lpfc_mbx_rd_conf_lnk_type_MASK 0x00000003
2686#define lpfc_mbx_rd_conf_lnk_type_WORD word2
James Smart026abb82011-12-13 13:20:45 -05002687#define LPFC_LNK_TYPE_GE 0
2688#define LPFC_LNK_TYPE_FC 1
James Smartcd1c8302011-10-10 21:33:25 -04002689#define lpfc_mbx_rd_conf_lnk_ldv_SHIFT 8
2690#define lpfc_mbx_rd_conf_lnk_ldv_MASK 0x00000001
2691#define lpfc_mbx_rd_conf_lnk_ldv_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04002692#define lpfc_mbx_rd_conf_topology_SHIFT 24
2693#define lpfc_mbx_rd_conf_topology_MASK 0x000000FF
2694#define lpfc_mbx_rd_conf_topology_WORD word2
James Smart6d368e52011-05-24 11:44:12 -04002695 uint32_t rsvd_3;
James Smartda0436e2009-05-22 14:51:39 -04002696 uint32_t word4;
2697#define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0
2698#define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF
2699#define lpfc_mbx_rd_conf_e_d_tov_WORD word4
James Smart6d368e52011-05-24 11:44:12 -04002700 uint32_t rsvd_5;
James Smartda0436e2009-05-22 14:51:39 -04002701 uint32_t word6;
2702#define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0
2703#define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF
2704#define lpfc_mbx_rd_conf_r_a_tov_WORD word6
James Smartc6918162016-10-13 15:06:16 -07002705#define lpfc_mbx_rd_conf_link_speed_SHIFT 16
2706#define lpfc_mbx_rd_conf_link_speed_MASK 0x0000FFFF
2707#define lpfc_mbx_rd_conf_link_speed_WORD word6
James Smart6d368e52011-05-24 11:44:12 -04002708 uint32_t rsvd_7;
James Smart44fd7fe2017-08-23 16:55:47 -07002709 uint32_t word8;
2710#define lpfc_mbx_rd_conf_bbscn_min_SHIFT 0
2711#define lpfc_mbx_rd_conf_bbscn_min_MASK 0x0000000F
2712#define lpfc_mbx_rd_conf_bbscn_min_WORD word8
2713#define lpfc_mbx_rd_conf_bbscn_max_SHIFT 4
2714#define lpfc_mbx_rd_conf_bbscn_max_MASK 0x0000000F
2715#define lpfc_mbx_rd_conf_bbscn_max_WORD word8
2716#define lpfc_mbx_rd_conf_bbscn_def_SHIFT 8
2717#define lpfc_mbx_rd_conf_bbscn_def_MASK 0x0000000F
2718#define lpfc_mbx_rd_conf_bbscn_def_WORD word8
James Smartda0436e2009-05-22 14:51:39 -04002719 uint32_t word9;
2720#define lpfc_mbx_rd_conf_lmt_SHIFT 0
2721#define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF
2722#define lpfc_mbx_rd_conf_lmt_WORD word9
James Smart6d368e52011-05-24 11:44:12 -04002723 uint32_t rsvd_10;
2724 uint32_t rsvd_11;
James Smartda0436e2009-05-22 14:51:39 -04002725 uint32_t word12;
2726#define lpfc_mbx_rd_conf_xri_base_SHIFT 0
2727#define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF
2728#define lpfc_mbx_rd_conf_xri_base_WORD word12
2729#define lpfc_mbx_rd_conf_xri_count_SHIFT 16
2730#define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF
2731#define lpfc_mbx_rd_conf_xri_count_WORD word12
2732 uint32_t word13;
2733#define lpfc_mbx_rd_conf_rpi_base_SHIFT 0
2734#define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF
2735#define lpfc_mbx_rd_conf_rpi_base_WORD word13
2736#define lpfc_mbx_rd_conf_rpi_count_SHIFT 16
2737#define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF
2738#define lpfc_mbx_rd_conf_rpi_count_WORD word13
2739 uint32_t word14;
2740#define lpfc_mbx_rd_conf_vpi_base_SHIFT 0
2741#define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF
2742#define lpfc_mbx_rd_conf_vpi_base_WORD word14
2743#define lpfc_mbx_rd_conf_vpi_count_SHIFT 16
2744#define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF
2745#define lpfc_mbx_rd_conf_vpi_count_WORD word14
2746 uint32_t word15;
2747#define lpfc_mbx_rd_conf_vfi_base_SHIFT 0
2748#define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF
2749#define lpfc_mbx_rd_conf_vfi_base_WORD word15
2750#define lpfc_mbx_rd_conf_vfi_count_SHIFT 16
2751#define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF
2752#define lpfc_mbx_rd_conf_vfi_count_WORD word15
2753 uint32_t word16;
James Smartda0436e2009-05-22 14:51:39 -04002754#define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16
2755#define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF
2756#define lpfc_mbx_rd_conf_fcfi_count_WORD word16
2757 uint32_t word17;
2758#define lpfc_mbx_rd_conf_rq_count_SHIFT 0
2759#define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF
2760#define lpfc_mbx_rd_conf_rq_count_WORD word17
2761#define lpfc_mbx_rd_conf_eq_count_SHIFT 16
2762#define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF
2763#define lpfc_mbx_rd_conf_eq_count_WORD word17
2764 uint32_t word18;
2765#define lpfc_mbx_rd_conf_wq_count_SHIFT 0
2766#define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF
2767#define lpfc_mbx_rd_conf_wq_count_WORD word18
2768#define lpfc_mbx_rd_conf_cq_count_SHIFT 16
2769#define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF
2770#define lpfc_mbx_rd_conf_cq_count_WORD word18
2771};
2772
2773struct lpfc_mbx_request_features {
2774 uint32_t word1;
2775#define lpfc_mbx_rq_ftr_qry_SHIFT 0
2776#define lpfc_mbx_rq_ftr_qry_MASK 0x00000001
2777#define lpfc_mbx_rq_ftr_qry_WORD word1
2778 uint32_t word2;
2779#define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0
2780#define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001
2781#define lpfc_mbx_rq_ftr_rq_iaab_WORD word2
2782#define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1
2783#define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001
2784#define lpfc_mbx_rq_ftr_rq_npiv_WORD word2
2785#define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2
2786#define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001
2787#define lpfc_mbx_rq_ftr_rq_dif_WORD word2
2788#define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3
2789#define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001
2790#define lpfc_mbx_rq_ftr_rq_vf_WORD word2
2791#define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4
2792#define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001
2793#define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2
2794#define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5
2795#define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001
2796#define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2
2797#define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6
2798#define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001
2799#define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2
2800#define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7
2801#define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001
2802#define lpfc_mbx_rq_ftr_rq_ifip_WORD word2
James Smart86c67372017-04-21 16:05:04 -07002803#define lpfc_mbx_rq_ftr_rq_iaar_SHIFT 9
2804#define lpfc_mbx_rq_ftr_rq_iaar_MASK 0x00000001
2805#define lpfc_mbx_rq_ftr_rq_iaar_WORD word2
James Smartfedd3b72011-02-16 12:39:24 -05002806#define lpfc_mbx_rq_ftr_rq_perfh_SHIFT 11
2807#define lpfc_mbx_rq_ftr_rq_perfh_MASK 0x00000001
2808#define lpfc_mbx_rq_ftr_rq_perfh_WORD word2
James Smart2d7dbc42017-02-12 13:52:35 -08002809#define lpfc_mbx_rq_ftr_rq_mrqp_SHIFT 16
2810#define lpfc_mbx_rq_ftr_rq_mrqp_MASK 0x00000001
2811#define lpfc_mbx_rq_ftr_rq_mrqp_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04002812 uint32_t word3;
2813#define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0
2814#define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001
2815#define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3
2816#define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1
2817#define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001
2818#define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3
2819#define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2
2820#define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001
2821#define lpfc_mbx_rq_ftr_rsp_dif_WORD word3
2822#define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3
2823#define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001
2824#define lpfc_mbx_rq_ftr_rsp_vf_WORD word3
2825#define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4
2826#define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001
2827#define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3
2828#define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5
2829#define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001
2830#define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3
2831#define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6
2832#define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001
2833#define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3
2834#define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7
2835#define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001
2836#define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3
James Smartfedd3b72011-02-16 12:39:24 -05002837#define lpfc_mbx_rq_ftr_rsp_perfh_SHIFT 11
2838#define lpfc_mbx_rq_ftr_rsp_perfh_MASK 0x00000001
2839#define lpfc_mbx_rq_ftr_rsp_perfh_WORD word3
James Smart2d7dbc42017-02-12 13:52:35 -08002840#define lpfc_mbx_rq_ftr_rsp_mrqp_SHIFT 16
2841#define lpfc_mbx_rq_ftr_rsp_mrqp_MASK 0x00000001
2842#define lpfc_mbx_rq_ftr_rsp_mrqp_WORD word3
James Smartda0436e2009-05-22 14:51:39 -04002843};
2844
James Smart28baac72010-02-12 14:42:03 -05002845struct lpfc_mbx_supp_pages {
2846 uint32_t word1;
2847#define qs_SHIFT 0
2848#define qs_MASK 0x00000001
2849#define qs_WORD word1
2850#define wr_SHIFT 1
2851#define wr_MASK 0x00000001
2852#define wr_WORD word1
2853#define pf_SHIFT 8
2854#define pf_MASK 0x000000ff
2855#define pf_WORD word1
2856#define cpn_SHIFT 16
2857#define cpn_MASK 0x000000ff
2858#define cpn_WORD word1
2859 uint32_t word2;
2860#define list_offset_SHIFT 0
2861#define list_offset_MASK 0x000000ff
2862#define list_offset_WORD word2
2863#define next_offset_SHIFT 8
2864#define next_offset_MASK 0x000000ff
2865#define next_offset_WORD word2
2866#define elem_cnt_SHIFT 16
2867#define elem_cnt_MASK 0x000000ff
2868#define elem_cnt_WORD word2
2869 uint32_t word3;
2870#define pn_0_SHIFT 24
2871#define pn_0_MASK 0x000000ff
2872#define pn_0_WORD word3
2873#define pn_1_SHIFT 16
2874#define pn_1_MASK 0x000000ff
2875#define pn_1_WORD word3
2876#define pn_2_SHIFT 8
2877#define pn_2_MASK 0x000000ff
2878#define pn_2_WORD word3
2879#define pn_3_SHIFT 0
2880#define pn_3_MASK 0x000000ff
2881#define pn_3_WORD word3
2882 uint32_t word4;
2883#define pn_4_SHIFT 24
2884#define pn_4_MASK 0x000000ff
2885#define pn_4_WORD word4
2886#define pn_5_SHIFT 16
2887#define pn_5_MASK 0x000000ff
2888#define pn_5_WORD word4
2889#define pn_6_SHIFT 8
2890#define pn_6_MASK 0x000000ff
2891#define pn_6_WORD word4
2892#define pn_7_SHIFT 0
2893#define pn_7_MASK 0x000000ff
2894#define pn_7_WORD word4
2895 uint32_t rsvd[27];
2896#define LPFC_SUPP_PAGES 0
2897#define LPFC_BLOCK_GUARD_PROFILES 1
2898#define LPFC_SLI4_PARAMETERS 2
2899};
2900
James Smart86478872015-05-21 13:55:21 -04002901struct lpfc_mbx_memory_dump_type3 {
2902 uint32_t word1;
2903#define lpfc_mbx_memory_dump_type3_type_SHIFT 0
2904#define lpfc_mbx_memory_dump_type3_type_MASK 0x0000000f
2905#define lpfc_mbx_memory_dump_type3_type_WORD word1
2906#define lpfc_mbx_memory_dump_type3_link_SHIFT 24
2907#define lpfc_mbx_memory_dump_type3_link_MASK 0x000000ff
2908#define lpfc_mbx_memory_dump_type3_link_WORD word1
2909 uint32_t word2;
2910#define lpfc_mbx_memory_dump_type3_page_no_SHIFT 0
2911#define lpfc_mbx_memory_dump_type3_page_no_MASK 0x0000ffff
2912#define lpfc_mbx_memory_dump_type3_page_no_WORD word2
2913#define lpfc_mbx_memory_dump_type3_offset_SHIFT 16
2914#define lpfc_mbx_memory_dump_type3_offset_MASK 0x0000ffff
2915#define lpfc_mbx_memory_dump_type3_offset_WORD word2
2916 uint32_t word3;
2917#define lpfc_mbx_memory_dump_type3_length_SHIFT 0
2918#define lpfc_mbx_memory_dump_type3_length_MASK 0x00ffffff
2919#define lpfc_mbx_memory_dump_type3_length_WORD word3
2920 uint32_t addr_lo;
2921 uint32_t addr_hi;
2922 uint32_t return_len;
2923};
2924
2925#define DMP_PAGE_A0 0xa0
2926#define DMP_PAGE_A2 0xa2
2927#define DMP_SFF_PAGE_A0_SIZE 256
2928#define DMP_SFF_PAGE_A2_SIZE 256
2929
2930#define SFP_WAVELENGTH_LC1310 1310
2931#define SFP_WAVELENGTH_LL1550 1550
2932
2933
2934/*
2935 * * SFF-8472 TABLE 3.4
2936 * */
2937#define SFF_PG0_CONNECTOR_UNKNOWN 0x00 /* Unknown */
2938#define SFF_PG0_CONNECTOR_SC 0x01 /* SC */
2939#define SFF_PG0_CONNECTOR_FC_COPPER1 0x02 /* FC style 1 copper connector */
2940#define SFF_PG0_CONNECTOR_FC_COPPER2 0x03 /* FC style 2 copper connector */
2941#define SFF_PG0_CONNECTOR_BNC 0x04 /* BNC / TNC */
2942#define SFF_PG0_CONNECTOR__FC_COAX 0x05 /* FC coaxial headers */
2943#define SFF_PG0_CONNECTOR_FIBERJACK 0x06 /* FiberJack */
2944#define SFF_PG0_CONNECTOR_LC 0x07 /* LC */
2945#define SFF_PG0_CONNECTOR_MT 0x08 /* MT - RJ */
2946#define SFF_PG0_CONNECTOR_MU 0x09 /* MU */
2947#define SFF_PG0_CONNECTOR_SF 0x0A /* SG */
2948#define SFF_PG0_CONNECTOR_OPTICAL_PIGTAIL 0x0B /* Optical pigtail */
2949#define SFF_PG0_CONNECTOR_OPTICAL_PARALLEL 0x0C /* MPO Parallel Optic */
2950#define SFF_PG0_CONNECTOR_HSSDC_II 0x20 /* HSSDC II */
2951#define SFF_PG0_CONNECTOR_COPPER_PIGTAIL 0x21 /* Copper pigtail */
2952#define SFF_PG0_CONNECTOR_RJ45 0x22 /* RJ45 */
2953
2954/* SFF-8472 Table 3.1 Diagnostics: Data Fields Address/Page A0 */
2955
2956#define SSF_IDENTIFIER 0
2957#define SSF_EXT_IDENTIFIER 1
2958#define SSF_CONNECTOR 2
2959#define SSF_TRANSCEIVER_CODE_B0 3
2960#define SSF_TRANSCEIVER_CODE_B1 4
2961#define SSF_TRANSCEIVER_CODE_B2 5
2962#define SSF_TRANSCEIVER_CODE_B3 6
2963#define SSF_TRANSCEIVER_CODE_B4 7
2964#define SSF_TRANSCEIVER_CODE_B5 8
2965#define SSF_TRANSCEIVER_CODE_B6 9
2966#define SSF_TRANSCEIVER_CODE_B7 10
2967#define SSF_ENCODING 11
2968#define SSF_BR_NOMINAL 12
2969#define SSF_RATE_IDENTIFIER 13
2970#define SSF_LENGTH_9UM_KM 14
2971#define SSF_LENGTH_9UM 15
2972#define SSF_LENGTH_50UM_OM2 16
2973#define SSF_LENGTH_62UM_OM1 17
2974#define SFF_LENGTH_COPPER 18
2975#define SSF_LENGTH_50UM_OM3 19
2976#define SSF_VENDOR_NAME 20
2977#define SSF_VENDOR_OUI 36
2978#define SSF_VENDOR_PN 40
2979#define SSF_VENDOR_REV 56
2980#define SSF_WAVELENGTH_B1 60
2981#define SSF_WAVELENGTH_B0 61
2982#define SSF_CC_BASE 63
2983#define SSF_OPTIONS_B1 64
2984#define SSF_OPTIONS_B0 65
2985#define SSF_BR_MAX 66
2986#define SSF_BR_MIN 67
2987#define SSF_VENDOR_SN 68
2988#define SSF_DATE_CODE 84
2989#define SSF_MONITORING_TYPEDIAGNOSTIC 92
2990#define SSF_ENHANCED_OPTIONS 93
2991#define SFF_8472_COMPLIANCE 94
2992#define SSF_CC_EXT 95
2993#define SSF_A0_VENDOR_SPECIFIC 96
2994
2995/* SFF-8472 Table 3.1a Diagnostics: Data Fields Address/Page A2 */
2996
James Smart56204982016-03-31 14:12:32 -07002997#define SSF_TEMP_HIGH_ALARM 0
2998#define SSF_TEMP_LOW_ALARM 2
2999#define SSF_TEMP_HIGH_WARNING 4
3000#define SSF_TEMP_LOW_WARNING 6
3001#define SSF_VOLTAGE_HIGH_ALARM 8
3002#define SSF_VOLTAGE_LOW_ALARM 10
3003#define SSF_VOLTAGE_HIGH_WARNING 12
3004#define SSF_VOLTAGE_LOW_WARNING 14
3005#define SSF_BIAS_HIGH_ALARM 16
3006#define SSF_BIAS_LOW_ALARM 18
3007#define SSF_BIAS_HIGH_WARNING 20
3008#define SSF_BIAS_LOW_WARNING 22
3009#define SSF_TXPOWER_HIGH_ALARM 24
3010#define SSF_TXPOWER_LOW_ALARM 26
3011#define SSF_TXPOWER_HIGH_WARNING 28
3012#define SSF_TXPOWER_LOW_WARNING 30
3013#define SSF_RXPOWER_HIGH_ALARM 32
3014#define SSF_RXPOWER_LOW_ALARM 34
3015#define SSF_RXPOWER_HIGH_WARNING 36
3016#define SSF_RXPOWER_LOW_WARNING 38
James Smart86478872015-05-21 13:55:21 -04003017#define SSF_EXT_CAL_CONSTANTS 56
3018#define SSF_CC_DMI 95
3019#define SFF_TEMPERATURE_B1 96
3020#define SFF_TEMPERATURE_B0 97
3021#define SFF_VCC_B1 98
3022#define SFF_VCC_B0 99
3023#define SFF_TX_BIAS_CURRENT_B1 100
3024#define SFF_TX_BIAS_CURRENT_B0 101
3025#define SFF_TXPOWER_B1 102
3026#define SFF_TXPOWER_B0 103
3027#define SFF_RXPOWER_B1 104
3028#define SFF_RXPOWER_B0 105
3029#define SSF_STATUS_CONTROL 110
James Smart310429e2016-07-06 12:35:54 -07003030#define SSF_ALARM_FLAGS 112
3031#define SSF_WARNING_FLAGS 116
James Smart86478872015-05-21 13:55:21 -04003032#define SSF_EXT_TATUS_CONTROL_B1 118
3033#define SSF_EXT_TATUS_CONTROL_B0 119
3034#define SSF_A2_VENDOR_SPECIFIC 120
3035#define SSF_USER_EEPROM 128
3036#define SSF_VENDOR_CONTROL 148
3037
3038
3039/*
3040 * Tranceiver codes Fibre Channel SFF-8472
3041 * Table 3.5.
3042 */
3043
3044struct sff_trasnceiver_codes_byte0 {
3045 uint8_t inifiband:4;
3046 uint8_t teng_ethernet:4;
3047};
3048
3049struct sff_trasnceiver_codes_byte1 {
3050 uint8_t sonet:6;
3051 uint8_t escon:2;
3052};
3053
3054struct sff_trasnceiver_codes_byte2 {
3055 uint8_t soNet:8;
3056};
3057
3058struct sff_trasnceiver_codes_byte3 {
3059 uint8_t ethernet:8;
3060};
3061
3062struct sff_trasnceiver_codes_byte4 {
3063 uint8_t fc_el_lo:1;
3064 uint8_t fc_lw_laser:1;
3065 uint8_t fc_sw_laser:1;
3066 uint8_t fc_md_distance:1;
3067 uint8_t fc_lg_distance:1;
3068 uint8_t fc_int_distance:1;
3069 uint8_t fc_short_distance:1;
3070 uint8_t fc_vld_distance:1;
3071};
3072
3073struct sff_trasnceiver_codes_byte5 {
3074 uint8_t reserved1:1;
3075 uint8_t reserved2:1;
3076 uint8_t fc_sfp_active:1; /* Active cable */
3077 uint8_t fc_sfp_passive:1; /* Passive cable */
3078 uint8_t fc_lw_laser:1; /* Longwave laser */
3079 uint8_t fc_sw_laser_sl:1;
3080 uint8_t fc_sw_laser_sn:1;
3081 uint8_t fc_el_hi:1; /* Electrical enclosure high bit */
3082};
3083
3084struct sff_trasnceiver_codes_byte6 {
3085 uint8_t fc_tm_sm:1; /* Single Mode */
3086 uint8_t reserved:1;
3087 uint8_t fc_tm_m6:1; /* Multimode, 62.5um (M6) */
3088 uint8_t fc_tm_tv:1; /* Video Coax (TV) */
3089 uint8_t fc_tm_mi:1; /* Miniature Coax (MI) */
3090 uint8_t fc_tm_tp:1; /* Twisted Pair (TP) */
3091 uint8_t fc_tm_tw:1; /* Twin Axial Pair */
3092};
3093
3094struct sff_trasnceiver_codes_byte7 {
3095 uint8_t fc_sp_100MB:1; /* 100 MB/sec */
3096 uint8_t reserve:1;
3097 uint8_t fc_sp_200mb:1; /* 200 MB/sec */
3098 uint8_t fc_sp_3200MB:1; /* 3200 MB/sec */
3099 uint8_t fc_sp_400MB:1; /* 400 MB/sec */
3100 uint8_t fc_sp_1600MB:1; /* 1600 MB/sec */
3101 uint8_t fc_sp_800MB:1; /* 800 MB/sec */
3102 uint8_t fc_sp_1200MB:1; /* 1200 MB/sec */
3103};
3104
3105/* User writable non-volatile memory, SFF-8472 Table 3.20 */
3106struct user_eeprom {
3107 uint8_t vendor_name[16];
3108 uint8_t vendor_oui[3];
3109 uint8_t vendor_pn[816];
3110 uint8_t vendor_rev[4];
3111 uint8_t vendor_sn[16];
3112 uint8_t datecode[6];
3113 uint8_t lot_code[2];
3114 uint8_t reserved191[57];
3115};
3116
James Smartfedd3b72011-02-16 12:39:24 -05003117struct lpfc_mbx_pc_sli4_params {
James Smart28baac72010-02-12 14:42:03 -05003118 uint32_t word1;
3119#define qs_SHIFT 0
3120#define qs_MASK 0x00000001
3121#define qs_WORD word1
3122#define wr_SHIFT 1
3123#define wr_MASK 0x00000001
3124#define wr_WORD word1
3125#define pf_SHIFT 8
3126#define pf_MASK 0x000000ff
3127#define pf_WORD word1
3128#define cpn_SHIFT 16
3129#define cpn_MASK 0x000000ff
3130#define cpn_WORD word1
3131 uint32_t word2;
3132#define if_type_SHIFT 0
3133#define if_type_MASK 0x00000007
3134#define if_type_WORD word2
3135#define sli_rev_SHIFT 4
3136#define sli_rev_MASK 0x0000000f
3137#define sli_rev_WORD word2
3138#define sli_family_SHIFT 8
3139#define sli_family_MASK 0x000000ff
3140#define sli_family_WORD word2
3141#define featurelevel_1_SHIFT 16
3142#define featurelevel_1_MASK 0x000000ff
3143#define featurelevel_1_WORD word2
3144#define featurelevel_2_SHIFT 24
3145#define featurelevel_2_MASK 0x0000001f
3146#define featurelevel_2_WORD word2
3147 uint32_t word3;
3148#define fcoe_SHIFT 0
3149#define fcoe_MASK 0x00000001
3150#define fcoe_WORD word3
3151#define fc_SHIFT 1
3152#define fc_MASK 0x00000001
3153#define fc_WORD word3
3154#define nic_SHIFT 2
3155#define nic_MASK 0x00000001
3156#define nic_WORD word3
3157#define iscsi_SHIFT 3
3158#define iscsi_MASK 0x00000001
3159#define iscsi_WORD word3
3160#define rdma_SHIFT 4
3161#define rdma_MASK 0x00000001
3162#define rdma_WORD word3
3163 uint32_t sge_supp_len;
James Smartcb5172e2010-03-15 11:25:07 -04003164#define SLI4_PAGE_SIZE 4096
James Smart28baac72010-02-12 14:42:03 -05003165 uint32_t word5;
3166#define if_page_sz_SHIFT 0
3167#define if_page_sz_MASK 0x0000ffff
3168#define if_page_sz_WORD word5
3169#define loopbk_scope_SHIFT 24
3170#define loopbk_scope_MASK 0x0000000f
3171#define loopbk_scope_WORD word5
3172#define rq_db_window_SHIFT 28
3173#define rq_db_window_MASK 0x0000000f
3174#define rq_db_window_WORD word5
3175 uint32_t word6;
3176#define eq_pages_SHIFT 0
3177#define eq_pages_MASK 0x0000000f
3178#define eq_pages_WORD word6
3179#define eqe_size_SHIFT 8
3180#define eqe_size_MASK 0x000000ff
3181#define eqe_size_WORD word6
3182 uint32_t word7;
3183#define cq_pages_SHIFT 0
3184#define cq_pages_MASK 0x0000000f
3185#define cq_pages_WORD word7
3186#define cqe_size_SHIFT 8
3187#define cqe_size_MASK 0x000000ff
3188#define cqe_size_WORD word7
3189 uint32_t word8;
3190#define mq_pages_SHIFT 0
3191#define mq_pages_MASK 0x0000000f
3192#define mq_pages_WORD word8
3193#define mqe_size_SHIFT 8
3194#define mqe_size_MASK 0x000000ff
3195#define mqe_size_WORD word8
3196#define mq_elem_cnt_SHIFT 16
3197#define mq_elem_cnt_MASK 0x000000ff
3198#define mq_elem_cnt_WORD word8
3199 uint32_t word9;
3200#define wq_pages_SHIFT 0
3201#define wq_pages_MASK 0x0000ffff
3202#define wq_pages_WORD word9
3203#define wqe_size_SHIFT 8
3204#define wqe_size_MASK 0x000000ff
3205#define wqe_size_WORD word9
3206 uint32_t word10;
3207#define rq_pages_SHIFT 0
3208#define rq_pages_MASK 0x0000ffff
3209#define rq_pages_WORD word10
3210#define rqe_size_SHIFT 8
3211#define rqe_size_MASK 0x000000ff
3212#define rqe_size_WORD word10
3213 uint32_t word11;
3214#define hdr_pages_SHIFT 0
3215#define hdr_pages_MASK 0x0000000f
3216#define hdr_pages_WORD word11
3217#define hdr_size_SHIFT 8
3218#define hdr_size_MASK 0x0000000f
3219#define hdr_size_WORD word11
3220#define hdr_pp_align_SHIFT 16
3221#define hdr_pp_align_MASK 0x0000ffff
3222#define hdr_pp_align_WORD word11
3223 uint32_t word12;
3224#define sgl_pages_SHIFT 0
3225#define sgl_pages_MASK 0x0000000f
3226#define sgl_pages_WORD word12
3227#define sgl_pp_align_SHIFT 16
3228#define sgl_pp_align_MASK 0x0000ffff
3229#define sgl_pp_align_WORD word12
3230 uint32_t rsvd_13_63[51];
3231};
James Smart9589b0622011-04-16 11:03:17 -04003232#define SLI4_PAGE_ALIGN(addr) (((addr)+((SLI4_PAGE_SIZE)-1)) \
3233 &(~((SLI4_PAGE_SIZE)-1)))
James Smart28baac72010-02-12 14:42:03 -05003234
James Smartfedd3b72011-02-16 12:39:24 -05003235struct lpfc_sli4_parameters {
3236 uint32_t word0;
3237#define cfg_prot_type_SHIFT 0
3238#define cfg_prot_type_MASK 0x000000FF
3239#define cfg_prot_type_WORD word0
3240 uint32_t word1;
3241#define cfg_ft_SHIFT 0
3242#define cfg_ft_MASK 0x00000001
3243#define cfg_ft_WORD word1
3244#define cfg_sli_rev_SHIFT 4
3245#define cfg_sli_rev_MASK 0x0000000f
3246#define cfg_sli_rev_WORD word1
3247#define cfg_sli_family_SHIFT 8
3248#define cfg_sli_family_MASK 0x0000000f
3249#define cfg_sli_family_WORD word1
3250#define cfg_if_type_SHIFT 12
3251#define cfg_if_type_MASK 0x0000000f
3252#define cfg_if_type_WORD word1
3253#define cfg_sli_hint_1_SHIFT 16
3254#define cfg_sli_hint_1_MASK 0x000000ff
3255#define cfg_sli_hint_1_WORD word1
3256#define cfg_sli_hint_2_SHIFT 24
3257#define cfg_sli_hint_2_MASK 0x0000001f
3258#define cfg_sli_hint_2_WORD word1
3259 uint32_t word2;
3260 uint32_t word3;
3261 uint32_t word4;
3262#define cfg_cqv_SHIFT 14
3263#define cfg_cqv_MASK 0x00000003
3264#define cfg_cqv_WORD word4
James Smartc176ffa2018-01-30 15:58:46 -08003265#define cfg_cqpsize_SHIFT 16
3266#define cfg_cqpsize_MASK 0x000000ff
3267#define cfg_cqpsize_WORD word4
James Smartfedd3b72011-02-16 12:39:24 -05003268 uint32_t word5;
3269 uint32_t word6;
3270#define cfg_mqv_SHIFT 14
3271#define cfg_mqv_MASK 0x00000003
3272#define cfg_mqv_WORD word6
3273 uint32_t word7;
3274 uint32_t word8;
James Smart895427b2017-02-12 13:52:30 -08003275#define cfg_wqpcnt_SHIFT 0
3276#define cfg_wqpcnt_MASK 0x0000000f
3277#define cfg_wqpcnt_WORD word8
James Smart0c651872013-07-15 18:33:23 -04003278#define cfg_wqsize_SHIFT 8
3279#define cfg_wqsize_MASK 0x0000000f
3280#define cfg_wqsize_WORD word8
James Smartfedd3b72011-02-16 12:39:24 -05003281#define cfg_wqv_SHIFT 14
3282#define cfg_wqv_MASK 0x00000003
3283#define cfg_wqv_WORD word8
James Smart895427b2017-02-12 13:52:30 -08003284#define cfg_wqpsize_SHIFT 16
3285#define cfg_wqpsize_MASK 0x000000ff
3286#define cfg_wqpsize_WORD word8
James Smartfedd3b72011-02-16 12:39:24 -05003287 uint32_t word9;
3288 uint32_t word10;
3289#define cfg_rqv_SHIFT 14
3290#define cfg_rqv_MASK 0x00000003
3291#define cfg_rqv_WORD word10
3292 uint32_t word11;
3293#define cfg_rq_db_window_SHIFT 28
3294#define cfg_rq_db_window_MASK 0x0000000f
3295#define cfg_rq_db_window_WORD word11
3296 uint32_t word12;
3297#define cfg_fcoe_SHIFT 0
3298#define cfg_fcoe_MASK 0x00000001
3299#define cfg_fcoe_WORD word12
James Smart6d368e52011-05-24 11:44:12 -04003300#define cfg_ext_SHIFT 1
3301#define cfg_ext_MASK 0x00000001
3302#define cfg_ext_WORD word12
3303#define cfg_hdrr_SHIFT 2
3304#define cfg_hdrr_MASK 0x00000001
3305#define cfg_hdrr_WORD word12
James Smartfedd3b72011-02-16 12:39:24 -05003306#define cfg_phwq_SHIFT 15
3307#define cfg_phwq_MASK 0x00000001
3308#define cfg_phwq_WORD word12
James Smart1ba981f2014-02-20 09:56:45 -05003309#define cfg_oas_SHIFT 25
3310#define cfg_oas_MASK 0x00000001
3311#define cfg_oas_WORD word12
James Smartfedd3b72011-02-16 12:39:24 -05003312#define cfg_loopbk_scope_SHIFT 28
3313#define cfg_loopbk_scope_MASK 0x0000000f
3314#define cfg_loopbk_scope_WORD word12
3315 uint32_t sge_supp_len;
3316 uint32_t word14;
3317#define cfg_sgl_page_cnt_SHIFT 0
3318#define cfg_sgl_page_cnt_MASK 0x0000000f
3319#define cfg_sgl_page_cnt_WORD word14
3320#define cfg_sgl_page_size_SHIFT 8
3321#define cfg_sgl_page_size_MASK 0x000000ff
3322#define cfg_sgl_page_size_WORD word14
3323#define cfg_sgl_pp_align_SHIFT 16
3324#define cfg_sgl_pp_align_MASK 0x000000ff
3325#define cfg_sgl_pp_align_WORD word14
3326 uint32_t word15;
3327 uint32_t word16;
3328 uint32_t word17;
3329 uint32_t word18;
3330 uint32_t word19;
James Smartb5c53952016-03-31 14:12:30 -07003331#define cfg_ext_embed_cb_SHIFT 0
3332#define cfg_ext_embed_cb_MASK 0x00000001
3333#define cfg_ext_embed_cb_WORD word19
James Smart7bdedb32016-07-06 12:36:00 -07003334#define cfg_mds_diags_SHIFT 1
3335#define cfg_mds_diags_MASK 0x00000001
3336#define cfg_mds_diags_WORD word19
James Smart895427b2017-02-12 13:52:30 -08003337#define cfg_nvme_SHIFT 3
3338#define cfg_nvme_MASK 0x00000001
3339#define cfg_nvme_WORD word19
3340#define cfg_xib_SHIFT 4
3341#define cfg_xib_MASK 0x00000001
3342#define cfg_xib_WORD word19
James Smart0cf07f842017-06-01 21:07:10 -07003343#define cfg_eqdr_SHIFT 8
3344#define cfg_eqdr_MASK 0x00000001
3345#define cfg_eqdr_WORD word19
James Smart20aefac2018-01-30 15:58:58 -08003346#define cfg_nosr_SHIFT 9
3347#define cfg_nosr_MASK 0x00000001
3348#define cfg_nosr_WORD word19
James Smart0cf07f842017-06-01 21:07:10 -07003349#define LPFC_NODELAY_MAX_IO 32
James Smartfedd3b72011-02-16 12:39:24 -05003350};
3351
James Smart7bdedb32016-07-06 12:36:00 -07003352#define LPFC_SET_UE_RECOVERY 0x10
3353#define LPFC_SET_MDS_DIAGS 0x11
James Smart65791f12016-07-06 12:35:56 -07003354struct lpfc_mbx_set_feature {
3355 struct mbox_header header;
3356 uint32_t feature;
3357 uint32_t param_len;
3358 uint32_t word6;
3359#define lpfc_mbx_set_feature_UER_SHIFT 0
3360#define lpfc_mbx_set_feature_UER_MASK 0x00000001
3361#define lpfc_mbx_set_feature_UER_WORD word6
James Smart7bdedb32016-07-06 12:36:00 -07003362#define lpfc_mbx_set_feature_mds_SHIFT 0
3363#define lpfc_mbx_set_feature_mds_MASK 0x00000001
3364#define lpfc_mbx_set_feature_mds_WORD word6
3365#define lpfc_mbx_set_feature_mds_deep_loopbk_SHIFT 1
3366#define lpfc_mbx_set_feature_mds_deep_loopbk_MASK 0x00000001
3367#define lpfc_mbx_set_feature_mds_deep_loopbk_WORD word6
James Smart65791f12016-07-06 12:35:56 -07003368 uint32_t word7;
3369#define lpfc_mbx_set_feature_UERP_SHIFT 0
3370#define lpfc_mbx_set_feature_UERP_MASK 0x0000ffff
3371#define lpfc_mbx_set_feature_UERP_WORD word7
3372#define lpfc_mbx_set_feature_UESR_SHIFT 16
3373#define lpfc_mbx_set_feature_UESR_MASK 0x0000ffff
3374#define lpfc_mbx_set_feature_UESR_WORD word7
3375};
3376
3377
James Smart61bda8f2016-10-13 15:06:05 -07003378#define LPFC_SET_HOST_OS_DRIVER_VERSION 0x2
3379struct lpfc_mbx_set_host_data {
3380#define LPFC_HOST_OS_DRIVER_VERSION_SIZE 48
3381 struct mbox_header header;
3382 uint32_t param_id;
3383 uint32_t param_len;
3384 uint8_t data[LPFC_HOST_OS_DRIVER_VERSION_SIZE];
3385};
3386
3387
James Smartfedd3b72011-02-16 12:39:24 -05003388struct lpfc_mbx_get_sli4_parameters {
3389 struct mbox_header header;
3390 struct lpfc_sli4_parameters sli4_parameters;
3391};
3392
James Smart912e3ac2011-05-24 11:42:11 -04003393struct lpfc_rscr_desc_generic {
James Smart8aa134a2012-08-14 14:25:29 -04003394#define LPFC_RSRC_DESC_WSIZE 22
James Smart912e3ac2011-05-24 11:42:11 -04003395 uint32_t desc[LPFC_RSRC_DESC_WSIZE];
3396};
3397
3398struct lpfc_rsrc_desc_pcie {
3399 uint32_t word0;
3400#define lpfc_rsrc_desc_pcie_type_SHIFT 0
3401#define lpfc_rsrc_desc_pcie_type_MASK 0x000000ff
3402#define lpfc_rsrc_desc_pcie_type_WORD word0
3403#define LPFC_RSRC_DESC_TYPE_PCIE 0x40
James Smart8aa134a2012-08-14 14:25:29 -04003404#define lpfc_rsrc_desc_pcie_length_SHIFT 8
3405#define lpfc_rsrc_desc_pcie_length_MASK 0x000000ff
3406#define lpfc_rsrc_desc_pcie_length_WORD word0
James Smart912e3ac2011-05-24 11:42:11 -04003407 uint32_t word1;
3408#define lpfc_rsrc_desc_pcie_pfnum_SHIFT 0
3409#define lpfc_rsrc_desc_pcie_pfnum_MASK 0x000000ff
3410#define lpfc_rsrc_desc_pcie_pfnum_WORD word1
3411 uint32_t reserved;
3412 uint32_t word3;
3413#define lpfc_rsrc_desc_pcie_sriov_sta_SHIFT 0
3414#define lpfc_rsrc_desc_pcie_sriov_sta_MASK 0x000000ff
3415#define lpfc_rsrc_desc_pcie_sriov_sta_WORD word3
3416#define lpfc_rsrc_desc_pcie_pf_sta_SHIFT 8
3417#define lpfc_rsrc_desc_pcie_pf_sta_MASK 0x000000ff
3418#define lpfc_rsrc_desc_pcie_pf_sta_WORD word3
3419#define lpfc_rsrc_desc_pcie_pf_type_SHIFT 16
3420#define lpfc_rsrc_desc_pcie_pf_type_MASK 0x000000ff
3421#define lpfc_rsrc_desc_pcie_pf_type_WORD word3
3422 uint32_t word4;
3423#define lpfc_rsrc_desc_pcie_nr_virtfn_SHIFT 0
3424#define lpfc_rsrc_desc_pcie_nr_virtfn_MASK 0x0000ffff
3425#define lpfc_rsrc_desc_pcie_nr_virtfn_WORD word4
3426};
3427
3428struct lpfc_rsrc_desc_fcfcoe {
3429 uint32_t word0;
3430#define lpfc_rsrc_desc_fcfcoe_type_SHIFT 0
3431#define lpfc_rsrc_desc_fcfcoe_type_MASK 0x000000ff
3432#define lpfc_rsrc_desc_fcfcoe_type_WORD word0
3433#define LPFC_RSRC_DESC_TYPE_FCFCOE 0x43
James Smart8aa134a2012-08-14 14:25:29 -04003434#define lpfc_rsrc_desc_fcfcoe_length_SHIFT 8
3435#define lpfc_rsrc_desc_fcfcoe_length_MASK 0x000000ff
3436#define lpfc_rsrc_desc_fcfcoe_length_WORD word0
3437#define LPFC_RSRC_DESC_TYPE_FCFCOE_V0_RSVD 0
3438#define LPFC_RSRC_DESC_TYPE_FCFCOE_V0_LENGTH 72
3439#define LPFC_RSRC_DESC_TYPE_FCFCOE_V1_LENGTH 88
James Smart912e3ac2011-05-24 11:42:11 -04003440 uint32_t word1;
3441#define lpfc_rsrc_desc_fcfcoe_vfnum_SHIFT 0
3442#define lpfc_rsrc_desc_fcfcoe_vfnum_MASK 0x000000ff
3443#define lpfc_rsrc_desc_fcfcoe_vfnum_WORD word1
3444#define lpfc_rsrc_desc_fcfcoe_pfnum_SHIFT 16
3445#define lpfc_rsrc_desc_fcfcoe_pfnum_MASK 0x000007ff
3446#define lpfc_rsrc_desc_fcfcoe_pfnum_WORD word1
3447 uint32_t word2;
3448#define lpfc_rsrc_desc_fcfcoe_rpi_cnt_SHIFT 0
3449#define lpfc_rsrc_desc_fcfcoe_rpi_cnt_MASK 0x0000ffff
3450#define lpfc_rsrc_desc_fcfcoe_rpi_cnt_WORD word2
3451#define lpfc_rsrc_desc_fcfcoe_xri_cnt_SHIFT 16
3452#define lpfc_rsrc_desc_fcfcoe_xri_cnt_MASK 0x0000ffff
3453#define lpfc_rsrc_desc_fcfcoe_xri_cnt_WORD word2
3454 uint32_t word3;
3455#define lpfc_rsrc_desc_fcfcoe_wq_cnt_SHIFT 0
3456#define lpfc_rsrc_desc_fcfcoe_wq_cnt_MASK 0x0000ffff
3457#define lpfc_rsrc_desc_fcfcoe_wq_cnt_WORD word3
3458#define lpfc_rsrc_desc_fcfcoe_rq_cnt_SHIFT 16
3459#define lpfc_rsrc_desc_fcfcoe_rq_cnt_MASK 0x0000ffff
3460#define lpfc_rsrc_desc_fcfcoe_rq_cnt_WORD word3
3461 uint32_t word4;
3462#define lpfc_rsrc_desc_fcfcoe_cq_cnt_SHIFT 0
3463#define lpfc_rsrc_desc_fcfcoe_cq_cnt_MASK 0x0000ffff
3464#define lpfc_rsrc_desc_fcfcoe_cq_cnt_WORD word4
3465#define lpfc_rsrc_desc_fcfcoe_vpi_cnt_SHIFT 16
3466#define lpfc_rsrc_desc_fcfcoe_vpi_cnt_MASK 0x0000ffff
3467#define lpfc_rsrc_desc_fcfcoe_vpi_cnt_WORD word4
3468 uint32_t word5;
3469#define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_SHIFT 0
3470#define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_MASK 0x0000ffff
3471#define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_WORD word5
3472#define lpfc_rsrc_desc_fcfcoe_vfi_cnt_SHIFT 16
3473#define lpfc_rsrc_desc_fcfcoe_vfi_cnt_MASK 0x0000ffff
3474#define lpfc_rsrc_desc_fcfcoe_vfi_cnt_WORD word5
3475 uint32_t word6;
3476 uint32_t word7;
3477 uint32_t word8;
3478 uint32_t word9;
3479 uint32_t word10;
3480 uint32_t word11;
3481 uint32_t word12;
3482 uint32_t word13;
3483#define lpfc_rsrc_desc_fcfcoe_lnk_nr_SHIFT 0
3484#define lpfc_rsrc_desc_fcfcoe_lnk_nr_MASK 0x0000003f
3485#define lpfc_rsrc_desc_fcfcoe_lnk_nr_WORD word13
3486#define lpfc_rsrc_desc_fcfcoe_lnk_tp_SHIFT 6
3487#define lpfc_rsrc_desc_fcfcoe_lnk_tp_MASK 0x00000003
3488#define lpfc_rsrc_desc_fcfcoe_lnk_tp_WORD word13
3489#define lpfc_rsrc_desc_fcfcoe_lmc_SHIFT 8
3490#define lpfc_rsrc_desc_fcfcoe_lmc_MASK 0x00000001
3491#define lpfc_rsrc_desc_fcfcoe_lmc_WORD word13
3492#define lpfc_rsrc_desc_fcfcoe_lld_SHIFT 9
3493#define lpfc_rsrc_desc_fcfcoe_lld_MASK 0x00000001
3494#define lpfc_rsrc_desc_fcfcoe_lld_WORD word13
3495#define lpfc_rsrc_desc_fcfcoe_eq_cnt_SHIFT 16
3496#define lpfc_rsrc_desc_fcfcoe_eq_cnt_MASK 0x0000ffff
3497#define lpfc_rsrc_desc_fcfcoe_eq_cnt_WORD word13
James Smart8aa134a2012-08-14 14:25:29 -04003498/* extended FC/FCoE Resource Descriptor when length = 88 bytes */
3499 uint32_t bw_min;
3500 uint32_t bw_max;
3501 uint32_t iops_min;
3502 uint32_t iops_max;
3503 uint32_t reserved[4];
James Smart912e3ac2011-05-24 11:42:11 -04003504};
3505
3506struct lpfc_func_cfg {
3507#define LPFC_RSRC_DESC_MAX_NUM 2
3508 uint32_t rsrc_desc_count;
3509 struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
3510};
3511
3512struct lpfc_mbx_get_func_cfg {
3513 struct mbox_header header;
3514#define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
3515#define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
3516#define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
3517 struct lpfc_func_cfg func_cfg;
3518};
3519
3520struct lpfc_prof_cfg {
3521#define LPFC_RSRC_DESC_MAX_NUM 2
3522 uint32_t rsrc_desc_count;
3523 struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
3524};
3525
3526struct lpfc_mbx_get_prof_cfg {
3527 struct mbox_header header;
3528#define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
3529#define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
3530#define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
3531 union {
3532 struct {
3533 uint32_t word10;
3534#define lpfc_mbx_get_prof_cfg_prof_id_SHIFT 0
3535#define lpfc_mbx_get_prof_cfg_prof_id_MASK 0x000000ff
3536#define lpfc_mbx_get_prof_cfg_prof_id_WORD word10
3537#define lpfc_mbx_get_prof_cfg_prof_tp_SHIFT 8
3538#define lpfc_mbx_get_prof_cfg_prof_tp_MASK 0x00000003
3539#define lpfc_mbx_get_prof_cfg_prof_tp_WORD word10
3540 } request;
3541 struct {
3542 struct lpfc_prof_cfg prof_cfg;
3543 } response;
3544 } u;
3545};
3546
James Smartcd1c8302011-10-10 21:33:25 -04003547struct lpfc_controller_attribute {
3548 uint32_t version_string[8];
3549 uint32_t manufacturer_name[8];
3550 uint32_t supported_modes;
3551 uint32_t word17;
3552#define lpfc_cntl_attr_eprom_ver_lo_SHIFT 0
3553#define lpfc_cntl_attr_eprom_ver_lo_MASK 0x000000ff
3554#define lpfc_cntl_attr_eprom_ver_lo_WORD word17
3555#define lpfc_cntl_attr_eprom_ver_hi_SHIFT 8
3556#define lpfc_cntl_attr_eprom_ver_hi_MASK 0x000000ff
3557#define lpfc_cntl_attr_eprom_ver_hi_WORD word17
3558 uint32_t mbx_da_struct_ver;
3559 uint32_t ep_fw_da_struct_ver;
3560 uint32_t ncsi_ver_str[3];
3561 uint32_t dflt_ext_timeout;
3562 uint32_t model_number[8];
3563 uint32_t description[16];
3564 uint32_t serial_number[8];
3565 uint32_t ip_ver_str[8];
3566 uint32_t fw_ver_str[8];
3567 uint32_t bios_ver_str[8];
3568 uint32_t redboot_ver_str[8];
3569 uint32_t driver_ver_str[8];
3570 uint32_t flash_fw_ver_str[8];
3571 uint32_t functionality;
3572 uint32_t word105;
3573#define lpfc_cntl_attr_max_cbd_len_SHIFT 0
3574#define lpfc_cntl_attr_max_cbd_len_MASK 0x0000ffff
3575#define lpfc_cntl_attr_max_cbd_len_WORD word105
3576#define lpfc_cntl_attr_asic_rev_SHIFT 16
3577#define lpfc_cntl_attr_asic_rev_MASK 0x000000ff
3578#define lpfc_cntl_attr_asic_rev_WORD word105
3579#define lpfc_cntl_attr_gen_guid0_SHIFT 24
3580#define lpfc_cntl_attr_gen_guid0_MASK 0x000000ff
3581#define lpfc_cntl_attr_gen_guid0_WORD word105
3582 uint32_t gen_guid1_12[3];
3583 uint32_t word109;
3584#define lpfc_cntl_attr_gen_guid13_14_SHIFT 0
3585#define lpfc_cntl_attr_gen_guid13_14_MASK 0x0000ffff
3586#define lpfc_cntl_attr_gen_guid13_14_WORD word109
3587#define lpfc_cntl_attr_gen_guid15_SHIFT 16
3588#define lpfc_cntl_attr_gen_guid15_MASK 0x000000ff
3589#define lpfc_cntl_attr_gen_guid15_WORD word109
3590#define lpfc_cntl_attr_hba_port_cnt_SHIFT 24
3591#define lpfc_cntl_attr_hba_port_cnt_MASK 0x000000ff
3592#define lpfc_cntl_attr_hba_port_cnt_WORD word109
3593 uint32_t word110;
3594#define lpfc_cntl_attr_dflt_lnk_tmo_SHIFT 0
3595#define lpfc_cntl_attr_dflt_lnk_tmo_MASK 0x0000ffff
3596#define lpfc_cntl_attr_dflt_lnk_tmo_WORD word110
3597#define lpfc_cntl_attr_multi_func_dev_SHIFT 24
3598#define lpfc_cntl_attr_multi_func_dev_MASK 0x000000ff
3599#define lpfc_cntl_attr_multi_func_dev_WORD word110
3600 uint32_t word111;
3601#define lpfc_cntl_attr_cache_valid_SHIFT 0
3602#define lpfc_cntl_attr_cache_valid_MASK 0x000000ff
3603#define lpfc_cntl_attr_cache_valid_WORD word111
3604#define lpfc_cntl_attr_hba_status_SHIFT 8
3605#define lpfc_cntl_attr_hba_status_MASK 0x000000ff
3606#define lpfc_cntl_attr_hba_status_WORD word111
3607#define lpfc_cntl_attr_max_domain_SHIFT 16
3608#define lpfc_cntl_attr_max_domain_MASK 0x000000ff
3609#define lpfc_cntl_attr_max_domain_WORD word111
3610#define lpfc_cntl_attr_lnk_numb_SHIFT 24
3611#define lpfc_cntl_attr_lnk_numb_MASK 0x0000003f
3612#define lpfc_cntl_attr_lnk_numb_WORD word111
3613#define lpfc_cntl_attr_lnk_type_SHIFT 30
3614#define lpfc_cntl_attr_lnk_type_MASK 0x00000003
3615#define lpfc_cntl_attr_lnk_type_WORD word111
3616 uint32_t fw_post_status;
3617 uint32_t hba_mtu[8];
3618 uint32_t word121;
3619 uint32_t reserved1[3];
3620 uint32_t word125;
3621#define lpfc_cntl_attr_pci_vendor_id_SHIFT 0
3622#define lpfc_cntl_attr_pci_vendor_id_MASK 0x0000ffff
3623#define lpfc_cntl_attr_pci_vendor_id_WORD word125
3624#define lpfc_cntl_attr_pci_device_id_SHIFT 16
3625#define lpfc_cntl_attr_pci_device_id_MASK 0x0000ffff
3626#define lpfc_cntl_attr_pci_device_id_WORD word125
3627 uint32_t word126;
3628#define lpfc_cntl_attr_pci_subvdr_id_SHIFT 0
3629#define lpfc_cntl_attr_pci_subvdr_id_MASK 0x0000ffff
3630#define lpfc_cntl_attr_pci_subvdr_id_WORD word126
3631#define lpfc_cntl_attr_pci_subsys_id_SHIFT 16
3632#define lpfc_cntl_attr_pci_subsys_id_MASK 0x0000ffff
3633#define lpfc_cntl_attr_pci_subsys_id_WORD word126
3634 uint32_t word127;
3635#define lpfc_cntl_attr_pci_bus_num_SHIFT 0
3636#define lpfc_cntl_attr_pci_bus_num_MASK 0x000000ff
3637#define lpfc_cntl_attr_pci_bus_num_WORD word127
3638#define lpfc_cntl_attr_pci_dev_num_SHIFT 8
3639#define lpfc_cntl_attr_pci_dev_num_MASK 0x000000ff
3640#define lpfc_cntl_attr_pci_dev_num_WORD word127
3641#define lpfc_cntl_attr_pci_fnc_num_SHIFT 16
3642#define lpfc_cntl_attr_pci_fnc_num_MASK 0x000000ff
3643#define lpfc_cntl_attr_pci_fnc_num_WORD word127
3644#define lpfc_cntl_attr_inf_type_SHIFT 24
3645#define lpfc_cntl_attr_inf_type_MASK 0x000000ff
3646#define lpfc_cntl_attr_inf_type_WORD word127
3647 uint32_t unique_id[2];
3648 uint32_t word130;
3649#define lpfc_cntl_attr_num_netfil_SHIFT 0
3650#define lpfc_cntl_attr_num_netfil_MASK 0x000000ff
3651#define lpfc_cntl_attr_num_netfil_WORD word130
3652 uint32_t reserved2[4];
3653};
3654
3655struct lpfc_mbx_get_cntl_attributes {
3656 union lpfc_sli4_cfg_shdr cfg_shdr;
3657 struct lpfc_controller_attribute cntl_attr;
3658};
3659
3660struct lpfc_mbx_get_port_name {
3661 struct mbox_header header;
3662 union {
3663 struct {
3664 uint32_t word4;
3665#define lpfc_mbx_get_port_name_lnk_type_SHIFT 0
3666#define lpfc_mbx_get_port_name_lnk_type_MASK 0x00000003
3667#define lpfc_mbx_get_port_name_lnk_type_WORD word4
3668 } request;
3669 struct {
3670 uint32_t word4;
3671#define lpfc_mbx_get_port_name_name0_SHIFT 0
3672#define lpfc_mbx_get_port_name_name0_MASK 0x000000FF
3673#define lpfc_mbx_get_port_name_name0_WORD word4
3674#define lpfc_mbx_get_port_name_name1_SHIFT 8
3675#define lpfc_mbx_get_port_name_name1_MASK 0x000000FF
3676#define lpfc_mbx_get_port_name_name1_WORD word4
3677#define lpfc_mbx_get_port_name_name2_SHIFT 16
3678#define lpfc_mbx_get_port_name_name2_MASK 0x000000FF
3679#define lpfc_mbx_get_port_name_name2_WORD word4
3680#define lpfc_mbx_get_port_name_name3_SHIFT 24
3681#define lpfc_mbx_get_port_name_name3_MASK 0x000000FF
3682#define lpfc_mbx_get_port_name_name3_WORD word4
3683#define LPFC_LINK_NUMBER_0 0
3684#define LPFC_LINK_NUMBER_1 1
3685#define LPFC_LINK_NUMBER_2 2
3686#define LPFC_LINK_NUMBER_3 3
3687 } response;
3688 } u;
3689};
3690
James Smartda0436e2009-05-22 14:51:39 -04003691/* Mailbox Completion Queue Error Messages */
James Smartcd1c8302011-10-10 21:33:25 -04003692#define MB_CQE_STATUS_SUCCESS 0x0
James Smartda0436e2009-05-22 14:51:39 -04003693#define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1
3694#define MB_CQE_STATUS_INVALID_PARAMETER 0x2
3695#define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3
3696#define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4
3697#define MB_CQE_STATUS_DMA_FAILED 0x5
3698
Dick Kennedy184fc2b2017-09-29 17:34:42 -07003699#define LPFC_MBX_WR_CONFIG_MAX_BDE 1
James Smart52d52442011-05-24 11:42:45 -04003700struct lpfc_mbx_wr_object {
3701 struct mbox_header header;
3702 union {
3703 struct {
3704 uint32_t word4;
3705#define lpfc_wr_object_eof_SHIFT 31
3706#define lpfc_wr_object_eof_MASK 0x00000001
3707#define lpfc_wr_object_eof_WORD word4
3708#define lpfc_wr_object_write_length_SHIFT 0
3709#define lpfc_wr_object_write_length_MASK 0x00FFFFFF
3710#define lpfc_wr_object_write_length_WORD word4
3711 uint32_t write_offset;
3712 uint32_t object_name[26];
3713 uint32_t bde_count;
3714 struct ulp_bde64 bde[LPFC_MBX_WR_CONFIG_MAX_BDE];
3715 } request;
3716 struct {
3717 uint32_t actual_write_length;
3718 } response;
3719 } u;
3720};
3721
James Smartda0436e2009-05-22 14:51:39 -04003722/* mailbox queue entry structure */
3723struct lpfc_mqe {
3724 uint32_t word0;
3725#define lpfc_mqe_status_SHIFT 16
3726#define lpfc_mqe_status_MASK 0x0000FFFF
3727#define lpfc_mqe_status_WORD word0
3728#define lpfc_mqe_command_SHIFT 8
3729#define lpfc_mqe_command_MASK 0x000000FF
3730#define lpfc_mqe_command_WORD word0
3731 union {
3732 uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
3733 /* sli4 mailbox commands */
3734 struct lpfc_mbx_sli4_config sli4_config;
3735 struct lpfc_mbx_init_vfi init_vfi;
3736 struct lpfc_mbx_reg_vfi reg_vfi;
3737 struct lpfc_mbx_reg_vfi unreg_vfi;
3738 struct lpfc_mbx_init_vpi init_vpi;
3739 struct lpfc_mbx_resume_rpi resume_rpi;
3740 struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
3741 struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
3742 struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
James Smartecfd03c2010-02-12 14:41:27 -05003743 struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
James Smartda0436e2009-05-22 14:51:39 -04003744 struct lpfc_mbx_reg_fcfi reg_fcfi;
James Smart2d7dbc42017-02-12 13:52:35 -08003745 struct lpfc_mbx_reg_fcfi_mrq reg_fcfi_mrq;
James Smartda0436e2009-05-22 14:51:39 -04003746 struct lpfc_mbx_unreg_fcfi unreg_fcfi;
3747 struct lpfc_mbx_mq_create mq_create;
James Smartb19a0612010-04-06 14:48:51 -04003748 struct lpfc_mbx_mq_create_ext mq_create_ext;
James Smartda0436e2009-05-22 14:51:39 -04003749 struct lpfc_mbx_eq_create eq_create;
James Smart173edbb2012-06-12 13:54:50 -04003750 struct lpfc_mbx_modify_eq_delay eq_delay;
James Smartda0436e2009-05-22 14:51:39 -04003751 struct lpfc_mbx_cq_create cq_create;
James Smart2d7dbc42017-02-12 13:52:35 -08003752 struct lpfc_mbx_cq_create_set cq_create_set;
James Smartda0436e2009-05-22 14:51:39 -04003753 struct lpfc_mbx_wq_create wq_create;
3754 struct lpfc_mbx_rq_create rq_create;
James Smart2d7dbc42017-02-12 13:52:35 -08003755 struct lpfc_mbx_rq_create_v2 rq_create_v2;
James Smartda0436e2009-05-22 14:51:39 -04003756 struct lpfc_mbx_mq_destroy mq_destroy;
3757 struct lpfc_mbx_eq_destroy eq_destroy;
3758 struct lpfc_mbx_cq_destroy cq_destroy;
3759 struct lpfc_mbx_wq_destroy wq_destroy;
3760 struct lpfc_mbx_rq_destroy rq_destroy;
James Smart6d368e52011-05-24 11:44:12 -04003761 struct lpfc_mbx_get_rsrc_extent_info rsrc_extent_info;
3762 struct lpfc_mbx_alloc_rsrc_extents alloc_rsrc_extents;
3763 struct lpfc_mbx_dealloc_rsrc_extents dealloc_rsrc_extents;
James Smartda0436e2009-05-22 14:51:39 -04003764 struct lpfc_mbx_post_sgl_pages post_sgl_pages;
3765 struct lpfc_mbx_nembed_cmd nembed_cmd;
3766 struct lpfc_mbx_read_rev read_rev;
3767 struct lpfc_mbx_read_vpi read_vpi;
3768 struct lpfc_mbx_read_config rd_config;
3769 struct lpfc_mbx_request_features req_ftrs;
3770 struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
James Smart962bc512013-01-03 15:44:00 -05003771 struct lpfc_mbx_query_fw_config query_fw_cfg;
James Smart8b017a32015-05-21 13:55:18 -04003772 struct lpfc_mbx_set_beacon_config beacon_config;
James Smart28baac72010-02-12 14:42:03 -05003773 struct lpfc_mbx_supp_pages supp_pages;
James Smartfedd3b72011-02-16 12:39:24 -05003774 struct lpfc_mbx_pc_sli4_params sli4_params;
3775 struct lpfc_mbx_get_sli4_parameters get_sli4_parameters;
James Smart7ad20aa2011-05-24 11:44:28 -04003776 struct lpfc_mbx_set_link_diag_state link_diag_state;
3777 struct lpfc_mbx_set_link_diag_loopback link_diag_loopback;
3778 struct lpfc_mbx_run_link_diag_test link_diag_test;
James Smart912e3ac2011-05-24 11:42:11 -04003779 struct lpfc_mbx_get_func_cfg get_func_cfg;
3780 struct lpfc_mbx_get_prof_cfg get_prof_cfg;
James Smart52d52442011-05-24 11:42:45 -04003781 struct lpfc_mbx_wr_object wr_object;
James Smartcd1c8302011-10-10 21:33:25 -04003782 struct lpfc_mbx_get_port_name get_port_name;
James Smart65791f12016-07-06 12:35:56 -07003783 struct lpfc_mbx_set_feature set_feature;
James Smart86478872015-05-21 13:55:21 -04003784 struct lpfc_mbx_memory_dump_type3 mem_dump_type3;
James Smart61bda8f2016-10-13 15:06:05 -07003785 struct lpfc_mbx_set_host_data set_host_data;
James Smartcd1c8302011-10-10 21:33:25 -04003786 struct lpfc_mbx_nop nop;
James Smartda0436e2009-05-22 14:51:39 -04003787 } un;
3788};
3789
3790struct lpfc_mcqe {
3791 uint32_t word0;
3792#define lpfc_mcqe_status_SHIFT 0
3793#define lpfc_mcqe_status_MASK 0x0000FFFF
3794#define lpfc_mcqe_status_WORD word0
3795#define lpfc_mcqe_ext_status_SHIFT 16
James Smart8b017a32015-05-21 13:55:18 -04003796#define lpfc_mcqe_ext_status_MASK 0x0000FFFF
3797#define lpfc_mcqe_ext_status_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04003798 uint32_t mcqe_tag0;
3799 uint32_t mcqe_tag1;
3800 uint32_t trailer;
3801#define lpfc_trailer_valid_SHIFT 31
3802#define lpfc_trailer_valid_MASK 0x00000001
3803#define lpfc_trailer_valid_WORD trailer
3804#define lpfc_trailer_async_SHIFT 30
3805#define lpfc_trailer_async_MASK 0x00000001
3806#define lpfc_trailer_async_WORD trailer
3807#define lpfc_trailer_hpi_SHIFT 29
3808#define lpfc_trailer_hpi_MASK 0x00000001
3809#define lpfc_trailer_hpi_WORD trailer
3810#define lpfc_trailer_completed_SHIFT 28
3811#define lpfc_trailer_completed_MASK 0x00000001
3812#define lpfc_trailer_completed_WORD trailer
3813#define lpfc_trailer_consumed_SHIFT 27
3814#define lpfc_trailer_consumed_MASK 0x00000001
3815#define lpfc_trailer_consumed_WORD trailer
3816#define lpfc_trailer_type_SHIFT 16
3817#define lpfc_trailer_type_MASK 0x000000FF
3818#define lpfc_trailer_type_WORD trailer
3819#define lpfc_trailer_code_SHIFT 8
3820#define lpfc_trailer_code_MASK 0x000000FF
3821#define lpfc_trailer_code_WORD trailer
3822#define LPFC_TRAILER_CODE_LINK 0x1
3823#define LPFC_TRAILER_CODE_FCOE 0x2
3824#define LPFC_TRAILER_CODE_DCBX 0x3
James Smartb19a0612010-04-06 14:48:51 -04003825#define LPFC_TRAILER_CODE_GRP5 0x5
James Smart76a95d72010-11-20 23:11:48 -05003826#define LPFC_TRAILER_CODE_FC 0x10
James Smart70f3c072010-12-15 17:57:33 -05003827#define LPFC_TRAILER_CODE_SLI 0x11
James Smartda0436e2009-05-22 14:51:39 -04003828};
3829
3830struct lpfc_acqe_link {
3831 uint32_t word0;
3832#define lpfc_acqe_link_speed_SHIFT 24
3833#define lpfc_acqe_link_speed_MASK 0x000000FF
3834#define lpfc_acqe_link_speed_WORD word0
3835#define LPFC_ASYNC_LINK_SPEED_ZERO 0x0
3836#define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1
3837#define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2
3838#define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3
3839#define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4
James Smart26d830e2015-04-07 15:07:17 -04003840#define LPFC_ASYNC_LINK_SPEED_20GBPS 0x5
3841#define LPFC_ASYNC_LINK_SPEED_25GBPS 0x6
3842#define LPFC_ASYNC_LINK_SPEED_40GBPS 0x7
James Smarta085e872015-12-16 18:12:02 -05003843#define LPFC_ASYNC_LINK_SPEED_100GBPS 0x8
James Smartda0436e2009-05-22 14:51:39 -04003844#define lpfc_acqe_link_duplex_SHIFT 16
3845#define lpfc_acqe_link_duplex_MASK 0x000000FF
3846#define lpfc_acqe_link_duplex_WORD word0
3847#define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0
3848#define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1
3849#define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2
3850#define lpfc_acqe_link_status_SHIFT 8
3851#define lpfc_acqe_link_status_MASK 0x000000FF
3852#define lpfc_acqe_link_status_WORD word0
3853#define LPFC_ASYNC_LINK_STATUS_DOWN 0x0
3854#define LPFC_ASYNC_LINK_STATUS_UP 0x1
3855#define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2
3856#define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3
James Smart70f3c072010-12-15 17:57:33 -05003857#define lpfc_acqe_link_type_SHIFT 6
3858#define lpfc_acqe_link_type_MASK 0x00000003
3859#define lpfc_acqe_link_type_WORD word0
3860#define lpfc_acqe_link_number_SHIFT 0
3861#define lpfc_acqe_link_number_MASK 0x0000003F
3862#define lpfc_acqe_link_number_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04003863 uint32_t word1;
3864#define lpfc_acqe_link_fault_SHIFT 0
3865#define lpfc_acqe_link_fault_MASK 0x000000FF
3866#define lpfc_acqe_link_fault_WORD word1
3867#define LPFC_ASYNC_LINK_FAULT_NONE 0x0
3868#define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1
3869#define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2
James Smart70f3c072010-12-15 17:57:33 -05003870#define lpfc_acqe_logical_link_speed_SHIFT 16
3871#define lpfc_acqe_logical_link_speed_MASK 0x0000FFFF
3872#define lpfc_acqe_logical_link_speed_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04003873 uint32_t event_tag;
3874 uint32_t trailer;
James Smart70f3c072010-12-15 17:57:33 -05003875#define LPFC_LINK_EVENT_TYPE_PHYSICAL 0x0
3876#define LPFC_LINK_EVENT_TYPE_VIRTUAL 0x1
James Smartda0436e2009-05-22 14:51:39 -04003877};
3878
James Smart70f3c072010-12-15 17:57:33 -05003879struct lpfc_acqe_fip {
James Smart6669f9b2009-10-02 15:16:45 -04003880 uint32_t index;
James Smartda0436e2009-05-22 14:51:39 -04003881 uint32_t word1;
James Smart70f3c072010-12-15 17:57:33 -05003882#define lpfc_acqe_fip_fcf_count_SHIFT 0
3883#define lpfc_acqe_fip_fcf_count_MASK 0x0000FFFF
3884#define lpfc_acqe_fip_fcf_count_WORD word1
3885#define lpfc_acqe_fip_event_type_SHIFT 16
3886#define lpfc_acqe_fip_event_type_MASK 0x0000FFFF
3887#define lpfc_acqe_fip_event_type_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04003888 uint32_t event_tag;
3889 uint32_t trailer;
James Smart70f3c072010-12-15 17:57:33 -05003890#define LPFC_FIP_EVENT_TYPE_NEW_FCF 0x1
3891#define LPFC_FIP_EVENT_TYPE_FCF_TABLE_FULL 0x2
3892#define LPFC_FIP_EVENT_TYPE_FCF_DEAD 0x3
3893#define LPFC_FIP_EVENT_TYPE_CVL 0x4
3894#define LPFC_FIP_EVENT_TYPE_FCF_PARAM_MOD 0x5
James Smartda0436e2009-05-22 14:51:39 -04003895};
3896
3897struct lpfc_acqe_dcbx {
3898 uint32_t tlv_ttl;
3899 uint32_t reserved;
3900 uint32_t event_tag;
3901 uint32_t trailer;
3902};
3903
James Smartb19a0612010-04-06 14:48:51 -04003904struct lpfc_acqe_grp5 {
3905 uint32_t word0;
James Smart70f3c072010-12-15 17:57:33 -05003906#define lpfc_acqe_grp5_type_SHIFT 6
3907#define lpfc_acqe_grp5_type_MASK 0x00000003
3908#define lpfc_acqe_grp5_type_WORD word0
3909#define lpfc_acqe_grp5_number_SHIFT 0
3910#define lpfc_acqe_grp5_number_MASK 0x0000003F
3911#define lpfc_acqe_grp5_number_WORD word0
James Smartb19a0612010-04-06 14:48:51 -04003912 uint32_t word1;
3913#define lpfc_acqe_grp5_llink_spd_SHIFT 16
3914#define lpfc_acqe_grp5_llink_spd_MASK 0x0000FFFF
3915#define lpfc_acqe_grp5_llink_spd_WORD word1
3916 uint32_t event_tag;
3917 uint32_t trailer;
3918};
3919
James Smart70f3c072010-12-15 17:57:33 -05003920struct lpfc_acqe_fc_la {
3921 uint32_t word0;
3922#define lpfc_acqe_fc_la_speed_SHIFT 24
3923#define lpfc_acqe_fc_la_speed_MASK 0x000000FF
3924#define lpfc_acqe_fc_la_speed_WORD word0
James Smart26d830e2015-04-07 15:07:17 -04003925#define LPFC_FC_LA_SPEED_UNKNOWN 0x0
James Smart70f3c072010-12-15 17:57:33 -05003926#define LPFC_FC_LA_SPEED_1G 0x1
3927#define LPFC_FC_LA_SPEED_2G 0x2
3928#define LPFC_FC_LA_SPEED_4G 0x4
3929#define LPFC_FC_LA_SPEED_8G 0x8
3930#define LPFC_FC_LA_SPEED_10G 0xA
3931#define LPFC_FC_LA_SPEED_16G 0x10
James Smart86478872015-05-21 13:55:21 -04003932#define LPFC_FC_LA_SPEED_32G 0x20
James Smart70f3c072010-12-15 17:57:33 -05003933#define lpfc_acqe_fc_la_topology_SHIFT 16
3934#define lpfc_acqe_fc_la_topology_MASK 0x000000FF
3935#define lpfc_acqe_fc_la_topology_WORD word0
3936#define LPFC_FC_LA_TOP_UNKOWN 0x0
3937#define LPFC_FC_LA_TOP_P2P 0x1
3938#define LPFC_FC_LA_TOP_FCAL 0x2
3939#define LPFC_FC_LA_TOP_INTERNAL_LOOP 0x3
3940#define LPFC_FC_LA_TOP_SERDES_LOOP 0x4
3941#define lpfc_acqe_fc_la_att_type_SHIFT 8
3942#define lpfc_acqe_fc_la_att_type_MASK 0x000000FF
3943#define lpfc_acqe_fc_la_att_type_WORD word0
3944#define LPFC_FC_LA_TYPE_LINK_UP 0x1
3945#define LPFC_FC_LA_TYPE_LINK_DOWN 0x2
3946#define LPFC_FC_LA_TYPE_NO_HARD_ALPA 0x3
James Smart7bdedb32016-07-06 12:36:00 -07003947#define LPFC_FC_LA_TYPE_MDS_LINK_DOWN 0x4
3948#define LPFC_FC_LA_TYPE_MDS_LOOPBACK 0x5
James Smartaeb3c812017-04-21 16:05:02 -07003949#define LPFC_FC_LA_TYPE_UNEXP_WWPN 0x6
James Smart70f3c072010-12-15 17:57:33 -05003950#define lpfc_acqe_fc_la_port_type_SHIFT 6
3951#define lpfc_acqe_fc_la_port_type_MASK 0x00000003
3952#define lpfc_acqe_fc_la_port_type_WORD word0
3953#define LPFC_LINK_TYPE_ETHERNET 0x0
3954#define LPFC_LINK_TYPE_FC 0x1
3955#define lpfc_acqe_fc_la_port_number_SHIFT 0
3956#define lpfc_acqe_fc_la_port_number_MASK 0x0000003F
3957#define lpfc_acqe_fc_la_port_number_WORD word0
3958 uint32_t word1;
3959#define lpfc_acqe_fc_la_llink_spd_SHIFT 16
3960#define lpfc_acqe_fc_la_llink_spd_MASK 0x0000FFFF
3961#define lpfc_acqe_fc_la_llink_spd_WORD word1
3962#define lpfc_acqe_fc_la_fault_SHIFT 0
3963#define lpfc_acqe_fc_la_fault_MASK 0x000000FF
3964#define lpfc_acqe_fc_la_fault_WORD word1
3965#define LPFC_FC_LA_FAULT_NONE 0x0
3966#define LPFC_FC_LA_FAULT_LOCAL 0x1
3967#define LPFC_FC_LA_FAULT_REMOTE 0x2
3968 uint32_t event_tag;
3969 uint32_t trailer;
3970#define LPFC_FC_LA_EVENT_TYPE_FC_LINK 0x1
3971#define LPFC_FC_LA_EVENT_TYPE_SHARED_LINK 0x2
3972};
3973
James Smart4b8bae02012-06-12 13:55:07 -04003974struct lpfc_acqe_misconfigured_event {
3975 struct {
3976 uint32_t word0;
James Smart448193b2015-12-16 18:12:05 -05003977#define lpfc_sli_misconfigured_port0_state_SHIFT 0
3978#define lpfc_sli_misconfigured_port0_state_MASK 0x000000FF
3979#define lpfc_sli_misconfigured_port0_state_WORD word0
3980#define lpfc_sli_misconfigured_port1_state_SHIFT 8
3981#define lpfc_sli_misconfigured_port1_state_MASK 0x000000FF
3982#define lpfc_sli_misconfigured_port1_state_WORD word0
3983#define lpfc_sli_misconfigured_port2_state_SHIFT 16
3984#define lpfc_sli_misconfigured_port2_state_MASK 0x000000FF
3985#define lpfc_sli_misconfigured_port2_state_WORD word0
3986#define lpfc_sli_misconfigured_port3_state_SHIFT 24
3987#define lpfc_sli_misconfigured_port3_state_MASK 0x000000FF
3988#define lpfc_sli_misconfigured_port3_state_WORD word0
3989 uint32_t word1;
3990#define lpfc_sli_misconfigured_port0_op_SHIFT 0
3991#define lpfc_sli_misconfigured_port0_op_MASK 0x00000001
3992#define lpfc_sli_misconfigured_port0_op_WORD word1
3993#define lpfc_sli_misconfigured_port0_severity_SHIFT 1
3994#define lpfc_sli_misconfigured_port0_severity_MASK 0x00000003
3995#define lpfc_sli_misconfigured_port0_severity_WORD word1
3996#define lpfc_sli_misconfigured_port1_op_SHIFT 8
3997#define lpfc_sli_misconfigured_port1_op_MASK 0x00000001
3998#define lpfc_sli_misconfigured_port1_op_WORD word1
3999#define lpfc_sli_misconfigured_port1_severity_SHIFT 9
4000#define lpfc_sli_misconfigured_port1_severity_MASK 0x00000003
4001#define lpfc_sli_misconfigured_port1_severity_WORD word1
4002#define lpfc_sli_misconfigured_port2_op_SHIFT 16
4003#define lpfc_sli_misconfigured_port2_op_MASK 0x00000001
4004#define lpfc_sli_misconfigured_port2_op_WORD word1
4005#define lpfc_sli_misconfigured_port2_severity_SHIFT 17
4006#define lpfc_sli_misconfigured_port2_severity_MASK 0x00000003
4007#define lpfc_sli_misconfigured_port2_severity_WORD word1
4008#define lpfc_sli_misconfigured_port3_op_SHIFT 24
4009#define lpfc_sli_misconfigured_port3_op_MASK 0x00000001
4010#define lpfc_sli_misconfigured_port3_op_WORD word1
4011#define lpfc_sli_misconfigured_port3_severity_SHIFT 25
4012#define lpfc_sli_misconfigured_port3_severity_MASK 0x00000003
4013#define lpfc_sli_misconfigured_port3_severity_WORD word1
James Smart4b8bae02012-06-12 13:55:07 -04004014 } theEvent;
4015#define LPFC_SLI_EVENT_STATUS_VALID 0x00
4016#define LPFC_SLI_EVENT_STATUS_NOT_PRESENT 0x01
4017#define LPFC_SLI_EVENT_STATUS_WRONG_TYPE 0x02
4018#define LPFC_SLI_EVENT_STATUS_UNSUPPORTED 0x03
James Smart448193b2015-12-16 18:12:05 -05004019#define LPFC_SLI_EVENT_STATUS_UNQUALIFIED 0x04
4020#define LPFC_SLI_EVENT_STATUS_UNCERTIFIED 0x05
James Smart4b8bae02012-06-12 13:55:07 -04004021};
4022
James Smart70f3c072010-12-15 17:57:33 -05004023struct lpfc_acqe_sli {
4024 uint32_t event_data1;
4025 uint32_t event_data2;
4026 uint32_t reserved;
4027 uint32_t trailer;
4028#define LPFC_SLI_EVENT_TYPE_PORT_ERROR 0x1
4029#define LPFC_SLI_EVENT_TYPE_OVER_TEMP 0x2
4030#define LPFC_SLI_EVENT_TYPE_NORM_TEMP 0x3
4031#define LPFC_SLI_EVENT_TYPE_NVLOG_POST 0x4
4032#define LPFC_SLI_EVENT_TYPE_DIAG_DUMP 0x5
James Smart4b8bae02012-06-12 13:55:07 -04004033#define LPFC_SLI_EVENT_TYPE_MISCONFIGURED 0x9
James Smart946727d2015-04-07 15:07:09 -04004034#define LPFC_SLI_EVENT_TYPE_REMOTE_DPORT 0xA
James Smart70f3c072010-12-15 17:57:33 -05004035};
4036
James Smartda0436e2009-05-22 14:51:39 -04004037/*
4038 * Define the bootstrap mailbox (bmbx) region used to communicate
4039 * mailbox command between the host and port. The mailbox consists
4040 * of a payload area of 256 bytes and a completion queue of length
4041 * 16 bytes.
4042 */
4043struct lpfc_bmbx_create {
4044 struct lpfc_mqe mqe;
4045 struct lpfc_mcqe mcqe;
4046};
4047
4048#define SGL_ALIGN_SZ 64
4049#define SGL_PAGE_SIZE 4096
4050/* align SGL addr on a size boundary - adjust address up */
James Smart6d368e52011-05-24 11:44:12 -04004051#define NO_XRI 0xffff
James Smart5ffc2662009-11-18 15:39:44 -05004052
James Smartda0436e2009-05-22 14:51:39 -04004053struct wqe_common {
4054 uint32_t word6;
James Smart6669f9b2009-10-02 15:16:45 -04004055#define wqe_xri_tag_SHIFT 0
4056#define wqe_xri_tag_MASK 0x0000FFFF
4057#define wqe_xri_tag_WORD word6
James Smartda0436e2009-05-22 14:51:39 -04004058#define wqe_ctxt_tag_SHIFT 16
4059#define wqe_ctxt_tag_MASK 0x0000FFFF
4060#define wqe_ctxt_tag_WORD word6
4061 uint32_t word7;
James Smartf9bb2da2011-10-10 21:34:11 -04004062#define wqe_dif_SHIFT 0
4063#define wqe_dif_MASK 0x00000003
4064#define wqe_dif_WORD word7
James Smart8012cc32012-10-31 14:44:49 -04004065#define LPFC_WQE_DIF_PASSTHRU 1
4066#define LPFC_WQE_DIF_STRIP 2
4067#define LPFC_WQE_DIF_INSERT 3
James Smartda0436e2009-05-22 14:51:39 -04004068#define wqe_ct_SHIFT 2
4069#define wqe_ct_MASK 0x00000003
4070#define wqe_ct_WORD word7
4071#define wqe_status_SHIFT 4
4072#define wqe_status_MASK 0x0000000f
4073#define wqe_status_WORD word7
4074#define wqe_cmnd_SHIFT 8
4075#define wqe_cmnd_MASK 0x000000ff
4076#define wqe_cmnd_WORD word7
4077#define wqe_class_SHIFT 16
4078#define wqe_class_MASK 0x00000007
4079#define wqe_class_WORD word7
James Smartf9bb2da2011-10-10 21:34:11 -04004080#define wqe_ar_SHIFT 19
4081#define wqe_ar_MASK 0x00000001
4082#define wqe_ar_WORD word7
4083#define wqe_ag_SHIFT wqe_ar_SHIFT
4084#define wqe_ag_MASK wqe_ar_MASK
4085#define wqe_ag_WORD wqe_ar_WORD
James Smartda0436e2009-05-22 14:51:39 -04004086#define wqe_pu_SHIFT 20
4087#define wqe_pu_MASK 0x00000003
4088#define wqe_pu_WORD word7
4089#define wqe_erp_SHIFT 22
4090#define wqe_erp_MASK 0x00000001
4091#define wqe_erp_WORD word7
James Smartf9bb2da2011-10-10 21:34:11 -04004092#define wqe_conf_SHIFT wqe_erp_SHIFT
4093#define wqe_conf_MASK wqe_erp_MASK
4094#define wqe_conf_WORD wqe_erp_WORD
James Smartda0436e2009-05-22 14:51:39 -04004095#define wqe_lnk_SHIFT 23
4096#define wqe_lnk_MASK 0x00000001
4097#define wqe_lnk_WORD word7
4098#define wqe_tmo_SHIFT 24
4099#define wqe_tmo_MASK 0x000000ff
4100#define wqe_tmo_WORD word7
4101 uint32_t abort_tag; /* word 8 in WQE */
4102 uint32_t word9;
4103#define wqe_reqtag_SHIFT 0
4104#define wqe_reqtag_MASK 0x0000FFFF
4105#define wqe_reqtag_WORD word9
James Smartc31098c2011-04-16 11:03:33 -04004106#define wqe_temp_rpi_SHIFT 16
4107#define wqe_temp_rpi_MASK 0x0000FFFF
4108#define wqe_temp_rpi_WORD word9
James Smartda0436e2009-05-22 14:51:39 -04004109#define wqe_rcvoxid_SHIFT 16
James Smartf0d9bcc2010-10-22 11:07:09 -04004110#define wqe_rcvoxid_MASK 0x0000FFFF
4111#define wqe_rcvoxid_WORD word9
James Smartda0436e2009-05-22 14:51:39 -04004112 uint32_t word10;
James Smartf0d9bcc2010-10-22 11:07:09 -04004113#define wqe_ebde_cnt_SHIFT 0
James Smart2fcee4b2010-12-15 17:57:46 -05004114#define wqe_ebde_cnt_MASK 0x0000000f
James Smartf0d9bcc2010-10-22 11:07:09 -04004115#define wqe_ebde_cnt_WORD word10
James Smart895427b2017-02-12 13:52:30 -08004116#define wqe_nvme_SHIFT 4
4117#define wqe_nvme_MASK 0x00000001
4118#define wqe_nvme_WORD word10
James Smart1ba981f2014-02-20 09:56:45 -05004119#define wqe_oas_SHIFT 6
4120#define wqe_oas_MASK 0x00000001
4121#define wqe_oas_WORD word10
James Smartf0d9bcc2010-10-22 11:07:09 -04004122#define wqe_lenloc_SHIFT 7
4123#define wqe_lenloc_MASK 0x00000003
4124#define wqe_lenloc_WORD word10
4125#define LPFC_WQE_LENLOC_NONE 0
4126#define LPFC_WQE_LENLOC_WORD3 1
4127#define LPFC_WQE_LENLOC_WORD12 2
4128#define LPFC_WQE_LENLOC_WORD4 3
4129#define wqe_qosd_SHIFT 9
4130#define wqe_qosd_MASK 0x00000001
4131#define wqe_qosd_WORD word10
4132#define wqe_xbl_SHIFT 11
4133#define wqe_xbl_MASK 0x00000001
4134#define wqe_xbl_WORD word10
4135#define wqe_iod_SHIFT 13
4136#define wqe_iod_MASK 0x00000001
4137#define wqe_iod_WORD word10
4138#define LPFC_WQE_IOD_WRITE 0
4139#define LPFC_WQE_IOD_READ 1
4140#define wqe_dbde_SHIFT 14
4141#define wqe_dbde_MASK 0x00000001
4142#define wqe_dbde_WORD word10
4143#define wqe_wqes_SHIFT 15
4144#define wqe_wqes_MASK 0x00000001
4145#define wqe_wqes_WORD word10
James Smartfedd3b72011-02-16 12:39:24 -05004146/* Note that this field overlaps above fields */
4147#define wqe_wqid_SHIFT 1
James Smart9589b0622011-04-16 11:03:17 -04004148#define wqe_wqid_MASK 0x00007fff
James Smartfedd3b72011-02-16 12:39:24 -05004149#define wqe_wqid_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04004150#define wqe_pri_SHIFT 16
4151#define wqe_pri_MASK 0x00000007
4152#define wqe_pri_WORD word10
4153#define wqe_pv_SHIFT 19
4154#define wqe_pv_MASK 0x00000001
4155#define wqe_pv_WORD word10
4156#define wqe_xc_SHIFT 21
4157#define wqe_xc_MASK 0x00000001
4158#define wqe_xc_WORD word10
James Smartf9bb2da2011-10-10 21:34:11 -04004159#define wqe_sr_SHIFT 22
4160#define wqe_sr_MASK 0x00000001
4161#define wqe_sr_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04004162#define wqe_ccpe_SHIFT 23
4163#define wqe_ccpe_MASK 0x00000001
4164#define wqe_ccpe_WORD word10
4165#define wqe_ccp_SHIFT 24
James Smartf0d9bcc2010-10-22 11:07:09 -04004166#define wqe_ccp_MASK 0x000000ff
4167#define wqe_ccp_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04004168 uint32_t word11;
James Smartf0d9bcc2010-10-22 11:07:09 -04004169#define wqe_cmd_type_SHIFT 0
4170#define wqe_cmd_type_MASK 0x0000000f
4171#define wqe_cmd_type_WORD word11
4172#define wqe_els_id_SHIFT 4
4173#define wqe_els_id_MASK 0x00000003
4174#define wqe_els_id_WORD word11
4175#define LPFC_ELS_ID_FLOGI 3
4176#define LPFC_ELS_ID_FDISC 2
4177#define LPFC_ELS_ID_LOGO 1
4178#define LPFC_ELS_ID_DEFAULT 0
James Smartf358dd02017-02-12 13:52:34 -08004179#define wqe_irsp_SHIFT 4
4180#define wqe_irsp_MASK 0x00000001
4181#define wqe_irsp_WORD word11
4182#define wqe_sup_SHIFT 6
4183#define wqe_sup_MASK 0x00000001
4184#define wqe_sup_WORD word11
James Smartf0d9bcc2010-10-22 11:07:09 -04004185#define wqe_wqec_SHIFT 7
4186#define wqe_wqec_MASK 0x00000001
4187#define wqe_wqec_WORD word11
James Smartf358dd02017-02-12 13:52:34 -08004188#define wqe_irsplen_SHIFT 8
4189#define wqe_irsplen_MASK 0x0000000f
4190#define wqe_irsplen_WORD word11
James Smartf0d9bcc2010-10-22 11:07:09 -04004191#define wqe_cqid_SHIFT 16
4192#define wqe_cqid_MASK 0x0000ffff
4193#define wqe_cqid_WORD word11
4194#define LPFC_WQE_CQ_ID_DEFAULT 0xffff
James Smartda0436e2009-05-22 14:51:39 -04004195};
4196
4197struct wqe_did {
4198 uint32_t word5;
4199#define wqe_els_did_SHIFT 0
4200#define wqe_els_did_MASK 0x00FFFFFF
4201#define wqe_els_did_WORD word5
James Smart6669f9b2009-10-02 15:16:45 -04004202#define wqe_xmit_bls_pt_SHIFT 28
4203#define wqe_xmit_bls_pt_MASK 0x00000003
4204#define wqe_xmit_bls_pt_WORD word5
James Smartda0436e2009-05-22 14:51:39 -04004205#define wqe_xmit_bls_ar_SHIFT 30
4206#define wqe_xmit_bls_ar_MASK 0x00000001
4207#define wqe_xmit_bls_ar_WORD word5
4208#define wqe_xmit_bls_xo_SHIFT 31
4209#define wqe_xmit_bls_xo_MASK 0x00000001
4210#define wqe_xmit_bls_xo_WORD word5
4211};
4212
James Smartf0d9bcc2010-10-22 11:07:09 -04004213struct lpfc_wqe_generic{
4214 struct ulp_bde64 bde;
4215 uint32_t word3;
4216 uint32_t word4;
4217 uint32_t word5;
4218 struct wqe_common wqe_com;
4219 uint32_t payload[4];
4220};
4221
James Smartda0436e2009-05-22 14:51:39 -04004222struct els_request64_wqe {
4223 struct ulp_bde64 bde;
4224 uint32_t payload_len;
4225 uint32_t word4;
4226#define els_req64_sid_SHIFT 0
4227#define els_req64_sid_MASK 0x00FFFFFF
4228#define els_req64_sid_WORD word4
4229#define els_req64_sp_SHIFT 24
4230#define els_req64_sp_MASK 0x00000001
4231#define els_req64_sp_WORD word4
4232#define els_req64_vf_SHIFT 25
4233#define els_req64_vf_MASK 0x00000001
4234#define els_req64_vf_WORD word4
4235 struct wqe_did wqe_dest;
4236 struct wqe_common wqe_com; /* words 6-11 */
4237 uint32_t word12;
4238#define els_req64_vfid_SHIFT 1
4239#define els_req64_vfid_MASK 0x00000FFF
4240#define els_req64_vfid_WORD word12
4241#define els_req64_pri_SHIFT 13
4242#define els_req64_pri_MASK 0x00000007
4243#define els_req64_pri_WORD word12
4244 uint32_t word13;
4245#define els_req64_hopcnt_SHIFT 24
4246#define els_req64_hopcnt_MASK 0x000000ff
4247#define els_req64_hopcnt_WORD word13
James Smartaf227412013-10-10 12:23:10 -04004248 uint32_t word14;
4249 uint32_t max_response_payload_len;
James Smartda0436e2009-05-22 14:51:39 -04004250};
4251
4252struct xmit_els_rsp64_wqe {
4253 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04004254 uint32_t response_payload_len;
James Smart939723a2012-05-09 21:19:03 -04004255 uint32_t word4;
4256#define els_rsp64_sid_SHIFT 0
4257#define els_rsp64_sid_MASK 0x00FFFFFF
4258#define els_rsp64_sid_WORD word4
4259#define els_rsp64_sp_SHIFT 24
4260#define els_rsp64_sp_MASK 0x00000001
4261#define els_rsp64_sp_WORD word4
James Smartf0d9bcc2010-10-22 11:07:09 -04004262 struct wqe_did wqe_dest;
James Smartda0436e2009-05-22 14:51:39 -04004263 struct wqe_common wqe_com; /* words 6-11 */
James Smartc31098c2011-04-16 11:03:33 -04004264 uint32_t word12;
4265#define wqe_rsp_temp_rpi_SHIFT 0
4266#define wqe_rsp_temp_rpi_MASK 0x0000FFFF
4267#define wqe_rsp_temp_rpi_WORD word12
4268 uint32_t rsvd_13_15[3];
James Smartda0436e2009-05-22 14:51:39 -04004269};
4270
4271struct xmit_bls_rsp64_wqe {
4272 uint32_t payload0;
James Smart6669f9b2009-10-02 15:16:45 -04004273/* Payload0 for BA_ACC */
4274#define xmit_bls_rsp64_acc_seq_id_SHIFT 16
4275#define xmit_bls_rsp64_acc_seq_id_MASK 0x000000ff
4276#define xmit_bls_rsp64_acc_seq_id_WORD payload0
4277#define xmit_bls_rsp64_acc_seq_id_vald_SHIFT 24
4278#define xmit_bls_rsp64_acc_seq_id_vald_MASK 0x000000ff
4279#define xmit_bls_rsp64_acc_seq_id_vald_WORD payload0
4280/* Payload0 for BA_RJT */
4281#define xmit_bls_rsp64_rjt_vspec_SHIFT 0
4282#define xmit_bls_rsp64_rjt_vspec_MASK 0x000000ff
4283#define xmit_bls_rsp64_rjt_vspec_WORD payload0
4284#define xmit_bls_rsp64_rjt_expc_SHIFT 8
4285#define xmit_bls_rsp64_rjt_expc_MASK 0x000000ff
4286#define xmit_bls_rsp64_rjt_expc_WORD payload0
4287#define xmit_bls_rsp64_rjt_rsnc_SHIFT 16
4288#define xmit_bls_rsp64_rjt_rsnc_MASK 0x000000ff
4289#define xmit_bls_rsp64_rjt_rsnc_WORD payload0
James Smartda0436e2009-05-22 14:51:39 -04004290 uint32_t word1;
4291#define xmit_bls_rsp64_rxid_SHIFT 0
4292#define xmit_bls_rsp64_rxid_MASK 0x0000ffff
4293#define xmit_bls_rsp64_rxid_WORD word1
4294#define xmit_bls_rsp64_oxid_SHIFT 16
4295#define xmit_bls_rsp64_oxid_MASK 0x0000ffff
4296#define xmit_bls_rsp64_oxid_WORD word1
4297 uint32_t word2;
James Smart6669f9b2009-10-02 15:16:45 -04004298#define xmit_bls_rsp64_seqcnthi_SHIFT 0
James Smartda0436e2009-05-22 14:51:39 -04004299#define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff
4300#define xmit_bls_rsp64_seqcnthi_WORD word2
James Smart6669f9b2009-10-02 15:16:45 -04004301#define xmit_bls_rsp64_seqcntlo_SHIFT 16
4302#define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff
4303#define xmit_bls_rsp64_seqcntlo_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04004304 uint32_t rsrvd3;
4305 uint32_t rsrvd4;
4306 struct wqe_did wqe_dest;
4307 struct wqe_common wqe_com; /* words 6-11 */
James Smart6b5151f2012-01-18 16:24:06 -05004308 uint32_t word12;
4309#define xmit_bls_rsp64_temprpi_SHIFT 0
4310#define xmit_bls_rsp64_temprpi_MASK 0x0000ffff
4311#define xmit_bls_rsp64_temprpi_WORD word12
4312 uint32_t rsvd_13_15[3];
James Smartda0436e2009-05-22 14:51:39 -04004313};
James Smart6669f9b2009-10-02 15:16:45 -04004314
James Smartda0436e2009-05-22 14:51:39 -04004315struct wqe_rctl_dfctl {
4316 uint32_t word5;
4317#define wqe_si_SHIFT 2
4318#define wqe_si_MASK 0x000000001
4319#define wqe_si_WORD word5
4320#define wqe_la_SHIFT 3
4321#define wqe_la_MASK 0x000000001
4322#define wqe_la_WORD word5
James Smart1b511972011-12-13 13:23:09 -05004323#define wqe_xo_SHIFT 6
4324#define wqe_xo_MASK 0x000000001
4325#define wqe_xo_WORD word5
James Smartda0436e2009-05-22 14:51:39 -04004326#define wqe_ls_SHIFT 7
4327#define wqe_ls_MASK 0x000000001
4328#define wqe_ls_WORD word5
4329#define wqe_dfctl_SHIFT 8
4330#define wqe_dfctl_MASK 0x0000000ff
4331#define wqe_dfctl_WORD word5
4332#define wqe_type_SHIFT 16
4333#define wqe_type_MASK 0x0000000ff
4334#define wqe_type_WORD word5
4335#define wqe_rctl_SHIFT 24
4336#define wqe_rctl_MASK 0x0000000ff
4337#define wqe_rctl_WORD word5
4338};
4339
4340struct xmit_seq64_wqe {
4341 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04004342 uint32_t rsvd3;
James Smartda0436e2009-05-22 14:51:39 -04004343 uint32_t relative_offset;
4344 struct wqe_rctl_dfctl wge_ctl;
4345 struct wqe_common wqe_com; /* words 6-11 */
James Smartda0436e2009-05-22 14:51:39 -04004346 uint32_t xmit_len;
4347 uint32_t rsvd_12_15[3];
4348};
4349struct xmit_bcast64_wqe {
4350 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04004351 uint32_t seq_payload_len;
James Smartda0436e2009-05-22 14:51:39 -04004352 uint32_t rsvd4;
4353 struct wqe_rctl_dfctl wge_ctl; /* word 5 */
4354 struct wqe_common wqe_com; /* words 6-11 */
4355 uint32_t rsvd_12_15[4];
4356};
4357
4358struct gen_req64_wqe {
4359 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04004360 uint32_t request_payload_len;
4361 uint32_t relative_offset;
James Smartda0436e2009-05-22 14:51:39 -04004362 struct wqe_rctl_dfctl wge_ctl; /* word 5 */
4363 struct wqe_common wqe_com; /* words 6-11 */
James Smartaf227412013-10-10 12:23:10 -04004364 uint32_t rsvd_12_14[3];
4365 uint32_t max_response_payload_len;
James Smartda0436e2009-05-22 14:51:39 -04004366};
4367
James Smarta0f2d3e2017-02-12 13:52:31 -08004368/* Define NVME PRLI request to fabric. NVME is a
4369 * fabric-only protocol.
4370 * Updated to red-lined v1.08 on Sept 16, 2016
4371 */
4372struct lpfc_nvme_prli {
4373 uint32_t word1;
4374 /* The Response Code is defined in the FCP PRLI lpfc_hw.h */
4375#define prli_acc_rsp_code_SHIFT 8
4376#define prli_acc_rsp_code_MASK 0x0000000f
4377#define prli_acc_rsp_code_WORD word1
4378#define prli_estabImagePair_SHIFT 13
4379#define prli_estabImagePair_MASK 0x00000001
4380#define prli_estabImagePair_WORD word1
4381#define prli_type_code_ext_SHIFT 16
4382#define prli_type_code_ext_MASK 0x000000ff
4383#define prli_type_code_ext_WORD word1
4384#define prli_type_code_SHIFT 24
4385#define prli_type_code_MASK 0x000000ff
4386#define prli_type_code_WORD word1
4387 uint32_t word_rsvd2;
4388 uint32_t word_rsvd3;
4389 uint32_t word4;
4390#define prli_fba_SHIFT 0
4391#define prli_fba_MASK 0x00000001
4392#define prli_fba_WORD word4
4393#define prli_disc_SHIFT 3
4394#define prli_disc_MASK 0x00000001
4395#define prli_disc_WORD word4
4396#define prli_tgt_SHIFT 4
4397#define prli_tgt_MASK 0x00000001
4398#define prli_tgt_WORD word4
4399#define prli_init_SHIFT 5
4400#define prli_init_MASK 0x00000001
4401#define prli_init_WORD word4
James Smarta5ff0682018-01-30 15:58:56 -08004402#define prli_conf_SHIFT 7
4403#define prli_conf_MASK 0x00000001
4404#define prli_conf_WORD word4
James Smarta0f2d3e2017-02-12 13:52:31 -08004405 uint32_t word5;
4406#define prli_fb_sz_SHIFT 0
4407#define prli_fb_sz_MASK 0x0000ffff
4408#define prli_fb_sz_WORD word5
James Smart2d7dbc42017-02-12 13:52:35 -08004409#define LPFC_NVMET_FB_SZ_MAX 65536 /* Driver target mode only. */
James Smarta0f2d3e2017-02-12 13:52:31 -08004410};
4411
James Smartda0436e2009-05-22 14:51:39 -04004412struct create_xri_wqe {
4413 uint32_t rsrvd[5]; /* words 0-4 */
4414 struct wqe_did wqe_dest; /* word 5 */
4415 struct wqe_common wqe_com; /* words 6-11 */
4416 uint32_t rsvd_12_15[4]; /* word 12-15 */
4417};
4418
4419#define T_REQUEST_TAG 3
4420#define T_XRI_TAG 1
4421
4422struct abort_cmd_wqe {
4423 uint32_t rsrvd[3];
4424 uint32_t word3;
4425#define abort_cmd_ia_SHIFT 0
4426#define abort_cmd_ia_MASK 0x000000001
4427#define abort_cmd_ia_WORD word3
4428#define abort_cmd_criteria_SHIFT 8
4429#define abort_cmd_criteria_MASK 0x0000000ff
4430#define abort_cmd_criteria_WORD word3
4431 uint32_t rsrvd4;
4432 uint32_t rsrvd5;
4433 struct wqe_common wqe_com; /* words 6-11 */
4434 uint32_t rsvd_12_15[4]; /* word 12-15 */
4435};
4436
4437struct fcp_iwrite64_wqe {
4438 struct ulp_bde64 bde;
James Smart0ba4b212013-10-10 12:22:38 -04004439 uint32_t word3;
4440#define cmd_buff_len_SHIFT 16
4441#define cmd_buff_len_MASK 0x00000ffff
4442#define cmd_buff_len_WORD word3
4443#define payload_offset_len_SHIFT 0
4444#define payload_offset_len_MASK 0x0000ffff
4445#define payload_offset_len_WORD word3
James Smartda0436e2009-05-22 14:51:39 -04004446 uint32_t total_xfer_len;
4447 uint32_t initial_xfer_len;
4448 struct wqe_common wqe_com; /* words 6-11 */
James Smartfedd3b72011-02-16 12:39:24 -05004449 uint32_t rsrvd12;
4450 struct ulp_bde64 ph_bde; /* words 13-15 */
James Smartda0436e2009-05-22 14:51:39 -04004451};
4452
4453struct fcp_iread64_wqe {
4454 struct ulp_bde64 bde;
James Smart0ba4b212013-10-10 12:22:38 -04004455 uint32_t word3;
4456#define cmd_buff_len_SHIFT 16
4457#define cmd_buff_len_MASK 0x00000ffff
4458#define cmd_buff_len_WORD word3
4459#define payload_offset_len_SHIFT 0
4460#define payload_offset_len_MASK 0x0000ffff
4461#define payload_offset_len_WORD word3
James Smartda0436e2009-05-22 14:51:39 -04004462 uint32_t total_xfer_len; /* word 4 */
4463 uint32_t rsrvd5; /* word 5 */
4464 struct wqe_common wqe_com; /* words 6-11 */
James Smartfedd3b72011-02-16 12:39:24 -05004465 uint32_t rsrvd12;
4466 struct ulp_bde64 ph_bde; /* words 13-15 */
James Smartda0436e2009-05-22 14:51:39 -04004467};
4468
4469struct fcp_icmnd64_wqe {
James Smartf0d9bcc2010-10-22 11:07:09 -04004470 struct ulp_bde64 bde; /* words 0-2 */
James Smart0ba4b212013-10-10 12:22:38 -04004471 uint32_t word3;
4472#define cmd_buff_len_SHIFT 16
4473#define cmd_buff_len_MASK 0x00000ffff
4474#define cmd_buff_len_WORD word3
4475#define payload_offset_len_SHIFT 0
4476#define payload_offset_len_MASK 0x0000ffff
4477#define payload_offset_len_WORD word3
James Smartf0d9bcc2010-10-22 11:07:09 -04004478 uint32_t rsrvd4; /* word 4 */
4479 uint32_t rsrvd5; /* word 5 */
James Smartda0436e2009-05-22 14:51:39 -04004480 struct wqe_common wqe_com; /* words 6-11 */
James Smartf0d9bcc2010-10-22 11:07:09 -04004481 uint32_t rsvd_12_15[4]; /* word 12-15 */
James Smartda0436e2009-05-22 14:51:39 -04004482};
4483
James Smartf358dd02017-02-12 13:52:34 -08004484struct fcp_trsp64_wqe {
4485 struct ulp_bde64 bde;
4486 uint32_t response_len;
4487 uint32_t rsvd_4_5[2];
4488 struct wqe_common wqe_com; /* words 6-11 */
4489 uint32_t rsvd_12_15[4]; /* word 12-15 */
4490};
4491
4492struct fcp_tsend64_wqe {
4493 struct ulp_bde64 bde;
4494 uint32_t payload_offset_len;
4495 uint32_t relative_offset;
4496 uint32_t reserved;
4497 struct wqe_common wqe_com; /* words 6-11 */
4498 uint32_t fcp_data_len; /* word 12 */
4499 uint32_t rsvd_13_15[3]; /* word 13-15 */
4500};
4501
4502struct fcp_treceive64_wqe {
4503 struct ulp_bde64 bde;
4504 uint32_t payload_offset_len;
4505 uint32_t relative_offset;
4506 uint32_t reserved;
4507 struct wqe_common wqe_com; /* words 6-11 */
4508 uint32_t fcp_data_len; /* word 12 */
4509 uint32_t rsvd_13_15[3]; /* word 13-15 */
4510};
4511#define TXRDY_PAYLOAD_LEN 12
4512
James Smartae9e28f2017-05-15 15:20:51 -07004513#define CMD_SEND_FRAME 0xE1
4514
4515struct send_frame_wqe {
4516 struct ulp_bde64 bde; /* words 0-2 */
4517 uint32_t frame_len; /* word 3 */
4518 uint32_t fc_hdr_wd0; /* word 4 */
4519 uint32_t fc_hdr_wd1; /* word 5 */
4520 struct wqe_common wqe_com; /* words 6-11 */
4521 uint32_t fc_hdr_wd2; /* word 12 */
4522 uint32_t fc_hdr_wd3; /* word 13 */
4523 uint32_t fc_hdr_wd4; /* word 14 */
4524 uint32_t fc_hdr_wd5; /* word 15 */
4525};
James Smartda0436e2009-05-22 14:51:39 -04004526
4527union lpfc_wqe {
4528 uint32_t words[16];
4529 struct lpfc_wqe_generic generic;
4530 struct fcp_icmnd64_wqe fcp_icmd;
4531 struct fcp_iread64_wqe fcp_iread;
4532 struct fcp_iwrite64_wqe fcp_iwrite;
4533 struct abort_cmd_wqe abort_cmd;
4534 struct create_xri_wqe create_xri;
4535 struct xmit_bcast64_wqe xmit_bcast64;
4536 struct xmit_seq64_wqe xmit_sequence;
4537 struct xmit_bls_rsp64_wqe xmit_bls_rsp;
4538 struct xmit_els_rsp64_wqe xmit_els_rsp;
4539 struct els_request64_wqe els_req;
4540 struct gen_req64_wqe gen_req;
James Smartf358dd02017-02-12 13:52:34 -08004541 struct fcp_trsp64_wqe fcp_trsp;
4542 struct fcp_tsend64_wqe fcp_tsend;
4543 struct fcp_treceive64_wqe fcp_treceive;
James Smartae9e28f2017-05-15 15:20:51 -07004544 struct send_frame_wqe send_frame;
James Smartda0436e2009-05-22 14:51:39 -04004545};
4546
James Smart0c651872013-07-15 18:33:23 -04004547union lpfc_wqe128 {
4548 uint32_t words[32];
4549 struct lpfc_wqe_generic generic;
James Smartb5c53952016-03-31 14:12:30 -07004550 struct fcp_icmnd64_wqe fcp_icmd;
4551 struct fcp_iread64_wqe fcp_iread;
4552 struct fcp_iwrite64_wqe fcp_iwrite;
James Smartf358dd02017-02-12 13:52:34 -08004553 struct fcp_trsp64_wqe fcp_trsp;
4554 struct fcp_tsend64_wqe fcp_tsend;
4555 struct fcp_treceive64_wqe fcp_treceive;
James Smart0c651872013-07-15 18:33:23 -04004556 struct xmit_seq64_wqe xmit_sequence;
4557 struct gen_req64_wqe gen_req;
4558};
4559
James Smart6b6ef5d2016-10-13 15:06:17 -07004560#define LPFC_GROUP_OJECT_MAGIC_G5 0xfeaa0001
4561#define LPFC_GROUP_OJECT_MAGIC_G6 0xfeaa0003
James Smart52d52442011-05-24 11:42:45 -04004562#define LPFC_FILE_TYPE_GROUP 0xf7
4563#define LPFC_FILE_ID_GROUP 0xa2
4564struct lpfc_grp_hdr {
4565 uint32_t size;
4566 uint32_t magic_number;
4567 uint32_t word2;
4568#define lpfc_grp_hdr_file_type_SHIFT 24
4569#define lpfc_grp_hdr_file_type_MASK 0x000000FF
4570#define lpfc_grp_hdr_file_type_WORD word2
4571#define lpfc_grp_hdr_id_SHIFT 16
4572#define lpfc_grp_hdr_id_MASK 0x000000FF
4573#define lpfc_grp_hdr_id_WORD word2
4574 uint8_t rev_name[128];
James Smart88a2cfb2011-07-22 18:36:33 -04004575 uint8_t date[12];
4576 uint8_t revision[32];
James Smart52d52442011-05-24 11:42:45 -04004577};
4578
James Smart895427b2017-02-12 13:52:30 -08004579/* Defines for WQE command type */
4580#define FCP_COMMAND 0x0
4581#define NVME_READ_CMD 0x0
4582#define FCP_COMMAND_DATA_OUT 0x1
4583#define NVME_WRITE_CMD 0x1
4584#define FCP_COMMAND_TRECEIVE 0x2
4585#define FCP_COMMAND_TRSP 0x3
4586#define FCP_COMMAND_TSEND 0x7
4587#define OTHER_COMMAND 0x8
4588#define ELS_COMMAND_NON_FIP 0xC
4589#define ELS_COMMAND_FIP 0xD
4590
4591#define LPFC_NVME_EMBED_CMD 0x0
4592#define LPFC_NVME_EMBED_WRITE 0x1
4593#define LPFC_NVME_EMBED_READ 0x2
4594
4595/* WQE Commands */
4596#define CMD_ABORT_XRI_WQE 0x0F
4597#define CMD_XMIT_SEQUENCE64_WQE 0x82
4598#define CMD_XMIT_BCAST64_WQE 0x84
4599#define CMD_ELS_REQUEST64_WQE 0x8A
4600#define CMD_XMIT_ELS_RSP64_WQE 0x95
4601#define CMD_XMIT_BLS_RSP64_WQE 0x97
4602#define CMD_FCP_IWRITE64_WQE 0x98
4603#define CMD_FCP_IREAD64_WQE 0x9A
4604#define CMD_FCP_ICMND64_WQE 0x9C
4605#define CMD_FCP_TSEND64_WQE 0x9F
4606#define CMD_FCP_TRECEIVE64_WQE 0xA1
4607#define CMD_FCP_TRSP64_WQE 0xA3
4608#define CMD_GEN_REQUEST64_WQE 0xC2
4609
4610#define CMD_WQE_MASK 0xff
4611
James Smartda0436e2009-05-22 14:51:39 -04004612
James Smart52d52442011-05-24 11:42:45 -04004613#define LPFC_FW_DUMP 1
4614#define LPFC_FW_RESET 2
4615#define LPFC_DV_RESET 3