blob: a50636eb4ea8c97ebd8f963c96b0c92601bfb74f [file] [log] [blame]
Paul Mundtcad82442006-01-16 22:14:19 -08001#
2# Processor families
3#
4config CPU_SH2
Yoshinori Sato9d4436a2006-11-05 15:40:13 +09005 select SH_WRITETHROUGH if !CPU_SH2A
Paul Mundtcad82442006-01-16 22:14:19 -08006 bool
Yoshinori Sato9d4436a2006-11-05 15:40:13 +09007
8config CPU_SH2A
9 bool
10 select CPU_SH2
Paul Mundtcad82442006-01-16 22:14:19 -080011
12config CPU_SH3
13 bool
14 select CPU_HAS_INTEVT
15 select CPU_HAS_SR_RB
16
17config CPU_SH4
18 bool
19 select CPU_HAS_INTEVT
20 select CPU_HAS_SR_RB
Paul Mundt26b7a782006-12-28 10:31:48 +090021 select CPU_HAS_PTEA if (!CPU_SUBTYPE_ST40 && !CPU_SH4A) || CPU_SHX2
Paul Mundtcad82442006-01-16 22:14:19 -080022
23config CPU_SH4A
24 bool
25 select CPU_SH4
Paul Mundtcad82442006-01-16 22:14:19 -080026
Paul Mundte5723e02006-09-27 17:38:11 +090027config CPU_SH4AL_DSP
28 bool
29 select CPU_SH4A
Paul Mundtac79fd52007-07-25 16:26:10 +090030 select CPU_HAS_DSP
Paul Mundte5723e02006-09-27 17:38:11 +090031
Paul Mundtcad82442006-01-16 22:14:19 -080032config CPU_SUBTYPE_ST40
33 bool
34 select CPU_SH4
35 select CPU_HAS_INTC2_IRQ
36
Paul Mundt41504c32006-12-11 20:28:03 +090037config CPU_SHX2
38 bool
39
Paul Mundt2b1bd1a2007-06-20 18:27:10 +090040config CPU_SHX3
41 bool
42
Paul Mundtf3d22292007-05-14 17:29:12 +090043choice
44 prompt "Processor sub-type selection"
45
Paul Mundtcad82442006-01-16 22:14:19 -080046#
47# Processor subtypes
48#
49
Paul Mundtf3d22292007-05-14 17:29:12 +090050# SH-2 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -080051
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090052config CPU_SUBTYPE_SH7619
53 bool "Support SH7619 processor"
54 select CPU_SH2
Paul Mundt357d5942007-06-11 15:32:07 +090055 select CPU_HAS_IPR_IRQ
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090056
Paul Mundtf3d22292007-05-14 17:29:12 +090057# SH-2A Processor Support
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090058
59config CPU_SUBTYPE_SH7206
60 bool "Support SH7206 processor"
61 select CPU_SH2A
Paul Mundtfa1ec922007-06-01 17:23:14 +090062 select CPU_HAS_IPR_IRQ
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090063
Paul Mundtf3d22292007-05-14 17:29:12 +090064# SH-3 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -080065
Paul Mundtcad82442006-01-16 22:14:19 -080066config CPU_SUBTYPE_SH7705
67 bool "Support SH7705 processor"
68 select CPU_SH3
Magnus Damm70e8be02007-07-25 10:50:42 +090069 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -080070
Paul Mundte5723e02006-09-27 17:38:11 +090071config CPU_SUBTYPE_SH7706
72 bool "Support SH7706 processor"
73 select CPU_SH3
Takashi YOSHIIf725b5e2006-12-25 18:35:24 +090074 select CPU_HAS_IPR_IRQ
Paul Mundte5723e02006-09-27 17:38:11 +090075 help
76 Select SH7706 if you have a 133 Mhz SH-3 HD6417706 CPU.
77
Paul Mundtcad82442006-01-16 22:14:19 -080078config CPU_SUBTYPE_SH7707
79 bool "Support SH7707 processor"
80 select CPU_SH3
Paul Mundtcad82442006-01-16 22:14:19 -080081 help
82 Select SH7707 if you have a 60 Mhz SH-3 HD6417707 CPU.
83
84config CPU_SUBTYPE_SH7708
85 bool "Support SH7708 processor"
86 select CPU_SH3
87 help
88 Select SH7708 if you have a 60 Mhz SH-3 HD6417708S or
89 if you have a 100 Mhz SH-3 HD6417708R CPU.
90
91config CPU_SUBTYPE_SH7709
92 bool "Support SH7709 processor"
93 select CPU_SH3
Takashi YOSHIIf725b5e2006-12-25 18:35:24 +090094 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -080095 help
96 Select SH7709 if you have a 80 Mhz SH-3 HD6417709 CPU.
97
Paul Mundte5723e02006-09-27 17:38:11 +090098config CPU_SUBTYPE_SH7710
99 bool "Support SH7710 processor"
100 select CPU_SH3
Magnus Damm28b146c2007-07-25 17:47:07 +0900101 select CPU_HAS_INTC_IRQ
Paul Mundtac79fd52007-07-25 16:26:10 +0900102 select CPU_HAS_DSP
Paul Mundte5723e02006-09-27 17:38:11 +0900103 help
104 Select SH7710 if you have a SH3-DSP SH7710 CPU.
105
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900106config CPU_SUBTYPE_SH7712
107 bool "Support SH7712 processor"
108 select CPU_SH3
Magnus Damm28b146c2007-07-25 17:47:07 +0900109 select CPU_HAS_INTC_IRQ
Paul Mundtac79fd52007-07-25 16:26:10 +0900110 select CPU_HAS_DSP
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900111 help
112 Select SH7712 if you have a SH3-DSP SH7712 CPU.
113
Paul Mundtf3d22292007-05-14 17:29:12 +0900114# SH-4 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800115
116config CPU_SUBTYPE_SH7750
117 bool "Support SH7750 processor"
118 select CPU_SH4
Magnus Damm56386f62007-07-20 18:44:49 +0900119 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800120 help
121 Select SH7750 if you have a 200 Mhz SH-4 HD6417750 CPU.
122
123config CPU_SUBTYPE_SH7091
124 bool "Support SH7091 processor"
125 select CPU_SH4
Magnus Damm56386f62007-07-20 18:44:49 +0900126 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800127 help
128 Select SH7091 if you have an SH-4 based Sega device (such as
129 the Dreamcast, Naomi, and Naomi 2).
130
131config CPU_SUBTYPE_SH7750R
132 bool "Support SH7750R processor"
133 select CPU_SH4
Magnus Damm56386f62007-07-20 18:44:49 +0900134 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800135
136config CPU_SUBTYPE_SH7750S
137 bool "Support SH7750S processor"
138 select CPU_SH4
Magnus Damm56386f62007-07-20 18:44:49 +0900139 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800140
141config CPU_SUBTYPE_SH7751
142 bool "Support SH7751 processor"
143 select CPU_SH4
Magnus Damm56386f62007-07-20 18:44:49 +0900144 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800145 help
146 Select SH7751 if you have a 166 Mhz SH-4 HD6417751 CPU,
147 or if you have a HD6417751R CPU.
148
149config CPU_SUBTYPE_SH7751R
150 bool "Support SH7751R processor"
151 select CPU_SH4
Magnus Damm56386f62007-07-20 18:44:49 +0900152 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800153
154config CPU_SUBTYPE_SH7760
155 bool "Support SH7760 processor"
156 select CPU_SH4
157 select CPU_HAS_INTC2_IRQ
Manuel Lauss6dcda6f2007-01-25 15:21:03 +0900158 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800159
160config CPU_SUBTYPE_SH4_202
161 bool "Support SH4-202 processor"
162 select CPU_SH4
163
Paul Mundtf3d22292007-05-14 17:29:12 +0900164# ST40 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800165
166config CPU_SUBTYPE_ST40STB1
167 bool "Support ST40STB1/ST40RA processors"
168 select CPU_SUBTYPE_ST40
169 help
170 Select ST40STB1 if you have a ST40RA CPU.
171 This was previously called the ST40STB1, hence the option name.
172
173config CPU_SUBTYPE_ST40GX1
174 bool "Support ST40GX1 processor"
175 select CPU_SUBTYPE_ST40
176 help
177 Select ST40GX1 if you have a ST40GX1 CPU.
178
Paul Mundtf3d22292007-05-14 17:29:12 +0900179# SH-4A Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800180
Paul Mundtcad82442006-01-16 22:14:19 -0800181config CPU_SUBTYPE_SH7770
182 bool "Support SH7770 processor"
183 select CPU_SH4A
184
185config CPU_SUBTYPE_SH7780
186 bool "Support SH7780 processor"
187 select CPU_SH4A
Magnus Damm39c7aa92007-07-20 12:10:29 +0900188 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800189
Paul Mundtb552c7e2006-11-20 14:14:29 +0900190config CPU_SUBTYPE_SH7785
191 bool "Support SH7785 processor"
192 select CPU_SH4A
Paul Mundt41504c32006-12-11 20:28:03 +0900193 select CPU_SHX2
Paul Mundtb552c7e2006-11-20 14:14:29 +0900194 select CPU_HAS_INTC2_IRQ
195
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900196config CPU_SUBTYPE_SHX3
197 bool "Support SH-X3 processor"
198 select CPU_SH4A
199 select CPU_SHX3
200 select CPU_HAS_INTC2_IRQ
201
Paul Mundtf3d22292007-05-14 17:29:12 +0900202# SH4AL-DSP Processor Support
Paul Mundte5723e02006-09-27 17:38:11 +0900203
Paul Mundte5723e02006-09-27 17:38:11 +0900204config CPU_SUBTYPE_SH7343
205 bool "Support SH7343 processor"
206 select CPU_SH4AL_DSP
207
Paul Mundt41504c32006-12-11 20:28:03 +0900208config CPU_SUBTYPE_SH7722
209 bool "Support SH7722 processor"
210 select CPU_SH4AL_DSP
211 select CPU_SHX2
Magnus Damm1b064282007-07-18 17:51:24 +0900212 select CPU_HAS_INTC_IRQ
Paul Mundt520588f2007-06-06 17:58:56 +0900213 select ARCH_SPARSEMEM_ENABLE
Paul Mundt357d5942007-06-11 15:32:07 +0900214 select SYS_SUPPORTS_NUMA
Paul Mundt41504c32006-12-11 20:28:03 +0900215
Paul Mundtf3d22292007-05-14 17:29:12 +0900216endchoice
Paul Mundtcad82442006-01-16 22:14:19 -0800217
218menu "Memory management options"
219
Paul Mundt5f8c9902007-05-08 11:55:21 +0900220config QUICKLIST
221 def_bool y
222
Paul Mundtcad82442006-01-16 22:14:19 -0800223config MMU
224 bool "Support for memory management hardware"
225 depends on !CPU_SH2
226 default y
227 help
228 Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
229 boot on these systems, this option must not be set.
230
231 On other systems (such as the SH-3 and 4) where an MMU exists,
232 turning this off will boot the kernel on these machines with the
233 MMU implicitly switched off.
234
Paul Mundte7f93a32006-09-27 17:19:13 +0900235config PAGE_OFFSET
236 hex
237 default "0x80000000" if MMU
238 default "0x00000000"
239
240config MEMORY_START
241 hex "Physical memory start address"
242 default "0x08000000"
243 ---help---
244 Computers built with Hitachi SuperH processors always
245 map the ROM starting at address zero. But the processor
246 does not specify the range that RAM takes.
247
248 The physical memory (RAM) start address will be automatically
249 set to 08000000. Other platforms, such as the Solution Engine
250 boards typically map RAM at 0C000000.
251
252 Tweak this only when porting to a new machine which does not
253 already have a defconfig. Changing it from the known correct
254 value on any of the known systems will only lead to disaster.
255
256config MEMORY_SIZE
257 hex "Physical memory size"
258 default "0x00400000"
259 help
260 This sets the default memory size assumed by your SH kernel. It can
261 be overridden as normal by the 'mem=' argument on the kernel command
262 line. If unsure, consult your board specifications or just leave it
263 as 0x00400000 which was the default value before this became
264 configurable.
265
Paul Mundtcad82442006-01-16 22:14:19 -0800266config 32BIT
267 bool "Support 32-bit physical addressing through PMB"
Paul Mundt50f63f22007-06-15 18:30:42 +0900268 depends on MMU && (CPU_SUBTYPE_SH7780 || CPU_SUBTYPE_SH7785)
Paul Mundtcad82442006-01-16 22:14:19 -0800269 default y
270 help
271 If you say Y here, physical addressing will be extended to
272 32-bits through the SH-4A PMB. If this is not set, legacy
273 29-bit physical addressing will be used.
274
Paul Mundt21440cf2006-11-20 14:30:26 +0900275config X2TLB
276 bool "Enable extended TLB mode"
Paul Mundt41504c32006-12-11 20:28:03 +0900277 depends on CPU_SHX2 && MMU && EXPERIMENTAL
Paul Mundt21440cf2006-11-20 14:30:26 +0900278 help
279 Selecting this option will enable the extended mode of the SH-X2
280 TLB. For legacy SH-X behaviour and interoperability, say N. For
281 all of the fun new features and a willingless to submit bug reports,
282 say Y.
283
Paul Mundt19f9a342006-09-27 18:33:49 +0900284config VSYSCALL
285 bool "Support vsyscall page"
286 depends on MMU
287 default y
288 help
289 This will enable support for the kernel mapping a vDSO page
290 in process space, and subsequently handing down the entry point
291 to the libc through the ELF auxiliary vector.
292
293 From the kernel side this is used for the signal trampoline.
294 For systems with an MMU that can afford to give up a page,
295 (the default value) say Y.
296
Paul Mundtb241cb02007-06-06 17:52:19 +0900297config NUMA
298 bool "Non Uniform Memory Access (NUMA) Support"
Paul Mundt357d5942007-06-11 15:32:07 +0900299 depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL
Paul Mundtb241cb02007-06-06 17:52:19 +0900300 default n
301 help
302 Some SH systems have many various memories scattered around
303 the address space, each with varying latencies. This enables
304 support for these blocks by binding them to nodes and allowing
305 memory policies to be used for prioritizing and controlling
306 allocation behaviour.
307
Paul Mundt01066622007-03-28 16:38:13 +0900308config NODES_SHIFT
309 int
310 default "1"
311 depends on NEED_MULTIPLE_NODES
312
313config ARCH_FLATMEM_ENABLE
314 def_bool y
Paul Mundt357d5942007-06-11 15:32:07 +0900315 depends on !NUMA
Paul Mundt01066622007-03-28 16:38:13 +0900316
Paul Mundtdfbb9042007-05-23 17:48:36 +0900317config ARCH_SPARSEMEM_ENABLE
318 def_bool y
319 select SPARSEMEM_STATIC
320
321config ARCH_SPARSEMEM_DEFAULT
322 def_bool y
323
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900324config MAX_ACTIVE_REGIONS
325 int
Paul Mundt520588f2007-06-06 17:58:56 +0900326 default "2" if (CPU_SUBTYPE_SH7722 && SPARSEMEM)
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900327 default "1"
328
Paul Mundt01066622007-03-28 16:38:13 +0900329config ARCH_POPULATES_NODE_MAP
330 def_bool y
331
Paul Mundtdfbb9042007-05-23 17:48:36 +0900332config ARCH_SELECT_MEMORY_MODEL
333 def_bool y
334
Paul Mundt33d63bd2007-06-07 11:32:52 +0900335config ARCH_ENABLE_MEMORY_HOTPLUG
336 def_bool y
337 depends on SPARSEMEM
338
339config ARCH_MEMORY_PROBE
340 def_bool y
341 depends on MEMORY_HOTPLUG
342
Paul Mundtcad82442006-01-16 22:14:19 -0800343choice
Paul Mundt21440cf2006-11-20 14:30:26 +0900344 prompt "Kernel page size"
345 default PAGE_SIZE_4KB
346
347config PAGE_SIZE_4KB
348 bool "4kB"
349 help
350 This is the default page size used by all SuperH CPUs.
351
352config PAGE_SIZE_8KB
353 bool "8kB"
354 depends on EXPERIMENTAL && X2TLB
355 help
356 This enables 8kB pages as supported by SH-X2 and later MMUs.
357
358config PAGE_SIZE_64KB
359 bool "64kB"
360 depends on EXPERIMENTAL && CPU_SH4
361 help
362 This enables support for 64kB pages, possible on all SH-4
363 CPUs and later. Highly experimental, not recommended.
364
365endchoice
366
367choice
Paul Mundtcad82442006-01-16 22:14:19 -0800368 prompt "HugeTLB page size"
369 depends on HUGETLB_PAGE && CPU_SH4 && MMU
370 default HUGETLB_PAGE_SIZE_64K
371
372config HUGETLB_PAGE_SIZE_64K
Paul Mundt21440cf2006-11-20 14:30:26 +0900373 bool "64kB"
374
375config HUGETLB_PAGE_SIZE_256K
376 bool "256kB"
377 depends on X2TLB
Paul Mundtcad82442006-01-16 22:14:19 -0800378
379config HUGETLB_PAGE_SIZE_1MB
380 bool "1MB"
381
Paul Mundt21440cf2006-11-20 14:30:26 +0900382config HUGETLB_PAGE_SIZE_4MB
383 bool "4MB"
384 depends on X2TLB
385
386config HUGETLB_PAGE_SIZE_64MB
387 bool "64MB"
388 depends on X2TLB
389
Paul Mundtcad82442006-01-16 22:14:19 -0800390endchoice
391
392source "mm/Kconfig"
393
394endmenu
395
396menu "Cache configuration"
397
398config SH7705_CACHE_32KB
399 bool "Enable 32KB cache size for SH7705"
400 depends on CPU_SUBTYPE_SH7705
401 default y
402
403config SH_DIRECT_MAPPED
404 bool "Use direct-mapped caching"
405 default n
406 help
407 Selecting this option will configure the caches to be direct-mapped,
408 even if the cache supports a 2 or 4-way mode. This is useful primarily
409 for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R,
410 SH4-202, SH4-501, etc.)
411
412 Turn this option off for platforms that do not have a direct-mapped
413 cache, and you have no need to run the caches in such a configuration.
414
415config SH_WRITETHROUGH
416 bool "Use write-through caching"
Paul Mundtcad82442006-01-16 22:14:19 -0800417 help
418 Selecting this option will configure the caches in write-through
419 mode, as opposed to the default write-back configuration.
420
421 Since there's sill some aliasing issues on SH-4, this option will
422 unfortunately still require the majority of flushing functions to
423 be implemented to deal with aliasing.
424
425 If unsure, say N.
426
Paul Mundtcad82442006-01-16 22:14:19 -0800427endmenu