blob: 23deb3566020f30280fd96fe302241c866d251d2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ATI Frame Buffer Device Driver Core
3 *
4 * Copyright (C) 2004 Alex Kern <alex.kern@gmx.de>
5 * Copyright (C) 1997-2001 Geert Uytterhoeven
6 * Copyright (C) 1998 Bernd Harries
7 * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
8 *
9 * This driver supports the following ATI graphics chips:
10 * - ATI Mach64
11 *
12 * To do: add support for
13 * - ATI Rage128 (from aty128fb.c)
14 * - ATI Radeon (from radeonfb.c)
15 *
16 * This driver is partly based on the PowerMac console driver:
17 *
18 * Copyright (C) 1996 Paul Mackerras
19 *
20 * and on the PowerMac ATI/mach64 display driver:
21 *
22 * Copyright (C) 1997 Michael AK Tesch
23 *
24 * with work by Jon Howell
25 * Harry AC Eaton
26 * Anthony Tong <atong@uiuc.edu>
27 *
28 * Generic LCD support written by Daniel Mantione, ported from 2.4.20 by Alex Kern
29 * Many Thanks to Ville Syrjälä for patches and fixing nasting 16 bit color bug.
30 *
31 * This file is subject to the terms and conditions of the GNU General Public
32 * License. See the file COPYING in the main directory of this archive for
33 * more details.
34 *
35 * Many thanks to Nitya from ATI devrel for support and patience !
36 */
37
38/******************************************************************************
39
40 TODO:
41
42 - cursor support on all cards and all ramdacs.
43 - cursor parameters controlable via ioctl()s.
44 - guess PLL and MCLK based on the original PLL register values initialized
45 by Open Firmware (if they are initialized). BIOS is done
46
47 (Anyone with Mac to help with this?)
48
49******************************************************************************/
50
51
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#include <linux/module.h>
53#include <linux/moduleparam.h>
54#include <linux/kernel.h>
55#include <linux/errno.h>
56#include <linux/string.h>
57#include <linux/mm.h>
58#include <linux/slab.h>
59#include <linux/vmalloc.h>
60#include <linux/delay.h>
61#include <linux/console.h>
62#include <linux/fb.h>
63#include <linux/init.h>
64#include <linux/pci.h>
65#include <linux/interrupt.h>
66#include <linux/spinlock.h>
67#include <linux/wait.h>
Michael Hanselmann5474c122006-06-25 05:47:08 -070068#include <linux/backlight.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70#include <asm/io.h>
71#include <asm/uaccess.h>
72
73#include <video/mach64.h>
74#include "atyfb.h"
75#include "ati_ids.h"
76
77#ifdef __powerpc__
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +110078#include <asm/machdep.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070079#include <asm/prom.h>
80#include "../macmodes.h"
81#endif
82#ifdef __sparc__
83#include <asm/pbm.h>
84#include <asm/fbio.h>
85#endif
86
87#ifdef CONFIG_ADB_PMU
88#include <linux/adb.h>
89#include <linux/pmu.h>
90#endif
91#ifdef CONFIG_BOOTX_TEXT
92#include <asm/btext.h>
93#endif
94#ifdef CONFIG_PMAC_BACKLIGHT
95#include <asm/backlight.h>
96#endif
97#ifdef CONFIG_MTRR
98#include <asm/mtrr.h>
99#endif
100
101/*
102 * Debug flags.
103 */
104#undef DEBUG
105/*#define DEBUG*/
106
107/* Make sure n * PAGE_SIZE is protected at end of Aperture for GUI-regs */
108/* - must be large enough to catch all GUI-Regs */
109/* - must be aligned to a PAGE boundary */
110#define GUI_RESERVE (1 * PAGE_SIZE)
111
112/* FIXME: remove the FAIL definition */
Ville Syrjälä866d84c2006-01-09 20:53:22 -0800113#define FAIL(msg) do { \
114 if (!(var->activate & FB_ACTIVATE_TEST)) \
115 printk(KERN_CRIT "atyfb: " msg "\n"); \
116 return -EINVAL; \
117} while (0)
118#define FAIL_MAX(msg, x, _max_) do { \
119 if (x > _max_) { \
120 if (!(var->activate & FB_ACTIVATE_TEST)) \
121 printk(KERN_CRIT "atyfb: " msg " %x(%x)\n", x, _max_); \
122 return -EINVAL; \
123 } \
124} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125#ifdef DEBUG
126#define DPRINTK(fmt, args...) printk(KERN_DEBUG "atyfb: " fmt, ## args)
127#else
128#define DPRINTK(fmt, args...)
129#endif
130
131#define PRINTKI(fmt, args...) printk(KERN_INFO "atyfb: " fmt, ## args)
132#define PRINTKE(fmt, args...) printk(KERN_ERR "atyfb: " fmt, ## args)
133
134#if defined(CONFIG_PM) || defined(CONFIG_PMAC_BACKLIGHT) || defined (CONFIG_FB_ATY_GENERIC_LCD)
135static const u32 lt_lcd_regs[] = {
136 CONFIG_PANEL_LG,
137 LCD_GEN_CNTL_LG,
138 DSTN_CONTROL_LG,
139 HFB_PITCH_ADDR_LG,
140 HORZ_STRETCHING_LG,
141 VERT_STRETCHING_LG,
142 0, /* EXT_VERT_STRETCH */
143 LT_GIO_LG,
144 POWER_MANAGEMENT_LG
145};
146
147void aty_st_lcd(int index, u32 val, const struct atyfb_par *par)
148{
149 if (M64_HAS(LT_LCD_REGS)) {
150 aty_st_le32(lt_lcd_regs[index], val, par);
151 } else {
152 unsigned long temp;
153
154 /* write addr byte */
155 temp = aty_ld_le32(LCD_INDEX, par);
156 aty_st_le32(LCD_INDEX, (temp & ~LCD_INDEX_MASK) | index, par);
157 /* write the register value */
158 aty_st_le32(LCD_DATA, val, par);
159 }
160}
161
162u32 aty_ld_lcd(int index, const struct atyfb_par *par)
163{
164 if (M64_HAS(LT_LCD_REGS)) {
165 return aty_ld_le32(lt_lcd_regs[index], par);
166 } else {
167 unsigned long temp;
168
169 /* write addr byte */
170 temp = aty_ld_le32(LCD_INDEX, par);
171 aty_st_le32(LCD_INDEX, (temp & ~LCD_INDEX_MASK) | index, par);
172 /* read the register value */
173 return aty_ld_le32(LCD_DATA, par);
174 }
175}
176#endif /* defined(CONFIG_PM) || defined(CONFIG_PMAC_BACKLIGHT) || defined (CONFIG_FB_ATY_GENERIC_LCD) */
177
178#ifdef CONFIG_FB_ATY_GENERIC_LCD
179/*
180 * ATIReduceRatio --
181 *
182 * Reduce a fraction by factoring out the largest common divider of the
183 * fraction's numerator and denominator.
184 */
185static void ATIReduceRatio(int *Numerator, int *Denominator)
186{
187 int Multiplier, Divider, Remainder;
188
189 Multiplier = *Numerator;
190 Divider = *Denominator;
191
192 while ((Remainder = Multiplier % Divider))
193 {
194 Multiplier = Divider;
195 Divider = Remainder;
196 }
197
198 *Numerator /= Divider;
199 *Denominator /= Divider;
200}
201#endif
202 /*
203 * The Hardware parameters for each card
204 */
205
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206struct pci_mmap_map {
207 unsigned long voff;
208 unsigned long poff;
209 unsigned long size;
210 unsigned long prot_flag;
211 unsigned long prot_mask;
212};
213
214static struct fb_fix_screeninfo atyfb_fix __devinitdata = {
215 .id = "ATY Mach64",
216 .type = FB_TYPE_PACKED_PIXELS,
217 .visual = FB_VISUAL_PSEUDOCOLOR,
218 .xpanstep = 8,
219 .ypanstep = 1,
220};
221
222 /*
223 * Frame buffer device API
224 */
225
226static int atyfb_open(struct fb_info *info, int user);
227static int atyfb_release(struct fb_info *info, int user);
228static int atyfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info);
229static int atyfb_set_par(struct fb_info *info);
230static int atyfb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
231 u_int transp, struct fb_info *info);
232static int atyfb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info);
233static int atyfb_blank(int blank, struct fb_info *info);
Christoph Hellwig67a66802006-01-14 13:21:25 -0800234static int atyfb_ioctl(struct fb_info *info, u_int cmd, u_long arg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235#ifdef __sparc__
Christoph Hellwig216d5262006-01-14 13:21:25 -0800236static int atyfb_mmap(struct fb_info *info, struct vm_area_struct *vma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237#endif
238static int atyfb_sync(struct fb_info *info);
239
240 /*
241 * Internal routines
242 */
243
Ville Syrjala044aaa32006-12-08 02:40:41 -0800244static int aty_init(struct fb_info *info);
Ville Syrjalaefc08a72006-12-08 02:40:45 -0800245static void aty_resume_chip(struct fb_info *info);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246#ifdef CONFIG_ATARI
247static int store_video_par(char *videopar, unsigned char m64_num);
248#endif
249
250static struct crtc saved_crtc;
251static union aty_pll saved_pll;
252static void aty_get_crtc(const struct atyfb_par *par, struct crtc *crtc);
253
254static void aty_set_crtc(const struct atyfb_par *par, const struct crtc *crtc);
255static int aty_var_to_crtc(const struct fb_info *info, const struct fb_var_screeninfo *var, struct crtc *crtc);
256static int aty_crtc_to_var(const struct crtc *crtc, struct fb_var_screeninfo *var);
257static void set_off_pitch(struct atyfb_par *par, const struct fb_info *info);
258#ifdef CONFIG_PPC
259static int read_aty_sense(const struct atyfb_par *par);
260#endif
261
262
263 /*
264 * Interface used by the world
265 */
266
267static struct fb_var_screeninfo default_var = {
268 /* 640x480, 60 Hz, Non-Interlaced (25.175 MHz dotclock) */
269 640, 480, 640, 480, 0, 0, 8, 0,
270 {0, 8, 0}, {0, 8, 0}, {0, 8, 0}, {0, 0, 0},
271 0, 0, -1, -1, 0, 39722, 48, 16, 33, 10, 96, 2,
272 0, FB_VMODE_NONINTERLACED
273};
274
275static struct fb_videomode defmode = {
276 /* 640x480 @ 60 Hz, 31.5 kHz hsync */
277 NULL, 60, 640, 480, 39721, 40, 24, 32, 11, 96, 2,
278 0, FB_VMODE_NONINTERLACED
279};
280
281static struct fb_ops atyfb_ops = {
282 .owner = THIS_MODULE,
283 .fb_open = atyfb_open,
284 .fb_release = atyfb_release,
285 .fb_check_var = atyfb_check_var,
286 .fb_set_par = atyfb_set_par,
287 .fb_setcolreg = atyfb_setcolreg,
288 .fb_pan_display = atyfb_pan_display,
289 .fb_blank = atyfb_blank,
290 .fb_ioctl = atyfb_ioctl,
291 .fb_fillrect = atyfb_fillrect,
292 .fb_copyarea = atyfb_copyarea,
293 .fb_imageblit = atyfb_imageblit,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294#ifdef __sparc__
295 .fb_mmap = atyfb_mmap,
296#endif
297 .fb_sync = atyfb_sync,
298};
299
300static int noaccel;
301#ifdef CONFIG_MTRR
302static int nomtrr;
303#endif
304static int vram;
305static int pll;
306static int mclk;
307static int xclk;
Antonino A. Daplas1a8c9792006-06-26 00:26:58 -0700308static int comp_sync __devinitdata = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309static char *mode;
310
311#ifdef CONFIG_PPC
Antonino A. Daplas1a8c9792006-06-26 00:26:58 -0700312static int default_vmode __devinitdata = VMODE_CHOOSE;
313static int default_cmode __devinitdata = CMODE_CHOOSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
315module_param_named(vmode, default_vmode, int, 0);
316MODULE_PARM_DESC(vmode, "int: video mode for mac");
317module_param_named(cmode, default_cmode, int, 0);
318MODULE_PARM_DESC(cmode, "int: color mode for mac");
319#endif
320
321#ifdef CONFIG_ATARI
Antonino A. Daplas1a8c9792006-06-26 00:26:58 -0700322static unsigned int mach64_count __devinitdata = 0;
323static unsigned long phys_vmembase[FB_MAX] __devinitdata = { 0, };
324static unsigned long phys_size[FB_MAX] __devinitdata = { 0, };
325static unsigned long phys_guiregbase[FB_MAX] __devinitdata = { 0, };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326#endif
327
328/* top -> down is an evolution of mach64 chipset, any corrections? */
329#define ATI_CHIP_88800GX (M64F_GX)
330#define ATI_CHIP_88800CX (M64F_GX)
331
332#define ATI_CHIP_264CT (M64F_CT | M64F_INTEGRATED | M64F_CT_BUS | M64F_MAGIC_FIFO)
333#define ATI_CHIP_264ET (M64F_CT | M64F_INTEGRATED | M64F_CT_BUS | M64F_MAGIC_FIFO)
334
335#define ATI_CHIP_264VT (M64F_VT | M64F_INTEGRATED | M64F_VT_BUS | M64F_MAGIC_FIFO)
336#define ATI_CHIP_264GT (M64F_GT | M64F_INTEGRATED | M64F_MAGIC_FIFO | M64F_EXTRA_BRIGHT)
337
338#define ATI_CHIP_264VTB (M64F_VT | M64F_INTEGRATED | M64F_VT_BUS | M64F_GTB_DSP)
339#define ATI_CHIP_264VT3 (M64F_VT | M64F_INTEGRATED | M64F_VT_BUS | M64F_GTB_DSP | M64F_SDRAM_MAGIC_PLL)
340#define ATI_CHIP_264VT4 (M64F_VT | M64F_INTEGRATED | M64F_GTB_DSP)
341
Ville Syrjäläa14b2282006-01-09 20:53:32 -0800342/* FIXME what is this chip? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343#define ATI_CHIP_264LT (M64F_GT | M64F_INTEGRATED | M64F_GTB_DSP)
344
345/* make sets shorter */
346#define ATI_MODERN_SET (M64F_GT | M64F_INTEGRATED | M64F_GTB_DSP | M64F_EXTRA_BRIGHT)
347
348#define ATI_CHIP_264GTB (ATI_MODERN_SET | M64F_SDRAM_MAGIC_PLL)
349/*#define ATI_CHIP_264GTDVD ?*/
350#define ATI_CHIP_264LTG (ATI_MODERN_SET | M64F_SDRAM_MAGIC_PLL)
351
352#define ATI_CHIP_264GT2C (ATI_MODERN_SET | M64F_SDRAM_MAGIC_PLL | M64F_HW_TRIPLE)
353#define ATI_CHIP_264GTPRO (ATI_MODERN_SET | M64F_SDRAM_MAGIC_PLL | M64F_HW_TRIPLE | M64F_FIFO_32 | M64F_RESET_3D)
354#define ATI_CHIP_264LTPRO (ATI_MODERN_SET | M64F_HW_TRIPLE | M64F_FIFO_32 | M64F_RESET_3D)
355
356#define ATI_CHIP_264XL (ATI_MODERN_SET | M64F_HW_TRIPLE | M64F_FIFO_32 | M64F_RESET_3D | M64F_XL_DLL | M64F_MFB_FORCE_4)
357#define ATI_CHIP_MOBILITY (ATI_MODERN_SET | M64F_HW_TRIPLE | M64F_FIFO_32 | M64F_RESET_3D | M64F_XL_DLL | M64F_MFB_FORCE_4 | M64F_MOBIL_BUS)
358
359static struct {
360 u16 pci_id;
361 const char *name;
Ville Syrjälä25163c52006-01-09 20:53:27 -0800362 int pll, mclk, xclk, ecp_max;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 u32 features;
364} aty_chips[] __devinitdata = {
365#ifdef CONFIG_FB_ATY_GX
366 /* Mach64 GX */
Ville Syrjälä25163c52006-01-09 20:53:27 -0800367 { PCI_CHIP_MACH64GX, "ATI888GX00 (Mach64 GX)", 135, 50, 50, 0, ATI_CHIP_88800GX },
368 { PCI_CHIP_MACH64CX, "ATI888CX00 (Mach64 CX)", 135, 50, 50, 0, ATI_CHIP_88800CX },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369#endif /* CONFIG_FB_ATY_GX */
370
371#ifdef CONFIG_FB_ATY_CT
Ville Syrjälä25163c52006-01-09 20:53:27 -0800372 { PCI_CHIP_MACH64CT, "ATI264CT (Mach64 CT)", 135, 60, 60, 0, ATI_CHIP_264CT },
373 { PCI_CHIP_MACH64ET, "ATI264ET (Mach64 ET)", 135, 60, 60, 0, ATI_CHIP_264ET },
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800374
Ville Syrjäläa14b2282006-01-09 20:53:32 -0800375 /* FIXME what is this chip? */
376 { PCI_CHIP_MACH64LT, "ATI264LT (Mach64 LT)", 135, 63, 63, 0, ATI_CHIP_264LT },
377
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800378 { PCI_CHIP_MACH64VT, "ATI264VT (Mach64 VT)", 170, 67, 67, 80, ATI_CHIP_264VT },
Ville Syrjälä25163c52006-01-09 20:53:27 -0800379 { PCI_CHIP_MACH64GT, "3D RAGE (Mach64 GT)", 135, 63, 63, 80, ATI_CHIP_264GT },
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800380
381 { PCI_CHIP_MACH64VU, "ATI264VT3 (Mach64 VU)", 200, 67, 67, 80, ATI_CHIP_264VT3 },
382 { PCI_CHIP_MACH64GU, "3D RAGE II+ (Mach64 GU)", 200, 67, 67, 100, ATI_CHIP_264GTB },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
Ville Syrjäläa14b2282006-01-09 20:53:32 -0800384 { PCI_CHIP_MACH64LG, "3D RAGE LT (Mach64 LG)", 230, 63, 63, 100, ATI_CHIP_264LTG | M64F_LT_LCD_REGS | M64F_G3_PB_1024x768 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Ville Syrjälä25163c52006-01-09 20:53:27 -0800386 { PCI_CHIP_MACH64VV, "ATI264VT4 (Mach64 VV)", 230, 83, 83, 100, ATI_CHIP_264VT4 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387
Ville Syrjälä25163c52006-01-09 20:53:27 -0800388 { PCI_CHIP_MACH64GV, "3D RAGE IIC (Mach64 GV, PCI)", 230, 83, 83, 100, ATI_CHIP_264GT2C },
389 { PCI_CHIP_MACH64GW, "3D RAGE IIC (Mach64 GW, AGP)", 230, 83, 83, 100, ATI_CHIP_264GT2C },
390 { PCI_CHIP_MACH64GY, "3D RAGE IIC (Mach64 GY, PCI)", 230, 83, 83, 100, ATI_CHIP_264GT2C },
391 { PCI_CHIP_MACH64GZ, "3D RAGE IIC (Mach64 GZ, AGP)", 230, 83, 83, 100, ATI_CHIP_264GT2C },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Ville Syrjälä25163c52006-01-09 20:53:27 -0800393 { PCI_CHIP_MACH64GB, "3D RAGE PRO (Mach64 GB, BGA, AGP)", 230, 100, 100, 125, ATI_CHIP_264GTPRO },
394 { PCI_CHIP_MACH64GD, "3D RAGE PRO (Mach64 GD, BGA, AGP 1x)", 230, 100, 100, 125, ATI_CHIP_264GTPRO },
395 { PCI_CHIP_MACH64GI, "3D RAGE PRO (Mach64 GI, BGA, PCI)", 230, 100, 100, 125, ATI_CHIP_264GTPRO | M64F_MAGIC_VRAM_SIZE },
396 { PCI_CHIP_MACH64GP, "3D RAGE PRO (Mach64 GP, PQFP, PCI)", 230, 100, 100, 125, ATI_CHIP_264GTPRO },
397 { PCI_CHIP_MACH64GQ, "3D RAGE PRO (Mach64 GQ, PQFP, PCI, limited 3D)", 230, 100, 100, 125, ATI_CHIP_264GTPRO },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
Ville Syrjälä25163c52006-01-09 20:53:27 -0800399 { PCI_CHIP_MACH64LB, "3D RAGE LT PRO (Mach64 LB, AGP)", 236, 75, 100, 135, ATI_CHIP_264LTPRO },
400 { PCI_CHIP_MACH64LD, "3D RAGE LT PRO (Mach64 LD, AGP)", 230, 100, 100, 135, ATI_CHIP_264LTPRO },
401 { PCI_CHIP_MACH64LI, "3D RAGE LT PRO (Mach64 LI, PCI)", 230, 100, 100, 135, ATI_CHIP_264LTPRO | M64F_G3_PB_1_1 | M64F_G3_PB_1024x768 },
Olaf Hering3b46f032006-11-16 01:19:17 -0800402 { PCI_CHIP_MACH64LP, "3D RAGE LT PRO (Mach64 LP, PCI)", 230, 100, 100, 135, ATI_CHIP_264LTPRO | M64F_G3_PB_1024x768 },
Ville Syrjälä25163c52006-01-09 20:53:27 -0800403 { PCI_CHIP_MACH64LQ, "3D RAGE LT PRO (Mach64 LQ, PCI)", 230, 100, 100, 135, ATI_CHIP_264LTPRO },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
Ville Syrjälä69b569f2006-01-09 20:53:30 -0800405 { PCI_CHIP_MACH64GM, "3D RAGE XL (Mach64 GM, AGP 2x)", 230, 83, 63, 135, ATI_CHIP_264XL },
406 { PCI_CHIP_MACH64GN, "3D RAGE XC (Mach64 GN, AGP 2x)", 230, 83, 63, 135, ATI_CHIP_264XL },
407 { PCI_CHIP_MACH64GO, "3D RAGE XL (Mach64 GO, PCI-66)", 230, 83, 63, 135, ATI_CHIP_264XL },
408 { PCI_CHIP_MACH64GL, "3D RAGE XC (Mach64 GL, PCI-66)", 230, 83, 63, 135, ATI_CHIP_264XL },
409 { PCI_CHIP_MACH64GR, "3D RAGE XL (Mach64 GR, PCI-33)", 230, 83, 63, 135, ATI_CHIP_264XL | M64F_SDRAM_MAGIC_PLL },
410 { PCI_CHIP_MACH64GS, "3D RAGE XC (Mach64 GS, PCI-33)", 230, 83, 63, 135, ATI_CHIP_264XL },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
Ville Syrjälä25163c52006-01-09 20:53:27 -0800412 { PCI_CHIP_MACH64LM, "3D RAGE Mobility P/M (Mach64 LM, AGP 2x)", 230, 83, 125, 135, ATI_CHIP_MOBILITY },
413 { PCI_CHIP_MACH64LN, "3D RAGE Mobility L (Mach64 LN, AGP 2x)", 230, 83, 125, 135, ATI_CHIP_MOBILITY },
414 { PCI_CHIP_MACH64LR, "3D RAGE Mobility P/M (Mach64 LR, PCI)", 230, 83, 125, 135, ATI_CHIP_MOBILITY },
415 { PCI_CHIP_MACH64LS, "3D RAGE Mobility L (Mach64 LS, PCI)", 230, 83, 125, 135, ATI_CHIP_MOBILITY },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416#endif /* CONFIG_FB_ATY_CT */
417};
418
419/* can not fail */
420static int __devinit correct_chipset(struct atyfb_par *par)
421{
422 u8 rev;
423 u16 type;
424 u32 chip_id;
425 const char *name;
426 int i;
427
Tobias Klauserd1ae4182006-03-27 01:17:39 -0800428 for (i = ARRAY_SIZE(aty_chips) - 1; i >= 0; i--)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 if (par->pci_id == aty_chips[i].pci_id)
430 break;
431
432 name = aty_chips[i].name;
433 par->pll_limits.pll_max = aty_chips[i].pll;
434 par->pll_limits.mclk = aty_chips[i].mclk;
435 par->pll_limits.xclk = aty_chips[i].xclk;
Ville Syrjälä25163c52006-01-09 20:53:27 -0800436 par->pll_limits.ecp_max = aty_chips[i].ecp_max;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 par->features = aty_chips[i].features;
438
439 chip_id = aty_ld_le32(CONFIG_CHIP_ID, par);
440 type = chip_id & CFG_CHIP_TYPE;
441 rev = (chip_id & CFG_CHIP_REV) >> 24;
442
443 switch(par->pci_id) {
444#ifdef CONFIG_FB_ATY_GX
445 case PCI_CHIP_MACH64GX:
446 if(type != 0x00d7)
447 return -ENODEV;
448 break;
449 case PCI_CHIP_MACH64CX:
450 if(type != 0x0057)
451 return -ENODEV;
452 break;
453#endif
454#ifdef CONFIG_FB_ATY_CT
455 case PCI_CHIP_MACH64VT:
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800456 switch (rev & 0x07) {
457 case 0x00:
458 switch (rev & 0xc0) {
459 case 0x00:
460 name = "ATI264VT (A3) (Mach64 VT)";
461 par->pll_limits.pll_max = 170;
462 par->pll_limits.mclk = 67;
463 par->pll_limits.xclk = 67;
464 par->pll_limits.ecp_max = 80;
465 par->features = ATI_CHIP_264VT;
466 break;
467 case 0x40:
468 name = "ATI264VT2 (A4) (Mach64 VT)";
469 par->pll_limits.pll_max = 200;
470 par->pll_limits.mclk = 67;
471 par->pll_limits.xclk = 67;
472 par->pll_limits.ecp_max = 80;
473 par->features = ATI_CHIP_264VT | M64F_MAGIC_POSTDIV;
474 break;
475 }
476 break;
477 case 0x01:
478 name = "ATI264VT3 (B1) (Mach64 VT)";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 par->pll_limits.pll_max = 200;
480 par->pll_limits.mclk = 67;
481 par->pll_limits.xclk = 67;
Ville Syrjälä25163c52006-01-09 20:53:27 -0800482 par->pll_limits.ecp_max = 80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 par->features = ATI_CHIP_264VTB;
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800484 break;
485 case 0x02:
486 name = "ATI264VT3 (B2) (Mach64 VT)";
487 par->pll_limits.pll_max = 200;
488 par->pll_limits.mclk = 67;
489 par->pll_limits.xclk = 67;
490 par->pll_limits.ecp_max = 80;
491 par->features = ATI_CHIP_264VT3;
492 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 }
494 break;
495 case PCI_CHIP_MACH64GT:
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800496 switch (rev & 0x07) {
497 case 0x01:
498 name = "3D RAGE II (Mach64 GT)";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 par->pll_limits.pll_max = 170;
500 par->pll_limits.mclk = 67;
501 par->pll_limits.xclk = 67;
Ville Syrjälä25163c52006-01-09 20:53:27 -0800502 par->pll_limits.ecp_max = 80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 par->features = ATI_CHIP_264GTB;
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800504 break;
505 case 0x02:
506 name = "3D RAGE II+ (Mach64 GT)";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 par->pll_limits.pll_max = 200;
508 par->pll_limits.mclk = 67;
509 par->pll_limits.xclk = 67;
Ville Syrjälä25163c52006-01-09 20:53:27 -0800510 par->pll_limits.ecp_max = 100;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 par->features = ATI_CHIP_264GTB;
Ville Syrjälä0c23b672006-01-09 20:53:31 -0800512 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 }
514 break;
515#endif
516 }
517
518 PRINTKI("%s [0x%04x rev 0x%02x]\n", name, type, rev);
519 return 0;
520}
521
522static char ram_dram[] __devinitdata = "DRAM";
523static char ram_resv[] __devinitdata = "RESV";
524#ifdef CONFIG_FB_ATY_GX
525static char ram_vram[] __devinitdata = "VRAM";
526#endif /* CONFIG_FB_ATY_GX */
527#ifdef CONFIG_FB_ATY_CT
528static char ram_edo[] __devinitdata = "EDO";
529static char ram_sdram[] __devinitdata = "SDRAM (1:1)";
530static char ram_sgram[] __devinitdata = "SGRAM (1:1)";
531static char ram_sdram32[] __devinitdata = "SDRAM (2:1) (32-bit)";
532static char ram_off[] __devinitdata = "OFF";
533#endif /* CONFIG_FB_ATY_CT */
534
535
536static u32 pseudo_palette[17];
537
538#ifdef CONFIG_FB_ATY_GX
539static char *aty_gx_ram[8] __devinitdata = {
540 ram_dram, ram_vram, ram_vram, ram_dram,
541 ram_dram, ram_vram, ram_vram, ram_resv
542};
543#endif /* CONFIG_FB_ATY_GX */
544
545#ifdef CONFIG_FB_ATY_CT
546static char *aty_ct_ram[8] __devinitdata = {
547 ram_off, ram_dram, ram_edo, ram_edo,
548 ram_sdram, ram_sgram, ram_sdram32, ram_resv
549};
550#endif /* CONFIG_FB_ATY_CT */
551
552static u32 atyfb_get_pixclock(struct fb_var_screeninfo *var, struct atyfb_par *par)
553{
554 u32 pixclock = var->pixclock;
555#ifdef CONFIG_FB_ATY_GENERIC_LCD
556 u32 lcd_on_off;
557 par->pll.ct.xres = 0;
558 if (par->lcd_table != 0) {
559 lcd_on_off = aty_ld_lcd(LCD_GEN_CNTL, par);
560 if(lcd_on_off & LCD_ON) {
561 par->pll.ct.xres = var->xres;
562 pixclock = par->lcd_pixclock;
563 }
564 }
565#endif
566 return pixclock;
567}
568
569#if defined(CONFIG_PPC)
570
571/*
572 * Apple monitor sense
573 */
574
Antonino A. Daplas1a8c9792006-06-26 00:26:58 -0700575static int __devinit read_aty_sense(const struct atyfb_par *par)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576{
577 int sense, i;
578
579 aty_st_le32(GP_IO, 0x31003100, par); /* drive outputs high */
580 __delay(200);
581 aty_st_le32(GP_IO, 0, par); /* turn off outputs */
582 __delay(2000);
583 i = aty_ld_le32(GP_IO, par); /* get primary sense value */
584 sense = ((i & 0x3000) >> 3) | (i & 0x100);
585
586 /* drive each sense line low in turn and collect the other 2 */
587 aty_st_le32(GP_IO, 0x20000000, par); /* drive A low */
588 __delay(2000);
589 i = aty_ld_le32(GP_IO, par);
590 sense |= ((i & 0x1000) >> 7) | ((i & 0x100) >> 4);
591 aty_st_le32(GP_IO, 0x20002000, par); /* drive A high again */
592 __delay(200);
593
594 aty_st_le32(GP_IO, 0x10000000, par); /* drive B low */
595 __delay(2000);
596 i = aty_ld_le32(GP_IO, par);
597 sense |= ((i & 0x2000) >> 10) | ((i & 0x100) >> 6);
598 aty_st_le32(GP_IO, 0x10001000, par); /* drive B high again */
599 __delay(200);
600
601 aty_st_le32(GP_IO, 0x01000000, par); /* drive C low */
602 __delay(2000);
603 sense |= (aty_ld_le32(GP_IO, par) & 0x3000) >> 12;
604 aty_st_le32(GP_IO, 0, par); /* turn off outputs */
605 return sense;
606}
607
608#endif /* defined(CONFIG_PPC) */
609
610/* ------------------------------------------------------------------------- */
611
612/*
613 * CRTC programming
614 */
615
616static void aty_get_crtc(const struct atyfb_par *par, struct crtc *crtc)
617{
618#ifdef CONFIG_FB_ATY_GENERIC_LCD
619 if (par->lcd_table != 0) {
620 if(!M64_HAS(LT_LCD_REGS)) {
621 crtc->lcd_index = aty_ld_le32(LCD_INDEX, par);
622 aty_st_le32(LCD_INDEX, crtc->lcd_index, par);
623 }
624 crtc->lcd_config_panel = aty_ld_lcd(CONFIG_PANEL, par);
625 crtc->lcd_gen_cntl = aty_ld_lcd(LCD_GEN_CNTL, par);
626
627
628 /* switch to non shadow registers */
629 aty_st_lcd(LCD_GEN_CNTL, crtc->lcd_gen_cntl &
630 ~(CRTC_RW_SELECT | SHADOW_EN | SHADOW_RW_EN), par);
631
632 /* save stretching */
633 crtc->horz_stretching = aty_ld_lcd(HORZ_STRETCHING, par);
634 crtc->vert_stretching = aty_ld_lcd(VERT_STRETCHING, par);
635 if (!M64_HAS(LT_LCD_REGS))
636 crtc->ext_vert_stretch = aty_ld_lcd(EXT_VERT_STRETCH, par);
637 }
638#endif
639 crtc->h_tot_disp = aty_ld_le32(CRTC_H_TOTAL_DISP, par);
640 crtc->h_sync_strt_wid = aty_ld_le32(CRTC_H_SYNC_STRT_WID, par);
641 crtc->v_tot_disp = aty_ld_le32(CRTC_V_TOTAL_DISP, par);
642 crtc->v_sync_strt_wid = aty_ld_le32(CRTC_V_SYNC_STRT_WID, par);
643 crtc->vline_crnt_vline = aty_ld_le32(CRTC_VLINE_CRNT_VLINE, par);
644 crtc->off_pitch = aty_ld_le32(CRTC_OFF_PITCH, par);
645 crtc->gen_cntl = aty_ld_le32(CRTC_GEN_CNTL, par);
646
647#ifdef CONFIG_FB_ATY_GENERIC_LCD
648 if (par->lcd_table != 0) {
649 /* switch to shadow registers */
650 aty_st_lcd(LCD_GEN_CNTL, (crtc->lcd_gen_cntl & ~CRTC_RW_SELECT) |
651 SHADOW_EN | SHADOW_RW_EN, par);
652
653 crtc->shadow_h_tot_disp = aty_ld_le32(CRTC_H_TOTAL_DISP, par);
654 crtc->shadow_h_sync_strt_wid = aty_ld_le32(CRTC_H_SYNC_STRT_WID, par);
655 crtc->shadow_v_tot_disp = aty_ld_le32(CRTC_V_TOTAL_DISP, par);
656 crtc->shadow_v_sync_strt_wid = aty_ld_le32(CRTC_V_SYNC_STRT_WID, par);
657
658 aty_st_le32(LCD_GEN_CNTL, crtc->lcd_gen_cntl, par);
659 }
660#endif /* CONFIG_FB_ATY_GENERIC_LCD */
661}
662
663static void aty_set_crtc(const struct atyfb_par *par, const struct crtc *crtc)
664{
665#ifdef CONFIG_FB_ATY_GENERIC_LCD
666 if (par->lcd_table != 0) {
667 /* stop CRTC */
668 aty_st_le32(CRTC_GEN_CNTL, crtc->gen_cntl & ~(CRTC_EXT_DISP_EN | CRTC_EN), par);
669
670 /* update non-shadow registers first */
671 aty_st_lcd(CONFIG_PANEL, crtc->lcd_config_panel, par);
672 aty_st_lcd(LCD_GEN_CNTL, crtc->lcd_gen_cntl &
673 ~(CRTC_RW_SELECT | SHADOW_EN | SHADOW_RW_EN), par);
674
675 /* temporarily disable stretching */
676 aty_st_lcd(HORZ_STRETCHING,
677 crtc->horz_stretching &
678 ~(HORZ_STRETCH_MODE | HORZ_STRETCH_EN), par);
679 aty_st_lcd(VERT_STRETCHING,
680 crtc->vert_stretching &
681 ~(VERT_STRETCH_RATIO1 | VERT_STRETCH_RATIO2 |
682 VERT_STRETCH_USE0 | VERT_STRETCH_EN), par);
683 }
684#endif
685 /* turn off CRT */
686 aty_st_le32(CRTC_GEN_CNTL, crtc->gen_cntl & ~CRTC_EN, par);
687
688 DPRINTK("setting up CRTC\n");
689 DPRINTK("set primary CRT to %ix%i %c%c composite %c\n",
690 ((((crtc->h_tot_disp>>16) & 0xff) + 1)<<3), (((crtc->v_tot_disp>>16) & 0x7ff) + 1),
691 (crtc->h_sync_strt_wid & 0x200000)?'N':'P', (crtc->v_sync_strt_wid & 0x200000)?'N':'P',
692 (crtc->gen_cntl & CRTC_CSYNC_EN)?'P':'N');
693
694 DPRINTK("CRTC_H_TOTAL_DISP: %x\n",crtc->h_tot_disp);
695 DPRINTK("CRTC_H_SYNC_STRT_WID: %x\n",crtc->h_sync_strt_wid);
696 DPRINTK("CRTC_V_TOTAL_DISP: %x\n",crtc->v_tot_disp);
697 DPRINTK("CRTC_V_SYNC_STRT_WID: %x\n",crtc->v_sync_strt_wid);
698 DPRINTK("CRTC_OFF_PITCH: %x\n", crtc->off_pitch);
699 DPRINTK("CRTC_VLINE_CRNT_VLINE: %x\n", crtc->vline_crnt_vline);
700 DPRINTK("CRTC_GEN_CNTL: %x\n",crtc->gen_cntl);
701
702 aty_st_le32(CRTC_H_TOTAL_DISP, crtc->h_tot_disp, par);
703 aty_st_le32(CRTC_H_SYNC_STRT_WID, crtc->h_sync_strt_wid, par);
704 aty_st_le32(CRTC_V_TOTAL_DISP, crtc->v_tot_disp, par);
705 aty_st_le32(CRTC_V_SYNC_STRT_WID, crtc->v_sync_strt_wid, par);
706 aty_st_le32(CRTC_OFF_PITCH, crtc->off_pitch, par);
707 aty_st_le32(CRTC_VLINE_CRNT_VLINE, crtc->vline_crnt_vline, par);
708
709 aty_st_le32(CRTC_GEN_CNTL, crtc->gen_cntl, par);
710#if 0
711 FIXME
712 if (par->accel_flags & FB_ACCELF_TEXT)
713 aty_init_engine(par, info);
714#endif
715#ifdef CONFIG_FB_ATY_GENERIC_LCD
716 /* after setting the CRTC registers we should set the LCD registers. */
717 if (par->lcd_table != 0) {
718 /* switch to shadow registers */
719 aty_st_lcd(LCD_GEN_CNTL, (crtc->lcd_gen_cntl & ~CRTC_RW_SELECT) |
720 (SHADOW_EN | SHADOW_RW_EN), par);
721
Ville Syrjäläcd4617b2006-01-09 20:53:21 -0800722 DPRINTK("set shadow CRT to %ix%i %c%c\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 ((((crtc->shadow_h_tot_disp>>16) & 0xff) + 1)<<3), (((crtc->shadow_v_tot_disp>>16) & 0x7ff) + 1),
724 (crtc->shadow_h_sync_strt_wid & 0x200000)?'N':'P', (crtc->shadow_v_sync_strt_wid & 0x200000)?'N':'P');
725
726 DPRINTK("SHADOW CRTC_H_TOTAL_DISP: %x\n", crtc->shadow_h_tot_disp);
727 DPRINTK("SHADOW CRTC_H_SYNC_STRT_WID: %x\n", crtc->shadow_h_sync_strt_wid);
728 DPRINTK("SHADOW CRTC_V_TOTAL_DISP: %x\n", crtc->shadow_v_tot_disp);
729 DPRINTK("SHADOW CRTC_V_SYNC_STRT_WID: %x\n", crtc->shadow_v_sync_strt_wid);
730
731 aty_st_le32(CRTC_H_TOTAL_DISP, crtc->shadow_h_tot_disp, par);
732 aty_st_le32(CRTC_H_SYNC_STRT_WID, crtc->shadow_h_sync_strt_wid, par);
733 aty_st_le32(CRTC_V_TOTAL_DISP, crtc->shadow_v_tot_disp, par);
734 aty_st_le32(CRTC_V_SYNC_STRT_WID, crtc->shadow_v_sync_strt_wid, par);
735
736 /* restore CRTC selection & shadow state and enable stretching */
737 DPRINTK("LCD_GEN_CNTL: %x\n", crtc->lcd_gen_cntl);
738 DPRINTK("HORZ_STRETCHING: %x\n", crtc->horz_stretching);
739 DPRINTK("VERT_STRETCHING: %x\n", crtc->vert_stretching);
740 if(!M64_HAS(LT_LCD_REGS))
741 DPRINTK("EXT_VERT_STRETCH: %x\n", crtc->ext_vert_stretch);
742
743 aty_st_lcd(LCD_GEN_CNTL, crtc->lcd_gen_cntl, par);
744 aty_st_lcd(HORZ_STRETCHING, crtc->horz_stretching, par);
745 aty_st_lcd(VERT_STRETCHING, crtc->vert_stretching, par);
746 if(!M64_HAS(LT_LCD_REGS)) {
747 aty_st_lcd(EXT_VERT_STRETCH, crtc->ext_vert_stretch, par);
748 aty_ld_le32(LCD_INDEX, par);
749 aty_st_le32(LCD_INDEX, crtc->lcd_index, par);
750 }
751 }
752#endif /* CONFIG_FB_ATY_GENERIC_LCD */
753}
754
755static int aty_var_to_crtc(const struct fb_info *info,
756 const struct fb_var_screeninfo *var, struct crtc *crtc)
757{
758 struct atyfb_par *par = (struct atyfb_par *) info->par;
759 u32 xres, yres, vxres, vyres, xoffset, yoffset, bpp;
760 u32 sync, vmode, vdisplay;
761 u32 h_total, h_disp, h_sync_strt, h_sync_end, h_sync_dly, h_sync_wid, h_sync_pol;
762 u32 v_total, v_disp, v_sync_strt, v_sync_end, v_sync_wid, v_sync_pol, c_sync;
763 u32 pix_width, dp_pix_width, dp_chain_mask;
764
765 /* input */
766 xres = var->xres;
767 yres = var->yres;
768 vxres = var->xres_virtual;
769 vyres = var->yres_virtual;
770 xoffset = var->xoffset;
771 yoffset = var->yoffset;
772 bpp = var->bits_per_pixel;
773 if (bpp == 16)
774 bpp = (var->green.length == 5) ? 15 : 16;
775 sync = var->sync;
776 vmode = var->vmode;
777
778 /* convert (and round up) and validate */
779 if (vxres < xres + xoffset)
780 vxres = xres + xoffset;
781 h_disp = xres;
782
783 if (vyres < yres + yoffset)
784 vyres = yres + yoffset;
785 v_disp = yres;
786
787 if (bpp <= 8) {
788 bpp = 8;
789 pix_width = CRTC_PIX_WIDTH_8BPP;
790 dp_pix_width =
791 HOST_8BPP | SRC_8BPP | DST_8BPP |
792 BYTE_ORDER_LSB_TO_MSB;
793 dp_chain_mask = DP_CHAIN_8BPP;
794 } else if (bpp <= 15) {
795 bpp = 16;
796 pix_width = CRTC_PIX_WIDTH_15BPP;
797 dp_pix_width = HOST_15BPP | SRC_15BPP | DST_15BPP |
798 BYTE_ORDER_LSB_TO_MSB;
799 dp_chain_mask = DP_CHAIN_15BPP;
800 } else if (bpp <= 16) {
801 bpp = 16;
802 pix_width = CRTC_PIX_WIDTH_16BPP;
803 dp_pix_width = HOST_16BPP | SRC_16BPP | DST_16BPP |
804 BYTE_ORDER_LSB_TO_MSB;
805 dp_chain_mask = DP_CHAIN_16BPP;
806 } else if (bpp <= 24 && M64_HAS(INTEGRATED)) {
807 bpp = 24;
808 pix_width = CRTC_PIX_WIDTH_24BPP;
809 dp_pix_width =
810 HOST_8BPP | SRC_8BPP | DST_8BPP |
811 BYTE_ORDER_LSB_TO_MSB;
812 dp_chain_mask = DP_CHAIN_24BPP;
813 } else if (bpp <= 32) {
814 bpp = 32;
815 pix_width = CRTC_PIX_WIDTH_32BPP;
816 dp_pix_width = HOST_32BPP | SRC_32BPP | DST_32BPP |
817 BYTE_ORDER_LSB_TO_MSB;
818 dp_chain_mask = DP_CHAIN_32BPP;
819 } else
820 FAIL("invalid bpp");
821
822 if (vxres * vyres * bpp / 8 > info->fix.smem_len)
823 FAIL("not enough video RAM");
824
825 h_sync_pol = sync & FB_SYNC_HOR_HIGH_ACT ? 0 : 1;
826 v_sync_pol = sync & FB_SYNC_VERT_HIGH_ACT ? 0 : 1;
827
828 if((xres > 1600) || (yres > 1200)) {
829 FAIL("MACH64 chips are designed for max 1600x1200\n"
830 "select anoter resolution.");
831 }
832 h_sync_strt = h_disp + var->right_margin;
833 h_sync_end = h_sync_strt + var->hsync_len;
834 h_sync_dly = var->right_margin & 7;
835 h_total = h_sync_end + h_sync_dly + var->left_margin;
836
837 v_sync_strt = v_disp + var->lower_margin;
838 v_sync_end = v_sync_strt + var->vsync_len;
839 v_total = v_sync_end + var->upper_margin;
840
841#ifdef CONFIG_FB_ATY_GENERIC_LCD
842 if (par->lcd_table != 0) {
843 if(!M64_HAS(LT_LCD_REGS)) {
844 u32 lcd_index = aty_ld_le32(LCD_INDEX, par);
845 crtc->lcd_index = lcd_index &
846 ~(LCD_INDEX_MASK | LCD_DISPLAY_DIS | LCD_SRC_SEL | CRTC2_DISPLAY_DIS);
847 aty_st_le32(LCD_INDEX, lcd_index, par);
848 }
849
850 if (!M64_HAS(MOBIL_BUS))
851 crtc->lcd_index |= CRTC2_DISPLAY_DIS;
852
853 crtc->lcd_config_panel = aty_ld_lcd(CONFIG_PANEL, par) | 0x4000;
854 crtc->lcd_gen_cntl = aty_ld_lcd(LCD_GEN_CNTL, par) & ~CRTC_RW_SELECT;
855
856 crtc->lcd_gen_cntl &=
857 ~(HORZ_DIVBY2_EN | DIS_HOR_CRT_DIVBY2 | TVCLK_PM_EN |
858 /*VCLK_DAC_PM_EN | USE_SHADOWED_VEND |*/
859 USE_SHADOWED_ROWCUR | SHADOW_EN | SHADOW_RW_EN);
860 crtc->lcd_gen_cntl |= DONT_SHADOW_VPAR | LOCK_8DOT;
861
862 if((crtc->lcd_gen_cntl & LCD_ON) &&
863 ((xres > par->lcd_width) || (yres > par->lcd_height))) {
864 /* We cannot display the mode on the LCD. If the CRT is enabled
865 we can turn off the LCD.
866 If the CRT is off, it isn't a good idea to switch it on; we don't
867 know if one is connected. So it's better to fail then.
868 */
869 if (crtc->lcd_gen_cntl & CRT_ON) {
Ville Syrjälä866d84c2006-01-09 20:53:22 -0800870 if (!(var->activate & FB_ACTIVATE_TEST))
871 PRINTKI("Disable LCD panel, because video mode does not fit.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872 crtc->lcd_gen_cntl &= ~LCD_ON;
873 /*aty_st_lcd(LCD_GEN_CNTL, crtc->lcd_gen_cntl, par);*/
874 } else {
Ville Syrjälä866d84c2006-01-09 20:53:22 -0800875 if (!(var->activate & FB_ACTIVATE_TEST))
876 PRINTKE("Video mode exceeds size of LCD panel.\nConnect this computer to a conventional monitor if you really need this mode.\n");
877 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 }
879 }
880 }
881
882 if ((par->lcd_table != 0) && (crtc->lcd_gen_cntl & LCD_ON)) {
883 int VScan = 1;
884 /* bpp -> bytespp, 1,4 -> 0; 8 -> 2; 15,16 -> 1; 24 -> 6; 32 -> 5
885 const u8 DFP_h_sync_dly_LT[] = { 0, 2, 1, 6, 5 };
886 const u8 ADD_to_strt_wid_and_dly_LT_DAC[] = { 0, 5, 6, 9, 9, 12, 12 }; */
887
888 vmode &= ~(FB_VMODE_DOUBLE | FB_VMODE_INTERLACED);
889
890 /* This is horror! When we simulate, say 640x480 on an 800x600
Ville Syrjäläcd4617b2006-01-09 20:53:21 -0800891 LCD monitor, the CRTC should be programmed 800x600 values for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 the non visible part, but 640x480 for the visible part.
Ville Syrjäläcd4617b2006-01-09 20:53:21 -0800893 This code has been tested on a laptop with it's 1400x1050 LCD
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 monitor and a conventional monitor both switched on.
895 Tested modes: 1280x1024, 1152x864, 1024x768, 800x600,
896 works with little glitches also with DOUBLESCAN modes
897 */
898 if (yres < par->lcd_height) {
899 VScan = par->lcd_height / yres;
900 if(VScan > 1) {
901 VScan = 2;
902 vmode |= FB_VMODE_DOUBLE;
903 }
904 }
905
906 h_sync_strt = h_disp + par->lcd_right_margin;
907 h_sync_end = h_sync_strt + par->lcd_hsync_len;
908 h_sync_dly = /*DFP_h_sync_dly[ ( bpp + 1 ) / 3 ]; */par->lcd_hsync_dly;
909 h_total = h_disp + par->lcd_hblank_len;
910
911 v_sync_strt = v_disp + par->lcd_lower_margin / VScan;
912 v_sync_end = v_sync_strt + par->lcd_vsync_len / VScan;
913 v_total = v_disp + par->lcd_vblank_len / VScan;
914 }
915#endif /* CONFIG_FB_ATY_GENERIC_LCD */
916
917 h_disp = (h_disp >> 3) - 1;
918 h_sync_strt = (h_sync_strt >> 3) - 1;
919 h_sync_end = (h_sync_end >> 3) - 1;
920 h_total = (h_total >> 3) - 1;
921 h_sync_wid = h_sync_end - h_sync_strt;
922
923 FAIL_MAX("h_disp too large", h_disp, 0xff);
924 FAIL_MAX("h_sync_strt too large", h_sync_strt, 0x1ff);
925 /*FAIL_MAX("h_sync_wid too large", h_sync_wid, 0x1f);*/
926 if(h_sync_wid > 0x1f)
927 h_sync_wid = 0x1f;
928 FAIL_MAX("h_total too large", h_total, 0x1ff);
929
930 if (vmode & FB_VMODE_DOUBLE) {
931 v_disp <<= 1;
932 v_sync_strt <<= 1;
933 v_sync_end <<= 1;
934 v_total <<= 1;
935 }
936
937 vdisplay = yres;
938#ifdef CONFIG_FB_ATY_GENERIC_LCD
939 if ((par->lcd_table != 0) && (crtc->lcd_gen_cntl & LCD_ON))
940 vdisplay = par->lcd_height;
941#endif
942
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 v_disp--;
944 v_sync_strt--;
945 v_sync_end--;
946 v_total--;
947 v_sync_wid = v_sync_end - v_sync_strt;
948
949 FAIL_MAX("v_disp too large", v_disp, 0x7ff);
950 FAIL_MAX("v_sync_stsrt too large", v_sync_strt, 0x7ff);
951 /*FAIL_MAX("v_sync_wid too large", v_sync_wid, 0x1f);*/
952 if(v_sync_wid > 0x1f)
953 v_sync_wid = 0x1f;
954 FAIL_MAX("v_total too large", v_total, 0x7ff);
955
956 c_sync = sync & FB_SYNC_COMP_HIGH_ACT ? CRTC_CSYNC_EN : 0;
957
958 /* output */
959 crtc->vxres = vxres;
960 crtc->vyres = vyres;
961 crtc->xoffset = xoffset;
962 crtc->yoffset = yoffset;
963 crtc->bpp = bpp;
964 crtc->off_pitch = ((yoffset*vxres+xoffset)*bpp/64) | (vxres<<19);
965 crtc->vline_crnt_vline = 0;
966
967 crtc->h_tot_disp = h_total | (h_disp<<16);
968 crtc->h_sync_strt_wid = (h_sync_strt & 0xff) | (h_sync_dly<<8) |
969 ((h_sync_strt & 0x100)<<4) | (h_sync_wid<<16) | (h_sync_pol<<21);
970 crtc->v_tot_disp = v_total | (v_disp<<16);
971 crtc->v_sync_strt_wid = v_sync_strt | (v_sync_wid<<16) | (v_sync_pol<<21);
972
973 /* crtc->gen_cntl = aty_ld_le32(CRTC_GEN_CNTL, par) & CRTC_PRESERVED_MASK; */
974 crtc->gen_cntl = CRTC_EXT_DISP_EN | CRTC_EN | pix_width | c_sync;
975 crtc->gen_cntl |= CRTC_VGA_LINEAR;
976
977 /* Enable doublescan mode if requested */
978 if (vmode & FB_VMODE_DOUBLE)
979 crtc->gen_cntl |= CRTC_DBL_SCAN_EN;
980 /* Enable interlaced mode if requested */
981 if (vmode & FB_VMODE_INTERLACED)
982 crtc->gen_cntl |= CRTC_INTERLACE_EN;
983#ifdef CONFIG_FB_ATY_GENERIC_LCD
984 if (par->lcd_table != 0) {
985 vdisplay = yres;
986 if(vmode & FB_VMODE_DOUBLE)
987 vdisplay <<= 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 crtc->gen_cntl &= ~(CRTC2_EN | CRTC2_PIX_WIDTH);
989 crtc->lcd_gen_cntl &= ~(HORZ_DIVBY2_EN | DIS_HOR_CRT_DIVBY2 |
990 /*TVCLK_PM_EN | VCLK_DAC_PM_EN |*/
991 USE_SHADOWED_VEND | USE_SHADOWED_ROWCUR | SHADOW_EN | SHADOW_RW_EN);
992 crtc->lcd_gen_cntl |= (DONT_SHADOW_VPAR/* | LOCK_8DOT*/);
993
994 /* MOBILITY M1 tested, FIXME: LT */
995 crtc->horz_stretching = aty_ld_lcd(HORZ_STRETCHING, par);
996 if (!M64_HAS(LT_LCD_REGS))
997 crtc->ext_vert_stretch = aty_ld_lcd(EXT_VERT_STRETCH, par) &
998 ~(AUTO_VERT_RATIO | VERT_STRETCH_MODE | VERT_STRETCH_RATIO3);
999
1000 crtc->horz_stretching &=
1001 ~(HORZ_STRETCH_RATIO | HORZ_STRETCH_LOOP | AUTO_HORZ_RATIO |
1002 HORZ_STRETCH_MODE | HORZ_STRETCH_EN);
Ville Syrjäläe98cef12006-01-09 20:53:26 -08001003 if (xres < par->lcd_width && crtc->lcd_gen_cntl & LCD_ON) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 do {
1005 /*
1006 * The horizontal blender misbehaves when HDisplay is less than a
1007 * a certain threshold (440 for a 1024-wide panel). It doesn't
1008 * stretch such modes enough. Use pixel replication instead of
1009 * blending to stretch modes that can be made to exactly fit the
1010 * panel width. The undocumented "NoLCDBlend" option allows the
1011 * pixel-replicated mode to be slightly wider or narrower than the
1012 * panel width. It also causes a mode that is exactly half as wide
1013 * as the panel to be pixel-replicated, rather than blended.
1014 */
1015 int HDisplay = xres & ~7;
1016 int nStretch = par->lcd_width / HDisplay;
1017 int Remainder = par->lcd_width % HDisplay;
1018
1019 if ((!Remainder && ((nStretch > 2))) ||
1020 (((HDisplay * 16) / par->lcd_width) < 7)) {
1021 static const char StretchLoops[] = {10, 12, 13, 15, 16};
1022 int horz_stretch_loop = -1, BestRemainder;
1023 int Numerator = HDisplay, Denominator = par->lcd_width;
1024 int Index = 5;
1025 ATIReduceRatio(&Numerator, &Denominator);
1026
1027 BestRemainder = (Numerator * 16) / Denominator;
1028 while (--Index >= 0) {
1029 Remainder = ((Denominator - Numerator) * StretchLoops[Index]) %
1030 Denominator;
1031 if (Remainder < BestRemainder) {
1032 horz_stretch_loop = Index;
1033 if (!(BestRemainder = Remainder))
1034 break;
1035 }
1036 }
1037
1038 if ((horz_stretch_loop >= 0) && !BestRemainder) {
1039 int horz_stretch_ratio = 0, Accumulator = 0;
1040 int reuse_previous = 1;
1041
1042 Index = StretchLoops[horz_stretch_loop];
1043
1044 while (--Index >= 0) {
1045 if (Accumulator > 0)
1046 horz_stretch_ratio |= reuse_previous;
1047 else
1048 Accumulator += Denominator;
1049 Accumulator -= Numerator;
1050 reuse_previous <<= 1;
1051 }
1052
1053 crtc->horz_stretching |= (HORZ_STRETCH_EN |
1054 ((horz_stretch_loop & HORZ_STRETCH_LOOP) << 16) |
1055 (horz_stretch_ratio & HORZ_STRETCH_RATIO));
1056 break; /* Out of the do { ... } while (0) */
1057 }
1058 }
1059
1060 crtc->horz_stretching |= (HORZ_STRETCH_MODE | HORZ_STRETCH_EN |
1061 (((HDisplay * (HORZ_STRETCH_BLEND + 1)) / par->lcd_width) & HORZ_STRETCH_BLEND));
1062 } while (0);
1063 }
1064
Ville Syrjäläe98cef12006-01-09 20:53:26 -08001065 if (vdisplay < par->lcd_height && crtc->lcd_gen_cntl & LCD_ON) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 crtc->vert_stretching = (VERT_STRETCH_USE0 | VERT_STRETCH_EN |
1067 (((vdisplay * (VERT_STRETCH_RATIO0 + 1)) / par->lcd_height) & VERT_STRETCH_RATIO0));
1068
1069 if (!M64_HAS(LT_LCD_REGS) &&
1070 xres <= (M64_HAS(MOBIL_BUS)?1024:800))
1071 crtc->ext_vert_stretch |= VERT_STRETCH_MODE;
1072 } else {
1073 /*
1074 * Don't use vertical blending if the mode is too wide or not
1075 * vertically stretched.
1076 */
1077 crtc->vert_stretching = 0;
1078 }
1079 /* copy to shadow crtc */
1080 crtc->shadow_h_tot_disp = crtc->h_tot_disp;
1081 crtc->shadow_h_sync_strt_wid = crtc->h_sync_strt_wid;
1082 crtc->shadow_v_tot_disp = crtc->v_tot_disp;
1083 crtc->shadow_v_sync_strt_wid = crtc->v_sync_strt_wid;
1084 }
1085#endif /* CONFIG_FB_ATY_GENERIC_LCD */
1086
1087 if (M64_HAS(MAGIC_FIFO)) {
Ville Syrjälä50c839c2006-01-09 20:53:23 -08001088 /* FIXME: display FIFO low watermark values */
1089 crtc->gen_cntl |= (aty_ld_le32(CRTC_GEN_CNTL, par) & CRTC_FIFO_LWM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 }
1091 crtc->dp_pix_width = dp_pix_width;
1092 crtc->dp_chain_mask = dp_chain_mask;
1093
1094 return 0;
1095}
1096
1097static int aty_crtc_to_var(const struct crtc *crtc, struct fb_var_screeninfo *var)
1098{
1099 u32 xres, yres, bpp, left, right, upper, lower, hslen, vslen, sync;
1100 u32 h_total, h_disp, h_sync_strt, h_sync_dly, h_sync_wid,
1101 h_sync_pol;
1102 u32 v_total, v_disp, v_sync_strt, v_sync_wid, v_sync_pol, c_sync;
1103 u32 pix_width;
1104 u32 double_scan, interlace;
1105
1106 /* input */
1107 h_total = crtc->h_tot_disp & 0x1ff;
1108 h_disp = (crtc->h_tot_disp >> 16) & 0xff;
1109 h_sync_strt = (crtc->h_sync_strt_wid & 0xff) | ((crtc->h_sync_strt_wid >> 4) & 0x100);
1110 h_sync_dly = (crtc->h_sync_strt_wid >> 8) & 0x7;
1111 h_sync_wid = (crtc->h_sync_strt_wid >> 16) & 0x1f;
1112 h_sync_pol = (crtc->h_sync_strt_wid >> 21) & 0x1;
1113 v_total = crtc->v_tot_disp & 0x7ff;
1114 v_disp = (crtc->v_tot_disp >> 16) & 0x7ff;
1115 v_sync_strt = crtc->v_sync_strt_wid & 0x7ff;
1116 v_sync_wid = (crtc->v_sync_strt_wid >> 16) & 0x1f;
1117 v_sync_pol = (crtc->v_sync_strt_wid >> 21) & 0x1;
1118 c_sync = crtc->gen_cntl & CRTC_CSYNC_EN ? 1 : 0;
1119 pix_width = crtc->gen_cntl & CRTC_PIX_WIDTH_MASK;
1120 double_scan = crtc->gen_cntl & CRTC_DBL_SCAN_EN;
1121 interlace = crtc->gen_cntl & CRTC_INTERLACE_EN;
1122
1123 /* convert */
1124 xres = (h_disp + 1) * 8;
1125 yres = v_disp + 1;
1126 left = (h_total - h_sync_strt - h_sync_wid) * 8 - h_sync_dly;
1127 right = (h_sync_strt - h_disp) * 8 + h_sync_dly;
1128 hslen = h_sync_wid * 8;
1129 upper = v_total - v_sync_strt - v_sync_wid;
1130 lower = v_sync_strt - v_disp;
1131 vslen = v_sync_wid;
1132 sync = (h_sync_pol ? 0 : FB_SYNC_HOR_HIGH_ACT) |
1133 (v_sync_pol ? 0 : FB_SYNC_VERT_HIGH_ACT) |
1134 (c_sync ? FB_SYNC_COMP_HIGH_ACT : 0);
1135
1136 switch (pix_width) {
1137#if 0
1138 case CRTC_PIX_WIDTH_4BPP:
1139 bpp = 4;
1140 var->red.offset = 0;
1141 var->red.length = 8;
1142 var->green.offset = 0;
1143 var->green.length = 8;
1144 var->blue.offset = 0;
1145 var->blue.length = 8;
1146 var->transp.offset = 0;
1147 var->transp.length = 0;
1148 break;
1149#endif
1150 case CRTC_PIX_WIDTH_8BPP:
1151 bpp = 8;
1152 var->red.offset = 0;
1153 var->red.length = 8;
1154 var->green.offset = 0;
1155 var->green.length = 8;
1156 var->blue.offset = 0;
1157 var->blue.length = 8;
1158 var->transp.offset = 0;
1159 var->transp.length = 0;
1160 break;
1161 case CRTC_PIX_WIDTH_15BPP: /* RGB 555 */
1162 bpp = 16;
1163 var->red.offset = 10;
1164 var->red.length = 5;
1165 var->green.offset = 5;
1166 var->green.length = 5;
1167 var->blue.offset = 0;
1168 var->blue.length = 5;
1169 var->transp.offset = 0;
1170 var->transp.length = 0;
1171 break;
1172 case CRTC_PIX_WIDTH_16BPP: /* RGB 565 */
1173 bpp = 16;
1174 var->red.offset = 11;
1175 var->red.length = 5;
1176 var->green.offset = 5;
1177 var->green.length = 6;
1178 var->blue.offset = 0;
1179 var->blue.length = 5;
1180 var->transp.offset = 0;
1181 var->transp.length = 0;
1182 break;
1183 case CRTC_PIX_WIDTH_24BPP: /* RGB 888 */
1184 bpp = 24;
1185 var->red.offset = 16;
1186 var->red.length = 8;
1187 var->green.offset = 8;
1188 var->green.length = 8;
1189 var->blue.offset = 0;
1190 var->blue.length = 8;
1191 var->transp.offset = 0;
1192 var->transp.length = 0;
1193 break;
1194 case CRTC_PIX_WIDTH_32BPP: /* ARGB 8888 */
1195 bpp = 32;
1196 var->red.offset = 16;
1197 var->red.length = 8;
1198 var->green.offset = 8;
1199 var->green.length = 8;
1200 var->blue.offset = 0;
1201 var->blue.length = 8;
1202 var->transp.offset = 24;
1203 var->transp.length = 8;
1204 break;
1205 default:
Ville Syrjälä866d84c2006-01-09 20:53:22 -08001206 PRINTKE("Invalid pixel width\n");
1207 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 }
1209
1210 /* output */
1211 var->xres = xres;
1212 var->yres = yres;
1213 var->xres_virtual = crtc->vxres;
1214 var->yres_virtual = crtc->vyres;
1215 var->bits_per_pixel = bpp;
1216 var->left_margin = left;
1217 var->right_margin = right;
1218 var->upper_margin = upper;
1219 var->lower_margin = lower;
1220 var->hsync_len = hslen;
1221 var->vsync_len = vslen;
1222 var->sync = sync;
1223 var->vmode = FB_VMODE_NONINTERLACED;
1224 /* In double scan mode, the vertical parameters are doubled, so we need to
1225 half them to get the right values.
1226 In interlaced mode the values are already correct, so no correction is
1227 necessary.
1228 */
1229 if (interlace)
1230 var->vmode = FB_VMODE_INTERLACED;
1231
1232 if (double_scan) {
1233 var->vmode = FB_VMODE_DOUBLE;
1234 var->yres>>=1;
1235 var->upper_margin>>=1;
1236 var->lower_margin>>=1;
1237 var->vsync_len>>=1;
1238 }
1239
1240 return 0;
1241}
1242
1243/* ------------------------------------------------------------------------- */
1244
1245static int atyfb_set_par(struct fb_info *info)
1246{
1247 struct atyfb_par *par = (struct atyfb_par *) info->par;
1248 struct fb_var_screeninfo *var = &info->var;
1249 u32 tmp, pixclock;
1250 int err;
1251#ifdef DEBUG
1252 struct fb_var_screeninfo debug;
1253 u32 pixclock_in_ps;
1254#endif
1255 if (par->asleep)
1256 return 0;
1257
1258 if ((err = aty_var_to_crtc(info, var, &par->crtc)))
1259 return err;
1260
1261 pixclock = atyfb_get_pixclock(var, par);
1262
1263 if (pixclock == 0) {
Ville Syrjälä866d84c2006-01-09 20:53:22 -08001264 PRINTKE("Invalid pixclock\n");
1265 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 } else {
1267 if((err = par->pll_ops->var_to_pll(info, pixclock, var->bits_per_pixel, &par->pll)))
1268 return err;
1269 }
1270
1271 par->accel_flags = var->accel_flags; /* hack */
1272
Antonino A. Daplas7914cb22006-06-26 00:26:32 -07001273 if (var->accel_flags) {
1274 info->fbops->fb_sync = atyfb_sync;
1275 info->flags &= ~FBINFO_HWACCEL_DISABLED;
1276 } else {
1277 info->fbops->fb_sync = NULL;
1278 info->flags |= FBINFO_HWACCEL_DISABLED;
1279 }
1280
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281 if (par->blitter_may_be_busy)
1282 wait_for_idle(par);
1283
1284 aty_set_crtc(par, &par->crtc);
1285 par->dac_ops->set_dac(info, &par->pll, var->bits_per_pixel, par->accel_flags);
1286 par->pll_ops->set_pll(info, &par->pll);
1287
1288#ifdef DEBUG
1289 if(par->pll_ops && par->pll_ops->pll_to_var)
1290 pixclock_in_ps = par->pll_ops->pll_to_var(info, &(par->pll));
1291 else
1292 pixclock_in_ps = 0;
1293
1294 if(0 == pixclock_in_ps) {
1295 PRINTKE("ALERT ops->pll_to_var get 0\n");
1296 pixclock_in_ps = pixclock;
1297 }
1298
1299 memset(&debug, 0, sizeof(debug));
1300 if(!aty_crtc_to_var(&(par->crtc), &debug)) {
1301 u32 hSync, vRefresh;
1302 u32 h_disp, h_sync_strt, h_sync_end, h_total;
1303 u32 v_disp, v_sync_strt, v_sync_end, v_total;
1304
1305 h_disp = debug.xres;
1306 h_sync_strt = h_disp + debug.right_margin;
1307 h_sync_end = h_sync_strt + debug.hsync_len;
1308 h_total = h_sync_end + debug.left_margin;
1309 v_disp = debug.yres;
1310 v_sync_strt = v_disp + debug.lower_margin;
1311 v_sync_end = v_sync_strt + debug.vsync_len;
1312 v_total = v_sync_end + debug.upper_margin;
1313
1314 hSync = 1000000000 / (pixclock_in_ps * h_total);
1315 vRefresh = (hSync * 1000) / v_total;
1316 if (par->crtc.gen_cntl & CRTC_INTERLACE_EN)
1317 vRefresh *= 2;
1318 if (par->crtc.gen_cntl & CRTC_DBL_SCAN_EN)
1319 vRefresh /= 2;
1320
1321 DPRINTK("atyfb_set_par\n");
1322 DPRINTK(" Set Visible Mode to %ix%i-%i\n", var->xres, var->yres, var->bits_per_pixel);
1323 DPRINTK(" Virtual resolution %ix%i, pixclock_in_ps %i (calculated %i)\n",
1324 var->xres_virtual, var->yres_virtual, pixclock, pixclock_in_ps);
1325 DPRINTK(" Dot clock: %i MHz\n", 1000000 / pixclock_in_ps);
1326 DPRINTK(" Horizontal sync: %i kHz\n", hSync);
1327 DPRINTK(" Vertical refresh: %i Hz\n", vRefresh);
1328 DPRINTK(" x style: %i.%03i %i %i %i %i %i %i %i %i\n",
1329 1000000 / pixclock_in_ps, 1000000 % pixclock_in_ps,
1330 h_disp, h_sync_strt, h_sync_end, h_total,
1331 v_disp, v_sync_strt, v_sync_end, v_total);
1332 DPRINTK(" fb style: %i %i %i %i %i %i %i %i %i\n",
1333 pixclock_in_ps,
1334 debug.left_margin, h_disp, debug.right_margin, debug.hsync_len,
1335 debug.upper_margin, v_disp, debug.lower_margin, debug.vsync_len);
1336 }
1337#endif /* DEBUG */
1338
1339 if (!M64_HAS(INTEGRATED)) {
1340 /* Don't forget MEM_CNTL */
1341 tmp = aty_ld_le32(MEM_CNTL, par) & 0xf0ffffff;
1342 switch (var->bits_per_pixel) {
1343 case 8:
1344 tmp |= 0x02000000;
1345 break;
1346 case 16:
1347 tmp |= 0x03000000;
1348 break;
1349 case 32:
1350 tmp |= 0x06000000;
1351 break;
1352 }
1353 aty_st_le32(MEM_CNTL, tmp, par);
1354 } else {
1355 tmp = aty_ld_le32(MEM_CNTL, par) & 0xf00fffff;
1356 if (!M64_HAS(MAGIC_POSTDIV))
1357 tmp |= par->mem_refresh_rate << 20;
1358 switch (var->bits_per_pixel) {
1359 case 8:
1360 case 24:
1361 tmp |= 0x00000000;
1362 break;
1363 case 16:
1364 tmp |= 0x04000000;
1365 break;
1366 case 32:
1367 tmp |= 0x08000000;
1368 break;
1369 }
1370 if (M64_HAS(CT_BUS)) {
1371 aty_st_le32(DAC_CNTL, 0x87010184, par);
1372 aty_st_le32(BUS_CNTL, 0x680000f9, par);
1373 } else if (M64_HAS(VT_BUS)) {
1374 aty_st_le32(DAC_CNTL, 0x87010184, par);
1375 aty_st_le32(BUS_CNTL, 0x680000f9, par);
1376 } else if (M64_HAS(MOBIL_BUS)) {
1377 aty_st_le32(DAC_CNTL, 0x80010102, par);
1378 aty_st_le32(BUS_CNTL, 0x7b33a040 | (par->aux_start ? BUS_APER_REG_DIS : 0), par);
1379 } else {
1380 /* GT */
1381 aty_st_le32(DAC_CNTL, 0x86010102, par);
1382 aty_st_le32(BUS_CNTL, 0x7b23a040 | (par->aux_start ? BUS_APER_REG_DIS : 0), par);
1383 aty_st_le32(EXT_MEM_CNTL, aty_ld_le32(EXT_MEM_CNTL, par) | 0x5000001, par);
1384 }
1385 aty_st_le32(MEM_CNTL, tmp, par);
1386 }
1387 aty_st_8(DAC_MASK, 0xff, par);
1388
1389 info->fix.line_length = var->xres_virtual * var->bits_per_pixel/8;
1390 info->fix.visual = var->bits_per_pixel <= 8 ?
1391 FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_DIRECTCOLOR;
1392
1393 /* Initialize the graphics engine */
1394 if (par->accel_flags & FB_ACCELF_TEXT)
1395 aty_init_engine(par, info);
1396
1397#ifdef CONFIG_BOOTX_TEXT
1398 btext_update_display(info->fix.smem_start,
1399 (((par->crtc.h_tot_disp >> 16) & 0xff) + 1) * 8,
1400 ((par->crtc.v_tot_disp >> 16) & 0x7ff) + 1,
1401 var->bits_per_pixel,
1402 par->crtc.vxres * var->bits_per_pixel / 8);
1403#endif /* CONFIG_BOOTX_TEXT */
1404#if 0
1405 /* switch to accelerator mode */
1406 if (!(par->crtc.gen_cntl & CRTC_EXT_DISP_EN))
1407 aty_st_le32(CRTC_GEN_CNTL, par->crtc.gen_cntl | CRTC_EXT_DISP_EN, par);
1408#endif
1409#ifdef DEBUG
1410{
1411 /* dump non shadow CRTC, pll, LCD registers */
1412 int i; u32 base;
1413
1414 /* CRTC registers */
1415 base = 0x2000;
1416 printk("debug atyfb: Mach64 non-shadow register values:");
1417 for (i = 0; i < 256; i = i+4) {
1418 if(i%16 == 0) printk("\ndebug atyfb: 0x%04X: ", base + i);
1419 printk(" %08X", aty_ld_le32(i, par));
1420 }
1421 printk("\n\n");
1422
1423#ifdef CONFIG_FB_ATY_CT
1424 /* PLL registers */
1425 base = 0x00;
1426 printk("debug atyfb: Mach64 PLL register values:");
1427 for (i = 0; i < 64; i++) {
1428 if(i%16 == 0) printk("\ndebug atyfb: 0x%02X: ", base + i);
1429 if(i%4 == 0) printk(" ");
1430 printk("%02X", aty_ld_pll_ct(i, par));
1431 }
1432 printk("\n\n");
1433#endif /* CONFIG_FB_ATY_CT */
1434
1435#ifdef CONFIG_FB_ATY_GENERIC_LCD
1436 if (par->lcd_table != 0) {
1437 /* LCD registers */
1438 base = 0x00;
1439 printk("debug atyfb: LCD register values:");
1440 if(M64_HAS(LT_LCD_REGS)) {
1441 for(i = 0; i <= POWER_MANAGEMENT; i++) {
1442 if(i == EXT_VERT_STRETCH)
1443 continue;
1444 printk("\ndebug atyfb: 0x%04X: ", lt_lcd_regs[i]);
1445 printk(" %08X", aty_ld_lcd(i, par));
1446 }
1447
1448 } else {
1449 for (i = 0; i < 64; i++) {
1450 if(i%4 == 0) printk("\ndebug atyfb: 0x%02X: ", base + i);
1451 printk(" %08X", aty_ld_lcd(i, par));
1452 }
1453 }
1454 printk("\n\n");
1455 }
1456#endif /* CONFIG_FB_ATY_GENERIC_LCD */
1457}
1458#endif /* DEBUG */
1459 return 0;
1460}
1461
1462static int atyfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
1463{
1464 struct atyfb_par *par = (struct atyfb_par *) info->par;
1465 int err;
1466 struct crtc crtc;
1467 union aty_pll pll;
1468 u32 pixclock;
1469
1470 memcpy(&pll, &(par->pll), sizeof(pll));
1471
1472 if((err = aty_var_to_crtc(info, var, &crtc)))
1473 return err;
1474
1475 pixclock = atyfb_get_pixclock(var, par);
1476
1477 if (pixclock == 0) {
Ville Syrjälä866d84c2006-01-09 20:53:22 -08001478 if (!(var->activate & FB_ACTIVATE_TEST))
1479 PRINTKE("Invalid pixclock\n");
1480 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481 } else {
1482 if((err = par->pll_ops->var_to_pll(info, pixclock, var->bits_per_pixel, &pll)))
1483 return err;
1484 }
1485
1486 if (var->accel_flags & FB_ACCELF_TEXT)
1487 info->var.accel_flags = FB_ACCELF_TEXT;
1488 else
1489 info->var.accel_flags = 0;
1490
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491 aty_crtc_to_var(&crtc, var);
1492 var->pixclock = par->pll_ops->pll_to_var(info, &pll);
1493 return 0;
1494}
1495
1496static void set_off_pitch(struct atyfb_par *par, const struct fb_info *info)
1497{
1498 u32 xoffset = info->var.xoffset;
1499 u32 yoffset = info->var.yoffset;
1500 u32 vxres = par->crtc.vxres;
1501 u32 bpp = info->var.bits_per_pixel;
1502
1503 par->crtc.off_pitch = ((yoffset * vxres + xoffset) * bpp / 64) | (vxres << 19);
1504}
1505
1506
1507 /*
1508 * Open/Release the frame buffer device
1509 */
1510
1511static int atyfb_open(struct fb_info *info, int user)
1512{
1513 struct atyfb_par *par = (struct atyfb_par *) info->par;
1514
1515 if (user) {
1516 par->open++;
1517#ifdef __sparc__
1518 par->mmaped = 0;
1519#endif
1520 }
1521 return (0);
1522}
1523
David Howells7d12e782006-10-05 14:55:46 +01001524static irqreturn_t aty_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525{
1526 struct atyfb_par *par = dev_id;
1527 int handled = 0;
1528 u32 int_cntl;
1529
1530 spin_lock(&par->int_lock);
1531
1532 int_cntl = aty_ld_le32(CRTC_INT_CNTL, par);
1533
1534 if (int_cntl & CRTC_VBLANK_INT) {
1535 /* clear interrupt */
1536 aty_st_le32(CRTC_INT_CNTL, (int_cntl & CRTC_INT_EN_MASK) | CRTC_VBLANK_INT_AK, par);
1537 par->vblank.count++;
1538 if (par->vblank.pan_display) {
1539 par->vblank.pan_display = 0;
1540 aty_st_le32(CRTC_OFF_PITCH, par->crtc.off_pitch, par);
1541 }
1542 wake_up_interruptible(&par->vblank.wait);
1543 handled = 1;
1544 }
1545
1546 spin_unlock(&par->int_lock);
1547
1548 return IRQ_RETVAL(handled);
1549}
1550
1551static int aty_enable_irq(struct atyfb_par *par, int reenable)
1552{
1553 u32 int_cntl;
1554
1555 if (!test_and_set_bit(0, &par->irq_flags)) {
Thomas Gleixner63a43392006-07-01 19:29:45 -07001556 if (request_irq(par->irq, aty_irq, IRQF_SHARED, "atyfb", par)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557 clear_bit(0, &par->irq_flags);
1558 return -EINVAL;
1559 }
1560 spin_lock_irq(&par->int_lock);
1561 int_cntl = aty_ld_le32(CRTC_INT_CNTL, par) & CRTC_INT_EN_MASK;
1562 /* clear interrupt */
1563 aty_st_le32(CRTC_INT_CNTL, int_cntl | CRTC_VBLANK_INT_AK, par);
1564 /* enable interrupt */
1565 aty_st_le32(CRTC_INT_CNTL, int_cntl | CRTC_VBLANK_INT_EN, par);
1566 spin_unlock_irq(&par->int_lock);
1567 } else if (reenable) {
1568 spin_lock_irq(&par->int_lock);
1569 int_cntl = aty_ld_le32(CRTC_INT_CNTL, par) & CRTC_INT_EN_MASK;
1570 if (!(int_cntl & CRTC_VBLANK_INT_EN)) {
1571 printk("atyfb: someone disabled IRQ [%08x]\n", int_cntl);
1572 /* re-enable interrupt */
1573 aty_st_le32(CRTC_INT_CNTL, int_cntl | CRTC_VBLANK_INT_EN, par );
1574 }
1575 spin_unlock_irq(&par->int_lock);
1576 }
1577
1578 return 0;
1579}
1580
1581static int aty_disable_irq(struct atyfb_par *par)
1582{
1583 u32 int_cntl;
1584
1585 if (test_and_clear_bit(0, &par->irq_flags)) {
1586 if (par->vblank.pan_display) {
1587 par->vblank.pan_display = 0;
1588 aty_st_le32(CRTC_OFF_PITCH, par->crtc.off_pitch, par);
1589 }
1590 spin_lock_irq(&par->int_lock);
1591 int_cntl = aty_ld_le32(CRTC_INT_CNTL, par) & CRTC_INT_EN_MASK;
1592 /* disable interrupt */
1593 aty_st_le32(CRTC_INT_CNTL, int_cntl & ~CRTC_VBLANK_INT_EN, par );
1594 spin_unlock_irq(&par->int_lock);
1595 free_irq(par->irq, par);
1596 }
1597
1598 return 0;
1599}
1600
1601static int atyfb_release(struct fb_info *info, int user)
1602{
1603 struct atyfb_par *par = (struct atyfb_par *) info->par;
1604 if (user) {
1605 par->open--;
1606 mdelay(1);
1607 wait_for_idle(par);
1608 if (!par->open) {
1609#ifdef __sparc__
1610 int was_mmaped = par->mmaped;
1611
1612 par->mmaped = 0;
1613
1614 if (was_mmaped) {
1615 struct fb_var_screeninfo var;
1616
1617 /* Now reset the default display config, we have no
1618 * idea what the program(s) which mmap'd the chip did
1619 * to the configuration, nor whether it restored it
1620 * correctly.
1621 */
1622 var = default_var;
1623 if (noaccel)
1624 var.accel_flags &= ~FB_ACCELF_TEXT;
1625 else
1626 var.accel_flags |= FB_ACCELF_TEXT;
1627 if (var.yres == var.yres_virtual) {
1628 u32 videoram = (info->fix.smem_len - (PAGE_SIZE << 2));
1629 var.yres_virtual = ((videoram * 8) / var.bits_per_pixel) / var.xres_virtual;
1630 if (var.yres_virtual < var.yres)
1631 var.yres_virtual = var.yres;
1632 }
1633 }
1634#endif
1635 aty_disable_irq(par);
1636 }
1637 }
1638 return (0);
1639}
1640
1641 /*
1642 * Pan or Wrap the Display
1643 *
1644 * This call looks only at xoffset, yoffset and the FB_VMODE_YWRAP flag
1645 */
1646
1647static int atyfb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
1648{
1649 struct atyfb_par *par = (struct atyfb_par *) info->par;
1650 u32 xres, yres, xoffset, yoffset;
1651
1652 xres = (((par->crtc.h_tot_disp >> 16) & 0xff) + 1) * 8;
1653 yres = ((par->crtc.v_tot_disp >> 16) & 0x7ff) + 1;
1654 if (par->crtc.gen_cntl & CRTC_DBL_SCAN_EN)
1655 yres >>= 1;
1656 xoffset = (var->xoffset + 7) & ~7;
1657 yoffset = var->yoffset;
1658 if (xoffset + xres > par->crtc.vxres || yoffset + yres > par->crtc.vyres)
1659 return -EINVAL;
1660 info->var.xoffset = xoffset;
1661 info->var.yoffset = yoffset;
1662 if (par->asleep)
1663 return 0;
1664
1665 set_off_pitch(par, info);
1666 if ((var->activate & FB_ACTIVATE_VBL) && !aty_enable_irq(par, 0)) {
1667 par->vblank.pan_display = 1;
1668 } else {
1669 par->vblank.pan_display = 0;
1670 aty_st_le32(CRTC_OFF_PITCH, par->crtc.off_pitch, par);
1671 }
1672
1673 return 0;
1674}
1675
1676static int aty_waitforvblank(struct atyfb_par *par, u32 crtc)
1677{
1678 struct aty_interrupt *vbl;
1679 unsigned int count;
1680 int ret;
1681
1682 switch (crtc) {
1683 case 0:
1684 vbl = &par->vblank;
1685 break;
1686 default:
1687 return -ENODEV;
1688 }
1689
1690 ret = aty_enable_irq(par, 0);
1691 if (ret)
1692 return ret;
1693
1694 count = vbl->count;
1695 ret = wait_event_interruptible_timeout(vbl->wait, count != vbl->count, HZ/10);
1696 if (ret < 0) {
1697 return ret;
1698 }
1699 if (ret == 0) {
1700 aty_enable_irq(par, 1);
1701 return -ETIMEDOUT;
1702 }
1703
1704 return 0;
1705}
1706
1707
1708#ifdef DEBUG
1709#define ATYIO_CLKR 0x41545900 /* ATY\00 */
1710#define ATYIO_CLKW 0x41545901 /* ATY\01 */
1711
1712struct atyclk {
1713 u32 ref_clk_per;
1714 u8 pll_ref_div;
1715 u8 mclk_fb_div;
1716 u8 mclk_post_div; /* 1,2,3,4,8 */
1717 u8 mclk_fb_mult; /* 2 or 4 */
1718 u8 xclk_post_div; /* 1,2,3,4,8 */
1719 u8 vclk_fb_div;
1720 u8 vclk_post_div; /* 1,2,3,4,6,8,12 */
1721 u32 dsp_xclks_per_row; /* 0-16383 */
1722 u32 dsp_loop_latency; /* 0-15 */
1723 u32 dsp_precision; /* 0-7 */
1724 u32 dsp_on; /* 0-2047 */
1725 u32 dsp_off; /* 0-2047 */
1726};
1727
1728#define ATYIO_FEATR 0x41545902 /* ATY\02 */
1729#define ATYIO_FEATW 0x41545903 /* ATY\03 */
1730#endif
1731
1732#ifndef FBIO_WAITFORVSYNC
1733#define FBIO_WAITFORVSYNC _IOW('F', 0x20, __u32)
1734#endif
1735
Christoph Hellwig67a66802006-01-14 13:21:25 -08001736static int atyfb_ioctl(struct fb_info *info, u_int cmd, u_long arg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737{
1738 struct atyfb_par *par = (struct atyfb_par *) info->par;
1739#ifdef __sparc__
1740 struct fbtype fbtyp;
1741#endif
1742
1743 switch (cmd) {
1744#ifdef __sparc__
1745 case FBIOGTYPE:
1746 fbtyp.fb_type = FBTYPE_PCI_GENERIC;
1747 fbtyp.fb_width = par->crtc.vxres;
1748 fbtyp.fb_height = par->crtc.vyres;
1749 fbtyp.fb_depth = info->var.bits_per_pixel;
1750 fbtyp.fb_cmsize = info->cmap.len;
1751 fbtyp.fb_size = info->fix.smem_len;
1752 if (copy_to_user((struct fbtype __user *) arg, &fbtyp, sizeof(fbtyp)))
1753 return -EFAULT;
1754 break;
1755#endif /* __sparc__ */
1756
1757 case FBIO_WAITFORVSYNC:
1758 {
1759 u32 crtc;
1760
1761 if (get_user(crtc, (__u32 __user *) arg))
1762 return -EFAULT;
1763
1764 return aty_waitforvblank(par, crtc);
1765 }
1766 break;
1767
1768#if defined(DEBUG) && defined(CONFIG_FB_ATY_CT)
1769 case ATYIO_CLKR:
1770 if (M64_HAS(INTEGRATED)) {
1771 struct atyclk clk;
1772 union aty_pll *pll = &(par->pll);
1773 u32 dsp_config = pll->ct.dsp_config;
1774 u32 dsp_on_off = pll->ct.dsp_on_off;
1775 clk.ref_clk_per = par->ref_clk_per;
1776 clk.pll_ref_div = pll->ct.pll_ref_div;
1777 clk.mclk_fb_div = pll->ct.mclk_fb_div;
1778 clk.mclk_post_div = pll->ct.mclk_post_div_real;
1779 clk.mclk_fb_mult = pll->ct.mclk_fb_mult;
1780 clk.xclk_post_div = pll->ct.xclk_post_div_real;
1781 clk.vclk_fb_div = pll->ct.vclk_fb_div;
1782 clk.vclk_post_div = pll->ct.vclk_post_div_real;
1783 clk.dsp_xclks_per_row = dsp_config & 0x3fff;
1784 clk.dsp_loop_latency = (dsp_config >> 16) & 0xf;
1785 clk.dsp_precision = (dsp_config >> 20) & 7;
1786 clk.dsp_off = dsp_on_off & 0x7ff;
1787 clk.dsp_on = (dsp_on_off >> 16) & 0x7ff;
1788 if (copy_to_user((struct atyclk __user *) arg, &clk,
1789 sizeof(clk)))
1790 return -EFAULT;
1791 } else
1792 return -EINVAL;
1793 break;
1794 case ATYIO_CLKW:
1795 if (M64_HAS(INTEGRATED)) {
1796 struct atyclk clk;
1797 union aty_pll *pll = &(par->pll);
1798 if (copy_from_user(&clk, (struct atyclk __user *) arg, sizeof(clk)))
1799 return -EFAULT;
1800 par->ref_clk_per = clk.ref_clk_per;
1801 pll->ct.pll_ref_div = clk.pll_ref_div;
1802 pll->ct.mclk_fb_div = clk.mclk_fb_div;
1803 pll->ct.mclk_post_div_real = clk.mclk_post_div;
1804 pll->ct.mclk_fb_mult = clk.mclk_fb_mult;
1805 pll->ct.xclk_post_div_real = clk.xclk_post_div;
1806 pll->ct.vclk_fb_div = clk.vclk_fb_div;
1807 pll->ct.vclk_post_div_real = clk.vclk_post_div;
1808 pll->ct.dsp_config = (clk.dsp_xclks_per_row & 0x3fff) |
1809 ((clk.dsp_loop_latency & 0xf)<<16)| ((clk.dsp_precision & 7)<<20);
1810 pll->ct.dsp_on_off = (clk.dsp_off & 0x7ff) | ((clk.dsp_on & 0x7ff)<<16);
1811 /*aty_calc_pll_ct(info, &pll->ct);*/
1812 aty_set_pll_ct(info, pll);
1813 } else
1814 return -EINVAL;
1815 break;
1816 case ATYIO_FEATR:
1817 if (get_user(par->features, (u32 __user *) arg))
1818 return -EFAULT;
1819 break;
1820 case ATYIO_FEATW:
1821 if (put_user(par->features, (u32 __user *) arg))
1822 return -EFAULT;
1823 break;
1824#endif /* DEBUG && CONFIG_FB_ATY_CT */
1825 default:
1826 return -EINVAL;
1827 }
1828 return 0;
1829}
1830
1831static int atyfb_sync(struct fb_info *info)
1832{
1833 struct atyfb_par *par = (struct atyfb_par *) info->par;
1834
1835 if (par->blitter_may_be_busy)
1836 wait_for_idle(par);
1837 return 0;
1838}
1839
1840#ifdef __sparc__
Christoph Hellwig216d5262006-01-14 13:21:25 -08001841static int atyfb_mmap(struct fb_info *info, struct vm_area_struct *vma)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842{
1843 struct atyfb_par *par = (struct atyfb_par *) info->par;
1844 unsigned int size, page, map_size = 0;
1845 unsigned long map_offset = 0;
1846 unsigned long off;
1847 int i;
1848
1849 if (!par->mmap_map)
1850 return -ENXIO;
1851
1852 if (vma->vm_pgoff > (~0UL >> PAGE_SHIFT))
1853 return -EINVAL;
1854
1855 off = vma->vm_pgoff << PAGE_SHIFT;
1856 size = vma->vm_end - vma->vm_start;
1857
1858 /* To stop the swapper from even considering these pages. */
1859 vma->vm_flags |= (VM_IO | VM_RESERVED);
1860
1861 if (((vma->vm_pgoff == 0) && (size == info->fix.smem_len)) ||
1862 ((off == info->fix.smem_len) && (size == PAGE_SIZE)))
1863 off += 0x8000000000000000UL;
1864
1865 vma->vm_pgoff = off >> PAGE_SHIFT; /* propagate off changes */
1866
1867 /* Each page, see which map applies */
1868 for (page = 0; page < size;) {
1869 map_size = 0;
1870 for (i = 0; par->mmap_map[i].size; i++) {
1871 unsigned long start = par->mmap_map[i].voff;
1872 unsigned long end = start + par->mmap_map[i].size;
1873 unsigned long offset = off + page;
1874
1875 if (start > offset)
1876 continue;
1877 if (offset >= end)
1878 continue;
1879
1880 map_size = par->mmap_map[i].size - (offset - start);
1881 map_offset =
1882 par->mmap_map[i].poff + (offset - start);
1883 break;
1884 }
1885 if (!map_size) {
1886 page += PAGE_SIZE;
1887 continue;
1888 }
1889 if (page + map_size > size)
1890 map_size = size - page;
1891
1892 pgprot_val(vma->vm_page_prot) &=
1893 ~(par->mmap_map[i].prot_mask);
1894 pgprot_val(vma->vm_page_prot) |= par->mmap_map[i].prot_flag;
1895
1896 if (remap_pfn_range(vma, vma->vm_start + page,
1897 map_offset >> PAGE_SHIFT, map_size, vma->vm_page_prot))
1898 return -EAGAIN;
1899
1900 page += map_size;
1901 }
1902
1903 if (!map_size)
1904 return -EINVAL;
1905
1906 if (!par->mmaped)
1907 par->mmaped = 1;
1908 return 0;
1909}
1910
1911static struct {
1912 u32 yoffset;
1913 u8 r[2][256];
1914 u8 g[2][256];
1915 u8 b[2][256];
1916} atyfb_save;
1917
1918static void atyfb_save_palette(struct atyfb_par *par, int enter)
1919{
1920 int i, tmp;
1921
1922 for (i = 0; i < 256; i++) {
1923 tmp = aty_ld_8(DAC_CNTL, par) & 0xfc;
1924 if (M64_HAS(EXTRA_BRIGHT))
1925 tmp |= 0x2;
1926 aty_st_8(DAC_CNTL, tmp, par);
1927 aty_st_8(DAC_MASK, 0xff, par);
1928
Ville Syrjalacab59012006-12-08 02:40:43 -08001929 aty_st_8(DAC_R_INDEX, i, par);
1930 atyfb_save.r[enter][i] = aty_ld_8(DAC_DATA, par);
1931 atyfb_save.g[enter][i] = aty_ld_8(DAC_DATA, par);
1932 atyfb_save.b[enter][i] = aty_ld_8(DAC_DATA, par);
1933 aty_st_8(DAC_W_INDEX, i, par);
1934 aty_st_8(DAC_DATA, atyfb_save.r[1 - enter][i], par);
1935 aty_st_8(DAC_DATA, atyfb_save.g[1 - enter][i], par);
1936 aty_st_8(DAC_DATA, atyfb_save.b[1 - enter][i], par);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937 }
1938}
1939
1940static void atyfb_palette(int enter)
1941{
1942 struct atyfb_par *par;
1943 struct fb_info *info;
1944 int i;
1945
1946 for (i = 0; i < FB_MAX; i++) {
1947 info = registered_fb[i];
1948 if (info && info->fbops == &atyfb_ops) {
1949 par = (struct atyfb_par *) info->par;
1950
1951 atyfb_save_palette(par, enter);
1952 if (enter) {
1953 atyfb_save.yoffset = info->var.yoffset;
1954 info->var.yoffset = 0;
1955 set_off_pitch(par, info);
1956 } else {
1957 info->var.yoffset = atyfb_save.yoffset;
1958 set_off_pitch(par, info);
1959 }
1960 aty_st_le32(CRTC_OFF_PITCH, par->crtc.off_pitch, par);
1961 break;
1962 }
1963 }
1964}
1965#endif /* __sparc__ */
1966
1967
1968
1969#if defined(CONFIG_PM) && defined(CONFIG_PCI)
1970
Ville Syrjalaefc08a72006-12-08 02:40:45 -08001971#ifdef CONFIG_PPC_PMAC
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972/* Power management routines. Those are used for PowerBook sleep.
1973 */
1974static int aty_power_mgmt(int sleep, struct atyfb_par *par)
1975{
1976 u32 pm;
1977 int timeout;
1978
1979 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
1980 pm = (pm & ~PWR_MGT_MODE_MASK) | PWR_MGT_MODE_REG;
1981 aty_st_lcd(POWER_MANAGEMENT, pm, par);
1982 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
1983
1984 timeout = 2000;
1985 if (sleep) {
1986 /* Sleep */
1987 pm &= ~PWR_MGT_ON;
1988 aty_st_lcd(POWER_MANAGEMENT, pm, par);
1989 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
1990 udelay(10);
1991 pm &= ~(PWR_BLON | AUTO_PWR_UP);
1992 pm |= SUSPEND_NOW;
1993 aty_st_lcd(POWER_MANAGEMENT, pm, par);
1994 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
1995 udelay(10);
1996 pm |= PWR_MGT_ON;
1997 aty_st_lcd(POWER_MANAGEMENT, pm, par);
1998 do {
1999 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
2000 mdelay(1);
2001 if ((--timeout) == 0)
2002 break;
2003 } while ((pm & PWR_MGT_STATUS_MASK) != PWR_MGT_STATUS_SUSPEND);
2004 } else {
2005 /* Wakeup */
2006 pm &= ~PWR_MGT_ON;
2007 aty_st_lcd(POWER_MANAGEMENT, pm, par);
2008 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
2009 udelay(10);
2010 pm &= ~SUSPEND_NOW;
2011 pm |= (PWR_BLON | AUTO_PWR_UP);
2012 aty_st_lcd(POWER_MANAGEMENT, pm, par);
2013 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
2014 udelay(10);
2015 pm |= PWR_MGT_ON;
2016 aty_st_lcd(POWER_MANAGEMENT, pm, par);
2017 do {
2018 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
2019 mdelay(1);
2020 if ((--timeout) == 0)
2021 break;
2022 } while ((pm & PWR_MGT_STATUS_MASK) != 0);
2023 }
2024 mdelay(500);
2025
2026 return timeout ? 0 : -EIO;
2027}
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002028#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029
2030static int atyfb_pci_suspend(struct pci_dev *pdev, pm_message_t state)
2031{
2032 struct fb_info *info = pci_get_drvdata(pdev);
2033 struct atyfb_par *par = (struct atyfb_par *) info->par;
2034
Pavel Machekca078ba2005-09-03 15:56:57 -07002035 if (state.event == pdev->dev.power.power_state.event)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036 return 0;
2037
2038 acquire_console_sem();
2039
2040 fb_set_suspend(info, 1);
2041
2042 /* Idle & reset engine */
2043 wait_for_idle(par);
2044 aty_reset_engine(par);
2045
2046 /* Blank display and LCD */
2047 atyfb_blank(FB_BLANK_POWERDOWN, info);
2048
2049 par->asleep = 1;
2050 par->lock_blank = 1;
2051
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002052#ifdef CONFIG_PPC_PMAC
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053 /* Set chip to "suspend" mode */
2054 if (aty_power_mgmt(1, par)) {
2055 par->asleep = 0;
2056 par->lock_blank = 0;
2057 atyfb_blank(FB_BLANK_UNBLANK, info);
2058 fb_set_suspend(info, 0);
2059 release_console_sem();
2060 return -EIO;
2061 }
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002062#else
2063 pci_set_power_state(pdev, pci_choose_state(pdev, state));
2064#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065
2066 release_console_sem();
2067
2068 pdev->dev.power.power_state = state;
2069
2070 return 0;
2071}
2072
2073static int atyfb_pci_resume(struct pci_dev *pdev)
2074{
2075 struct fb_info *info = pci_get_drvdata(pdev);
2076 struct atyfb_par *par = (struct atyfb_par *) info->par;
2077
Pavel Machekca078ba2005-09-03 15:56:57 -07002078 if (pdev->dev.power.power_state.event == PM_EVENT_ON)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002079 return 0;
2080
2081 acquire_console_sem();
2082
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002083#ifdef CONFIG_PPC_PMAC
Pavel Machekca078ba2005-09-03 15:56:57 -07002084 if (pdev->dev.power.power_state.event == 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085 aty_power_mgmt(0, par);
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002086#else
2087 pci_set_power_state(pdev, PCI_D0);
2088#endif
2089
2090 aty_resume_chip(info);
2091
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092 par->asleep = 0;
2093
2094 /* Restore display */
2095 atyfb_set_par(info);
2096
2097 /* Refresh */
2098 fb_set_suspend(info, 0);
2099
2100 /* Unblank */
2101 par->lock_blank = 0;
2102 atyfb_blank(FB_BLANK_UNBLANK, info);
2103
2104 release_console_sem();
2105
2106 pdev->dev.power.power_state = PMSG_ON;
2107
2108 return 0;
2109}
2110
2111#endif /* defined(CONFIG_PM) && defined(CONFIG_PCI) */
2112
Michael Hanselmann5474c122006-06-25 05:47:08 -07002113/* Backlight */
2114#ifdef CONFIG_FB_ATY_BACKLIGHT
2115#define MAX_LEVEL 0xFF
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116
Michael Hanselmann5474c122006-06-25 05:47:08 -07002117static struct backlight_properties aty_bl_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118
Michael Hanselmanne01af032006-07-10 04:44:45 -07002119/* Call with fb_info->bl_mutex held */
Michael Hanselmann5474c122006-06-25 05:47:08 -07002120static int aty_bl_get_level_brightness(struct atyfb_par *par, int level)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121{
Michael Hanselmann5474c122006-06-25 05:47:08 -07002122 struct fb_info *info = pci_get_drvdata(par->pdev);
2123 int atylevel;
2124
2125 /* Get and convert the value */
Michael Hanselmann5474c122006-06-25 05:47:08 -07002126 atylevel = info->bl_curve[level] * FB_BACKLIGHT_MAX / MAX_LEVEL;
Michael Hanselmann5474c122006-06-25 05:47:08 -07002127
2128 if (atylevel < 0)
2129 atylevel = 0;
2130 else if (atylevel > MAX_LEVEL)
2131 atylevel = MAX_LEVEL;
2132
2133 return atylevel;
2134}
2135
Michael Hanselmanne01af032006-07-10 04:44:45 -07002136/* Call with fb_info->bl_mutex held */
2137static int __aty_bl_update_status(struct backlight_device *bd)
Michael Hanselmann5474c122006-06-25 05:47:08 -07002138{
2139 struct atyfb_par *par = class_get_devdata(&bd->class_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140 unsigned int reg = aty_ld_lcd(LCD_MISC_CNTL, par);
Michael Hanselmann5474c122006-06-25 05:47:08 -07002141 int level;
2142
2143 if (bd->props->power != FB_BLANK_UNBLANK ||
2144 bd->props->fb_blank != FB_BLANK_UNBLANK)
2145 level = 0;
2146 else
2147 level = bd->props->brightness;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148
2149 reg |= (BLMOD_EN | BIASMOD_EN);
Michael Hanselmann5474c122006-06-25 05:47:08 -07002150 if (level > 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002151 reg &= ~BIAS_MOD_LEVEL_MASK;
Michael Hanselmann5474c122006-06-25 05:47:08 -07002152 reg |= (aty_bl_get_level_brightness(par, level) << BIAS_MOD_LEVEL_SHIFT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153 } else {
2154 reg &= ~BIAS_MOD_LEVEL_MASK;
Michael Hanselmann5474c122006-06-25 05:47:08 -07002155 reg |= (aty_bl_get_level_brightness(par, 0) << BIAS_MOD_LEVEL_SHIFT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002156 }
2157 aty_st_lcd(LCD_MISC_CNTL, reg, par);
Michael Hanselmann5474c122006-06-25 05:47:08 -07002158
Linus Torvalds1da177e2005-04-16 15:20:36 -07002159 return 0;
2160}
2161
Michael Hanselmanne01af032006-07-10 04:44:45 -07002162static int aty_bl_update_status(struct backlight_device *bd)
2163{
2164 struct atyfb_par *par = class_get_devdata(&bd->class_dev);
2165 struct fb_info *info = pci_get_drvdata(par->pdev);
2166 int ret;
2167
2168 mutex_lock(&info->bl_mutex);
2169 ret = __aty_bl_update_status(bd);
2170 mutex_unlock(&info->bl_mutex);
2171
2172 return ret;
2173}
2174
Michael Hanselmann5474c122006-06-25 05:47:08 -07002175static int aty_bl_get_brightness(struct backlight_device *bd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176{
Michael Hanselmann5474c122006-06-25 05:47:08 -07002177 return bd->props->brightness;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178}
2179
Michael Hanselmann5474c122006-06-25 05:47:08 -07002180static struct backlight_properties aty_bl_data = {
Michael Hanselmann5474c122006-06-25 05:47:08 -07002181 .get_brightness = aty_bl_get_brightness,
2182 .update_status = aty_bl_update_status,
2183 .max_brightness = (FB_BACKLIGHT_LEVELS - 1),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184};
Michael Hanselmann5474c122006-06-25 05:47:08 -07002185
Michael Hanselmanne01af032006-07-10 04:44:45 -07002186static void aty_bl_set_power(struct fb_info *info, int power)
2187{
2188 mutex_lock(&info->bl_mutex);
Benjamin Herrenschmidta9303632006-08-31 21:27:54 -07002189
2190 if (info->bl_dev) {
Benjamin Herrenschmidta9303632006-08-31 21:27:54 -07002191 info->bl_dev->props->power = power;
2192 __aty_bl_update_status(info->bl_dev);
Benjamin Herrenschmidta9303632006-08-31 21:27:54 -07002193 }
2194
Michael Hanselmanne01af032006-07-10 04:44:45 -07002195 mutex_unlock(&info->bl_mutex);
2196}
2197
Michael Hanselmann5474c122006-06-25 05:47:08 -07002198static void aty_bl_init(struct atyfb_par *par)
2199{
2200 struct fb_info *info = pci_get_drvdata(par->pdev);
2201 struct backlight_device *bd;
2202 char name[12];
2203
2204#ifdef CONFIG_PMAC_BACKLIGHT
2205 if (!pmac_has_backlight_type("ati"))
2206 return;
2207#endif
2208
2209 snprintf(name, sizeof(name), "atybl%d", info->node);
2210
James Simmonsa8274d52006-12-19 12:56:16 -08002211 bd = backlight_device_register(name, info->dev, par, &aty_bl_data);
Michael Hanselmann5474c122006-06-25 05:47:08 -07002212 if (IS_ERR(bd)) {
2213 info->bl_dev = NULL;
Benjamin Herrenschmidt98a3c782006-08-31 14:04:34 +10002214 printk(KERN_WARNING "aty: Backlight registration failed\n");
Michael Hanselmann5474c122006-06-25 05:47:08 -07002215 goto error;
2216 }
2217
2218 mutex_lock(&info->bl_mutex);
2219 info->bl_dev = bd;
2220 fb_bl_default_curve(info, 0,
2221 0x3F * FB_BACKLIGHT_MAX / MAX_LEVEL,
2222 0xFF * FB_BACKLIGHT_MAX / MAX_LEVEL);
2223 mutex_unlock(&info->bl_mutex);
2224
Michael Hanselmann5474c122006-06-25 05:47:08 -07002225 bd->props->brightness = aty_bl_data.max_brightness;
2226 bd->props->power = FB_BLANK_UNBLANK;
Richard Purdie28ee0862007-02-08 22:25:09 +00002227 backlight_update_status(bd);
Michael Hanselmann5474c122006-06-25 05:47:08 -07002228
2229#ifdef CONFIG_PMAC_BACKLIGHT
2230 mutex_lock(&pmac_backlight_mutex);
2231 if (!pmac_backlight)
2232 pmac_backlight = bd;
2233 mutex_unlock(&pmac_backlight_mutex);
2234#endif
2235
2236 printk("aty: Backlight initialized (%s)\n", name);
2237
2238 return;
2239
2240error:
2241 return;
2242}
2243
2244static void aty_bl_exit(struct atyfb_par *par)
2245{
2246 struct fb_info *info = pci_get_drvdata(par->pdev);
2247
2248#ifdef CONFIG_PMAC_BACKLIGHT
2249 mutex_lock(&pmac_backlight_mutex);
2250#endif
2251
2252 mutex_lock(&info->bl_mutex);
2253 if (info->bl_dev) {
2254#ifdef CONFIG_PMAC_BACKLIGHT
2255 if (pmac_backlight == info->bl_dev)
2256 pmac_backlight = NULL;
2257#endif
2258
2259 backlight_device_unregister(info->bl_dev);
2260
2261 printk("aty: Backlight unloaded\n");
2262 }
2263 mutex_unlock(&info->bl_mutex);
2264
2265#ifdef CONFIG_PMAC_BACKLIGHT
2266 mutex_unlock(&pmac_backlight_mutex);
2267#endif
2268}
2269
2270#endif /* CONFIG_FB_ATY_BACKLIGHT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002271
Antonino A. Daplas1a8c9792006-06-26 00:26:58 -07002272static void __devinit aty_calc_mem_refresh(struct atyfb_par *par, int xclk)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002273{
2274 const int ragepro_tbl[] = {
2275 44, 50, 55, 66, 75, 80, 100
2276 };
2277 const int ragexl_tbl[] = {
2278 50, 66, 75, 83, 90, 95, 100, 105,
2279 110, 115, 120, 125, 133, 143, 166
2280 };
2281 const int *refresh_tbl;
2282 int i, size;
2283
2284 if (IS_XL(par->pci_id) || IS_MOBILITY(par->pci_id)) {
2285 refresh_tbl = ragexl_tbl;
Tobias Klauserd1ae4182006-03-27 01:17:39 -08002286 size = ARRAY_SIZE(ragexl_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002287 } else {
2288 refresh_tbl = ragepro_tbl;
Tobias Klauserd1ae4182006-03-27 01:17:39 -08002289 size = ARRAY_SIZE(ragepro_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002290 }
2291
2292 for (i=0; i < size; i++) {
2293 if (xclk < refresh_tbl[i])
2294 break;
2295 }
2296 par->mem_refresh_rate = i;
2297}
2298
2299 /*
2300 * Initialisation
2301 */
2302
2303static struct fb_info *fb_list = NULL;
2304
Antonino A. Daplas1013d262005-11-07 01:00:41 -08002305#if defined(__i386__) && defined(CONFIG_FB_ATY_GENERIC_LCD)
2306static int __devinit atyfb_get_timings_from_lcd(struct atyfb_par *par,
2307 struct fb_var_screeninfo *var)
2308{
2309 int ret = -EINVAL;
2310
2311 if (par->lcd_table != 0 && (aty_ld_lcd(LCD_GEN_CNTL, par) & LCD_ON)) {
2312 *var = default_var;
2313 var->xres = var->xres_virtual = par->lcd_hdisp;
2314 var->right_margin = par->lcd_right_margin;
2315 var->left_margin = par->lcd_hblank_len -
2316 (par->lcd_right_margin + par->lcd_hsync_dly +
2317 par->lcd_hsync_len);
2318 var->hsync_len = par->lcd_hsync_len + par->lcd_hsync_dly;
2319 var->yres = var->yres_virtual = par->lcd_vdisp;
2320 var->lower_margin = par->lcd_lower_margin;
2321 var->upper_margin = par->lcd_vblank_len -
2322 (par->lcd_lower_margin + par->lcd_vsync_len);
2323 var->vsync_len = par->lcd_vsync_len;
2324 var->pixclock = par->lcd_pixclock;
2325 ret = 0;
2326 }
2327
2328 return ret;
2329}
2330#endif /* defined(__i386__) && defined(CONFIG_FB_ATY_GENERIC_LCD) */
2331
Ville Syrjala044aaa32006-12-08 02:40:41 -08002332static int __devinit aty_init(struct fb_info *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002333{
2334 struct atyfb_par *par = (struct atyfb_par *) info->par;
2335 const char *ramname = NULL, *xtal;
Antonino A. Daplas1013d262005-11-07 01:00:41 -08002336 int gtb_memsize, has_var = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337 struct fb_var_screeninfo var;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002338
2339 init_waitqueue_head(&par->vblank.wait);
2340 spin_lock_init(&par->int_lock);
2341
Linus Torvalds1da177e2005-04-16 15:20:36 -07002342#ifdef CONFIG_PPC_PMAC
2343 /* The Apple iBook1 uses non-standard memory frequencies. We detect it
2344 * and set the frequency manually. */
2345 if (machine_is_compatible("PowerBook2,1")) {
2346 par->pll_limits.mclk = 70;
2347 par->pll_limits.xclk = 53;
2348 }
2349#endif
2350 if (pll)
2351 par->pll_limits.pll_max = pll;
2352 if (mclk)
2353 par->pll_limits.mclk = mclk;
2354 if (xclk)
2355 par->pll_limits.xclk = xclk;
2356
2357 aty_calc_mem_refresh(par, par->pll_limits.xclk);
2358 par->pll_per = 1000000/par->pll_limits.pll_max;
2359 par->mclk_per = 1000000/par->pll_limits.mclk;
2360 par->xclk_per = 1000000/par->pll_limits.xclk;
2361
2362 par->ref_clk_per = 1000000000000ULL / 14318180;
2363 xtal = "14.31818";
2364
2365#ifdef CONFIG_FB_ATY_GX
2366 if (!M64_HAS(INTEGRATED)) {
2367 u32 stat0;
2368 u8 dac_type, dac_subtype, clk_type;
2369 stat0 = aty_ld_le32(CONFIG_STAT0, par);
2370 par->bus_type = (stat0 >> 0) & 0x07;
2371 par->ram_type = (stat0 >> 3) & 0x07;
2372 ramname = aty_gx_ram[par->ram_type];
2373 /* FIXME: clockchip/RAMDAC probing? */
2374 dac_type = (aty_ld_le32(DAC_CNTL, par) >> 16) & 0x07;
2375#ifdef CONFIG_ATARI
2376 clk_type = CLK_ATI18818_1;
2377 dac_type = (stat0 >> 9) & 0x07;
2378 if (dac_type == 0x07)
2379 dac_subtype = DAC_ATT20C408;
2380 else
2381 dac_subtype = (aty_ld_8(SCRATCH_REG1 + 1, par) & 0xF0) | dac_type;
2382#else
2383 dac_type = DAC_IBMRGB514;
2384 dac_subtype = DAC_IBMRGB514;
2385 clk_type = CLK_IBMRGB514;
2386#endif
2387 switch (dac_subtype) {
2388 case DAC_IBMRGB514:
2389 par->dac_ops = &aty_dac_ibm514;
2390 break;
2391 case DAC_ATI68860_B:
2392 case DAC_ATI68860_C:
2393 par->dac_ops = &aty_dac_ati68860b;
2394 break;
2395 case DAC_ATT20C408:
2396 case DAC_ATT21C498:
2397 par->dac_ops = &aty_dac_att21c498;
2398 break;
2399 default:
2400 PRINTKI("aty_init: DAC type not implemented yet!\n");
2401 par->dac_ops = &aty_dac_unsupported;
2402 break;
2403 }
2404 switch (clk_type) {
Antonino A. Daplas0fa67f82006-06-26 00:26:43 -07002405#ifdef CONFIG_ATARI
Linus Torvalds1da177e2005-04-16 15:20:36 -07002406 case CLK_ATI18818_1:
2407 par->pll_ops = &aty_pll_ati18818_1;
2408 break;
Antonino A. Daplas0fa67f82006-06-26 00:26:43 -07002409#else
Antonino A. Daplaseba87e82006-03-27 01:17:35 -08002410 case CLK_IBMRGB514:
2411 par->pll_ops = &aty_pll_ibm514;
2412 break;
Antonino A. Daplas0fa67f82006-06-26 00:26:43 -07002413#endif
Antonino A. Daplaseba87e82006-03-27 01:17:35 -08002414#if 0 /* dead code */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002415 case CLK_STG1703:
2416 par->pll_ops = &aty_pll_stg1703;
2417 break;
2418 case CLK_CH8398:
2419 par->pll_ops = &aty_pll_ch8398;
2420 break;
2421 case CLK_ATT20C408:
2422 par->pll_ops = &aty_pll_att20c408;
2423 break;
Antonino A. Daplaseba87e82006-03-27 01:17:35 -08002424#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002425 default:
2426 PRINTKI("aty_init: CLK type not implemented yet!");
2427 par->pll_ops = &aty_pll_unsupported;
2428 break;
2429 }
2430 }
2431#endif /* CONFIG_FB_ATY_GX */
2432#ifdef CONFIG_FB_ATY_CT
2433 if (M64_HAS(INTEGRATED)) {
2434 par->dac_ops = &aty_dac_ct;
2435 par->pll_ops = &aty_pll_ct;
2436 par->bus_type = PCI;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002437 par->ram_type = (aty_ld_le32(CONFIG_STAT0, par) & 0x07);
2438 ramname = aty_ct_ram[par->ram_type];
2439 /* for many chips, the mclk is 67 MHz for SDRAM, 63 MHz otherwise */
2440 if (par->pll_limits.mclk == 67 && par->ram_type < SDRAM)
2441 par->pll_limits.mclk = 63;
2442 }
2443
Ville Syrjalac98959f2006-12-08 02:40:39 -08002444 if (M64_HAS(GTB_DSP)) {
2445 u8 pll_ref_div = aty_ld_pll_ct(PLL_REF_DIV, par);
2446
2447 if (pll_ref_div) {
2448 int diff1, diff2;
2449 diff1 = 510 * 14 / pll_ref_div - par->pll_limits.pll_max;
2450 diff2 = 510 * 29 / pll_ref_div - par->pll_limits.pll_max;
2451 if (diff1 < 0)
2452 diff1 = -diff1;
2453 if (diff2 < 0)
2454 diff2 = -diff2;
2455 if (diff2 < diff1) {
2456 par->ref_clk_per = 1000000000000ULL / 29498928;
2457 xtal = "29.498928";
2458 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002459 }
2460 }
2461#endif /* CONFIG_FB_ATY_CT */
2462
2463 /* save previous video mode */
2464 aty_get_crtc(par, &saved_crtc);
2465 if(par->pll_ops->get_pll)
2466 par->pll_ops->get_pll(info, &saved_pll);
2467
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002468 par->mem_cntl = aty_ld_le32(MEM_CNTL, par);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002469 gtb_memsize = M64_HAS(GTB_DSP);
2470 if (gtb_memsize)
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002471 switch (par->mem_cntl & 0xF) { /* 0xF used instead of MEM_SIZE_ALIAS */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002472 case MEM_SIZE_512K:
2473 info->fix.smem_len = 0x80000;
2474 break;
2475 case MEM_SIZE_1M:
2476 info->fix.smem_len = 0x100000;
2477 break;
2478 case MEM_SIZE_2M_GTB:
2479 info->fix.smem_len = 0x200000;
2480 break;
2481 case MEM_SIZE_4M_GTB:
2482 info->fix.smem_len = 0x400000;
2483 break;
2484 case MEM_SIZE_6M_GTB:
2485 info->fix.smem_len = 0x600000;
2486 break;
2487 case MEM_SIZE_8M_GTB:
2488 info->fix.smem_len = 0x800000;
2489 break;
2490 default:
2491 info->fix.smem_len = 0x80000;
2492 } else
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002493 switch (par->mem_cntl & MEM_SIZE_ALIAS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002494 case MEM_SIZE_512K:
2495 info->fix.smem_len = 0x80000;
2496 break;
2497 case MEM_SIZE_1M:
2498 info->fix.smem_len = 0x100000;
2499 break;
2500 case MEM_SIZE_2M:
2501 info->fix.smem_len = 0x200000;
2502 break;
2503 case MEM_SIZE_4M:
2504 info->fix.smem_len = 0x400000;
2505 break;
2506 case MEM_SIZE_6M:
2507 info->fix.smem_len = 0x600000;
2508 break;
2509 case MEM_SIZE_8M:
2510 info->fix.smem_len = 0x800000;
2511 break;
2512 default:
2513 info->fix.smem_len = 0x80000;
2514 }
2515
2516 if (M64_HAS(MAGIC_VRAM_SIZE)) {
2517 if (aty_ld_le32(CONFIG_STAT1, par) & 0x40000000)
2518 info->fix.smem_len += 0x400000;
2519 }
2520
2521 if (vram) {
2522 info->fix.smem_len = vram * 1024;
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002523 par->mem_cntl &= ~(gtb_memsize ? 0xF : MEM_SIZE_ALIAS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524 if (info->fix.smem_len <= 0x80000)
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002525 par->mem_cntl |= MEM_SIZE_512K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002526 else if (info->fix.smem_len <= 0x100000)
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002527 par->mem_cntl |= MEM_SIZE_1M;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002528 else if (info->fix.smem_len <= 0x200000)
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002529 par->mem_cntl |= gtb_memsize ? MEM_SIZE_2M_GTB : MEM_SIZE_2M;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002530 else if (info->fix.smem_len <= 0x400000)
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002531 par->mem_cntl |= gtb_memsize ? MEM_SIZE_4M_GTB : MEM_SIZE_4M;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002532 else if (info->fix.smem_len <= 0x600000)
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002533 par->mem_cntl |= gtb_memsize ? MEM_SIZE_6M_GTB : MEM_SIZE_6M;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002534 else
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002535 par->mem_cntl |= gtb_memsize ? MEM_SIZE_8M_GTB : MEM_SIZE_8M;
2536 aty_st_le32(MEM_CNTL, par->mem_cntl, par);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002537 }
2538
2539 /*
2540 * Reg Block 0 (CT-compatible block) is at mmio_start
2541 * Reg Block 1 (multimedia extensions) is at mmio_start - 0x400
2542 */
2543 if (M64_HAS(GX)) {
2544 info->fix.mmio_len = 0x400;
2545 info->fix.accel = FB_ACCEL_ATI_MACH64GX;
2546 } else if (M64_HAS(CT)) {
2547 info->fix.mmio_len = 0x400;
2548 info->fix.accel = FB_ACCEL_ATI_MACH64CT;
2549 } else if (M64_HAS(VT)) {
2550 info->fix.mmio_start -= 0x400;
2551 info->fix.mmio_len = 0x800;
2552 info->fix.accel = FB_ACCEL_ATI_MACH64VT;
2553 } else {/* GT */
2554 info->fix.mmio_start -= 0x400;
2555 info->fix.mmio_len = 0x800;
2556 info->fix.accel = FB_ACCEL_ATI_MACH64GT;
2557 }
2558
2559 PRINTKI("%d%c %s, %s MHz XTAL, %d MHz PLL, %d Mhz MCLK, %d MHz XCLK\n",
2560 info->fix.smem_len == 0x80000 ? 512 : (info->fix.smem_len >> 20),
2561 info->fix.smem_len == 0x80000 ? 'K' : 'M', ramname, xtal, par->pll_limits.pll_max,
2562 par->pll_limits.mclk, par->pll_limits.xclk);
2563
Robert P. J. Day33e321b2007-02-12 00:55:03 -08002564#if defined(DEBUG) && defined(CONFIG_FB_ATY_CT)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002565 if (M64_HAS(INTEGRATED)) {
2566 int i;
2567 printk("debug atyfb: BUS_CNTL DAC_CNTL MEM_CNTL EXT_MEM_CNTL CRTC_GEN_CNTL "
2568 "DSP_CONFIG DSP_ON_OFF CLOCK_CNTL\n"
2569 "debug atyfb: %08x %08x %08x %08x %08x %08x %08x %08x\n"
2570 "debug atyfb: PLL",
2571 aty_ld_le32(BUS_CNTL, par), aty_ld_le32(DAC_CNTL, par),
2572 aty_ld_le32(MEM_CNTL, par), aty_ld_le32(EXT_MEM_CNTL, par),
2573 aty_ld_le32(CRTC_GEN_CNTL, par), aty_ld_le32(DSP_CONFIG, par),
2574 aty_ld_le32(DSP_ON_OFF, par), aty_ld_le32(CLOCK_CNTL, par));
2575 for (i = 0; i < 40; i++)
2576 printk(" %02x", aty_ld_pll_ct(i, par));
2577 printk("\n");
2578 }
2579#endif
2580 if(par->pll_ops->init_pll)
2581 par->pll_ops->init_pll(info, &par->pll);
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002582 if (par->pll_ops->resume_pll)
2583 par->pll_ops->resume_pll(info, &par->pll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002584
2585 /*
Ville Syrjala05978502006-12-08 02:40:37 -08002586 * Last page of 8 MB (4 MB on ISA) aperture is MMIO,
2587 * unless the auxiliary register aperture is used.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002588 */
2589
2590 if (!par->aux_start &&
2591 (info->fix.smem_len == 0x800000 || (par->bus_type == ISA && info->fix.smem_len == 0x400000)))
2592 info->fix.smem_len -= GUI_RESERVE;
2593
2594 /*
2595 * Disable register access through the linear aperture
2596 * if the auxiliary aperture is used so we can access
2597 * the full 8 MB of video RAM on 8 MB boards.
2598 */
2599 if (par->aux_start)
2600 aty_st_le32(BUS_CNTL, aty_ld_le32(BUS_CNTL, par) | BUS_APER_REG_DIS, par);
2601
2602#ifdef CONFIG_MTRR
2603 par->mtrr_aper = -1;
2604 par->mtrr_reg = -1;
2605 if (!nomtrr) {
2606 /* Cover the whole resource. */
2607 par->mtrr_aper = mtrr_add(par->res_start, par->res_size, MTRR_TYPE_WRCOMB, 1);
2608 if (par->mtrr_aper >= 0 && !par->aux_start) {
2609 /* Make a hole for mmio. */
2610 par->mtrr_reg = mtrr_add(par->res_start + 0x800000 - GUI_RESERVE,
2611 GUI_RESERVE, MTRR_TYPE_UNCACHABLE, 1);
2612 if (par->mtrr_reg < 0) {
2613 mtrr_del(par->mtrr_aper, 0, 0);
2614 par->mtrr_aper = -1;
2615 }
2616 }
2617 }
2618#endif
2619
2620 info->fbops = &atyfb_ops;
2621 info->pseudo_palette = pseudo_palette;
Antonino A. Daplas7914cb22006-06-26 00:26:32 -07002622 info->flags = FBINFO_DEFAULT |
2623 FBINFO_HWACCEL_IMAGEBLIT |
2624 FBINFO_HWACCEL_FILLRECT |
2625 FBINFO_HWACCEL_COPYAREA |
2626 FBINFO_HWACCEL_YPAN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002627
2628#ifdef CONFIG_PMAC_BACKLIGHT
2629 if (M64_HAS(G3_PB_1_1) && machine_is_compatible("PowerBook1,1")) {
2630 /* these bits let the 101 powerbook wake up from sleep -- paulus */
2631 aty_st_lcd(POWER_MANAGEMENT, aty_ld_lcd(POWER_MANAGEMENT, par)
2632 | (USE_F32KHZ | TRISTATE_MEM_EN), par);
Michael Hanselmann5474c122006-06-25 05:47:08 -07002633 } else
2634#endif
2635 if (M64_HAS(MOBIL_BUS)) {
2636#ifdef CONFIG_FB_ATY_BACKLIGHT
2637 aty_bl_init (par);
2638#endif
2639 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002640
2641 memset(&var, 0, sizeof(var));
2642#ifdef CONFIG_PPC
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +11002643 if (machine_is(powermac)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002644 /*
2645 * FIXME: The NVRAM stuff should be put in a Mac-specific file, as it
2646 * applies to all Mac video cards
2647 */
2648 if (mode) {
Antonino A. Daplas1013d262005-11-07 01:00:41 -08002649 if (mac_find_mode(&var, info, mode, 8))
2650 has_var = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002651 } else {
2652 if (default_vmode == VMODE_CHOOSE) {
Ville Syrjalac98959f2006-12-08 02:40:39 -08002653 int sense;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002654 if (M64_HAS(G3_PB_1024x768))
2655 /* G3 PowerBook with 1024x768 LCD */
2656 default_vmode = VMODE_1024_768_60;
2657 else if (machine_is_compatible("iMac"))
2658 default_vmode = VMODE_1024_768_75;
2659 else if (machine_is_compatible
2660 ("PowerBook2,1"))
2661 /* iBook with 800x600 LCD */
2662 default_vmode = VMODE_800_600_60;
2663 else
2664 default_vmode = VMODE_640_480_67;
2665 sense = read_aty_sense(par);
2666 PRINTKI("monitor sense=%x, mode %d\n",
2667 sense, mac_map_monitor_sense(sense));
2668 }
2669 if (default_vmode <= 0 || default_vmode > VMODE_MAX)
2670 default_vmode = VMODE_640_480_60;
2671 if (default_cmode < CMODE_8 || default_cmode > CMODE_32)
2672 default_cmode = CMODE_8;
Antonino A. Daplas1013d262005-11-07 01:00:41 -08002673 if (!mac_vmode_to_var(default_vmode, default_cmode,
2674 &var))
2675 has_var = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002676 }
Antonino A. Daplas1013d262005-11-07 01:00:41 -08002677 }
2678
Linus Torvalds1da177e2005-04-16 15:20:36 -07002679#endif /* !CONFIG_PPC */
Antonino A. Daplas1013d262005-11-07 01:00:41 -08002680
2681#if defined(__i386__) && defined(CONFIG_FB_ATY_GENERIC_LCD)
2682 if (!atyfb_get_timings_from_lcd(par, &var))
2683 has_var = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002684#endif
Antonino A. Daplas1013d262005-11-07 01:00:41 -08002685
2686 if (mode && fb_find_mode(&var, info, mode, NULL, 0, &defmode, 8))
2687 has_var = 1;
2688
2689 if (!has_var)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002690 var = default_var;
2691
2692 if (noaccel)
2693 var.accel_flags &= ~FB_ACCELF_TEXT;
2694 else
2695 var.accel_flags |= FB_ACCELF_TEXT;
2696
2697 if (comp_sync != -1) {
2698 if (!comp_sync)
2699 var.sync &= ~FB_SYNC_COMP_HIGH_ACT;
2700 else
2701 var.sync |= FB_SYNC_COMP_HIGH_ACT;
2702 }
2703
2704 if (var.yres == var.yres_virtual) {
2705 u32 videoram = (info->fix.smem_len - (PAGE_SIZE << 2));
2706 var.yres_virtual = ((videoram * 8) / var.bits_per_pixel) / var.xres_virtual;
2707 if (var.yres_virtual < var.yres)
2708 var.yres_virtual = var.yres;
2709 }
2710
2711 if (atyfb_check_var(&var, info)) {
2712 PRINTKE("can't set default video mode\n");
2713 goto aty_init_exit;
2714 }
2715
2716#ifdef __sparc__
2717 atyfb_save_palette(par, 0);
2718#endif
2719
2720#ifdef CONFIG_FB_ATY_CT
2721 if (!noaccel && M64_HAS(INTEGRATED))
2722 aty_init_cursor(info);
2723#endif /* CONFIG_FB_ATY_CT */
2724 info->var = var;
2725
2726 fb_alloc_cmap(&info->cmap, 256, 0);
2727
2728 if (register_framebuffer(info) < 0)
2729 goto aty_init_exit;
2730
2731 fb_list = info;
2732
2733 PRINTKI("fb%d: %s frame buffer device on %s\n",
Ville Syrjala044aaa32006-12-08 02:40:41 -08002734 info->node, info->fix.id, par->bus_type == ISA ? "ISA" : "PCI");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002735 return 0;
2736
2737aty_init_exit:
2738 /* restore video mode */
2739 aty_set_crtc(par, &saved_crtc);
2740 par->pll_ops->set_pll(info, &saved_pll);
2741
2742#ifdef CONFIG_MTRR
2743 if (par->mtrr_reg >= 0) {
2744 mtrr_del(par->mtrr_reg, 0, 0);
2745 par->mtrr_reg = -1;
2746 }
2747 if (par->mtrr_aper >= 0) {
2748 mtrr_del(par->mtrr_aper, 0, 0);
2749 par->mtrr_aper = -1;
2750 }
2751#endif
2752 return -1;
2753}
2754
Ville Syrjalaefc08a72006-12-08 02:40:45 -08002755static void aty_resume_chip(struct fb_info *info)
2756{
2757 struct atyfb_par *par = info->par;
2758
2759 aty_st_le32(MEM_CNTL, par->mem_cntl, par);
2760
2761 if (par->pll_ops->resume_pll)
2762 par->pll_ops->resume_pll(info, &par->pll);
2763
2764 if (par->aux_start)
2765 aty_st_le32(BUS_CNTL, aty_ld_le32(BUS_CNTL, par) | BUS_APER_REG_DIS, par);
2766}
2767
Linus Torvalds1da177e2005-04-16 15:20:36 -07002768#ifdef CONFIG_ATARI
Antonino A. Daplas1a8c9792006-06-26 00:26:58 -07002769static int __devinit store_video_par(char *video_str, unsigned char m64_num)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002770{
2771 char *p;
2772 unsigned long vmembase, size, guiregbase;
2773
2774 PRINTKI("store_video_par() '%s' \n", video_str);
2775
2776 if (!(p = strsep(&video_str, ";")) || !*p)
2777 goto mach64_invalid;
2778 vmembase = simple_strtoul(p, NULL, 0);
2779 if (!(p = strsep(&video_str, ";")) || !*p)
2780 goto mach64_invalid;
2781 size = simple_strtoul(p, NULL, 0);
2782 if (!(p = strsep(&video_str, ";")) || !*p)
2783 goto mach64_invalid;
2784 guiregbase = simple_strtoul(p, NULL, 0);
2785
2786 phys_vmembase[m64_num] = vmembase;
2787 phys_size[m64_num] = size;
2788 phys_guiregbase[m64_num] = guiregbase;
2789 PRINTKI("stored them all: $%08lX $%08lX $%08lX \n", vmembase, size,
2790 guiregbase);
2791 return 0;
2792
2793 mach64_invalid:
2794 phys_vmembase[m64_num] = 0;
2795 return -1;
2796}
2797#endif /* CONFIG_ATARI */
2798
2799 /*
2800 * Blank the display.
2801 */
2802
2803static int atyfb_blank(int blank, struct fb_info *info)
2804{
2805 struct atyfb_par *par = (struct atyfb_par *) info->par;
Ville Syrjälä480913f2006-01-09 20:53:28 -08002806 u32 gen_cntl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002807
2808 if (par->lock_blank || par->asleep)
2809 return 0;
2810
Michael Hanselmann4b755992006-07-30 03:04:19 -07002811#ifdef CONFIG_FB_ATY_BACKLIGHT
Michael Hanselmanne01af032006-07-10 04:44:45 -07002812 if (machine_is(powermac) && blank > FB_BLANK_NORMAL)
2813 aty_bl_set_power(info, FB_BLANK_POWERDOWN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002814#elif defined(CONFIG_FB_ATY_GENERIC_LCD)
Ville Syrjälä480913f2006-01-09 20:53:28 -08002815 if (par->lcd_table && blank > FB_BLANK_NORMAL &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07002816 (aty_ld_lcd(LCD_GEN_CNTL, par) & LCD_ON)) {
2817 u32 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
2818 pm &= ~PWR_BLON;
2819 aty_st_lcd(POWER_MANAGEMENT, pm, par);
2820 }
2821#endif
2822
Ville Syrjälä480913f2006-01-09 20:53:28 -08002823 gen_cntl = aty_ld_le32(CRTC_GEN_CNTL, par);
Ville Syrjala27b68592006-12-08 02:40:41 -08002824 gen_cntl &= ~0x400004c;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002825 switch (blank) {
Ville Syrjala27b68592006-12-08 02:40:41 -08002826 case FB_BLANK_UNBLANK:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002827 break;
2828 case FB_BLANK_NORMAL:
Ville Syrjälä480913f2006-01-09 20:53:28 -08002829 gen_cntl |= 0x4000040;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002830 break;
2831 case FB_BLANK_VSYNC_SUSPEND:
Ville Syrjälä480913f2006-01-09 20:53:28 -08002832 gen_cntl |= 0x4000048;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002833 break;
2834 case FB_BLANK_HSYNC_SUSPEND:
Ville Syrjälä480913f2006-01-09 20:53:28 -08002835 gen_cntl |= 0x4000044;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002836 break;
2837 case FB_BLANK_POWERDOWN:
Ville Syrjälä480913f2006-01-09 20:53:28 -08002838 gen_cntl |= 0x400004c;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002839 break;
2840 }
Ville Syrjälä480913f2006-01-09 20:53:28 -08002841 aty_st_le32(CRTC_GEN_CNTL, gen_cntl, par);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002842
Michael Hanselmann4b755992006-07-30 03:04:19 -07002843#ifdef CONFIG_FB_ATY_BACKLIGHT
Michael Hanselmanne01af032006-07-10 04:44:45 -07002844 if (machine_is(powermac) && blank <= FB_BLANK_NORMAL)
2845 aty_bl_set_power(info, FB_BLANK_UNBLANK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002846#elif defined(CONFIG_FB_ATY_GENERIC_LCD)
Ville Syrjälä480913f2006-01-09 20:53:28 -08002847 if (par->lcd_table && blank <= FB_BLANK_NORMAL &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07002848 (aty_ld_lcd(LCD_GEN_CNTL, par) & LCD_ON)) {
2849 u32 pm = aty_ld_lcd(POWER_MANAGEMENT, par);
2850 pm |= PWR_BLON;
2851 aty_st_lcd(POWER_MANAGEMENT, pm, par);
2852 }
2853#endif
2854
2855 return 0;
2856}
2857
2858static void aty_st_pal(u_int regno, u_int red, u_int green, u_int blue,
2859 const struct atyfb_par *par)
2860{
Ville Syrjalacab59012006-12-08 02:40:43 -08002861 aty_st_8(DAC_W_INDEX, regno, par);
2862 aty_st_8(DAC_DATA, red, par);
2863 aty_st_8(DAC_DATA, green, par);
2864 aty_st_8(DAC_DATA, blue, par);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002865}
2866
2867 /*
2868 * Set a single color register. The values supplied are already
2869 * rounded down to the hardware's capabilities (according to the
2870 * entries in the var structure). Return != 0 for invalid regno.
2871 * !! 4 & 8 = PSEUDO, > 8 = DIRECTCOLOR
2872 */
2873
2874static int atyfb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
2875 u_int transp, struct fb_info *info)
2876{
2877 struct atyfb_par *par = (struct atyfb_par *) info->par;
2878 int i, depth;
2879 u32 *pal = info->pseudo_palette;
2880
2881 depth = info->var.bits_per_pixel;
2882 if (depth == 16)
2883 depth = (info->var.green.length == 5) ? 15 : 16;
2884
2885 if (par->asleep)
2886 return 0;
2887
2888 if (regno > 255 ||
2889 (depth == 16 && regno > 63) ||
2890 (depth == 15 && regno > 31))
2891 return 1;
2892
2893 red >>= 8;
2894 green >>= 8;
2895 blue >>= 8;
2896
2897 par->palette[regno].red = red;
2898 par->palette[regno].green = green;
2899 par->palette[regno].blue = blue;
2900
2901 if (regno < 16) {
2902 switch (depth) {
2903 case 15:
2904 pal[regno] = (regno << 10) | (regno << 5) | regno;
2905 break;
2906 case 16:
2907 pal[regno] = (regno << 11) | (regno << 5) | regno;
2908 break;
2909 case 24:
2910 pal[regno] = (regno << 16) | (regno << 8) | regno;
2911 break;
2912 case 32:
2913 i = (regno << 8) | regno;
2914 pal[regno] = (i << 16) | i;
2915 break;
2916 }
2917 }
2918
2919 i = aty_ld_8(DAC_CNTL, par) & 0xfc;
2920 if (M64_HAS(EXTRA_BRIGHT))
2921 i |= 0x2; /* DAC_CNTL | 0x2 turns off the extra brightness for gt */
2922 aty_st_8(DAC_CNTL, i, par);
2923 aty_st_8(DAC_MASK, 0xff, par);
2924
2925 if (M64_HAS(INTEGRATED)) {
2926 if (depth == 16) {
2927 if (regno < 32)
2928 aty_st_pal(regno << 3, red,
2929 par->palette[regno<<1].green,
2930 blue, par);
2931 red = par->palette[regno>>1].red;
2932 blue = par->palette[regno>>1].blue;
2933 regno <<= 2;
2934 } else if (depth == 15) {
2935 regno <<= 3;
2936 for(i = 0; i < 8; i++) {
2937 aty_st_pal(regno + i, red, green, blue, par);
2938 }
2939 }
2940 }
2941 aty_st_pal(regno, red, green, blue, par);
2942
2943 return 0;
2944}
2945
2946#ifdef CONFIG_PCI
2947
2948#ifdef __sparc__
2949
2950extern void (*prom_palette) (int);
2951
2952static int __devinit atyfb_setup_sparc(struct pci_dev *pdev,
2953 struct fb_info *info, unsigned long addr)
2954{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002955 struct atyfb_par *par = info->par;
2956 struct pcidev_cookie *pcp;
2957 char prop[128];
2958 int node, len, i, j, ret;
2959 u32 mem, chip_id;
2960
2961 /* Do not attach when we have a serial console. */
2962 if (!con_is_present())
2963 return -ENXIO;
2964
2965 /*
2966 * Map memory-mapped registers.
2967 */
2968 par->ati_regbase = (void *)addr + 0x7ffc00UL;
2969 info->fix.mmio_start = addr + 0x7ffc00UL;
2970
2971 /*
2972 * Map in big-endian aperture.
2973 */
2974 info->screen_base = (char *) (addr + 0x800000UL);
2975 info->fix.smem_start = addr + 0x800000UL;
2976
2977 /*
2978 * Figure mmap addresses from PCI config space.
2979 * Split Framebuffer in big- and little-endian halfs.
2980 */
2981 for (i = 0; i < 6 && pdev->resource[i].start; i++)
2982 /* nothing */ ;
2983 j = i + 4;
2984
2985 par->mmap_map = kmalloc(j * sizeof(*par->mmap_map), GFP_ATOMIC);
2986 if (!par->mmap_map) {
2987 PRINTKE("atyfb_setup_sparc() can't alloc mmap_map\n");
2988 return -ENOMEM;
2989 }
2990 memset(par->mmap_map, 0, j * sizeof(*par->mmap_map));
2991
2992 for (i = 0, j = 2; i < 6 && pdev->resource[i].start; i++) {
2993 struct resource *rp = &pdev->resource[i];
2994 int io, breg = PCI_BASE_ADDRESS_0 + (i << 2);
2995 unsigned long base;
2996 u32 size, pbase;
2997
2998 base = rp->start;
2999
3000 io = (rp->flags & IORESOURCE_IO);
3001
3002 size = rp->end - base + 1;
3003
3004 pci_read_config_dword(pdev, breg, &pbase);
3005
3006 if (io)
3007 size &= ~1;
3008
3009 /*
3010 * Map the framebuffer a second time, this time without
3011 * the braindead _PAGE_IE setting. This is used by the
3012 * fixed Xserver, but we need to maintain the old mapping
3013 * to stay compatible with older ones...
3014 */
3015 if (base == addr) {
3016 par->mmap_map[j].voff = (pbase + 0x10000000) & PAGE_MASK;
3017 par->mmap_map[j].poff = base & PAGE_MASK;
3018 par->mmap_map[j].size = (size + ~PAGE_MASK) & PAGE_MASK;
3019 par->mmap_map[j].prot_mask = _PAGE_CACHE;
3020 par->mmap_map[j].prot_flag = _PAGE_E;
3021 j++;
3022 }
3023
3024 /*
3025 * Here comes the old framebuffer mapping with _PAGE_IE
3026 * set for the big endian half of the framebuffer...
3027 */
3028 if (base == addr) {
3029 par->mmap_map[j].voff = (pbase + 0x800000) & PAGE_MASK;
3030 par->mmap_map[j].poff = (base + 0x800000) & PAGE_MASK;
3031 par->mmap_map[j].size = 0x800000;
3032 par->mmap_map[j].prot_mask = _PAGE_CACHE;
3033 par->mmap_map[j].prot_flag = _PAGE_E | _PAGE_IE;
3034 size -= 0x800000;
3035 j++;
3036 }
3037
3038 par->mmap_map[j].voff = pbase & PAGE_MASK;
3039 par->mmap_map[j].poff = base & PAGE_MASK;
3040 par->mmap_map[j].size = (size + ~PAGE_MASK) & PAGE_MASK;
3041 par->mmap_map[j].prot_mask = _PAGE_CACHE;
3042 par->mmap_map[j].prot_flag = _PAGE_E;
3043 j++;
3044 }
3045
3046 if((ret = correct_chipset(par)))
3047 return ret;
3048
3049 if (IS_XL(pdev->device)) {
3050 /*
3051 * Fix PROMs idea of MEM_CNTL settings...
3052 */
3053 mem = aty_ld_le32(MEM_CNTL, par);
3054 chip_id = aty_ld_le32(CONFIG_CHIP_ID, par);
3055 if (((chip_id & CFG_CHIP_TYPE) == VT_CHIP_ID) && !((chip_id >> 24) & 1)) {
3056 switch (mem & 0x0f) {
3057 case 3:
3058 mem = (mem & ~(0x0f)) | 2;
3059 break;
3060 case 7:
3061 mem = (mem & ~(0x0f)) | 3;
3062 break;
3063 case 9:
3064 mem = (mem & ~(0x0f)) | 4;
3065 break;
3066 case 11:
3067 mem = (mem & ~(0x0f)) | 5;
3068 break;
3069 default:
3070 break;
3071 }
3072 if ((aty_ld_le32(CONFIG_STAT0, par) & 7) >= SDRAM)
3073 mem &= ~(0x00700000);
3074 }
3075 mem &= ~(0xcf80e000); /* Turn off all undocumented bits. */
3076 aty_st_le32(MEM_CNTL, mem, par);
3077 }
3078
3079 /*
3080 * If this is the console device, we will set default video
3081 * settings to what the PROM left us with.
3082 */
3083 node = prom_getchild(prom_root_node);
3084 node = prom_searchsiblings(node, "aliases");
3085 if (node) {
3086 len = prom_getproperty(node, "screen", prop, sizeof(prop));
3087 if (len > 0) {
3088 prop[len] = '\0';
3089 node = prom_finddevice(prop);
3090 } else
3091 node = 0;
3092 }
3093
3094 pcp = pdev->sysdata;
David S. Millerde8d28b2006-06-22 16:18:54 -07003095 if (node == pcp->prom_node->node) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003096 struct fb_var_screeninfo *var = &default_var;
3097 unsigned int N, P, Q, M, T, R;
3098 u32 v_total, h_total;
3099 struct crtc crtc;
3100 u8 pll_regs[16];
3101 u8 clock_cntl;
3102
3103 crtc.vxres = prom_getintdefault(node, "width", 1024);
3104 crtc.vyres = prom_getintdefault(node, "height", 768);
3105 var->bits_per_pixel = prom_getintdefault(node, "depth", 8);
3106 var->xoffset = var->yoffset = 0;
3107 crtc.h_tot_disp = aty_ld_le32(CRTC_H_TOTAL_DISP, par);
3108 crtc.h_sync_strt_wid = aty_ld_le32(CRTC_H_SYNC_STRT_WID, par);
3109 crtc.v_tot_disp = aty_ld_le32(CRTC_V_TOTAL_DISP, par);
3110 crtc.v_sync_strt_wid = aty_ld_le32(CRTC_V_SYNC_STRT_WID, par);
3111 crtc.gen_cntl = aty_ld_le32(CRTC_GEN_CNTL, par);
3112 aty_crtc_to_var(&crtc, var);
3113
3114 h_total = var->xres + var->right_margin + var->hsync_len + var->left_margin;
3115 v_total = var->yres + var->lower_margin + var->vsync_len + var->upper_margin;
3116
3117 /*
3118 * Read the PLL to figure actual Refresh Rate.
3119 */
3120 clock_cntl = aty_ld_8(CLOCK_CNTL, par);
3121 /* DPRINTK("CLOCK_CNTL %02x\n", clock_cntl); */
3122 for (i = 0; i < 16; i++)
3123 pll_regs[i] = aty_ld_pll_ct(i, par);
3124
3125 /*
3126 * PLL Reference Divider M:
3127 */
3128 M = pll_regs[2];
3129
3130 /*
3131 * PLL Feedback Divider N (Dependant on CLOCK_CNTL):
3132 */
3133 N = pll_regs[7 + (clock_cntl & 3)];
3134
3135 /*
3136 * PLL Post Divider P (Dependant on CLOCK_CNTL):
3137 */
3138 P = 1 << (pll_regs[6] >> ((clock_cntl & 3) << 1));
3139
3140 /*
3141 * PLL Divider Q:
3142 */
3143 Q = N / P;
3144
3145 /*
3146 * Target Frequency:
3147 *
3148 * T * M
3149 * Q = -------
3150 * 2 * R
3151 *
3152 * where R is XTALIN (= 14318 or 29498 kHz).
3153 */
3154 if (IS_XL(pdev->device))
3155 R = 29498;
3156 else
3157 R = 14318;
3158
3159 T = 2 * Q * R / M;
3160
3161 default_var.pixclock = 1000000000 / T;
3162 }
3163
3164 return 0;
3165}
3166
3167#else /* __sparc__ */
3168
3169#ifdef __i386__
3170#ifdef CONFIG_FB_ATY_GENERIC_LCD
Ville Syrjala5850e0c2006-12-08 02:40:42 -08003171static void __devinit aty_init_lcd(struct atyfb_par *par, u32 bios_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003172{
3173 u32 driv_inf_tab, sig;
3174 u16 lcd_ofs;
3175
3176 /* To support an LCD panel, we should know it's dimensions and
3177 * it's desired pixel clock.
3178 * There are two ways to do it:
3179 * - Check the startup video mode and calculate the panel
3180 * size from it. This is unreliable.
3181 * - Read it from the driver information table in the video BIOS.
3182 */
3183 /* Address of driver information table is at offset 0x78. */
3184 driv_inf_tab = bios_base + *((u16 *)(bios_base+0x78));
3185
3186 /* Check for the driver information table signature. */
3187 sig = (*(u32 *)driv_inf_tab);
3188 if ((sig == 0x54504c24) || /* Rage LT pro */
3189 (sig == 0x544d5224) || /* Rage mobility */
3190 (sig == 0x54435824) || /* Rage XC */
3191 (sig == 0x544c5824)) { /* Rage XL */
3192 PRINTKI("BIOS contains driver information table.\n");
3193 lcd_ofs = (*(u16 *)(driv_inf_tab + 10));
3194 par->lcd_table = 0;
3195 if (lcd_ofs != 0) {
3196 par->lcd_table = bios_base + lcd_ofs;
3197 }
3198 }
3199
3200 if (par->lcd_table != 0) {
3201 char model[24];
3202 char strbuf[16];
3203 char refresh_rates_buf[100];
3204 int id, tech, f, i, m, default_refresh_rate;
3205 char *txtcolour;
3206 char *txtmonitor;
3207 char *txtdual;
3208 char *txtformat;
3209 u16 width, height, panel_type, refresh_rates;
3210 u16 *lcdmodeptr;
3211 u32 format;
3212 u8 lcd_refresh_rates[16] = {50,56,60,67,70,72,75,76,85,90,100,120,140,150,160,200};
3213 /* The most important information is the panel size at
3214 * offset 25 and 27, but there's some other nice information
3215 * which we print to the screen.
3216 */
3217 id = *(u8 *)par->lcd_table;
3218 strncpy(model,(char *)par->lcd_table+1,24);
3219 model[23]=0;
3220
3221 width = par->lcd_width = *(u16 *)(par->lcd_table+25);
3222 height = par->lcd_height = *(u16 *)(par->lcd_table+27);
3223 panel_type = *(u16 *)(par->lcd_table+29);
3224 if (panel_type & 1)
3225 txtcolour = "colour";
3226 else
3227 txtcolour = "monochrome";
3228 if (panel_type & 2)
3229 txtdual = "dual (split) ";
3230 else
3231 txtdual = "";
3232 tech = (panel_type>>2) & 63;
3233 switch (tech) {
3234 case 0:
3235 txtmonitor = "passive matrix";
3236 break;
3237 case 1:
3238 txtmonitor = "active matrix";
3239 break;
3240 case 2:
3241 txtmonitor = "active addressed STN";
3242 break;
3243 case 3:
3244 txtmonitor = "EL";
3245 break;
3246 case 4:
3247 txtmonitor = "plasma";
3248 break;
3249 default:
3250 txtmonitor = "unknown";
3251 }
3252 format = *(u32 *)(par->lcd_table+57);
3253 if (tech == 0 || tech == 2) {
3254 switch (format & 7) {
3255 case 0:
3256 txtformat = "12 bit interface";
3257 break;
3258 case 1:
3259 txtformat = "16 bit interface";
3260 break;
3261 case 2:
3262 txtformat = "24 bit interface";
3263 break;
3264 default:
3265 txtformat = "unkown format";
3266 }
3267 } else {
3268 switch (format & 7) {
3269 case 0:
3270 txtformat = "8 colours";
3271 break;
3272 case 1:
3273 txtformat = "512 colours";
3274 break;
3275 case 2:
3276 txtformat = "4096 colours";
3277 break;
3278 case 4:
3279 txtformat = "262144 colours (LT mode)";
3280 break;
3281 case 5:
3282 txtformat = "16777216 colours";
3283 break;
3284 case 6:
3285 txtformat = "262144 colours (FDPI-2 mode)";
3286 break;
3287 default:
3288 txtformat = "unkown format";
3289 }
3290 }
3291 PRINTKI("%s%s %s monitor detected: %s\n",
3292 txtdual ,txtcolour, txtmonitor, model);
3293 PRINTKI(" id=%d, %dx%d pixels, %s\n",
3294 id, width, height, txtformat);
3295 refresh_rates_buf[0] = 0;
3296 refresh_rates = *(u16 *)(par->lcd_table+62);
3297 m = 1;
3298 f = 0;
3299 for (i=0;i<16;i++) {
3300 if (refresh_rates & m) {
3301 if (f == 0) {
3302 sprintf(strbuf, "%d", lcd_refresh_rates[i]);
3303 f++;
3304 } else {
3305 sprintf(strbuf, ",%d", lcd_refresh_rates[i]);
3306 }
3307 strcat(refresh_rates_buf,strbuf);
3308 }
3309 m = m << 1;
3310 }
3311 default_refresh_rate = (*(u8 *)(par->lcd_table+61) & 0xf0) >> 4;
3312 PRINTKI(" supports refresh rates [%s], default %d Hz\n",
3313 refresh_rates_buf, lcd_refresh_rates[default_refresh_rate]);
3314 par->lcd_refreshrate = lcd_refresh_rates[default_refresh_rate];
3315 /* We now need to determine the crtc parameters for the
Ville Syrjäläcd4617b2006-01-09 20:53:21 -08003316 * LCD monitor. This is tricky, because they are not stored
Linus Torvalds1da177e2005-04-16 15:20:36 -07003317 * individually in the BIOS. Instead, the BIOS contains a
3318 * table of display modes that work for this monitor.
3319 *
3320 * The idea is that we search for a mode of the same dimensions
Ville Syrjäläcd4617b2006-01-09 20:53:21 -08003321 * as the dimensions of the LCD monitor. Say our LCD monitor
Linus Torvalds1da177e2005-04-16 15:20:36 -07003322 * is 800x600 pixels, we search for a 800x600 monitor.
3323 * The CRTC parameters we find here are the ones that we need
Ville Syrjäläcd4617b2006-01-09 20:53:21 -08003324 * to use to simulate other resolutions on the LCD screen.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003325 */
3326 lcdmodeptr = (u16 *)(par->lcd_table + 64);
3327 while (*lcdmodeptr != 0) {
3328 u32 modeptr;
3329 u16 mwidth, mheight, lcd_hsync_start, lcd_vsync_start;
3330 modeptr = bios_base + *lcdmodeptr;
3331
3332 mwidth = *((u16 *)(modeptr+0));
3333 mheight = *((u16 *)(modeptr+2));
3334
3335 if (mwidth == width && mheight == height) {
3336 par->lcd_pixclock = 100000000 / *((u16 *)(modeptr+9));
3337 par->lcd_htotal = *((u16 *)(modeptr+17)) & 511;
3338 par->lcd_hdisp = *((u16 *)(modeptr+19)) & 511;
3339 lcd_hsync_start = *((u16 *)(modeptr+21)) & 511;
3340 par->lcd_hsync_dly = (*((u16 *)(modeptr+21)) >> 9) & 7;
3341 par->lcd_hsync_len = *((u8 *)(modeptr+23)) & 63;
3342
3343 par->lcd_vtotal = *((u16 *)(modeptr+24)) & 2047;
3344 par->lcd_vdisp = *((u16 *)(modeptr+26)) & 2047;
3345 lcd_vsync_start = *((u16 *)(modeptr+28)) & 2047;
3346 par->lcd_vsync_len = (*((u16 *)(modeptr+28)) >> 11) & 31;
3347
3348 par->lcd_htotal = (par->lcd_htotal + 1) * 8;
3349 par->lcd_hdisp = (par->lcd_hdisp + 1) * 8;
3350 lcd_hsync_start = (lcd_hsync_start + 1) * 8;
3351 par->lcd_hsync_len = par->lcd_hsync_len * 8;
3352
3353 par->lcd_vtotal++;
3354 par->lcd_vdisp++;
3355 lcd_vsync_start++;
3356
3357 par->lcd_right_margin = lcd_hsync_start - par->lcd_hdisp;
3358 par->lcd_lower_margin = lcd_vsync_start - par->lcd_vdisp;
3359 par->lcd_hblank_len = par->lcd_htotal - par->lcd_hdisp;
3360 par->lcd_vblank_len = par->lcd_vtotal - par->lcd_vdisp;
3361 break;
3362 }
3363
3364 lcdmodeptr++;
3365 }
3366 if (*lcdmodeptr == 0) {
3367 PRINTKE("LCD monitor CRTC parameters not found!!!\n");
3368 /* To do: Switch to CRT if possible. */
3369 } else {
3370 PRINTKI(" LCD CRTC parameters: %d.%d %d %d %d %d %d %d %d %d\n",
3371 1000000 / par->lcd_pixclock, 1000000 % par->lcd_pixclock,
3372 par->lcd_hdisp,
3373 par->lcd_hdisp + par->lcd_right_margin,
3374 par->lcd_hdisp + par->lcd_right_margin
3375 + par->lcd_hsync_dly + par->lcd_hsync_len,
3376 par->lcd_htotal,
3377 par->lcd_vdisp,
3378 par->lcd_vdisp + par->lcd_lower_margin,
3379 par->lcd_vdisp + par->lcd_lower_margin + par->lcd_vsync_len,
3380 par->lcd_vtotal);
3381 PRINTKI(" : %d %d %d %d %d %d %d %d %d\n",
3382 par->lcd_pixclock,
3383 par->lcd_hblank_len - (par->lcd_right_margin +
3384 par->lcd_hsync_dly + par->lcd_hsync_len),
3385 par->lcd_hdisp,
3386 par->lcd_right_margin,
3387 par->lcd_hsync_len,
3388 par->lcd_vblank_len - (par->lcd_lower_margin + par->lcd_vsync_len),
3389 par->lcd_vdisp,
3390 par->lcd_lower_margin,
3391 par->lcd_vsync_len);
3392 }
3393 }
3394}
3395#endif /* CONFIG_FB_ATY_GENERIC_LCD */
3396
3397static int __devinit init_from_bios(struct atyfb_par *par)
3398{
3399 u32 bios_base, rom_addr;
3400 int ret;
3401
3402 rom_addr = 0xc0000 + ((aty_ld_le32(SCRATCH_REG1, par) & 0x7f) << 11);
3403 bios_base = (unsigned long)ioremap(rom_addr, 0x10000);
3404
3405 /* The BIOS starts with 0xaa55. */
3406 if (*((u16 *)bios_base) == 0xaa55) {
3407
3408 u8 *bios_ptr;
3409 u16 rom_table_offset, freq_table_offset;
3410 PLL_BLOCK_MACH64 pll_block;
3411
3412 PRINTKI("Mach64 BIOS is located at %x, mapped at %x.\n", rom_addr, bios_base);
3413
3414 /* check for frequncy table */
3415 bios_ptr = (u8*)bios_base;
3416 rom_table_offset = (u16)(bios_ptr[0x48] | (bios_ptr[0x49] << 8));
3417 freq_table_offset = bios_ptr[rom_table_offset + 16] | (bios_ptr[rom_table_offset + 17] << 8);
3418 memcpy(&pll_block, bios_ptr + freq_table_offset, sizeof(PLL_BLOCK_MACH64));
3419
3420 PRINTKI("BIOS frequency table:\n");
3421 PRINTKI("PCLK_min_freq %d, PCLK_max_freq %d, ref_freq %d, ref_divider %d\n",
3422 pll_block.PCLK_min_freq, pll_block.PCLK_max_freq,
3423 pll_block.ref_freq, pll_block.ref_divider);
3424 PRINTKI("MCLK_pwd %d, MCLK_max_freq %d, XCLK_max_freq %d, SCLK_freq %d\n",
3425 pll_block.MCLK_pwd, pll_block.MCLK_max_freq,
3426 pll_block.XCLK_max_freq, pll_block.SCLK_freq);
3427
3428 par->pll_limits.pll_min = pll_block.PCLK_min_freq/100;
3429 par->pll_limits.pll_max = pll_block.PCLK_max_freq/100;
3430 par->pll_limits.ref_clk = pll_block.ref_freq/100;
3431 par->pll_limits.ref_div = pll_block.ref_divider;
3432 par->pll_limits.sclk = pll_block.SCLK_freq/100;
3433 par->pll_limits.mclk = pll_block.MCLK_max_freq/100;
3434 par->pll_limits.mclk_pm = pll_block.MCLK_pwd/100;
3435 par->pll_limits.xclk = pll_block.XCLK_max_freq/100;
3436#ifdef CONFIG_FB_ATY_GENERIC_LCD
3437 aty_init_lcd(par, bios_base);
3438#endif
3439 ret = 0;
3440 } else {
3441 PRINTKE("no BIOS frequency table found, use parameters\n");
3442 ret = -ENXIO;
3443 }
3444 iounmap((void* __iomem )bios_base);
3445
3446 return ret;
3447}
3448#endif /* __i386__ */
3449
3450static int __devinit atyfb_setup_generic(struct pci_dev *pdev, struct fb_info *info, unsigned long addr)
3451{
3452 struct atyfb_par *par = info->par;
3453 u16 tmp;
3454 unsigned long raddr;
3455 struct resource *rrp;
3456 int ret = 0;
3457
3458 raddr = addr + 0x7ff000UL;
3459 rrp = &pdev->resource[2];
3460 if ((rrp->flags & IORESOURCE_MEM) && request_mem_region(rrp->start, rrp->end - rrp->start + 1, "atyfb")) {
3461 par->aux_start = rrp->start;
3462 par->aux_size = rrp->end - rrp->start + 1;
3463 raddr = rrp->start;
3464 PRINTKI("using auxiliary register aperture\n");
3465 }
3466
3467 info->fix.mmio_start = raddr;
3468 par->ati_regbase = ioremap(info->fix.mmio_start, 0x1000);
3469 if (par->ati_regbase == 0)
3470 return -ENOMEM;
3471
3472 info->fix.mmio_start += par->aux_start ? 0x400 : 0xc00;
3473 par->ati_regbase += par->aux_start ? 0x400 : 0xc00;
3474
3475 /*
3476 * Enable memory-space accesses using config-space
3477 * command register.
3478 */
3479 pci_read_config_word(pdev, PCI_COMMAND, &tmp);
3480 if (!(tmp & PCI_COMMAND_MEMORY)) {
3481 tmp |= PCI_COMMAND_MEMORY;
3482 pci_write_config_word(pdev, PCI_COMMAND, tmp);
3483 }
3484#ifdef __BIG_ENDIAN
3485 /* Use the big-endian aperture */
3486 addr += 0x800000;
3487#endif
3488
3489 /* Map in frame buffer */
3490 info->fix.smem_start = addr;
3491 info->screen_base = ioremap(addr, 0x800000);
3492 if (info->screen_base == NULL) {
3493 ret = -ENOMEM;
3494 goto atyfb_setup_generic_fail;
3495 }
3496
3497 if((ret = correct_chipset(par)))
3498 goto atyfb_setup_generic_fail;
3499#ifdef __i386__
3500 if((ret = init_from_bios(par)))
3501 goto atyfb_setup_generic_fail;
3502#endif
3503 if (!(aty_ld_le32(CRTC_GEN_CNTL, par) & CRTC_EXT_DISP_EN))
3504 par->clk_wr_offset = (inb(R_GENMO) & 0x0CU) >> 2;
3505 else
3506 par->clk_wr_offset = aty_ld_8(CLOCK_CNTL, par) & 0x03U;
3507
3508 /* according to ATI, we should use clock 3 for acelerated mode */
3509 par->clk_wr_offset = 3;
3510
3511 return 0;
3512
3513atyfb_setup_generic_fail:
3514 iounmap(par->ati_regbase);
3515 par->ati_regbase = NULL;
Amol Ladb2a85ae2006-12-08 02:40:14 -08003516 if (info->screen_base) {
3517 iounmap(info->screen_base);
3518 info->screen_base = NULL;
3519 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003520 return ret;
3521}
3522
3523#endif /* !__sparc__ */
3524
3525static int __devinit atyfb_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
3526{
3527 unsigned long addr, res_start, res_size;
3528 struct fb_info *info;
3529 struct resource *rp;
3530 struct atyfb_par *par;
3531 int i, rc = -ENOMEM;
3532
Adrian Bunk9ec85c02006-04-10 22:55:45 -07003533 for (i = ARRAY_SIZE(aty_chips) - 1; i >= 0; i--)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003534 if (pdev->device == aty_chips[i].pci_id)
3535 break;
3536
3537 if (i < 0)
3538 return -ENODEV;
3539
3540 /* Enable device in PCI config */
3541 if (pci_enable_device(pdev)) {
3542 PRINTKE("Cannot enable PCI device\n");
3543 return -ENXIO;
3544 }
3545
3546 /* Find which resource to use */
3547 rp = &pdev->resource[0];
3548 if (rp->flags & IORESOURCE_IO)
3549 rp = &pdev->resource[1];
3550 addr = rp->start;
3551 if (!addr)
3552 return -ENXIO;
3553
3554 /* Reserve space */
3555 res_start = rp->start;
3556 res_size = rp->end - rp->start + 1;
3557 if (!request_mem_region (res_start, res_size, "atyfb"))
3558 return -EBUSY;
3559
3560 /* Allocate framebuffer */
3561 info = framebuffer_alloc(sizeof(struct atyfb_par), &pdev->dev);
3562 if (!info) {
3563 PRINTKE("atyfb_pci_probe() can't alloc fb_info\n");
3564 return -ENOMEM;
3565 }
3566 par = info->par;
3567 info->fix = atyfb_fix;
3568 info->device = &pdev->dev;
3569 par->pci_id = aty_chips[i].pci_id;
3570 par->res_start = res_start;
3571 par->res_size = res_size;
3572 par->irq = pdev->irq;
Michael Hanselmann5474c122006-06-25 05:47:08 -07003573 par->pdev = pdev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003574
3575 /* Setup "info" structure */
3576#ifdef __sparc__
3577 rc = atyfb_setup_sparc(pdev, info, addr);
3578#else
3579 rc = atyfb_setup_generic(pdev, info, addr);
3580#endif
3581 if (rc)
3582 goto err_release_mem;
3583
3584 pci_set_drvdata(pdev, info);
3585
3586 /* Init chip & register framebuffer */
Ville Syrjala044aaa32006-12-08 02:40:41 -08003587 if (aty_init(info))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003588 goto err_release_io;
3589
3590#ifdef __sparc__
3591 if (!prom_palette)
3592 prom_palette = atyfb_palette;
3593
3594 /*
3595 * Add /dev/fb mmap values.
3596 */
3597 par->mmap_map[0].voff = 0x8000000000000000UL;
3598 par->mmap_map[0].poff = (unsigned long) info->screen_base & PAGE_MASK;
3599 par->mmap_map[0].size = info->fix.smem_len;
3600 par->mmap_map[0].prot_mask = _PAGE_CACHE;
3601 par->mmap_map[0].prot_flag = _PAGE_E;
3602 par->mmap_map[1].voff = par->mmap_map[0].voff + info->fix.smem_len;
3603 par->mmap_map[1].poff = (long)par->ati_regbase & PAGE_MASK;
3604 par->mmap_map[1].size = PAGE_SIZE;
3605 par->mmap_map[1].prot_mask = _PAGE_CACHE;
3606 par->mmap_map[1].prot_flag = _PAGE_E;
3607#endif /* __sparc__ */
3608
3609 return 0;
3610
3611err_release_io:
3612#ifdef __sparc__
3613 kfree(par->mmap_map);
3614#else
3615 if (par->ati_regbase)
3616 iounmap(par->ati_regbase);
3617 if (info->screen_base)
3618 iounmap(info->screen_base);
3619#endif
3620err_release_mem:
3621 if (par->aux_start)
3622 release_mem_region(par->aux_start, par->aux_size);
3623
3624 release_mem_region(par->res_start, par->res_size);
3625 framebuffer_release(info);
3626
3627 return rc;
3628}
3629
3630#endif /* CONFIG_PCI */
3631
3632#ifdef CONFIG_ATARI
3633
Ville Syrjala5850e0c2006-12-08 02:40:42 -08003634static int __init atyfb_atari_probe(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003635{
Al Virocef46b12006-01-12 01:06:13 -08003636 struct atyfb_par *par;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003637 struct fb_info *info;
3638 int m64_num;
3639 u32 clock_r;
Ville Syrjala4ec3fd72006-12-08 02:40:44 -08003640 int num_found = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003641
3642 for (m64_num = 0; m64_num < mach64_count; m64_num++) {
3643 if (!phys_vmembase[m64_num] || !phys_size[m64_num] ||
3644 !phys_guiregbase[m64_num]) {
3645 PRINTKI("phys_*[%d] parameters not set => returning early. \n", m64_num);
3646 continue;
3647 }
3648
3649 info = framebuffer_alloc(sizeof(struct atyfb_par), NULL);
3650 if (!info) {
3651 PRINTKE("atyfb_atari_probe() can't alloc fb_info\n");
3652 return -ENOMEM;
3653 }
3654 par = info->par;
3655
3656 info->fix = atyfb_fix;
3657
3658 par->irq = (unsigned int) -1; /* something invalid */
3659
3660 /*
3661 * Map the video memory (physical address given) to somewhere in the
3662 * kernel address space.
3663 */
3664 info->screen_base = ioremap(phys_vmembase[m64_num], phys_size[m64_num]);
3665 info->fix.smem_start = (unsigned long)info->screen_base; /* Fake! */
3666 par->ati_regbase = ioremap(phys_guiregbase[m64_num], 0x10000) +
3667 0xFC00ul;
3668 info->fix.mmio_start = (unsigned long)par->ati_regbase; /* Fake! */
3669
3670 aty_st_le32(CLOCK_CNTL, 0x12345678, par);
3671 clock_r = aty_ld_le32(CLOCK_CNTL, par);
3672
3673 switch (clock_r & 0x003F) {
3674 case 0x12:
3675 par->clk_wr_offset = 3; /* */
3676 break;
3677 case 0x34:
3678 par->clk_wr_offset = 2; /* Medusa ST-IO ISA Adapter etc. */
3679 break;
3680 case 0x16:
3681 par->clk_wr_offset = 1; /* */
3682 break;
3683 case 0x38:
3684 par->clk_wr_offset = 0; /* Panther 1 ISA Adapter (Gerald) */
3685 break;
3686 }
3687
Ville Syrjala4ec3fd72006-12-08 02:40:44 -08003688 /* Fake pci_id for correct_chipset() */
3689 switch (aty_ld_le32(CONFIG_CHIP_ID, par) & CFG_CHIP_TYPE) {
3690 case 0x00d7:
3691 par->pci_id = PCI_CHIP_MACH64GX;
3692 break;
3693 case 0x0057:
3694 par->pci_id = PCI_CHIP_MACH64CX;
3695 break;
3696 default:
3697 break;
3698 }
3699
3700 if (correct_chipset(par) || aty_init(info)) {
3701 iounmap(info->screen_base);
3702 iounmap(par->ati_regbase);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003703 framebuffer_release(info);
Ville Syrjala4ec3fd72006-12-08 02:40:44 -08003704 } else {
3705 num_found++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003706 }
3707 }
Ville Syrjala4ec3fd72006-12-08 02:40:44 -08003708
3709 return num_found ? 0 : -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003710}
3711
3712#endif /* CONFIG_ATARI */
3713
Ville Syrjalac98959f2006-12-08 02:40:39 -08003714#ifdef CONFIG_PCI
3715
Linus Torvalds1da177e2005-04-16 15:20:36 -07003716static void __devexit atyfb_remove(struct fb_info *info)
3717{
3718 struct atyfb_par *par = (struct atyfb_par *) info->par;
3719
3720 /* restore video mode */
3721 aty_set_crtc(par, &saved_crtc);
3722 par->pll_ops->set_pll(info, &saved_pll);
3723
Michael Hanselmann5474c122006-06-25 05:47:08 -07003724#ifdef CONFIG_FB_ATY_BACKLIGHT
3725 if (M64_HAS(MOBIL_BUS))
3726 aty_bl_exit(par);
3727#endif
3728
Linus Torvalds1da177e2005-04-16 15:20:36 -07003729 unregister_framebuffer(info);
3730
3731#ifdef CONFIG_MTRR
3732 if (par->mtrr_reg >= 0) {
3733 mtrr_del(par->mtrr_reg, 0, 0);
3734 par->mtrr_reg = -1;
3735 }
3736 if (par->mtrr_aper >= 0) {
3737 mtrr_del(par->mtrr_aper, 0, 0);
3738 par->mtrr_aper = -1;
3739 }
3740#endif
3741#ifndef __sparc__
3742 if (par->ati_regbase)
3743 iounmap(par->ati_regbase);
3744 if (info->screen_base)
3745 iounmap(info->screen_base);
3746#ifdef __BIG_ENDIAN
3747 if (info->sprite.addr)
3748 iounmap(info->sprite.addr);
3749#endif
3750#endif
3751#ifdef __sparc__
3752 kfree(par->mmap_map);
3753#endif
3754 if (par->aux_start)
3755 release_mem_region(par->aux_start, par->aux_size);
3756
3757 if (par->res_start)
3758 release_mem_region(par->res_start, par->res_size);
3759
3760 framebuffer_release(info);
3761}
3762
Linus Torvalds1da177e2005-04-16 15:20:36 -07003763
3764static void __devexit atyfb_pci_remove(struct pci_dev *pdev)
3765{
3766 struct fb_info *info = pci_get_drvdata(pdev);
3767
3768 atyfb_remove(info);
3769}
3770
3771/*
3772 * This driver uses its own matching table. That will be more difficult
3773 * to fix, so for now, we just match against any ATI ID and let the
3774 * probe() function find out what's up. That also mean we don't have
3775 * a module ID table though.
3776 */
3777static struct pci_device_id atyfb_pci_tbl[] = {
3778 { PCI_VENDOR_ID_ATI, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
3779 PCI_BASE_CLASS_DISPLAY << 16, 0xff0000, 0 },
3780 { 0, }
3781};
3782
3783static struct pci_driver atyfb_driver = {
3784 .name = "atyfb",
3785 .id_table = atyfb_pci_tbl,
3786 .probe = atyfb_pci_probe,
3787 .remove = __devexit_p(atyfb_pci_remove),
3788#ifdef CONFIG_PM
3789 .suspend = atyfb_pci_suspend,
3790 .resume = atyfb_pci_resume,
3791#endif /* CONFIG_PM */
3792};
3793
3794#endif /* CONFIG_PCI */
3795
3796#ifndef MODULE
Ville Syrjala5850e0c2006-12-08 02:40:42 -08003797static int __init atyfb_setup(char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003798{
3799 char *this_opt;
3800
3801 if (!options || !*options)
3802 return 0;
3803
3804 while ((this_opt = strsep(&options, ",")) != NULL) {
3805 if (!strncmp(this_opt, "noaccel", 7)) {
3806 noaccel = 1;
3807#ifdef CONFIG_MTRR
3808 } else if (!strncmp(this_opt, "nomtrr", 6)) {
3809 nomtrr = 1;
3810#endif
3811 } else if (!strncmp(this_opt, "vram:", 5))
3812 vram = simple_strtoul(this_opt + 5, NULL, 0);
3813 else if (!strncmp(this_opt, "pll:", 4))
3814 pll = simple_strtoul(this_opt + 4, NULL, 0);
3815 else if (!strncmp(this_opt, "mclk:", 5))
3816 mclk = simple_strtoul(this_opt + 5, NULL, 0);
3817 else if (!strncmp(this_opt, "xclk:", 5))
3818 xclk = simple_strtoul(this_opt+5, NULL, 0);
3819 else if (!strncmp(this_opt, "comp_sync:", 10))
3820 comp_sync = simple_strtoul(this_opt+10, NULL, 0);
3821#ifdef CONFIG_PPC
3822 else if (!strncmp(this_opt, "vmode:", 6)) {
3823 unsigned int vmode =
3824 simple_strtoul(this_opt + 6, NULL, 0);
3825 if (vmode > 0 && vmode <= VMODE_MAX)
3826 default_vmode = vmode;
3827 } else if (!strncmp(this_opt, "cmode:", 6)) {
3828 unsigned int cmode =
3829 simple_strtoul(this_opt + 6, NULL, 0);
3830 switch (cmode) {
3831 case 0:
3832 case 8:
3833 default_cmode = CMODE_8;
3834 break;
3835 case 15:
3836 case 16:
3837 default_cmode = CMODE_16;
3838 break;
3839 case 24:
3840 case 32:
3841 default_cmode = CMODE_32;
3842 break;
3843 }
3844 }
3845#endif
3846#ifdef CONFIG_ATARI
3847 /*
3848 * Why do we need this silly Mach64 argument?
3849 * We are already here because of mach64= so its redundant.
3850 */
3851 else if (MACH_IS_ATARI
3852 && (!strncmp(this_opt, "Mach64:", 7))) {
3853 static unsigned char m64_num;
3854 static char mach64_str[80];
3855 strlcpy(mach64_str, this_opt + 7, sizeof(mach64_str));
3856 if (!store_video_par(mach64_str, m64_num)) {
3857 m64_num++;
3858 mach64_count = m64_num;
3859 }
3860 }
3861#endif
3862 else
3863 mode = this_opt;
3864 }
3865 return 0;
3866}
3867#endif /* MODULE */
3868
Ville Syrjala5850e0c2006-12-08 02:40:42 -08003869static int __init atyfb_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003870{
Antonino A. Daplasc1cc53b2006-10-03 01:14:51 -07003871 int err1 = 1, err2 = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003872#ifndef MODULE
3873 char *option = NULL;
3874
3875 if (fb_get_options("atyfb", &option))
3876 return -ENODEV;
3877 atyfb_setup(option);
3878#endif
3879
Roman Zippel078517e2006-06-23 02:04:53 -07003880#ifdef CONFIG_PCI
Antonino A. Daplasc1cc53b2006-10-03 01:14:51 -07003881 err1 = pci_register_driver(&atyfb_driver);
Roman Zippel078517e2006-06-23 02:04:53 -07003882#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003883#ifdef CONFIG_ATARI
Antonino A. Daplasc1cc53b2006-10-03 01:14:51 -07003884 err2 = atyfb_atari_probe();
Linus Torvalds1da177e2005-04-16 15:20:36 -07003885#endif
Antonino A. Daplasc1cc53b2006-10-03 01:14:51 -07003886
3887 return (err1 && err2) ? -ENODEV : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003888}
3889
3890static void __exit atyfb_exit(void)
3891{
Roman Zippel078517e2006-06-23 02:04:53 -07003892#ifdef CONFIG_PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003893 pci_unregister_driver(&atyfb_driver);
Roman Zippel078517e2006-06-23 02:04:53 -07003894#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003895}
3896
3897module_init(atyfb_init);
3898module_exit(atyfb_exit);
3899
3900MODULE_DESCRIPTION("FBDev driver for ATI Mach64 cards");
3901MODULE_LICENSE("GPL");
3902module_param(noaccel, bool, 0);
3903MODULE_PARM_DESC(noaccel, "bool: disable acceleration");
3904module_param(vram, int, 0);
3905MODULE_PARM_DESC(vram, "int: override size of video ram");
3906module_param(pll, int, 0);
3907MODULE_PARM_DESC(pll, "int: override video clock");
3908module_param(mclk, int, 0);
3909MODULE_PARM_DESC(mclk, "int: override memory clock");
3910module_param(xclk, int, 0);
3911MODULE_PARM_DESC(xclk, "int: override accelerated engine clock");
3912module_param(comp_sync, int, 0);
3913MODULE_PARM_DESC(comp_sync,
3914 "Set composite sync signal to low (0) or high (1)");
3915module_param(mode, charp, 0);
3916MODULE_PARM_DESC(mode, "Specify resolution as \"<xres>x<yres>[-<bpp>][@<refresh>]\" ");
3917#ifdef CONFIG_MTRR
3918module_param(nomtrr, bool, 0);
3919MODULE_PARM_DESC(nomtrr, "bool: disable use of MTRR registers");
3920#endif