blob: 586a33624dd23a5f38dc8b4e6bcdf72a2b609ac3 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 STMMAC Common Header File
3
4 Copyright (C) 2007-2009 STMicroelectronics Ltd
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
23*******************************************************************************/
24
Rayagond Kokatanurbd4242d2012-08-22 21:28:18 +000025#ifndef __COMMON_H__
26#define __COMMON_H__
27
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +000028#include <linux/etherdevice.h>
Giuseppe CAVALLARO5e33c792010-01-06 23:07:21 +000029#include <linux/netdevice.h>
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +010030#include <linux/stmmac.h>
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +000031#include <linux/phy.h>
32#include <linux/module.h>
Giuseppe CAVALLARO8f617542010-04-13 20:21:16 +000033#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
34#define STMMAC_VLAN_TAG_USED
35#include <linux/if_vlan.h>
36#endif
37
Giuseppe CAVALLARO56b106a2010-04-13 20:21:12 +000038#include "descs.h"
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +000039#include "mmc.h"
Giuseppe CAVALLARO56b106a2010-04-13 20:21:12 +000040
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +000041/* Synopsys Core versions */
42#define DWMAC_CORE_3_40 0x34
43#define DWMAC_CORE_3_50 0x35
44
Giuseppe CAVALLARO56b106a2010-04-13 20:21:12 +000045#undef FRAME_FILTER_DEBUG
46/* #define FRAME_FILTER_DEBUG */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070047
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +010048/* Extra statistic and debug information exposed by ethtool */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070049struct stmmac_extra_stats {
50 /* Transmit errors */
51 unsigned long tx_underflow ____cacheline_aligned;
52 unsigned long tx_carrier;
53 unsigned long tx_losscarrier;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +000054 unsigned long vlan_tag;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070055 unsigned long tx_deferred;
56 unsigned long tx_vlan;
57 unsigned long tx_jabber;
58 unsigned long tx_frame_flushed;
59 unsigned long tx_payload_error;
60 unsigned long tx_ip_header_error;
61 /* Receive errors */
62 unsigned long rx_desc;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +000063 unsigned long sa_filter_fail;
64 unsigned long overflow_error;
65 unsigned long ipc_csum_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066 unsigned long rx_collision;
67 unsigned long rx_crc;
Giuseppe CAVALLARO1cc5a732012-02-15 00:10:37 +000068 unsigned long dribbling_bit;
Giuseppe Cavallaro1b924032010-02-04 09:33:21 -080069 unsigned long rx_length;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070070 unsigned long rx_mii;
71 unsigned long rx_multicast;
72 unsigned long rx_gmac_overflow;
73 unsigned long rx_watchdog;
74 unsigned long da_rx_filter_fail;
75 unsigned long sa_rx_filter_fail;
76 unsigned long rx_missed_cntr;
77 unsigned long rx_overflow_cntr;
78 unsigned long rx_vlan;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +000079 /* Tx/Rx IRQ error info */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070080 unsigned long tx_undeflow_irq;
81 unsigned long tx_process_stopped_irq;
82 unsigned long tx_jabber_irq;
83 unsigned long rx_overflow_irq;
84 unsigned long rx_buf_unav_irq;
85 unsigned long rx_process_stopped_irq;
86 unsigned long rx_watchdog_irq;
87 unsigned long tx_early_irq;
88 unsigned long fatal_bus_error_irq;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +000089 /* Tx/Rx IRQ Events */
90 unsigned long rx_early_irq;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070091 unsigned long threshold;
92 unsigned long tx_pkt_n;
93 unsigned long rx_pkt_n;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094 unsigned long normal_irq_n;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +000095 unsigned long rx_normal_irq_n;
96 unsigned long napi_poll;
97 unsigned long tx_normal_irq_n;
98 unsigned long tx_clean;
99 unsigned long tx_reset_ic_bit;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +0000100 unsigned long irq_receive_pmt_irq_n;
101 /* MMC info */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000102 unsigned long mmc_tx_irq_n;
103 unsigned long mmc_rx_irq_n;
104 unsigned long mmc_rx_csum_offload_irq_n;
105 /* EEE */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000106 unsigned long irq_tx_path_in_lpi_mode_n;
107 unsigned long irq_tx_path_exit_lpi_mode_n;
108 unsigned long irq_rx_path_in_lpi_mode_n;
109 unsigned long irq_rx_path_exit_lpi_mode_n;
110 unsigned long phy_eee_wakeup_error_n;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000111 /* Extended RDES status */
112 unsigned long ip_hdr_err;
113 unsigned long ip_payload_err;
114 unsigned long ip_csum_bypassed;
115 unsigned long ipv4_pkt_rcvd;
116 unsigned long ipv6_pkt_rcvd;
117 unsigned long rx_msg_type_ext_no_ptp;
118 unsigned long rx_msg_type_sync;
119 unsigned long rx_msg_type_follow_up;
120 unsigned long rx_msg_type_delay_req;
121 unsigned long rx_msg_type_delay_resp;
122 unsigned long rx_msg_type_pdelay_req;
123 unsigned long rx_msg_type_pdelay_resp;
124 unsigned long rx_msg_type_pdelay_follow_up;
125 unsigned long ptp_frame_type;
126 unsigned long ptp_ver;
127 unsigned long timestamp_dropped;
128 unsigned long av_pkt_rcvd;
129 unsigned long av_tagged_pkt_rcvd;
130 unsigned long vlan_tag_priority_val;
131 unsigned long l3_filter_match;
132 unsigned long l4_filter_match;
133 unsigned long l3_l4_filter_no_match;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +0000134 /* PCS */
135 unsigned long irq_pcs_ane_n;
136 unsigned long irq_pcs_link_n;
137 unsigned long irq_rgmii_n;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000138 unsigned long pcs_link;
139 unsigned long pcs_duplex;
140 unsigned long pcs_speed;
Giuseppe CAVALLARO2f7a7912015-11-30 11:33:10 +0100141 /* debug register */
142 unsigned long mtl_tx_status_fifo_full;
143 unsigned long mtl_tx_fifo_not_empty;
144 unsigned long mmtl_fifo_ctrl;
145 unsigned long mtl_tx_fifo_read_ctrl_write;
146 unsigned long mtl_tx_fifo_read_ctrl_wait;
147 unsigned long mtl_tx_fifo_read_ctrl_read;
148 unsigned long mtl_tx_fifo_read_ctrl_idle;
149 unsigned long mac_tx_in_pause;
150 unsigned long mac_tx_frame_ctrl_xfer;
151 unsigned long mac_tx_frame_ctrl_idle;
152 unsigned long mac_tx_frame_ctrl_wait;
153 unsigned long mac_tx_frame_ctrl_pause;
154 unsigned long mac_gmii_tx_proto_engine;
155 unsigned long mtl_rx_fifo_fill_level_full;
156 unsigned long mtl_rx_fifo_fill_above_thresh;
157 unsigned long mtl_rx_fifo_fill_below_thresh;
158 unsigned long mtl_rx_fifo_fill_level_empty;
159 unsigned long mtl_rx_fifo_read_ctrl_flush;
160 unsigned long mtl_rx_fifo_read_ctrl_read_data;
161 unsigned long mtl_rx_fifo_read_ctrl_status;
162 unsigned long mtl_rx_fifo_read_ctrl_idle;
163 unsigned long mtl_rx_fifo_ctrl_active;
164 unsigned long mac_rx_frame_ctrl_fifo;
165 unsigned long mac_gmii_rx_proto_engine;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700166};
167
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000168/* CSR Frequency Access Defines*/
169#define CSR_F_35M 35000000
170#define CSR_F_60M 60000000
171#define CSR_F_100M 100000000
172#define CSR_F_150M 150000000
173#define CSR_F_250M 250000000
174#define CSR_F_300M 300000000
175
176#define MAC_CSR_H_FRQ_MASK 0x20
177
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000178#define HASH_TABLE_SIZE 64
Vince Bridgersf88203a2015-04-15 11:17:42 -0500179#define PAUSE_TIME 0xffff
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000180
181/* Flow Control defines */
182#define FLOW_OFF 0
183#define FLOW_RX 1
184#define FLOW_TX 2
185#define FLOW_AUTO (FLOW_TX | FLOW_RX)
186
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000187/* PCS defines */
188#define STMMAC_PCS_RGMII (1 << 0)
189#define STMMAC_PCS_SGMII (1 << 1)
190#define STMMAC_PCS_TBI (1 << 2)
191#define STMMAC_PCS_RTBI (1 << 3)
192
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000193#define SF_DMA_MODE 1 /* DMA STORE-AND-FORWARD Operation Mode */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000194
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000195/* DAM HW feature register fields */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000196#define DMA_HW_FEAT_MIISEL 0x00000001 /* 10/100 Mbps Support */
197#define DMA_HW_FEAT_GMIISEL 0x00000002 /* 1000 Mbps Support */
198#define DMA_HW_FEAT_HDSEL 0x00000004 /* Half-Duplex Support */
199#define DMA_HW_FEAT_EXTHASHEN 0x00000008 /* Expanded DA Hash Filter */
200#define DMA_HW_FEAT_HASHSEL 0x00000010 /* HASH Filter */
201#define DMA_HW_FEAT_ADDMAC 0x00000020 /* Multiple MAC Addr Reg */
202#define DMA_HW_FEAT_PCSSEL 0x00000040 /* PCS registers */
203#define DMA_HW_FEAT_L3L4FLTREN 0x00000080 /* Layer 3 & Layer 4 Feature */
204#define DMA_HW_FEAT_SMASEL 0x00000100 /* SMA(MDIO) Interface */
205#define DMA_HW_FEAT_RWKSEL 0x00000200 /* PMT Remote Wakeup */
206#define DMA_HW_FEAT_MGKSEL 0x00000400 /* PMT Magic Packet */
207#define DMA_HW_FEAT_MMCSEL 0x00000800 /* RMON Module */
208#define DMA_HW_FEAT_TSVER1SEL 0x00001000 /* Only IEEE 1588-2002 */
209#define DMA_HW_FEAT_TSVER2SEL 0x00002000 /* IEEE 1588-2008 PTPv2 */
210#define DMA_HW_FEAT_EEESEL 0x00004000 /* Energy Efficient Ethernet */
211#define DMA_HW_FEAT_AVSEL 0x00008000 /* AV Feature */
212#define DMA_HW_FEAT_TXCOESEL 0x00010000 /* Checksum Offload in Tx */
213#define DMA_HW_FEAT_RXTYP1COE 0x00020000 /* IP COE (Type 1) in Rx */
214#define DMA_HW_FEAT_RXTYP2COE 0x00040000 /* IP COE (Type 2) in Rx */
215#define DMA_HW_FEAT_RXFIFOSIZE 0x00080000 /* Rx FIFO > 2048 Bytes */
216#define DMA_HW_FEAT_RXCHCNT 0x00300000 /* No. additional Rx Channels */
217#define DMA_HW_FEAT_TXCHCNT 0x00c00000 /* No. additional Tx Channels */
218#define DMA_HW_FEAT_ENHDESSEL 0x01000000 /* Alternate Descriptor */
219/* Timestamping with Internal System Time */
220#define DMA_HW_FEAT_INTTSEN 0x02000000
221#define DMA_HW_FEAT_FLEXIPPSEN 0x04000000 /* Flexible PPS Output */
222#define DMA_HW_FEAT_SAVLANINS 0x08000000 /* Source Addr or VLAN */
223#define DMA_HW_FEAT_ACTPHYIF 0x70000000 /* Active/selected PHY iface */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +0000224#define DEFAULT_DMA_PBL 8
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000225
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +0000226/* Max/Min RI Watchdog Timer count value */
227#define MAX_DMA_RIWT 0xff
228#define MIN_DMA_RIWT 0x20
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000229/* Tx coalesce parameters */
230#define STMMAC_COAL_TX_TIMER 40000
231#define STMMAC_MAX_COAL_TX_TICK 100000
232#define STMMAC_TX_MAX_FRAMES 256
233#define STMMAC_TX_FRAMES 64
234
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000235/* Rx IPC status */
236enum rx_frame_status {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700237 good_frame = 0,
238 discard_frame = 1,
239 csum_none = 2,
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +0000240 llc_snap = 4,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700241};
242
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000243enum dma_irq_status {
244 tx_hard_error = 0x1,
245 tx_hard_error_bump_tc = 0x2,
246 handle_rx = 0x4,
247 handle_tx = 0x8,
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000248};
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700249
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100250/* EEE and LPI defines */
nandini sharma162fb1d2014-08-28 08:11:41 +0200251#define CORE_IRQ_TX_PATH_IN_LPI_MODE (1 << 0)
252#define CORE_IRQ_TX_PATH_EXIT_LPI_MODE (1 << 1)
253#define CORE_IRQ_RX_PATH_IN_LPI_MODE (1 << 2)
254#define CORE_IRQ_RX_PATH_EXIT_LPI_MODE (1 << 3)
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +0000255
256#define CORE_PCS_ANE_COMPLETE (1 << 5)
257#define CORE_PCS_LINK_STATUS (1 << 6)
258#define CORE_RGMII_IRQ (1 << 7)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000259
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100260/* Physical Coding Sublayer */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000261struct rgmii_adv {
262 unsigned int pause;
263 unsigned int duplex;
264 unsigned int lp_pause;
265 unsigned int lp_duplex;
266};
267
268#define STMMAC_PCS_PAUSE 1
269#define STMMAC_PCS_ASYM_PAUSE 2
270
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000271/* DMA HW capabilities */
272struct dma_features {
273 unsigned int mbps_10_100;
274 unsigned int mbps_1000;
275 unsigned int half_duplex;
276 unsigned int hash_filter;
277 unsigned int multi_addr;
278 unsigned int pcs;
279 unsigned int sma_mdio;
280 unsigned int pmt_remote_wake_up;
281 unsigned int pmt_magic_frame;
282 unsigned int rmon;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000283 /* IEEE 1588-2002 */
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000284 unsigned int time_stamp;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000285 /* IEEE 1588-2008 */
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000286 unsigned int atime_stamp;
287 /* 802.3az - Energy-Efficient Ethernet (EEE) */
288 unsigned int eee;
289 unsigned int av;
290 /* TX and RX csum */
291 unsigned int tx_coe;
292 unsigned int rx_coe_type1;
293 unsigned int rx_coe_type2;
294 unsigned int rxfifo_over_2048;
295 /* TX and RX number of channels */
296 unsigned int number_rx_channel;
297 unsigned int number_tx_channel;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000298 /* Alternate (enhanced) DESC mode */
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000299 unsigned int enh_desc;
300};
301
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000302/* GMAC TX FIFO is 8K, Rx FIFO is 16K */
303#define BUF_SIZE_16KiB 16384
304#define BUF_SIZE_8KiB 8192
305#define BUF_SIZE_4KiB 4096
306#define BUF_SIZE_2KiB 2048
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700307
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000308/* Power Down and WOL */
309#define PMT_NOT_SUPPORTED 0
310#define PMT_SUPPORTED 1
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700311
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000312/* Common MAC defines */
313#define MAC_CTRL_REG 0x00000000 /* MAC Control */
314#define MAC_ENABLE_TX 0x00000008 /* Transmitter Enable */
315#define MAC_RNABLE_RX 0x00000004 /* Receiver Enable */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700316
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000317/* Default LPI timers */
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200318#define STMMAC_DEFAULT_LIT_LS 0x3E8
nandini sharma438a62b2014-08-28 08:11:42 +0200319#define STMMAC_DEFAULT_TWT_LS 0x1E
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000320
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000321#define STMMAC_CHAIN_MODE 0x1
322#define STMMAC_RING_MODE 0x2
323
Vince Bridgers2618abb2014-01-20 05:39:01 -0600324#define JUMBO_LEN 9000
325
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100326/* Descriptors helpers */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000327struct stmmac_desc_ops {
328 /* DMA RX descriptor ring initialization */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000329 void (*init_rx_desc) (struct dma_desc *p, int disable_rx_ic, int mode,
330 int end);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000331 /* DMA TX descriptor ring initialization */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000332 void (*init_tx_desc) (struct dma_desc *p, int mode, int end);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700333
334 /* Invoked by the xmit function to prepare the tx descriptor */
335 void (*prepare_tx_desc) (struct dma_desc *p, int is_fs, int len,
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000336 int csum_flag, int mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700337 /* Set/get the owner of the descriptor */
338 void (*set_tx_owner) (struct dma_desc *p);
339 int (*get_tx_owner) (struct dma_desc *p);
340 /* Invoked by the xmit function to close the tx descriptor */
341 void (*close_tx_desc) (struct dma_desc *p);
342 /* Clean the tx descriptor as soon as the tx irq is received */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000343 void (*release_tx_desc) (struct dma_desc *p, int mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700344 /* Clear interrupt on tx frame completion. When this bit is
345 * set an interrupt happens as soon as the frame is transmitted */
346 void (*clear_tx_ic) (struct dma_desc *p);
347 /* Last tx segment reports the transmit status */
348 int (*get_tx_ls) (struct dma_desc *p);
349 /* Return the transmit status looking at the TDES1 */
350 int (*tx_status) (void *data, struct stmmac_extra_stats *x,
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000351 struct dma_desc *p, void __iomem *ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700352 /* Get the buffer size from the descriptor */
353 int (*get_tx_len) (struct dma_desc *p);
354 /* Handle extra events on specific interrupts hw dependent */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700355 int (*get_rx_owner) (struct dma_desc *p);
356 void (*set_rx_owner) (struct dma_desc *p);
357 /* Get the receive frame size */
Deepak SIKRI38912bd2012-04-04 04:33:21 +0000358 int (*get_rx_frame_len) (struct dma_desc *p, int rx_coe_type);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700359 /* Return the reception status looking at the RDES1 */
360 int (*rx_status) (void *data, struct stmmac_extra_stats *x,
361 struct dma_desc *p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000362 void (*rx_extended_status) (void *data, struct stmmac_extra_stats *x,
363 struct dma_extended_desc *p);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000364 /* Set tx timestamp enable bit */
365 void (*enable_tx_timestamp) (struct dma_desc *p);
366 /* get tx timestamp status */
367 int (*get_tx_timestamp_status) (struct dma_desc *p);
368 /* get timestamp value */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000369 u64(*get_timestamp) (void *desc, u32 ats);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000370 /* get rx timestamp status */
371 int (*get_rx_timestamp_status) (void *desc, u32 ats);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000372};
373
Andy Shevchenko915af652014-11-05 11:45:32 +0200374extern const struct stmmac_desc_ops enh_desc_ops;
375extern const struct stmmac_desc_ops ndesc_ops;
376
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100377/* Specific DMA helpers */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000378struct stmmac_dma_ops {
379 /* DMA core initialization */
Giuseppe Cavallaro495db272016-02-29 14:27:27 +0100380 int (*reset)(void __iomem *ioaddr);
381 void (*init)(void __iomem *ioaddr, int pbl, int fb, int mb,
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +0100382 int aal, u32 dma_tx, u32 dma_rx, int atds);
383 /* Configure the AXI Bus Mode Register */
384 void (*axi)(void __iomem *ioaddr, struct stmmac_axi *axi);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000385 /* Dump DMA registers */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000386 void (*dump_regs) (void __iomem *ioaddr);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000387 /* Set tx/rx threshold in the csr6 register
388 * An invalid value enables the store-and-forward mode */
Vince Bridgersf88203a2015-04-15 11:17:42 -0500389 void (*dma_mode)(void __iomem *ioaddr, int txmode, int rxmode,
390 int rxfifosz);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000391 /* To track extra statistic (if supported) */
392 void (*dma_diagnostic_fr) (void *data, struct stmmac_extra_stats *x,
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000393 void __iomem *ioaddr);
394 void (*enable_dma_transmission) (void __iomem *ioaddr);
395 void (*enable_dma_irq) (void __iomem *ioaddr);
396 void (*disable_dma_irq) (void __iomem *ioaddr);
397 void (*start_tx) (void __iomem *ioaddr);
398 void (*stop_tx) (void __iomem *ioaddr);
399 void (*start_rx) (void __iomem *ioaddr);
400 void (*stop_rx) (void __iomem *ioaddr);
401 int (*dma_interrupt) (void __iomem *ioaddr,
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000402 struct stmmac_extra_stats *x);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000403 /* If supported then get the optional core features */
404 unsigned int (*get_hw_feature) (void __iomem *ioaddr);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +0000405 /* Program the HW RX Watchdog */
406 void (*rx_watchdog) (void __iomem *ioaddr, u32 riwt);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000407};
408
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500409struct mac_device_info;
410
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100411/* Helpers to program the MAC core */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000412struct stmmac_ops {
413 /* MAC core initialization */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500414 void (*core_init)(struct mac_device_info *hw, int mtu);
Deepak SIKRI38912bd2012-04-04 04:33:21 +0000415 /* Enable and verify that the IPC module is supported */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500416 int (*rx_ipc)(struct mac_device_info *hw);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000417 /* Dump MAC registers */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500418 void (*dump_regs)(struct mac_device_info *hw);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000419 /* Handle extra events on specific interrupts hw dependent */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500420 int (*host_irq_status)(struct mac_device_info *hw,
421 struct stmmac_extra_stats *x);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700422 /* Multicast filter setting */
Vince Bridgers3b57de92014-07-31 15:49:17 -0500423 void (*set_filter)(struct mac_device_info *hw, struct net_device *dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700424 /* Flow control setting */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500425 void (*flow_ctrl)(struct mac_device_info *hw, unsigned int duplex,
426 unsigned int fc, unsigned int pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700427 /* Set power management mode (e.g. magic frame) */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500428 void (*pmt)(struct mac_device_info *hw, unsigned long mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700429 /* Set/Get Unicast MAC addresses */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500430 void (*set_umac_addr)(struct mac_device_info *hw, unsigned char *addr,
431 unsigned int reg_n);
432 void (*get_umac_addr)(struct mac_device_info *hw, unsigned char *addr,
433 unsigned int reg_n);
434 void (*set_eee_mode)(struct mac_device_info *hw);
435 void (*reset_eee_mode)(struct mac_device_info *hw);
436 void (*set_eee_timer)(struct mac_device_info *hw, int ls, int tw);
437 void (*set_eee_pls)(struct mac_device_info *hw, int link);
438 void (*ctrl_ane)(struct mac_device_info *hw, bool restart);
439 void (*get_adv)(struct mac_device_info *hw, struct rgmii_adv *adv);
Giuseppe CAVALLARO2f7a7912015-11-30 11:33:10 +0100440 void (*debug)(void __iomem *ioaddr, struct stmmac_extra_stats *x);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700441};
442
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100443/* PTP and HW Timer helpers */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000444struct stmmac_hwtimestamp {
445 void (*config_hw_tstamping) (void __iomem *ioaddr, u32 data);
Phil Reid19d857c2015-12-14 11:32:01 +0800446 u32 (*config_sub_second_increment) (void __iomem *ioaddr, u32 clk_rate);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000447 int (*init_systime) (void __iomem *ioaddr, u32 sec, u32 nsec);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000448 int (*config_addend) (void __iomem *ioaddr, u32 addend);
449 int (*adjust_systime) (void __iomem *ioaddr, u32 sec, u32 nsec,
450 int add_sub);
451 u64(*get_systime) (void __iomem *ioaddr);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000452};
453
Andy Shevchenko915af652014-11-05 11:45:32 +0200454extern const struct stmmac_hwtimestamp stmmac_ptp;
455
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700456struct mac_link {
457 int port;
458 int duplex;
459 int speed;
460};
461
462struct mii_regs {
463 unsigned int addr; /* MII Address */
464 unsigned int data; /* MII Data */
465};
466
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100467/* Helpers to manage the descriptors for chain and ring modes */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100468struct stmmac_mode_ops {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000469 void (*init) (void *des, dma_addr_t phy_addr, unsigned int size,
470 unsigned int extend_desc);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000471 unsigned int (*is_jumbo_frm) (int len, int ehn_desc);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +0200472 int (*jumbo_frm)(void *priv, struct sk_buff *skb, int csum);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100473 int (*set_16kib_bfsize)(int mtu);
474 void (*init_desc3)(struct dma_desc *p);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000475 void (*refill_desc3) (void *priv, struct dma_desc *p);
476 void (*clean_desc3) (void *priv, struct dma_desc *p);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000477};
478
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700479struct mac_device_info {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000480 const struct stmmac_ops *mac;
481 const struct stmmac_desc_ops *desc;
482 const struct stmmac_dma_ops *dma;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100483 const struct stmmac_mode_ops *mode;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000484 const struct stmmac_hwtimestamp *ptp;
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000485 struct mii_regs mii; /* MII register Addresses */
486 struct mac_link link;
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +0000487 unsigned int synopsys_uid;
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500488 void __iomem *pcsr; /* vpointer to device CSRs */
Vince Bridgers3b57de92014-07-31 15:49:17 -0500489 int multicast_filter_bins;
490 int unicast_filter_entries;
491 int mcast_bits_log2;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +0200492 unsigned int rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700493};
494
Vince Bridgers3b57de92014-07-31 15:49:17 -0500495struct mac_device_info *dwmac1000_setup(void __iomem *ioaddr, int mcbins,
496 int perfect_uc_entries);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000497struct mac_device_info *dwmac100_setup(void __iomem *ioaddr);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000498
Joe Perchesd6cc64e2013-09-23 11:37:59 -0700499void stmmac_set_mac_addr(void __iomem *ioaddr, u8 addr[6],
500 unsigned int high, unsigned int low);
501void stmmac_get_mac_addr(void __iomem *ioaddr, unsigned char *addr,
502 unsigned int high, unsigned int low);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000503
Joe Perchesd6cc64e2013-09-23 11:37:59 -0700504void stmmac_set_mac(void __iomem *ioaddr, bool enable);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000505
Joe Perchesd6cc64e2013-09-23 11:37:59 -0700506void dwmac_dma_flush_tx_fifo(void __iomem *ioaddr);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100507extern const struct stmmac_mode_ops ring_mode_ops;
508extern const struct stmmac_mode_ops chain_mode_ops;
Rayagond Kokatanurbd4242d2012-08-22 21:28:18 +0000509
510#endif /* __COMMON_H__ */