blob: 20f8dbe7b21c5f815772e48739fa0e58936699ee [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Jesse Barnese5747e32014-06-12 08:35:47 -070031#include <linux/acpi.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030035#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Lukas Wunner704ab612016-01-11 20:09:20 +010038#include <linux/apple-gmux.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040040#include <linux/module.h>
Imre Deakd6102972014-05-07 19:57:49 +030041#include <linux/pm_runtime.h>
Lukas Wunner704ab612016-01-11 20:09:20 +010042#include <linux/vgaarb.h>
43#include <linux/vga_switcheroo.h>
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Kristian Høgsberg112b7152009-01-04 16:55:33 -050046static struct drm_driver driver;
47
Antti Koskipaaa57c7742014-02-04 14:22:24 +020048#define GEN_DEFAULT_PIPEOFFSETS \
49 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
50 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
51 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
52 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
Antti Koskipaaa57c7742014-02-04 14:22:24 +020053 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
54
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030055#define GEN_CHV_PIPEOFFSETS \
56 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
57 CHV_PIPE_C_OFFSET }, \
58 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
59 CHV_TRANSCODER_C_OFFSET, }, \
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030060 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
61 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020062
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030063#define CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
65
66#define IVB_CURSOR_OFFSETS \
67 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
68
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000069#define BDW_COLORS \
70 .color = { .degamma_lut_size = 512, .gamma_lut_size = 512 }
Lionel Landwerlin29dc3732016-03-16 10:57:17 +000071#define CHV_COLORS \
72 .color = { .degamma_lut_size = 65, .gamma_lut_size = 257 }
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000073
Tobias Klauser9a7e8492010-05-20 10:33:46 +020074static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070075 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010076 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070077 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020078 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030079 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050080};
81
Tobias Klauser9a7e8492010-05-20 10:33:46 +020082static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070083 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010084 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070085 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020086 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030087 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050088};
89
Tobias Klauser9a7e8492010-05-20 10:33:46 +020090static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070091 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040092 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010093 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020094 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070095 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020096 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030097 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050098};
99
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200100static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700101 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100102 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700103 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200104 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300105 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500106};
107
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200108static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700109 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100110 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700111 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200112 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300113 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500114};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200115static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700116 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500117 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100118 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100119 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200120 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700121 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200122 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300123 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500124};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200125static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700126 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100127 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700128 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200129 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300130 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500131};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200132static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700133 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500134 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100135 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100136 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200137 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700138 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200139 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300140 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500141};
142
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200143static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700144 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100145 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100146 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700147 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200148 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300149 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500150};
151
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200152static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700153 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000154 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100155 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100156 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700157 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200158 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300159 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500160};
161
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200162static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700163 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100164 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100165 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700166 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200167 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300168 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500169};
170
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200171static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700172 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100173 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700174 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200175 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300176 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500177};
178
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200179static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700180 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000181 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100182 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100183 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700184 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200185 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300186 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500187};
188
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200189static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700190 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100191 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100192 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200193 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300194 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500195};
196
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200197static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700198 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200199 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700200 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200201 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300202 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500203};
204
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200205static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700206 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000207 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700208 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700209 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200210 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300211 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500212};
213
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200214static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700215 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100216 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200217 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700218 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200219 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200220 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300221 CURSOR_OFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800222};
223
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200224static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700225 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100226 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800227 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700228 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200229 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200230 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300231 CURSOR_OFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800232};
233
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700234#define GEN7_FEATURES \
235 .gen = 7, .num_pipes = 3, \
236 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200237 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700238 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800239 .has_llc = 1, \
240 GEN_DEFAULT_PIPEOFFSETS, \
241 IVB_CURSOR_OFFSETS
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700242
Jesse Barnesc76b6152011-04-28 14:32:07 -0700243static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700244 GEN7_FEATURES,
245 .is_ivybridge = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700246};
247
248static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .is_mobile = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700252};
253
Ben Widawsky999bcde2013-04-05 13:12:45 -0700254static const struct intel_device_info intel_ivybridge_q_info = {
255 GEN7_FEATURES,
256 .is_ivybridge = 1,
257 .num_pipes = 0, /* legal, last one wins */
258};
259
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800260#define VLV_FEATURES \
261 .gen = 7, .num_pipes = 2, \
262 .need_gfx_hws = 1, .has_hotplug = 1, \
263 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
264 .display_mmio_offset = VLV_DISPLAY_BASE, \
265 GEN_DEFAULT_PIPEOFFSETS, \
266 CURSOR_OFFSETS
267
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700268static const struct intel_device_info intel_valleyview_m_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800269 VLV_FEATURES,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700270 .is_valleyview = 1,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800271 .is_mobile = 1,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700272};
273
274static const struct intel_device_info intel_valleyview_d_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800275 VLV_FEATURES,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700276 .is_valleyview = 1,
277};
278
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800279#define HSW_FEATURES \
280 GEN7_FEATURES, \
281 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
282 .has_ddi = 1, \
283 .has_fpga_dbg = 1
284
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300285static const struct intel_device_info intel_haswell_d_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800286 HSW_FEATURES,
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700287 .is_haswell = 1,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300288};
289
290static const struct intel_device_info intel_haswell_m_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800291 HSW_FEATURES,
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700292 .is_haswell = 1,
293 .is_mobile = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500294};
295
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000296#define BDW_FEATURES \
297 HSW_FEATURES, \
298 BDW_COLORS
299
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800300static const struct intel_device_info intel_broadwell_d_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000301 BDW_FEATURES,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800302 .gen = 8,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800303};
304
305static const struct intel_device_info intel_broadwell_m_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000306 BDW_FEATURES,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800307 .gen = 8, .is_mobile = 1,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800308};
309
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800310static const struct intel_device_info intel_broadwell_gt3d_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000311 BDW_FEATURES,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800312 .gen = 8,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800313 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800314};
315
316static const struct intel_device_info intel_broadwell_gt3m_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000317 BDW_FEATURES,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800318 .gen = 8, .is_mobile = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800319 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800320};
321
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300322static const struct intel_device_info intel_cherryview_info = {
Ville Syrjälä07fddb12014-04-09 13:28:54 +0300323 .gen = 8, .num_pipes = 3,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300324 .need_gfx_hws = 1, .has_hotplug = 1,
325 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Wayne Boyer666a4532015-12-09 12:29:35 -0800326 .is_cherryview = 1,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300327 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300328 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300329 CURSOR_OFFSETS,
Lionel Landwerlin29dc3732016-03-16 10:57:17 +0000330 CHV_COLORS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300331};
332
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000333static const struct intel_device_info intel_skylake_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000334 BDW_FEATURES,
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530335 .is_skylake = 1,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800336 .gen = 9,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000337};
338
Damien Lespiau719388e2015-02-04 13:22:27 +0000339static const struct intel_device_info intel_skylake_gt3_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000340 BDW_FEATURES,
Damien Lespiau719388e2015-02-04 13:22:27 +0000341 .is_skylake = 1,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800342 .gen = 9,
Damien Lespiau719388e2015-02-04 13:22:27 +0000343 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Damien Lespiau719388e2015-02-04 13:22:27 +0000344};
345
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200346static const struct intel_device_info intel_broxton_info = {
347 .is_preliminary = 1,
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700348 .is_broxton = 1,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200349 .gen = 9,
350 .need_gfx_hws = 1, .has_hotplug = 1,
351 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
352 .num_pipes = 3,
353 .has_ddi = 1,
Paulo Zanoni6c908bf2015-08-25 19:03:41 -0300354 .has_fpga_dbg = 1,
Daisy Sunce89db22015-03-17 11:39:28 +0200355 .has_fbc = 1,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200356 GEN_DEFAULT_PIPEOFFSETS,
357 IVB_CURSOR_OFFSETS,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000358 BDW_COLORS,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200359};
360
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700361static const struct intel_device_info intel_kabylake_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000362 BDW_FEATURES,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700363 .is_preliminary = 1,
364 .is_kabylake = 1,
365 .gen = 9,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700366};
367
368static const struct intel_device_info intel_kabylake_gt3_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000369 BDW_FEATURES,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700370 .is_preliminary = 1,
371 .is_kabylake = 1,
372 .gen = 9,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700373 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700374};
375
Jesse Barnesa0a18072013-07-26 13:32:51 -0700376/*
377 * Make sure any device matches here are from most specific to most
378 * general. For example, since the Quanta match is based on the subsystem
379 * and subvendor IDs, we need it to come before the more general IVB
380 * PCI ID matches, otherwise we'll use the wrong info struct above.
381 */
Jani Nikula3cb27f32015-10-28 19:33:09 +0200382static const struct pci_device_id pciidlist[] = {
383 INTEL_I830_IDS(&intel_i830_info),
384 INTEL_I845G_IDS(&intel_845g_info),
385 INTEL_I85X_IDS(&intel_i85x_info),
386 INTEL_I865G_IDS(&intel_i865g_info),
387 INTEL_I915G_IDS(&intel_i915g_info),
388 INTEL_I915GM_IDS(&intel_i915gm_info),
389 INTEL_I945G_IDS(&intel_i945g_info),
390 INTEL_I945GM_IDS(&intel_i945gm_info),
391 INTEL_I965G_IDS(&intel_i965g_info),
392 INTEL_G33_IDS(&intel_g33_info),
393 INTEL_I965GM_IDS(&intel_i965gm_info),
394 INTEL_GM45_IDS(&intel_gm45_info),
395 INTEL_G45_IDS(&intel_g45_info),
396 INTEL_PINEVIEW_IDS(&intel_pineview_info),
397 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
398 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
399 INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
400 INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
401 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
402 INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
403 INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
404 INTEL_HSW_D_IDS(&intel_haswell_d_info),
405 INTEL_HSW_M_IDS(&intel_haswell_m_info),
406 INTEL_VLV_M_IDS(&intel_valleyview_m_info),
407 INTEL_VLV_D_IDS(&intel_valleyview_d_info),
408 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),
409 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),
410 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info),
411 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info),
412 INTEL_CHV_IDS(&intel_cherryview_info),
413 INTEL_SKL_GT1_IDS(&intel_skylake_info),
414 INTEL_SKL_GT2_IDS(&intel_skylake_info),
415 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
Mika Kuoppala15620202015-11-06 14:11:16 +0200416 INTEL_SKL_GT4_IDS(&intel_skylake_gt3_info),
Jani Nikula3cb27f32015-10-28 19:33:09 +0200417 INTEL_BXT_IDS(&intel_broxton_info),
Deepak Sd97044b2015-10-28 12:19:51 -0700418 INTEL_KBL_GT1_IDS(&intel_kabylake_info),
419 INTEL_KBL_GT2_IDS(&intel_kabylake_info),
420 INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
Deepak S8b10c0c2015-10-28 12:21:12 -0700421 INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500422 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423};
424
Jesse Barnes79e53942008-11-07 14:24:08 -0800425MODULE_DEVICE_TABLE(pci, pciidlist);
Jesse Barnes79e53942008-11-07 14:24:08 -0800426
Robert Beckett30c964a2015-08-28 13:10:22 +0100427static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
428{
429 enum intel_pch ret = PCH_NOP;
430
431 /*
432 * In a virtualized passthrough environment we can be in a
433 * setup where the ISA bridge is not able to be passed through.
434 * In this case, a south bridge can be emulated and we have to
435 * make an educated guess as to which PCH is really there.
436 */
437
438 if (IS_GEN5(dev)) {
439 ret = PCH_IBX;
440 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
441 } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
442 ret = PCH_CPT;
443 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
444 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
445 ret = PCH_LPT;
446 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700447 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100448 ret = PCH_SPT;
449 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
450 }
451
452 return ret;
453}
454
Akshay Joshi0206e352011-08-16 15:34:10 -0400455void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800456{
457 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200458 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800459
Ben Widawskyce1bb322013-04-05 13:12:44 -0700460 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
461 * (which really amounts to a PCH but no South Display).
462 */
463 if (INTEL_INFO(dev)->num_pipes == 0) {
464 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700465 return;
466 }
467
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800468 /*
469 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
470 * make graphics device passthrough work easy for VMM, that only
471 * need to expose ISA bridge to let driver know the real hardware
472 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800473 *
474 * In some virtualized environments (e.g. XEN), there is irrelevant
475 * ISA bridge in the system. To work reliably, we should scan trhough
476 * all the ISA bridge devices and check for the first match, instead
477 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800478 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200479 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800480 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200481 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200482 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800483
Jesse Barnes90711d52011-04-28 14:48:02 -0700484 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
485 dev_priv->pch_type = PCH_IBX;
486 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100487 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700488 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800489 dev_priv->pch_type = PCH_CPT;
490 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100491 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700492 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
493 /* PantherPoint is CPT compatible */
494 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300495 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100496 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300497 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
498 dev_priv->pch_type = PCH_LPT;
499 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800500 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
501 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
Ben Widawskye76e0632013-11-07 21:40:41 -0800502 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
503 dev_priv->pch_type = PCH_LPT;
504 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800505 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
506 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530507 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
508 dev_priv->pch_type = PCH_SPT;
509 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700510 WARN_ON(!IS_SKYLAKE(dev) &&
511 !IS_KABYLAKE(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530512 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
513 dev_priv->pch_type = PCH_SPT;
514 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700515 WARN_ON(!IS_SKYLAKE(dev) &&
516 !IS_KABYLAKE(dev));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100517 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700518 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100519 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
520 pch->subsystem_vendor == 0x1af4 &&
521 pch->subsystem_device == 0x1100)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100522 dev_priv->pch_type = intel_virt_detect_pch(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200523 } else
524 continue;
525
Rui Guo6a9c4b32013-06-19 21:10:23 +0800526 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800527 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800528 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800529 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200530 DRM_DEBUG_KMS("No PCH found.\n");
531
532 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800533}
534
Ben Widawsky2911a352012-04-05 14:47:36 -0700535bool i915_semaphore_is_enabled(struct drm_device *dev)
536{
537 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100538 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700539
Jani Nikulad330a952014-01-21 11:24:25 +0200540 if (i915.semaphores >= 0)
541 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700542
Oscar Mateo71386ef2014-07-24 17:04:44 +0100543 /* TODO: make semaphores and Execlists play nicely together */
544 if (i915.enable_execlists)
545 return false;
546
Rodrigo Vivibe71eab2014-08-04 11:15:19 -0700547 /* Until we get further testing... */
548 if (IS_GEN8(dev))
549 return false;
550
Daniel Vetter59de3292012-04-02 20:48:43 +0200551#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700552 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200553 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
554 return false;
555#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700556
Daniel Vettera08acaf2013-12-17 09:56:53 +0100557 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700558}
559
Imre Deak07f9cd02014-08-18 14:42:45 +0300560static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
561{
562 struct drm_device *dev = dev_priv->dev;
Jani Nikula19c80542015-12-16 12:48:16 +0200563 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +0300564
565 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +0200566 for_each_intel_encoder(dev, encoder)
567 if (encoder->suspend)
568 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +0300569 drm_modeset_unlock_all(dev);
570}
571
Sagar Kambleebc32822014-08-13 23:07:05 +0530572static int intel_suspend_complete(struct drm_i915_private *dev_priv);
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200573static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
574 bool rpm_resume);
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100575static int bxt_resume_prepare(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +0530576
Imre Deakbc872292015-11-18 17:32:30 +0200577static bool suspend_to_idle(struct drm_i915_private *dev_priv)
578{
579#if IS_ENABLED(CONFIG_ACPI_SLEEP)
580 if (acpi_target_system_state() < ACPI_STATE_S3)
581 return true;
582#endif
583 return false;
584}
Sagar Kambleebc32822014-08-13 23:07:05 +0530585
Imre Deak5e365c32014-10-23 19:23:25 +0300586static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100587{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100588 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnese5747e32014-06-12 08:35:47 -0700589 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +0100590 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100591
Zhang Ruib8efb172013-02-05 15:41:53 +0800592 /* ignore lid events during suspend */
593 mutex_lock(&dev_priv->modeset_restore_lock);
594 dev_priv->modeset_restore = MODESET_SUSPENDED;
595 mutex_unlock(&dev_priv->modeset_restore_lock);
596
Imre Deak1f814da2015-12-16 02:52:19 +0200597 disable_rpm_wakeref_asserts(dev_priv);
598
Paulo Zanonic67a4702013-08-19 13:18:09 -0300599 /* We do a lot of poking in a lot of registers, make sure they work
600 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200601 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200602
Dave Airlie5bcf7192010-12-07 09:20:40 +1000603 drm_kms_helper_poll_disable(dev);
604
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100605 pci_save_state(dev->pdev);
606
Daniel Vetterd5818932015-02-23 12:03:26 +0100607 error = i915_gem_suspend(dev);
608 if (error) {
609 dev_err(&dev->pdev->dev,
610 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +0200611 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100612 }
613
Alex Daia1c41992015-09-30 09:46:37 -0700614 intel_guc_suspend(dev);
615
Daniel Vetterd5818932015-02-23 12:03:26 +0100616 intel_suspend_gt_powersave(dev);
617
Maarten Lankhorst6b72d482015-06-01 12:49:47 +0200618 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +0100619
620 intel_dp_mst_suspend(dev);
621
622 intel_runtime_pm_disable_interrupts(dev_priv);
623 intel_hpd_cancel_work(dev_priv);
624
625 intel_suspend_encoders(dev_priv);
626
627 intel_suspend_hw(dev);
628
Ben Widawsky828c7902013-10-16 09:21:30 -0700629 i915_gem_suspend_gtt_mappings(dev);
630
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100631 i915_save_state(dev);
632
Imre Deakbc872292015-11-18 17:32:30 +0200633 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Jesse Barnese5747e32014-06-12 08:35:47 -0700634 intel_opregion_notify_adapter(dev, opregion_target_state);
635
Jesse Barnes156c7ca2014-06-12 08:35:45 -0700636 intel_uncore_forcewake_reset(dev, false);
Chris Wilson44834a62010-08-19 16:09:23 +0100637 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100638
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100639 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100640
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200641 dev_priv->suspend_count++;
642
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -0700643 intel_display_set_init_power(dev_priv, false);
644
Imre Deakf514c2d2015-10-28 23:59:06 +0200645 if (HAS_CSR(dev_priv))
646 flush_work(&dev_priv->csr.work);
647
Imre Deak1f814da2015-12-16 02:52:19 +0200648out:
649 enable_rpm_wakeref_asserts(dev_priv);
650
651 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100652}
653
Imre Deakab3be732015-03-02 13:04:41 +0200654static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +0300655{
656 struct drm_i915_private *dev_priv = drm_dev->dev_private;
Imre Deakbc872292015-11-18 17:32:30 +0200657 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +0300658 int ret;
659
Imre Deak1f814da2015-12-16 02:52:19 +0200660 disable_rpm_wakeref_asserts(dev_priv);
661
Imre Deakbc872292015-11-18 17:32:30 +0200662 fw_csr = suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
663 /*
664 * In case of firmware assisted context save/restore don't manually
665 * deinit the power domains. This also means the CSR/DMC firmware will
666 * stay active, it will power down any HW resources as required and
667 * also enable deeper system power states that would be blocked if the
668 * firmware was inactive.
669 */
670 if (!fw_csr)
671 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +0200672
Imre Deakc3c09c92014-10-23 19:23:15 +0300673 ret = intel_suspend_complete(dev_priv);
674
675 if (ret) {
676 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +0200677 if (!fw_csr)
678 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +0300679
Imre Deak1f814da2015-12-16 02:52:19 +0200680 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +0300681 }
682
683 pci_disable_device(drm_dev->pdev);
Imre Deakab3be732015-03-02 13:04:41 +0200684 /*
Imre Deak54875572015-06-30 17:06:47 +0300685 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +0200686 * the device even though it's already in D3 and hang the machine. So
687 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +0300688 * power down the device properly. The issue was seen on multiple old
689 * GENs with different BIOS vendors, so having an explicit blacklist
690 * is inpractical; apply the workaround on everything pre GEN6. The
691 * platforms where the issue was seen:
692 * Lenovo Thinkpad X301, X61s, X60, T60, X41
693 * Fujitsu FSC S7110
694 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +0200695 */
Imre Deak54875572015-06-30 17:06:47 +0300696 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
Imre Deakab3be732015-03-02 13:04:41 +0200697 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +0300698
Imre Deakbc872292015-11-18 17:32:30 +0200699 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
700
Imre Deak1f814da2015-12-16 02:52:19 +0200701out:
702 enable_rpm_wakeref_asserts(dev_priv);
703
704 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +0300705}
706
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200707int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100708{
709 int error;
710
711 if (!dev || !dev->dev_private) {
712 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700713 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000714 return -ENODEV;
715 }
716
Imre Deak0b14cbd2014-09-10 18:16:55 +0300717 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
718 state.event != PM_EVENT_FREEZE))
719 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +1000720
721 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
722 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100723
Imre Deak5e365c32014-10-23 19:23:25 +0300724 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100725 if (error)
726 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000727
Imre Deakab3be732015-03-02 13:04:41 +0200728 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000729}
730
Imre Deak5e365c32014-10-23 19:23:25 +0300731static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000732{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800733 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100734
Imre Deak1f814da2015-12-16 02:52:19 +0200735 disable_rpm_wakeref_asserts(dev_priv);
736
Daniel Vetterd5818932015-02-23 12:03:26 +0100737 mutex_lock(&dev->struct_mutex);
738 i915_gem_restore_gtt_mappings(dev);
739 mutex_unlock(&dev->struct_mutex);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300740
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100741 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100742 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100743
Daniel Vetterd5818932015-02-23 12:03:26 +0100744 intel_init_pch_refclk(dev);
745 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100746
Peter Antoine364aece2015-05-11 08:50:45 +0100747 /*
748 * Interrupts have to be enabled before any batches are run. If not the
749 * GPU will hang. i915_gem_init_hw() will initiate batches to
750 * update/restore the context.
751 *
752 * Modeset enabling in intel_modeset_init_hw() also needs working
753 * interrupts.
754 */
755 intel_runtime_pm_enable_interrupts(dev_priv);
756
Daniel Vetterd5818932015-02-23 12:03:26 +0100757 mutex_lock(&dev->struct_mutex);
758 if (i915_gem_init_hw(dev)) {
759 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +0200760 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800761 }
Daniel Vetterd5818932015-02-23 12:03:26 +0100762 mutex_unlock(&dev->struct_mutex);
763
Alex Daia1c41992015-09-30 09:46:37 -0700764 intel_guc_resume(dev);
765
Daniel Vetterd5818932015-02-23 12:03:26 +0100766 intel_modeset_init_hw(dev);
767
768 spin_lock_irq(&dev_priv->irq_lock);
769 if (dev_priv->display.hpd_irq_setup)
770 dev_priv->display.hpd_irq_setup(dev);
771 spin_unlock_irq(&dev_priv->irq_lock);
772
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200773 intel_display_resume(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +0100774
775 intel_dp_mst_resume(dev);
776
777 /*
778 * ... but also need to make sure that hotplug processing
779 * doesn't cause havoc. Like in the driver load code we don't
780 * bother with the tiny race here where we might loose hotplug
781 * notifications.
782 * */
783 intel_hpd_init(dev_priv);
784 /* Config may have changed between suspend and resume */
785 drm_helper_hpd_irq_event(dev);
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800786
Chris Wilson44834a62010-08-19 16:09:23 +0100787 intel_opregion_init(dev);
788
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100789 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700790
Zhang Ruib8efb172013-02-05 15:41:53 +0800791 mutex_lock(&dev_priv->modeset_restore_lock);
792 dev_priv->modeset_restore = MODESET_DONE;
793 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200794
Jesse Barnese5747e32014-06-12 08:35:47 -0700795 intel_opregion_notify_adapter(dev, PCI_D0);
796
Imre Deakee6f2802014-10-23 19:23:22 +0300797 drm_kms_helper_poll_enable(dev);
798
Imre Deak1f814da2015-12-16 02:52:19 +0200799 enable_rpm_wakeref_asserts(dev_priv);
800
Chris Wilson074c6ad2014-04-09 09:19:43 +0100801 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100802}
803
Imre Deak5e365c32014-10-23 19:23:25 +0300804static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100805{
Imre Deak36d61e62014-10-23 19:23:24 +0300806 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200807 int ret = 0;
Imre Deak36d61e62014-10-23 19:23:24 +0300808
Imre Deak76c4b252014-04-01 19:55:22 +0300809 /*
810 * We have a resume ordering issue with the snd-hda driver also
811 * requiring our device to be power up. Due to the lack of a
812 * parent/child relationship we currently solve this with an early
813 * resume hook.
814 *
815 * FIXME: This should be solved with a special hdmi sink device or
816 * similar so that power domains can be employed.
817 */
Imre Deakbc872292015-11-18 17:32:30 +0200818 if (pci_enable_device(dev->pdev)) {
819 ret = -EIO;
820 goto out;
821 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100822
823 pci_set_master(dev->pdev);
824
Imre Deak1f814da2015-12-16 02:52:19 +0200825 disable_rpm_wakeref_asserts(dev_priv);
826
Wayne Boyer666a4532015-12-09 12:29:35 -0800827 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200828 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +0300829 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +0100830 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
831 ret);
Imre Deak36d61e62014-10-23 19:23:24 +0300832
833 intel_uncore_early_sanitize(dev, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200834
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100835 if (IS_BROXTON(dev))
836 ret = bxt_resume_prepare(dev_priv);
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100837 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
838 hsw_disable_pc8(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200839
Imre Deak36d61e62014-10-23 19:23:24 +0300840 intel_uncore_sanitize(dev);
Imre Deakbc872292015-11-18 17:32:30 +0200841
842 if (!(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
843 intel_power_domains_init_hw(dev_priv, true);
844
845out:
846 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +0300847
Imre Deak1f814da2015-12-16 02:52:19 +0200848 enable_rpm_wakeref_asserts(dev_priv);
849
Imre Deak36d61e62014-10-23 19:23:24 +0300850 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300851}
852
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200853int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +0300854{
Imre Deak50a00722014-10-23 19:23:17 +0300855 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300856
Imre Deak097dd832014-10-23 19:23:19 +0300857 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
858 return 0;
859
Imre Deak5e365c32014-10-23 19:23:25 +0300860 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +0300861 if (ret)
862 return ret;
863
Imre Deak5a175142014-10-23 19:23:18 +0300864 return i915_drm_resume(dev);
865}
866
Ben Gamari11ed50e2009-09-14 17:48:45 -0400867/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200868 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400869 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400870 *
871 * Reset the chip. Useful if a hang is detected. Returns zero on successful
872 * reset or otherwise an error code.
873 *
874 * Procedure is fairly simple:
875 * - reset the chip using the reset reg
876 * - re-init context state
877 * - re-init hardware status page
878 * - re-init ring buffer
879 * - re-init interrupt state
880 * - re-init display
881 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200882int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400883{
Jani Nikula50227e12014-03-31 14:27:21 +0300884 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100885 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700886 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400887
Imre Deakdbea3ce2014-12-15 18:59:28 +0200888 intel_reset_gt_powersave(dev);
889
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200890 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400891
Chris Wilson069efc12010-09-30 16:53:18 +0100892 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400893
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100894 simulated = dev_priv->gpu_error.stop_rings != 0;
895
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200896 ret = intel_gpu_reset(dev, ALL_ENGINES);
Daniel Vetter350d2702012-04-27 15:17:42 +0200897
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300898 /* Also reset the gpu hangman. */
899 if (simulated) {
900 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
901 dev_priv->gpu_error.stop_rings = 0;
902 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100903 DRM_INFO("Reset not implemented, but ignoring "
904 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300905 ret = 0;
906 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100907 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300908
Daniel Vetterd8f27162014-10-01 01:02:04 +0200909 if (i915_stop_ring_allow_warn(dev_priv))
910 pr_notice("drm/i915: Resetting chip after gpu hang\n");
911
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700912 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100913 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100914 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100915 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400916 }
917
Ville Syrjälä1362b772014-11-26 17:07:29 +0200918 intel_overlay_reset(dev_priv);
919
Ben Gamari11ed50e2009-09-14 17:48:45 -0400920 /* Ok, now get things going again... */
921
922 /*
923 * Everything depends on having the GTT running, so we need to start
924 * there. Fortunately we don't need to do this unless we reset the
925 * chip at a PCI level.
926 *
927 * Next we need to restore the context, but we don't use those
928 * yet either...
929 *
930 * Ring buffer needs to be re-initialized in the KMS case, or if X
931 * was running at the time of the reset (i.e. we weren't VT
932 * switched away).
933 */
McAulay, Alistair6689c162014-08-15 18:51:35 +0100934
Daniel Vetter33d30a92015-02-23 12:03:27 +0100935 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
936 dev_priv->gpu_error.reload_in_reset = true;
McAulay, Alistair6689c162014-08-15 18:51:35 +0100937
Daniel Vetter33d30a92015-02-23 12:03:27 +0100938 ret = i915_gem_init_hw(dev);
McAulay, Alistair6689c162014-08-15 18:51:35 +0100939
Daniel Vetter33d30a92015-02-23 12:03:27 +0100940 dev_priv->gpu_error.reload_in_reset = false;
Daniel Vetterf8175862012-04-10 15:50:11 +0200941
Daniel Vetter33d30a92015-02-23 12:03:27 +0100942 mutex_unlock(&dev->struct_mutex);
943 if (ret) {
944 DRM_ERROR("Failed hw init on reset %d\n", ret);
945 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400946 }
947
Daniel Vetter33d30a92015-02-23 12:03:27 +0100948 /*
Daniel Vetter33d30a92015-02-23 12:03:27 +0100949 * rps/rc6 re-init is necessary to restore state lost after the
950 * reset and the re-install of gt irqs. Skip for ironlake per
951 * previous concerns that it doesn't respond well to some forms
952 * of re-init after reset.
953 */
954 if (INTEL_INFO(dev)->gen > 5)
955 intel_enable_gt_powersave(dev);
956
Ben Gamari11ed50e2009-09-14 17:48:45 -0400957 return 0;
958}
959
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800960static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500961{
Daniel Vetter01a06852012-06-25 15:58:49 +0200962 struct intel_device_info *intel_info =
963 (struct intel_device_info *) ent->driver_data;
964
Jani Nikulad330a952014-01-21 11:24:25 +0200965 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700966 DRM_INFO("This hardware requires preliminary hardware support.\n"
967 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
968 return -ENODEV;
969 }
970
Chris Wilson5fe49d82011-02-01 19:43:02 +0000971 /* Only bind to function 0 of the device. Early generations
972 * used function 1 as a placeholder for multi-head. This causes
973 * us confusion instead, especially on the systems where both
974 * functions have the same PCI-ID!
975 */
976 if (PCI_FUNC(pdev->devfn))
977 return -ENODEV;
978
Lukas Wunner704ab612016-01-11 20:09:20 +0100979 /*
980 * apple-gmux is needed on dual GPU MacBook Pro
981 * to probe the panel if we're the inactive GPU.
982 */
983 if (IS_ENABLED(CONFIG_VGA_ARB) && IS_ENABLED(CONFIG_VGA_SWITCHEROO) &&
984 apple_gmux_present() && pdev != vga_default_device() &&
985 !vga_switcheroo_handler_flags())
986 return -EPROBE_DEFER;
987
Jordan Crousedcdb1672010-05-27 13:40:25 -0600988 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500989}
990
991static void
992i915_pci_remove(struct pci_dev *pdev)
993{
994 struct drm_device *dev = pci_get_drvdata(pdev);
995
996 drm_put_dev(dev);
997}
998
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100999static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001000{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001001 struct pci_dev *pdev = to_pci_dev(dev);
1002 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001003
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001004 if (!drm_dev || !drm_dev->dev_private) {
1005 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1006 return -ENODEV;
1007 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001008
Dave Airlie5bcf7192010-12-07 09:20:40 +10001009 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1010 return 0;
1011
Imre Deak5e365c32014-10-23 19:23:25 +03001012 return i915_drm_suspend(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001013}
1014
1015static int i915_pm_suspend_late(struct device *dev)
1016{
Imre Deak888d0d42015-01-08 17:54:13 +02001017 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001018
1019 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001020 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001021 * requiring our device to be power up. Due to the lack of a
1022 * parent/child relationship we currently solve this with an late
1023 * suspend hook.
1024 *
1025 * FIXME: This should be solved with a special hdmi sink device or
1026 * similar so that power domains can be employed.
1027 */
1028 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1029 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001030
Imre Deakab3be732015-03-02 13:04:41 +02001031 return i915_drm_suspend_late(drm_dev, false);
1032}
1033
1034static int i915_pm_poweroff_late(struct device *dev)
1035{
1036 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1037
1038 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1039 return 0;
1040
1041 return i915_drm_suspend_late(drm_dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001042}
1043
Imre Deak76c4b252014-04-01 19:55:22 +03001044static int i915_pm_resume_early(struct device *dev)
1045{
Imre Deak888d0d42015-01-08 17:54:13 +02001046 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001047
Imre Deak097dd832014-10-23 19:23:19 +03001048 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1049 return 0;
1050
Imre Deak5e365c32014-10-23 19:23:25 +03001051 return i915_drm_resume_early(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001052}
1053
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001054static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001055{
Imre Deak888d0d42015-01-08 17:54:13 +02001056 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001057
Imre Deak097dd832014-10-23 19:23:19 +03001058 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1059 return 0;
1060
Imre Deak5a175142014-10-23 19:23:18 +03001061 return i915_drm_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001062}
1063
Sagar Kambleebc32822014-08-13 23:07:05 +05301064static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -03001065{
Paulo Zanoni414de7a2014-03-07 20:12:35 -03001066 hsw_enable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001067
1068 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -03001069}
1070
Suketu Shah31335ce2014-11-24 13:37:45 +05301071static int bxt_suspend_complete(struct drm_i915_private *dev_priv)
1072{
1073 struct drm_device *dev = dev_priv->dev;
1074
1075 /* TODO: when DC5 support is added disable DC5 here. */
1076
1077 broxton_ddi_phy_uninit(dev);
1078 broxton_uninit_cdclk(dev);
1079 bxt_enable_dc9(dev_priv);
1080
1081 return 0;
1082}
1083
1084static int bxt_resume_prepare(struct drm_i915_private *dev_priv)
1085{
1086 struct drm_device *dev = dev_priv->dev;
1087
1088 /* TODO: when CSR FW support is added make sure the FW is loaded */
1089
1090 bxt_disable_dc9(dev_priv);
1091
1092 /*
1093 * TODO: when DC5 support is added enable DC5 here if the CSR FW
1094 * is available.
1095 */
1096 broxton_init_cdclk(dev);
1097 broxton_ddi_phy_init(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05301098
1099 return 0;
1100}
1101
Imre Deakddeea5b2014-05-05 15:19:56 +03001102/*
1103 * Save all Gunit registers that may be lost after a D3 and a subsequent
1104 * S0i[R123] transition. The list of registers needing a save/restore is
1105 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1106 * registers in the following way:
1107 * - Driver: saved/restored by the driver
1108 * - Punit : saved/restored by the Punit firmware
1109 * - No, w/o marking: no need to save/restore, since the register is R/O or
1110 * used internally by the HW in a way that doesn't depend
1111 * keeping the content across a suspend/resume.
1112 * - Debug : used for debugging
1113 *
1114 * We save/restore all registers marked with 'Driver', with the following
1115 * exceptions:
1116 * - Registers out of use, including also registers marked with 'Debug'.
1117 * These have no effect on the driver's operation, so we don't save/restore
1118 * them to reduce the overhead.
1119 * - Registers that are fully setup by an initialization function called from
1120 * the resume path. For example many clock gating and RPS/RC6 registers.
1121 * - Registers that provide the right functionality with their reset defaults.
1122 *
1123 * TODO: Except for registers that based on the above 3 criteria can be safely
1124 * ignored, we save/restore all others, practically treating the HW context as
1125 * a black-box for the driver. Further investigation is needed to reduce the
1126 * saved/restored registers even further, by following the same 3 criteria.
1127 */
1128static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1129{
1130 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1131 int i;
1132
1133 /* GAM 0x4000-0x4770 */
1134 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1135 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1136 s->arb_mode = I915_READ(ARB_MODE);
1137 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1138 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1139
1140 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001141 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001142
1143 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001144 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001145
1146 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1147 s->ecochk = I915_READ(GAM_ECOCHK);
1148 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1149 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1150
1151 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1152
1153 /* MBC 0x9024-0x91D0, 0x8500 */
1154 s->g3dctl = I915_READ(VLV_G3DCTL);
1155 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1156 s->mbctl = I915_READ(GEN6_MBCTL);
1157
1158 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1159 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1160 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1161 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1162 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1163 s->rstctl = I915_READ(GEN6_RSTCTL);
1164 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1165
1166 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1167 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1168 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1169 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1170 s->ecobus = I915_READ(ECOBUS);
1171 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1172 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1173 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1174 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1175 s->rcedata = I915_READ(VLV_RCEDATA);
1176 s->spare2gh = I915_READ(VLV_SPAREG2H);
1177
1178 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1179 s->gt_imr = I915_READ(GTIMR);
1180 s->gt_ier = I915_READ(GTIER);
1181 s->pm_imr = I915_READ(GEN6_PMIMR);
1182 s->pm_ier = I915_READ(GEN6_PMIER);
1183
1184 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001185 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001186
1187 /* GT SA CZ domain, 0x100000-0x138124 */
1188 s->tilectl = I915_READ(TILECTL);
1189 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1190 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1191 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1192 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1193
1194 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1195 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1196 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001197 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03001198 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1199
1200 /*
1201 * Not saving any of:
1202 * DFT, 0x9800-0x9EC0
1203 * SARB, 0xB000-0xB1FC
1204 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1205 * PCI CFG
1206 */
1207}
1208
1209static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1210{
1211 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1212 u32 val;
1213 int i;
1214
1215 /* GAM 0x4000-0x4770 */
1216 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1217 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1218 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1219 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1220 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1221
1222 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001223 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03001224
1225 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07001226 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03001227
1228 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1229 I915_WRITE(GAM_ECOCHK, s->ecochk);
1230 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1231 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1232
1233 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1234
1235 /* MBC 0x9024-0x91D0, 0x8500 */
1236 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1237 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1238 I915_WRITE(GEN6_MBCTL, s->mbctl);
1239
1240 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1241 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1242 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1243 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1244 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1245 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1246 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1247
1248 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1249 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1250 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1251 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1252 I915_WRITE(ECOBUS, s->ecobus);
1253 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1254 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1255 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1256 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1257 I915_WRITE(VLV_RCEDATA, s->rcedata);
1258 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1259
1260 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1261 I915_WRITE(GTIMR, s->gt_imr);
1262 I915_WRITE(GTIER, s->gt_ier);
1263 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1264 I915_WRITE(GEN6_PMIER, s->pm_ier);
1265
1266 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001267 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03001268
1269 /* GT SA CZ domain, 0x100000-0x138124 */
1270 I915_WRITE(TILECTL, s->tilectl);
1271 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1272 /*
1273 * Preserve the GT allow wake and GFX force clock bit, they are not
1274 * be restored, as they are used to control the s0ix suspend/resume
1275 * sequence by the caller.
1276 */
1277 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1278 val &= VLV_GTLC_ALLOWWAKEREQ;
1279 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1280 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1281
1282 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1283 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1284 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1285 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1286
1287 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1288
1289 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1290 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1291 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001292 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03001293 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1294}
1295
Imre Deak650ad972014-04-18 16:35:02 +03001296int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1297{
1298 u32 val;
1299 int err;
1300
Imre Deak650ad972014-04-18 16:35:02 +03001301#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
Imre Deak650ad972014-04-18 16:35:02 +03001302
1303 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1304 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1305 if (force_on)
1306 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1307 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1308
1309 if (!force_on)
1310 return 0;
1311
Imre Deak8d4eee92014-04-14 20:24:43 +03001312 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001313 if (err)
1314 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1315 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1316
1317 return err;
1318#undef COND
1319}
1320
Imre Deakddeea5b2014-05-05 15:19:56 +03001321static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1322{
1323 u32 val;
1324 int err = 0;
1325
1326 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1327 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1328 if (allow)
1329 val |= VLV_GTLC_ALLOWWAKEREQ;
1330 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1331 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1332
1333#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1334 allow)
1335 err = wait_for(COND, 1);
1336 if (err)
1337 DRM_ERROR("timeout disabling GT waking\n");
1338 return err;
1339#undef COND
1340}
1341
1342static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1343 bool wait_for_on)
1344{
1345 u32 mask;
1346 u32 val;
1347 int err;
1348
1349 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1350 val = wait_for_on ? mask : 0;
1351#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1352 if (COND)
1353 return 0;
1354
1355 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001356 onoff(wait_for_on),
1357 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03001358
1359 /*
1360 * RC6 transitioning can be delayed up to 2 msec (see
1361 * valleyview_enable_rps), use 3 msec for safety.
1362 */
1363 err = wait_for(COND, 3);
1364 if (err)
1365 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001366 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03001367
1368 return err;
1369#undef COND
1370}
1371
1372static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1373{
1374 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1375 return;
1376
Daniel Vetter6fa283b2016-01-19 21:00:56 +01001377 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03001378 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1379}
1380
Sagar Kambleebc32822014-08-13 23:07:05 +05301381static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03001382{
1383 u32 mask;
1384 int err;
1385
1386 /*
1387 * Bspec defines the following GT well on flags as debug only, so
1388 * don't treat them as hard failures.
1389 */
1390 (void)vlv_wait_for_gt_wells(dev_priv, false);
1391
1392 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1393 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1394
1395 vlv_check_no_gt_access(dev_priv);
1396
1397 err = vlv_force_gfx_clock(dev_priv, true);
1398 if (err)
1399 goto err1;
1400
1401 err = vlv_allow_gt_wake(dev_priv, false);
1402 if (err)
1403 goto err2;
Deepak S98711162014-12-12 14:18:16 +05301404
1405 if (!IS_CHERRYVIEW(dev_priv->dev))
1406 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001407
1408 err = vlv_force_gfx_clock(dev_priv, false);
1409 if (err)
1410 goto err2;
1411
1412 return 0;
1413
1414err2:
1415 /* For safety always re-enable waking and disable gfx clock forcing */
1416 vlv_allow_gt_wake(dev_priv, true);
1417err1:
1418 vlv_force_gfx_clock(dev_priv, false);
1419
1420 return err;
1421}
1422
Sagar Kamble016970b2014-08-13 23:07:06 +05301423static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1424 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03001425{
1426 struct drm_device *dev = dev_priv->dev;
1427 int err;
1428 int ret;
1429
1430 /*
1431 * If any of the steps fail just try to continue, that's the best we
1432 * can do at this point. Return the first error code (which will also
1433 * leave RPM permanently disabled).
1434 */
1435 ret = vlv_force_gfx_clock(dev_priv, true);
1436
Deepak S98711162014-12-12 14:18:16 +05301437 if (!IS_CHERRYVIEW(dev_priv->dev))
1438 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001439
1440 err = vlv_allow_gt_wake(dev_priv, true);
1441 if (!ret)
1442 ret = err;
1443
1444 err = vlv_force_gfx_clock(dev_priv, false);
1445 if (!ret)
1446 ret = err;
1447
1448 vlv_check_no_gt_access(dev_priv);
1449
Sagar Kamble016970b2014-08-13 23:07:06 +05301450 if (rpm_resume) {
1451 intel_init_clock_gating(dev);
1452 i915_gem_restore_fences(dev);
1453 }
Imre Deakddeea5b2014-05-05 15:19:56 +03001454
1455 return ret;
1456}
1457
Paulo Zanoni97bea202014-03-07 20:12:33 -03001458static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001459{
1460 struct pci_dev *pdev = to_pci_dev(device);
1461 struct drm_device *dev = pci_get_drvdata(pdev);
1462 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001463 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001464
Imre Deakaeab0b52014-04-14 20:24:36 +03001465 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001466 return -ENODEV;
1467
Imre Deak604effb2014-08-26 13:26:56 +03001468 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1469 return -ENODEV;
1470
Paulo Zanoni8a187452013-12-06 20:32:13 -02001471 DRM_DEBUG_KMS("Suspending device\n");
1472
Imre Deak9486db62014-04-22 20:21:07 +03001473 /*
Imre Deakd6102972014-05-07 19:57:49 +03001474 * We could deadlock here in case another thread holding struct_mutex
1475 * calls RPM suspend concurrently, since the RPM suspend will wait
1476 * first for this RPM suspend to finish. In this case the concurrent
1477 * RPM resume will be followed by its RPM suspend counterpart. Still
1478 * for consistency return -EAGAIN, which will reschedule this suspend.
1479 */
1480 if (!mutex_trylock(&dev->struct_mutex)) {
1481 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1482 /*
1483 * Bump the expiration timestamp, otherwise the suspend won't
1484 * be rescheduled.
1485 */
1486 pm_runtime_mark_last_busy(device);
1487
1488 return -EAGAIN;
1489 }
Imre Deak1f814da2015-12-16 02:52:19 +02001490
1491 disable_rpm_wakeref_asserts(dev_priv);
1492
Imre Deakd6102972014-05-07 19:57:49 +03001493 /*
1494 * We are safe here against re-faults, since the fault handler takes
1495 * an RPM reference.
1496 */
1497 i915_gem_release_all_mmaps(dev_priv);
1498 mutex_unlock(&dev->struct_mutex);
1499
Joonas Lahtinen825f2722015-12-09 15:56:13 +02001500 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1501
Alex Daia1c41992015-09-30 09:46:37 -07001502 intel_guc_suspend(dev);
1503
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001504 intel_suspend_gt_powersave(dev);
Imre Deak2eb52522014-11-19 15:30:05 +02001505 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03001506
Sagar Kambleebc32822014-08-13 23:07:05 +05301507 ret = intel_suspend_complete(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001508 if (ret) {
1509 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02001510 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001511
Imre Deak1f814da2015-12-16 02:52:19 +02001512 enable_rpm_wakeref_asserts(dev_priv);
1513
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001514 return ret;
1515 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001516
Chris Wilsondc9fb092015-01-16 11:34:34 +02001517 intel_uncore_forcewake_reset(dev, false);
Imre Deak1f814da2015-12-16 02:52:19 +02001518
1519 enable_rpm_wakeref_asserts(dev_priv);
1520 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02001521
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02001522 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02001523 DRM_ERROR("Unclaimed access detected prior to suspending\n");
1524
Paulo Zanoni8a187452013-12-06 20:32:13 -02001525 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001526
1527 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001528 * FIXME: We really should find a document that references the arguments
1529 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001530 */
Paulo Zanonid37ae192015-07-30 18:20:29 -03001531 if (IS_BROADWELL(dev)) {
1532 /*
1533 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1534 * being detected, and the call we do at intel_runtime_resume()
1535 * won't be able to restore them. Since PCI_D3hot matches the
1536 * actual specification and appears to be working, use it.
1537 */
1538 intel_opregion_notify_adapter(dev, PCI_D3hot);
1539 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001540 /*
1541 * current versions of firmware which depend on this opregion
1542 * notification have repurposed the D1 definition to mean
1543 * "runtime suspended" vs. what you would normally expect (D3)
1544 * to distinguish it from notifications that might be sent via
1545 * the suspend path.
1546 */
1547 intel_opregion_notify_adapter(dev, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001548 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02001549
Mika Kuoppala59bad942015-01-16 11:34:40 +02001550 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02001551
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001552 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001553 return 0;
1554}
1555
Paulo Zanoni97bea202014-03-07 20:12:33 -03001556static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001557{
1558 struct pci_dev *pdev = to_pci_dev(device);
1559 struct drm_device *dev = pci_get_drvdata(pdev);
1560 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001561 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001562
Imre Deak604effb2014-08-26 13:26:56 +03001563 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1564 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001565
1566 DRM_DEBUG_KMS("Resuming device\n");
1567
Imre Deak1f814da2015-12-16 02:52:19 +02001568 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
1569 disable_rpm_wakeref_asserts(dev_priv);
1570
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001571 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001572 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02001573 if (intel_uncore_unclaimed_mmio(dev_priv))
1574 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001575
Alex Daia1c41992015-09-30 09:46:37 -07001576 intel_guc_resume(dev);
1577
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001578 if (IS_GEN6(dev_priv))
1579 intel_init_pch_refclk(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05301580
1581 if (IS_BROXTON(dev))
1582 ret = bxt_resume_prepare(dev_priv);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001583 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1584 hsw_disable_pc8(dev_priv);
Wayne Boyer666a4532015-12-09 12:29:35 -08001585 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001586 ret = vlv_resume_prepare(dev_priv, true);
1587
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001588 /*
1589 * No point of rolling back things in case of an error, as the best
1590 * we can do is to hope that things will still work (and disable RPM).
1591 */
Imre Deak92b806d2014-04-14 20:24:39 +03001592 i915_gem_init_swizzling(dev);
1593 gen6_update_ring_freq(dev);
1594
Daniel Vetterb9632912014-09-30 10:56:44 +02001595 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03001596
1597 /*
1598 * On VLV/CHV display interrupts are part of the display
1599 * power well, so hpd is reinitialized from there. For
1600 * everyone else do it here.
1601 */
Wayne Boyer666a4532015-12-09 12:29:35 -08001602 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03001603 intel_hpd_init(dev_priv);
1604
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001605 intel_enable_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001606
Imre Deak1f814da2015-12-16 02:52:19 +02001607 enable_rpm_wakeref_asserts(dev_priv);
1608
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001609 if (ret)
1610 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1611 else
1612 DRM_DEBUG_KMS("Device resumed\n");
1613
1614 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001615}
1616
Sagar Kamble016970b2014-08-13 23:07:06 +05301617/*
1618 * This function implements common functionality of runtime and system
1619 * suspend sequence.
1620 */
Sagar Kambleebc32822014-08-13 23:07:05 +05301621static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1622{
Sagar Kambleebc32822014-08-13 23:07:05 +05301623 int ret;
1624
Damien Lespiau16e44e32015-05-20 14:45:16 +01001625 if (IS_BROXTON(dev_priv))
Suketu Shah31335ce2014-11-24 13:37:45 +05301626 ret = bxt_suspend_complete(dev_priv);
Damien Lespiau16e44e32015-05-20 14:45:16 +01001627 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Kambleebc32822014-08-13 23:07:05 +05301628 ret = hsw_suspend_complete(dev_priv);
Wayne Boyer666a4532015-12-09 12:29:35 -08001629 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Sagar Kambleebc32822014-08-13 23:07:05 +05301630 ret = vlv_suspend_complete(dev_priv);
Imre Deak604effb2014-08-26 13:26:56 +03001631 else
1632 ret = 0;
Sagar Kambleebc32822014-08-13 23:07:05 +05301633
1634 return ret;
1635}
1636
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001637static const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03001638 /*
1639 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1640 * PMSG_RESUME]
1641 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001642 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001643 .suspend_late = i915_pm_suspend_late,
1644 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001645 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001646
1647 /*
1648 * S4 event handlers
1649 * @freeze, @freeze_late : called (1) before creating the
1650 * hibernation image [PMSG_FREEZE] and
1651 * (2) after rebooting, before restoring
1652 * the image [PMSG_QUIESCE]
1653 * @thaw, @thaw_early : called (1) after creating the hibernation
1654 * image, before writing it [PMSG_THAW]
1655 * and (2) after failing to create or
1656 * restore the image [PMSG_RECOVER]
1657 * @poweroff, @poweroff_late: called after writing the hibernation
1658 * image, before rebooting [PMSG_HIBERNATE]
1659 * @restore, @restore_early : called after rebooting and restoring the
1660 * hibernation image [PMSG_RESTORE]
1661 */
Imre Deak36d61e62014-10-23 19:23:24 +03001662 .freeze = i915_pm_suspend,
1663 .freeze_late = i915_pm_suspend_late,
1664 .thaw_early = i915_pm_resume_early,
1665 .thaw = i915_pm_resume,
1666 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02001667 .poweroff_late = i915_pm_poweroff_late,
Imre Deak76c4b252014-04-01 19:55:22 +03001668 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001669 .restore = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001670
1671 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03001672 .runtime_suspend = intel_runtime_suspend,
1673 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001674};
1675
Laurent Pinchart78b68552012-05-17 13:27:22 +02001676static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001677 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001678 .open = drm_gem_vm_open,
1679 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001680};
1681
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001682static const struct file_operations i915_driver_fops = {
1683 .owner = THIS_MODULE,
1684 .open = drm_open,
1685 .release = drm_release,
1686 .unlocked_ioctl = drm_ioctl,
1687 .mmap = drm_gem_mmap,
1688 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001689 .read = drm_read,
1690#ifdef CONFIG_COMPAT
1691 .compat_ioctl = i915_compat_ioctl,
1692#endif
1693 .llseek = noop_llseek,
1694};
1695
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001697 /* Don't use MTRRs here; the Xserver or userspace app should
1698 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001699 */
Eric Anholt673a3942008-07-30 12:06:12 -07001700 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001701 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001702 DRIVER_RENDER | DRIVER_MODESET,
Dave Airlie22eae942005-11-10 22:16:34 +11001703 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001704 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001705 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001706 .lastclose = i915_driver_lastclose,
1707 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001708 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02001709 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001710
Ben Gamari955b12d2009-02-17 20:08:49 -05001711#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001712 .debugfs_init = i915_debugfs_init,
1713 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001714#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001715 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001716 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001717
1718 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1719 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1720 .gem_prime_export = i915_gem_prime_export,
1721 .gem_prime_import = i915_gem_prime_import,
1722
Dave Airlieff72145b2011-02-07 12:16:14 +10001723 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001724 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001725 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001727 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001728 .name = DRIVER_NAME,
1729 .desc = DRIVER_DESC,
1730 .date = DRIVER_DATE,
1731 .major = DRIVER_MAJOR,
1732 .minor = DRIVER_MINOR,
1733 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734};
1735
Dave Airlie8410ea32010-12-15 03:16:38 +10001736static struct pci_driver i915_pci_driver = {
1737 .name = DRIVER_NAME,
1738 .id_table = pciidlist,
1739 .probe = i915_pci_probe,
1740 .remove = i915_pci_remove,
1741 .driver.pm = &i915_pm_ops,
1742};
1743
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744static int __init i915_init(void)
1745{
1746 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001747
1748 /*
Chris Wilsonfd930472015-06-19 20:27:27 +01001749 * Enable KMS by default, unless explicitly overriden by
1750 * either the i915.modeset prarameter or by the
1751 * vga_text_mode_force boot option.
Jesse Barnes79e53942008-11-07 14:24:08 -08001752 */
Chris Wilsonfd930472015-06-19 20:27:27 +01001753
1754 if (i915.modeset == 0)
1755 driver.driver_features &= ~DRIVER_MODESET;
Jesse Barnes79e53942008-11-07 14:24:08 -08001756
1757#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001758 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001759 driver.driver_features &= ~DRIVER_MODESET;
1760#endif
1761
Daniel Vetterb30324a2013-11-13 22:11:25 +01001762 if (!(driver.driver_features & DRIVER_MODESET)) {
Daniel Vetterb30324a2013-11-13 22:11:25 +01001763 /* Silently fail loading to not upset userspace. */
Jani Nikulac9cd7b62014-06-02 16:58:30 +03001764 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
Daniel Vetterb30324a2013-11-13 22:11:25 +01001765 return 0;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001766 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001767
Maarten Lankhorstc5b852f2015-08-26 09:29:56 +02001768 if (i915.nuclear_pageflip)
Matt Roperb2e77232015-01-22 16:53:12 -08001769 driver.driver_features |= DRIVER_ATOMIC;
1770
Dave Airlie8410ea32010-12-15 03:16:38 +10001771 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772}
1773
1774static void __exit i915_exit(void)
1775{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001776 if (!(driver.driver_features & DRIVER_MODESET))
1777 return; /* Never loaded a driver. */
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001778
Dave Airlie8410ea32010-12-15 03:16:38 +10001779 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780}
1781
1782module_init(i915_init);
1783module_exit(i915_exit);
1784
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001785MODULE_AUTHOR("Tungsten Graphics, Inc.");
Damien Lespiau1eab9232014-08-27 11:30:21 +01001786MODULE_AUTHOR("Intel Corporation");
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001787
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001788MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789MODULE_LICENSE("GPL and additional rights");