blob: 92e93b34118cfcc7e1b76959787612dc810520e7 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <drm/drmP.h>
29#include "amdgpu.h"
30#include <drm/amdgpu_drm.h>
31#include "amdgpu_uvd.h"
32#include "amdgpu_vce.h"
33
34#include <linux/vga_switcheroo.h>
35#include <linux/slab.h>
36#include <linux/pm_runtime.h>
Oded Gabbay130e0372015-06-12 21:35:14 +030037#include "amdgpu_amdkfd.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040038
Alex Deucherd38ceaf2015-04-20 16:55:21 -040039/**
40 * amdgpu_driver_unload_kms - Main unload function for KMS.
41 *
42 * @dev: drm dev pointer
43 *
44 * This is the main unload function for KMS (all asics).
45 * Returns 0 on success.
46 */
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -020047void amdgpu_driver_unload_kms(struct drm_device *dev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040048{
49 struct amdgpu_device *adev = dev->dev_private;
50
51 if (adev == NULL)
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -020052 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040053
54 if (adev->rmmio == NULL)
55 goto done_free;
56
Xiangliang Yu3149d9d2017-01-12 15:14:36 +080057 if (amdgpu_sriov_vf(adev))
58 amdgpu_virt_request_full_gpu(adev, false);
59
Lukas Wunner4a788542016-06-08 18:47:27 +020060 if (amdgpu_device_is_px(dev)) {
61 pm_runtime_get_sync(dev->dev);
Lukas Wunner6ce62d82016-06-08 18:47:27 +020062 pm_runtime_forbid(dev->dev);
Lukas Wunner4a788542016-06-08 18:47:27 +020063 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -040064
Oded Gabbay130e0372015-06-12 21:35:14 +030065 amdgpu_amdkfd_device_fini(adev);
66
Alex Deucherd38ceaf2015-04-20 16:55:21 -040067 amdgpu_acpi_fini(adev);
68
69 amdgpu_device_fini(adev);
70
71done_free:
72 kfree(adev);
73 dev->dev_private = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040074}
75
76/**
77 * amdgpu_driver_load_kms - Main load function for KMS.
78 *
79 * @dev: drm dev pointer
80 * @flags: device flags
81 *
82 * This is the main load function for KMS (all asics).
83 * Returns 0 on success, error on failure.
84 */
85int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
86{
87 struct amdgpu_device *adev;
88 int r, acpi_status;
89
Felix Kuehling6dd13092017-06-05 18:53:55 +090090#ifdef CONFIG_DRM_AMDGPU_SI
91 if (!amdgpu_si_support) {
92 switch (flags & AMD_ASIC_MASK) {
93 case CHIP_TAHITI:
94 case CHIP_PITCAIRN:
95 case CHIP_VERDE:
96 case CHIP_OLAND:
97 case CHIP_HAINAN:
98 dev_info(dev->dev,
99 "SI support provided by radeon.\n");
100 dev_info(dev->dev,
Michel Dänzer2b059652017-05-29 18:05:20 +0900101 "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
Felix Kuehling6dd13092017-06-05 18:53:55 +0900102 );
103 return -ENODEV;
104 }
105 }
106#endif
Felix Kuehling7df28982017-06-05 18:43:27 +0900107#ifdef CONFIG_DRM_AMDGPU_CIK
108 if (!amdgpu_cik_support) {
109 switch (flags & AMD_ASIC_MASK) {
110 case CHIP_KAVERI:
111 case CHIP_BONAIRE:
112 case CHIP_HAWAII:
113 case CHIP_KABINI:
114 case CHIP_MULLINS:
115 dev_info(dev->dev,
Michel Dänzer2b059652017-05-29 18:05:20 +0900116 "CIK support provided by radeon.\n");
117 dev_info(dev->dev,
118 "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
119 );
Felix Kuehling7df28982017-06-05 18:43:27 +0900120 return -ENODEV;
121 }
122 }
123#endif
124
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400125 adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
126 if (adev == NULL) {
127 return -ENOMEM;
128 }
129 dev->dev_private = (void *)adev;
130
131 if ((amdgpu_runtime_pm != 0) &&
132 amdgpu_has_atpx() &&
Alex Deucher84b15282016-10-31 11:02:31 -0400133 (amdgpu_is_atpx_hybrid() ||
134 amdgpu_has_atpx_dgpu_power_cntl()) &&
Lukas Wunner84c8b222017-03-10 21:23:45 +0100135 ((flags & AMD_IS_APU) == 0) &&
136 !pci_is_thunderbolt_attached(dev->pdev))
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800137 flags |= AMD_IS_PX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400138
139 /* amdgpu_device_init should report only fatal error
140 * like memory allocation failure or iomapping failure,
141 * or memory manager initialization failure, it must
142 * properly initialize the GPU MC controller and permit
143 * VRAM allocation
144 */
145 r = amdgpu_device_init(adev, dev, dev->pdev, flags);
146 if (r) {
147 dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
148 goto out;
149 }
150
151 /* Call ACPI methods: require modeset init
152 * but failure is not fatal
153 */
154 if (!r) {
155 acpi_status = amdgpu_acpi_init(adev);
156 if (acpi_status)
157 dev_dbg(&dev->pdev->dev,
158 "Error during ACPI methods call\n");
159 }
160
Oded Gabbay130e0372015-06-12 21:35:14 +0300161 amdgpu_amdkfd_load_interface(adev);
162 amdgpu_amdkfd_device_probe(adev);
163 amdgpu_amdkfd_device_init(adev);
164
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400165 if (amdgpu_device_is_px(dev)) {
166 pm_runtime_use_autosuspend(dev->dev);
167 pm_runtime_set_autosuspend_delay(dev->dev, 5000);
168 pm_runtime_set_active(dev->dev);
169 pm_runtime_allow(dev->dev);
170 pm_runtime_mark_last_busy(dev->dev);
171 pm_runtime_put_autosuspend(dev->dev);
172 }
173
Xiangliang Yu3149d9d2017-01-12 15:14:36 +0800174 if (amdgpu_sriov_vf(adev))
175 amdgpu_virt_release_full_gpu(adev, true);
176
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400177out:
Lukas Wunnerc9c9bbd2016-06-08 18:47:27 +0200178 if (r) {
179 /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
180 if (adev->rmmio && amdgpu_device_is_px(dev))
181 pm_runtime_put_noidle(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400182 amdgpu_driver_unload_kms(dev);
Lukas Wunnerc9c9bbd2016-06-08 18:47:27 +0200183 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400184
185 return r;
186}
187
Huang Rui000cab92016-06-12 15:44:44 +0800188static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
189 struct drm_amdgpu_query_fw *query_fw,
190 struct amdgpu_device *adev)
191{
192 switch (query_fw->fw_type) {
193 case AMDGPU_INFO_FW_VCE:
194 fw_info->ver = adev->vce.fw_version;
195 fw_info->feature = adev->vce.fb_version;
196 break;
197 case AMDGPU_INFO_FW_UVD:
198 fw_info->ver = adev->uvd.fw_version;
199 fw_info->feature = 0;
200 break;
201 case AMDGPU_INFO_FW_GMC:
202 fw_info->ver = adev->mc.fw_version;
203 fw_info->feature = 0;
204 break;
205 case AMDGPU_INFO_FW_GFX_ME:
206 fw_info->ver = adev->gfx.me_fw_version;
207 fw_info->feature = adev->gfx.me_feature_version;
208 break;
209 case AMDGPU_INFO_FW_GFX_PFP:
210 fw_info->ver = adev->gfx.pfp_fw_version;
211 fw_info->feature = adev->gfx.pfp_feature_version;
212 break;
213 case AMDGPU_INFO_FW_GFX_CE:
214 fw_info->ver = adev->gfx.ce_fw_version;
215 fw_info->feature = adev->gfx.ce_feature_version;
216 break;
217 case AMDGPU_INFO_FW_GFX_RLC:
218 fw_info->ver = adev->gfx.rlc_fw_version;
219 fw_info->feature = adev->gfx.rlc_feature_version;
220 break;
221 case AMDGPU_INFO_FW_GFX_MEC:
222 if (query_fw->index == 0) {
223 fw_info->ver = adev->gfx.mec_fw_version;
224 fw_info->feature = adev->gfx.mec_feature_version;
225 } else if (query_fw->index == 1) {
226 fw_info->ver = adev->gfx.mec2_fw_version;
227 fw_info->feature = adev->gfx.mec2_feature_version;
228 } else
229 return -EINVAL;
230 break;
231 case AMDGPU_INFO_FW_SMC:
232 fw_info->ver = adev->pm.fw_version;
233 fw_info->feature = 0;
234 break;
235 case AMDGPU_INFO_FW_SDMA:
236 if (query_fw->index >= adev->sdma.num_instances)
237 return -EINVAL;
238 fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
239 fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
240 break;
Huang Rui6a7ed072017-03-03 19:15:26 -0500241 case AMDGPU_INFO_FW_SOS:
242 fw_info->ver = adev->psp.sos_fw_version;
243 fw_info->feature = adev->psp.sos_feature_version;
244 break;
245 case AMDGPU_INFO_FW_ASD:
246 fw_info->ver = adev->psp.asd_fw_version;
247 fw_info->feature = adev->psp.asd_feature_version;
248 break;
Huang Rui000cab92016-06-12 15:44:44 +0800249 default:
250 return -EINVAL;
251 }
252 return 0;
253}
254
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400255/*
256 * Userspace get information ioctl
257 */
258/**
259 * amdgpu_info_ioctl - answer a device specific request.
260 *
261 * @adev: amdgpu device pointer
262 * @data: request object
263 * @filp: drm filp
264 *
265 * This function is used to pass device specific parameters to the userspace
266 * drivers. Examples include: pci device id, pipeline parms, tiling params,
267 * etc. (all asics).
268 * Returns 0 on success, -EINVAL on failure.
269 */
270static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
271{
272 struct amdgpu_device *adev = dev->dev_private;
Chunming Zhouf1892132017-05-15 16:48:27 +0800273 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400274 struct drm_amdgpu_info *info = data;
275 struct amdgpu_mode_info *minfo = &adev->mode_info;
Alex Xieec2c4672017-04-05 16:33:00 -0400276 void __user *out = (void __user *)(uintptr_t)info->return_pointer;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400277 uint32_t size = info->return_size;
278 struct drm_crtc *crtc;
279 uint32_t ui32 = 0;
280 uint64_t ui64 = 0;
281 int i, found;
Alex Deucher5ebbac42017-03-08 18:25:15 -0500282 int ui32_size = sizeof(ui32);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400283
284 if (!info->return_size || !info->return_pointer)
285 return -EINVAL;
Chunming Zhouf1892132017-05-15 16:48:27 +0800286 if (amdgpu_kms_vram_lost(adev, fpriv))
287 return -ENODEV;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400288
289 switch (info->query) {
290 case AMDGPU_INFO_ACCEL_WORKING:
291 ui32 = adev->accel_working;
292 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
293 case AMDGPU_INFO_CRTC_FROM_ID:
294 for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
295 crtc = (struct drm_crtc *)minfo->crtcs[i];
296 if (crtc && crtc->base.id == info->mode_crtc.id) {
297 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
298 ui32 = amdgpu_crtc->crtc_id;
299 found = 1;
300 break;
301 }
302 }
303 if (!found) {
304 DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
305 return -EINVAL;
306 }
307 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
308 case AMDGPU_INFO_HW_IP_INFO: {
309 struct drm_amdgpu_info_hw_ip ip = {};
yanyang15fc3aee2015-05-22 14:39:35 -0400310 enum amd_ip_block_type type;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400311 uint32_t ring_mask = 0;
Ken Wang71062f42015-06-04 21:26:57 +0800312 uint32_t ib_start_alignment = 0;
313 uint32_t ib_size_alignment = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400314
315 if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
316 return -EINVAL;
317
318 switch (info->query_hw_ip.type) {
319 case AMDGPU_HW_IP_GFX:
yanyang15fc3aee2015-05-22 14:39:35 -0400320 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400321 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
322 ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800323 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
324 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400325 break;
326 case AMDGPU_HW_IP_COMPUTE:
yanyang15fc3aee2015-05-22 14:39:35 -0400327 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400328 for (i = 0; i < adev->gfx.num_compute_rings; i++)
329 ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800330 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
331 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400332 break;
333 case AMDGPU_HW_IP_DMA:
yanyang15fc3aee2015-05-22 14:39:35 -0400334 type = AMD_IP_BLOCK_TYPE_SDMA;
Alex Deucherc113ea12015-10-08 16:30:37 -0400335 for (i = 0; i < adev->sdma.num_instances; i++)
336 ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800337 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
338 ib_size_alignment = 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400339 break;
340 case AMDGPU_HW_IP_UVD:
yanyang15fc3aee2015-05-22 14:39:35 -0400341 type = AMD_IP_BLOCK_TYPE_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400342 ring_mask = adev->uvd.ring.ready ? 1 : 0;
Ken Wang71062f42015-06-04 21:26:57 +0800343 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
Alex Deucherc4795ca2016-08-22 16:31:36 -0400344 ib_size_alignment = 16;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400345 break;
346 case AMDGPU_HW_IP_VCE:
yanyang15fc3aee2015-05-22 14:39:35 -0400347 type = AMD_IP_BLOCK_TYPE_VCE;
Alex Deucher75c65482016-08-24 16:56:21 -0400348 for (i = 0; i < adev->vce.num_rings; i++)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400349 ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800350 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
Alex Deuchera22f8032016-08-23 10:44:16 -0400351 ib_size_alignment = 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400352 break;
Leo Liu63defd32017-01-10 11:50:08 -0500353 case AMDGPU_HW_IP_UVD_ENC:
354 type = AMD_IP_BLOCK_TYPE_UVD;
355 for (i = 0; i < adev->uvd.num_enc_rings; i++)
356 ring_mask |= ((adev->uvd.ring_enc[i].ready ? 1 : 0) << i);
357 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
358 ib_size_alignment = 1;
359 break;
Leo Liubdc799e2017-01-25 15:04:20 -0500360 case AMDGPU_HW_IP_VCN_DEC:
361 type = AMD_IP_BLOCK_TYPE_VCN;
362 ring_mask = adev->vcn.ring_dec.ready ? 1 : 0;
363 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
364 ib_size_alignment = 16;
365 break;
Leo Liucefbc592017-02-21 11:23:28 -0500366 case AMDGPU_HW_IP_VCN_ENC:
367 type = AMD_IP_BLOCK_TYPE_VCN;
368 for (i = 0; i < adev->vcn.num_enc_rings; i++)
369 ring_mask |= ((adev->vcn.ring_enc[i].ready ? 1 : 0) << i);
370 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
371 ib_size_alignment = 1;
372 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400373 default:
374 return -EINVAL;
375 }
376
377 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -0400378 if (adev->ip_blocks[i].version->type == type &&
379 adev->ip_blocks[i].status.valid) {
380 ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
381 ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400382 ip.capabilities_flags = 0;
383 ip.available_rings = ring_mask;
Ken Wang71062f42015-06-04 21:26:57 +0800384 ip.ib_start_alignment = ib_start_alignment;
385 ip.ib_size_alignment = ib_size_alignment;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400386 break;
387 }
388 }
389 return copy_to_user(out, &ip,
390 min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
391 }
392 case AMDGPU_INFO_HW_IP_COUNT: {
yanyang15fc3aee2015-05-22 14:39:35 -0400393 enum amd_ip_block_type type;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400394 uint32_t count = 0;
395
396 switch (info->query_hw_ip.type) {
397 case AMDGPU_HW_IP_GFX:
yanyang15fc3aee2015-05-22 14:39:35 -0400398 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400399 break;
400 case AMDGPU_HW_IP_COMPUTE:
yanyang15fc3aee2015-05-22 14:39:35 -0400401 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400402 break;
403 case AMDGPU_HW_IP_DMA:
yanyang15fc3aee2015-05-22 14:39:35 -0400404 type = AMD_IP_BLOCK_TYPE_SDMA;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400405 break;
406 case AMDGPU_HW_IP_UVD:
yanyang15fc3aee2015-05-22 14:39:35 -0400407 type = AMD_IP_BLOCK_TYPE_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400408 break;
409 case AMDGPU_HW_IP_VCE:
yanyang15fc3aee2015-05-22 14:39:35 -0400410 type = AMD_IP_BLOCK_TYPE_VCE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400411 break;
Leo Liu63defd32017-01-10 11:50:08 -0500412 case AMDGPU_HW_IP_UVD_ENC:
413 type = AMD_IP_BLOCK_TYPE_UVD;
414 break;
Leo Liubdc799e2017-01-25 15:04:20 -0500415 case AMDGPU_HW_IP_VCN_DEC:
Leo Liucefbc592017-02-21 11:23:28 -0500416 case AMDGPU_HW_IP_VCN_ENC:
Leo Liubdc799e2017-01-25 15:04:20 -0500417 type = AMD_IP_BLOCK_TYPE_VCN;
418 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400419 default:
420 return -EINVAL;
421 }
422
423 for (i = 0; i < adev->num_ip_blocks; i++)
Alex Deuchera1255102016-10-13 17:41:13 -0400424 if (adev->ip_blocks[i].version->type == type &&
425 adev->ip_blocks[i].status.valid &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400426 count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
427 count++;
428
429 return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
430 }
431 case AMDGPU_INFO_TIMESTAMP:
Alex Deucherb95e31f2016-07-07 15:01:42 -0400432 ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400433 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
434 case AMDGPU_INFO_FW_VERSION: {
435 struct drm_amdgpu_info_firmware fw_info;
Huang Rui000cab92016-06-12 15:44:44 +0800436 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400437
438 /* We only support one instance of each IP block right now. */
439 if (info->query_fw.ip_instance != 0)
440 return -EINVAL;
441
Huang Rui000cab92016-06-12 15:44:44 +0800442 ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
443 if (ret)
444 return ret;
445
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400446 return copy_to_user(out, &fw_info,
447 min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
448 }
449 case AMDGPU_INFO_NUM_BYTES_MOVED:
450 ui64 = atomic64_read(&adev->num_bytes_moved);
451 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Marek Olšák83a59b62016-08-17 23:58:58 +0200452 case AMDGPU_INFO_NUM_EVICTIONS:
453 ui64 = atomic64_read(&adev->num_evictions);
454 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Marek Olšák68e2c5f2017-05-17 20:05:08 +0200455 case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
456 ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
457 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400458 case AMDGPU_INFO_VRAM_USAGE:
459 ui64 = atomic64_read(&adev->vram_usage);
460 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
461 case AMDGPU_INFO_VIS_VRAM_USAGE:
462 ui64 = atomic64_read(&adev->vram_vis_usage);
463 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
464 case AMDGPU_INFO_GTT_USAGE:
465 ui64 = atomic64_read(&adev->gtt_usage);
466 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
467 case AMDGPU_INFO_GDS_CONFIG: {
468 struct drm_amdgpu_info_gds gds_info;
469
Alex Deucherc92b90c2015-04-30 11:47:03 -0400470 memset(&gds_info, 0, sizeof(gds_info));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400471 gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
472 gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
473 gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
474 gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
475 gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
476 gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
477 gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
478 return copy_to_user(out, &gds_info,
479 min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
480 }
481 case AMDGPU_INFO_VRAM_GTT: {
482 struct drm_amdgpu_info_vram_gtt vram_gtt;
483
484 vram_gtt.vram_size = adev->mc.real_vram_size;
Chunming Zhou7c0ecda2016-04-01 17:05:30 +0800485 vram_gtt.vram_size -= adev->vram_pin_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400486 vram_gtt.vram_cpu_accessible_size = adev->mc.visible_vram_size;
Chunming Zhoue131b912016-04-05 10:48:48 +0800487 vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400488 vram_gtt.gtt_size = adev->mc.gtt_size;
489 vram_gtt.gtt_size -= adev->gart_pin_size;
490 return copy_to_user(out, &vram_gtt,
491 min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
492 }
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800493 case AMDGPU_INFO_MEMORY: {
494 struct drm_amdgpu_memory_info mem;
Junwei Zhang9f6163e2016-09-21 10:17:22 +0800495
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800496 memset(&mem, 0, sizeof(mem));
497 mem.vram.total_heap_size = adev->mc.real_vram_size;
498 mem.vram.usable_heap_size =
499 adev->mc.real_vram_size - adev->vram_pin_size;
500 mem.vram.heap_usage = atomic64_read(&adev->vram_usage);
501 mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800502
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800503 mem.cpu_accessible_vram.total_heap_size =
504 adev->mc.visible_vram_size;
505 mem.cpu_accessible_vram.usable_heap_size =
506 adev->mc.visible_vram_size -
507 (adev->vram_pin_size - adev->invisible_pin_size);
508 mem.cpu_accessible_vram.heap_usage =
509 atomic64_read(&adev->vram_vis_usage);
510 mem.cpu_accessible_vram.max_allocation =
511 mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800512
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800513 mem.gtt.total_heap_size = adev->mc.gtt_size;
514 mem.gtt.usable_heap_size =
515 adev->mc.gtt_size - adev->gart_pin_size;
516 mem.gtt.heap_usage = atomic64_read(&adev->gtt_usage);
517 mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800518
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800519 return copy_to_user(out, &mem,
520 min((size_t)size, sizeof(mem)))
Junwei Zhangcfa32552016-09-21 10:33:26 +0800521 ? -EFAULT : 0;
522 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400523 case AMDGPU_INFO_READ_MMR_REG: {
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300524 unsigned n, alloc_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400525 uint32_t *regs;
526 unsigned se_num = (info->read_mmr_reg.instance >>
527 AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
528 AMDGPU_INFO_MMR_SE_INDEX_MASK;
529 unsigned sh_num = (info->read_mmr_reg.instance >>
530 AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
531 AMDGPU_INFO_MMR_SH_INDEX_MASK;
532
533 /* set full masks if the userspace set all bits
534 * in the bitfields */
535 if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
536 se_num = 0xffffffff;
537 if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
538 sh_num = 0xffffffff;
539
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300540 regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400541 if (!regs)
542 return -ENOMEM;
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300543 alloc_size = info->read_mmr_reg.count * sizeof(*regs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400544
545 for (i = 0; i < info->read_mmr_reg.count; i++)
546 if (amdgpu_asic_read_register(adev, se_num, sh_num,
547 info->read_mmr_reg.dword_offset + i,
548 &regs[i])) {
549 DRM_DEBUG_KMS("unallowed offset %#x\n",
550 info->read_mmr_reg.dword_offset + i);
551 kfree(regs);
552 return -EFAULT;
553 }
554 n = copy_to_user(out, regs, min(size, alloc_size));
555 kfree(regs);
556 return n ? -EFAULT : 0;
557 }
558 case AMDGPU_INFO_DEV_INFO: {
Dan Carpenterc193fa912015-07-28 18:51:29 +0300559 struct drm_amdgpu_info_device dev_info = {};
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400560
561 dev_info.device_id = dev->pdev->device;
562 dev_info.chip_rev = adev->rev_id;
563 dev_info.external_rev = adev->external_rev_id;
564 dev_info.pci_rev = dev->pdev->revision;
565 dev_info.family = adev->family;
566 dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
567 dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
568 /* return all clocks in KHz */
569 dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800570 if (adev->pm.dpm_enabled) {
Evan Quan1304f0c2016-10-17 09:49:29 +0800571 dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
572 dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800573 } else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400574 dev_info.max_engine_clock = adev->pm.default_sclk * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800575 dev_info.max_memory_clock = adev->pm.default_mclk * 10;
576 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400577 dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
Alex Deucher0b100292016-06-17 10:17:17 -0400578 dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
579 adev->gfx.config.max_shader_engines;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400580 dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
581 dev_info._pad = 0;
582 dev_info.ids_flags = 0;
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800583 if (adev->flags & AMD_IS_APU)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400584 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
Monk Liuaafcafa2016-10-24 11:36:17 +0800585 if (amdgpu_sriov_vf(adev))
586 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400587 dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
Jammy Zhou02b70c82015-05-12 22:46:45 +0800588 dev_info.virtual_address_max = (uint64_t)adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
Christian Königc548b342015-08-07 20:22:40 +0200589 dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400590 dev_info.pte_fragment_size = (1 << AMDGPU_LOG2_PAGES_PER_FRAG) *
591 AMDGPU_GPU_PAGE_SIZE;
592 dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
593
Alex Deucher7dae69a2016-05-03 16:25:53 -0400594 dev_info.cu_active_number = adev->gfx.cu_info.number;
595 dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
Ken Wanga101a892015-06-03 17:47:54 +0800596 dev_info.ce_ram_size = adev->gfx.ce_ram_size;
Alex Deucher7dae69a2016-05-03 16:25:53 -0400597 memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
598 sizeof(adev->gfx.cu_info.bitmap));
Ken Wang81c59f52015-06-03 21:02:01 +0800599 dev_info.vram_type = adev->mc.vram_type;
600 dev_info.vram_bit_width = adev->mc.vram_width;
Leo Liufa927542015-07-13 12:46:23 -0400601 dev_info.vce_harvest_config = adev->vce.harvest_config;
Junwei Zhangdf6e2c42017-02-17 11:05:49 +0800602 dev_info.gc_double_offchip_lds_buf =
603 adev->gfx.config.double_offchip_lds_buf;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400604
Alex Deucherbce23e02017-03-28 12:52:08 -0400605 if (amdgpu_ngg) {
Guenter Roeckaf8baf12017-05-03 23:49:18 -0700606 dev_info.prim_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PRIM].gpu_addr;
607 dev_info.prim_buf_size = adev->gfx.ngg.buf[NGG_PRIM].size;
608 dev_info.pos_buf_gpu_addr = adev->gfx.ngg.buf[NGG_POS].gpu_addr;
609 dev_info.pos_buf_size = adev->gfx.ngg.buf[NGG_POS].size;
610 dev_info.cntl_sb_buf_gpu_addr = adev->gfx.ngg.buf[NGG_CNTL].gpu_addr;
611 dev_info.cntl_sb_buf_size = adev->gfx.ngg.buf[NGG_CNTL].size;
612 dev_info.param_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PARAM].gpu_addr;
613 dev_info.param_buf_size = adev->gfx.ngg.buf[NGG_PARAM].size;
Alex Deucherbce23e02017-03-28 12:52:08 -0400614 }
Junwei Zhang408bfe72017-04-27 11:12:07 +0800615 dev_info.wave_front_size = adev->gfx.cu_info.wave_front_size;
616 dev_info.num_shader_visible_vgprs = adev->gfx.config.max_gprs;
617 dev_info.num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
618 dev_info.num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
619 dev_info.gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
620 dev_info.gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
Alex Deucherf47b77b2017-05-02 15:49:36 -0400621 dev_info.max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
Alex Deucherbce23e02017-03-28 12:52:08 -0400622
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400623 return copy_to_user(out, &dev_info,
624 min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
625 }
Alex Deucher07fecde2016-10-07 12:22:02 -0400626 case AMDGPU_INFO_VCE_CLOCK_TABLE: {
627 unsigned i;
628 struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
629 struct amd_vce_state *vce_state;
630
631 for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
632 vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
633 if (vce_state) {
634 vce_clk_table.entries[i].sclk = vce_state->sclk;
635 vce_clk_table.entries[i].mclk = vce_state->mclk;
636 vce_clk_table.entries[i].eclk = vce_state->evclk;
637 vce_clk_table.num_valid_entries++;
638 }
639 }
640
641 return copy_to_user(out, &vce_clk_table,
642 min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
643 }
Evan Quan40ee5882016-12-07 10:05:09 +0800644 case AMDGPU_INFO_VBIOS: {
645 uint32_t bios_size = adev->bios_size;
646
647 switch (info->vbios_info.type) {
648 case AMDGPU_INFO_VBIOS_SIZE:
649 return copy_to_user(out, &bios_size,
650 min((size_t)size, sizeof(bios_size)))
651 ? -EFAULT : 0;
652 case AMDGPU_INFO_VBIOS_IMAGE: {
653 uint8_t *bios;
654 uint32_t bios_offset = info->vbios_info.offset;
655
656 if (bios_offset >= bios_size)
657 return -EINVAL;
658
659 bios = adev->bios + bios_offset;
660 return copy_to_user(out, bios,
661 min((size_t)size, (size_t)(bios_size - bios_offset)))
662 ? -EFAULT : 0;
663 }
664 default:
665 DRM_DEBUG_KMS("Invalid request %d\n",
666 info->vbios_info.type);
667 return -EINVAL;
668 }
669 }
Arindam Nath44879b62016-12-12 15:29:33 +0530670 case AMDGPU_INFO_NUM_HANDLES: {
671 struct drm_amdgpu_info_num_handles handle;
672
673 switch (info->query_hw_ip.type) {
674 case AMDGPU_HW_IP_UVD:
675 /* Starting Polaris, we support unlimited UVD handles */
676 if (adev->asic_type < CHIP_POLARIS10) {
677 handle.uvd_max_handles = adev->uvd.max_handles;
678 handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
679
680 return copy_to_user(out, &handle,
681 min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
682 } else {
683 return -ENODATA;
684 }
685
686 break;
687 default:
688 return -EINVAL;
689 }
690 }
Alex Deucher5ebbac42017-03-08 18:25:15 -0500691 case AMDGPU_INFO_SENSOR: {
692 struct pp_gpu_power query = {0};
693 int query_size = sizeof(query);
694
695 if (amdgpu_dpm == 0)
696 return -ENOENT;
697
698 switch (info->sensor_info.type) {
699 case AMDGPU_INFO_SENSOR_GFX_SCLK:
700 /* get sclk in Mhz */
701 if (amdgpu_dpm_read_sensor(adev,
702 AMDGPU_PP_SENSOR_GFX_SCLK,
703 (void *)&ui32, &ui32_size)) {
704 return -EINVAL;
705 }
706 ui32 /= 100;
707 break;
708 case AMDGPU_INFO_SENSOR_GFX_MCLK:
709 /* get mclk in Mhz */
710 if (amdgpu_dpm_read_sensor(adev,
711 AMDGPU_PP_SENSOR_GFX_MCLK,
712 (void *)&ui32, &ui32_size)) {
713 return -EINVAL;
714 }
715 ui32 /= 100;
716 break;
717 case AMDGPU_INFO_SENSOR_GPU_TEMP:
718 /* get temperature in millidegrees C */
719 if (amdgpu_dpm_read_sensor(adev,
720 AMDGPU_PP_SENSOR_GPU_TEMP,
721 (void *)&ui32, &ui32_size)) {
722 return -EINVAL;
723 }
724 break;
725 case AMDGPU_INFO_SENSOR_GPU_LOAD:
726 /* get GPU load */
727 if (amdgpu_dpm_read_sensor(adev,
728 AMDGPU_PP_SENSOR_GPU_LOAD,
729 (void *)&ui32, &ui32_size)) {
730 return -EINVAL;
731 }
732 break;
733 case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
734 /* get average GPU power */
735 if (amdgpu_dpm_read_sensor(adev,
736 AMDGPU_PP_SENSOR_GPU_POWER,
737 (void *)&query, &query_size)) {
738 return -EINVAL;
739 }
740 ui32 = query.average_gpu_power >> 8;
741 break;
742 case AMDGPU_INFO_SENSOR_VDDNB:
743 /* get VDDNB in millivolts */
744 if (amdgpu_dpm_read_sensor(adev,
745 AMDGPU_PP_SENSOR_VDDNB,
746 (void *)&ui32, &ui32_size)) {
747 return -EINVAL;
748 }
749 break;
750 case AMDGPU_INFO_SENSOR_VDDGFX:
751 /* get VDDGFX in millivolts */
752 if (amdgpu_dpm_read_sensor(adev,
753 AMDGPU_PP_SENSOR_VDDGFX,
754 (void *)&ui32, &ui32_size)) {
755 return -EINVAL;
756 }
757 break;
758 default:
759 DRM_DEBUG_KMS("Invalid request %d\n",
760 info->sensor_info.type);
761 return -EINVAL;
762 }
763 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
764 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400765 default:
766 DRM_DEBUG_KMS("Invalid request %d\n", info->query);
767 return -EINVAL;
768 }
769 return 0;
770}
771
772
773/*
774 * Outdated mess for old drm with Xorg being in charge (void function now).
775 */
776/**
Alex Deucher8b7530b2015-10-02 16:59:34 -0400777 * amdgpu_driver_lastclose_kms - drm callback for last close
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400778 *
779 * @dev: drm dev pointer
780 *
Lukas Wunner16944672015-09-05 11:17:35 +0200781 * Switch vga_switcheroo state after last close (all asics).
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400782 */
783void amdgpu_driver_lastclose_kms(struct drm_device *dev)
784{
Alex Deucher8b7530b2015-10-02 16:59:34 -0400785 struct amdgpu_device *adev = dev->dev_private;
786
787 amdgpu_fbdev_restore_mode(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400788 vga_switcheroo_process_delayed_switch();
789}
790
Chunming Zhouf1892132017-05-15 16:48:27 +0800791bool amdgpu_kms_vram_lost(struct amdgpu_device *adev,
792 struct amdgpu_fpriv *fpriv)
793{
794 return fpriv->vram_lost_counter != atomic_read(&adev->vram_lost_counter);
795}
796
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400797/**
798 * amdgpu_driver_open_kms - drm callback for open
799 *
800 * @dev: drm dev pointer
801 * @file_priv: drm file
802 *
803 * On device open, init vm on cayman+ (all asics).
804 * Returns 0 on success, error on failure.
805 */
806int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
807{
808 struct amdgpu_device *adev = dev->dev_private;
809 struct amdgpu_fpriv *fpriv;
810 int r;
811
812 file_priv->driver_priv = NULL;
813
814 r = pm_runtime_get_sync(dev->dev);
815 if (r < 0)
816 return r;
817
818 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
Alex Deucherdc082672016-08-27 12:30:25 -0400819 if (unlikely(!fpriv)) {
820 r = -ENOMEM;
821 goto out_suspend;
822 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400823
824 r = amdgpu_vm_init(adev, &fpriv->vm);
Alex Deucherdc082672016-08-27 12:30:25 -0400825 if (r) {
826 kfree(fpriv);
827 goto out_suspend;
828 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400829
Junwei Zhangb85891b2017-01-16 13:59:01 +0800830 fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
831 if (!fpriv->prt_va) {
832 r = -ENOMEM;
833 amdgpu_vm_fini(adev, &fpriv->vm);
834 kfree(fpriv);
835 goto out_suspend;
836 }
837
Monk Liu24936642017-01-09 15:54:32 +0800838 if (amdgpu_sriov_vf(adev)) {
839 r = amdgpu_map_static_csa(adev, &fpriv->vm);
840 if (r)
841 goto out_suspend;
842 }
843
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400844 mutex_init(&fpriv->bo_list_lock);
845 idr_init(&fpriv->bo_list_handles);
846
Christian Königefd4ccb2015-08-04 16:20:31 +0200847 amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400848
Chunming Zhouf1892132017-05-15 16:48:27 +0800849 fpriv->vram_lost_counter = atomic_read(&adev->vram_lost_counter);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400850 file_priv->driver_priv = fpriv;
851
Alex Deucherdc082672016-08-27 12:30:25 -0400852out_suspend:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400853 pm_runtime_mark_last_busy(dev->dev);
854 pm_runtime_put_autosuspend(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400855
856 return r;
857}
858
859/**
860 * amdgpu_driver_postclose_kms - drm callback for post close
861 *
862 * @dev: drm dev pointer
863 * @file_priv: drm file
864 *
865 * On device post close, tear down vm on cayman+ (all asics).
866 */
867void amdgpu_driver_postclose_kms(struct drm_device *dev,
868 struct drm_file *file_priv)
869{
870 struct amdgpu_device *adev = dev->dev_private;
871 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
872 struct amdgpu_bo_list *list;
873 int handle;
874
875 if (!fpriv)
876 return;
877
Daniel Vetter04e30c92017-03-08 15:12:52 +0100878 pm_runtime_get_sync(dev->dev);
879
Christian König02537d62015-08-25 15:05:20 +0200880 amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
881
Leo Liuef80d302017-02-05 15:19:57 -0500882 if (adev->asic_type != CHIP_RAVEN) {
883 amdgpu_uvd_free_handles(adev, file_priv);
884 amdgpu_vce_free_handles(adev, file_priv);
885 }
Leo Liucd437e32016-07-22 14:13:11 -0400886
Junwei Zhangb85891b2017-01-16 13:59:01 +0800887 amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
888
Monk Liu24936642017-01-09 15:54:32 +0800889 if (amdgpu_sriov_vf(adev)) {
890 /* TODO: how to handle reserve failure */
Michel Dänzerc81a1a72017-04-28 17:28:14 +0900891 BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true));
Monk Liu24936642017-01-09 15:54:32 +0800892 amdgpu_vm_bo_rmv(adev, fpriv->vm.csa_bo_va);
893 fpriv->vm.csa_bo_va = NULL;
894 amdgpu_bo_unreserve(adev->virt.csa_obj);
895 }
896
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400897 amdgpu_vm_fini(adev, &fpriv->vm);
898
899 idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
900 amdgpu_bo_list_free(list);
901
902 idr_destroy(&fpriv->bo_list_handles);
903 mutex_destroy(&fpriv->bo_list_lock);
904
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400905 kfree(fpriv);
906 file_priv->driver_priv = NULL;
Alex Deucherd6bda7b2016-08-27 12:27:24 -0400907
908 pm_runtime_mark_last_busy(dev->dev);
909 pm_runtime_put_autosuspend(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400910}
911
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400912/*
913 * VBlank related functions.
914 */
915/**
916 * amdgpu_get_vblank_counter_kms - get frame count
917 *
918 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +0200919 * @pipe: crtc to get the frame count from
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400920 *
921 * Gets the frame count on the requested crtc (all asics).
922 * Returns frame count on success, -EINVAL on failure.
923 */
Thierry Reding88e72712015-09-24 18:35:31 +0200924u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400925{
926 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500927 int vpos, hpos, stat;
928 u32 count;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400929
Thierry Reding88e72712015-09-24 18:35:31 +0200930 if (pipe >= adev->mode_info.num_crtc) {
931 DRM_ERROR("Invalid crtc %u\n", pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400932 return -EINVAL;
933 }
934
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500935 /* The hw increments its frame counter at start of vsync, not at start
936 * of vblank, as is required by DRM core vblank counter handling.
937 * Cook the hw count here to make it appear to the caller as if it
938 * incremented at start of vblank. We measure distance to start of
939 * vblank in vpos. vpos therefore will be >= 0 between start of vblank
940 * and start of vsync, so vpos >= 0 means to bump the hw frame counter
941 * result by 1 to give the proper appearance to caller.
942 */
943 if (adev->mode_info.crtcs[pipe]) {
944 /* Repeat readout if needed to provide stable result if
945 * we cross start of vsync during the queries.
946 */
947 do {
948 count = amdgpu_display_vblank_get_counter(adev, pipe);
949 /* Ask amdgpu_get_crtc_scanoutpos to return vpos as
950 * distance to start of vblank, instead of regular
951 * vertical scanout pos.
952 */
953 stat = amdgpu_get_crtc_scanoutpos(
954 dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
955 &vpos, &hpos, NULL, NULL,
956 &adev->mode_info.crtcs[pipe]->base.hwmode);
957 } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
958
959 if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
960 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
961 DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
962 } else {
963 DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
964 pipe, vpos);
965
966 /* Bump counter if we are at >= leading edge of vblank,
967 * but before vsync where vpos would turn negative and
968 * the hw counter really increments.
969 */
970 if (vpos >= 0)
971 count++;
972 }
973 } else {
974 /* Fallback to use value as is. */
975 count = amdgpu_display_vblank_get_counter(adev, pipe);
976 DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
977 }
978
979 return count;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400980}
981
982/**
983 * amdgpu_enable_vblank_kms - enable vblank interrupt
984 *
985 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +0200986 * @pipe: crtc to enable vblank interrupt for
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400987 *
988 * Enable the interrupt on the requested crtc (all asics).
989 * Returns 0 on success, -EINVAL on failure.
990 */
Thierry Reding88e72712015-09-24 18:35:31 +0200991int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400992{
993 struct amdgpu_device *adev = dev->dev_private;
Thierry Reding88e72712015-09-24 18:35:31 +0200994 int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400995
996 return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
997}
998
999/**
1000 * amdgpu_disable_vblank_kms - disable vblank interrupt
1001 *
1002 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +02001003 * @pipe: crtc to disable vblank interrupt for
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001004 *
1005 * Disable the interrupt on the requested crtc (all asics).
1006 */
Thierry Reding88e72712015-09-24 18:35:31 +02001007void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001008{
1009 struct amdgpu_device *adev = dev->dev_private;
Thierry Reding88e72712015-09-24 18:35:31 +02001010 int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001011
1012 amdgpu_irq_put(adev, &adev->crtc_irq, idx);
1013}
1014
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001015const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +02001016 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1017 DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08001018 DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Daniel Vetterf8c47142015-09-08 13:56:30 +02001019 DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001020 /* KMS */
Daniel Vetterf8c47142015-09-08 13:56:30 +02001021 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1022 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1023 DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1024 DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1025 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Junwei Zhangeef18a82016-11-04 16:16:10 -04001026 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Daniel Vetterf8c47142015-09-08 13:56:30 +02001027 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1028 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1029 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1030 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001031};
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02001032const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
Huang Rui50ab2532016-06-12 15:51:09 +08001033
1034/*
1035 * Debugfs info
1036 */
1037#if defined(CONFIG_DEBUG_FS)
1038
1039static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
1040{
1041 struct drm_info_node *node = (struct drm_info_node *) m->private;
1042 struct drm_device *dev = node->minor->dev;
1043 struct amdgpu_device *adev = dev->dev_private;
1044 struct drm_amdgpu_info_firmware fw_info;
1045 struct drm_amdgpu_query_fw query_fw;
1046 int ret, i;
1047
1048 /* VCE */
1049 query_fw.fw_type = AMDGPU_INFO_FW_VCE;
1050 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1051 if (ret)
1052 return ret;
1053 seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
1054 fw_info.feature, fw_info.ver);
1055
1056 /* UVD */
1057 query_fw.fw_type = AMDGPU_INFO_FW_UVD;
1058 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1059 if (ret)
1060 return ret;
1061 seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
1062 fw_info.feature, fw_info.ver);
1063
1064 /* GMC */
1065 query_fw.fw_type = AMDGPU_INFO_FW_GMC;
1066 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1067 if (ret)
1068 return ret;
1069 seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
1070 fw_info.feature, fw_info.ver);
1071
1072 /* ME */
1073 query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
1074 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1075 if (ret)
1076 return ret;
1077 seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
1078 fw_info.feature, fw_info.ver);
1079
1080 /* PFP */
1081 query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
1082 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1083 if (ret)
1084 return ret;
1085 seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
1086 fw_info.feature, fw_info.ver);
1087
1088 /* CE */
1089 query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
1090 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1091 if (ret)
1092 return ret;
1093 seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
1094 fw_info.feature, fw_info.ver);
1095
1096 /* RLC */
1097 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
1098 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1099 if (ret)
1100 return ret;
1101 seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
1102 fw_info.feature, fw_info.ver);
1103
1104 /* MEC */
1105 query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
1106 query_fw.index = 0;
1107 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1108 if (ret)
1109 return ret;
1110 seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
1111 fw_info.feature, fw_info.ver);
1112
1113 /* MEC2 */
1114 if (adev->asic_type == CHIP_KAVERI ||
1115 (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
1116 query_fw.index = 1;
1117 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1118 if (ret)
1119 return ret;
1120 seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
1121 fw_info.feature, fw_info.ver);
1122 }
1123
Huang Rui6a7ed072017-03-03 19:15:26 -05001124 /* PSP SOS */
1125 query_fw.fw_type = AMDGPU_INFO_FW_SOS;
1126 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1127 if (ret)
1128 return ret;
1129 seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
1130 fw_info.feature, fw_info.ver);
1131
1132
1133 /* PSP ASD */
1134 query_fw.fw_type = AMDGPU_INFO_FW_ASD;
1135 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1136 if (ret)
1137 return ret;
1138 seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
1139 fw_info.feature, fw_info.ver);
1140
Huang Rui50ab2532016-06-12 15:51:09 +08001141 /* SMC */
1142 query_fw.fw_type = AMDGPU_INFO_FW_SMC;
1143 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1144 if (ret)
1145 return ret;
1146 seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
1147 fw_info.feature, fw_info.ver);
1148
1149 /* SDMA */
1150 query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
1151 for (i = 0; i < adev->sdma.num_instances; i++) {
1152 query_fw.index = i;
1153 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1154 if (ret)
1155 return ret;
1156 seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
1157 i, fw_info.feature, fw_info.ver);
1158 }
1159
1160 return 0;
1161}
1162
1163static const struct drm_info_list amdgpu_firmware_info_list[] = {
1164 {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
1165};
1166#endif
1167
1168int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
1169{
1170#if defined(CONFIG_DEBUG_FS)
1171 return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
1172 ARRAY_SIZE(amdgpu_firmware_info_list));
1173#else
1174 return 0;
1175#endif
1176}