blob: 74279be20b759c9065a21198e8fcba0f4dc63f92 [file] [log] [blame]
Liviu Dudau8e22d792015-04-02 19:48:39 +01001/*
2 * Copyright (C) 2013-2015 ARM Limited
3 * Author: Liviu Dudau <Liviu.Dudau@arm.com>
4 *
5 * This file is subject to the terms and conditions of the GNU General Public
6 * License. See the file COPYING in the main directory of this archive
7 * for more details.
8 *
9 * ARM HDLCD Driver
10 */
11
12#include <linux/module.h>
13#include <linux/spinlock.h>
14#include <linux/clk.h>
15#include <linux/component.h>
16#include <linux/list.h>
17#include <linux/of_graph.h>
18#include <linux/of_reserved_mem.h>
19#include <linux/pm_runtime.h>
20
21#include <drm/drmP.h>
22#include <drm/drm_atomic_helper.h>
23#include <drm/drm_crtc.h>
24#include <drm/drm_crtc_helper.h>
25#include <drm/drm_fb_helper.h>
26#include <drm/drm_fb_cma_helper.h>
27#include <drm/drm_gem_cma_helper.h>
28#include <drm/drm_of.h>
29
30#include "hdlcd_drv.h"
31#include "hdlcd_regs.h"
32
33static int hdlcd_load(struct drm_device *drm, unsigned long flags)
34{
35 struct hdlcd_drm_private *hdlcd = drm->dev_private;
36 struct platform_device *pdev = to_platform_device(drm->dev);
37 struct resource *res;
38 u32 version;
39 int ret;
40
41 hdlcd->clk = devm_clk_get(drm->dev, "pxlclk");
42 if (IS_ERR(hdlcd->clk))
43 return PTR_ERR(hdlcd->clk);
44
45#ifdef CONFIG_DEBUG_FS
46 atomic_set(&hdlcd->buffer_underrun_count, 0);
47 atomic_set(&hdlcd->bus_error_count, 0);
48 atomic_set(&hdlcd->vsync_count, 0);
49 atomic_set(&hdlcd->dma_end_count, 0);
50#endif
51
Liviu Dudau8e22d792015-04-02 19:48:39 +010052 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
53 hdlcd->mmio = devm_ioremap_resource(drm->dev, res);
54 if (IS_ERR(hdlcd->mmio)) {
55 DRM_ERROR("failed to map control registers area\n");
Dan Carpenter69c25652016-04-02 08:42:24 +030056 ret = PTR_ERR(hdlcd->mmio);
Liviu Dudau8e22d792015-04-02 19:48:39 +010057 hdlcd->mmio = NULL;
Dan Carpenter69c25652016-04-02 08:42:24 +030058 return ret;
Liviu Dudau8e22d792015-04-02 19:48:39 +010059 }
60
61 version = hdlcd_read(hdlcd, HDLCD_REG_VERSION);
62 if ((version & HDLCD_PRODUCT_MASK) != HDLCD_PRODUCT_ID) {
63 DRM_ERROR("unknown product id: 0x%x\n", version);
Alexey Brodkin61a6dcd2016-02-19 11:15:01 +030064 return -EINVAL;
Liviu Dudau8e22d792015-04-02 19:48:39 +010065 }
66 DRM_INFO("found ARM HDLCD version r%dp%d\n",
67 (version & HDLCD_VERSION_MAJOR_MASK) >> 8,
68 version & HDLCD_VERSION_MINOR_MASK);
69
70 /* Get the optional framebuffer memory resource */
71 ret = of_reserved_mem_device_init(drm->dev);
72 if (ret && ret != -ENODEV)
Alexey Brodkin61a6dcd2016-02-19 11:15:01 +030073 return ret;
Liviu Dudau8e22d792015-04-02 19:48:39 +010074
75 ret = dma_set_mask_and_coherent(drm->dev, DMA_BIT_MASK(32));
76 if (ret)
77 goto setup_fail;
78
79 ret = hdlcd_setup_crtc(drm);
80 if (ret < 0) {
81 DRM_ERROR("failed to create crtc\n");
82 goto setup_fail;
83 }
84
Liviu Dudau8e22d792015-04-02 19:48:39 +010085 ret = drm_irq_install(drm, platform_get_irq(pdev, 0));
Liviu Dudau8e22d792015-04-02 19:48:39 +010086 if (ret < 0) {
87 DRM_ERROR("failed to install IRQ handler\n");
88 goto irq_fail;
89 }
90
91 return 0;
92
93irq_fail:
94 drm_crtc_cleanup(&hdlcd->crtc);
95setup_fail:
96 of_reserved_mem_device_release(drm->dev);
Liviu Dudau8e22d792015-04-02 19:48:39 +010097
98 return ret;
99}
100
101static void hdlcd_fb_output_poll_changed(struct drm_device *drm)
102{
103 struct hdlcd_drm_private *hdlcd = drm->dev_private;
104
105 if (hdlcd->fbdev)
106 drm_fbdev_cma_hotplug_event(hdlcd->fbdev);
107}
108
Liviu Dudau8e22d792015-04-02 19:48:39 +0100109static const struct drm_mode_config_funcs hdlcd_mode_config_funcs = {
110 .fb_create = drm_fb_cma_create,
111 .output_poll_changed = hdlcd_fb_output_poll_changed,
112 .atomic_check = drm_atomic_helper_check,
Daniel Vetter2bd6cc82016-06-08 14:19:04 +0200113 .atomic_commit = drm_atomic_helper_commit,
Liviu Dudau8e22d792015-04-02 19:48:39 +0100114};
115
116static void hdlcd_setup_mode_config(struct drm_device *drm)
117{
118 drm_mode_config_init(drm);
119 drm->mode_config.min_width = 0;
120 drm->mode_config.min_height = 0;
121 drm->mode_config.max_width = HDLCD_MAX_XRES;
122 drm->mode_config.max_height = HDLCD_MAX_YRES;
123 drm->mode_config.funcs = &hdlcd_mode_config_funcs;
124}
125
126static void hdlcd_lastclose(struct drm_device *drm)
127{
128 struct hdlcd_drm_private *hdlcd = drm->dev_private;
129
130 drm_fbdev_cma_restore_mode(hdlcd->fbdev);
131}
132
133static irqreturn_t hdlcd_irq(int irq, void *arg)
134{
135 struct drm_device *drm = arg;
136 struct hdlcd_drm_private *hdlcd = drm->dev_private;
137 unsigned long irq_status;
138
139 irq_status = hdlcd_read(hdlcd, HDLCD_REG_INT_STATUS);
140
141#ifdef CONFIG_DEBUG_FS
142 if (irq_status & HDLCD_INTERRUPT_UNDERRUN)
143 atomic_inc(&hdlcd->buffer_underrun_count);
144
145 if (irq_status & HDLCD_INTERRUPT_DMA_END)
146 atomic_inc(&hdlcd->dma_end_count);
147
148 if (irq_status & HDLCD_INTERRUPT_BUS_ERROR)
149 atomic_inc(&hdlcd->bus_error_count);
150
151 if (irq_status & HDLCD_INTERRUPT_VSYNC)
152 atomic_inc(&hdlcd->vsync_count);
153
154#endif
Daniel Vetter38c8c22c2016-05-31 18:21:13 +0200155 if (irq_status & HDLCD_INTERRUPT_VSYNC)
Liviu Dudau8e22d792015-04-02 19:48:39 +0100156 drm_crtc_handle_vblank(&hdlcd->crtc);
157
Liviu Dudau8e22d792015-04-02 19:48:39 +0100158 /* acknowledge interrupt(s) */
159 hdlcd_write(hdlcd, HDLCD_REG_INT_CLEAR, irq_status);
160
161 return IRQ_HANDLED;
162}
163
164static void hdlcd_irq_preinstall(struct drm_device *drm)
165{
166 struct hdlcd_drm_private *hdlcd = drm->dev_private;
167 /* Ensure interrupts are disabled */
168 hdlcd_write(hdlcd, HDLCD_REG_INT_MASK, 0);
169 hdlcd_write(hdlcd, HDLCD_REG_INT_CLEAR, ~0);
170}
171
172static int hdlcd_irq_postinstall(struct drm_device *drm)
173{
174#ifdef CONFIG_DEBUG_FS
175 struct hdlcd_drm_private *hdlcd = drm->dev_private;
176 unsigned long irq_mask = hdlcd_read(hdlcd, HDLCD_REG_INT_MASK);
177
178 /* enable debug interrupts */
179 irq_mask |= HDLCD_DEBUG_INT_MASK;
180
181 hdlcd_write(hdlcd, HDLCD_REG_INT_MASK, irq_mask);
182#endif
183 return 0;
184}
185
186static void hdlcd_irq_uninstall(struct drm_device *drm)
187{
188 struct hdlcd_drm_private *hdlcd = drm->dev_private;
189 /* disable all the interrupts that we might have enabled */
190 unsigned long irq_mask = hdlcd_read(hdlcd, HDLCD_REG_INT_MASK);
191
192#ifdef CONFIG_DEBUG_FS
193 /* disable debug interrupts */
194 irq_mask &= ~HDLCD_DEBUG_INT_MASK;
195#endif
196
197 /* disable vsync interrupts */
198 irq_mask &= ~HDLCD_INTERRUPT_VSYNC;
199
200 hdlcd_write(hdlcd, HDLCD_REG_INT_MASK, irq_mask);
201}
202
203static int hdlcd_enable_vblank(struct drm_device *drm, unsigned int crtc)
204{
205 struct hdlcd_drm_private *hdlcd = drm->dev_private;
206 unsigned int mask = hdlcd_read(hdlcd, HDLCD_REG_INT_MASK);
207
208 hdlcd_write(hdlcd, HDLCD_REG_INT_MASK, mask | HDLCD_INTERRUPT_VSYNC);
209
210 return 0;
211}
212
213static void hdlcd_disable_vblank(struct drm_device *drm, unsigned int crtc)
214{
215 struct hdlcd_drm_private *hdlcd = drm->dev_private;
216 unsigned int mask = hdlcd_read(hdlcd, HDLCD_REG_INT_MASK);
217
218 hdlcd_write(hdlcd, HDLCD_REG_INT_MASK, mask & ~HDLCD_INTERRUPT_VSYNC);
219}
220
221#ifdef CONFIG_DEBUG_FS
222static int hdlcd_show_underrun_count(struct seq_file *m, void *arg)
223{
224 struct drm_info_node *node = (struct drm_info_node *)m->private;
225 struct drm_device *drm = node->minor->dev;
226 struct hdlcd_drm_private *hdlcd = drm->dev_private;
227
228 seq_printf(m, "underrun : %d\n", atomic_read(&hdlcd->buffer_underrun_count));
229 seq_printf(m, "dma_end : %d\n", atomic_read(&hdlcd->dma_end_count));
230 seq_printf(m, "bus_error: %d\n", atomic_read(&hdlcd->bus_error_count));
231 seq_printf(m, "vsync : %d\n", atomic_read(&hdlcd->vsync_count));
232 return 0;
233}
234
235static int hdlcd_show_pxlclock(struct seq_file *m, void *arg)
236{
237 struct drm_info_node *node = (struct drm_info_node *)m->private;
238 struct drm_device *drm = node->minor->dev;
239 struct hdlcd_drm_private *hdlcd = drm->dev_private;
240 unsigned long clkrate = clk_get_rate(hdlcd->clk);
241 unsigned long mode_clock = hdlcd->crtc.mode.crtc_clock * 1000;
242
243 seq_printf(m, "hw : %lu\n", clkrate);
244 seq_printf(m, "mode: %lu\n", mode_clock);
245 return 0;
246}
247
248static struct drm_info_list hdlcd_debugfs_list[] = {
249 { "interrupt_count", hdlcd_show_underrun_count, 0 },
250 { "clocks", hdlcd_show_pxlclock, 0 },
Liviu Dudauf6c68b42016-06-01 15:07:02 +0100251 { "fb", drm_fb_cma_debugfs_show, 0 },
Liviu Dudau8e22d792015-04-02 19:48:39 +0100252};
253
254static int hdlcd_debugfs_init(struct drm_minor *minor)
255{
256 return drm_debugfs_create_files(hdlcd_debugfs_list,
257 ARRAY_SIZE(hdlcd_debugfs_list), minor->debugfs_root, minor);
258}
259
260static void hdlcd_debugfs_cleanup(struct drm_minor *minor)
261{
262 drm_debugfs_remove_files(hdlcd_debugfs_list,
263 ARRAY_SIZE(hdlcd_debugfs_list), minor);
264}
265#endif
266
267static const struct file_operations fops = {
268 .owner = THIS_MODULE,
269 .open = drm_open,
270 .release = drm_release,
271 .unlocked_ioctl = drm_ioctl,
272#ifdef CONFIG_COMPAT
273 .compat_ioctl = drm_compat_ioctl,
274#endif
275 .poll = drm_poll,
276 .read = drm_read,
277 .llseek = noop_llseek,
278 .mmap = drm_gem_cma_mmap,
279};
280
281static struct drm_driver hdlcd_driver = {
282 .driver_features = DRIVER_HAVE_IRQ | DRIVER_GEM |
283 DRIVER_MODESET | DRIVER_PRIME |
284 DRIVER_ATOMIC,
285 .lastclose = hdlcd_lastclose,
286 .irq_handler = hdlcd_irq,
287 .irq_preinstall = hdlcd_irq_preinstall,
288 .irq_postinstall = hdlcd_irq_postinstall,
289 .irq_uninstall = hdlcd_irq_uninstall,
290 .get_vblank_counter = drm_vblank_no_hw_counter,
291 .enable_vblank = hdlcd_enable_vblank,
292 .disable_vblank = hdlcd_disable_vblank,
Daniel Vetter6d910bf2016-05-30 19:53:17 +0200293 .gem_free_object_unlocked = drm_gem_cma_free_object,
Liviu Dudau8e22d792015-04-02 19:48:39 +0100294 .gem_vm_ops = &drm_gem_cma_vm_ops,
295 .dumb_create = drm_gem_cma_dumb_create,
296 .dumb_map_offset = drm_gem_cma_dumb_map_offset,
297 .dumb_destroy = drm_gem_dumb_destroy,
298 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
299 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
300 .gem_prime_export = drm_gem_prime_export,
301 .gem_prime_import = drm_gem_prime_import,
302 .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
303 .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
304 .gem_prime_vmap = drm_gem_cma_prime_vmap,
305 .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
306 .gem_prime_mmap = drm_gem_cma_prime_mmap,
307#ifdef CONFIG_DEBUG_FS
308 .debugfs_init = hdlcd_debugfs_init,
309 .debugfs_cleanup = hdlcd_debugfs_cleanup,
310#endif
311 .fops = &fops,
312 .name = "hdlcd",
313 .desc = "ARM HDLCD Controller DRM",
314 .date = "20151021",
315 .major = 1,
316 .minor = 0,
317};
318
319static int hdlcd_drm_bind(struct device *dev)
320{
321 struct drm_device *drm;
322 struct hdlcd_drm_private *hdlcd;
323 int ret;
324
325 hdlcd = devm_kzalloc(dev, sizeof(*hdlcd), GFP_KERNEL);
326 if (!hdlcd)
327 return -ENOMEM;
328
329 drm = drm_dev_alloc(&hdlcd_driver, dev);
330 if (!drm)
331 return -ENOMEM;
332
333 drm->dev_private = hdlcd;
Liviu Dudaua95acec2016-05-17 10:06:54 +0100334 dev_set_drvdata(dev, drm);
335
Liviu Dudau8e22d792015-04-02 19:48:39 +0100336 hdlcd_setup_mode_config(drm);
337 ret = hdlcd_load(drm, 0);
338 if (ret)
339 goto err_free;
340
341 ret = drm_dev_register(drm, 0);
342 if (ret)
343 goto err_unload;
344
Liviu Dudau8e22d792015-04-02 19:48:39 +0100345 ret = component_bind_all(dev, drm);
346 if (ret) {
347 DRM_ERROR("Failed to bind all components\n");
348 goto err_unregister;
349 }
350
Liviu Dudaua95acec2016-05-17 10:06:54 +0100351 ret = pm_runtime_set_active(dev);
352 if (ret)
353 goto err_pm_active;
354
355 pm_runtime_enable(dev);
356
Liviu Dudau8e22d792015-04-02 19:48:39 +0100357 ret = drm_vblank_init(drm, drm->mode_config.num_crtc);
358 if (ret < 0) {
359 DRM_ERROR("failed to initialise vblank\n");
360 goto err_vblank;
361 }
Liviu Dudau8e22d792015-04-02 19:48:39 +0100362
363 drm_mode_config_reset(drm);
364 drm_kms_helper_poll_init(drm);
365
366 hdlcd->fbdev = drm_fbdev_cma_init(drm, 32, drm->mode_config.num_crtc,
367 drm->mode_config.num_connector);
368
369 if (IS_ERR(hdlcd->fbdev)) {
370 ret = PTR_ERR(hdlcd->fbdev);
371 hdlcd->fbdev = NULL;
372 goto err_fbdev;
373 }
374
375 return 0;
376
377err_fbdev:
378 drm_kms_helper_poll_fini(drm);
379 drm_mode_config_cleanup(drm);
380 drm_vblank_cleanup(drm);
381err_vblank:
Liviu Dudaua95acec2016-05-17 10:06:54 +0100382 pm_runtime_disable(drm->dev);
383err_pm_active:
Liviu Dudau8e22d792015-04-02 19:48:39 +0100384 component_unbind_all(dev, drm);
385err_unregister:
386 drm_dev_unregister(drm);
387err_unload:
Liviu Dudau8e22d792015-04-02 19:48:39 +0100388 drm_irq_uninstall(drm);
Liviu Dudau8e22d792015-04-02 19:48:39 +0100389 of_reserved_mem_device_release(drm->dev);
Liviu Dudau8e22d792015-04-02 19:48:39 +0100390err_free:
Liviu Dudaua95acec2016-05-17 10:06:54 +0100391 dev_set_drvdata(dev, NULL);
Liviu Dudau8e22d792015-04-02 19:48:39 +0100392 drm_dev_unref(drm);
393
394 return ret;
395}
396
397static void hdlcd_drm_unbind(struct device *dev)
398{
399 struct drm_device *drm = dev_get_drvdata(dev);
400 struct hdlcd_drm_private *hdlcd = drm->dev_private;
401
402 if (hdlcd->fbdev) {
403 drm_fbdev_cma_fini(hdlcd->fbdev);
404 hdlcd->fbdev = NULL;
405 }
406 drm_kms_helper_poll_fini(drm);
407 component_unbind_all(dev, drm);
408 drm_vblank_cleanup(drm);
409 pm_runtime_get_sync(drm->dev);
410 drm_irq_uninstall(drm);
411 pm_runtime_put_sync(drm->dev);
412 pm_runtime_disable(drm->dev);
413 of_reserved_mem_device_release(drm->dev);
Liviu Dudau8e22d792015-04-02 19:48:39 +0100414 drm_mode_config_cleanup(drm);
415 drm_dev_unregister(drm);
416 drm_dev_unref(drm);
417 drm->dev_private = NULL;
418 dev_set_drvdata(dev, NULL);
419}
420
421static const struct component_master_ops hdlcd_master_ops = {
422 .bind = hdlcd_drm_bind,
423 .unbind = hdlcd_drm_unbind,
424};
425
426static int compare_dev(struct device *dev, void *data)
427{
428 return dev->of_node == data;
429}
430
431static int hdlcd_probe(struct platform_device *pdev)
432{
433 struct device_node *port, *ep;
434 struct component_match *match = NULL;
435
436 if (!pdev->dev.of_node)
437 return -ENODEV;
438
439 /* there is only one output port inside each device, find it */
440 ep = of_graph_get_next_endpoint(pdev->dev.of_node, NULL);
441 if (!ep)
442 return -ENODEV;
443
444 if (!of_device_is_available(ep)) {
445 of_node_put(ep);
446 return -ENODEV;
447 }
448
449 /* add the remote encoder port as component */
450 port = of_graph_get_remote_port_parent(ep);
451 of_node_put(ep);
452 if (!port || !of_device_is_available(port)) {
453 of_node_put(port);
454 return -EAGAIN;
455 }
456
457 component_match_add(&pdev->dev, &match, compare_dev, port);
458
459 return component_master_add_with_match(&pdev->dev, &hdlcd_master_ops,
460 match);
461}
462
463static int hdlcd_remove(struct platform_device *pdev)
464{
465 component_master_del(&pdev->dev, &hdlcd_master_ops);
466 return 0;
467}
468
469static const struct of_device_id hdlcd_of_match[] = {
470 { .compatible = "arm,hdlcd" },
471 {},
472};
473MODULE_DEVICE_TABLE(of, hdlcd_of_match);
474
475static int __maybe_unused hdlcd_pm_suspend(struct device *dev)
476{
477 struct drm_device *drm = dev_get_drvdata(dev);
Liviu Dudaua95acec2016-05-17 10:06:54 +0100478 struct hdlcd_drm_private *hdlcd = drm ? drm->dev_private : NULL;
Liviu Dudau8e22d792015-04-02 19:48:39 +0100479
Liviu Dudaua95acec2016-05-17 10:06:54 +0100480 if (!hdlcd)
Liviu Dudau8e22d792015-04-02 19:48:39 +0100481 return 0;
482
Liviu Dudaua95acec2016-05-17 10:06:54 +0100483 drm_kms_helper_poll_disable(drm);
484
485 hdlcd->state = drm_atomic_helper_suspend(drm);
486 if (IS_ERR(hdlcd->state)) {
487 drm_kms_helper_poll_enable(drm);
488 return PTR_ERR(hdlcd->state);
489 }
490
Liviu Dudau8e22d792015-04-02 19:48:39 +0100491 return 0;
492}
493
494static int __maybe_unused hdlcd_pm_resume(struct device *dev)
495{
496 struct drm_device *drm = dev_get_drvdata(dev);
Liviu Dudaua95acec2016-05-17 10:06:54 +0100497 struct hdlcd_drm_private *hdlcd = drm ? drm->dev_private : NULL;
Liviu Dudau8e22d792015-04-02 19:48:39 +0100498
Liviu Dudaua95acec2016-05-17 10:06:54 +0100499 if (!hdlcd)
Liviu Dudau8e22d792015-04-02 19:48:39 +0100500 return 0;
501
Liviu Dudaua95acec2016-05-17 10:06:54 +0100502 drm_atomic_helper_resume(drm, hdlcd->state);
503 drm_kms_helper_poll_enable(drm);
504 pm_runtime_set_active(dev);
505
Liviu Dudau8e22d792015-04-02 19:48:39 +0100506 return 0;
507}
508
509static SIMPLE_DEV_PM_OPS(hdlcd_pm_ops, hdlcd_pm_suspend, hdlcd_pm_resume);
510
511static struct platform_driver hdlcd_platform_driver = {
512 .probe = hdlcd_probe,
513 .remove = hdlcd_remove,
514 .driver = {
515 .name = "hdlcd",
516 .pm = &hdlcd_pm_ops,
517 .of_match_table = hdlcd_of_match,
518 },
519};
520
521module_platform_driver(hdlcd_platform_driver);
522
523MODULE_AUTHOR("Liviu Dudau");
524MODULE_DESCRIPTION("ARM HDLCD DRM driver");
525MODULE_LICENSE("GPL v2");