Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2012 Freescale Semiconductor, Inc. |
| 3 | * |
| 4 | * The code contained herein is licensed under the GNU General Public |
| 5 | * License. You may obtain a copy of the GNU General Public License |
| 6 | * Version 2 or later at the following locations: |
| 7 | * |
| 8 | * http://www.opensource.org/licenses/gpl-license.html |
| 9 | * http://www.gnu.org/copyleft/gpl.html |
| 10 | */ |
| 11 | |
| 12 | /include/ "skeleton.dtsi" |
| 13 | |
| 14 | / { |
| 15 | interrupt-parent = <&icoll>; |
| 16 | |
Shawn Guo | ce4c6f9 | 2012-05-04 14:32:35 +0800 | [diff] [blame] | 17 | aliases { |
| 18 | gpio0 = &gpio0; |
| 19 | gpio1 = &gpio1; |
| 20 | gpio2 = &gpio2; |
| 21 | gpio3 = &gpio3; |
| 22 | gpio4 = &gpio4; |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 23 | saif0 = &saif0; |
| 24 | saif1 = &saif1; |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 25 | serial0 = &auart0; |
| 26 | serial1 = &auart1; |
| 27 | serial2 = &auart2; |
| 28 | serial3 = &auart3; |
| 29 | serial4 = &auart4; |
Marek Vasut | 8c41d57 | 2012-09-13 13:23:22 +0200 | [diff] [blame] | 30 | ethernet0 = &mac0; |
| 31 | ethernet1 = &mac1; |
Shawn Guo | ce4c6f9 | 2012-05-04 14:32:35 +0800 | [diff] [blame] | 32 | }; |
| 33 | |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 34 | cpus { |
| 35 | cpu@0 { |
| 36 | compatible = "arm,arm926ejs"; |
| 37 | }; |
| 38 | }; |
| 39 | |
| 40 | apb@80000000 { |
| 41 | compatible = "simple-bus"; |
| 42 | #address-cells = <1>; |
| 43 | #size-cells = <1>; |
| 44 | reg = <0x80000000 0x80000>; |
| 45 | ranges; |
| 46 | |
| 47 | apbh@80000000 { |
| 48 | compatible = "simple-bus"; |
| 49 | #address-cells = <1>; |
| 50 | #size-cells = <1>; |
| 51 | reg = <0x80000000 0x3c900>; |
| 52 | ranges; |
| 53 | |
| 54 | icoll: interrupt-controller@80000000 { |
Shawn Guo | 83a84ef | 2012-08-20 21:34:56 +0800 | [diff] [blame] | 55 | compatible = "fsl,imx28-icoll", "fsl,icoll"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 56 | interrupt-controller; |
| 57 | #interrupt-cells = <1>; |
| 58 | reg = <0x80000000 0x2000>; |
| 59 | }; |
| 60 | |
| 61 | hsadc@80002000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 62 | reg = <0x80002000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 63 | interrupts = <13 87>; |
| 64 | status = "disabled"; |
| 65 | }; |
| 66 | |
| 67 | dma-apbh@80004000 { |
Dong Aisheng | 84f3570 | 2012-05-04 20:12:19 +0800 | [diff] [blame] | 68 | compatible = "fsl,imx28-dma-apbh"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 69 | reg = <0x80004000 0x2000>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 70 | clocks = <&clks 25>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 71 | }; |
| 72 | |
| 73 | perfmon@80006000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 74 | reg = <0x80006000 0x800>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 75 | interrupts = <27>; |
| 76 | status = "disabled"; |
| 77 | }; |
| 78 | |
Huang Shijie | 7a8e514 | 2012-05-25 17:25:35 +0800 | [diff] [blame] | 79 | gpmi-nand@8000c000 { |
| 80 | compatible = "fsl,imx28-gpmi-nand"; |
| 81 | #address-cells = <1>; |
| 82 | #size-cells = <1>; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 83 | reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>; |
Huang Shijie | 7a8e514 | 2012-05-25 17:25:35 +0800 | [diff] [blame] | 84 | reg-names = "gpmi-nand", "bch"; |
| 85 | interrupts = <88>, <41>; |
| 86 | interrupt-names = "gpmi-dma", "bch"; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 87 | clocks = <&clks 50>; |
Huang Shijie | 7a8e514 | 2012-05-25 17:25:35 +0800 | [diff] [blame] | 88 | fsl,gpmi-dma-channel = <4>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 89 | status = "disabled"; |
| 90 | }; |
| 91 | |
| 92 | ssp0: ssp@80010000 { |
Maxime Ripard | 41bf570 | 2012-09-04 10:44:02 +0200 | [diff] [blame] | 93 | #address-cells = <1>; |
| 94 | #size-cells = <0>; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 95 | reg = <0x80010000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 96 | interrupts = <96 82>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 97 | clocks = <&clks 46>; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 98 | fsl,ssp-dma-channel = <0>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 99 | status = "disabled"; |
| 100 | }; |
| 101 | |
| 102 | ssp1: ssp@80012000 { |
Maxime Ripard | 41bf570 | 2012-09-04 10:44:02 +0200 | [diff] [blame] | 103 | #address-cells = <1>; |
| 104 | #size-cells = <0>; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 105 | reg = <0x80012000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 106 | interrupts = <97 83>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 107 | clocks = <&clks 47>; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 108 | fsl,ssp-dma-channel = <1>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 109 | status = "disabled"; |
| 110 | }; |
| 111 | |
| 112 | ssp2: ssp@80014000 { |
Maxime Ripard | 41bf570 | 2012-09-04 10:44:02 +0200 | [diff] [blame] | 113 | #address-cells = <1>; |
| 114 | #size-cells = <0>; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 115 | reg = <0x80014000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 116 | interrupts = <98 84>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 117 | clocks = <&clks 48>; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 118 | fsl,ssp-dma-channel = <2>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 119 | status = "disabled"; |
| 120 | }; |
| 121 | |
| 122 | ssp3: ssp@80016000 { |
Maxime Ripard | 41bf570 | 2012-09-04 10:44:02 +0200 | [diff] [blame] | 123 | #address-cells = <1>; |
| 124 | #size-cells = <0>; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 125 | reg = <0x80016000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 126 | interrupts = <99 85>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 127 | clocks = <&clks 49>; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 128 | fsl,ssp-dma-channel = <3>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 129 | status = "disabled"; |
| 130 | }; |
| 131 | |
| 132 | pinctrl@80018000 { |
| 133 | #address-cells = <1>; |
| 134 | #size-cells = <0>; |
Shawn Guo | ce4c6f9 | 2012-05-04 14:32:35 +0800 | [diff] [blame] | 135 | compatible = "fsl,imx28-pinctrl", "simple-bus"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 136 | reg = <0x80018000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 137 | |
Shawn Guo | ce4c6f9 | 2012-05-04 14:32:35 +0800 | [diff] [blame] | 138 | gpio0: gpio@0 { |
| 139 | compatible = "fsl,imx28-gpio", "fsl,mxs-gpio"; |
| 140 | interrupts = <127>; |
| 141 | gpio-controller; |
| 142 | #gpio-cells = <2>; |
| 143 | interrupt-controller; |
| 144 | #interrupt-cells = <2>; |
| 145 | }; |
| 146 | |
| 147 | gpio1: gpio@1 { |
| 148 | compatible = "fsl,imx28-gpio", "fsl,mxs-gpio"; |
| 149 | interrupts = <126>; |
| 150 | gpio-controller; |
| 151 | #gpio-cells = <2>; |
| 152 | interrupt-controller; |
| 153 | #interrupt-cells = <2>; |
| 154 | }; |
| 155 | |
| 156 | gpio2: gpio@2 { |
| 157 | compatible = "fsl,imx28-gpio", "fsl,mxs-gpio"; |
| 158 | interrupts = <125>; |
| 159 | gpio-controller; |
| 160 | #gpio-cells = <2>; |
| 161 | interrupt-controller; |
| 162 | #interrupt-cells = <2>; |
| 163 | }; |
| 164 | |
| 165 | gpio3: gpio@3 { |
| 166 | compatible = "fsl,imx28-gpio", "fsl,mxs-gpio"; |
| 167 | interrupts = <124>; |
| 168 | gpio-controller; |
| 169 | #gpio-cells = <2>; |
| 170 | interrupt-controller; |
| 171 | #interrupt-cells = <2>; |
| 172 | }; |
| 173 | |
| 174 | gpio4: gpio@4 { |
| 175 | compatible = "fsl,imx28-gpio", "fsl,mxs-gpio"; |
| 176 | interrupts = <123>; |
| 177 | gpio-controller; |
| 178 | #gpio-cells = <2>; |
| 179 | interrupt-controller; |
| 180 | #interrupt-cells = <2>; |
| 181 | }; |
| 182 | |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 183 | duart_pins_a: duart@0 { |
| 184 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 185 | fsl,pinmux-ids = < |
| 186 | 0x3102 /* MX28_PAD_PWM0__DUART_RX */ |
| 187 | 0x3112 /* MX28_PAD_PWM1__DUART_TX */ |
| 188 | >; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 189 | fsl,drive-strength = <0>; |
| 190 | fsl,voltage = <1>; |
| 191 | fsl,pull-up = <0>; |
| 192 | }; |
| 193 | |
Maxime Ripard | 8385e7c | 2012-06-27 10:18:11 +0200 | [diff] [blame] | 194 | duart_pins_b: duart@1 { |
| 195 | reg = <1>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 196 | fsl,pinmux-ids = < |
| 197 | 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */ |
| 198 | 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */ |
| 199 | >; |
Maxime Ripard | 8385e7c | 2012-06-27 10:18:11 +0200 | [diff] [blame] | 200 | fsl,drive-strength = <0>; |
| 201 | fsl,voltage = <1>; |
| 202 | fsl,pull-up = <0>; |
| 203 | }; |
| 204 | |
Shawn Guo | e1a4d18 | 2012-07-09 12:34:35 +0800 | [diff] [blame] | 205 | duart_4pins_a: duart-4pins@0 { |
| 206 | reg = <0>; |
| 207 | fsl,pinmux-ids = < |
| 208 | 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */ |
| 209 | 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */ |
| 210 | 0x3002 /* MX28_PAD_AUART0_RX__DUART_CTS */ |
| 211 | 0x3012 /* MX28_PAD_AUART0_TX__DUART_RTS */ |
| 212 | >; |
| 213 | fsl,drive-strength = <0>; |
| 214 | fsl,voltage = <1>; |
| 215 | fsl,pull-up = <0>; |
| 216 | }; |
| 217 | |
Huang Shijie | 7a8e514 | 2012-05-25 17:25:35 +0800 | [diff] [blame] | 218 | gpmi_pins_a: gpmi-nand@0 { |
| 219 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 220 | fsl,pinmux-ids = < |
| 221 | 0x0000 /* MX28_PAD_GPMI_D00__GPMI_D0 */ |
| 222 | 0x0010 /* MX28_PAD_GPMI_D01__GPMI_D1 */ |
| 223 | 0x0020 /* MX28_PAD_GPMI_D02__GPMI_D2 */ |
| 224 | 0x0030 /* MX28_PAD_GPMI_D03__GPMI_D3 */ |
| 225 | 0x0040 /* MX28_PAD_GPMI_D04__GPMI_D4 */ |
| 226 | 0x0050 /* MX28_PAD_GPMI_D05__GPMI_D5 */ |
| 227 | 0x0060 /* MX28_PAD_GPMI_D06__GPMI_D6 */ |
| 228 | 0x0070 /* MX28_PAD_GPMI_D07__GPMI_D7 */ |
| 229 | 0x0100 /* MX28_PAD_GPMI_CE0N__GPMI_CE0N */ |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 230 | 0x0140 /* MX28_PAD_GPMI_RDY0__GPMI_READY0 */ |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 231 | 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */ |
| 232 | 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */ |
| 233 | 0x01a0 /* MX28_PAD_GPMI_ALE__GPMI_ALE */ |
| 234 | 0x01b0 /* MX28_PAD_GPMI_CLE__GPMI_CLE */ |
| 235 | 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */ |
| 236 | >; |
Huang Shijie | 7a8e514 | 2012-05-25 17:25:35 +0800 | [diff] [blame] | 237 | fsl,drive-strength = <0>; |
| 238 | fsl,voltage = <1>; |
| 239 | fsl,pull-up = <0>; |
| 240 | }; |
| 241 | |
| 242 | gpmi_status_cfg: gpmi-status-cfg { |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 243 | fsl,pinmux-ids = < |
| 244 | 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */ |
| 245 | 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */ |
| 246 | 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */ |
| 247 | >; |
Huang Shijie | 7a8e514 | 2012-05-25 17:25:35 +0800 | [diff] [blame] | 248 | fsl,drive-strength = <2>; |
| 249 | }; |
| 250 | |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 251 | auart0_pins_a: auart0@0 { |
| 252 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 253 | fsl,pinmux-ids = < |
| 254 | 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */ |
| 255 | 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */ |
| 256 | 0x3020 /* MX28_PAD_AUART0_CTS__AUART0_CTS */ |
| 257 | 0x3030 /* MX28_PAD_AUART0_RTS__AUART0_RTS */ |
| 258 | >; |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 259 | fsl,drive-strength = <0>; |
| 260 | fsl,voltage = <1>; |
| 261 | fsl,pull-up = <0>; |
| 262 | }; |
| 263 | |
Marek Vasut | 8fa62e1 | 2012-07-07 21:21:38 +0800 | [diff] [blame] | 264 | auart0_2pins_a: auart0-2pins@0 { |
| 265 | reg = <0>; |
| 266 | fsl,pinmux-ids = < |
| 267 | 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */ |
| 268 | 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */ |
| 269 | >; |
| 270 | fsl,drive-strength = <0>; |
| 271 | fsl,voltage = <1>; |
| 272 | fsl,pull-up = <0>; |
| 273 | }; |
| 274 | |
Shawn Guo | e1a4d18 | 2012-07-09 12:34:35 +0800 | [diff] [blame] | 275 | auart1_pins_a: auart1@0 { |
| 276 | reg = <0>; |
| 277 | fsl,pinmux-ids = < |
| 278 | 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */ |
| 279 | 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */ |
| 280 | 0x3060 /* MX28_PAD_AUART1_CTS__AUART1_CTS */ |
| 281 | 0x3070 /* MX28_PAD_AUART1_RTS__AUART1_RTS */ |
| 282 | >; |
| 283 | fsl,drive-strength = <0>; |
| 284 | fsl,voltage = <1>; |
| 285 | fsl,pull-up = <0>; |
| 286 | }; |
| 287 | |
Shawn Guo | 3143bbb | 2012-07-07 23:12:03 +0800 | [diff] [blame] | 288 | auart1_2pins_a: auart1-2pins@0 { |
| 289 | reg = <0>; |
| 290 | fsl,pinmux-ids = < |
| 291 | 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */ |
| 292 | 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */ |
| 293 | >; |
| 294 | fsl,drive-strength = <0>; |
| 295 | fsl,voltage = <1>; |
| 296 | fsl,pull-up = <0>; |
| 297 | }; |
| 298 | |
| 299 | auart2_2pins_a: auart2-2pins@0 { |
| 300 | reg = <0>; |
| 301 | fsl,pinmux-ids = < |
| 302 | 0x2101 /* MX28_PAD_SSP2_SCK__AUART2_RX */ |
| 303 | 0x2111 /* MX28_PAD_SSP2_MOSI__AUART2_TX */ |
| 304 | >; |
| 305 | fsl,drive-strength = <0>; |
| 306 | fsl,voltage = <1>; |
| 307 | fsl,pull-up = <0>; |
| 308 | }; |
| 309 | |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 310 | auart3_pins_a: auart3@0 { |
| 311 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 312 | fsl,pinmux-ids = < |
| 313 | 0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */ |
| 314 | 0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */ |
| 315 | 0x30e0 /* MX28_PAD_AUART3_CTS__AUART3_CTS */ |
| 316 | 0x30f0 /* MX28_PAD_AUART3_RTS__AUART3_RTS */ |
| 317 | >; |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 318 | fsl,drive-strength = <0>; |
| 319 | fsl,voltage = <1>; |
| 320 | fsl,pull-up = <0>; |
| 321 | }; |
| 322 | |
Shawn Guo | 3143bbb | 2012-07-07 23:12:03 +0800 | [diff] [blame] | 323 | auart3_2pins_a: auart3-2pins@0 { |
| 324 | reg = <0>; |
| 325 | fsl,pinmux-ids = < |
| 326 | 0x2121 /* MX28_PAD_SSP2_MISO__AUART3_RX */ |
| 327 | 0x2131 /* MX28_PAD_SSP2_SS0__AUART3_TX */ |
| 328 | >; |
| 329 | fsl,drive-strength = <0>; |
| 330 | fsl,voltage = <1>; |
| 331 | fsl,pull-up = <0>; |
| 332 | }; |
| 333 | |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 334 | mac0_pins_a: mac0@0 { |
| 335 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 336 | fsl,pinmux-ids = < |
| 337 | 0x4000 /* MX28_PAD_ENET0_MDC__ENET0_MDC */ |
| 338 | 0x4010 /* MX28_PAD_ENET0_MDIO__ENET0_MDIO */ |
| 339 | 0x4020 /* MX28_PAD_ENET0_RX_EN__ENET0_RX_EN */ |
| 340 | 0x4030 /* MX28_PAD_ENET0_RXD0__ENET0_RXD0 */ |
| 341 | 0x4040 /* MX28_PAD_ENET0_RXD1__ENET0_RXD1 */ |
| 342 | 0x4060 /* MX28_PAD_ENET0_TX_EN__ENET0_TX_EN */ |
| 343 | 0x4070 /* MX28_PAD_ENET0_TXD0__ENET0_TXD0 */ |
| 344 | 0x4080 /* MX28_PAD_ENET0_TXD1__ENET0_TXD1 */ |
| 345 | 0x4100 /* MX28_PAD_ENET_CLK__CLKCTRL_ENET */ |
| 346 | >; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 347 | fsl,drive-strength = <1>; |
| 348 | fsl,voltage = <1>; |
| 349 | fsl,pull-up = <1>; |
| 350 | }; |
| 351 | |
| 352 | mac1_pins_a: mac1@0 { |
| 353 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 354 | fsl,pinmux-ids = < |
| 355 | 0x40f1 /* MX28_PAD_ENET0_CRS__ENET1_RX_EN */ |
| 356 | 0x4091 /* MX28_PAD_ENET0_RXD2__ENET1_RXD0 */ |
| 357 | 0x40a1 /* MX28_PAD_ENET0_RXD3__ENET1_RXD1 */ |
| 358 | 0x40e1 /* MX28_PAD_ENET0_COL__ENET1_TX_EN */ |
| 359 | 0x40b1 /* MX28_PAD_ENET0_TXD2__ENET1_TXD0 */ |
| 360 | 0x40c1 /* MX28_PAD_ENET0_TXD3__ENET1_TXD1 */ |
| 361 | >; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 362 | fsl,drive-strength = <1>; |
| 363 | fsl,voltage = <1>; |
| 364 | fsl,pull-up = <1>; |
| 365 | }; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 366 | |
| 367 | mmc0_8bit_pins_a: mmc0-8bit@0 { |
| 368 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 369 | fsl,pinmux-ids = < |
| 370 | 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */ |
| 371 | 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */ |
| 372 | 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */ |
| 373 | 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */ |
| 374 | 0x2040 /* MX28_PAD_SSP0_DATA4__SSP0_D4 */ |
| 375 | 0x2050 /* MX28_PAD_SSP0_DATA5__SSP0_D5 */ |
| 376 | 0x2060 /* MX28_PAD_SSP0_DATA6__SSP0_D6 */ |
| 377 | 0x2070 /* MX28_PAD_SSP0_DATA7__SSP0_D7 */ |
| 378 | 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */ |
| 379 | 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */ |
| 380 | 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */ |
| 381 | >; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 382 | fsl,drive-strength = <1>; |
| 383 | fsl,voltage = <1>; |
| 384 | fsl,pull-up = <1>; |
| 385 | }; |
| 386 | |
Maxime Ripard | 8385e7c | 2012-06-27 10:18:11 +0200 | [diff] [blame] | 387 | mmc0_4bit_pins_a: mmc0-4bit@0 { |
| 388 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 389 | fsl,pinmux-ids = < |
| 390 | 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */ |
| 391 | 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */ |
| 392 | 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */ |
| 393 | 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */ |
| 394 | 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */ |
| 395 | 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */ |
| 396 | 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */ |
| 397 | >; |
Maxime Ripard | 8385e7c | 2012-06-27 10:18:11 +0200 | [diff] [blame] | 398 | fsl,drive-strength = <1>; |
| 399 | fsl,voltage = <1>; |
| 400 | fsl,pull-up = <1>; |
| 401 | }; |
| 402 | |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 403 | mmc0_cd_cfg: mmc0-cd-cfg { |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 404 | fsl,pinmux-ids = < |
| 405 | 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */ |
| 406 | >; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 407 | fsl,pull-up = <0>; |
| 408 | }; |
| 409 | |
| 410 | mmc0_sck_cfg: mmc0-sck-cfg { |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 411 | fsl,pinmux-ids = < |
| 412 | 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */ |
| 413 | >; |
Shawn Guo | 35d2304 | 2012-05-06 16:33:34 +0800 | [diff] [blame] | 414 | fsl,drive-strength = <2>; |
| 415 | fsl,pull-up = <0>; |
| 416 | }; |
Shawn Guo | 2a96e39 | 2012-05-10 15:02:10 +0800 | [diff] [blame] | 417 | |
| 418 | i2c0_pins_a: i2c0@0 { |
| 419 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 420 | fsl,pinmux-ids = < |
| 421 | 0x3180 /* MX28_PAD_I2C0_SCL__I2C0_SCL */ |
| 422 | 0x3190 /* MX28_PAD_I2C0_SDA__I2C0_SDA */ |
| 423 | >; |
Shawn Guo | 2a96e39 | 2012-05-10 15:02:10 +0800 | [diff] [blame] | 424 | fsl,drive-strength = <1>; |
| 425 | fsl,voltage = <1>; |
| 426 | fsl,pull-up = <1>; |
| 427 | }; |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 428 | |
Maxime Ripard | 5c697ea | 2012-08-23 10:42:29 +0200 | [diff] [blame] | 429 | i2c0_pins_b: i2c0@1 { |
| 430 | reg = <1>; |
| 431 | fsl,pinmux-ids = < |
| 432 | 0x3001 /* MX28_PAD_AUART0_RX__I2C0_SCL */ |
| 433 | 0x3011 /* MX28_PAD_AUART0_TX__I2C0_SDA */ |
| 434 | >; |
| 435 | fsl,drive-strength = <1>; |
| 436 | fsl,voltage = <1>; |
| 437 | fsl,pull-up = <1>; |
| 438 | }; |
| 439 | |
Maxime Ripard | de7e934 | 2012-08-31 16:00:40 +0200 | [diff] [blame] | 440 | i2c1_pins_a: i2c1@0 { |
| 441 | reg = <0>; |
| 442 | fsl,pinmux-ids = < |
| 443 | 0x3101 /* MX28_PAD_PWM0__I2C1_SCL */ |
| 444 | 0x3111 /* MX28_PAD_PWM1__I2C1_SDA */ |
| 445 | >; |
| 446 | fsl,drive-strength = <1>; |
| 447 | fsl,voltage = <1>; |
| 448 | fsl,pull-up = <1>; |
| 449 | }; |
| 450 | |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 451 | saif0_pins_a: saif0@0 { |
| 452 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 453 | fsl,pinmux-ids = < |
| 454 | 0x3140 /* MX28_PAD_SAIF0_MCLK__SAIF0_MCLK */ |
| 455 | 0x3150 /* MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK */ |
| 456 | 0x3160 /* MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK */ |
| 457 | 0x3170 /* MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0 */ |
| 458 | >; |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 459 | fsl,drive-strength = <2>; |
| 460 | fsl,voltage = <1>; |
| 461 | fsl,pull-up = <1>; |
| 462 | }; |
| 463 | |
| 464 | saif1_pins_a: saif1@0 { |
| 465 | reg = <0>; |
Shawn Guo | f14da76 | 2012-06-28 11:44:57 +0800 | [diff] [blame] | 466 | fsl,pinmux-ids = < |
| 467 | 0x31a0 /* MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0 */ |
| 468 | >; |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 469 | fsl,drive-strength = <2>; |
| 470 | fsl,voltage = <1>; |
| 471 | fsl,pull-up = <1>; |
| 472 | }; |
Shawn Guo | 52f7176 | 2012-06-28 11:45:06 +0800 | [diff] [blame] | 473 | |
Shawn Guo | e1a4d18 | 2012-07-09 12:34:35 +0800 | [diff] [blame] | 474 | pwm0_pins_a: pwm0@0 { |
| 475 | reg = <0>; |
| 476 | fsl,pinmux-ids = < |
| 477 | 0x3100 /* MX28_PAD_PWM0__PWM_0 */ |
| 478 | >; |
| 479 | fsl,drive-strength = <0>; |
| 480 | fsl,voltage = <1>; |
| 481 | fsl,pull-up = <0>; |
| 482 | }; |
| 483 | |
Shawn Guo | 52f7176 | 2012-06-28 11:45:06 +0800 | [diff] [blame] | 484 | pwm2_pins_a: pwm2@0 { |
| 485 | reg = <0>; |
| 486 | fsl,pinmux-ids = < |
| 487 | 0x3120 /* MX28_PAD_PWM2__PWM_2 */ |
| 488 | >; |
| 489 | fsl,drive-strength = <0>; |
| 490 | fsl,voltage = <1>; |
| 491 | fsl,pull-up = <0>; |
| 492 | }; |
Shawn Guo | a915ee42 | 2012-06-28 11:45:07 +0800 | [diff] [blame] | 493 | |
Julien Boibessot | 2bde51c | 2012-10-27 12:15:46 +0200 | [diff] [blame^] | 494 | pwm3_pins_a: pwm3@0 { |
| 495 | reg = <0>; |
| 496 | fsl,pinmux-ids = < |
| 497 | 0x31c0 /* MX28_PAD_PWM3__PWM_3 */ |
| 498 | >; |
| 499 | fsl,drive-strength = <0>; |
| 500 | fsl,voltage = <1>; |
| 501 | fsl,pull-up = <0>; |
| 502 | }; |
| 503 | |
Maxime Ripard | 2f44211 | 2012-08-23 10:42:30 +0200 | [diff] [blame] | 504 | pwm4_pins_a: pwm4@0 { |
| 505 | reg = <0>; |
| 506 | fsl,pinmux-ids = < |
| 507 | 0x31d0 /* MX28_PAD_PWM4__PWM_4 */ |
| 508 | >; |
| 509 | fsl,drive-strength = <0>; |
| 510 | fsl,voltage = <1>; |
| 511 | fsl,pull-up = <0>; |
| 512 | }; |
| 513 | |
Shawn Guo | a915ee42 | 2012-06-28 11:45:07 +0800 | [diff] [blame] | 514 | lcdif_24bit_pins_a: lcdif-24bit@0 { |
| 515 | reg = <0>; |
| 516 | fsl,pinmux-ids = < |
| 517 | 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */ |
| 518 | 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */ |
| 519 | 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */ |
| 520 | 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */ |
| 521 | 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */ |
| 522 | 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */ |
| 523 | 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */ |
| 524 | 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */ |
| 525 | 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */ |
| 526 | 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */ |
| 527 | 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */ |
| 528 | 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */ |
| 529 | 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */ |
| 530 | 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */ |
| 531 | 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */ |
| 532 | 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */ |
| 533 | 0x1100 /* MX28_PAD_LCD_D16__LCD_D16 */ |
| 534 | 0x1110 /* MX28_PAD_LCD_D17__LCD_D17 */ |
| 535 | 0x1120 /* MX28_PAD_LCD_D18__LCD_D18 */ |
| 536 | 0x1130 /* MX28_PAD_LCD_D19__LCD_D19 */ |
| 537 | 0x1140 /* MX28_PAD_LCD_D20__LCD_D20 */ |
| 538 | 0x1150 /* MX28_PAD_LCD_D21__LCD_D21 */ |
| 539 | 0x1160 /* MX28_PAD_LCD_D22__LCD_D22 */ |
| 540 | 0x1170 /* MX28_PAD_LCD_D23__LCD_D23 */ |
Shawn Guo | a915ee42 | 2012-06-28 11:45:07 +0800 | [diff] [blame] | 541 | >; |
| 542 | fsl,drive-strength = <0>; |
| 543 | fsl,voltage = <1>; |
| 544 | fsl,pull-up = <0>; |
| 545 | }; |
Shawn Guo | 6ca44ac | 2012-06-28 11:45:03 +0800 | [diff] [blame] | 546 | |
| 547 | can0_pins_a: can0@0 { |
| 548 | reg = <0>; |
| 549 | fsl,pinmux-ids = < |
| 550 | 0x0161 /* MX28_PAD_GPMI_RDY2__CAN0_TX */ |
| 551 | 0x0171 /* MX28_PAD_GPMI_RDY3__CAN0_RX */ |
| 552 | >; |
| 553 | fsl,drive-strength = <0>; |
| 554 | fsl,voltage = <1>; |
| 555 | fsl,pull-up = <0>; |
| 556 | }; |
| 557 | |
| 558 | can1_pins_a: can1@0 { |
| 559 | reg = <0>; |
| 560 | fsl,pinmux-ids = < |
| 561 | 0x0121 /* MX28_PAD_GPMI_CE2N__CAN1_TX */ |
| 562 | 0x0131 /* MX28_PAD_GPMI_CE3N__CAN1_RX */ |
| 563 | >; |
| 564 | fsl,drive-strength = <0>; |
| 565 | fsl,voltage = <1>; |
| 566 | fsl,pull-up = <0>; |
| 567 | }; |
Marek Vasut | 7f12221 | 2012-08-25 01:51:37 +0200 | [diff] [blame] | 568 | |
| 569 | spi2_pins_a: spi2@0 { |
| 570 | reg = <0>; |
| 571 | fsl,pinmux-ids = < |
| 572 | 0x2100 /* MX28_PAD_SSP2_SCK__SSP2_SCK */ |
| 573 | 0x2110 /* MX28_PAD_SSP2_MOSI__SSP2_CMD */ |
| 574 | 0x2120 /* MX28_PAD_SSP2_MISO__SSP2_D0 */ |
| 575 | 0x2130 /* MX28_PAD_SSP2_SS0__SSP2_D3 */ |
| 576 | >; |
| 577 | fsl,drive-strength = <1>; |
| 578 | fsl,voltage = <1>; |
| 579 | fsl,pull-up = <1>; |
| 580 | }; |
Marek Vasut | bb2f126 | 2012-08-25 01:51:38 +0200 | [diff] [blame] | 581 | |
| 582 | usbphy0_pins_a: usbphy0@0 { |
| 583 | reg = <0>; |
| 584 | fsl,pinmux-ids = < |
| 585 | 0x2152 /* MX28_PAD_SSP2_SS2__USB0_OVERCURRENT */ |
| 586 | >; |
| 587 | fsl,drive-strength = <2>; |
| 588 | fsl,voltage = <1>; |
| 589 | fsl,pull-up = <0>; |
| 590 | }; |
| 591 | |
| 592 | usbphy0_pins_b: usbphy0@1 { |
| 593 | reg = <1>; |
| 594 | fsl,pinmux-ids = < |
| 595 | 0x3061 /* MX28_PAD_AUART1_CTS__USB0_OVERCURRENT */ |
| 596 | >; |
| 597 | fsl,drive-strength = <2>; |
| 598 | fsl,voltage = <1>; |
| 599 | fsl,pull-up = <0>; |
| 600 | }; |
| 601 | |
| 602 | usbphy1_pins_a: usbphy1@0 { |
| 603 | reg = <0>; |
| 604 | fsl,pinmux-ids = < |
| 605 | 0x2142 /* MX28_PAD_SSP2_SS1__USB1_OVERCURRENT */ |
| 606 | >; |
| 607 | fsl,drive-strength = <2>; |
| 608 | fsl,voltage = <1>; |
| 609 | fsl,pull-up = <0>; |
| 610 | }; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 611 | }; |
| 612 | |
| 613 | digctl@8001c000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 614 | reg = <0x8001c000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 615 | interrupts = <89>; |
| 616 | status = "disabled"; |
| 617 | }; |
| 618 | |
| 619 | etm@80022000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 620 | reg = <0x80022000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 621 | status = "disabled"; |
| 622 | }; |
| 623 | |
| 624 | dma-apbx@80024000 { |
Dong Aisheng | 84f3570 | 2012-05-04 20:12:19 +0800 | [diff] [blame] | 625 | compatible = "fsl,imx28-dma-apbx"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 626 | reg = <0x80024000 0x2000>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 627 | clocks = <&clks 26>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 628 | }; |
| 629 | |
| 630 | dcp@80028000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 631 | reg = <0x80028000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 632 | interrupts = <52 53 54>; |
| 633 | status = "disabled"; |
| 634 | }; |
| 635 | |
| 636 | pxp@8002a000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 637 | reg = <0x8002a000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 638 | interrupts = <39>; |
| 639 | status = "disabled"; |
| 640 | }; |
| 641 | |
| 642 | ocotp@8002c000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 643 | reg = <0x8002c000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 644 | status = "disabled"; |
| 645 | }; |
| 646 | |
| 647 | axi-ahb@8002e000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 648 | reg = <0x8002e000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 649 | status = "disabled"; |
| 650 | }; |
| 651 | |
| 652 | lcdif@80030000 { |
Shawn Guo | a915ee42 | 2012-06-28 11:45:07 +0800 | [diff] [blame] | 653 | compatible = "fsl,imx28-lcdif"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 654 | reg = <0x80030000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 655 | interrupts = <38 86>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 656 | clocks = <&clks 55>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 657 | status = "disabled"; |
| 658 | }; |
| 659 | |
| 660 | can0: can@80032000 { |
Shawn Guo | 6ca44ac | 2012-06-28 11:45:03 +0800 | [diff] [blame] | 661 | compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 662 | reg = <0x80032000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 663 | interrupts = <8>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 664 | clocks = <&clks 58>, <&clks 58>; |
| 665 | clock-names = "ipg", "per"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 666 | status = "disabled"; |
| 667 | }; |
| 668 | |
| 669 | can1: can@80034000 { |
Shawn Guo | 6ca44ac | 2012-06-28 11:45:03 +0800 | [diff] [blame] | 670 | compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 671 | reg = <0x80034000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 672 | interrupts = <9>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 673 | clocks = <&clks 59>, <&clks 59>; |
| 674 | clock-names = "ipg", "per"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 675 | status = "disabled"; |
| 676 | }; |
| 677 | |
| 678 | simdbg@8003c000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 679 | reg = <0x8003c000 0x200>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 680 | status = "disabled"; |
| 681 | }; |
| 682 | |
| 683 | simgpmisel@8003c200 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 684 | reg = <0x8003c200 0x100>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 685 | status = "disabled"; |
| 686 | }; |
| 687 | |
| 688 | simsspsel@8003c300 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 689 | reg = <0x8003c300 0x100>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 690 | status = "disabled"; |
| 691 | }; |
| 692 | |
| 693 | simmemsel@8003c400 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 694 | reg = <0x8003c400 0x100>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 695 | status = "disabled"; |
| 696 | }; |
| 697 | |
| 698 | gpiomon@8003c500 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 699 | reg = <0x8003c500 0x100>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 700 | status = "disabled"; |
| 701 | }; |
| 702 | |
| 703 | simenet@8003c700 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 704 | reg = <0x8003c700 0x100>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 705 | status = "disabled"; |
| 706 | }; |
| 707 | |
| 708 | armjtag@8003c800 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 709 | reg = <0x8003c800 0x100>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 710 | status = "disabled"; |
| 711 | }; |
| 712 | }; |
| 713 | |
| 714 | apbx@80040000 { |
| 715 | compatible = "simple-bus"; |
| 716 | #address-cells = <1>; |
| 717 | #size-cells = <1>; |
| 718 | reg = <0x80040000 0x40000>; |
| 719 | ranges; |
| 720 | |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 721 | clks: clkctrl@80040000 { |
| 722 | compatible = "fsl,imx28-clkctrl"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 723 | reg = <0x80040000 0x2000>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 724 | #clock-cells = <1>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 725 | }; |
| 726 | |
| 727 | saif0: saif@80042000 { |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 728 | compatible = "fsl,imx28-saif"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 729 | reg = <0x80042000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 730 | interrupts = <59 80>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 731 | clocks = <&clks 53>; |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 732 | fsl,saif-dma-channel = <4>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 733 | status = "disabled"; |
| 734 | }; |
| 735 | |
| 736 | power@80044000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 737 | reg = <0x80044000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 738 | status = "disabled"; |
| 739 | }; |
| 740 | |
| 741 | saif1: saif@80046000 { |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 742 | compatible = "fsl,imx28-saif"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 743 | reg = <0x80046000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 744 | interrupts = <58 81>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 745 | clocks = <&clks 54>; |
Shawn Guo | 530f1d4 | 2012-05-10 15:03:16 +0800 | [diff] [blame] | 746 | fsl,saif-dma-channel = <5>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 747 | status = "disabled"; |
| 748 | }; |
| 749 | |
| 750 | lradc@80050000 { |
Marek Vasut | aef3510 | 2012-08-17 10:42:52 +0800 | [diff] [blame] | 751 | compatible = "fsl,imx28-lradc"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 752 | reg = <0x80050000 0x2000>; |
Marek Vasut | aef3510 | 2012-08-17 10:42:52 +0800 | [diff] [blame] | 753 | interrupts = <10 14 15 16 17 18 19 |
| 754 | 20 21 22 23 24 25>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 755 | status = "disabled"; |
| 756 | }; |
| 757 | |
| 758 | spdif@80054000 { |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 759 | reg = <0x80054000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 760 | interrupts = <45 66>; |
| 761 | status = "disabled"; |
| 762 | }; |
| 763 | |
| 764 | rtc@80056000 { |
Shawn Guo | f98c990 | 2012-06-28 11:45:05 +0800 | [diff] [blame] | 765 | compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 766 | reg = <0x80056000 0x2000>; |
Shawn Guo | f98c990 | 2012-06-28 11:45:05 +0800 | [diff] [blame] | 767 | interrupts = <29>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 768 | }; |
| 769 | |
| 770 | i2c0: i2c@80058000 { |
Shawn Guo | 2a96e39 | 2012-05-10 15:02:10 +0800 | [diff] [blame] | 771 | #address-cells = <1>; |
| 772 | #size-cells = <0>; |
| 773 | compatible = "fsl,imx28-i2c"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 774 | reg = <0x80058000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 775 | interrupts = <111 68>; |
Marek Vasut | cd4f2d4 | 2012-07-09 18:22:53 +0200 | [diff] [blame] | 776 | clock-frequency = <100000>; |
Marek Vasut | 62885f5 | 2012-08-24 05:44:31 +0200 | [diff] [blame] | 777 | fsl,i2c-dma-channel = <6>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 778 | status = "disabled"; |
| 779 | }; |
| 780 | |
| 781 | i2c1: i2c@8005a000 { |
Shawn Guo | 2a96e39 | 2012-05-10 15:02:10 +0800 | [diff] [blame] | 782 | #address-cells = <1>; |
| 783 | #size-cells = <0>; |
| 784 | compatible = "fsl,imx28-i2c"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 785 | reg = <0x8005a000 0x2000>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 786 | interrupts = <110 69>; |
Marek Vasut | cd4f2d4 | 2012-07-09 18:22:53 +0200 | [diff] [blame] | 787 | clock-frequency = <100000>; |
Marek Vasut | 62885f5 | 2012-08-24 05:44:31 +0200 | [diff] [blame] | 788 | fsl,i2c-dma-channel = <7>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 789 | status = "disabled"; |
| 790 | }; |
| 791 | |
Shawn Guo | 52f7176 | 2012-06-28 11:45:06 +0800 | [diff] [blame] | 792 | pwm: pwm@80064000 { |
| 793 | compatible = "fsl,imx28-pwm", "fsl,imx23-pwm"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 794 | reg = <0x80064000 0x2000>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 795 | clocks = <&clks 44>; |
Shawn Guo | 52f7176 | 2012-06-28 11:45:06 +0800 | [diff] [blame] | 796 | #pwm-cells = <2>; |
| 797 | fsl,pwm-number = <8>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 798 | status = "disabled"; |
| 799 | }; |
| 800 | |
| 801 | timrot@80068000 { |
Shawn Guo | eeca6e6 | 2012-08-20 08:51:45 +0800 | [diff] [blame] | 802 | compatible = "fsl,imx28-timrot", "fsl,timrot"; |
Fabio Estevam | 0f06cde | 2012-07-30 21:29:19 -0300 | [diff] [blame] | 803 | reg = <0x80068000 0x2000>; |
Shawn Guo | eeca6e6 | 2012-08-20 08:51:45 +0800 | [diff] [blame] | 804 | interrupts = <48 49 50 51>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 805 | }; |
| 806 | |
| 807 | auart0: serial@8006a000 { |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 808 | compatible = "fsl,imx28-auart", "fsl,imx23-auart"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 809 | reg = <0x8006a000 0x2000>; |
| 810 | interrupts = <112 70 71>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 811 | clocks = <&clks 45>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 812 | status = "disabled"; |
| 813 | }; |
| 814 | |
| 815 | auart1: serial@8006c000 { |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 816 | compatible = "fsl,imx28-auart", "fsl,imx23-auart"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 817 | reg = <0x8006c000 0x2000>; |
| 818 | interrupts = <113 72 73>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 819 | clocks = <&clks 45>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 820 | status = "disabled"; |
| 821 | }; |
| 822 | |
| 823 | auart2: serial@8006e000 { |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 824 | compatible = "fsl,imx28-auart", "fsl,imx23-auart"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 825 | reg = <0x8006e000 0x2000>; |
| 826 | interrupts = <114 74 75>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 827 | clocks = <&clks 45>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 828 | status = "disabled"; |
| 829 | }; |
| 830 | |
| 831 | auart3: serial@80070000 { |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 832 | compatible = "fsl,imx28-auart", "fsl,imx23-auart"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 833 | reg = <0x80070000 0x2000>; |
| 834 | interrupts = <115 76 77>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 835 | clocks = <&clks 45>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 836 | status = "disabled"; |
| 837 | }; |
| 838 | |
| 839 | auart4: serial@80072000 { |
Fabio Estevam | 80d969e | 2012-06-15 12:35:56 -0300 | [diff] [blame] | 840 | compatible = "fsl,imx28-auart", "fsl,imx23-auart"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 841 | reg = <0x80072000 0x2000>; |
| 842 | interrupts = <116 78 79>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 843 | clocks = <&clks 45>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 844 | status = "disabled"; |
| 845 | }; |
| 846 | |
| 847 | duart: serial@80074000 { |
| 848 | compatible = "arm,pl011", "arm,primecell"; |
| 849 | reg = <0x80074000 0x1000>; |
| 850 | interrupts = <47>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 851 | clocks = <&clks 45>, <&clks 26>; |
| 852 | clock-names = "uart", "apb_pclk"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 853 | status = "disabled"; |
| 854 | }; |
| 855 | |
| 856 | usbphy0: usbphy@8007c000 { |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 857 | compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 858 | reg = <0x8007c000 0x2000>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 859 | clocks = <&clks 62>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 860 | status = "disabled"; |
| 861 | }; |
| 862 | |
| 863 | usbphy1: usbphy@8007e000 { |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 864 | compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 865 | reg = <0x8007e000 0x2000>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 866 | clocks = <&clks 63>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 867 | status = "disabled"; |
| 868 | }; |
| 869 | }; |
| 870 | }; |
| 871 | |
| 872 | ahb@80080000 { |
| 873 | compatible = "simple-bus"; |
| 874 | #address-cells = <1>; |
| 875 | #size-cells = <1>; |
| 876 | reg = <0x80080000 0x80000>; |
| 877 | ranges; |
| 878 | |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 879 | usb0: usb@80080000 { |
| 880 | compatible = "fsl,imx28-usb", "fsl,imx27-usb"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 881 | reg = <0x80080000 0x10000>; |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 882 | interrupts = <93>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 883 | clocks = <&clks 60>; |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 884 | fsl,usbphy = <&usbphy0>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 885 | status = "disabled"; |
| 886 | }; |
| 887 | |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 888 | usb1: usb@80090000 { |
| 889 | compatible = "fsl,imx28-usb", "fsl,imx27-usb"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 890 | reg = <0x80090000 0x10000>; |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 891 | interrupts = <92>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 892 | clocks = <&clks 61>; |
Richard Zhao | 5da0127 | 2012-07-12 10:25:27 +0800 | [diff] [blame] | 893 | fsl,usbphy = <&usbphy1>; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 894 | status = "disabled"; |
| 895 | }; |
| 896 | |
| 897 | dflpt@800c0000 { |
| 898 | reg = <0x800c0000 0x10000>; |
| 899 | status = "disabled"; |
| 900 | }; |
| 901 | |
| 902 | mac0: ethernet@800f0000 { |
| 903 | compatible = "fsl,imx28-fec"; |
| 904 | reg = <0x800f0000 0x4000>; |
| 905 | interrupts = <101>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 906 | clocks = <&clks 57>, <&clks 57>; |
| 907 | clock-names = "ipg", "ahb"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 908 | status = "disabled"; |
| 909 | }; |
| 910 | |
| 911 | mac1: ethernet@800f4000 { |
| 912 | compatible = "fsl,imx28-fec"; |
| 913 | reg = <0x800f4000 0x4000>; |
| 914 | interrupts = <102>; |
Shawn Guo | b598b9f | 2012-08-22 21:36:29 +0800 | [diff] [blame] | 915 | clocks = <&clks 57>, <&clks 57>; |
| 916 | clock-names = "ipg", "ahb"; |
Dong Aisheng | bc3a59c | 2012-03-31 21:26:57 +0800 | [diff] [blame] | 917 | status = "disabled"; |
| 918 | }; |
| 919 | |
| 920 | switch@800f8000 { |
| 921 | reg = <0x800f8000 0x8000>; |
| 922 | status = "disabled"; |
| 923 | }; |
| 924 | |
| 925 | }; |
| 926 | }; |