blob: 68759e716f0f292e70faadf7bd5344a9f6091514 [file] [log] [blame]
Paolo Ciarrocchid4413732008-02-19 23:51:27 +01001/*
Robert Richter6852fd92008-07-22 21:09:08 +02002 * @file op_model_amd.c
Barry Kasindorfbd87f1f2007-12-18 18:05:58 +01003 * athlon / K7 / K8 / Family 10h model-specific MSR operations
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Robert Richterae735e92008-12-25 17:26:07 +01005 * @remark Copyright 2002-2009 OProfile authors
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * @remark Read the file COPYING
7 *
8 * @author John Levon
9 * @author Philippe Elie
10 * @author Graydon Hoare
Robert Richteradf5ec02008-07-22 21:08:48 +020011 * @author Robert Richter <robert.richter@amd.com>
Jason Yeh4d4036e2009-07-08 13:49:38 +020012 * @author Barry Kasindorf <barry.kasindorf@amd.com>
13 * @author Jason Yeh <jason.yeh@amd.com>
14 * @author Suravee Suthikulpanit <suravee.suthikulpanit@amd.com>
Robert Richterae735e92008-12-25 17:26:07 +010015 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070016
17#include <linux/oprofile.h>
Barry Kasindorf56784f12008-07-22 21:08:55 +020018#include <linux/device.h>
19#include <linux/pci.h>
Jason Yeh4d4036e2009-07-08 13:49:38 +020020#include <linux/percpu.h>
Barry Kasindorf56784f12008-07-22 21:08:55 +020021
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/ptrace.h>
23#include <asm/msr.h>
Don Zickus3e4ff112006-06-26 13:57:01 +020024#include <asm/nmi.h>
Robert Richter013cfc52010-01-28 18:05:26 +010025#include <asm/apic.h>
Robert Richter64683da2010-02-04 10:57:23 +010026#include <asm/processor.h>
27#include <asm/cpufeature.h>
Paolo Ciarrocchid4413732008-02-19 23:51:27 +010028
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include "op_x86_model.h"
30#include "op_counter.h"
31
Robert Richter4c168ea2008-09-24 11:08:52 +020032#define NUM_COUNTERS 4
Jason Yeh4d4036e2009-07-08 13:49:38 +020033#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
34#define NUM_VIRT_COUNTERS 32
Jason Yeh4d4036e2009-07-08 13:49:38 +020035#else
36#define NUM_VIRT_COUNTERS NUM_COUNTERS
Jason Yeh4d4036e2009-07-08 13:49:38 +020037#endif
38
Robert Richter3370d352009-05-25 15:10:32 +020039#define OP_EVENT_MASK 0x0FFF
Robert Richter42399ad2009-05-25 17:59:06 +020040#define OP_CTR_OVERFLOW (1ULL<<31)
Robert Richter3370d352009-05-25 15:10:32 +020041
42#define MSR_AMD_EVENTSEL_RESERVED ((0xFFFFFCF0ULL<<32)|(1ULL<<21))
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Jason Yeh4d4036e2009-07-08 13:49:38 +020044static unsigned long reset_value[NUM_VIRT_COUNTERS];
Robert Richter852402c2008-07-22 21:09:06 +020045
Robert Richterc572ae42009-06-03 20:10:39 +020046#define IBS_FETCH_SIZE 6
47#define IBS_OP_SIZE 12
Barry Kasindorf56784f12008-07-22 21:08:55 +020048
Robert Richter64683da2010-02-04 10:57:23 +010049static u32 ibs_caps;
Barry Kasindorf56784f12008-07-22 21:08:55 +020050
51struct op_ibs_config {
52 unsigned long op_enabled;
53 unsigned long fetch_enabled;
54 unsigned long max_cnt_fetch;
55 unsigned long max_cnt_op;
56 unsigned long rand_en;
57 unsigned long dispatched_ops;
58};
59
60static struct op_ibs_config ibs_config;
Robert Richterba520782010-02-23 15:46:49 +010061static u64 ibs_op_ctl;
Paolo Ciarrocchid4413732008-02-19 23:51:27 +010062
Robert Richter64683da2010-02-04 10:57:23 +010063/*
64 * IBS cpuid feature detection
65 */
66
Robert Richter27afdf22010-10-06 12:27:54 +020067#define IBS_CPUID_FEATURES 0x8000001b
Robert Richter64683da2010-02-04 10:57:23 +010068
69/*
70 * Same bit mask as for IBS cpuid feature flags (Fn8000_001B_EAX), but
71 * bit 0 is used to indicate the existence of IBS.
72 */
Robert Richter27afdf22010-10-06 12:27:54 +020073#define IBS_CAPS_AVAIL (1U<<0)
74#define IBS_CAPS_RDWROPCNT (1U<<3)
75#define IBS_CAPS_OPCNT (1U<<4)
76
77/*
78 * IBS APIC setup
79 */
80#define IBSCTL 0x1cc
81#define IBSCTL_LVT_OFFSET_VALID (1ULL<<8)
82#define IBSCTL_LVT_OFFSET_MASK 0x0F
Robert Richter64683da2010-02-04 10:57:23 +010083
Robert Richterba520782010-02-23 15:46:49 +010084/*
85 * IBS randomization macros
86 */
87#define IBS_RANDOM_BITS 12
88#define IBS_RANDOM_MASK ((1ULL << IBS_RANDOM_BITS) - 1)
89#define IBS_RANDOM_MAXCNT_OFFSET (1ULL << (IBS_RANDOM_BITS - 5))
90
Robert Richter64683da2010-02-04 10:57:23 +010091static u32 get_ibs_caps(void)
92{
93 u32 ibs_caps;
94 unsigned int max_level;
95
96 if (!boot_cpu_has(X86_FEATURE_IBS))
97 return 0;
98
99 /* check IBS cpuid feature flags */
100 max_level = cpuid_eax(0x80000000);
101 if (max_level < IBS_CPUID_FEATURES)
102 return IBS_CAPS_AVAIL;
103
104 ibs_caps = cpuid_eax(IBS_CPUID_FEATURES);
105 if (!(ibs_caps & IBS_CAPS_AVAIL))
106 /* cpuid flags not valid */
107 return IBS_CAPS_AVAIL;
108
109 return ibs_caps;
110}
111
Suravee Suthikulpanitf125be12010-01-18 11:25:45 -0600112/*
113 * 16-bit Linear Feedback Shift Register (LFSR)
114 *
115 * 16 14 13 11
116 * Feedback polynomial = X + X + X + X + 1
117 */
118static unsigned int lfsr_random(void)
119{
120 static unsigned int lfsr_value = 0xF00D;
121 unsigned int bit;
122
123 /* Compute next bit to shift in */
124 bit = ((lfsr_value >> 0) ^
125 (lfsr_value >> 2) ^
126 (lfsr_value >> 3) ^
127 (lfsr_value >> 5)) & 0x0001;
128
129 /* Advance to next register value */
130 lfsr_value = (lfsr_value >> 1) | (bit << 15);
131
132 return lfsr_value;
133}
134
Robert Richterba520782010-02-23 15:46:49 +0100135/*
136 * IBS software randomization
137 *
138 * The IBS periodic op counter is randomized in software. The lower 12
139 * bits of the 20 bit counter are randomized. IbsOpCurCnt is
140 * initialized with a 12 bit random value.
141 */
142static inline u64 op_amd_randomize_ibs_op(u64 val)
143{
144 unsigned int random = lfsr_random();
145
146 if (!(ibs_caps & IBS_CAPS_RDWROPCNT))
147 /*
148 * Work around if the hw can not write to IbsOpCurCnt
149 *
150 * Randomize the lower 8 bits of the 16 bit
151 * IbsOpMaxCnt [15:0] value in the range of -128 to
152 * +127 by adding/subtracting an offset to the
153 * maximum count (IbsOpMaxCnt).
154 *
155 * To avoid over or underflows and protect upper bits
156 * starting at bit 16, the initial value for
157 * IbsOpMaxCnt must fit in the range from 0x0081 to
158 * 0xff80.
159 */
160 val += (s8)(random >> 4);
161 else
162 val |= (u64)(random & IBS_RANDOM_MASK) << 32;
163
164 return val;
165}
166
Andrew Morton4680e642009-06-23 12:36:08 -0700167static inline void
Robert Richter7939d2b2008-07-22 21:08:56 +0200168op_amd_handle_ibs(struct pt_regs * const regs,
169 struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170{
Robert Richterc572ae42009-06-03 20:10:39 +0200171 u64 val, ctl;
Robert Richter1acda872009-01-05 10:35:31 +0100172 struct op_entry entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
Robert Richter64683da2010-02-04 10:57:23 +0100174 if (!ibs_caps)
Andrew Morton4680e642009-06-23 12:36:08 -0700175 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
Robert Richter7939d2b2008-07-22 21:08:56 +0200177 if (ibs_config.fetch_enabled) {
Robert Richterc572ae42009-06-03 20:10:39 +0200178 rdmsrl(MSR_AMD64_IBSFETCHCTL, ctl);
179 if (ctl & IBS_FETCH_VAL) {
180 rdmsrl(MSR_AMD64_IBSFETCHLINAD, val);
181 oprofile_write_reserve(&entry, regs, val,
Robert Richter14f0ca82009-01-07 21:50:22 +0100182 IBS_FETCH_CODE, IBS_FETCH_SIZE);
Robert Richter51563a02009-06-03 20:54:56 +0200183 oprofile_add_data64(&entry, val);
184 oprofile_add_data64(&entry, ctl);
Robert Richterc572ae42009-06-03 20:10:39 +0200185 rdmsrl(MSR_AMD64_IBSFETCHPHYSAD, val);
Robert Richter51563a02009-06-03 20:54:56 +0200186 oprofile_add_data64(&entry, val);
Robert Richter14f0ca82009-01-07 21:50:22 +0100187 oprofile_write_commit(&entry);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200188
Robert Richterfd13f6c2008-10-19 21:00:09 +0200189 /* reenable the IRQ */
Robert Richtera163b102010-02-25 19:43:07 +0100190 ctl &= ~(IBS_FETCH_VAL | IBS_FETCH_CNT);
Robert Richterc572ae42009-06-03 20:10:39 +0200191 ctl |= IBS_FETCH_ENABLE;
192 wrmsrl(MSR_AMD64_IBSFETCHCTL, ctl);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200193 }
194 }
195
Robert Richter7939d2b2008-07-22 21:08:56 +0200196 if (ibs_config.op_enabled) {
Robert Richterc572ae42009-06-03 20:10:39 +0200197 rdmsrl(MSR_AMD64_IBSOPCTL, ctl);
198 if (ctl & IBS_OP_VAL) {
199 rdmsrl(MSR_AMD64_IBSOPRIP, val);
200 oprofile_write_reserve(&entry, regs, val,
Robert Richter14f0ca82009-01-07 21:50:22 +0100201 IBS_OP_CODE, IBS_OP_SIZE);
Robert Richter51563a02009-06-03 20:54:56 +0200202 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200203 rdmsrl(MSR_AMD64_IBSOPDATA, val);
Robert Richter51563a02009-06-03 20:54:56 +0200204 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200205 rdmsrl(MSR_AMD64_IBSOPDATA2, val);
Robert Richter51563a02009-06-03 20:54:56 +0200206 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200207 rdmsrl(MSR_AMD64_IBSOPDATA3, val);
Robert Richter51563a02009-06-03 20:54:56 +0200208 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200209 rdmsrl(MSR_AMD64_IBSDCLINAD, val);
Robert Richter51563a02009-06-03 20:54:56 +0200210 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200211 rdmsrl(MSR_AMD64_IBSDCPHYSAD, val);
Robert Richter51563a02009-06-03 20:54:56 +0200212 oprofile_add_data64(&entry, val);
Robert Richter14f0ca82009-01-07 21:50:22 +0100213 oprofile_write_commit(&entry);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200214
215 /* reenable the IRQ */
Robert Richterba520782010-02-23 15:46:49 +0100216 ctl = op_amd_randomize_ibs_op(ibs_op_ctl);
Robert Richterc572ae42009-06-03 20:10:39 +0200217 wrmsrl(MSR_AMD64_IBSOPCTL, ctl);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200218 }
219 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220}
221
Robert Richter90637592009-03-10 19:15:57 +0100222static inline void op_amd_start_ibs(void)
223{
Robert Richterc572ae42009-06-03 20:10:39 +0200224 u64 val;
Robert Richter64683da2010-02-04 10:57:23 +0100225
226 if (!ibs_caps)
227 return;
228
229 if (ibs_config.fetch_enabled) {
Robert Richtera163b102010-02-25 19:43:07 +0100230 val = (ibs_config.max_cnt_fetch >> 4) & IBS_FETCH_MAX_CNT;
Robert Richterc572ae42009-06-03 20:10:39 +0200231 val |= ibs_config.rand_en ? IBS_FETCH_RAND_EN : 0;
232 val |= IBS_FETCH_ENABLE;
233 wrmsrl(MSR_AMD64_IBSFETCHCTL, val);
Robert Richter90637592009-03-10 19:15:57 +0100234 }
235
Robert Richter64683da2010-02-04 10:57:23 +0100236 if (ibs_config.op_enabled) {
Robert Richterba520782010-02-23 15:46:49 +0100237 ibs_op_ctl = ibs_config.max_cnt_op >> 4;
238 if (!(ibs_caps & IBS_CAPS_RDWROPCNT)) {
239 /*
240 * IbsOpCurCnt not supported. See
241 * op_amd_randomize_ibs_op() for details.
242 */
243 ibs_op_ctl = clamp(ibs_op_ctl, 0x0081ULL, 0xFF80ULL);
244 } else {
245 /*
246 * The start value is randomized with a
247 * positive offset, we need to compensate it
248 * with the half of the randomized range. Also
249 * avoid underflows.
250 */
251 ibs_op_ctl = min(ibs_op_ctl + IBS_RANDOM_MAXCNT_OFFSET,
Robert Richtera163b102010-02-25 19:43:07 +0100252 IBS_OP_MAX_CNT);
Robert Richterba520782010-02-23 15:46:49 +0100253 }
Robert Richter64683da2010-02-04 10:57:23 +0100254 if (ibs_caps & IBS_CAPS_OPCNT && ibs_config.dispatched_ops)
Robert Richterba520782010-02-23 15:46:49 +0100255 ibs_op_ctl |= IBS_OP_CNT_CTL;
256 ibs_op_ctl |= IBS_OP_ENABLE;
257 val = op_amd_randomize_ibs_op(ibs_op_ctl);
Robert Richterc572ae42009-06-03 20:10:39 +0200258 wrmsrl(MSR_AMD64_IBSOPCTL, val);
Robert Richter90637592009-03-10 19:15:57 +0100259 }
260}
261
262static void op_amd_stop_ibs(void)
263{
Robert Richter64683da2010-02-04 10:57:23 +0100264 if (!ibs_caps)
265 return;
266
267 if (ibs_config.fetch_enabled)
Robert Richter90637592009-03-10 19:15:57 +0100268 /* clear max count and enable */
Robert Richterc572ae42009-06-03 20:10:39 +0200269 wrmsrl(MSR_AMD64_IBSFETCHCTL, 0);
Robert Richter90637592009-03-10 19:15:57 +0100270
Robert Richter64683da2010-02-04 10:57:23 +0100271 if (ibs_config.op_enabled)
Robert Richter90637592009-03-10 19:15:57 +0100272 /* clear max count and enable */
Robert Richterc572ae42009-06-03 20:10:39 +0200273 wrmsrl(MSR_AMD64_IBSOPCTL, 0);
Robert Richter90637592009-03-10 19:15:57 +0100274}
275
Robert Richter27afdf22010-10-06 12:27:54 +0200276static inline int eilvt_is_available(int offset)
277{
278 /* check if we may assign a vector */
279 return !setup_APIC_eilvt(offset, 0, APIC_EILVT_MSG_NMI, 1);
280}
281
282static inline int ibs_eilvt_valid(void)
283{
Robert Richter27afdf22010-10-06 12:27:54 +0200284 int offset;
Ingo Molnar2c78ffe2010-10-25 08:41:09 +0200285 u64 val;
Robert Richter27afdf22010-10-06 12:27:54 +0200286
287 rdmsrl(MSR_AMD64_IBSCTL, val);
Ingo Molnar2c78ffe2010-10-25 08:41:09 +0200288 offset = val & IBSCTL_LVT_OFFSET_MASK;
289
Robert Richter27afdf22010-10-06 12:27:54 +0200290 if (!(val & IBSCTL_LVT_OFFSET_VALID)) {
Ingo Molnar2c78ffe2010-10-25 08:41:09 +0200291 pr_err(FW_BUG "cpu %d, invalid IBS interrupt offset %d (MSR%08X=0x%016llx)\n",
292 smp_processor_id(), offset, MSR_AMD64_IBSCTL, val);
Robert Richter27afdf22010-10-06 12:27:54 +0200293 return 0;
294 }
295
Ingo Molnar2c78ffe2010-10-25 08:41:09 +0200296 if (!eilvt_is_available(offset)) {
297 pr_err(FW_BUG "cpu %d, IBS interrupt offset %d not available (MSR%08X=0x%016llx)\n",
298 smp_processor_id(), offset, MSR_AMD64_IBSCTL, val);
299 return 0;
300 }
Robert Richter27afdf22010-10-06 12:27:54 +0200301
Ingo Molnar2c78ffe2010-10-25 08:41:09 +0200302 return 1;
Robert Richter27afdf22010-10-06 12:27:54 +0200303}
304
305static inline int get_ibs_offset(void)
306{
307 u64 val;
308
309 rdmsrl(MSR_AMD64_IBSCTL, val);
310 if (!(val & IBSCTL_LVT_OFFSET_VALID))
311 return -EINVAL;
312
313 return val & IBSCTL_LVT_OFFSET_MASK;
314}
315
316static void setup_APIC_ibs(void)
317{
318 int offset;
319
320 offset = get_ibs_offset();
321 if (offset < 0)
322 goto failed;
323
324 if (!setup_APIC_eilvt(offset, 0, APIC_EILVT_MSG_NMI, 0))
325 return;
326failed:
327 pr_warn("oprofile: IBS APIC setup failed on cpu #%d\n",
328 smp_processor_id());
329}
330
331static void clear_APIC_ibs(void)
332{
333 int offset;
334
335 offset = get_ibs_offset();
336 if (offset >= 0)
337 setup_APIC_eilvt(offset, 0, APIC_EILVT_MSG_FIX, 1);
338}
339
Robert Richterda759fe2010-02-26 10:54:56 +0100340#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
341
342static void op_mux_switch_ctrl(struct op_x86_model_spec const *model,
343 struct op_msrs const * const msrs)
344{
345 u64 val;
346 int i;
347
348 /* enable active counters */
349 for (i = 0; i < NUM_COUNTERS; ++i) {
350 int virt = op_x86_phys_to_virt(i);
351 if (!reset_value[virt])
352 continue;
353 rdmsrl(msrs->controls[i].addr, val);
354 val &= model->reserved;
355 val |= op_x86_get_ctrl(model, &counter_config[virt]);
356 wrmsrl(msrs->controls[i].addr, val);
357 }
358}
359
360#endif
361
362/* functions for op_amd_spec */
363
364static void op_amd_shutdown(struct op_msrs const * const msrs)
365{
366 int i;
367
368 for (i = 0; i < NUM_COUNTERS; ++i) {
369 if (!msrs->counters[i].addr)
370 continue;
371 release_perfctr_nmi(MSR_K7_PERFCTR0 + i);
372 release_evntsel_nmi(MSR_K7_EVNTSEL0 + i);
373 }
374}
375
376static int op_amd_fill_in_addresses(struct op_msrs * const msrs)
377{
378 int i;
379
380 for (i = 0; i < NUM_COUNTERS; i++) {
381 if (!reserve_perfctr_nmi(MSR_K7_PERFCTR0 + i))
382 goto fail;
383 if (!reserve_evntsel_nmi(MSR_K7_EVNTSEL0 + i)) {
384 release_perfctr_nmi(MSR_K7_PERFCTR0 + i);
385 goto fail;
386 }
387 /* both registers must be reserved */
388 msrs->counters[i].addr = MSR_K7_PERFCTR0 + i;
389 msrs->controls[i].addr = MSR_K7_EVNTSEL0 + i;
390 continue;
391 fail:
392 if (!counter_config[i].enabled)
393 continue;
394 op_x86_warn_reserved(i);
395 op_amd_shutdown(msrs);
396 return -EBUSY;
397 }
398
399 return 0;
400}
401
402static void op_amd_setup_ctrs(struct op_x86_model_spec const *model,
403 struct op_msrs const * const msrs)
404{
405 u64 val;
406 int i;
407
408 /* setup reset_value */
409 for (i = 0; i < NUM_VIRT_COUNTERS; ++i) {
410 if (counter_config[i].enabled
411 && msrs->counters[op_x86_virt_to_phys(i)].addr)
412 reset_value[i] = counter_config[i].count;
413 else
414 reset_value[i] = 0;
415 }
416
417 /* clear all counters */
418 for (i = 0; i < NUM_COUNTERS; ++i) {
419 if (!msrs->controls[i].addr)
420 continue;
421 rdmsrl(msrs->controls[i].addr, val);
422 if (val & ARCH_PERFMON_EVENTSEL_ENABLE)
423 op_x86_warn_in_use(i);
424 val &= model->reserved;
425 wrmsrl(msrs->controls[i].addr, val);
426 /*
427 * avoid a false detection of ctr overflows in NMI
428 * handler
429 */
430 wrmsrl(msrs->counters[i].addr, -1LL);
431 }
432
433 /* enable active counters */
434 for (i = 0; i < NUM_COUNTERS; ++i) {
435 int virt = op_x86_phys_to_virt(i);
436 if (!reset_value[virt])
437 continue;
438
439 /* setup counter registers */
440 wrmsrl(msrs->counters[i].addr, -(u64)reset_value[virt]);
441
442 /* setup control registers */
443 rdmsrl(msrs->controls[i].addr, val);
444 val &= model->reserved;
445 val |= op_x86_get_ctrl(model, &counter_config[virt]);
446 wrmsrl(msrs->controls[i].addr, val);
447 }
Robert Richterbae663b2010-05-05 17:47:17 +0200448
449 if (ibs_caps)
Robert Richter27afdf22010-10-06 12:27:54 +0200450 setup_APIC_ibs();
Robert Richterbae663b2010-05-05 17:47:17 +0200451}
452
453static void op_amd_cpu_shutdown(void)
454{
455 if (ibs_caps)
Robert Richter27afdf22010-10-06 12:27:54 +0200456 clear_APIC_ibs();
Robert Richterda759fe2010-02-26 10:54:56 +0100457}
458
Robert Richter7939d2b2008-07-22 21:08:56 +0200459static int op_amd_check_ctrs(struct pt_regs * const regs,
460 struct op_msrs const * const msrs)
461{
Robert Richter42399ad2009-05-25 17:59:06 +0200462 u64 val;
Robert Richter7939d2b2008-07-22 21:08:56 +0200463 int i;
464
Robert Richter6e63ea42009-07-07 19:25:39 +0200465 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200466 int virt = op_x86_phys_to_virt(i);
467 if (!reset_value[virt])
Robert Richter7939d2b2008-07-22 21:08:56 +0200468 continue;
Robert Richter42399ad2009-05-25 17:59:06 +0200469 rdmsrl(msrs->counters[i].addr, val);
470 /* bit is clear if overflowed: */
471 if (val & OP_CTR_OVERFLOW)
472 continue;
Robert Richterd8471ad2009-07-16 13:04:43 +0200473 oprofile_add_sample(regs, virt);
474 wrmsrl(msrs->counters[i].addr, -(u64)reset_value[virt]);
Robert Richter7939d2b2008-07-22 21:08:56 +0200475 }
476
477 op_amd_handle_ibs(regs, msrs);
478
479 /* See op_model_ppro.c */
480 return 1;
481}
Paolo Ciarrocchid4413732008-02-19 23:51:27 +0100482
Robert Richter6657fe42008-07-22 21:08:50 +0200483static void op_amd_start(struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484{
Robert Richterdea37662009-05-25 18:11:52 +0200485 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 int i;
Jason Yeh4d4036e2009-07-08 13:49:38 +0200487
Robert Richter6e63ea42009-07-07 19:25:39 +0200488 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200489 if (!reset_value[op_x86_phys_to_virt(i)])
490 continue;
491 rdmsrl(msrs->controls[i].addr, val);
Robert Richterbb1165d2010-03-01 14:21:23 +0100492 val |= ARCH_PERFMON_EVENTSEL_ENABLE;
Robert Richterd8471ad2009-07-16 13:04:43 +0200493 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 }
Robert Richter852402c2008-07-22 21:09:06 +0200495
Robert Richter90637592009-03-10 19:15:57 +0100496 op_amd_start_ibs();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497}
498
Robert Richter6657fe42008-07-22 21:08:50 +0200499static void op_amd_stop(struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500{
Robert Richterdea37662009-05-25 18:11:52 +0200501 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 int i;
503
Robert Richterfd13f6c2008-10-19 21:00:09 +0200504 /*
505 * Subtle: stop on all counters to avoid race with setting our
506 * pm callback
507 */
Robert Richter6e63ea42009-07-07 19:25:39 +0200508 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200509 if (!reset_value[op_x86_phys_to_virt(i)])
Don Zickuscb9c4482006-09-26 10:52:26 +0200510 continue;
Robert Richterdea37662009-05-25 18:11:52 +0200511 rdmsrl(msrs->controls[i].addr, val);
Robert Richterbb1165d2010-03-01 14:21:23 +0100512 val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
Robert Richterdea37662009-05-25 18:11:52 +0200513 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 }
Barry Kasindorf56784f12008-07-22 21:08:55 +0200515
Robert Richter90637592009-03-10 19:15:57 +0100516 op_amd_stop_ibs();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517}
518
Robert Richter27afdf22010-10-06 12:27:54 +0200519static int setup_ibs_ctl(int ibs_eilvt_off)
Robert Richter7d77f2d2008-07-22 21:08:57 +0200520{
Robert Richter7d77f2d2008-07-22 21:08:57 +0200521 struct pci_dev *cpu_cfg;
522 int nodes;
523 u32 value = 0;
Robert Richter7d77f2d2008-07-22 21:08:57 +0200524
525 nodes = 0;
526 cpu_cfg = NULL;
527 do {
528 cpu_cfg = pci_get_device(PCI_VENDOR_ID_AMD,
529 PCI_DEVICE_ID_AMD_10H_NB_MISC,
530 cpu_cfg);
531 if (!cpu_cfg)
532 break;
533 ++nodes;
534 pci_write_config_dword(cpu_cfg, IBSCTL, ibs_eilvt_off
Robert Richter27afdf22010-10-06 12:27:54 +0200535 | IBSCTL_LVT_OFFSET_VALID);
Robert Richter7d77f2d2008-07-22 21:08:57 +0200536 pci_read_config_dword(cpu_cfg, IBSCTL, &value);
Robert Richter27afdf22010-10-06 12:27:54 +0200537 if (value != (ibs_eilvt_off | IBSCTL_LVT_OFFSET_VALID)) {
Robert Richter83bd9242008-12-15 15:09:50 +0100538 pci_dev_put(cpu_cfg);
Robert Richter7d77f2d2008-07-22 21:08:57 +0200539 printk(KERN_DEBUG "Failed to setup IBS LVT offset, "
Robert Richter27afdf22010-10-06 12:27:54 +0200540 "IBSCTL = 0x%08x\n", value);
541 return -EINVAL;
Robert Richter7d77f2d2008-07-22 21:08:57 +0200542 }
543 } while (1);
544
545 if (!nodes) {
Robert Richter27afdf22010-10-06 12:27:54 +0200546 printk(KERN_DEBUG "No CPU node configured for IBS\n");
547 return -ENODEV;
Robert Richter7d77f2d2008-07-22 21:08:57 +0200548 }
549
Robert Richter7d77f2d2008-07-22 21:08:57 +0200550 return 0;
551}
552
Robert Richter27afdf22010-10-06 12:27:54 +0200553static int force_ibs_eilvt_setup(void)
554{
555 int i;
556 int ret;
557
558 /* find the next free available EILVT entry */
559 for (i = 1; i < 4; i++) {
560 if (!eilvt_is_available(i))
561 continue;
562 ret = setup_ibs_ctl(i);
563 if (ret)
564 return ret;
565 return 0;
566 }
567
568 printk(KERN_DEBUG "No EILVT entry available\n");
569
570 return -EBUSY;
571}
572
573static int __init_ibs_nmi(void)
574{
575 int ret;
576
577 if (ibs_eilvt_valid())
578 return 0;
579
580 ret = force_ibs_eilvt_setup();
581 if (ret)
582 return ret;
583
584 if (!ibs_eilvt_valid())
585 return -EFAULT;
586
587 pr_err(FW_BUG "workaround enabled for IBS LVT offset\n");
588
589 return 0;
590}
591
Robert Richterfd13f6c2008-10-19 21:00:09 +0200592/* initialize the APIC for the IBS interrupts if available */
Robert Richterbae663b2010-05-05 17:47:17 +0200593static void init_ibs(void)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200594{
Robert Richter64683da2010-02-04 10:57:23 +0100595 ibs_caps = get_ibs_caps();
Barry Kasindorf56784f12008-07-22 21:08:55 +0200596
Robert Richter64683da2010-02-04 10:57:23 +0100597 if (!ibs_caps)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200598 return;
599
Robert Richterbae663b2010-05-05 17:47:17 +0200600 if (__init_ibs_nmi()) {
Robert Richter64683da2010-02-04 10:57:23 +0100601 ibs_caps = 0;
Robert Richter852402c2008-07-22 21:09:06 +0200602 return;
603 }
604
Robert Richter64683da2010-02-04 10:57:23 +0100605 printk(KERN_INFO "oprofile: AMD IBS detected (0x%08x)\n",
606 (unsigned)ibs_caps);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200607}
608
Robert Richter25ad2912008-09-05 17:12:36 +0200609static int (*create_arch_files)(struct super_block *sb, struct dentry *root);
Robert Richter270d3e12008-07-22 21:09:01 +0200610
Robert Richter25ad2912008-09-05 17:12:36 +0200611static int setup_ibs_files(struct super_block *sb, struct dentry *root)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200612{
Barry Kasindorf56784f12008-07-22 21:08:55 +0200613 struct dentry *dir;
Robert Richter270d3e12008-07-22 21:09:01 +0200614 int ret = 0;
615
616 /* architecture specific files */
617 if (create_arch_files)
618 ret = create_arch_files(sb, root);
619
620 if (ret)
621 return ret;
Barry Kasindorf56784f12008-07-22 21:08:55 +0200622
Robert Richter64683da2010-02-04 10:57:23 +0100623 if (!ibs_caps)
Robert Richter270d3e12008-07-22 21:09:01 +0200624 return ret;
625
626 /* model specific files */
Barry Kasindorf56784f12008-07-22 21:08:55 +0200627
628 /* setup some reasonable defaults */
629 ibs_config.max_cnt_fetch = 250000;
630 ibs_config.fetch_enabled = 0;
631 ibs_config.max_cnt_op = 250000;
632 ibs_config.op_enabled = 0;
Robert Richter64683da2010-02-04 10:57:23 +0100633 ibs_config.dispatched_ops = 0;
Robert Richter2d55a472008-07-18 17:56:05 +0200634
635 dir = oprofilefs_mkdir(sb, root, "ibs_fetch");
636 oprofilefs_create_ulong(sb, dir, "enable",
637 &ibs_config.fetch_enabled);
638 oprofilefs_create_ulong(sb, dir, "max_count",
639 &ibs_config.max_cnt_fetch);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200640 oprofilefs_create_ulong(sb, dir, "rand_enable",
641 &ibs_config.rand_en);
Robert Richter2d55a472008-07-18 17:56:05 +0200642
Robert Richterccd755c2008-07-29 16:57:10 +0200643 dir = oprofilefs_mkdir(sb, root, "ibs_op");
Barry Kasindorf56784f12008-07-22 21:08:55 +0200644 oprofilefs_create_ulong(sb, dir, "enable",
Robert Richter2d55a472008-07-18 17:56:05 +0200645 &ibs_config.op_enabled);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200646 oprofilefs_create_ulong(sb, dir, "max_count",
Robert Richter2d55a472008-07-18 17:56:05 +0200647 &ibs_config.max_cnt_op);
Robert Richter64683da2010-02-04 10:57:23 +0100648 if (ibs_caps & IBS_CAPS_OPCNT)
649 oprofilefs_create_ulong(sb, dir, "dispatched_ops",
650 &ibs_config.dispatched_ops);
Robert Richterfc2bd732008-07-22 21:09:00 +0200651
652 return 0;
Barry Kasindorf56784f12008-07-22 21:08:55 +0200653}
654
Robert Richteradf5ec02008-07-22 21:08:48 +0200655static int op_amd_init(struct oprofile_operations *ops)
656{
Robert Richterbae663b2010-05-05 17:47:17 +0200657 init_ibs();
Robert Richter270d3e12008-07-22 21:09:01 +0200658 create_arch_files = ops->create_files;
659 ops->create_files = setup_ibs_files;
Robert Richteradf5ec02008-07-22 21:08:48 +0200660 return 0;
661}
662
Robert Richter259a83a2009-07-09 15:12:35 +0200663struct op_x86_model_spec op_amd_spec = {
Robert Richterc92960f2008-09-05 17:12:36 +0200664 .num_counters = NUM_COUNTERS,
Robert Richterd0e41202010-03-23 19:33:21 +0100665 .num_controls = NUM_COUNTERS,
Jason Yeh4d4036e2009-07-08 13:49:38 +0200666 .num_virt_counters = NUM_VIRT_COUNTERS,
Robert Richter3370d352009-05-25 15:10:32 +0200667 .reserved = MSR_AMD_EVENTSEL_RESERVED,
668 .event_mask = OP_EVENT_MASK,
669 .init = op_amd_init,
Robert Richterc92960f2008-09-05 17:12:36 +0200670 .fill_in_addresses = &op_amd_fill_in_addresses,
671 .setup_ctrs = &op_amd_setup_ctrs,
Robert Richterbae663b2010-05-05 17:47:17 +0200672 .cpu_down = &op_amd_cpu_shutdown,
Robert Richterc92960f2008-09-05 17:12:36 +0200673 .check_ctrs = &op_amd_check_ctrs,
674 .start = &op_amd_start,
675 .stop = &op_amd_stop,
Robert Richter3370d352009-05-25 15:10:32 +0200676 .shutdown = &op_amd_shutdown,
Jason Yeh4d4036e2009-07-08 13:49:38 +0200677#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
Robert Richter7e7478c2009-07-16 13:09:53 +0200678 .switch_ctrl = &op_mux_switch_ctrl,
Jason Yeh4d4036e2009-07-08 13:49:38 +0200679#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680};