Greg Kroah-Hartman | e2be04c | 2017-11-01 15:09:13 +0100 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */ |
Christoffer Dall | 749cf76c | 2013-01-20 18:28:06 -0500 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2012 - Virtual Open Systems and Columbia University |
| 4 | * Author: Christoffer Dall <c.dall@virtualopensystems.com> |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License, version 2, as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
| 14 | * |
| 15 | * You should have received a copy of the GNU General Public License |
| 16 | * along with this program; if not, write to the Free Software |
| 17 | * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. |
| 18 | */ |
| 19 | |
| 20 | #ifndef __ARM_KVM_H__ |
| 21 | #define __ARM_KVM_H__ |
| 22 | |
| 23 | #include <linux/types.h> |
Anup Patel | 7d0f84a | 2014-04-29 11:24:16 +0530 | [diff] [blame] | 24 | #include <linux/psci.h> |
Christoffer Dall | 749cf76c | 2013-01-20 18:28:06 -0500 | [diff] [blame] | 25 | #include <asm/ptrace.h> |
| 26 | |
| 27 | #define __KVM_HAVE_GUEST_DEBUG |
Christoffer Dall | 86ce853 | 2013-01-20 18:28:08 -0500 | [diff] [blame] | 28 | #define __KVM_HAVE_IRQ_LINE |
Christoffer Dall | 9804788 | 2014-08-19 12:18:04 +0200 | [diff] [blame] | 29 | #define __KVM_HAVE_READONLY_MEM |
Christoffer Dall | 749cf76c | 2013-01-20 18:28:06 -0500 | [diff] [blame] | 30 | |
Paolo Bonzini | 4b4357e | 2017-03-31 13:53:23 +0200 | [diff] [blame] | 31 | #define KVM_COALESCED_MMIO_PAGE_OFFSET 1 |
| 32 | |
Christoffer Dall | 749cf76c | 2013-01-20 18:28:06 -0500 | [diff] [blame] | 33 | #define KVM_REG_SIZE(id) \ |
| 34 | (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT)) |
| 35 | |
| 36 | /* Valid for svc_regs, abt_regs, und_regs, irq_regs in struct kvm_regs */ |
| 37 | #define KVM_ARM_SVC_sp svc_regs[0] |
| 38 | #define KVM_ARM_SVC_lr svc_regs[1] |
| 39 | #define KVM_ARM_SVC_spsr svc_regs[2] |
| 40 | #define KVM_ARM_ABT_sp abt_regs[0] |
| 41 | #define KVM_ARM_ABT_lr abt_regs[1] |
| 42 | #define KVM_ARM_ABT_spsr abt_regs[2] |
| 43 | #define KVM_ARM_UND_sp und_regs[0] |
| 44 | #define KVM_ARM_UND_lr und_regs[1] |
| 45 | #define KVM_ARM_UND_spsr und_regs[2] |
| 46 | #define KVM_ARM_IRQ_sp irq_regs[0] |
| 47 | #define KVM_ARM_IRQ_lr irq_regs[1] |
| 48 | #define KVM_ARM_IRQ_spsr irq_regs[2] |
| 49 | |
| 50 | /* Valid only for fiq_regs in struct kvm_regs */ |
| 51 | #define KVM_ARM_FIQ_r8 fiq_regs[0] |
| 52 | #define KVM_ARM_FIQ_r9 fiq_regs[1] |
| 53 | #define KVM_ARM_FIQ_r10 fiq_regs[2] |
| 54 | #define KVM_ARM_FIQ_fp fiq_regs[3] |
| 55 | #define KVM_ARM_FIQ_ip fiq_regs[4] |
| 56 | #define KVM_ARM_FIQ_sp fiq_regs[5] |
| 57 | #define KVM_ARM_FIQ_lr fiq_regs[6] |
| 58 | #define KVM_ARM_FIQ_spsr fiq_regs[7] |
| 59 | |
| 60 | struct kvm_regs { |
Marc Zyngier | db730d8 | 2012-10-03 11:17:02 +0100 | [diff] [blame] | 61 | struct pt_regs usr_regs; /* R0_usr - R14_usr, PC, CPSR */ |
| 62 | unsigned long svc_regs[3]; /* SP_svc, LR_svc, SPSR_svc */ |
| 63 | unsigned long abt_regs[3]; /* SP_abt, LR_abt, SPSR_abt */ |
| 64 | unsigned long und_regs[3]; /* SP_und, LR_und, SPSR_und */ |
| 65 | unsigned long irq_regs[3]; /* SP_irq, LR_irq, SPSR_irq */ |
| 66 | unsigned long fiq_regs[8]; /* R8_fiq - R14_fiq, SPSR_fiq */ |
Christoffer Dall | 749cf76c | 2013-01-20 18:28:06 -0500 | [diff] [blame] | 67 | }; |
| 68 | |
| 69 | /* Supported Processor Types */ |
| 70 | #define KVM_ARM_TARGET_CORTEX_A15 0 |
Jonathan Austin | e8c2d99 | 2013-09-26 16:49:28 +0100 | [diff] [blame] | 71 | #define KVM_ARM_TARGET_CORTEX_A7 1 |
| 72 | #define KVM_ARM_NUM_TARGETS 2 |
Christoffer Dall | 749cf76c | 2013-01-20 18:28:06 -0500 | [diff] [blame] | 73 | |
Christoffer Dall | 3401d546 | 2013-01-23 13:18:04 -0500 | [diff] [blame] | 74 | /* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */ |
| 75 | #define KVM_ARM_DEVICE_TYPE_SHIFT 0 |
| 76 | #define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT) |
| 77 | #define KVM_ARM_DEVICE_ID_SHIFT 16 |
| 78 | #define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT) |
| 79 | |
| 80 | /* Supported device IDs */ |
| 81 | #define KVM_ARM_DEVICE_VGIC_V2 0 |
| 82 | |
| 83 | /* Supported VGIC address types */ |
| 84 | #define KVM_VGIC_V2_ADDR_TYPE_DIST 0 |
| 85 | #define KVM_VGIC_V2_ADDR_TYPE_CPU 1 |
| 86 | |
Christoffer Dall | 330690c | 2013-01-21 19:36:13 -0500 | [diff] [blame] | 87 | #define KVM_VGIC_V2_DIST_SIZE 0x1000 |
| 88 | #define KVM_VGIC_V2_CPU_SIZE 0x2000 |
| 89 | |
Vladimir Murzin | acda543 | 2016-09-12 15:49:24 +0100 | [diff] [blame] | 90 | /* Supported VGICv3 address types */ |
| 91 | #define KVM_VGIC_V3_ADDR_TYPE_DIST 2 |
| 92 | #define KVM_VGIC_V3_ADDR_TYPE_REDIST 3 |
Vladimir Murzin | 2988509 | 2016-11-02 11:55:34 +0000 | [diff] [blame] | 93 | #define KVM_VGIC_ITS_ADDR_TYPE 4 |
Eric Auger | 6e40767 | 2018-05-22 09:55:16 +0200 | [diff] [blame] | 94 | #define KVM_VGIC_V3_ADDR_TYPE_REDIST_REGION 5 |
Vladimir Murzin | acda543 | 2016-09-12 15:49:24 +0100 | [diff] [blame] | 95 | |
| 96 | #define KVM_VGIC_V3_DIST_SIZE SZ_64K |
| 97 | #define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K) |
Vladimir Murzin | 2988509 | 2016-11-02 11:55:34 +0000 | [diff] [blame] | 98 | #define KVM_VGIC_V3_ITS_SIZE (2 * SZ_64K) |
Vladimir Murzin | acda543 | 2016-09-12 15:49:24 +0100 | [diff] [blame] | 99 | |
Marc Zyngier | aa024c2 | 2013-01-20 18:28:13 -0500 | [diff] [blame] | 100 | #define KVM_ARM_VCPU_POWER_OFF 0 /* CPU is started in OFF state */ |
Anup Patel | 7d0f84a | 2014-04-29 11:24:16 +0530 | [diff] [blame] | 101 | #define KVM_ARM_VCPU_PSCI_0_2 1 /* CPU uses PSCI v0.2 */ |
Marc Zyngier | aa024c2 | 2013-01-20 18:28:13 -0500 | [diff] [blame] | 102 | |
Christoffer Dall | 749cf76c | 2013-01-20 18:28:06 -0500 | [diff] [blame] | 103 | struct kvm_vcpu_init { |
| 104 | __u32 target; |
| 105 | __u32 features[7]; |
| 106 | }; |
| 107 | |
| 108 | struct kvm_sregs { |
| 109 | }; |
| 110 | |
| 111 | struct kvm_fpu { |
| 112 | }; |
| 113 | |
| 114 | struct kvm_guest_debug_arch { |
| 115 | }; |
| 116 | |
| 117 | struct kvm_debug_exit_arch { |
| 118 | }; |
| 119 | |
| 120 | struct kvm_sync_regs { |
Alexander Graf | 3fe17e6 | 2016-09-27 21:08:05 +0200 | [diff] [blame] | 121 | /* Used with KVM_CAP_ARM_USER_IRQ */ |
| 122 | __u64 device_irq_level; |
Christoffer Dall | 749cf76c | 2013-01-20 18:28:06 -0500 | [diff] [blame] | 123 | }; |
| 124 | |
| 125 | struct kvm_arch_memory_slot { |
| 126 | }; |
| 127 | |
| 128 | /* If you need to interpret the index values, here is the key: */ |
| 129 | #define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000 |
| 130 | #define KVM_REG_ARM_COPROC_SHIFT 16 |
| 131 | #define KVM_REG_ARM_32_OPC2_MASK 0x0000000000000007 |
| 132 | #define KVM_REG_ARM_32_OPC2_SHIFT 0 |
| 133 | #define KVM_REG_ARM_OPC1_MASK 0x0000000000000078 |
| 134 | #define KVM_REG_ARM_OPC1_SHIFT 3 |
| 135 | #define KVM_REG_ARM_CRM_MASK 0x0000000000000780 |
| 136 | #define KVM_REG_ARM_CRM_SHIFT 7 |
| 137 | #define KVM_REG_ARM_32_CRN_MASK 0x0000000000007800 |
| 138 | #define KVM_REG_ARM_32_CRN_SHIFT 11 |
Peter Maydell | 063f12e | 2018-03-06 19:47:41 +0000 | [diff] [blame] | 139 | /* |
| 140 | * For KVM currently all guest registers are nonsecure, but we reserve a bit |
| 141 | * in the encoding to distinguish secure from nonsecure for AArch32 system |
| 142 | * registers that are banked by security. This is 1 for the secure banked |
| 143 | * register, and 0 for the nonsecure banked register or if the register is |
| 144 | * not banked by security. |
| 145 | */ |
| 146 | #define KVM_REG_ARM_SECURE_MASK 0x0000000010000000 |
| 147 | #define KVM_REG_ARM_SECURE_SHIFT 28 |
Christoffer Dall | 749cf76c | 2013-01-20 18:28:06 -0500 | [diff] [blame] | 148 | |
Andre Przywara | 39735a3 | 2013-12-13 14:23:26 +0100 | [diff] [blame] | 149 | #define ARM_CP15_REG_SHIFT_MASK(x,n) \ |
| 150 | (((x) << KVM_REG_ARM_ ## n ## _SHIFT) & KVM_REG_ARM_ ## n ## _MASK) |
| 151 | |
| 152 | #define __ARM_CP15_REG(op1,crn,crm,op2) \ |
| 153 | (KVM_REG_ARM | (15 << KVM_REG_ARM_COPROC_SHIFT) | \ |
| 154 | ARM_CP15_REG_SHIFT_MASK(op1, OPC1) | \ |
| 155 | ARM_CP15_REG_SHIFT_MASK(crn, 32_CRN) | \ |
| 156 | ARM_CP15_REG_SHIFT_MASK(crm, CRM) | \ |
| 157 | ARM_CP15_REG_SHIFT_MASK(op2, 32_OPC2)) |
| 158 | |
| 159 | #define ARM_CP15_REG32(...) (__ARM_CP15_REG(__VA_ARGS__) | KVM_REG_SIZE_U32) |
| 160 | |
| 161 | #define __ARM_CP15_REG64(op1,crm) \ |
| 162 | (__ARM_CP15_REG(op1, 0, crm, 0) | KVM_REG_SIZE_U64) |
| 163 | #define ARM_CP15_REG64(...) __ARM_CP15_REG64(__VA_ARGS__) |
| 164 | |
Christoffer Dall | 5c5196d | 2017-06-16 23:08:57 -0700 | [diff] [blame] | 165 | /* PL1 Physical Timer Registers */ |
| 166 | #define KVM_REG_ARM_PTIMER_CTL ARM_CP15_REG32(0, 14, 2, 1) |
| 167 | #define KVM_REG_ARM_PTIMER_CNT ARM_CP15_REG64(0, 14) |
| 168 | #define KVM_REG_ARM_PTIMER_CVAL ARM_CP15_REG64(2, 14) |
| 169 | |
| 170 | /* Virtual Timer Registers */ |
Andre Przywara | 39735a3 | 2013-12-13 14:23:26 +0100 | [diff] [blame] | 171 | #define KVM_REG_ARM_TIMER_CTL ARM_CP15_REG32(0, 14, 3, 1) |
Arnaldo Carvalho de Melo | f2d3adf | 2016-07-12 10:54:45 -0300 | [diff] [blame] | 172 | #define KVM_REG_ARM_TIMER_CNT ARM_CP15_REG64(1, 14) |
| 173 | #define KVM_REG_ARM_TIMER_CVAL ARM_CP15_REG64(3, 14) |
Andre Przywara | 39735a3 | 2013-12-13 14:23:26 +0100 | [diff] [blame] | 174 | |
Christoffer Dall | 749cf76c | 2013-01-20 18:28:06 -0500 | [diff] [blame] | 175 | /* Normal registers are mapped as coprocessor 16. */ |
| 176 | #define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT) |
| 177 | #define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / 4) |
| 178 | |
Christoffer Dall | c27581e | 2013-01-20 18:28:10 -0500 | [diff] [blame] | 179 | /* Some registers need more space to represent values. */ |
| 180 | #define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT) |
| 181 | #define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00 |
| 182 | #define KVM_REG_ARM_DEMUX_ID_SHIFT 8 |
| 183 | #define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT) |
| 184 | #define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF |
| 185 | #define KVM_REG_ARM_DEMUX_VAL_SHIFT 0 |
| 186 | |
Rusty Russell | 4fe21e4 | 2013-01-20 18:28:11 -0500 | [diff] [blame] | 187 | /* VFP registers: we could overload CP10 like ARM does, but that's ugly. */ |
| 188 | #define KVM_REG_ARM_VFP (0x0012 << KVM_REG_ARM_COPROC_SHIFT) |
| 189 | #define KVM_REG_ARM_VFP_MASK 0x000000000000FFFF |
| 190 | #define KVM_REG_ARM_VFP_BASE_REG 0x0 |
| 191 | #define KVM_REG_ARM_VFP_FPSID 0x1000 |
| 192 | #define KVM_REG_ARM_VFP_FPSCR 0x1001 |
| 193 | #define KVM_REG_ARM_VFP_MVFR1 0x1006 |
| 194 | #define KVM_REG_ARM_VFP_MVFR0 0x1007 |
| 195 | #define KVM_REG_ARM_VFP_FPEXC 0x1008 |
| 196 | #define KVM_REG_ARM_VFP_FPINST 0x1009 |
| 197 | #define KVM_REG_ARM_VFP_FPINST2 0x100A |
| 198 | |
Marc Zyngier | 85bd0ba | 2018-01-21 16:42:56 +0000 | [diff] [blame] | 199 | /* KVM-as-firmware specific pseudo-registers */ |
| 200 | #define KVM_REG_ARM_FW (0x0014 << KVM_REG_ARM_COPROC_SHIFT) |
| 201 | #define KVM_REG_ARM_FW_REG(r) (KVM_REG_ARM | KVM_REG_SIZE_U64 | \ |
| 202 | KVM_REG_ARM_FW | ((r) & 0xffff)) |
| 203 | #define KVM_REG_ARM_PSCI_VERSION KVM_REG_ARM_FW_REG(0) |
| 204 | |
Christoffer Dall | ce01e4e | 2013-09-23 14:55:56 -0700 | [diff] [blame] | 205 | /* Device Control API: ARM VGIC */ |
| 206 | #define KVM_DEV_ARM_VGIC_GRP_ADDR 0 |
Christoffer Dall | c07a019 | 2013-10-25 21:17:31 +0100 | [diff] [blame] | 207 | #define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1 |
| 208 | #define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2 |
| 209 | #define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32 |
| 210 | #define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT) |
Vijaya Kumar K | 94574c9 | 2017-01-26 19:50:47 +0530 | [diff] [blame] | 211 | #define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32 |
| 212 | #define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \ |
| 213 | (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT) |
Christoffer Dall | c07a019 | 2013-10-25 21:17:31 +0100 | [diff] [blame] | 214 | #define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0 |
| 215 | #define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT) |
Vijaya Kumar K | d017d7b | 2017-01-26 19:50:51 +0530 | [diff] [blame] | 216 | #define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff) |
Marc Zyngier | a98f26f | 2014-07-08 12:09:07 +0100 | [diff] [blame] | 217 | #define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3 |
Eric Auger | 065c003 | 2014-12-15 18:43:33 +0100 | [diff] [blame] | 218 | #define KVM_DEV_ARM_VGIC_GRP_CTRL 4 |
Vijaya Kumar K | 94574c9 | 2017-01-26 19:50:47 +0530 | [diff] [blame] | 219 | #define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5 |
Vijaya Kumar K | d017d7b | 2017-01-26 19:50:51 +0530 | [diff] [blame] | 220 | #define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6 |
Vijaya Kumar K | e96a006 | 2017-01-26 19:50:52 +0530 | [diff] [blame] | 221 | #define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7 |
Eric Auger | 876ae23 | 2016-12-20 01:36:35 -0500 | [diff] [blame] | 222 | #define KVM_DEV_ARM_VGIC_GRP_ITS_REGS 8 |
Vijaya Kumar K | e96a006 | 2017-01-26 19:50:52 +0530 | [diff] [blame] | 223 | #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10 |
| 224 | #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \ |
| 225 | (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT) |
| 226 | #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff |
| 227 | #define VGIC_LEVEL_INFO_LINE_LEVEL 0 |
Vijaya Kumar K | d017d7b | 2017-01-26 19:50:51 +0530 | [diff] [blame] | 228 | |
Christoffer Dall | 99a1db7 | 2017-05-02 20:19:15 +0200 | [diff] [blame] | 229 | /* Device Control API on vcpu fd */ |
| 230 | #define KVM_ARM_VCPU_PMU_V3_CTRL 0 |
| 231 | #define KVM_ARM_VCPU_PMU_V3_IRQ 0 |
| 232 | #define KVM_ARM_VCPU_PMU_V3_INIT 1 |
| 233 | #define KVM_ARM_VCPU_TIMER_CTRL 1 |
| 234 | #define KVM_ARM_VCPU_TIMER_IRQ_VTIMER 0 |
| 235 | #define KVM_ARM_VCPU_TIMER_IRQ_PTIMER 1 |
| 236 | |
Eric Auger | 3b65808 | 2016-12-24 18:48:04 +0100 | [diff] [blame] | 237 | #define KVM_DEV_ARM_VGIC_CTRL_INIT 0 |
| 238 | #define KVM_DEV_ARM_ITS_SAVE_TABLES 1 |
| 239 | #define KVM_DEV_ARM_ITS_RESTORE_TABLES 2 |
Eric Auger | 2807712 | 2017-01-09 16:28:27 +0100 | [diff] [blame] | 240 | #define KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES 3 |
Eric Auger | 3eb4271 | 2017-10-26 17:23:11 +0200 | [diff] [blame] | 241 | #define KVM_DEV_ARM_ITS_CTRL_RESET 4 |
Christoffer Dall | c27581e | 2013-01-20 18:28:10 -0500 | [diff] [blame] | 242 | |
Christoffer Dall | 86ce853 | 2013-01-20 18:28:08 -0500 | [diff] [blame] | 243 | /* KVM_IRQ_LINE irq field index values */ |
| 244 | #define KVM_ARM_IRQ_TYPE_SHIFT 24 |
| 245 | #define KVM_ARM_IRQ_TYPE_MASK 0xff |
| 246 | #define KVM_ARM_IRQ_VCPU_SHIFT 16 |
| 247 | #define KVM_ARM_IRQ_VCPU_MASK 0xff |
| 248 | #define KVM_ARM_IRQ_NUM_SHIFT 0 |
| 249 | #define KVM_ARM_IRQ_NUM_MASK 0xffff |
| 250 | |
| 251 | /* irq_type field */ |
| 252 | #define KVM_ARM_IRQ_TYPE_CPU 0 |
| 253 | #define KVM_ARM_IRQ_TYPE_SPI 1 |
| 254 | #define KVM_ARM_IRQ_TYPE_PPI 2 |
| 255 | |
| 256 | /* out-of-kernel GIC cpu interrupt injection irq_number field */ |
| 257 | #define KVM_ARM_IRQ_CPU_IRQ 0 |
| 258 | #define KVM_ARM_IRQ_CPU_FIQ 1 |
| 259 | |
Andre Przywara | fd1d0dd | 2015-04-10 16:17:59 +0100 | [diff] [blame] | 260 | /* |
| 261 | * This used to hold the highest supported SPI, but it is now obsolete |
| 262 | * and only here to provide source code level compatibility with older |
| 263 | * userland. The highest SPI number can be set via KVM_DEV_ARM_VGIC_GRP_NR_IRQS. |
| 264 | */ |
| 265 | #ifndef __KERNEL__ |
Christoffer Dall | 86ce853 | 2013-01-20 18:28:08 -0500 | [diff] [blame] | 266 | #define KVM_ARM_IRQ_GIC_MAX 127 |
Andre Przywara | fd1d0dd | 2015-04-10 16:17:59 +0100 | [diff] [blame] | 267 | #endif |
Christoffer Dall | 86ce853 | 2013-01-20 18:28:08 -0500 | [diff] [blame] | 268 | |
Eric Auger | 174178f | 2015-03-04 11:14:36 +0100 | [diff] [blame] | 269 | /* One single KVM irqchip, ie. the VGIC */ |
| 270 | #define KVM_NR_IRQCHIPS 1 |
| 271 | |
Marc Zyngier | aa024c2 | 2013-01-20 18:28:13 -0500 | [diff] [blame] | 272 | /* PSCI interface */ |
| 273 | #define KVM_PSCI_FN_BASE 0x95c1ba5e |
| 274 | #define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n)) |
| 275 | |
| 276 | #define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0) |
| 277 | #define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1) |
| 278 | #define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2) |
| 279 | #define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3) |
| 280 | |
Anup Patel | 7d0f84a | 2014-04-29 11:24:16 +0530 | [diff] [blame] | 281 | #define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS |
| 282 | #define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED |
| 283 | #define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS |
| 284 | #define KVM_PSCI_RET_DENIED PSCI_RET_DENIED |
Marc Zyngier | aa024c2 | 2013-01-20 18:28:13 -0500 | [diff] [blame] | 285 | |
Christoffer Dall | 749cf76c | 2013-01-20 18:28:06 -0500 | [diff] [blame] | 286 | #endif /* __ARM_KVM_H__ */ |