blob: e71685a7ffaed91e59e5e2e54aa04cd9cf38a6d2 [file] [log] [blame]
Parav Panditfe2caef2012-03-21 04:09:06 +05301/*******************************************************************
2 * This file is part of the Emulex RoCE Device Driver for *
3 * RoCE (RDMA over Converged Ethernet) adapters. *
4 * Copyright (C) 2008-2012 Emulex. All rights reserved. *
5 * EMULEX and SLI are trademarks of Emulex. *
6 * www.emulex.com *
7 * *
8 * This program is free software; you can redistribute it and/or *
9 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
19 *
20 * Contact Information:
21 * linux-drivers@emulex.com
22 *
23 * Emulex
24 * 3333 Susan Street
25 * Costa Mesa, CA 92626
26 *******************************************************************/
27
28#ifndef __OCRDMA_SLI_H__
29#define __OCRDMA_SLI_H__
30
31#define Bit(_b) (1 << (_b))
32
33#define OCRDMA_GEN1_FAMILY 0xB
Devesh Sharmabe8348d2013-12-05 09:46:07 +053034#define OCRDMA_GEN2_FAMILY 0x0F
Parav Panditfe2caef2012-03-21 04:09:06 +053035
36#define OCRDMA_SUBSYS_ROCE 10
37enum {
38 OCRDMA_CMD_QUERY_CONFIG = 1,
39 OCRDMA_CMD_ALLOC_PD,
40 OCRDMA_CMD_DEALLOC_PD,
41
42 OCRDMA_CMD_CREATE_AH_TBL,
43 OCRDMA_CMD_DELETE_AH_TBL,
44
45 OCRDMA_CMD_CREATE_QP,
46 OCRDMA_CMD_QUERY_QP,
47 OCRDMA_CMD_MODIFY_QP,
48 OCRDMA_CMD_DELETE_QP,
49
50 OCRDMA_CMD_RSVD1,
51 OCRDMA_CMD_ALLOC_LKEY,
52 OCRDMA_CMD_DEALLOC_LKEY,
53 OCRDMA_CMD_REGISTER_NSMR,
54 OCRDMA_CMD_REREGISTER_NSMR,
55 OCRDMA_CMD_REGISTER_NSMR_CONT,
56 OCRDMA_CMD_QUERY_NSMR,
57 OCRDMA_CMD_ALLOC_MW,
58 OCRDMA_CMD_QUERY_MW,
59
60 OCRDMA_CMD_CREATE_SRQ,
61 OCRDMA_CMD_QUERY_SRQ,
62 OCRDMA_CMD_MODIFY_SRQ,
63 OCRDMA_CMD_DELETE_SRQ,
64
65 OCRDMA_CMD_ATTACH_MCAST,
66 OCRDMA_CMD_DETACH_MCAST,
67
68 OCRDMA_CMD_MAX
69};
70
71#define OCRDMA_SUBSYS_COMMON 1
72enum {
Naresh Gottumukkalaf24ceba2013-08-26 15:27:47 +053073 OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1 = 5,
Parav Panditfe2caef2012-03-21 04:09:06 +053074 OCRDMA_CMD_CREATE_CQ = 12,
75 OCRDMA_CMD_CREATE_EQ = 13,
76 OCRDMA_CMD_CREATE_MQ = 21,
77 OCRDMA_CMD_GET_FW_VER = 35,
78 OCRDMA_CMD_DELETE_MQ = 53,
79 OCRDMA_CMD_DELETE_CQ = 54,
80 OCRDMA_CMD_DELETE_EQ = 55,
81 OCRDMA_CMD_GET_FW_CONFIG = 58,
82 OCRDMA_CMD_CREATE_MQ_EXT = 90
83};
84
85enum {
86 QTYPE_EQ = 1,
87 QTYPE_CQ = 2,
88 QTYPE_MCCQ = 3
89};
90
91#define OCRDMA_MAX_SGID (8)
92
93#define OCRDMA_MAX_QP 2048
94#define OCRDMA_MAX_CQ 2048
Naresh Gottumukkalac43e9ab2013-08-26 15:27:46 +053095#define OCRDMA_MAX_STAG 8192
Parav Panditfe2caef2012-03-21 04:09:06 +053096
97enum {
98 OCRDMA_DB_RQ_OFFSET = 0xE0,
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +053099 OCRDMA_DB_GEN2_RQ_OFFSET = 0x100,
Parav Panditfe2caef2012-03-21 04:09:06 +0530100 OCRDMA_DB_SQ_OFFSET = 0x60,
101 OCRDMA_DB_GEN2_SQ_OFFSET = 0x1C0,
102 OCRDMA_DB_SRQ_OFFSET = OCRDMA_DB_RQ_OFFSET,
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +0530103 OCRDMA_DB_GEN2_SRQ_OFFSET = OCRDMA_DB_GEN2_RQ_OFFSET,
Parav Panditfe2caef2012-03-21 04:09:06 +0530104 OCRDMA_DB_CQ_OFFSET = 0x120,
105 OCRDMA_DB_EQ_OFFSET = OCRDMA_DB_CQ_OFFSET,
Devesh Sharma2df84fa82014-02-04 11:56:55 +0530106 OCRDMA_DB_MQ_OFFSET = 0x140,
107
108 OCRDMA_DB_SQ_SHIFT = 16,
109 OCRDMA_DB_RQ_SHIFT = 24
Parav Panditfe2caef2012-03-21 04:09:06 +0530110};
111
112#define OCRDMA_DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
113#define OCRDMA_DB_CQ_RING_ID_EXT_MASK 0x0C00 /* bits 10-11 of qid at 12-11 */
114/* qid #2 msbits at 12-11 */
115#define OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT 0x1
116#define OCRDMA_DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
117/* Rearm bit */
118#define OCRDMA_DB_CQ_REARM_SHIFT (29) /* bit 29 */
119/* solicited bit */
120#define OCRDMA_DB_CQ_SOLICIT_SHIFT (31) /* bit 31 */
121
122#define OCRDMA_EQ_ID_MASK 0x1FF /* bits 0 - 8 */
123#define OCRDMA_EQ_ID_EXT_MASK 0x3e00 /* bits 9-13 */
124#define OCRDMA_EQ_ID_EXT_MASK_SHIFT (2) /* qid bits 9-13 at 11-15 */
125
126/* Clear the interrupt for this eq */
127#define OCRDMA_EQ_CLR_SHIFT (9) /* bit 9 */
128/* Must be 1 */
129#define OCRDMA_EQ_TYPE_SHIFT (10) /* bit 10 */
130/* Number of event entries processed */
131#define OCRDMA_NUM_EQE_SHIFT (16) /* bits 16 - 28 */
132/* Rearm bit */
133#define OCRDMA_REARM_SHIFT (29) /* bit 29 */
134
135#define OCRDMA_MQ_ID_MASK 0x7FF /* bits 0 - 10 */
136/* Number of entries posted */
137#define OCRDMA_MQ_NUM_MQE_SHIFT (16) /* bits 16 - 29 */
138
139#define OCRDMA_MIN_HPAGE_SIZE (4096)
140
141#define OCRDMA_MIN_Q_PAGE_SIZE (4096)
142#define OCRDMA_MAX_Q_PAGES (8)
143
144/*
145# 0: 4K Bytes
146# 1: 8K Bytes
147# 2: 16K Bytes
148# 3: 32K Bytes
149# 4: 64K Bytes
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +0530150# 5: 128K Bytes
151# 6: 256K Bytes
152# 7: 512K Bytes
Parav Panditfe2caef2012-03-21 04:09:06 +0530153*/
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +0530154#define OCRDMA_MAX_Q_PAGE_SIZE_CNT (8)
Parav Panditfe2caef2012-03-21 04:09:06 +0530155#define OCRDMA_Q_PAGE_BASE_SIZE (OCRDMA_MIN_Q_PAGE_SIZE * OCRDMA_MAX_Q_PAGES)
156
157#define MAX_OCRDMA_QP_PAGES (8)
158#define OCRDMA_MAX_WQE_MEM_SIZE (MAX_OCRDMA_QP_PAGES * OCRDMA_MIN_HQ_PAGE_SIZE)
159
160#define OCRDMA_CREATE_CQ_MAX_PAGES (4)
161#define OCRDMA_DPP_CQE_SIZE (4)
162
163#define OCRDMA_GEN2_MAX_CQE 1024
164#define OCRDMA_GEN2_CQ_PAGE_SIZE 4096
165#define OCRDMA_GEN2_WQE_SIZE 256
166#define OCRDMA_MAX_CQE 4095
167#define OCRDMA_CQ_PAGE_SIZE 16384
168#define OCRDMA_WQE_SIZE 128
169#define OCRDMA_WQE_STRIDE 8
170#define OCRDMA_WQE_ALIGN_BYTES 16
171
172#define MAX_OCRDMA_SRQ_PAGES MAX_OCRDMA_QP_PAGES
173
174enum {
175 OCRDMA_MCH_OPCODE_SHIFT = 0,
176 OCRDMA_MCH_OPCODE_MASK = 0xFF,
177 OCRDMA_MCH_SUBSYS_SHIFT = 8,
178 OCRDMA_MCH_SUBSYS_MASK = 0xFF00
179};
180
181/* mailbox cmd header */
182struct ocrdma_mbx_hdr {
183 u32 subsys_op;
184 u32 timeout; /* in seconds */
185 u32 cmd_len;
186 u32 rsvd_version;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530187};
Parav Panditfe2caef2012-03-21 04:09:06 +0530188
189enum {
190 OCRDMA_MBX_RSP_OPCODE_SHIFT = 0,
191 OCRDMA_MBX_RSP_OPCODE_MASK = 0xFF,
192 OCRDMA_MBX_RSP_SUBSYS_SHIFT = 8,
193 OCRDMA_MBX_RSP_SUBSYS_MASK = 0xFF << OCRDMA_MBX_RSP_SUBSYS_SHIFT,
194
195 OCRDMA_MBX_RSP_STATUS_SHIFT = 0,
196 OCRDMA_MBX_RSP_STATUS_MASK = 0xFF,
197 OCRDMA_MBX_RSP_ASTATUS_SHIFT = 8,
198 OCRDMA_MBX_RSP_ASTATUS_MASK = 0xFF << OCRDMA_MBX_RSP_ASTATUS_SHIFT
199};
200
201/* mailbox cmd response */
202struct ocrdma_mbx_rsp {
203 u32 subsys_op;
204 u32 status;
205 u32 rsp_len;
206 u32 add_rsp_len;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530207};
Parav Panditfe2caef2012-03-21 04:09:06 +0530208
209enum {
210 OCRDMA_MQE_EMBEDDED = 1,
211 OCRDMA_MQE_NONEMBEDDED = 0
212};
213
214struct ocrdma_mqe_sge {
215 u32 pa_lo;
216 u32 pa_hi;
217 u32 len;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530218};
Parav Panditfe2caef2012-03-21 04:09:06 +0530219
220enum {
221 OCRDMA_MQE_HDR_EMB_SHIFT = 0,
222 OCRDMA_MQE_HDR_EMB_MASK = Bit(0),
223 OCRDMA_MQE_HDR_SGE_CNT_SHIFT = 3,
224 OCRDMA_MQE_HDR_SGE_CNT_MASK = 0x1F << OCRDMA_MQE_HDR_SGE_CNT_SHIFT,
225 OCRDMA_MQE_HDR_SPECIAL_SHIFT = 24,
226 OCRDMA_MQE_HDR_SPECIAL_MASK = 0xFF << OCRDMA_MQE_HDR_SPECIAL_SHIFT
227};
228
229struct ocrdma_mqe_hdr {
230 u32 spcl_sge_cnt_emb;
231 u32 pyld_len;
232 u32 tag_lo;
233 u32 tag_hi;
234 u32 rsvd3;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530235};
Parav Panditfe2caef2012-03-21 04:09:06 +0530236
237struct ocrdma_mqe_emb_cmd {
238 struct ocrdma_mbx_hdr mch;
239 u8 pyld[220];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530240};
Parav Panditfe2caef2012-03-21 04:09:06 +0530241
242struct ocrdma_mqe {
243 struct ocrdma_mqe_hdr hdr;
244 union {
245 struct ocrdma_mqe_emb_cmd emb_req;
246 struct {
247 struct ocrdma_mqe_sge sge[19];
248 } nonemb_req;
249 u8 cmd[236];
250 struct ocrdma_mbx_rsp rsp;
251 } u;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530252};
Parav Panditfe2caef2012-03-21 04:09:06 +0530253
254#define OCRDMA_EQ_LEN 4096
255#define OCRDMA_MQ_CQ_LEN 256
256#define OCRDMA_MQ_LEN 128
257
258#define PAGE_SHIFT_4K 12
259#define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
260
261/* Returns number of pages spanned by the data starting at the given addr */
262#define PAGES_4K_SPANNED(_address, size) \
263 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
264 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
265
266struct ocrdma_delete_q_req {
267 struct ocrdma_mbx_hdr req;
268 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530269};
Parav Panditfe2caef2012-03-21 04:09:06 +0530270
271struct ocrdma_pa {
272 u32 lo;
273 u32 hi;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530274};
Parav Panditfe2caef2012-03-21 04:09:06 +0530275
276#define MAX_OCRDMA_EQ_PAGES (8)
277struct ocrdma_create_eq_req {
278 struct ocrdma_mbx_hdr req;
279 u32 num_pages;
280 u32 valid;
281 u32 cnt;
282 u32 delay;
283 u32 rsvd;
284 struct ocrdma_pa pa[MAX_OCRDMA_EQ_PAGES];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530285};
Parav Panditfe2caef2012-03-21 04:09:06 +0530286
287enum {
288 OCRDMA_CREATE_EQ_VALID = Bit(29),
289 OCRDMA_CREATE_EQ_CNT_SHIFT = 26,
290 OCRDMA_CREATE_CQ_DELAY_SHIFT = 13,
291};
292
293struct ocrdma_create_eq_rsp {
294 struct ocrdma_mbx_rsp rsp;
295 u32 vector_eqid;
296};
297
298#define OCRDMA_EQ_MINOR_OTHER (0x1)
299
300enum {
301 OCRDMA_MCQE_STATUS_SHIFT = 0,
302 OCRDMA_MCQE_STATUS_MASK = 0xFFFF,
303 OCRDMA_MCQE_ESTATUS_SHIFT = 16,
304 OCRDMA_MCQE_ESTATUS_MASK = 0xFFFF << OCRDMA_MCQE_ESTATUS_SHIFT,
305 OCRDMA_MCQE_CONS_SHIFT = 27,
306 OCRDMA_MCQE_CONS_MASK = Bit(27),
307 OCRDMA_MCQE_CMPL_SHIFT = 28,
308 OCRDMA_MCQE_CMPL_MASK = Bit(28),
309 OCRDMA_MCQE_AE_SHIFT = 30,
310 OCRDMA_MCQE_AE_MASK = Bit(30),
311 OCRDMA_MCQE_VALID_SHIFT = 31,
312 OCRDMA_MCQE_VALID_MASK = Bit(31)
313};
314
315struct ocrdma_mcqe {
316 u32 status;
317 u32 tag_lo;
318 u32 tag_hi;
319 u32 valid_ae_cmpl_cons;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530320};
Parav Panditfe2caef2012-03-21 04:09:06 +0530321
322enum {
323 OCRDMA_AE_MCQE_QPVALID = Bit(31),
324 OCRDMA_AE_MCQE_QPID_MASK = 0xFFFF,
325
326 OCRDMA_AE_MCQE_CQVALID = Bit(31),
327 OCRDMA_AE_MCQE_CQID_MASK = 0xFFFF,
328 OCRDMA_AE_MCQE_VALID = Bit(31),
329 OCRDMA_AE_MCQE_AE = Bit(30),
330 OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT = 16,
331 OCRDMA_AE_MCQE_EVENT_TYPE_MASK =
332 0xFF << OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT,
333 OCRDMA_AE_MCQE_EVENT_CODE_SHIFT = 8,
334 OCRDMA_AE_MCQE_EVENT_CODE_MASK =
335 0xFF << OCRDMA_AE_MCQE_EVENT_CODE_SHIFT
336};
337struct ocrdma_ae_mcqe {
338 u32 qpvalid_qpid;
339 u32 cqvalid_cqid;
340 u32 evt_tag;
341 u32 valid_ae_event;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530342};
Parav Panditfe2caef2012-03-21 04:09:06 +0530343
344enum {
Naresh Gottumukkala84b105d2013-08-26 15:27:50 +0530345 OCRDMA_AE_PVID_MCQE_ENABLED_SHIFT = 0,
346 OCRDMA_AE_PVID_MCQE_ENABLED_MASK = 0xFF,
347 OCRDMA_AE_PVID_MCQE_TAG_SHIFT = 16,
348 OCRDMA_AE_PVID_MCQE_TAG_MASK = 0xFFFF << OCRDMA_AE_PVID_MCQE_TAG_SHIFT
349};
350
351struct ocrdma_ae_pvid_mcqe {
352 u32 tag_enabled;
353 u32 event_tag;
354 u32 rsvd1;
355 u32 rsvd2;
356};
357
358enum {
Parav Panditfe2caef2012-03-21 04:09:06 +0530359 OCRDMA_AE_MPA_MCQE_REQ_ID_SHIFT = 16,
360 OCRDMA_AE_MPA_MCQE_REQ_ID_MASK = 0xFFFF <<
361 OCRDMA_AE_MPA_MCQE_REQ_ID_SHIFT,
362
363 OCRDMA_AE_MPA_MCQE_EVENT_CODE_SHIFT = 8,
364 OCRDMA_AE_MPA_MCQE_EVENT_CODE_MASK = 0xFF <<
365 OCRDMA_AE_MPA_MCQE_EVENT_CODE_SHIFT,
366 OCRDMA_AE_MPA_MCQE_EVENT_TYPE_SHIFT = 16,
367 OCRDMA_AE_MPA_MCQE_EVENT_TYPE_MASK = 0xFF <<
368 OCRDMA_AE_MPA_MCQE_EVENT_TYPE_SHIFT,
369 OCRDMA_AE_MPA_MCQE_EVENT_AE_SHIFT = 30,
370 OCRDMA_AE_MPA_MCQE_EVENT_AE_MASK = Bit(30),
371 OCRDMA_AE_MPA_MCQE_EVENT_VALID_SHIFT = 31,
372 OCRDMA_AE_MPA_MCQE_EVENT_VALID_MASK = Bit(31)
373};
374
375struct ocrdma_ae_mpa_mcqe {
376 u32 req_id;
377 u32 w1;
378 u32 w2;
379 u32 valid_ae_event;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530380};
Parav Panditfe2caef2012-03-21 04:09:06 +0530381
382enum {
383 OCRDMA_AE_QP_MCQE_NEW_QP_STATE_SHIFT = 0,
384 OCRDMA_AE_QP_MCQE_NEW_QP_STATE_MASK = 0xFFFF,
385 OCRDMA_AE_QP_MCQE_QP_ID_SHIFT = 16,
386 OCRDMA_AE_QP_MCQE_QP_ID_MASK = 0xFFFF <<
387 OCRDMA_AE_QP_MCQE_QP_ID_SHIFT,
388
389 OCRDMA_AE_QP_MCQE_EVENT_CODE_SHIFT = 8,
390 OCRDMA_AE_QP_MCQE_EVENT_CODE_MASK = 0xFF <<
391 OCRDMA_AE_QP_MCQE_EVENT_CODE_SHIFT,
392 OCRDMA_AE_QP_MCQE_EVENT_TYPE_SHIFT = 16,
393 OCRDMA_AE_QP_MCQE_EVENT_TYPE_MASK = 0xFF <<
394 OCRDMA_AE_QP_MCQE_EVENT_TYPE_SHIFT,
395 OCRDMA_AE_QP_MCQE_EVENT_AE_SHIFT = 30,
396 OCRDMA_AE_QP_MCQE_EVENT_AE_MASK = Bit(30),
397 OCRDMA_AE_QP_MCQE_EVENT_VALID_SHIFT = 31,
398 OCRDMA_AE_QP_MCQE_EVENT_VALID_MASK = Bit(31)
399};
400
401struct ocrdma_ae_qp_mcqe {
402 u32 qp_id_state;
403 u32 w1;
404 u32 w2;
405 u32 valid_ae_event;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530406};
Parav Panditfe2caef2012-03-21 04:09:06 +0530407
Naresh Gottumukkala84b105d2013-08-26 15:27:50 +0530408#define OCRDMA_ASYNC_RDMA_EVE_CODE 0x14
409#define OCRDMA_ASYNC_GRP5_EVE_CODE 0x5
410#define OCRDMA_ASYNC_EVENT_PVID_STATE 0x3
Parav Panditfe2caef2012-03-21 04:09:06 +0530411
412enum OCRDMA_ASYNC_EVENT_TYPE {
413 OCRDMA_CQ_ERROR = 0x00,
414 OCRDMA_CQ_OVERRUN_ERROR = 0x01,
415 OCRDMA_CQ_QPCAT_ERROR = 0x02,
416 OCRDMA_QP_ACCESS_ERROR = 0x03,
417 OCRDMA_QP_COMM_EST_EVENT = 0x04,
418 OCRDMA_SQ_DRAINED_EVENT = 0x05,
419 OCRDMA_DEVICE_FATAL_EVENT = 0x08,
420 OCRDMA_SRQCAT_ERROR = 0x0E,
421 OCRDMA_SRQ_LIMIT_EVENT = 0x0F,
422 OCRDMA_QP_LAST_WQE_EVENT = 0x10
423};
424
425/* mailbox command request and responses */
426enum {
427 OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT = 2,
428 OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK = Bit(2),
429 OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT = 3,
430 OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK = Bit(3),
431 OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT = 8,
432 OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK = 0xFFFFFF <<
433 OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT,
434
435 OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT = 16,
436 OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK = 0xFFFF <<
437 OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT,
438 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT = 8,
439 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK = 0xFF <<
440 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT,
441
442 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT = 0,
443 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK = 0xFFFF,
Mahesh Vardhamanaiah634c5792012-06-08 21:26:11 +0530444 OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_SHIFT = 16,
445 OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_MASK = 0xFFFF <<
446 OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_SHIFT,
Parav Panditfe2caef2012-03-21 04:09:06 +0530447
448 OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT = 0,
449 OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK = 0xFFFF,
450 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT = 16,
451 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK = 0xFFFF <<
452 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT,
453
454 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET = 24,
455 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK = 0xFF <<
456 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET,
457 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET = 16,
458 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK = 0xFF <<
459 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET,
460 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CQES_OFFSET = 0,
461 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CQES_MASK = 0xFFFF <<
462 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CQES_OFFSET,
463
464 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET = 16,
465 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_MASK = 0xFFFF <<
466 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET,
467 OCRDMA_MBX_QUERY_CFG_MAX_RPIR_QPS_OFFSET = 0,
468 OCRDMA_MBX_QUERY_CFG_MAX_RPIR_QPS_MASK = 0xFFFF <<
469 OCRDMA_MBX_QUERY_CFG_MAX_RPIR_QPS_OFFSET,
470
471 OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_OFFSET = 16,
472 OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_MASK = 0xFFFF <<
473 OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_OFFSET,
474 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CREDITS_OFFSET = 0,
475 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CREDITS_MASK = 0xFFFF <<
476 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CREDITS_OFFSET,
477
478 OCRDMA_MBX_QUERY_CFG_MAX_DPP_QPS_OFFSET = 0,
479 OCRDMA_MBX_QUERY_CFG_MAX_DPP_QPS_MASK = 0xFFFF <<
480 OCRDMA_MBX_QUERY_CFG_MAX_DPP_QPS_OFFSET,
481
482 OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET = 16,
483 OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_MASK = 0xFFFF <<
484 OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET,
485 OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_OFFSET = 0,
486 OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK = 0xFFFF <<
Mahesh Vardhamanaiah07bb5422012-06-08 21:25:52 +0530487 OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_OFFSET,
Parav Panditfe2caef2012-03-21 04:09:06 +0530488
489 OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET = 16,
490 OCRDMA_MBX_QUERY_CFG_MAX_CQ_MASK = 0xFFFF <<
491 OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET,
492 OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_OFFSET = 0,
493 OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK = 0xFFFF <<
494 OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_OFFSET,
495
496 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_RQE_OFFSET = 16,
497 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_RQE_MASK = 0xFFFF <<
498 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_RQE_OFFSET,
499 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET = 0,
500 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK = 0xFFFF <<
501 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET,
502};
503
504struct ocrdma_mbx_query_config {
505 struct ocrdma_mqe_hdr hdr;
506 struct ocrdma_mbx_rsp rsp;
507 u32 qp_srq_cq_ird_ord;
508 u32 max_pd_ca_ack_delay;
509 u32 max_write_send_sge;
510 u32 max_ird_ord_per_qp;
511 u32 max_shared_ird_ord;
512 u32 max_mr;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530513 u32 max_mr_size_lo;
514 u32 max_mr_size_hi;
Parav Panditfe2caef2012-03-21 04:09:06 +0530515 u32 max_num_mr_pbl;
516 u32 max_mw;
517 u32 max_fmr;
518 u32 max_pages_per_frmr;
519 u32 max_mcast_group;
520 u32 max_mcast_qp_attach;
521 u32 max_total_mcast_qp_attach;
522 u32 wqe_rqe_stride_max_dpp_cqs;
523 u32 max_srq_rpir_qps;
524 u32 max_dpp_pds_credits;
525 u32 max_dpp_credits_pds_per_pd;
526 u32 max_wqes_rqes_per_q;
527 u32 max_cq_cqes_per_cq;
528 u32 max_srq_rqe_sge;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530529};
Parav Panditfe2caef2012-03-21 04:09:06 +0530530
531struct ocrdma_fw_ver_rsp {
532 struct ocrdma_mqe_hdr hdr;
533 struct ocrdma_mbx_rsp rsp;
534
535 u8 running_ver[32];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530536};
Parav Panditfe2caef2012-03-21 04:09:06 +0530537
538struct ocrdma_fw_conf_rsp {
539 struct ocrdma_mqe_hdr hdr;
540 struct ocrdma_mbx_rsp rsp;
541
542 u32 config_num;
543 u32 asic_revision;
544 u32 phy_port;
545 u32 fn_mode;
546 struct {
547 u32 mode;
548 u32 nic_wqid_base;
549 u32 nic_wq_tot;
550 u32 prot_wqid_base;
551 u32 prot_wq_tot;
552 u32 prot_rqid_base;
553 u32 prot_rqid_tot;
554 u32 rsvd[6];
555 } ulp[2];
556 u32 fn_capabilities;
557 u32 rsvd1;
558 u32 rsvd2;
559 u32 base_eqid;
560 u32 max_eq;
561
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530562};
Parav Panditfe2caef2012-03-21 04:09:06 +0530563
564enum {
565 OCRDMA_FN_MODE_RDMA = 0x4
566};
567
Naresh Gottumukkalaf24ceba2013-08-26 15:27:47 +0530568struct ocrdma_get_link_speed_rsp {
569 struct ocrdma_mqe_hdr hdr;
570 struct ocrdma_mbx_rsp rsp;
571
572 u8 pt_port_num;
573 u8 link_duplex;
574 u8 phys_port_speed;
575 u8 phys_port_fault;
576 u16 rsvd1;
577 u16 qos_lnk_speed;
578 u8 logical_lnk_status;
579 u8 rsvd2[3];
580};
581
582enum {
583 OCRDMA_PHYS_LINK_SPEED_ZERO = 0x0,
584 OCRDMA_PHYS_LINK_SPEED_10MBPS = 0x1,
585 OCRDMA_PHYS_LINK_SPEED_100MBPS = 0x2,
586 OCRDMA_PHYS_LINK_SPEED_1GBPS = 0x3,
587 OCRDMA_PHYS_LINK_SPEED_10GBPS = 0x4,
588 OCRDMA_PHYS_LINK_SPEED_20GBPS = 0x5,
589 OCRDMA_PHYS_LINK_SPEED_25GBPS = 0x6,
590 OCRDMA_PHYS_LINK_SPEED_40GBPS = 0x7,
591 OCRDMA_PHYS_LINK_SPEED_100GBPS = 0x8
592};
593
Parav Panditfe2caef2012-03-21 04:09:06 +0530594enum {
595 OCRDMA_CREATE_CQ_VER2 = 2,
Naresh Gottumukkalacffce992013-08-26 15:27:44 +0530596 OCRDMA_CREATE_CQ_VER3 = 3,
Parav Panditfe2caef2012-03-21 04:09:06 +0530597
598 OCRDMA_CREATE_CQ_PAGE_CNT_MASK = 0xFFFF,
599 OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT = 16,
600 OCRDMA_CREATE_CQ_PAGE_SIZE_MASK = 0xFF,
601
602 OCRDMA_CREATE_CQ_COALESCWM_SHIFT = 12,
603 OCRDMA_CREATE_CQ_COALESCWM_MASK = Bit(13) | Bit(12),
604 OCRDMA_CREATE_CQ_FLAGS_NODELAY = Bit(14),
605 OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID = Bit(15),
606
607 OCRDMA_CREATE_CQ_EQ_ID_MASK = 0xFFFF,
608 OCRDMA_CREATE_CQ_CQE_COUNT_MASK = 0xFFFF
609};
610
611enum {
612 OCRDMA_CREATE_CQ_VER0 = 0,
613 OCRDMA_CREATE_CQ_DPP = 1,
614 OCRDMA_CREATE_CQ_TYPE_SHIFT = 24,
615 OCRDMA_CREATE_CQ_EQID_SHIFT = 22,
616
617 OCRDMA_CREATE_CQ_CNT_SHIFT = 27,
618 OCRDMA_CREATE_CQ_FLAGS_VALID = Bit(29),
619 OCRDMA_CREATE_CQ_FLAGS_EVENTABLE = Bit(31),
620 OCRDMA_CREATE_CQ_DEF_FLAGS = OCRDMA_CREATE_CQ_FLAGS_VALID |
621 OCRDMA_CREATE_CQ_FLAGS_EVENTABLE |
622 OCRDMA_CREATE_CQ_FLAGS_NODELAY
623};
624
625struct ocrdma_create_cq_cmd {
626 struct ocrdma_mbx_hdr req;
627 u32 pgsz_pgcnt;
628 u32 ev_cnt_flags;
629 u32 eqn;
Naresh Gottumukkalacffce992013-08-26 15:27:44 +0530630 u16 cqe_count;
631 u16 pd_id;
Parav Panditfe2caef2012-03-21 04:09:06 +0530632 u32 rsvd6;
633 struct ocrdma_pa pa[OCRDMA_CREATE_CQ_MAX_PAGES];
634};
635
636struct ocrdma_create_cq {
637 struct ocrdma_mqe_hdr hdr;
638 struct ocrdma_create_cq_cmd cmd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530639};
Parav Panditfe2caef2012-03-21 04:09:06 +0530640
641enum {
642 OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK = 0xFFFF
643};
644
645struct ocrdma_create_cq_cmd_rsp {
646 struct ocrdma_mbx_rsp rsp;
647 u32 cq_id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530648};
Parav Panditfe2caef2012-03-21 04:09:06 +0530649
650struct ocrdma_create_cq_rsp {
651 struct ocrdma_mqe_hdr hdr;
652 struct ocrdma_create_cq_cmd_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530653};
Parav Panditfe2caef2012-03-21 04:09:06 +0530654
655enum {
656 OCRDMA_CREATE_MQ_V0_CQ_ID_SHIFT = 22,
657 OCRDMA_CREATE_MQ_CQ_ID_SHIFT = 16,
658 OCRDMA_CREATE_MQ_RING_SIZE_SHIFT = 16,
659 OCRDMA_CREATE_MQ_VALID = Bit(31),
660 OCRDMA_CREATE_MQ_ASYNC_CQ_VALID = Bit(0)
661};
662
Naresh Gottumukkalab1d58b92013-06-10 04:42:38 +0000663struct ocrdma_create_mq_req {
664 struct ocrdma_mbx_hdr req;
Parav Panditfe2caef2012-03-21 04:09:06 +0530665 u32 cqid_pages;
666 u32 async_event_bitmap;
667 u32 async_cqid_ringsize;
668 u32 valid;
669 u32 async_cqid_valid;
670 u32 rsvd;
671 struct ocrdma_pa pa[8];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530672};
Parav Panditfe2caef2012-03-21 04:09:06 +0530673
Parav Panditfe2caef2012-03-21 04:09:06 +0530674struct ocrdma_create_mq_rsp {
675 struct ocrdma_mbx_rsp rsp;
676 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530677};
Parav Panditfe2caef2012-03-21 04:09:06 +0530678
679enum {
680 OCRDMA_DESTROY_CQ_QID_SHIFT = 0,
681 OCRDMA_DESTROY_CQ_QID_MASK = 0xFFFF,
682 OCRDMA_DESTROY_CQ_QID_BYPASS_FLUSH_SHIFT = 16,
683 OCRDMA_DESTROY_CQ_QID_BYPASS_FLUSH_MASK = 0xFFFF <<
684 OCRDMA_DESTROY_CQ_QID_BYPASS_FLUSH_SHIFT
685};
686
687struct ocrdma_destroy_cq {
688 struct ocrdma_mqe_hdr hdr;
689 struct ocrdma_mbx_hdr req;
690
691 u32 bypass_flush_qid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530692};
Parav Panditfe2caef2012-03-21 04:09:06 +0530693
694struct ocrdma_destroy_cq_rsp {
695 struct ocrdma_mqe_hdr hdr;
696 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530697};
Parav Panditfe2caef2012-03-21 04:09:06 +0530698
699enum {
700 OCRDMA_QPT_GSI = 1,
701 OCRDMA_QPT_RC = 2,
702 OCRDMA_QPT_UD = 4,
703};
704
705enum {
706 OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT = 0,
707 OCRDMA_CREATE_QP_REQ_PD_ID_MASK = 0xFFFF,
708 OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT = 16,
709 OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT = 19,
710 OCRDMA_CREATE_QP_REQ_QPT_SHIFT = 29,
711 OCRDMA_CREATE_QP_REQ_QPT_MASK = Bit(31) | Bit(30) | Bit(29),
712
713 OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT = 0,
714 OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK = 0xFFFF,
715 OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT = 16,
716 OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK = 0xFFFF <<
717 OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT,
718
719 OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT = 0,
720 OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK = 0xFFFF,
721 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT = 16,
722 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK = 0xFFFF <<
723 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT,
724
725 OCRDMA_CREATE_QP_REQ_FMR_EN_SHIFT = 0,
726 OCRDMA_CREATE_QP_REQ_FMR_EN_MASK = Bit(0),
727 OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_SHIFT = 1,
728 OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK = Bit(1),
729 OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_SHIFT = 2,
730 OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK = Bit(2),
731 OCRDMA_CREATE_QP_REQ_INB_WREN_SHIFT = 3,
732 OCRDMA_CREATE_QP_REQ_INB_WREN_MASK = Bit(3),
733 OCRDMA_CREATE_QP_REQ_INB_RDEN_SHIFT = 4,
734 OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK = Bit(4),
735 OCRDMA_CREATE_QP_REQ_USE_SRQ_SHIFT = 5,
736 OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK = Bit(5),
737 OCRDMA_CREATE_QP_REQ_ENABLE_RPIR_SHIFT = 6,
738 OCRDMA_CREATE_QP_REQ_ENABLE_RPIR_MASK = Bit(6),
739 OCRDMA_CREATE_QP_REQ_ENABLE_DPP_SHIFT = 7,
740 OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK = Bit(7),
741 OCRDMA_CREATE_QP_REQ_ENABLE_DPP_CQ_SHIFT = 8,
742 OCRDMA_CREATE_QP_REQ_ENABLE_DPP_CQ_MASK = Bit(8),
743 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT = 16,
744 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK = 0xFFFF <<
745 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT,
746
747 OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT = 0,
748 OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK = 0xFFFF,
749 OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT = 16,
750 OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK = 0xFFFF <<
751 OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT,
752
753 OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT = 0,
754 OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK = 0xFFFF,
755 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT = 16,
756 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK = 0xFFFF <<
757 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT,
758
759 OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT = 0,
760 OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK = 0xFFFF,
761 OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT = 16,
762 OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK = 0xFFFF <<
763 OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT,
764
765 OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT = 0,
766 OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK = 0xFFFF,
767 OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT = 16,
768 OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK = 0xFFFF <<
769 OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT,
770
771 OCRDMA_CREATE_QP_REQ_DPP_CQPID_SHIFT = 0,
772 OCRDMA_CREATE_QP_REQ_DPP_CQPID_MASK = 0xFFFF,
773 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT = 16,
774 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_MASK = 0xFFFF <<
775 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT
776};
777
778enum {
779 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT = 16,
780 OCRDMA_CREATE_QP_RSP_DPP_PAGE_SHIFT = 1
781};
782
783#define MAX_OCRDMA_IRD_PAGES 4
784
785enum ocrdma_qp_flags {
786 OCRDMA_QP_MW_BIND = 1,
787 OCRDMA_QP_LKEY0 = (1 << 1),
788 OCRDMA_QP_FAST_REG = (1 << 2),
789 OCRDMA_QP_INB_RD = (1 << 6),
790 OCRDMA_QP_INB_WR = (1 << 7),
791};
792
793enum ocrdma_qp_state {
794 OCRDMA_QPS_RST = 0,
795 OCRDMA_QPS_INIT = 1,
796 OCRDMA_QPS_RTR = 2,
797 OCRDMA_QPS_RTS = 3,
798 OCRDMA_QPS_SQE = 4,
799 OCRDMA_QPS_SQ_DRAINING = 5,
800 OCRDMA_QPS_ERR = 6,
801 OCRDMA_QPS_SQD = 7
802};
803
804struct ocrdma_create_qp_req {
805 struct ocrdma_mqe_hdr hdr;
806 struct ocrdma_mbx_hdr req;
807
808 u32 type_pgsz_pdn;
809 u32 max_wqe_rqe;
810 u32 max_sge_send_write;
811 u32 max_sge_recv_flags;
812 u32 max_ord_ird;
813 u32 num_wq_rq_pages;
814 u32 wqe_rqe_size;
815 u32 wq_rq_cqid;
816 struct ocrdma_pa wq_addr[MAX_OCRDMA_QP_PAGES];
817 struct ocrdma_pa rq_addr[MAX_OCRDMA_QP_PAGES];
818 u32 dpp_credits_cqid;
819 u32 rpir_lkey;
820 struct ocrdma_pa ird_addr[MAX_OCRDMA_IRD_PAGES];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530821};
Parav Panditfe2caef2012-03-21 04:09:06 +0530822
823enum {
824 OCRDMA_CREATE_QP_RSP_QP_ID_SHIFT = 0,
825 OCRDMA_CREATE_QP_RSP_QP_ID_MASK = 0xFFFF,
826
827 OCRDMA_CREATE_QP_RSP_MAX_RQE_SHIFT = 0,
828 OCRDMA_CREATE_QP_RSP_MAX_RQE_MASK = 0xFFFF,
829 OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT = 16,
830 OCRDMA_CREATE_QP_RSP_MAX_WQE_MASK = 0xFFFF <<
831 OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT,
832
833 OCRDMA_CREATE_QP_RSP_MAX_SGE_WRITE_SHIFT = 0,
834 OCRDMA_CREATE_QP_RSP_MAX_SGE_WRITE_MASK = 0xFFFF,
835 OCRDMA_CREATE_QP_RSP_MAX_SGE_SEND_SHIFT = 16,
836 OCRDMA_CREATE_QP_RSP_MAX_SGE_SEND_MASK = 0xFFFF <<
837 OCRDMA_CREATE_QP_RSP_MAX_SGE_SEND_SHIFT,
838
839 OCRDMA_CREATE_QP_RSP_MAX_SGE_RECV_SHIFT = 16,
840 OCRDMA_CREATE_QP_RSP_MAX_SGE_RECV_MASK = 0xFFFF <<
841 OCRDMA_CREATE_QP_RSP_MAX_SGE_RECV_SHIFT,
842
843 OCRDMA_CREATE_QP_RSP_MAX_IRD_SHIFT = 0,
844 OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK = 0xFFFF,
845 OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT = 16,
846 OCRDMA_CREATE_QP_RSP_MAX_ORD_MASK = 0xFFFF <<
847 OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT,
848
849 OCRDMA_CREATE_QP_RSP_RQ_ID_SHIFT = 0,
850 OCRDMA_CREATE_QP_RSP_RQ_ID_MASK = 0xFFFF,
851 OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT = 16,
852 OCRDMA_CREATE_QP_RSP_SQ_ID_MASK = 0xFFFF <<
853 OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT,
854
855 OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK = Bit(0),
856 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT = 1,
857 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK = 0x7FFF <<
858 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT,
859 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT = 16,
860 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK = 0xFFFF <<
861 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT,
862};
863
864struct ocrdma_create_qp_rsp {
865 struct ocrdma_mqe_hdr hdr;
866 struct ocrdma_mbx_rsp rsp;
867
868 u32 qp_id;
869 u32 max_wqe_rqe;
870 u32 max_sge_send_write;
871 u32 max_sge_recv;
872 u32 max_ord_ird;
873 u32 sq_rq_id;
874 u32 dpp_response;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530875};
Parav Panditfe2caef2012-03-21 04:09:06 +0530876
877struct ocrdma_destroy_qp {
878 struct ocrdma_mqe_hdr hdr;
879 struct ocrdma_mbx_hdr req;
880 u32 qp_id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530881};
Parav Panditfe2caef2012-03-21 04:09:06 +0530882
883struct ocrdma_destroy_qp_rsp {
884 struct ocrdma_mqe_hdr hdr;
885 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530886};
Parav Panditfe2caef2012-03-21 04:09:06 +0530887
888enum {
889 OCRDMA_MODIFY_QP_ID_SHIFT = 0,
890 OCRDMA_MODIFY_QP_ID_MASK = 0xFFFF,
891
892 OCRDMA_QP_PARA_QPS_VALID = Bit(0),
893 OCRDMA_QP_PARA_SQD_ASYNC_VALID = Bit(1),
894 OCRDMA_QP_PARA_PKEY_VALID = Bit(2),
895 OCRDMA_QP_PARA_QKEY_VALID = Bit(3),
896 OCRDMA_QP_PARA_PMTU_VALID = Bit(4),
897 OCRDMA_QP_PARA_ACK_TO_VALID = Bit(5),
898 OCRDMA_QP_PARA_RETRY_CNT_VALID = Bit(6),
899 OCRDMA_QP_PARA_RRC_VALID = Bit(7),
900 OCRDMA_QP_PARA_RQPSN_VALID = Bit(8),
901 OCRDMA_QP_PARA_MAX_IRD_VALID = Bit(9),
902 OCRDMA_QP_PARA_MAX_ORD_VALID = Bit(10),
903 OCRDMA_QP_PARA_RNT_VALID = Bit(11),
904 OCRDMA_QP_PARA_SQPSN_VALID = Bit(12),
905 OCRDMA_QP_PARA_DST_QPN_VALID = Bit(13),
906 OCRDMA_QP_PARA_MAX_WQE_VALID = Bit(14),
907 OCRDMA_QP_PARA_MAX_RQE_VALID = Bit(15),
908 OCRDMA_QP_PARA_SGE_SEND_VALID = Bit(16),
909 OCRDMA_QP_PARA_SGE_RECV_VALID = Bit(17),
910 OCRDMA_QP_PARA_SGE_WR_VALID = Bit(18),
911 OCRDMA_QP_PARA_INB_RDEN_VALID = Bit(19),
912 OCRDMA_QP_PARA_INB_WREN_VALID = Bit(20),
913 OCRDMA_QP_PARA_FLOW_LBL_VALID = Bit(21),
914 OCRDMA_QP_PARA_BIND_EN_VALID = Bit(22),
915 OCRDMA_QP_PARA_ZLKEY_EN_VALID = Bit(23),
916 OCRDMA_QP_PARA_FMR_EN_VALID = Bit(24),
917 OCRDMA_QP_PARA_INBAT_EN_VALID = Bit(25),
918 OCRDMA_QP_PARA_VLAN_EN_VALID = Bit(26),
919
920 OCRDMA_MODIFY_QP_FLAGS_RD = Bit(0),
921 OCRDMA_MODIFY_QP_FLAGS_WR = Bit(1),
922 OCRDMA_MODIFY_QP_FLAGS_SEND = Bit(2),
923 OCRDMA_MODIFY_QP_FLAGS_ATOMIC = Bit(3)
924};
925
926enum {
927 OCRDMA_QP_PARAMS_SRQ_ID_SHIFT = 0,
928 OCRDMA_QP_PARAMS_SRQ_ID_MASK = 0xFFFF,
929
930 OCRDMA_QP_PARAMS_MAX_RQE_SHIFT = 0,
931 OCRDMA_QP_PARAMS_MAX_RQE_MASK = 0xFFFF,
932 OCRDMA_QP_PARAMS_MAX_WQE_SHIFT = 16,
933 OCRDMA_QP_PARAMS_MAX_WQE_MASK = 0xFFFF <<
934 OCRDMA_QP_PARAMS_MAX_WQE_SHIFT,
935
936 OCRDMA_QP_PARAMS_MAX_SGE_WRITE_SHIFT = 0,
937 OCRDMA_QP_PARAMS_MAX_SGE_WRITE_MASK = 0xFFFF,
938 OCRDMA_QP_PARAMS_MAX_SGE_SEND_SHIFT = 16,
939 OCRDMA_QP_PARAMS_MAX_SGE_SEND_MASK = 0xFFFF <<
940 OCRDMA_QP_PARAMS_MAX_SGE_SEND_SHIFT,
941
942 OCRDMA_QP_PARAMS_FLAGS_FMR_EN = Bit(0),
943 OCRDMA_QP_PARAMS_FLAGS_LKEY_0_EN = Bit(1),
944 OCRDMA_QP_PARAMS_FLAGS_BIND_MW_EN = Bit(2),
945 OCRDMA_QP_PARAMS_FLAGS_INBWR_EN = Bit(3),
946 OCRDMA_QP_PARAMS_FLAGS_INBRD_EN = Bit(4),
947 OCRDMA_QP_PARAMS_STATE_SHIFT = 5,
948 OCRDMA_QP_PARAMS_STATE_MASK = Bit(5) | Bit(6) | Bit(7),
949 OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC = Bit(8),
950 OCRDMA_QP_PARAMS_FLAGS_INB_ATEN = Bit(9),
951 OCRDMA_QP_PARAMS_MAX_SGE_RECV_SHIFT = 16,
952 OCRDMA_QP_PARAMS_MAX_SGE_RECV_MASK = 0xFFFF <<
953 OCRDMA_QP_PARAMS_MAX_SGE_RECV_SHIFT,
954
955 OCRDMA_QP_PARAMS_MAX_IRD_SHIFT = 0,
956 OCRDMA_QP_PARAMS_MAX_IRD_MASK = 0xFFFF,
957 OCRDMA_QP_PARAMS_MAX_ORD_SHIFT = 16,
958 OCRDMA_QP_PARAMS_MAX_ORD_MASK = 0xFFFF <<
959 OCRDMA_QP_PARAMS_MAX_ORD_SHIFT,
960
961 OCRDMA_QP_PARAMS_RQ_CQID_SHIFT = 0,
962 OCRDMA_QP_PARAMS_RQ_CQID_MASK = 0xFFFF,
963 OCRDMA_QP_PARAMS_WQ_CQID_SHIFT = 16,
964 OCRDMA_QP_PARAMS_WQ_CQID_MASK = 0xFFFF <<
965 OCRDMA_QP_PARAMS_WQ_CQID_SHIFT,
966
967 OCRDMA_QP_PARAMS_RQ_PSN_SHIFT = 0,
968 OCRDMA_QP_PARAMS_RQ_PSN_MASK = 0xFFFFFF,
969 OCRDMA_QP_PARAMS_HOP_LMT_SHIFT = 24,
970 OCRDMA_QP_PARAMS_HOP_LMT_MASK = 0xFF <<
971 OCRDMA_QP_PARAMS_HOP_LMT_SHIFT,
972
973 OCRDMA_QP_PARAMS_SQ_PSN_SHIFT = 0,
974 OCRDMA_QP_PARAMS_SQ_PSN_MASK = 0xFFFFFF,
975 OCRDMA_QP_PARAMS_TCLASS_SHIFT = 24,
976 OCRDMA_QP_PARAMS_TCLASS_MASK = 0xFF <<
977 OCRDMA_QP_PARAMS_TCLASS_SHIFT,
978
979 OCRDMA_QP_PARAMS_DEST_QPN_SHIFT = 0,
980 OCRDMA_QP_PARAMS_DEST_QPN_MASK = 0xFFFFFF,
981 OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT = 24,
982 OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK = 0x7 <<
983 OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT,
984 OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT = 27,
985 OCRDMA_QP_PARAMS_ACK_TIMEOUT_MASK = 0x1F <<
986 OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT,
987
988 OCRDMA_QP_PARAMS_PKEY_IDNEX_SHIFT = 0,
989 OCRDMA_QP_PARAMS_PKEY_INDEX_MASK = 0xFFFF,
990 OCRDMA_QP_PARAMS_PATH_MTU_SHIFT = 18,
991 OCRDMA_QP_PARAMS_PATH_MTU_MASK = 0x3FFF <<
992 OCRDMA_QP_PARAMS_PATH_MTU_SHIFT,
993
994 OCRDMA_QP_PARAMS_FLOW_LABEL_SHIFT = 0,
995 OCRDMA_QP_PARAMS_FLOW_LABEL_MASK = 0xFFFFF,
996 OCRDMA_QP_PARAMS_SL_SHIFT = 20,
997 OCRDMA_QP_PARAMS_SL_MASK = 0xF <<
998 OCRDMA_QP_PARAMS_SL_SHIFT,
999 OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT = 24,
1000 OCRDMA_QP_PARAMS_RETRY_CNT_MASK = 0x7 <<
1001 OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT,
1002 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT = 27,
1003 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK = 0x1F <<
1004 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT,
1005
1006 OCRDMA_QP_PARAMS_DMAC_B4_TO_B5_SHIFT = 0,
1007 OCRDMA_QP_PARAMS_DMAC_B4_TO_B5_MASK = 0xFFFF,
1008 OCRDMA_QP_PARAMS_VLAN_SHIFT = 16,
1009 OCRDMA_QP_PARAMS_VLAN_MASK = 0xFFFF <<
1010 OCRDMA_QP_PARAMS_VLAN_SHIFT
1011};
1012
1013struct ocrdma_qp_params {
1014 u32 id;
1015 u32 max_wqe_rqe;
1016 u32 max_sge_send_write;
1017 u32 max_sge_recv_flags;
1018 u32 max_ord_ird;
1019 u32 wq_rq_cqid;
1020 u32 hop_lmt_rq_psn;
1021 u32 tclass_sq_psn;
1022 u32 ack_to_rnr_rtc_dest_qpn;
1023 u32 path_mtu_pkey_indx;
1024 u32 rnt_rc_sl_fl;
1025 u8 sgid[16];
1026 u8 dgid[16];
1027 u32 dmac_b0_to_b3;
1028 u32 vlan_dmac_b4_to_b5;
1029 u32 qkey;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301030};
Parav Panditfe2caef2012-03-21 04:09:06 +05301031
1032
1033struct ocrdma_modify_qp {
1034 struct ocrdma_mqe_hdr hdr;
1035 struct ocrdma_mbx_hdr req;
1036
1037 struct ocrdma_qp_params params;
1038 u32 flags;
1039 u32 rdma_flags;
1040 u32 num_outstanding_atomic_rd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301041};
Parav Panditfe2caef2012-03-21 04:09:06 +05301042
1043enum {
1044 OCRDMA_MODIFY_QP_RSP_MAX_RQE_SHIFT = 0,
1045 OCRDMA_MODIFY_QP_RSP_MAX_RQE_MASK = 0xFFFF,
1046 OCRDMA_MODIFY_QP_RSP_MAX_WQE_SHIFT = 16,
1047 OCRDMA_MODIFY_QP_RSP_MAX_WQE_MASK = 0xFFFF <<
1048 OCRDMA_MODIFY_QP_RSP_MAX_WQE_SHIFT,
1049
1050 OCRDMA_MODIFY_QP_RSP_MAX_IRD_SHIFT = 0,
1051 OCRDMA_MODIFY_QP_RSP_MAX_IRD_MASK = 0xFFFF,
1052 OCRDMA_MODIFY_QP_RSP_MAX_ORD_SHIFT = 16,
1053 OCRDMA_MODIFY_QP_RSP_MAX_ORD_MASK = 0xFFFF <<
1054 OCRDMA_MODIFY_QP_RSP_MAX_ORD_SHIFT
1055};
1056struct ocrdma_modify_qp_rsp {
1057 struct ocrdma_mqe_hdr hdr;
1058 struct ocrdma_mbx_rsp rsp;
1059
1060 u32 max_wqe_rqe;
1061 u32 max_ord_ird;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301062};
Parav Panditfe2caef2012-03-21 04:09:06 +05301063
1064struct ocrdma_query_qp {
1065 struct ocrdma_mqe_hdr hdr;
1066 struct ocrdma_mbx_hdr req;
1067
1068#define OCRDMA_QUERY_UP_QP_ID_SHIFT 0
1069#define OCRDMA_QUERY_UP_QP_ID_MASK 0xFFFFFF
1070 u32 qp_id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301071};
Parav Panditfe2caef2012-03-21 04:09:06 +05301072
1073struct ocrdma_query_qp_rsp {
1074 struct ocrdma_mqe_hdr hdr;
1075 struct ocrdma_mbx_rsp rsp;
1076 struct ocrdma_qp_params params;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301077};
Parav Panditfe2caef2012-03-21 04:09:06 +05301078
1079enum {
1080 OCRDMA_CREATE_SRQ_PD_ID_SHIFT = 0,
1081 OCRDMA_CREATE_SRQ_PD_ID_MASK = 0xFFFF,
1082 OCRDMA_CREATE_SRQ_PG_SZ_SHIFT = 16,
1083 OCRDMA_CREATE_SRQ_PG_SZ_MASK = 0x3 <<
1084 OCRDMA_CREATE_SRQ_PG_SZ_SHIFT,
1085
1086 OCRDMA_CREATE_SRQ_MAX_RQE_SHIFT = 0,
1087 OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT = 16,
1088 OCRDMA_CREATE_SRQ_MAX_SGE_RECV_MASK = 0xFFFF <<
1089 OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT,
1090
1091 OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT = 0,
1092 OCRDMA_CREATE_SRQ_RQE_SIZE_MASK = 0xFFFF,
1093 OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT = 16,
1094 OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_MASK = 0xFFFF <<
1095 OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT
1096};
1097
1098struct ocrdma_create_srq {
1099 struct ocrdma_mqe_hdr hdr;
1100 struct ocrdma_mbx_hdr req;
1101
1102 u32 pgsz_pdid;
1103 u32 max_sge_rqe;
1104 u32 pages_rqe_sz;
1105 struct ocrdma_pa rq_addr[MAX_OCRDMA_SRQ_PAGES];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301106};
Parav Panditfe2caef2012-03-21 04:09:06 +05301107
1108enum {
1109 OCRDMA_CREATE_SRQ_RSP_SRQ_ID_SHIFT = 0,
1110 OCRDMA_CREATE_SRQ_RSP_SRQ_ID_MASK = 0xFFFFFF,
1111
1112 OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT = 0,
1113 OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK = 0xFFFF,
1114 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT = 16,
1115 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK = 0xFFFF <<
1116 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT
1117};
1118
1119struct ocrdma_create_srq_rsp {
1120 struct ocrdma_mqe_hdr hdr;
1121 struct ocrdma_mbx_rsp rsp;
1122
1123 u32 id;
1124 u32 max_sge_rqe_allocated;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301125};
Parav Panditfe2caef2012-03-21 04:09:06 +05301126
1127enum {
1128 OCRDMA_MODIFY_SRQ_ID_SHIFT = 0,
1129 OCRDMA_MODIFY_SRQ_ID_MASK = 0xFFFFFF,
1130
1131 OCRDMA_MODIFY_SRQ_MAX_RQE_SHIFT = 0,
1132 OCRDMA_MODIFY_SRQ_MAX_RQE_MASK = 0xFFFF,
1133 OCRDMA_MODIFY_SRQ_LIMIT_SHIFT = 16,
1134 OCRDMA_MODIFY_SRQ__LIMIT_MASK = 0xFFFF <<
1135 OCRDMA_MODIFY_SRQ_LIMIT_SHIFT
1136};
1137
1138struct ocrdma_modify_srq {
1139 struct ocrdma_mqe_hdr hdr;
1140 struct ocrdma_mbx_rsp rep;
1141
1142 u32 id;
1143 u32 limit_max_rqe;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301144};
Parav Panditfe2caef2012-03-21 04:09:06 +05301145
1146enum {
1147 OCRDMA_QUERY_SRQ_ID_SHIFT = 0,
1148 OCRDMA_QUERY_SRQ_ID_MASK = 0xFFFFFF
1149};
1150
1151struct ocrdma_query_srq {
1152 struct ocrdma_mqe_hdr hdr;
1153 struct ocrdma_mbx_rsp req;
1154
1155 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301156};
Parav Panditfe2caef2012-03-21 04:09:06 +05301157
1158enum {
1159 OCRDMA_QUERY_SRQ_RSP_PD_ID_SHIFT = 0,
1160 OCRDMA_QUERY_SRQ_RSP_PD_ID_MASK = 0xFFFF,
1161 OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT = 16,
1162 OCRDMA_QUERY_SRQ_RSP_MAX_RQE_MASK = 0xFFFF <<
1163 OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT,
1164
1165 OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_SHIFT = 0,
1166 OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK = 0xFFFF,
1167 OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT = 16,
1168 OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_MASK = 0xFFFF <<
1169 OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT
1170};
1171
1172struct ocrdma_query_srq_rsp {
1173 struct ocrdma_mqe_hdr hdr;
1174 struct ocrdma_mbx_rsp req;
1175
1176 u32 max_rqe_pdid;
1177 u32 srq_lmt_max_sge;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301178};
Parav Panditfe2caef2012-03-21 04:09:06 +05301179
1180enum {
1181 OCRDMA_DESTROY_SRQ_ID_SHIFT = 0,
1182 OCRDMA_DESTROY_SRQ_ID_MASK = 0xFFFFFF
1183};
1184
1185struct ocrdma_destroy_srq {
1186 struct ocrdma_mqe_hdr hdr;
1187 struct ocrdma_mbx_rsp req;
1188
1189 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301190};
Parav Panditfe2caef2012-03-21 04:09:06 +05301191
1192enum {
1193 OCRDMA_ALLOC_PD_ENABLE_DPP = BIT(16),
1194 OCRDMA_PD_MAX_DPP_ENABLED_QP = 8,
1195 OCRDMA_DPP_PAGE_SIZE = 4096
1196};
1197
1198struct ocrdma_alloc_pd {
1199 struct ocrdma_mqe_hdr hdr;
1200 struct ocrdma_mbx_hdr req;
1201 u32 enable_dpp_rsvd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301202};
Parav Panditfe2caef2012-03-21 04:09:06 +05301203
1204enum {
1205 OCRDMA_ALLOC_PD_RSP_DPP = Bit(16),
1206 OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT = 20,
1207 OCRDMA_ALLOC_PD_RSP_PDID_MASK = 0xFFFF,
1208};
1209
1210struct ocrdma_alloc_pd_rsp {
1211 struct ocrdma_mqe_hdr hdr;
1212 struct ocrdma_mbx_rsp rsp;
1213 u32 dpp_page_pdid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301214};
Parav Panditfe2caef2012-03-21 04:09:06 +05301215
1216struct ocrdma_dealloc_pd {
1217 struct ocrdma_mqe_hdr hdr;
1218 struct ocrdma_mbx_hdr req;
1219 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301220};
Parav Panditfe2caef2012-03-21 04:09:06 +05301221
1222struct ocrdma_dealloc_pd_rsp {
1223 struct ocrdma_mqe_hdr hdr;
1224 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301225};
Parav Panditfe2caef2012-03-21 04:09:06 +05301226
1227enum {
1228 OCRDMA_ADDR_CHECK_ENABLE = 1,
1229 OCRDMA_ADDR_CHECK_DISABLE = 0
1230};
1231
1232enum {
1233 OCRDMA_ALLOC_LKEY_PD_ID_SHIFT = 0,
1234 OCRDMA_ALLOC_LKEY_PD_ID_MASK = 0xFFFF,
1235
1236 OCRDMA_ALLOC_LKEY_ADDR_CHECK_SHIFT = 0,
1237 OCRDMA_ALLOC_LKEY_ADDR_CHECK_MASK = Bit(0),
1238 OCRDMA_ALLOC_LKEY_FMR_SHIFT = 1,
1239 OCRDMA_ALLOC_LKEY_FMR_MASK = Bit(1),
1240 OCRDMA_ALLOC_LKEY_REMOTE_INV_SHIFT = 2,
1241 OCRDMA_ALLOC_LKEY_REMOTE_INV_MASK = Bit(2),
1242 OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT = 3,
1243 OCRDMA_ALLOC_LKEY_REMOTE_WR_MASK = Bit(3),
1244 OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT = 4,
1245 OCRDMA_ALLOC_LKEY_REMOTE_RD_MASK = Bit(4),
1246 OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT = 5,
1247 OCRDMA_ALLOC_LKEY_LOCAL_WR_MASK = Bit(5),
1248 OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_MASK = Bit(6),
1249 OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT = 6,
1250 OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT = 16,
1251 OCRDMA_ALLOC_LKEY_PBL_SIZE_MASK = 0xFFFF <<
1252 OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT
1253};
1254
1255struct ocrdma_alloc_lkey {
1256 struct ocrdma_mqe_hdr hdr;
1257 struct ocrdma_mbx_hdr req;
1258
1259 u32 pdid;
1260 u32 pbl_sz_flags;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301261};
Parav Panditfe2caef2012-03-21 04:09:06 +05301262
1263struct ocrdma_alloc_lkey_rsp {
1264 struct ocrdma_mqe_hdr hdr;
1265 struct ocrdma_mbx_rsp rsp;
1266
1267 u32 lrkey;
1268 u32 num_pbl_rsvd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301269};
Parav Panditfe2caef2012-03-21 04:09:06 +05301270
1271struct ocrdma_dealloc_lkey {
1272 struct ocrdma_mqe_hdr hdr;
1273 struct ocrdma_mbx_hdr req;
1274
1275 u32 lkey;
1276 u32 rsvd_frmr;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301277};
Parav Panditfe2caef2012-03-21 04:09:06 +05301278
1279struct ocrdma_dealloc_lkey_rsp {
1280 struct ocrdma_mqe_hdr hdr;
1281 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301282};
Parav Panditfe2caef2012-03-21 04:09:06 +05301283
1284#define MAX_OCRDMA_NSMR_PBL (u32)22
1285#define MAX_OCRDMA_PBL_SIZE 65536
1286#define MAX_OCRDMA_PBL_PER_LKEY 32767
1287
1288enum {
1289 OCRDMA_REG_NSMR_LRKEY_INDEX_SHIFT = 0,
1290 OCRDMA_REG_NSMR_LRKEY_INDEX_MASK = 0xFFFFFF,
1291 OCRDMA_REG_NSMR_LRKEY_SHIFT = 24,
1292 OCRDMA_REG_NSMR_LRKEY_MASK = 0xFF <<
1293 OCRDMA_REG_NSMR_LRKEY_SHIFT,
1294
1295 OCRDMA_REG_NSMR_PD_ID_SHIFT = 0,
1296 OCRDMA_REG_NSMR_PD_ID_MASK = 0xFFFF,
1297 OCRDMA_REG_NSMR_NUM_PBL_SHIFT = 16,
1298 OCRDMA_REG_NSMR_NUM_PBL_MASK = 0xFFFF <<
1299 OCRDMA_REG_NSMR_NUM_PBL_SHIFT,
1300
1301 OCRDMA_REG_NSMR_PBE_SIZE_SHIFT = 0,
1302 OCRDMA_REG_NSMR_PBE_SIZE_MASK = 0xFFFF,
1303 OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT = 16,
1304 OCRDMA_REG_NSMR_HPAGE_SIZE_MASK = 0xFF <<
1305 OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT,
1306 OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT = 24,
1307 OCRDMA_REG_NSMR_BIND_MEMWIN_MASK = Bit(24),
1308 OCRDMA_REG_NSMR_ZB_SHIFT = 25,
1309 OCRDMA_REG_NSMR_ZB_SHIFT_MASK = Bit(25),
1310 OCRDMA_REG_NSMR_REMOTE_INV_SHIFT = 26,
1311 OCRDMA_REG_NSMR_REMOTE_INV_MASK = Bit(26),
1312 OCRDMA_REG_NSMR_REMOTE_WR_SHIFT = 27,
1313 OCRDMA_REG_NSMR_REMOTE_WR_MASK = Bit(27),
1314 OCRDMA_REG_NSMR_REMOTE_RD_SHIFT = 28,
1315 OCRDMA_REG_NSMR_REMOTE_RD_MASK = Bit(28),
1316 OCRDMA_REG_NSMR_LOCAL_WR_SHIFT = 29,
1317 OCRDMA_REG_NSMR_LOCAL_WR_MASK = Bit(29),
1318 OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT = 30,
1319 OCRDMA_REG_NSMR_REMOTE_ATOMIC_MASK = Bit(30),
1320 OCRDMA_REG_NSMR_LAST_SHIFT = 31,
1321 OCRDMA_REG_NSMR_LAST_MASK = Bit(31)
1322};
1323
1324struct ocrdma_reg_nsmr {
1325 struct ocrdma_mqe_hdr hdr;
1326 struct ocrdma_mbx_hdr cmd;
1327
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +05301328 u32 fr_mr;
Parav Panditfe2caef2012-03-21 04:09:06 +05301329 u32 num_pbl_pdid;
1330 u32 flags_hpage_pbe_sz;
1331 u32 totlen_low;
1332 u32 totlen_high;
1333 u32 fbo_low;
1334 u32 fbo_high;
1335 u32 va_loaddr;
1336 u32 va_hiaddr;
1337 struct ocrdma_pa pbl[MAX_OCRDMA_NSMR_PBL];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301338};
Parav Panditfe2caef2012-03-21 04:09:06 +05301339
1340enum {
1341 OCRDMA_REG_NSMR_CONT_PBL_SHIFT = 0,
1342 OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK = 0xFFFF,
1343 OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT = 16,
1344 OCRDMA_REG_NSMR_CONT_NUM_PBL_MASK = 0xFFFF <<
1345 OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT,
1346
1347 OCRDMA_REG_NSMR_CONT_LAST_SHIFT = 31,
1348 OCRDMA_REG_NSMR_CONT_LAST_MASK = Bit(31)
1349};
1350
1351struct ocrdma_reg_nsmr_cont {
1352 struct ocrdma_mqe_hdr hdr;
1353 struct ocrdma_mbx_hdr cmd;
1354
1355 u32 lrkey;
1356 u32 num_pbl_offset;
1357 u32 last;
1358
1359 struct ocrdma_pa pbl[MAX_OCRDMA_NSMR_PBL];
Naresh Gottumukkala45e86b32013-08-07 12:52:37 +05301360};
Parav Panditfe2caef2012-03-21 04:09:06 +05301361
1362struct ocrdma_pbe {
1363 u32 pa_hi;
1364 u32 pa_lo;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301365};
Parav Panditfe2caef2012-03-21 04:09:06 +05301366
1367enum {
1368 OCRDMA_REG_NSMR_RSP_NUM_PBL_SHIFT = 16,
1369 OCRDMA_REG_NSMR_RSP_NUM_PBL_MASK = 0xFFFF0000
1370};
1371struct ocrdma_reg_nsmr_rsp {
1372 struct ocrdma_mqe_hdr hdr;
1373 struct ocrdma_mbx_rsp rsp;
1374
1375 u32 lrkey;
1376 u32 num_pbl;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301377};
Parav Panditfe2caef2012-03-21 04:09:06 +05301378
1379enum {
1380 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_INDEX_SHIFT = 0,
1381 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_INDEX_MASK = 0xFFFFFF,
1382 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_SHIFT = 24,
1383 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_MASK = 0xFF <<
1384 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_SHIFT,
1385
1386 OCRDMA_REG_NSMR_CONT_RSP_NUM_PBL_SHIFT = 16,
1387 OCRDMA_REG_NSMR_CONT_RSP_NUM_PBL_MASK = 0xFFFF <<
1388 OCRDMA_REG_NSMR_CONT_RSP_NUM_PBL_SHIFT
1389};
1390
1391struct ocrdma_reg_nsmr_cont_rsp {
1392 struct ocrdma_mqe_hdr hdr;
1393 struct ocrdma_mbx_rsp rsp;
1394
1395 u32 lrkey_key_index;
1396 u32 num_pbl;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301397};
Parav Panditfe2caef2012-03-21 04:09:06 +05301398
1399enum {
1400 OCRDMA_ALLOC_MW_PD_ID_SHIFT = 0,
1401 OCRDMA_ALLOC_MW_PD_ID_MASK = 0xFFFF
1402};
1403
1404struct ocrdma_alloc_mw {
1405 struct ocrdma_mqe_hdr hdr;
1406 struct ocrdma_mbx_hdr req;
1407
1408 u32 pdid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301409};
Parav Panditfe2caef2012-03-21 04:09:06 +05301410
1411enum {
1412 OCRDMA_ALLOC_MW_RSP_LRKEY_INDEX_SHIFT = 0,
1413 OCRDMA_ALLOC_MW_RSP_LRKEY_INDEX_MASK = 0xFFFFFF
1414};
1415
1416struct ocrdma_alloc_mw_rsp {
1417 struct ocrdma_mqe_hdr hdr;
1418 struct ocrdma_mbx_rsp rsp;
1419
1420 u32 lrkey_index;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301421};
Parav Panditfe2caef2012-03-21 04:09:06 +05301422
1423struct ocrdma_attach_mcast {
1424 struct ocrdma_mqe_hdr hdr;
1425 struct ocrdma_mbx_hdr req;
1426 u32 qp_id;
1427 u8 mgid[16];
1428 u32 mac_b0_to_b3;
1429 u32 vlan_mac_b4_to_b5;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301430};
Parav Panditfe2caef2012-03-21 04:09:06 +05301431
1432struct ocrdma_attach_mcast_rsp {
1433 struct ocrdma_mqe_hdr hdr;
1434 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301435};
Parav Panditfe2caef2012-03-21 04:09:06 +05301436
1437struct ocrdma_detach_mcast {
1438 struct ocrdma_mqe_hdr hdr;
1439 struct ocrdma_mbx_hdr req;
1440 u32 qp_id;
1441 u8 mgid[16];
1442 u32 mac_b0_to_b3;
1443 u32 vlan_mac_b4_to_b5;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301444};
Parav Panditfe2caef2012-03-21 04:09:06 +05301445
1446struct ocrdma_detach_mcast_rsp {
1447 struct ocrdma_mqe_hdr hdr;
1448 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301449};
Parav Panditfe2caef2012-03-21 04:09:06 +05301450
1451enum {
1452 OCRDMA_CREATE_AH_NUM_PAGES_SHIFT = 19,
1453 OCRDMA_CREATE_AH_NUM_PAGES_MASK = 0xF <<
1454 OCRDMA_CREATE_AH_NUM_PAGES_SHIFT,
1455
1456 OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT = 16,
1457 OCRDMA_CREATE_AH_PAGE_SIZE_MASK = 0x7 <<
1458 OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT,
1459
1460 OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT = 23,
1461 OCRDMA_CREATE_AH_ENTRY_SIZE_MASK = 0x1FF <<
1462 OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT,
1463};
1464
1465#define OCRDMA_AH_TBL_PAGES 8
1466
1467struct ocrdma_create_ah_tbl {
1468 struct ocrdma_mqe_hdr hdr;
1469 struct ocrdma_mbx_hdr req;
1470
1471 u32 ah_conf;
1472 struct ocrdma_pa tbl_addr[8];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301473};
Parav Panditfe2caef2012-03-21 04:09:06 +05301474
1475struct ocrdma_create_ah_tbl_rsp {
1476 struct ocrdma_mqe_hdr hdr;
1477 struct ocrdma_mbx_rsp rsp;
1478 u32 ahid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301479};
Parav Panditfe2caef2012-03-21 04:09:06 +05301480
1481struct ocrdma_delete_ah_tbl {
1482 struct ocrdma_mqe_hdr hdr;
1483 struct ocrdma_mbx_hdr req;
1484 u32 ahid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301485};
Parav Panditfe2caef2012-03-21 04:09:06 +05301486
1487struct ocrdma_delete_ah_tbl_rsp {
1488 struct ocrdma_mqe_hdr hdr;
1489 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301490};
Parav Panditfe2caef2012-03-21 04:09:06 +05301491
1492enum {
1493 OCRDMA_EQE_VALID_SHIFT = 0,
1494 OCRDMA_EQE_VALID_MASK = Bit(0),
1495 OCRDMA_EQE_FOR_CQE_MASK = 0xFFFE,
1496 OCRDMA_EQE_RESOURCE_ID_SHIFT = 16,
1497 OCRDMA_EQE_RESOURCE_ID_MASK = 0xFFFF <<
1498 OCRDMA_EQE_RESOURCE_ID_SHIFT,
1499};
1500
1501struct ocrdma_eqe {
1502 u32 id_valid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301503};
Parav Panditfe2caef2012-03-21 04:09:06 +05301504
1505enum OCRDMA_CQE_STATUS {
1506 OCRDMA_CQE_SUCCESS = 0,
1507 OCRDMA_CQE_LOC_LEN_ERR,
1508 OCRDMA_CQE_LOC_QP_OP_ERR,
1509 OCRDMA_CQE_LOC_EEC_OP_ERR,
1510 OCRDMA_CQE_LOC_PROT_ERR,
1511 OCRDMA_CQE_WR_FLUSH_ERR,
1512 OCRDMA_CQE_MW_BIND_ERR,
1513 OCRDMA_CQE_BAD_RESP_ERR,
1514 OCRDMA_CQE_LOC_ACCESS_ERR,
1515 OCRDMA_CQE_REM_INV_REQ_ERR,
1516 OCRDMA_CQE_REM_ACCESS_ERR,
1517 OCRDMA_CQE_REM_OP_ERR,
1518 OCRDMA_CQE_RETRY_EXC_ERR,
1519 OCRDMA_CQE_RNR_RETRY_EXC_ERR,
1520 OCRDMA_CQE_LOC_RDD_VIOL_ERR,
1521 OCRDMA_CQE_REM_INV_RD_REQ_ERR,
1522 OCRDMA_CQE_REM_ABORT_ERR,
1523 OCRDMA_CQE_INV_EECN_ERR,
1524 OCRDMA_CQE_INV_EEC_STATE_ERR,
1525 OCRDMA_CQE_FATAL_ERR,
1526 OCRDMA_CQE_RESP_TIMEOUT_ERR,
1527 OCRDMA_CQE_GENERAL_ERR
1528};
1529
1530enum {
1531 /* w0 */
1532 OCRDMA_CQE_WQEIDX_SHIFT = 0,
1533 OCRDMA_CQE_WQEIDX_MASK = 0xFFFF,
1534
1535 /* w1 */
1536 OCRDMA_CQE_UD_XFER_LEN_SHIFT = 16,
1537 OCRDMA_CQE_PKEY_SHIFT = 0,
1538 OCRDMA_CQE_PKEY_MASK = 0xFFFF,
1539
1540 /* w2 */
1541 OCRDMA_CQE_QPN_SHIFT = 0,
1542 OCRDMA_CQE_QPN_MASK = 0x0000FFFF,
1543
1544 OCRDMA_CQE_BUFTAG_SHIFT = 16,
1545 OCRDMA_CQE_BUFTAG_MASK = 0xFFFF << OCRDMA_CQE_BUFTAG_SHIFT,
1546
1547 /* w3 */
1548 OCRDMA_CQE_UD_STATUS_SHIFT = 24,
1549 OCRDMA_CQE_UD_STATUS_MASK = 0x7 << OCRDMA_CQE_UD_STATUS_SHIFT,
1550 OCRDMA_CQE_STATUS_SHIFT = 16,
1551 OCRDMA_CQE_STATUS_MASK = 0xFF << OCRDMA_CQE_STATUS_SHIFT,
1552 OCRDMA_CQE_VALID = Bit(31),
1553 OCRDMA_CQE_INVALIDATE = Bit(30),
1554 OCRDMA_CQE_QTYPE = Bit(29),
1555 OCRDMA_CQE_IMM = Bit(28),
1556 OCRDMA_CQE_WRITE_IMM = Bit(27),
1557 OCRDMA_CQE_QTYPE_SQ = 0,
1558 OCRDMA_CQE_QTYPE_RQ = 1,
1559 OCRDMA_CQE_SRCQP_MASK = 0xFFFFFF
1560};
1561
1562struct ocrdma_cqe {
1563 union {
1564 /* w0 to w2 */
1565 struct {
1566 u32 wqeidx;
1567 u32 bytes_xfered;
1568 u32 qpn;
1569 } wq;
1570 struct {
1571 u32 lkey_immdt;
1572 u32 rxlen;
1573 u32 buftag_qpn;
1574 } rq;
1575 struct {
1576 u32 lkey_immdt;
1577 u32 rxlen_pkey;
1578 u32 buftag_qpn;
1579 } ud;
1580 struct {
1581 u32 word_0;
1582 u32 word_1;
1583 u32 qpn;
1584 } cmn;
1585 };
1586 u32 flags_status_srcqpn; /* w3 */
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301587};
Parav Panditfe2caef2012-03-21 04:09:06 +05301588
Parav Panditfe2caef2012-03-21 04:09:06 +05301589struct ocrdma_sge {
1590 u32 addr_hi;
1591 u32 addr_lo;
1592 u32 lrkey;
1593 u32 len;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301594};
Parav Panditfe2caef2012-03-21 04:09:06 +05301595
1596enum {
1597 OCRDMA_FLAG_SIG = 0x1,
1598 OCRDMA_FLAG_INV = 0x2,
1599 OCRDMA_FLAG_FENCE_L = 0x4,
1600 OCRDMA_FLAG_FENCE_R = 0x8,
1601 OCRDMA_FLAG_SOLICIT = 0x10,
1602 OCRDMA_FLAG_IMM = 0x20,
1603
1604 /* Stag flags */
1605 OCRDMA_LKEY_FLAG_LOCAL_WR = 0x1,
1606 OCRDMA_LKEY_FLAG_REMOTE_RD = 0x2,
1607 OCRDMA_LKEY_FLAG_REMOTE_WR = 0x4,
1608 OCRDMA_LKEY_FLAG_VATO = 0x8,
1609};
1610
1611enum OCRDMA_WQE_OPCODE {
1612 OCRDMA_WRITE = 0x06,
1613 OCRDMA_READ = 0x0C,
1614 OCRDMA_RESV0 = 0x02,
1615 OCRDMA_SEND = 0x00,
1616 OCRDMA_CMP_SWP = 0x14,
1617 OCRDMA_BIND_MW = 0x10,
Naresh Gottumukkala7c338802013-08-26 15:27:39 +05301618 OCRDMA_FR_MR = 0x11,
Parav Panditfe2caef2012-03-21 04:09:06 +05301619 OCRDMA_RESV1 = 0x0A,
1620 OCRDMA_LKEY_INV = 0x15,
1621 OCRDMA_FETCH_ADD = 0x13,
1622 OCRDMA_POST_RQ = 0x12
1623};
1624
1625enum {
1626 OCRDMA_TYPE_INLINE = 0x0,
1627 OCRDMA_TYPE_LKEY = 0x1,
1628};
1629
1630enum {
1631 OCRDMA_WQE_OPCODE_SHIFT = 0,
1632 OCRDMA_WQE_OPCODE_MASK = 0x0000001F,
1633 OCRDMA_WQE_FLAGS_SHIFT = 5,
1634 OCRDMA_WQE_TYPE_SHIFT = 16,
1635 OCRDMA_WQE_TYPE_MASK = 0x00030000,
1636 OCRDMA_WQE_SIZE_SHIFT = 18,
1637 OCRDMA_WQE_SIZE_MASK = 0xFF,
1638 OCRDMA_WQE_NXT_WQE_SIZE_SHIFT = 25,
1639
1640 OCRDMA_WQE_LKEY_FLAGS_SHIFT = 0,
1641 OCRDMA_WQE_LKEY_FLAGS_MASK = 0xF
1642};
1643
1644/* header WQE for all the SQ and RQ operations */
1645struct ocrdma_hdr_wqe {
1646 u32 cw;
1647 union {
1648 u32 rsvd_tag;
1649 u32 rsvd_lkey_flags;
1650 };
1651 union {
1652 u32 immdt;
1653 u32 lkey;
1654 };
1655 u32 total_len;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301656};
Parav Panditfe2caef2012-03-21 04:09:06 +05301657
1658struct ocrdma_ewqe_ud_hdr {
1659 u32 rsvd_dest_qpn;
1660 u32 qkey;
1661 u32 rsvd_ahid;
1662 u32 rsvd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301663};
Parav Panditfe2caef2012-03-21 04:09:06 +05301664
Naresh Gottumukkala7c338802013-08-26 15:27:39 +05301665/* extended wqe followed by hdr_wqe for Fast Memory register */
1666struct ocrdma_ewqe_fr {
1667 u32 va_hi;
1668 u32 va_lo;
1669 u32 fbo_hi;
1670 u32 fbo_lo;
1671 u32 size_sge;
1672 u32 num_sges;
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +05301673 u32 rsvd;
1674 u32 rsvd2;
Naresh Gottumukkala7c338802013-08-26 15:27:39 +05301675};
1676
Parav Panditfe2caef2012-03-21 04:09:06 +05301677struct ocrdma_eth_basic {
1678 u8 dmac[6];
1679 u8 smac[6];
1680 __be16 eth_type;
1681} __packed;
1682
1683struct ocrdma_eth_vlan {
1684 u8 dmac[6];
1685 u8 smac[6];
1686 __be16 eth_type;
1687 __be16 vlan_tag;
1688#define OCRDMA_ROCE_ETH_TYPE 0x8915
1689 __be16 roce_eth_type;
1690} __packed;
1691
1692struct ocrdma_grh {
1693 __be32 tclass_flow;
1694 __be32 pdid_hoplimit;
1695 u8 sgid[16];
1696 u8 dgid[16];
1697 u16 rsvd;
1698} __packed;
1699
Devesh Sharmafe5e8a12013-12-05 15:48:01 +05301700#define OCRDMA_AV_VALID Bit(7)
Parav Panditfe2caef2012-03-21 04:09:06 +05301701#define OCRDMA_AV_VLAN_VALID Bit(1)
1702
1703struct ocrdma_av {
1704 struct ocrdma_eth_vlan eth_hdr;
1705 struct ocrdma_grh grh;
1706 u32 valid;
1707} __packed;
1708
1709#endif /* __OCRDMA_SLI_H__ */