blob: 791cc8de6395e63571ee13be832d767f55ce2218 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Alex Deucherda321c82013-04-12 13:55:22 -040099extern int radeon_dpm;
Alex Deucher1294d4a2013-07-16 15:58:50 -0400100extern int radeon_aspm;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200101
102/*
103 * Copy from radeon_drv.h so we don't have to include both and have conflicting
104 * symbol;
105 */
Jerome Glissebb635562012-05-09 15:34:46 +0200106#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
107#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100108/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200109#define RADEON_IB_POOL_SIZE 16
110#define RADEON_DEBUGFS_MAX_COMPONENTS 32
111#define RADEONFB_CONN_LIMIT 4
112#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200113
Alex Deucher1b370782011-11-17 20:13:28 -0500114/* max number of rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200115#define RADEON_NUM_RINGS 6
Jerome Glissebb635562012-05-09 15:34:46 +0200116
117/* fence seq are set to this number when signaled */
118#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500119
120/* internal ring indices */
121/* r1xx+ has gfx CP ring */
Christian Königf2ba57b2013-04-08 12:41:29 +0200122#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500123
124/* cayman has 2 compute CP rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200125#define CAYMAN_RING_TYPE_CP1_INDEX 1
126#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500127
Alex Deucher4d756582012-09-27 15:08:35 -0400128/* R600+ has an async dma ring */
129#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500130/* cayman add a second async dma ring */
131#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400132
Christian Königf2ba57b2013-04-08 12:41:29 +0200133/* R600+ */
134#define R600_RING_TYPE_UVD_INDEX 5
135
Jerome Glisse721604a2012-01-05 22:11:05 -0500136/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200137#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200138#define RADEON_VA_RESERVED_SIZE (8 << 20)
139#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500140
Alex Deucherec46c762013-01-03 12:07:30 -0500141/* reset flags */
142#define RADEON_RESET_GFX (1 << 0)
143#define RADEON_RESET_COMPUTE (1 << 1)
144#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500145#define RADEON_RESET_CP (1 << 3)
146#define RADEON_RESET_GRBM (1 << 4)
147#define RADEON_RESET_DMA1 (1 << 5)
148#define RADEON_RESET_RLC (1 << 6)
149#define RADEON_RESET_SEM (1 << 7)
150#define RADEON_RESET_IH (1 << 8)
151#define RADEON_RESET_VMC (1 << 9)
152#define RADEON_RESET_MC (1 << 10)
153#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500154
Alex Deucher22c775c2013-07-23 09:41:05 -0400155/* CG block flags */
156#define RADEON_CG_BLOCK_GFX (1 << 0)
157#define RADEON_CG_BLOCK_MC (1 << 1)
158#define RADEON_CG_BLOCK_SDMA (1 << 2)
159#define RADEON_CG_BLOCK_UVD (1 << 3)
160#define RADEON_CG_BLOCK_VCE (1 << 4)
161#define RADEON_CG_BLOCK_HDP (1 << 5)
162
Alex Deucher9e05fa12013-01-24 10:06:33 -0500163/* max cursor sizes (in pixels) */
164#define CURSOR_WIDTH 64
165#define CURSOR_HEIGHT 64
166
167#define CIK_CURSOR_WIDTH 128
168#define CIK_CURSOR_HEIGHT 128
169
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200170/*
171 * Errata workarounds.
172 */
173enum radeon_pll_errata {
174 CHIP_ERRATA_R300_CG = 0x00000001,
175 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
176 CHIP_ERRATA_PLL_DELAY = 0x00000004
177};
178
179
180struct radeon_device;
181
182
183/*
184 * BIOS.
185 */
186bool radeon_get_bios(struct radeon_device *rdev);
187
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500188/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000189 * Dummy page
190 */
191struct radeon_dummy_page {
192 struct page *page;
193 dma_addr_t addr;
194};
195int radeon_dummy_page_init(struct radeon_device *rdev);
196void radeon_dummy_page_fini(struct radeon_device *rdev);
197
198
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199/*
200 * Clocks
201 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202struct radeon_clock {
203 struct radeon_pll p1pll;
204 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500205 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200206 struct radeon_pll spll;
207 struct radeon_pll mpll;
208 /* 10 Khz units */
209 uint32_t default_mclk;
210 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500211 uint32_t default_dispclk;
Alex Deucher4489cd622013-03-22 15:59:10 -0400212 uint32_t current_dispclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500213 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400214 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200215};
216
Rafał Miłecki74338742009-11-03 00:53:02 +0100217/*
218 * Power management
219 */
220int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500221void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100222void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400223void radeon_pm_suspend(struct radeon_device *rdev);
224void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500225void radeon_combios_get_power_modes(struct radeon_device *rdev);
226void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200227int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
228 u8 clock_type,
229 u32 clock,
230 bool strobe_mode,
231 struct atom_clock_dividers *dividers);
Alex Deuchereaa778a2013-02-13 16:38:25 -0500232int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
233 u32 clock,
234 bool strobe_mode,
235 struct atom_mpll_param *mpll_param);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400236void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400237int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
238 u16 voltage_level, u8 voltage_type,
239 u32 *gpio_value, u32 *gpio_mask);
240void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
241 u32 eng_clock, u32 mem_clock);
242int radeon_atom_get_voltage_step(struct radeon_device *rdev,
243 u8 voltage_type, u16 *voltage_step);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400244int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
245 u16 voltage_id, u16 *voltage);
Alex Deucherbeb79f42013-02-19 17:14:43 -0500246int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
247 u16 *voltage,
248 u16 leakage_idx);
Alex Deuchercc8dbbb2013-08-14 01:03:41 -0400249int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
250 u16 *leakage_id);
251int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
252 u16 *vddc, u16 *vddci,
253 u16 virtual_voltage_id,
254 u16 vbios_voltage_id);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400255int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
256 u8 voltage_type,
257 u16 nominal_voltage,
258 u16 *true_voltage);
259int radeon_atom_get_min_voltage(struct radeon_device *rdev,
260 u8 voltage_type, u16 *min_voltage);
261int radeon_atom_get_max_voltage(struct radeon_device *rdev,
262 u8 voltage_type, u16 *max_voltage);
263int radeon_atom_get_voltage_table(struct radeon_device *rdev,
Alex Deucher65171942013-02-13 17:29:54 -0500264 u8 voltage_type, u8 voltage_mode,
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400265 struct atom_voltage_table *voltage_table);
Alex Deucher58653ab2013-02-13 17:04:59 -0500266bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
267 u8 voltage_type, u8 voltage_mode);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400268void radeon_atom_update_memory_dll(struct radeon_device *rdev,
269 u32 mem_clock);
270void radeon_atom_set_ac_timing(struct radeon_device *rdev,
271 u32 mem_clock);
272int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
273 u8 module_index,
274 struct atom_mc_reg_table *reg_table);
275int radeon_atom_get_memory_info(struct radeon_device *rdev,
276 u8 module_index, struct atom_memory_info *mem_info);
277int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
278 bool gddr5, u8 module_index,
279 struct atom_memory_clock_range_table *mclk_range_table);
280int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
281 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400282void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500283extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
284 unsigned *bankh, unsigned *mtaspect,
285 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000286
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200287/*
288 * Fences.
289 */
290struct radeon_fence_driver {
291 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000292 uint64_t gpu_addr;
293 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200294 /* sync_seq is protected by ring emission lock */
295 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200296 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200297 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100298 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200299};
300
301struct radeon_fence {
302 struct radeon_device *rdev;
303 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200305 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400306 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200307 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200308};
309
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000310int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
311int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500313void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200314int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400315void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200316bool radeon_fence_signaled(struct radeon_fence *fence);
317int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200318int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500319int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200320int radeon_fence_wait_any(struct radeon_device *rdev,
321 struct radeon_fence **fences,
322 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200323struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
324void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200325unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200326bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
327void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
328static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
329 struct radeon_fence *b)
330{
331 if (!a) {
332 return b;
333 }
334
335 if (!b) {
336 return a;
337 }
338
339 BUG_ON(a->ring != b->ring);
340
341 if (a->seq > b->seq) {
342 return a;
343 } else {
344 return b;
345 }
346}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347
Christian Königee60e292012-08-09 16:21:08 +0200348static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
349 struct radeon_fence *b)
350{
351 if (!a) {
352 return false;
353 }
354
355 if (!b) {
356 return true;
357 }
358
359 BUG_ON(a->ring != b->ring);
360
361 return a->seq < b->seq;
362}
363
Dave Airliee024e112009-06-24 09:48:08 +1000364/*
365 * Tiling registers
366 */
367struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100368 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000369};
370
371#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200372
373/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100374 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200375 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100376struct radeon_mman {
377 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000378 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100379 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100380 bool mem_global_referenced;
381 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100382};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200383
Jerome Glisse721604a2012-01-05 22:11:05 -0500384/* bo virtual address in a specific vm */
385struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200386 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500387 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500388 uint64_t soffset;
389 uint64_t eoffset;
390 uint32_t flags;
391 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200392 unsigned ref_count;
393
394 /* protected by vm mutex */
395 struct list_head vm_list;
396
397 /* constant after initialization */
398 struct radeon_vm *vm;
399 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500400};
401
Jerome Glisse4c788672009-11-20 14:29:23 +0100402struct radeon_bo {
403 /* Protected by gem.mutex */
404 struct list_head list;
405 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100406 u32 placements[3];
407 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100408 struct ttm_buffer_object tbo;
409 struct ttm_bo_kmap_obj kmap;
410 unsigned pin_count;
411 void *kptr;
412 u32 tiling_flags;
413 u32 pitch;
414 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500415 /* list of all virtual address to which this bo
416 * is associated to
417 */
418 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100419 /* Constant after initialization */
420 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100421 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100422
Jerome Glisse409851f2013-04-25 22:29:27 -0400423 struct ttm_bo_kmap_obj dma_buf_vmap;
424 pid_t pid;
Jerome Glisse4c788672009-11-20 14:29:23 +0100425};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100426#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100427
428struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000429 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100430 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200431 uint64_t gpu_offset;
Christian König4474f3a2013-04-08 12:41:28 +0200432 bool written;
433 unsigned domain;
434 unsigned alt_domain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100435 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200436};
437
Jerome Glisse409851f2013-04-25 22:29:27 -0400438int radeon_gem_debugfs_init(struct radeon_device *rdev);
439
Jerome Glisseb15ba512011-11-15 11:48:34 -0500440/* sub-allocation manager, it has to be protected by another lock.
441 * By conception this is an helper for other part of the driver
442 * like the indirect buffer or semaphore, which both have their
443 * locking.
444 *
445 * Principe is simple, we keep a list of sub allocation in offset
446 * order (first entry has offset == 0, last entry has the highest
447 * offset).
448 *
449 * When allocating new object we first check if there is room at
450 * the end total_size - (last_object_offset + last_object_size) >=
451 * alloc_size. If so we allocate new object there.
452 *
453 * When there is not enough room at the end, we start waiting for
454 * each sub object until we reach object_offset+object_size >=
455 * alloc_size, this object then become the sub object we return.
456 *
457 * Alignment can't be bigger than page size.
458 *
459 * Hole are not considered for allocation to keep things simple.
460 * Assumption is that there won't be hole (all object on same
461 * alignment).
462 */
463struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200464 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500465 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200466 struct list_head *hole;
467 struct list_head flist[RADEON_NUM_RINGS];
468 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500469 unsigned size;
470 uint64_t gpu_addr;
471 void *cpu_ptr;
472 uint32_t domain;
Alex Deucher6c4f9782013-07-12 15:46:09 -0400473 uint32_t align;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500474};
475
476struct radeon_sa_bo;
477
478/* sub-allocation buffer */
479struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200480 struct list_head olist;
481 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500482 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200483 unsigned soffset;
484 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200485 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500486};
487
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200488/*
489 * GEM objects.
490 */
491struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100492 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200493 struct list_head objects;
494};
495
496int radeon_gem_init(struct radeon_device *rdev);
497void radeon_gem_fini(struct radeon_device *rdev);
498int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100499 int alignment, int initial_domain,
500 bool discardable, bool kernel,
501 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200502
Dave Airlieff72145b2011-02-07 12:16:14 +1000503int radeon_mode_dumb_create(struct drm_file *file_priv,
504 struct drm_device *dev,
505 struct drm_mode_create_dumb *args);
506int radeon_mode_dumb_mmap(struct drm_file *filp,
507 struct drm_device *dev,
508 uint32_t handle, uint64_t *offset_p);
509int radeon_mode_dumb_destroy(struct drm_file *file_priv,
510 struct drm_device *dev,
511 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200512
513/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500514 * Semaphores.
515 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500516/* everything here is constant */
517struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200518 struct radeon_sa_bo *sa_bo;
519 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500520 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500521};
522
Jerome Glissec1341e52011-12-21 12:13:47 -0500523int radeon_semaphore_create(struct radeon_device *rdev,
524 struct radeon_semaphore **semaphore);
525void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
526 struct radeon_semaphore *semaphore);
527void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
528 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200529int radeon_semaphore_sync_rings(struct radeon_device *rdev,
530 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200531 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500532void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200533 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200534 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500535
536/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200537 * GART structures, functions & helpers
538 */
539struct radeon_mc;
540
Matt Turnera77f1712009-10-14 00:34:41 -0400541#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000542#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400543#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500544#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400545
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200546struct radeon_gart {
547 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400548 struct radeon_bo *robj;
549 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200550 unsigned num_gpu_pages;
551 unsigned num_cpu_pages;
552 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200553 struct page **pages;
554 dma_addr_t *pages_addr;
555 bool ready;
556};
557
558int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
559void radeon_gart_table_ram_free(struct radeon_device *rdev);
560int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
561void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400562int radeon_gart_table_vram_pin(struct radeon_device *rdev);
563void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200564int radeon_gart_init(struct radeon_device *rdev);
565void radeon_gart_fini(struct radeon_device *rdev);
566void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
567 int pages);
568int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500569 int pages, struct page **pagelist,
570 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400571void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200572
573
574/*
575 * GPU MC structures, functions & helpers
576 */
577struct radeon_mc {
578 resource_size_t aper_size;
579 resource_size_t aper_base;
580 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000581 /* for some chips with <= 32MB we need to lie
582 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000583 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000584 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000585 u64 gtt_size;
586 u64 gtt_start;
587 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000588 u64 vram_start;
589 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200590 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000591 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200592 int vram_mtrr;
593 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000594 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400595 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400596 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200597};
598
Alex Deucher06b64762010-01-05 11:27:29 -0500599bool radeon_combios_sideport_present(struct radeon_device *rdev);
600bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200601
602/*
603 * GPU scratch registers structures, functions & helpers
604 */
605struct radeon_scratch {
606 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400607 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200608 bool free[32];
609 uint32_t reg[32];
610};
611
612int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
613void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
614
Alex Deucher75efdee2013-03-04 12:47:46 -0500615/*
616 * GPU doorbell structures, functions & helpers
617 */
618struct radeon_doorbell {
619 u32 num_pages;
620 bool free[1024];
621 /* doorbell mmio */
622 resource_size_t base;
623 resource_size_t size;
624 void __iomem *ptr;
625};
626
627int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
628void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200629
630/*
631 * IRQS.
632 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500633
634struct radeon_unpin_work {
635 struct work_struct work;
636 struct radeon_device *rdev;
637 int crtc_id;
638 struct radeon_fence *fence;
639 struct drm_pending_vblank_event *event;
640 struct radeon_bo *old_rbo;
641 u64 new_crtc_base;
642};
643
644struct r500_irq_stat_regs {
645 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400646 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500647};
648
649struct r600_irq_stat_regs {
650 u32 disp_int;
651 u32 disp_int_cont;
652 u32 disp_int_cont2;
653 u32 d1grph_int;
654 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400655 u32 hdmi0_status;
656 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500657};
658
659struct evergreen_irq_stat_regs {
660 u32 disp_int;
661 u32 disp_int_cont;
662 u32 disp_int_cont2;
663 u32 disp_int_cont3;
664 u32 disp_int_cont4;
665 u32 disp_int_cont5;
666 u32 d1grph_int;
667 u32 d2grph_int;
668 u32 d3grph_int;
669 u32 d4grph_int;
670 u32 d5grph_int;
671 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400672 u32 afmt_status1;
673 u32 afmt_status2;
674 u32 afmt_status3;
675 u32 afmt_status4;
676 u32 afmt_status5;
677 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500678};
679
Alex Deuchera59781b2012-11-09 10:45:57 -0500680struct cik_irq_stat_regs {
681 u32 disp_int;
682 u32 disp_int_cont;
683 u32 disp_int_cont2;
684 u32 disp_int_cont3;
685 u32 disp_int_cont4;
686 u32 disp_int_cont5;
687 u32 disp_int_cont6;
688};
689
Alex Deucher6f34be52010-11-21 10:59:01 -0500690union radeon_irq_stat_regs {
691 struct r500_irq_stat_regs r500;
692 struct r600_irq_stat_regs r600;
693 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500694 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500695};
696
Ilija Hadzic54bd5202011-10-26 15:43:58 -0400697#define RADEON_MAX_HPD_PINS 6
698#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400699#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd5202011-10-26 15:43:58 -0400700
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200701struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200702 bool installed;
703 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200704 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200705 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200706 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200707 wait_queue_head_t vblank_queue;
708 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200709 bool afmt[RADEON_MAX_AFMT_BLOCKS];
710 union radeon_irq_stat_regs stat_regs;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400711 bool dpm_thermal;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200712};
713
714int radeon_irq_kms_init(struct radeon_device *rdev);
715void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500716void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
717void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500718void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
719void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200720void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
721void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
722void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
723void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200724
725/*
Christian Könige32eb502011-10-23 12:56:27 +0200726 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200727 */
Alex Deucher74652802011-08-25 13:39:48 -0400728
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200729struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200730 struct radeon_sa_bo *sa_bo;
731 uint32_t length_dw;
732 uint64_t gpu_addr;
733 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200734 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200735 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200736 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200737 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200738 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200739 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200740};
741
Christian Könige32eb502011-10-23 12:56:27 +0200742struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100743 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200744 volatile uint32_t *ring;
745 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200746 unsigned rptr_offs;
747 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200748 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400749 u64 next_rptr_gpu_addr;
750 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200751 unsigned wptr;
752 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200753 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200754 unsigned ring_size;
755 unsigned ring_free_dw;
756 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200757 unsigned long last_activity;
758 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200759 uint64_t gpu_addr;
760 uint32_t align_mask;
761 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200762 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500763 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400764 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500765 u64 last_semaphore_signal_addr;
766 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400767 /* for CIK queues */
768 u32 me;
769 u32 pipe;
770 u32 queue;
771 struct radeon_bo *mqd_obj;
772 u32 doorbell_page_num;
773 u32 doorbell_offset;
774 unsigned wptr_offs;
775};
776
777struct radeon_mec {
778 struct radeon_bo *hpd_eop_obj;
779 u64 hpd_eop_gpu_addr;
780 u32 num_pipe;
781 u32 num_mec;
782 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200783};
784
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500785/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500786 * VM
787 */
Christian Königee60e292012-08-09 16:21:08 +0200788
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200789/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200790#define RADEON_NUM_VM 16
791
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200792/* defines number of bits in page table versus page directory,
793 * a page is 4KB so we have 12 bits offset, 9 bits in the page
794 * table and the remaining 19 bits are in the page directory */
795#define RADEON_VM_BLOCK_SIZE 9
796
797/* number of entries in page table */
798#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
799
Alex Deucher1c011032013-07-12 15:56:02 -0400800/* PTBs (Page Table Blocks) need to be aligned to 32K */
801#define RADEON_VM_PTB_ALIGN_SIZE 32768
802#define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
803#define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
804
Jerome Glisse721604a2012-01-05 22:11:05 -0500805struct radeon_vm {
806 struct list_head list;
807 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200808 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200809
810 /* contains the page directory */
811 struct radeon_sa_bo *page_directory;
812 uint64_t pd_gpu_addr;
813
814 /* array of page tables, one for each page directory entry */
815 struct radeon_sa_bo **page_tables;
816
Jerome Glisse721604a2012-01-05 22:11:05 -0500817 struct mutex mutex;
818 /* last fence for cs using this vm */
819 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200820 /* last flush or NULL if we still need to flush */
821 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500822};
823
Jerome Glisse721604a2012-01-05 22:11:05 -0500824struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200825 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500826 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200827 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500828 struct radeon_sa_manager sa_manager;
829 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500830 /* number of VMIDs */
831 unsigned nvm;
832 /* vram base address for page table entry */
833 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500834 /* is vm enabled? */
835 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500836};
837
838/*
839 * file private structure
840 */
841struct radeon_fpriv {
842 struct radeon_vm vm;
843};
844
845/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500846 * R6xx+ IH ring
847 */
848struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100849 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500850 volatile uint32_t *ring;
851 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500852 unsigned ring_size;
853 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500854 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200855 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500856 bool enabled;
857};
858
Alex Deucher347e7592012-03-20 17:18:21 -0400859/*
Alex Deucher2948f5e2013-04-12 13:52:52 -0400860 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -0400861 */
Alex Deucher2948f5e2013-04-12 13:52:52 -0400862#include "clearstate_defs.h"
863
864struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -0400865 /* for power gating */
866 struct radeon_bo *save_restore_obj;
867 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400868 volatile uint32_t *sr_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400869 const u32 *reg_list;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400870 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400871 /* for clear state */
872 struct radeon_bo *clear_state_obj;
873 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400874 volatile uint32_t *cs_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400875 const struct cs_section_def *cs_data;
Alex Deucher22c775c2013-07-23 09:41:05 -0400876 u32 clear_state_size;
877 /* for cp tables */
878 struct radeon_bo *cp_table_obj;
879 uint64_t cp_table_gpu_addr;
880 volatile uint32_t *cp_table_ptr;
881 u32 cp_table_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400882};
883
Jerome Glisse69e130a2011-12-21 12:13:46 -0500884int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200885 struct radeon_ib *ib, struct radeon_vm *vm,
886 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200887void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucher43f12142013-02-01 17:32:42 +0100888void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
Christian König4ef72562012-07-13 13:06:00 +0200889int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
890 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200891int radeon_ib_pool_init(struct radeon_device *rdev);
892void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200893int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200894/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400895bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
896 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200897void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
898int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
899int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
900void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
901void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200902void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200903void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
904int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200905void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200906void radeon_ring_lockup_update(struct radeon_ring *ring);
907bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200908unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
909 uint32_t **data);
910int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
911 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200912int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Christian König2e1e6da2013-08-13 11:56:52 +0200913 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200914void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200915
916
Alex Deucher4d756582012-09-27 15:08:35 -0400917/* r600 async dma */
918void r600_dma_stop(struct radeon_device *rdev);
919int r600_dma_resume(struct radeon_device *rdev);
920void r600_dma_fini(struct radeon_device *rdev);
921
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500922void cayman_dma_stop(struct radeon_device *rdev);
923int cayman_dma_resume(struct radeon_device *rdev);
924void cayman_dma_fini(struct radeon_device *rdev);
925
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200926/*
927 * CS.
928 */
929struct radeon_cs_reloc {
930 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100931 struct radeon_bo *robj;
932 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200933 uint32_t handle;
934 uint32_t flags;
935};
936
937struct radeon_cs_chunk {
938 uint32_t chunk_id;
939 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500940 int kpage_idx[2];
941 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200942 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500943 void __user *user_ptr;
944 int last_copied_page;
945 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200946};
947
948struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100949 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200950 struct radeon_device *rdev;
951 struct drm_file *filp;
952 /* chunks */
953 unsigned nchunks;
954 struct radeon_cs_chunk *chunks;
955 uint64_t *chunks_array;
956 /* IB */
957 unsigned idx;
958 /* relocations */
959 unsigned nrelocs;
960 struct radeon_cs_reloc *relocs;
961 struct radeon_cs_reloc **relocs_ptr;
962 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500963 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200964 /* indices of various chunks */
965 int chunk_ib_idx;
966 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500967 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400968 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200969 struct radeon_ib ib;
970 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200971 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000972 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200973 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500974 u32 cs_flags;
975 u32 ring;
976 s32 priority;
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200977 struct ww_acquire_ctx ticket;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200978};
979
Dave Airlie513bcb42009-09-23 16:56:27 +1000980extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700981extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000982
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200983struct radeon_cs_packet {
984 unsigned idx;
985 unsigned type;
986 unsigned reg;
987 unsigned opcode;
988 int count;
989 unsigned one_reg_wr;
990};
991
992typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
993 struct radeon_cs_packet *pkt,
994 unsigned idx, unsigned reg);
995typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
996 struct radeon_cs_packet *pkt);
997
998
999/*
1000 * AGP
1001 */
1002int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +10001003void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +02001004void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001005void radeon_agp_fini(struct radeon_device *rdev);
1006
1007
1008/*
1009 * Writeback
1010 */
1011struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +01001012 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001013 volatile uint32_t *wb;
1014 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -04001015 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -04001016 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001017};
1018
Alex Deucher724c80e2010-08-27 18:25:25 -04001019#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001020#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001021#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001022#define RADEON_WB_CP1_RPTR_OFFSET 1280
1023#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001024#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001025#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001026#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Alex Deucherd0f8a852010-09-04 05:04:34 -04001027#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001028#define CIK_WB_CP1_WPTR_OFFSET 3328
1029#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucher724c80e2010-08-27 18:25:25 -04001030
Jerome Glissec93bb852009-07-13 21:04:08 +02001031/**
1032 * struct radeon_pm - power management datas
1033 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1034 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1035 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1036 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1037 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1038 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1039 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1040 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1041 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001042 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001043 * @needed_bandwidth: current bandwidth needs
1044 *
1045 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001046 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001047 * Equation between gpu/memory clock and available bandwidth is hw dependent
1048 * (type of memory, bus size, efficiency, ...)
1049 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001050
1051enum radeon_pm_method {
1052 PM_METHOD_PROFILE,
1053 PM_METHOD_DYNPM,
Alex Deucherda321c82013-04-12 13:55:22 -04001054 PM_METHOD_DPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001055};
Alex Deucherce8f5372010-05-07 15:10:16 -04001056
1057enum radeon_dynpm_state {
1058 DYNPM_STATE_DISABLED,
1059 DYNPM_STATE_MINIMUM,
1060 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001061 DYNPM_STATE_ACTIVE,
1062 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001063};
1064enum radeon_dynpm_action {
1065 DYNPM_ACTION_NONE,
1066 DYNPM_ACTION_MINIMUM,
1067 DYNPM_ACTION_DOWNCLOCK,
1068 DYNPM_ACTION_UPCLOCK,
1069 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001070};
Alex Deucher56278a82009-12-28 13:58:44 -05001071
1072enum radeon_voltage_type {
1073 VOLTAGE_NONE = 0,
1074 VOLTAGE_GPIO,
1075 VOLTAGE_VDDC,
1076 VOLTAGE_SW
1077};
1078
Alex Deucher0ec0e742009-12-23 13:21:58 -05001079enum radeon_pm_state_type {
Alex Deucherda321c82013-04-12 13:55:22 -04001080 /* not used for dpm */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001081 POWER_STATE_TYPE_DEFAULT,
1082 POWER_STATE_TYPE_POWERSAVE,
Alex Deucherda321c82013-04-12 13:55:22 -04001083 /* user selectable states */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001084 POWER_STATE_TYPE_BATTERY,
1085 POWER_STATE_TYPE_BALANCED,
1086 POWER_STATE_TYPE_PERFORMANCE,
Alex Deucherda321c82013-04-12 13:55:22 -04001087 /* internal states */
1088 POWER_STATE_TYPE_INTERNAL_UVD,
1089 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1090 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1091 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1092 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1093 POWER_STATE_TYPE_INTERNAL_BOOT,
1094 POWER_STATE_TYPE_INTERNAL_THERMAL,
1095 POWER_STATE_TYPE_INTERNAL_ACPI,
1096 POWER_STATE_TYPE_INTERNAL_ULV,
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001097 POWER_STATE_TYPE_INTERNAL_3DPERF,
Alex Deucher0ec0e742009-12-23 13:21:58 -05001098};
1099
Alex Deucherce8f5372010-05-07 15:10:16 -04001100enum radeon_pm_profile_type {
1101 PM_PROFILE_DEFAULT,
1102 PM_PROFILE_AUTO,
1103 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001104 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001105 PM_PROFILE_HIGH,
1106};
1107
1108#define PM_PROFILE_DEFAULT_IDX 0
1109#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001110#define PM_PROFILE_MID_SH_IDX 2
1111#define PM_PROFILE_HIGH_SH_IDX 3
1112#define PM_PROFILE_LOW_MH_IDX 4
1113#define PM_PROFILE_MID_MH_IDX 5
1114#define PM_PROFILE_HIGH_MH_IDX 6
1115#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001116
1117struct radeon_pm_profile {
1118 int dpms_off_ps_idx;
1119 int dpms_on_ps_idx;
1120 int dpms_off_cm_idx;
1121 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001122};
1123
Alex Deucher21a81222010-07-02 12:58:16 -04001124enum radeon_int_thermal_type {
1125 THERMAL_TYPE_NONE,
Alex Deucherda321c82013-04-12 13:55:22 -04001126 THERMAL_TYPE_EXTERNAL,
1127 THERMAL_TYPE_EXTERNAL_GPIO,
Alex Deucher21a81222010-07-02 12:58:16 -04001128 THERMAL_TYPE_RV6XX,
1129 THERMAL_TYPE_RV770,
Alex Deucherda321c82013-04-12 13:55:22 -04001130 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
Alex Deucher21a81222010-07-02 12:58:16 -04001131 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001132 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001133 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001134 THERMAL_TYPE_SI,
Alex Deucherda321c82013-04-12 13:55:22 -04001135 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
Alex Deucher51150202012-12-18 22:07:14 -05001136 THERMAL_TYPE_CI,
Alex Deucher16fbe002013-04-22 21:41:26 -04001137 THERMAL_TYPE_KV,
Alex Deucher21a81222010-07-02 12:58:16 -04001138};
1139
Alex Deucher56278a82009-12-28 13:58:44 -05001140struct radeon_voltage {
1141 enum radeon_voltage_type type;
1142 /* gpio voltage */
1143 struct radeon_gpio_rec gpio;
1144 u32 delay; /* delay in usec from voltage drop to sclk change */
1145 bool active_high; /* voltage drop is active when bit is high */
1146 /* VDDC voltage */
1147 u8 vddc_id; /* index into vddc voltage table */
1148 u8 vddci_id; /* index into vddci voltage table */
1149 bool vddci_enabled;
1150 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001151 u16 voltage;
1152 /* evergreen+ vddci */
1153 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001154};
1155
Alex Deucherd7311172010-05-03 01:13:14 -04001156/* clock mode flags */
1157#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1158
Alex Deucher56278a82009-12-28 13:58:44 -05001159struct radeon_pm_clock_info {
1160 /* memory clock */
1161 u32 mclk;
1162 /* engine clock */
1163 u32 sclk;
1164 /* voltage info */
1165 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001166 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001167 u32 flags;
1168};
1169
Alex Deuchera48b9b42010-04-22 14:03:55 -04001170/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001171#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001172
Alex Deucher56278a82009-12-28 13:58:44 -05001173struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001174 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001175 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001176 /* number of valid clock modes in this power state */
1177 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001178 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001179 /* standardized state flags */
1180 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001181 u32 misc; /* vbios specific flags */
1182 u32 misc2; /* vbios specific flags */
1183 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001184};
1185
Rafał Miłecki27459322010-02-11 22:16:36 +00001186/*
1187 * Some modes are overclocked by very low value, accept them
1188 */
1189#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1190
Alex Deucher2e9d4c02013-04-12 13:58:03 -04001191enum radeon_dpm_auto_throttle_src {
1192 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1193 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1194};
1195
1196enum radeon_dpm_event_src {
1197 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1198 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1199 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1200 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1201 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1202};
1203
Alex Deucherda321c82013-04-12 13:55:22 -04001204struct radeon_ps {
1205 u32 caps; /* vbios flags */
1206 u32 class; /* vbios flags */
1207 u32 class2; /* vbios flags */
1208 /* UVD clocks */
1209 u32 vclk;
1210 u32 dclk;
Alex Deucherc4453e62013-05-15 15:53:57 -04001211 /* VCE clocks */
1212 u32 evclk;
1213 u32 ecclk;
Alex Deucherda321c82013-04-12 13:55:22 -04001214 /* asic priv */
1215 void *ps_priv;
1216};
1217
1218struct radeon_dpm_thermal {
1219 /* thermal interrupt work */
1220 struct work_struct work;
1221 /* low temperature threshold */
1222 int min_temp;
1223 /* high temperature threshold */
1224 int max_temp;
1225 /* was interrupt low to high or high to low */
1226 bool high_to_low;
1227};
1228
Alex Deucherd22b7e42012-11-29 19:27:56 -05001229enum radeon_clk_action
1230{
1231 RADEON_SCLK_UP = 1,
1232 RADEON_SCLK_DOWN
1233};
1234
1235struct radeon_blacklist_clocks
1236{
1237 u32 sclk;
1238 u32 mclk;
1239 enum radeon_clk_action action;
1240};
1241
Alex Deucher61b7d602012-11-14 19:57:42 -05001242struct radeon_clock_and_voltage_limits {
1243 u32 sclk;
1244 u32 mclk;
1245 u32 vddc;
1246 u32 vddci;
1247};
1248
1249struct radeon_clock_array {
1250 u32 count;
1251 u32 *values;
1252};
1253
1254struct radeon_clock_voltage_dependency_entry {
1255 u32 clk;
1256 u16 v;
1257};
1258
1259struct radeon_clock_voltage_dependency_table {
1260 u32 count;
1261 struct radeon_clock_voltage_dependency_entry *entries;
1262};
1263
Alex Deucheref976ec2013-05-06 11:31:04 -04001264union radeon_cac_leakage_entry {
1265 struct {
1266 u16 vddc;
1267 u32 leakage;
1268 };
1269 struct {
1270 u16 vddc1;
1271 u16 vddc2;
1272 u16 vddc3;
1273 };
Alex Deucher61b7d602012-11-14 19:57:42 -05001274};
1275
1276struct radeon_cac_leakage_table {
1277 u32 count;
Alex Deucheref976ec2013-05-06 11:31:04 -04001278 union radeon_cac_leakage_entry *entries;
Alex Deucher61b7d602012-11-14 19:57:42 -05001279};
1280
Alex Deucher929ee7a2013-03-20 12:30:25 -04001281struct radeon_phase_shedding_limits_entry {
1282 u16 voltage;
1283 u32 sclk;
1284 u32 mclk;
1285};
1286
1287struct radeon_phase_shedding_limits_table {
1288 u32 count;
1289 struct radeon_phase_shedding_limits_entry *entries;
1290};
1291
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001292struct radeon_uvd_clock_voltage_dependency_entry {
1293 u32 vclk;
1294 u32 dclk;
1295 u16 v;
1296};
1297
1298struct radeon_uvd_clock_voltage_dependency_table {
1299 u8 count;
1300 struct radeon_uvd_clock_voltage_dependency_entry *entries;
1301};
1302
Alex Deucherd29f0132013-05-09 16:37:28 -04001303struct radeon_vce_clock_voltage_dependency_entry {
1304 u32 ecclk;
1305 u32 evclk;
1306 u16 v;
1307};
1308
1309struct radeon_vce_clock_voltage_dependency_table {
1310 u8 count;
1311 struct radeon_vce_clock_voltage_dependency_entry *entries;
1312};
1313
Alex Deuchera5cb3182013-03-20 13:00:18 -04001314struct radeon_ppm_table {
1315 u8 ppm_design;
1316 u16 cpu_core_number;
1317 u32 platform_tdp;
1318 u32 small_ac_platform_tdp;
1319 u32 platform_tdc;
1320 u32 small_ac_platform_tdc;
1321 u32 apu_tdp;
1322 u32 dgpu_tdp;
1323 u32 dgpu_ulv_power;
1324 u32 tj_max;
1325};
1326
Alex Deucher58cb7632013-05-06 12:15:33 -04001327struct radeon_cac_tdp_table {
1328 u16 tdp;
1329 u16 configurable_tdp;
1330 u16 tdc;
1331 u16 battery_power_limit;
1332 u16 small_power_limit;
1333 u16 low_cac_leakage;
1334 u16 high_cac_leakage;
1335 u16 maximum_power_delivery_limit;
1336};
1337
Alex Deucher61b7d602012-11-14 19:57:42 -05001338struct radeon_dpm_dynamic_state {
1339 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1340 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1341 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
Alex Deucherdd621a22013-05-06 14:37:56 -04001342 struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
Alex Deucher4489cd622013-03-22 15:59:10 -04001343 struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001344 struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
Alex Deucherd29f0132013-05-09 16:37:28 -04001345 struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
Alex Deucher94a914f2013-05-09 16:42:33 -04001346 struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1347 struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001348 struct radeon_clock_array valid_sclk_values;
1349 struct radeon_clock_array valid_mclk_values;
1350 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1351 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1352 u32 mclk_sclk_ratio;
1353 u32 sclk_mclk_delta;
1354 u16 vddc_vddci_delta;
1355 u16 min_vddc_for_pcie_gen2;
1356 struct radeon_cac_leakage_table cac_leakage_table;
Alex Deucher929ee7a2013-03-20 12:30:25 -04001357 struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
Alex Deuchera5cb3182013-03-20 13:00:18 -04001358 struct radeon_ppm_table *ppm_table;
Alex Deucher58cb7632013-05-06 12:15:33 -04001359 struct radeon_cac_tdp_table *cac_tdp_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001360};
1361
1362struct radeon_dpm_fan {
1363 u16 t_min;
1364 u16 t_med;
1365 u16 t_high;
1366 u16 pwm_min;
1367 u16 pwm_med;
1368 u16 pwm_high;
1369 u8 t_hyst;
1370 u32 cycle_delay;
1371 u16 t_max;
1372 bool ucode_fan_control;
1373};
1374
Alex Deucher32ce4652013-03-18 17:03:01 -04001375enum radeon_pcie_gen {
1376 RADEON_PCIE_GEN1 = 0,
1377 RADEON_PCIE_GEN2 = 1,
1378 RADEON_PCIE_GEN3 = 2,
1379 RADEON_PCIE_GEN_INVALID = 0xffff
1380};
1381
Alex Deucher70d01a52013-07-02 18:38:02 -04001382enum radeon_dpm_forced_level {
1383 RADEON_DPM_FORCED_LEVEL_AUTO = 0,
1384 RADEON_DPM_FORCED_LEVEL_LOW = 1,
1385 RADEON_DPM_FORCED_LEVEL_HIGH = 2,
1386};
1387
Alex Deucherda321c82013-04-12 13:55:22 -04001388struct radeon_dpm {
1389 struct radeon_ps *ps;
1390 /* number of valid power states */
1391 int num_ps;
1392 /* current power state that is active */
1393 struct radeon_ps *current_ps;
1394 /* requested power state */
1395 struct radeon_ps *requested_ps;
1396 /* boot up power state */
1397 struct radeon_ps *boot_ps;
1398 /* default uvd power state */
1399 struct radeon_ps *uvd_ps;
1400 enum radeon_pm_state_type state;
1401 enum radeon_pm_state_type user_state;
1402 u32 platform_caps;
1403 u32 voltage_response_time;
1404 u32 backbias_response_time;
1405 void *priv;
1406 u32 new_active_crtcs;
1407 int new_active_crtc_count;
1408 u32 current_active_crtcs;
1409 int current_active_crtc_count;
Alex Deucher61b7d602012-11-14 19:57:42 -05001410 struct radeon_dpm_dynamic_state dyn_state;
1411 struct radeon_dpm_fan fan;
1412 u32 tdp_limit;
1413 u32 near_tdp_limit;
Alex Deuchera9e61412013-06-25 17:56:16 -04001414 u32 near_tdp_limit_adjusted;
Alex Deucher61b7d602012-11-14 19:57:42 -05001415 u32 sq_ramping_threshold;
1416 u32 cac_leakage;
1417 u16 tdp_od_limit;
1418 u32 tdp_adjustment;
1419 u16 load_line_slope;
1420 bool power_control;
Alex Deucher5ca302f2012-11-30 10:56:57 -05001421 bool ac_power;
Alex Deucherda321c82013-04-12 13:55:22 -04001422 /* special states active */
1423 bool thermal_active;
Alex Deucher8a227552013-06-21 15:12:57 -04001424 bool uvd_active;
Alex Deucherda321c82013-04-12 13:55:22 -04001425 /* thermal handling */
1426 struct radeon_dpm_thermal thermal;
Alex Deucher70d01a52013-07-02 18:38:02 -04001427 /* forced levels */
1428 enum radeon_dpm_forced_level forced_level;
Alex Deucherce3537d2013-07-24 12:12:49 -04001429 /* track UVD streams */
1430 unsigned sd;
1431 unsigned hd;
Alex Deucherda321c82013-04-12 13:55:22 -04001432};
1433
Alex Deucherce3537d2013-07-24 12:12:49 -04001434void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001435
Jerome Glissec93bb852009-07-13 21:04:08 +02001436struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001437 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001438 /* write locked while reprogramming mclk */
1439 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001440 u32 active_crtcs;
1441 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001442 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001443 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001444 fixed20_12 max_bandwidth;
1445 fixed20_12 igp_sideport_mclk;
1446 fixed20_12 igp_system_mclk;
1447 fixed20_12 igp_ht_link_clk;
1448 fixed20_12 igp_ht_link_width;
1449 fixed20_12 k8_bandwidth;
1450 fixed20_12 sideport_bandwidth;
1451 fixed20_12 ht_bandwidth;
1452 fixed20_12 core_bandwidth;
1453 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001454 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001455 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001456 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001457 /* number of valid power states */
1458 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001459 int current_power_state_index;
1460 int current_clock_mode_index;
1461 int requested_power_state_index;
1462 int requested_clock_mode_index;
1463 int default_power_state_index;
1464 u32 current_sclk;
1465 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001466 u16 current_vddc;
1467 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001468 u32 default_sclk;
1469 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001470 u16 default_vddc;
1471 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001472 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001473 /* selected pm method */
1474 enum radeon_pm_method pm_method;
1475 /* dynpm power management */
1476 struct delayed_work dynpm_idle_work;
1477 enum radeon_dynpm_state dynpm_state;
1478 enum radeon_dynpm_action dynpm_planned_action;
1479 unsigned long dynpm_action_timeout;
1480 bool dynpm_can_upclock;
1481 bool dynpm_can_downclock;
1482 /* profile-based power management */
1483 enum radeon_pm_profile_type profile;
1484 int profile_index;
1485 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001486 /* internal thermal controller on rv6xx+ */
1487 enum radeon_int_thermal_type int_thermal_type;
1488 struct device *int_hwmon_dev;
Alex Deucherda321c82013-04-12 13:55:22 -04001489 /* dpm */
1490 bool dpm_enabled;
1491 struct radeon_dpm dpm;
Jerome Glissec93bb852009-07-13 21:04:08 +02001492};
1493
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001494int radeon_pm_get_type_index(struct radeon_device *rdev,
1495 enum radeon_pm_state_type ps_type,
1496 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001497/*
1498 * UVD
1499 */
1500#define RADEON_MAX_UVD_HANDLES 10
1501#define RADEON_UVD_STACK_SIZE (1024*1024)
1502#define RADEON_UVD_HEAP_SIZE (1024*1024)
1503
1504struct radeon_uvd {
1505 struct radeon_bo *vcpu_bo;
1506 void *cpu_addr;
1507 uint64_t gpu_addr;
Christian König9cc2e0e2013-07-12 10:18:09 -04001508 void *saved_bo;
Christian Königf2ba57b2013-04-08 12:41:29 +02001509 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1510 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Alex Deucher85a129c2013-08-05 12:41:20 -04001511 unsigned img_size[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001512 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001513};
1514
1515int radeon_uvd_init(struct radeon_device *rdev);
1516void radeon_uvd_fini(struct radeon_device *rdev);
1517int radeon_uvd_suspend(struct radeon_device *rdev);
1518int radeon_uvd_resume(struct radeon_device *rdev);
1519int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1520 uint32_t handle, struct radeon_fence **fence);
1521int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1522 uint32_t handle, struct radeon_fence **fence);
1523void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1524void radeon_uvd_free_handles(struct radeon_device *rdev,
1525 struct drm_file *filp);
1526int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001527void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001528int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1529 unsigned vclk, unsigned dclk,
1530 unsigned vco_min, unsigned vco_max,
1531 unsigned fb_factor, unsigned fb_mask,
1532 unsigned pd_min, unsigned pd_max,
1533 unsigned pd_even,
1534 unsigned *optimal_fb_div,
1535 unsigned *optimal_vclk_div,
1536 unsigned *optimal_dclk_div);
1537int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1538 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001539
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001540struct r600_audio {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001541 int channels;
1542 int rate;
1543 int bits_per_sample;
1544 u8 status_bits;
1545 u8 category_code;
1546};
1547
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001548/*
1549 * Benchmarking
1550 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001551void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001552
1553
1554/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001555 * Testing
1556 */
1557void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001558void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001559 struct radeon_ring *cpA,
1560 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001561void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001562
1563
1564/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001565 * Debugfs
1566 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001567struct radeon_debugfs {
1568 struct drm_info_list *files;
1569 unsigned num_files;
1570};
1571
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001572int radeon_debugfs_add_files(struct radeon_device *rdev,
1573 struct drm_info_list *files,
1574 unsigned nfiles);
1575int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001576
Christian König76a0df82013-08-13 11:56:50 +02001577/*
1578 * ASIC ring specific functions.
1579 */
1580struct radeon_asic_ring {
1581 /* ring read/write ptr handling */
1582 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1583 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1584 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1585
1586 /* validating and patching of IBs */
1587 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
1588 int (*cs_parse)(struct radeon_cs_parser *p);
1589
1590 /* command emmit functions */
1591 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
1592 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
1593 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
1594 struct radeon_semaphore *semaphore, bool emit_wait);
1595 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
1596
1597 /* testing functions */
1598 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1599 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1600 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
1601
1602 /* deprecated */
1603 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1604};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001605
1606/*
1607 * ASIC specific functions.
1608 */
1609struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001610 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001611 void (*fini)(struct radeon_device *rdev);
1612 int (*resume)(struct radeon_device *rdev);
1613 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001614 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001615 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001616 /* ioctl hw specific callback. Some hw might want to perform special
1617 * operation on specific ioctl. For instance on wait idle some hw
1618 * might want to perform and HDP flush through MMIO as it seems that
1619 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1620 * through ring.
1621 */
1622 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1623 /* check if 3D engine is idle */
1624 bool (*gui_idle)(struct radeon_device *rdev);
1625 /* wait for mc_idle */
1626 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001627 /* get the reference clock */
1628 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001629 /* get the gpu clock counter */
1630 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001631 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001632 struct {
1633 void (*tlb_flush)(struct radeon_device *rdev);
1634 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1635 } gart;
Christian König05b07142012-08-06 20:21:10 +02001636 struct {
1637 int (*init)(struct radeon_device *rdev);
1638 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001639
1640 u32 pt_ring_index;
Alex Deucher43f12142013-02-01 17:32:42 +01001641 void (*set_page)(struct radeon_device *rdev,
1642 struct radeon_ib *ib,
1643 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001644 uint64_t addr, unsigned count,
1645 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001646 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001647 /* ring specific callbacks */
Christian König76a0df82013-08-13 11:56:50 +02001648 struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001649 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001650 struct {
1651 int (*set)(struct radeon_device *rdev);
1652 int (*process)(struct radeon_device *rdev);
1653 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001654 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001655 struct {
1656 /* display watermarks */
1657 void (*bandwidth_update)(struct radeon_device *rdev);
1658 /* get frame count */
1659 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1660 /* wait for vblank */
1661 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001662 /* set backlight level */
1663 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001664 /* get backlight level */
1665 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001666 /* audio callbacks */
1667 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1668 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001669 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001670 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001671 struct {
1672 int (*blit)(struct radeon_device *rdev,
1673 uint64_t src_offset,
1674 uint64_t dst_offset,
1675 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001676 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001677 u32 blit_ring_index;
1678 int (*dma)(struct radeon_device *rdev,
1679 uint64_t src_offset,
1680 uint64_t dst_offset,
1681 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001682 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001683 u32 dma_ring_index;
1684 /* method used for bo copy */
1685 int (*copy)(struct radeon_device *rdev,
1686 uint64_t src_offset,
1687 uint64_t dst_offset,
1688 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001689 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001690 /* ring used for bo copies */
1691 u32 copy_ring_index;
1692 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001693 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001694 struct {
1695 int (*set_reg)(struct radeon_device *rdev, int reg,
1696 uint32_t tiling_flags, uint32_t pitch,
1697 uint32_t offset, uint32_t obj_size);
1698 void (*clear_reg)(struct radeon_device *rdev, int reg);
1699 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001700 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001701 struct {
1702 void (*init)(struct radeon_device *rdev);
1703 void (*fini)(struct radeon_device *rdev);
1704 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1705 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1706 } hpd;
Alex Deucherda321c82013-04-12 13:55:22 -04001707 /* static power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001708 struct {
1709 void (*misc)(struct radeon_device *rdev);
1710 void (*prepare)(struct radeon_device *rdev);
1711 void (*finish)(struct radeon_device *rdev);
1712 void (*init_profile)(struct radeon_device *rdev);
1713 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001714 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1715 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1716 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1717 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1718 int (*get_pcie_lanes)(struct radeon_device *rdev);
1719 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1720 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001721 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001722 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001723 } pm;
Alex Deucherda321c82013-04-12 13:55:22 -04001724 /* dynamic power management */
1725 struct {
1726 int (*init)(struct radeon_device *rdev);
1727 void (*setup_asic)(struct radeon_device *rdev);
1728 int (*enable)(struct radeon_device *rdev);
1729 void (*disable)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001730 int (*pre_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001731 int (*set_power_state)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001732 void (*post_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001733 void (*display_configuration_changed)(struct radeon_device *rdev);
1734 void (*fini)(struct radeon_device *rdev);
1735 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1736 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1737 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
Alex Deucher1316b792013-06-28 09:28:39 -04001738 void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
Alex Deucher70d01a52013-07-02 18:38:02 -04001739 int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
Alex Deucher48783062013-07-08 11:35:06 -04001740 bool (*vblank_too_short)(struct radeon_device *rdev);
Alex Deucher9e9d9762013-07-31 18:13:23 -04001741 void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
Alex Deucherda321c82013-04-12 13:55:22 -04001742 } dpm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001743 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001744 struct {
1745 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1746 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1747 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1748 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001749};
1750
Jerome Glisse21f9a432009-09-11 15:55:33 +02001751/*
1752 * Asic structures
1753 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001754struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001755 const unsigned *reg_safe_bm;
1756 unsigned reg_safe_bm_size;
1757 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001758};
1759
Jerome Glisse21f9a432009-09-11 15:55:33 +02001760struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001761 const unsigned *reg_safe_bm;
1762 unsigned reg_safe_bm_size;
1763 u32 resync_scratch;
1764 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001765};
1766
1767struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001768 unsigned max_pipes;
1769 unsigned max_tile_pipes;
1770 unsigned max_simds;
1771 unsigned max_backends;
1772 unsigned max_gprs;
1773 unsigned max_threads;
1774 unsigned max_stack_entries;
1775 unsigned max_hw_contexts;
1776 unsigned max_gs_threads;
1777 unsigned sx_max_export_size;
1778 unsigned sx_max_export_pos_size;
1779 unsigned sx_max_export_smx_size;
1780 unsigned sq_num_cf_insts;
1781 unsigned tiling_nbanks;
1782 unsigned tiling_npipes;
1783 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001784 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001785 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001786};
1787
1788struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001789 unsigned max_pipes;
1790 unsigned max_tile_pipes;
1791 unsigned max_simds;
1792 unsigned max_backends;
1793 unsigned max_gprs;
1794 unsigned max_threads;
1795 unsigned max_stack_entries;
1796 unsigned max_hw_contexts;
1797 unsigned max_gs_threads;
1798 unsigned sx_max_export_size;
1799 unsigned sx_max_export_pos_size;
1800 unsigned sx_max_export_smx_size;
1801 unsigned sq_num_cf_insts;
1802 unsigned sx_num_of_sets;
1803 unsigned sc_prim_fifo_size;
1804 unsigned sc_hiz_tile_fifo_size;
1805 unsigned sc_earlyz_tile_fifo_fize;
1806 unsigned tiling_nbanks;
1807 unsigned tiling_npipes;
1808 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001809 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001810 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001811};
1812
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001813struct evergreen_asic {
1814 unsigned num_ses;
1815 unsigned max_pipes;
1816 unsigned max_tile_pipes;
1817 unsigned max_simds;
1818 unsigned max_backends;
1819 unsigned max_gprs;
1820 unsigned max_threads;
1821 unsigned max_stack_entries;
1822 unsigned max_hw_contexts;
1823 unsigned max_gs_threads;
1824 unsigned sx_max_export_size;
1825 unsigned sx_max_export_pos_size;
1826 unsigned sx_max_export_smx_size;
1827 unsigned sq_num_cf_insts;
1828 unsigned sx_num_of_sets;
1829 unsigned sc_prim_fifo_size;
1830 unsigned sc_hiz_tile_fifo_size;
1831 unsigned sc_earlyz_tile_fifo_size;
1832 unsigned tiling_nbanks;
1833 unsigned tiling_npipes;
1834 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001835 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001836 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001837};
1838
Alex Deucherfecf1d02011-03-02 20:07:29 -05001839struct cayman_asic {
1840 unsigned max_shader_engines;
1841 unsigned max_pipes_per_simd;
1842 unsigned max_tile_pipes;
1843 unsigned max_simds_per_se;
1844 unsigned max_backends_per_se;
1845 unsigned max_texture_channel_caches;
1846 unsigned max_gprs;
1847 unsigned max_threads;
1848 unsigned max_gs_threads;
1849 unsigned max_stack_entries;
1850 unsigned sx_num_of_sets;
1851 unsigned sx_max_export_size;
1852 unsigned sx_max_export_pos_size;
1853 unsigned sx_max_export_smx_size;
1854 unsigned max_hw_contexts;
1855 unsigned sq_num_cf_insts;
1856 unsigned sc_prim_fifo_size;
1857 unsigned sc_hiz_tile_fifo_size;
1858 unsigned sc_earlyz_tile_fifo_size;
1859
1860 unsigned num_shader_engines;
1861 unsigned num_shader_pipes_per_simd;
1862 unsigned num_tile_pipes;
1863 unsigned num_simds_per_se;
1864 unsigned num_backends_per_se;
1865 unsigned backend_disable_mask_per_asic;
1866 unsigned backend_map;
1867 unsigned num_texture_channel_caches;
1868 unsigned mem_max_burst_length_bytes;
1869 unsigned mem_row_size_in_kb;
1870 unsigned shader_engine_tile_size;
1871 unsigned num_gpus;
1872 unsigned multi_gpu_tile_size;
1873
1874 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001875};
1876
Alex Deucher0a96d722012-03-20 17:18:11 -04001877struct si_asic {
1878 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001879 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001880 unsigned max_cu_per_sh;
1881 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001882 unsigned max_backends_per_se;
1883 unsigned max_texture_channel_caches;
1884 unsigned max_gprs;
1885 unsigned max_gs_threads;
1886 unsigned max_hw_contexts;
1887 unsigned sc_prim_fifo_size_frontend;
1888 unsigned sc_prim_fifo_size_backend;
1889 unsigned sc_hiz_tile_fifo_size;
1890 unsigned sc_earlyz_tile_fifo_size;
1891
Alex Deucher0a96d722012-03-20 17:18:11 -04001892 unsigned num_tile_pipes;
1893 unsigned num_backends_per_se;
1894 unsigned backend_disable_mask_per_asic;
1895 unsigned backend_map;
1896 unsigned num_texture_channel_caches;
1897 unsigned mem_max_burst_length_bytes;
1898 unsigned mem_row_size_in_kb;
1899 unsigned shader_engine_tile_size;
1900 unsigned num_gpus;
1901 unsigned multi_gpu_tile_size;
1902
1903 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04001904 uint32_t tile_mode_array[32];
Alex Deucher0a96d722012-03-20 17:18:11 -04001905};
1906
Alex Deucher8cc1a532013-04-09 12:41:24 -04001907struct cik_asic {
1908 unsigned max_shader_engines;
1909 unsigned max_tile_pipes;
1910 unsigned max_cu_per_sh;
1911 unsigned max_sh_per_se;
1912 unsigned max_backends_per_se;
1913 unsigned max_texture_channel_caches;
1914 unsigned max_gprs;
1915 unsigned max_gs_threads;
1916 unsigned max_hw_contexts;
1917 unsigned sc_prim_fifo_size_frontend;
1918 unsigned sc_prim_fifo_size_backend;
1919 unsigned sc_hiz_tile_fifo_size;
1920 unsigned sc_earlyz_tile_fifo_size;
1921
1922 unsigned num_tile_pipes;
1923 unsigned num_backends_per_se;
1924 unsigned backend_disable_mask_per_asic;
1925 unsigned backend_map;
1926 unsigned num_texture_channel_caches;
1927 unsigned mem_max_burst_length_bytes;
1928 unsigned mem_row_size_in_kb;
1929 unsigned shader_engine_tile_size;
1930 unsigned num_gpus;
1931 unsigned multi_gpu_tile_size;
1932
1933 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04001934 uint32_t tile_mode_array[32];
Alex Deucher8cc1a532013-04-09 12:41:24 -04001935};
1936
Jerome Glisse068a1172009-06-17 13:28:30 +02001937union radeon_asic_config {
1938 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001939 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001940 struct r600_asic r600;
1941 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001942 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001943 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001944 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04001945 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02001946};
1947
Daniel Vetter0a10c852010-03-11 21:19:14 +00001948/*
1949 * asic initizalization from radeon_asic.c
1950 */
1951void radeon_agp_disable(struct radeon_device *rdev);
1952int radeon_asic_init(struct radeon_device *rdev);
1953
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001954
1955/*
1956 * IOCTL.
1957 */
1958int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1959 struct drm_file *filp);
1960int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1961 struct drm_file *filp);
1962int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1963 struct drm_file *file_priv);
1964int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1965 struct drm_file *file_priv);
1966int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1967 struct drm_file *file_priv);
1968int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1969 struct drm_file *file_priv);
1970int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1971 struct drm_file *filp);
1972int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1973 struct drm_file *filp);
1974int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1975 struct drm_file *filp);
1976int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1977 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001978int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1979 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001980int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001981int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1982 struct drm_file *filp);
1983int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1984 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001985
Alex Deucher16cdf042011-10-28 10:30:02 -04001986/* VRAM scratch page for HDP bug, default vram page */
1987struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001988 struct radeon_bo *robj;
1989 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001990 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001991};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001992
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001993/*
1994 * ACPI
1995 */
1996struct radeon_atif_notification_cfg {
1997 bool enabled;
1998 int command_code;
1999};
2000
2001struct radeon_atif_notifications {
2002 bool display_switch;
2003 bool expansion_mode_change;
2004 bool thermal_state;
2005 bool forced_power_state;
2006 bool system_power_state;
2007 bool display_conf_change;
2008 bool px_gfx_switch;
2009 bool brightness_change;
2010 bool dgpu_display_event;
2011};
2012
2013struct radeon_atif_functions {
2014 bool system_params;
2015 bool sbios_requests;
2016 bool select_active_disp;
2017 bool lid_state;
2018 bool get_tv_standard;
2019 bool set_tv_standard;
2020 bool get_panel_expansion_mode;
2021 bool set_panel_expansion_mode;
2022 bool temperature_change;
2023 bool graphics_device_types;
2024};
2025
2026struct radeon_atif {
2027 struct radeon_atif_notifications notifications;
2028 struct radeon_atif_functions functions;
2029 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002030 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002031};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002032
Alex Deuchere3a15922012-08-16 11:13:43 -04002033struct radeon_atcs_functions {
2034 bool get_ext_state;
2035 bool pcie_perf_req;
2036 bool pcie_dev_rdy;
2037 bool pcie_bus_width;
2038};
2039
2040struct radeon_atcs {
2041 struct radeon_atcs_functions functions;
2042};
2043
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002044/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002045 * Core structure, functions and helpers.
2046 */
2047typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
2048typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
2049
2050struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002051 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002052 struct drm_device *ddev;
2053 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04002054 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002055 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02002056 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002057 enum radeon_family family;
2058 unsigned long flags;
2059 int usec_timeout;
2060 enum radeon_pll_errata pll_errata;
2061 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04002062 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002063 int disp_priority;
2064 /* BIOS */
2065 uint8_t *bios;
2066 bool is_atom_bios;
2067 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01002068 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002069 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10002070 resource_size_t rmmio_base;
2071 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01002072 /* protects concurrent MM_INDEX/DATA based register access */
2073 spinlock_t mmio_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002074 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002075 radeon_rreg_t mc_rreg;
2076 radeon_wreg_t mc_wreg;
2077 radeon_rreg_t pll_rreg;
2078 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10002079 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002080 radeon_rreg_t pciep_rreg;
2081 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04002082 /* io port */
2083 void __iomem *rio_mem;
2084 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002085 struct radeon_clock clock;
2086 struct radeon_mc mc;
2087 struct radeon_gart gart;
2088 struct radeon_mode_info mode_info;
2089 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05002090 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002091 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04002092 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02002093 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02002094 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02002095 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02002096 bool ib_pool_ready;
2097 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002098 struct radeon_irq irq;
2099 struct radeon_asic *asic;
2100 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02002101 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02002102 struct radeon_uvd uvd;
Yang Zhaof657c2a2009-09-15 12:21:01 +10002103 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002104 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002105 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002106 bool shutdown;
2107 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10002108 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02002109 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04002110 bool fastfb_working; /* IGP feature*/
Dave Airliee024e112009-06-24 09:48:08 +10002111 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002112 const struct firmware *me_fw; /* all family ME firmware */
2113 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002114 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05002115 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04002116 const struct firmware *ce_fw; /* SI CE firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05002117 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04002118 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Alex Deucher66229b22013-06-26 00:11:19 -04002119 const struct firmware *smc_fw; /* SMC firmware */
Christian König4ad9c1c2013-08-05 14:10:55 +02002120 const struct firmware *uvd_fw; /* UVD firmware */
Alex Deucher16cdf042011-10-28 10:30:02 -04002121 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04002122 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002123 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04002124 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04002125 struct radeon_mec mec;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002126 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04002127 struct work_struct audio_work;
Alex Deucher8f61b342013-06-14 09:13:52 -04002128 struct work_struct reset_work;
Alex Deucher18917b62010-02-01 16:02:25 -05002129 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05002130 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Rafał Miłecki3299de92012-05-14 21:25:57 +02002131 bool audio_enabled;
Alex Deucher948bee32013-05-14 12:08:35 -04002132 bool has_uvd;
Rafał Miłecki3299de92012-05-14 21:25:57 +02002133 struct r600_audio audio_status; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04002134 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002135 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002136 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002137 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04002138 /* i2c buses */
2139 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02002140 /* debugfs */
2141 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2142 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05002143 /* virtual memory */
2144 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02002145 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002146 /* ACPI interface */
2147 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04002148 struct radeon_atcs atcs;
Alex Deucherf61d5b462013-08-06 12:40:16 -04002149 /* srbm instance registers */
2150 struct mutex srbm_mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002151};
2152
2153int radeon_device_init(struct radeon_device *rdev,
2154 struct drm_device *ddev,
2155 struct pci_dev *pdev,
2156 uint32_t flags);
2157void radeon_device_fini(struct radeon_device *rdev);
2158int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2159
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002160uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2161 bool always_indirect);
2162void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2163 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07002164u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2165void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04002166
Alex Deucher75efdee2013-03-04 12:47:46 -05002167u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
2168void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
2169
Jerome Glisse4c788672009-11-20 14:29:23 +01002170/*
2171 * Cast helper
2172 */
2173#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002174
2175/*
2176 * Registers read & write functions.
2177 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002178#define RREG8(reg) readb((rdev->rmmio) + (reg))
2179#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2180#define RREG16(reg) readw((rdev->rmmio) + (reg))
2181#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002182#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2183#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2184#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
2185#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2186#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002187#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2188#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2189#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2190#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2191#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2192#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10002193#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2194#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04002195#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2196#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002197#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2198#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04002199#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2200#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04002201#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2202#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Alex Deucher792edd62013-02-14 18:18:12 -05002203#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
2204#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
2205#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
2206#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
Alex Deucher93656cd2013-02-25 15:18:39 -05002207#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
2208#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
Alex Deucher1d582342013-04-19 13:03:37 -04002209#define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
2210#define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002211#define WREG32_P(reg, val, mask) \
2212 do { \
2213 uint32_t tmp_ = RREG32(reg); \
2214 tmp_ &= (mask); \
2215 tmp_ |= ((val) & ~(mask)); \
2216 WREG32(reg, tmp_); \
2217 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02002218#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
Rafał Miłeckid43a93c2013-08-15 18:55:22 +02002219#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002220#define WREG32_PLL_P(reg, val, mask) \
2221 do { \
2222 uint32_t tmp_ = RREG32_PLL(reg); \
2223 tmp_ &= (mask); \
2224 tmp_ |= ((val) & ~(mask)); \
2225 WREG32_PLL(reg, tmp_); \
2226 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002227#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04002228#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2229#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002230
Alex Deucher75efdee2013-03-04 12:47:46 -05002231#define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
2232#define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
2233
Dave Airliede1b2892009-08-12 18:43:14 +10002234/*
2235 * Indirect registers accessor
2236 */
2237static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
2238{
2239 uint32_t r;
2240
2241 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2242 r = RREG32(RADEON_PCIE_DATA);
2243 return r;
2244}
2245
2246static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2247{
2248 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2249 WREG32(RADEON_PCIE_DATA, (v));
2250}
2251
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002252static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
2253{
2254 u32 r;
2255
2256 WREG32(TN_SMC_IND_INDEX_0, (reg));
2257 r = RREG32(TN_SMC_IND_DATA_0);
2258 return r;
2259}
2260
2261static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2262{
2263 WREG32(TN_SMC_IND_INDEX_0, (reg));
2264 WREG32(TN_SMC_IND_DATA_0, (v));
2265}
2266
Alex Deucherff82bbc2013-04-12 11:27:20 -04002267static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
2268{
2269 u32 r;
2270
2271 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2272 r = RREG32(R600_RCU_DATA);
2273 return r;
2274}
2275
2276static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2277{
2278 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2279 WREG32(R600_RCU_DATA, (v));
2280}
2281
Alex Deucher46f95642013-04-12 11:49:51 -04002282static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
2283{
2284 u32 r;
2285
2286 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2287 r = RREG32(EVERGREEN_CG_IND_DATA);
2288 return r;
2289}
2290
2291static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2292{
2293 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2294 WREG32(EVERGREEN_CG_IND_DATA, (v));
2295}
2296
Alex Deucher792edd62013-02-14 18:18:12 -05002297static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
2298{
2299 u32 r;
2300
2301 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2302 r = RREG32(EVERGREEN_PIF_PHY0_DATA);
2303 return r;
2304}
2305
2306static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2307{
2308 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2309 WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
2310}
2311
2312static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
2313{
2314 u32 r;
2315
2316 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2317 r = RREG32(EVERGREEN_PIF_PHY1_DATA);
2318 return r;
2319}
2320
2321static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2322{
2323 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2324 WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
2325}
2326
Alex Deucher93656cd2013-02-25 15:18:39 -05002327static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
2328{
2329 u32 r;
2330
2331 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2332 r = RREG32(R600_UVD_CTX_DATA);
2333 return r;
2334}
2335
2336static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2337{
2338 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2339 WREG32(R600_UVD_CTX_DATA, (v));
2340}
2341
Alex Deucher1d582342013-04-19 13:03:37 -04002342
2343static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
2344{
2345 u32 r;
2346
2347 WREG32(CIK_DIDT_IND_INDEX, (reg));
2348 r = RREG32(CIK_DIDT_IND_DATA);
2349 return r;
2350}
2351
2352static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2353{
2354 WREG32(CIK_DIDT_IND_INDEX, (reg));
2355 WREG32(CIK_DIDT_IND_DATA, (v));
2356}
2357
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002358void r100_pll_errata_after_index(struct radeon_device *rdev);
2359
2360
2361/*
2362 * ASICs helpers.
2363 */
Dave Airlieb995e432009-07-14 02:02:32 +10002364#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2365 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002366#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2367 (rdev->family == CHIP_RV200) || \
2368 (rdev->family == CHIP_RS100) || \
2369 (rdev->family == CHIP_RS200) || \
2370 (rdev->family == CHIP_RV250) || \
2371 (rdev->family == CHIP_RV280) || \
2372 (rdev->family == CHIP_RS300))
2373#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2374 (rdev->family == CHIP_RV350) || \
2375 (rdev->family == CHIP_R350) || \
2376 (rdev->family == CHIP_RV380) || \
2377 (rdev->family == CHIP_R420) || \
2378 (rdev->family == CHIP_R423) || \
2379 (rdev->family == CHIP_RV410) || \
2380 (rdev->family == CHIP_RS400) || \
2381 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002382#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2383 (rdev->ddev->pdev->device == 0x9443) || \
2384 (rdev->ddev->pdev->device == 0x944B) || \
2385 (rdev->ddev->pdev->device == 0x9506) || \
2386 (rdev->ddev->pdev->device == 0x9509) || \
2387 (rdev->ddev->pdev->device == 0x950F) || \
2388 (rdev->ddev->pdev->device == 0x689C) || \
2389 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002390#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002391#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2392 (rdev->family == CHIP_RS690) || \
2393 (rdev->family == CHIP_RS740) || \
2394 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002395#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2396#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002397#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002398#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2399 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002400#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002401#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2402#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2403 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002404#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002405#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002406#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002407
Alex Deucherdc50ba72013-06-26 00:33:35 -04002408#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2409 (rdev->ddev->pdev->device == 0x6850) || \
2410 (rdev->ddev->pdev->device == 0x6858) || \
2411 (rdev->ddev->pdev->device == 0x6859) || \
2412 (rdev->ddev->pdev->device == 0x6840) || \
2413 (rdev->ddev->pdev->device == 0x6841) || \
2414 (rdev->ddev->pdev->device == 0x6842) || \
2415 (rdev->ddev->pdev->device == 0x6843))
2416
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002417/*
2418 * BIOS helpers.
2419 */
2420#define RBIOS8(i) (rdev->bios[i])
2421#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2422#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2423
2424int radeon_combios_init(struct radeon_device *rdev);
2425void radeon_combios_fini(struct radeon_device *rdev);
2426int radeon_atombios_init(struct radeon_device *rdev);
2427void radeon_atombios_fini(struct radeon_device *rdev);
2428
2429
2430/*
2431 * RING helpers.
2432 */
Andi Kleence580fa2011-10-13 16:08:47 -07002433#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02002434static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002435{
Christian Könige32eb502011-10-23 12:56:27 +02002436 ring->ring[ring->wptr++] = v;
2437 ring->wptr &= ring->ptr_mask;
2438 ring->count_dw--;
2439 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002440}
Andi Kleence580fa2011-10-13 16:08:47 -07002441#else
2442/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02002443void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07002444#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002445
2446/*
2447 * ASICs macro.
2448 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002449#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002450#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2451#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2452#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian König76a0df82013-08-13 11:56:50 +02002453#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002454#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00002455#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05002456#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
2457#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02002458#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2459#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01002460#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Christian König76a0df82013-08-13 11:56:50 +02002461#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
2462#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
2463#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
2464#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
2465#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
2466#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
2467#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)]->vm_flush((rdev), (r), (vm))
2468#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
2469#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
2470#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002471#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2472#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002473#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002474#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002475#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002476#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2477#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König76a0df82013-08-13 11:56:50 +02002478#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
2479#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05002480#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
2481#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
2482#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
2483#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2484#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2485#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002486#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2487#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2488#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2489#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2490#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2491#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2492#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002493#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002494#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002495#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2496#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002497#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002498#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2499#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2500#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2501#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002502#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002503#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2504#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2505#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2506#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2507#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002508#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
2509#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
2510#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
2511#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2512#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002513#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002514#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002515#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2516#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2517#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
2518#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002519#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002520#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002521#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002522#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2523#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2524#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2525#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2526#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
Alex Deucher1316b792013-06-28 09:28:39 -04002527#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
Alex Deucher70d01a52013-07-02 18:38:02 -04002528#define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
Alex Deucher48783062013-07-08 11:35:06 -04002529#define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
Alex Deucher9e9d9762013-07-31 18:13:23 -04002530#define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002531
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002532/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002533/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002534extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002535extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002536extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002537extern int radeon_modeset_init(struct radeon_device *rdev);
2538extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002539extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002540extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002541extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002542extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002543extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002544extern void radeon_wb_fini(struct radeon_device *rdev);
2545extern int radeon_wb_init(struct radeon_device *rdev);
2546extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002547extern void radeon_surface_init(struct radeon_device *rdev);
2548extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002549extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002550extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002551extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002552extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00002553extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2554extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002555extern int radeon_resume_kms(struct drm_device *dev);
2556extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10002557extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002558extern void radeon_program_register_sequence(struct radeon_device *rdev,
2559 const u32 *registers,
2560 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002561
Daniel Vetter3574dda2011-02-18 17:59:19 +01002562/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002563 * vm
2564 */
2565int radeon_vm_manager_init(struct radeon_device *rdev);
2566void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02002567void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002568void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02002569int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02002570void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02002571struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2572 struct radeon_vm *vm, int ring);
2573void radeon_vm_fence(struct radeon_device *rdev,
2574 struct radeon_vm *vm,
2575 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002576uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05002577int radeon_vm_bo_update_pte(struct radeon_device *rdev,
2578 struct radeon_vm *vm,
2579 struct radeon_bo *bo,
2580 struct ttm_mem_reg *mem);
2581void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2582 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002583struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2584 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002585struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2586 struct radeon_vm *vm,
2587 struct radeon_bo *bo);
2588int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2589 struct radeon_bo_va *bo_va,
2590 uint64_t offset,
2591 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05002592int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02002593 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002594
Alex Deucherf122c612012-03-30 08:59:57 -04002595/* audio */
2596void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05002597
2598/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002599 * R600 vram scratch functions
2600 */
2601int r600_vram_scratch_init(struct radeon_device *rdev);
2602void r600_vram_scratch_fini(struct radeon_device *rdev);
2603
2604/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002605 * r600 cs checking helper
2606 */
2607unsigned r600_mip_minify(unsigned size, unsigned level);
2608bool r600_fmt_is_valid_color(u32 format);
2609bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2610int r600_fmt_get_blocksize(u32 format);
2611int r600_fmt_get_nblocksx(u32 format, u32 w);
2612int r600_fmt_get_nblocksy(u32 format, u32 h);
2613
2614/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002615 * r600 functions used by radeon_encoder.c
2616 */
Rafał Miłecki1b688d02012-04-30 15:44:54 +02002617struct radeon_hdmi_acr {
2618 u32 clock;
2619
2620 int n_32khz;
2621 int cts_32khz;
2622
2623 int n_44_1khz;
2624 int cts_44_1khz;
2625
2626 int n_48khz;
2627 int cts_48khz;
2628
2629};
2630
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002631extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2632
Alex Deucher416a2bd2012-05-31 19:00:25 -04002633extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2634 u32 tiling_pipe_num,
2635 u32 max_rb_num,
2636 u32 total_max_rb_num,
2637 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002638
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002639/*
2640 * evergreen functions used by radeon_encoder.c
2641 */
2642
Alex Deucher0af62b02011-01-06 21:19:31 -05002643extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002644extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002645
Alex Deucherc4917072012-07-31 17:14:35 -04002646/* radeon_acpi.c */
2647#if defined(CONFIG_ACPI)
2648extern int radeon_acpi_init(struct radeon_device *rdev);
2649extern void radeon_acpi_fini(struct radeon_device *rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002650extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
2651extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
Alex Deuchere37e6a02013-02-13 15:47:24 -05002652 u8 perf_req, bool advertise);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002653extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
Alex Deucherc4917072012-07-31 17:14:35 -04002654#else
2655static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2656static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2657#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002658
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002659int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2660 struct radeon_cs_packet *pkt,
2661 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002662bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002663void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2664 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002665int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2666 struct radeon_cs_reloc **cs_reloc,
2667 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002668int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2669 uint32_t *vline_start_end,
2670 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002671
Jerome Glisse4c788672009-11-20 14:29:23 +01002672#include "radeon_object.h"
2673
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002674#endif