blob: 73fddf2c99f94240f31963edf2bfc0e6c7a1c010 [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
Keith Buscha0a34082015-12-07 15:30:31 -070015#include <linux/aer.h>
Matthew Wilcox8de05532011-05-12 13:50:28 -040016#include <linux/bitops.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070018#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020019#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070020#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050021#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050024#include <linux/mm.h>
25#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010026#include <linux/mutex.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050027#include <linux/pci.h>
Matthew Wilcoxbe7b6272011-02-06 07:53:23 -050028#include <linux/poison.h>
Keith Busche1e5e562015-02-19 13:39:03 -070029#include <linux/t10-pi.h>
Christoph Hellwig2d55cd52016-02-29 15:59:46 +010030#include <linux/timer.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050031#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080032#include <linux/io-64-nonatomic-lo-hi.h>
Keith Busch1d277a62015-10-15 14:10:52 +020033#include <asm/unaligned.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070034#include <linux/sed-opal.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090035
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020036#include "nvme.h"
37
Keith Busch9d43cf62014-05-13 11:42:02 -060038#define NVME_Q_DEPTH 1024
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050039#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
40#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070041
Christoph Hellwigadf68f22015-11-28 15:42:28 +010042/*
43 * We handle AEN commands ourselves and don't even let the
44 * block layer know about them.
45 */
Christoph Hellwigf866fc422016-04-26 13:52:00 +020046#define NVME_AQ_BLKMQ_DEPTH (NVME_AQ_DEPTH - NVME_NR_AERS)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050047
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050048static int use_threaded_interrupts;
49module_param(use_threaded_interrupts, int, 0);
50
Jon Derrick8ffaadf2015-07-20 10:14:09 -060051static bool use_cmb_sqes = true;
52module_param(use_cmb_sqes, bool, 0644);
53MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
54
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020055static unsigned int max_host_mem_size_mb = 128;
56module_param(max_host_mem_size_mb, uint, 0444);
57MODULE_PARM_DESC(max_host_mem_size_mb,
58 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
59
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010060struct nvme_dev;
61struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070062
Jens Axboea0fa9642015-11-03 20:37:26 -070063static void nvme_process_cq(struct nvme_queue *nvmeq);
Keith Buscha5cdb682016-01-12 14:41:18 -070064static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Buschd4b4ff82013-12-10 13:10:37 -070065
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050066/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010067 * Represents an NVM Express device. Each nvme_dev is a PCI function.
68 */
69struct nvme_dev {
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010070 struct nvme_queue **queues;
71 struct blk_mq_tag_set tagset;
72 struct blk_mq_tag_set admin_tagset;
73 u32 __iomem *dbs;
74 struct device *dev;
75 struct dma_pool *prp_page_pool;
76 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010077 unsigned online_queues;
78 unsigned max_qid;
79 int q_depth;
80 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010081 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +080082 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +010083 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +010084 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010085 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010086 void __iomem *cmb;
87 dma_addr_t cmb_dma_addr;
88 u64 cmb_size;
89 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -060090 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010091 struct nvme_ctrl ctrl;
Keith Buschdb3cbff2016-01-12 14:41:17 -070092 struct completion ioq_wait;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020093
94 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -030095 u32 *dbbuf_dbs;
96 dma_addr_t dbbuf_dbs_dma_addr;
97 u32 *dbbuf_eis;
98 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020099
100 /* host memory buffer support: */
101 u64 host_mem_size;
102 u32 nr_host_mem_descs;
103 struct nvme_host_mem_buf_desc *host_mem_descs;
104 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500105};
106
Helen Koikef9f38e32017-04-10 12:51:07 -0300107static inline unsigned int sq_idx(unsigned int qid, u32 stride)
108{
109 return qid * 2 * stride;
110}
111
112static inline unsigned int cq_idx(unsigned int qid, u32 stride)
113{
114 return (qid * 2 + 1) * stride;
115}
116
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100117static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
118{
119 return container_of(ctrl, struct nvme_dev, ctrl);
120}
121
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500122/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500123 * An NVM Express queue. Each device has at least two (one for admin
124 * commands and one for I/O commands).
125 */
126struct nvme_queue {
127 struct device *q_dmadev;
Matthew Wilcox091b6092011-02-10 09:56:01 -0500128 struct nvme_dev *dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500129 spinlock_t q_lock;
130 struct nvme_command *sq_cmds;
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600131 struct nvme_command __iomem *sq_cmds_io;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500132 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600133 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500134 dma_addr_t sq_dma_addr;
135 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500136 u32 __iomem *q_db;
137 u16 q_depth;
Jens Axboe6222d172015-01-15 15:19:10 -0700138 s16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500139 u16 sq_tail;
140 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700141 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400142 u8 cq_phase;
143 u8 cqe_seen;
Helen Koikef9f38e32017-04-10 12:51:07 -0300144 u32 *dbbuf_sq_db;
145 u32 *dbbuf_cq_db;
146 u32 *dbbuf_sq_ei;
147 u32 *dbbuf_cq_ei;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500148};
149
150/*
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200151 * The nvme_iod describes the data in an I/O, including the list of PRP
152 * entries. You can't see it in this data structure because C doesn't let
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100153 * me express that. Use nvme_init_iod to ensure there's enough space
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200154 * allocated to store the PRP list.
155 */
156struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800157 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100158 struct nvme_queue *nvmeq;
159 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200160 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200161 int nents; /* Used in scatterlist */
162 int length; /* Of data, in bytes */
163 dma_addr_t first_dma;
Christoph Hellwigbf684052015-10-26 17:12:51 +0900164 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100165 struct scatterlist *sg;
166 struct scatterlist inline_sg[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500167};
168
169/*
170 * Check we didin't inadvertently grow the command struct
171 */
172static inline void _nvme_check_size(void)
173{
174 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
175 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
176 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
177 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
178 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
Vishal Vermaf8ebf842013-03-27 07:13:41 -0400179 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
Keith Buschc30341d2013-12-10 13:10:38 -0700180 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500181 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
Johannes Thumshirn0add5e82017-06-07 11:45:29 +0200182 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
183 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500184 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
Keith Busch6ecec742012-09-26 12:49:27 -0600185 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
Helen Koikef9f38e32017-04-10 12:51:07 -0300186 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
187}
188
189static inline unsigned int nvme_dbbuf_size(u32 stride)
190{
191 return ((num_possible_cpus() + 1) * 8 * stride);
192}
193
194static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
195{
196 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
197
198 if (dev->dbbuf_dbs)
199 return 0;
200
201 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
202 &dev->dbbuf_dbs_dma_addr,
203 GFP_KERNEL);
204 if (!dev->dbbuf_dbs)
205 return -ENOMEM;
206 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
207 &dev->dbbuf_eis_dma_addr,
208 GFP_KERNEL);
209 if (!dev->dbbuf_eis) {
210 dma_free_coherent(dev->dev, mem_size,
211 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
212 dev->dbbuf_dbs = NULL;
213 return -ENOMEM;
214 }
215
216 return 0;
217}
218
219static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
220{
221 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
222
223 if (dev->dbbuf_dbs) {
224 dma_free_coherent(dev->dev, mem_size,
225 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
226 dev->dbbuf_dbs = NULL;
227 }
228 if (dev->dbbuf_eis) {
229 dma_free_coherent(dev->dev, mem_size,
230 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
231 dev->dbbuf_eis = NULL;
232 }
233}
234
235static void nvme_dbbuf_init(struct nvme_dev *dev,
236 struct nvme_queue *nvmeq, int qid)
237{
238 if (!dev->dbbuf_dbs || !qid)
239 return;
240
241 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
242 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
243 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
244 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
245}
246
247static void nvme_dbbuf_set(struct nvme_dev *dev)
248{
249 struct nvme_command c;
250
251 if (!dev->dbbuf_dbs)
252 return;
253
254 memset(&c, 0, sizeof(c));
255 c.dbbuf.opcode = nvme_admin_dbbuf;
256 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
257 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
258
259 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200260 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300261 /* Free memory and continue on */
262 nvme_dbbuf_dma_free(dev);
263 }
264}
265
266static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
267{
268 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
269}
270
271/* Update dbbuf and return true if an MMIO is required */
272static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
273 volatile u32 *dbbuf_ei)
274{
275 if (dbbuf_db) {
276 u16 old_value;
277
278 /*
279 * Ensure that the queue is written before updating
280 * the doorbell in memory
281 */
282 wmb();
283
284 old_value = *dbbuf_db;
285 *dbbuf_db = value;
286
287 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
288 return false;
289 }
290
291 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500292}
293
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700294/*
295 * Max size of iod being embedded in the request payload
296 */
297#define NVME_INT_PAGES 2
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100298#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700299
300/*
301 * Will slightly overestimate the number of pages needed. This is OK
302 * as it only leads to a small amount of wasted memory for the lifetime of
303 * the I/O.
304 */
305static int nvme_npages(unsigned size, struct nvme_dev *dev)
306{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100307 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
308 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700309 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
310}
311
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100312static unsigned int nvme_iod_alloc_size(struct nvme_dev *dev,
313 unsigned int size, unsigned int nseg)
314{
315 return sizeof(__le64 *) * nvme_npages(size, dev) +
316 sizeof(struct scatterlist) * nseg;
317}
318
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700319static unsigned int nvme_cmd_size(struct nvme_dev *dev)
320{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100321 return sizeof(struct nvme_iod) +
322 nvme_iod_alloc_size(dev, NVME_INT_BYTES(dev), NVME_INT_PAGES);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700323}
324
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700325static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
326 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500327{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700328 struct nvme_dev *dev = data;
329 struct nvme_queue *nvmeq = dev->queues[0];
330
Keith Busch42483222015-06-01 09:29:54 -0600331 WARN_ON(hctx_idx != 0);
332 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
333 WARN_ON(nvmeq->tags);
334
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700335 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600336 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700337 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500338}
339
Keith Busch4af0e212015-06-08 10:08:13 -0600340static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
341{
342 struct nvme_queue *nvmeq = hctx->driver_data;
343
344 nvmeq->tags = NULL;
345}
346
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700347static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
348 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500349{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700350 struct nvme_dev *dev = data;
Keith Busch42483222015-06-01 09:29:54 -0600351 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500352
Keith Busch42483222015-06-01 09:29:54 -0600353 if (!nvmeq->tags)
354 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500355
Keith Busch42483222015-06-01 09:29:54 -0600356 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700357 hctx->driver_data = nvmeq;
358 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500359}
360
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600361static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
362 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500363{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600364 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100365 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200366 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
367 struct nvme_queue *nvmeq = dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700368
369 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100370 iod->nvmeq = nvmeq;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700371 return 0;
372}
373
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200374static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
375{
376 struct nvme_dev *dev = set->driver_data;
377
378 return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev));
379}
380
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500381/**
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100382 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500383 * @nvmeq: The queue to use
384 * @cmd: The command to send
385 *
386 * Safe to use from interrupt context
387 */
Sunad Bhandarye3f879b2015-07-31 18:56:58 +0530388static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
389 struct nvme_command *cmd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500390{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700391 u16 tail = nvmeq->sq_tail;
392
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600393 if (nvmeq->sq_cmds_io)
394 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
395 else
396 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
397
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500398 if (++tail == nvmeq->q_depth)
399 tail = 0;
Helen Koikef9f38e32017-04-10 12:51:07 -0300400 if (nvme_dbbuf_update_and_check_event(tail, nvmeq->dbbuf_sq_db,
401 nvmeq->dbbuf_sq_ei))
402 writel(tail, nvmeq->q_db);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500403 nvmeq->sq_tail = tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500404}
405
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100406static __le64 **iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700407{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100408 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700409 return (__le64 **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700410}
411
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200412static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500413{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100414 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700415 int nseg = blk_rq_nr_phys_segments(rq);
Christoph Hellwigb131c612017-01-13 12:29:12 +0100416 unsigned int size = blk_rq_payload_bytes(rq);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500417
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100418 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
419 iod->sg = kmalloc(nvme_iod_alloc_size(dev, size, nseg), GFP_ATOMIC);
420 if (!iod->sg)
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200421 return BLK_STS_RESOURCE;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100422 } else {
423 iod->sg = iod->inline_sg;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700424 }
425
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100426 iod->aborted = 0;
427 iod->npages = -1;
428 iod->nents = 0;
429 iod->length = size;
Keith Buschf80ec962016-07-12 16:20:31 -0700430
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200431 return BLK_STS_OK;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700432}
433
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100434static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500435{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100436 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100437 const int last_prp = dev->ctrl.page_size / 8 - 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500438 int i;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100439 __le64 **list = iod_list(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500440 dma_addr_t prp_dma = iod->first_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500441
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500442 if (iod->npages == 0)
443 dma_pool_free(dev->prp_small_pool, list[0], prp_dma);
444 for (i = 0; i < iod->npages; i++) {
445 __le64 *prp_list = list[i];
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500446 dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]);
Matthew Wilcox091b6092011-02-10 09:56:01 -0500447 dma_pool_free(dev->prp_page_pool, prp_list, prp_dma);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500448 prp_dma = next_prp_dma;
449 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700450
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100451 if (iod->sg != iod->inline_sg)
452 kfree(iod->sg);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600453}
454
Keith Busch52b68d72015-02-23 09:16:21 -0700455#ifdef CONFIG_BLK_DEV_INTEGRITY
Keith Busche1e5e562015-02-19 13:39:03 -0700456static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
457{
458 if (be32_to_cpu(pi->ref_tag) == v)
459 pi->ref_tag = cpu_to_be32(p);
460}
461
462static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
463{
464 if (be32_to_cpu(pi->ref_tag) == p)
465 pi->ref_tag = cpu_to_be32(v);
466}
467
468/**
469 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
470 *
471 * The virtual start sector is the one that was originally submitted by the
472 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
473 * start sector may be different. Remap protection information to match the
474 * physical LBA on writes, and back to the original seed on reads.
475 *
476 * Type 0 and 3 do not have a ref tag, so no remapping required.
477 */
478static void nvme_dif_remap(struct request *req,
479 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
480{
481 struct nvme_ns *ns = req->rq_disk->private_data;
482 struct bio_integrity_payload *bip;
483 struct t10_pi_tuple *pi;
484 void *p, *pmap;
485 u32 i, nlb, ts, phys, virt;
486
487 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
488 return;
489
490 bip = bio_integrity(req->bio);
491 if (!bip)
492 return;
493
494 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
Keith Busche1e5e562015-02-19 13:39:03 -0700495
496 p = pmap;
497 virt = bip_get_seed(bip);
498 phys = nvme_block_nr(ns, blk_rq_pos(req));
499 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
Dan Williamsac6fc482015-10-21 13:20:18 -0400500 ts = ns->disk->queue->integrity.tuple_size;
Keith Busche1e5e562015-02-19 13:39:03 -0700501
502 for (i = 0; i < nlb; i++, virt++, phys++) {
503 pi = (struct t10_pi_tuple *)p;
504 dif_swap(phys, virt, pi);
505 p += ts;
506 }
507 kunmap_atomic(pmap);
508}
Keith Busch52b68d72015-02-23 09:16:21 -0700509#else /* CONFIG_BLK_DEV_INTEGRITY */
510static void nvme_dif_remap(struct request *req,
511 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
512{
513}
514static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
515{
516}
517static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
518{
519}
Keith Busch52b68d72015-02-23 09:16:21 -0700520#endif
521
Christoph Hellwigb131c612017-01-13 12:29:12 +0100522static bool nvme_setup_prps(struct nvme_dev *dev, struct request *req)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500523{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100524 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500525 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100526 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500527 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500528 int dma_len = sg_dma_len(sg);
529 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100530 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500531 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500532 __le64 *prp_list;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100533 __le64 **list = iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500534 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500535 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500536
Keith Busch1d090622014-06-23 11:34:01 -0600537 length -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500538 if (length <= 0)
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200539 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500540
Keith Busch1d090622014-06-23 11:34:01 -0600541 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500542 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600543 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500544 } else {
545 sg = sg_next(sg);
546 dma_addr = sg_dma_address(sg);
547 dma_len = sg_dma_len(sg);
548 }
549
Keith Busch1d090622014-06-23 11:34:01 -0600550 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600551 iod->first_dma = dma_addr;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200552 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500553 }
554
Keith Busch1d090622014-06-23 11:34:01 -0600555 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500556 if (nprps <= (256 / 8)) {
557 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500558 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500559 } else {
560 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500561 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500562 }
563
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200564 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400565 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600566 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500567 iod->npages = -1;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200568 return false;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400569 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500570 list[0] = prp_list;
571 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500572 i = 0;
573 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600574 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500575 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200576 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500577 if (!prp_list)
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200578 return false;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500579 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400580 prp_list[0] = old_prp_list[i - 1];
581 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
582 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500583 }
584 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600585 dma_len -= page_size;
586 dma_addr += page_size;
587 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500588 if (length <= 0)
589 break;
590 if (dma_len > 0)
591 continue;
592 BUG_ON(dma_len < 0);
593 sg = sg_next(sg);
594 dma_addr = sg_dma_address(sg);
595 dma_len = sg_dma_len(sg);
596 }
597
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200598 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500599}
600
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200601static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100602 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200603{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100604 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200605 struct request_queue *q = req->q;
606 enum dma_data_direction dma_dir = rq_data_dir(req) ?
607 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200608 blk_status_t ret = BLK_STS_IOERR;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200609
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700610 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200611 iod->nents = blk_rq_map_sg(q, req, iod->sg);
612 if (!iod->nents)
613 goto out;
614
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200615 ret = BLK_STS_RESOURCE;
Mauricio Faria de Oliveira2b6b5352016-10-11 13:54:20 -0700616 if (!dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
617 DMA_ATTR_NO_WARN))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200618 goto out;
619
Christoph Hellwigb131c612017-01-13 12:29:12 +0100620 if (!nvme_setup_prps(dev, req))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200621 goto out_unmap;
622
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200623 ret = BLK_STS_IOERR;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200624 if (blk_integrity_rq(req)) {
625 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
626 goto out_unmap;
627
Christoph Hellwigbf684052015-10-26 17:12:51 +0900628 sg_init_table(&iod->meta_sg, 1);
629 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200630 goto out_unmap;
631
632 if (rq_data_dir(req))
633 nvme_dif_remap(req, nvme_dif_prep);
634
Christoph Hellwigbf684052015-10-26 17:12:51 +0900635 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200636 goto out_unmap;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200637 }
638
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200639 cmnd->rw.dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
640 cmnd->rw.dptr.prp2 = cpu_to_le64(iod->first_dma);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200641 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900642 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200643 return BLK_STS_OK;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200644
645out_unmap:
646 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
647out:
648 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200649}
650
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100651static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100652{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100653 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100654 enum dma_data_direction dma_dir = rq_data_dir(req) ?
655 DMA_TO_DEVICE : DMA_FROM_DEVICE;
656
657 if (iod->nents) {
658 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
659 if (blk_integrity_rq(req)) {
660 if (!rq_data_dir(req))
661 nvme_dif_remap(req, nvme_dif_complete);
Christoph Hellwigbf684052015-10-26 17:12:51 +0900662 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100663 }
664 }
665
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700666 nvme_cleanup_cmd(req);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100667 nvme_free_iod(dev, req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500668}
669
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700670/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200671 * NOTE: ns is NULL when called on the admin queue.
672 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200673static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700674 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600675{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700676 struct nvme_ns *ns = hctx->queue->queuedata;
677 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200678 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700679 struct request *req = bd->rq;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200680 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200681 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700682
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700683 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200684 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100685 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600686
Christoph Hellwigb131c612017-01-13 12:29:12 +0100687 ret = nvme_init_iod(req, dev);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200688 if (ret)
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700689 goto out_free_cmd;
Keith Buschedd10d32014-04-03 16:45:23 -0600690
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200691 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100692 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200693 if (ret)
694 goto out_cleanup_iod;
695 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700696
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100697 blk_mq_start_request(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200698
699 spin_lock_irq(&nvmeq->q_lock);
Keith Buschae1fba22016-02-11 13:05:42 -0700700 if (unlikely(nvmeq->cq_vector < 0)) {
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200701 ret = BLK_STS_IOERR;
Keith Buschae1fba22016-02-11 13:05:42 -0700702 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700703 goto out_cleanup_iod;
Keith Buschae1fba22016-02-11 13:05:42 -0700704 }
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200705 __nvme_submit_cmd(nvmeq, &cmnd);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700706 nvme_process_cq(nvmeq);
707 spin_unlock_irq(&nvmeq->q_lock);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200708 return BLK_STS_OK;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700709out_cleanup_iod:
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100710 nvme_free_iod(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700711out_free_cmd:
712 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200713 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500714}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500715
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200716static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100717{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100718 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100719
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200720 nvme_unmap_data(iod->nvmeq->dev, req);
721 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500722}
723
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100724/* We read the CQE phase first to check if the rest of the entry is valid */
725static inline bool nvme_cqe_valid(struct nvme_queue *nvmeq, u16 head,
726 u16 phase)
727{
728 return (le16_to_cpu(nvmeq->cqes[head].status) & 1) == phase;
729}
730
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300731static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
732{
733 u16 head = nvmeq->cq_head;
734
735 if (likely(nvmeq->cq_vector >= 0)) {
736 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
737 nvmeq->dbbuf_cq_ei))
738 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
739 }
740}
741
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300742static inline void nvme_handle_cqe(struct nvme_queue *nvmeq,
743 struct nvme_completion *cqe)
744{
745 struct request *req;
746
747 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
748 dev_warn(nvmeq->dev->ctrl.device,
749 "invalid id %d completed on queue %d\n",
750 cqe->command_id, le16_to_cpu(cqe->sq_id));
751 return;
752 }
753
754 /*
755 * AEN requests are special as they don't time out and can
756 * survive any kind of queue freeze and often don't respond to
757 * aborts. We don't even bother to allocate a struct request
758 * for them but rather special case them here.
759 */
760 if (unlikely(nvmeq->qid == 0 &&
761 cqe->command_id >= NVME_AQ_BLKMQ_DEPTH)) {
762 nvme_complete_async_event(&nvmeq->dev->ctrl,
763 cqe->status, &cqe->result);
764 return;
765 }
766
767 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
768 nvme_end_request(req, cqe->status, cqe->result);
769}
770
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300771static inline bool nvme_read_cqe(struct nvme_queue *nvmeq,
772 struct nvme_completion *cqe)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500773{
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300774 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) {
775 *cqe = nvmeq->cqes[nvmeq->cq_head];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500776
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300777 if (++nvmeq->cq_head == nvmeq->q_depth) {
778 nvmeq->cq_head = 0;
779 nvmeq->cq_phase = !nvmeq->cq_phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500780 }
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300781 return true;
782 }
783 return false;
784}
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100785
Sagi Grimberg442e19b2017-06-18 17:28:10 +0300786static void nvme_process_cq(struct nvme_queue *nvmeq)
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300787{
788 struct nvme_completion cqe;
789 int consumed = 0;
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100790
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300791 while (nvme_read_cqe(nvmeq, &cqe)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300792 nvme_handle_cqe(nvmeq, &cqe);
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300793 consumed++;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500794 }
795
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300796 if (consumed) {
797 nvme_ring_cq_doorbell(nvmeq);
798 nvmeq->cqe_seen = 1;
799 }
Jens Axboea0fa9642015-11-03 20:37:26 -0700800}
801
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500802static irqreturn_t nvme_irq(int irq, void *data)
803{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500804 irqreturn_t result;
805 struct nvme_queue *nvmeq = data;
806 spin_lock(&nvmeq->q_lock);
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400807 nvme_process_cq(nvmeq);
808 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
809 nvmeq->cqe_seen = 0;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500810 spin_unlock(&nvmeq->q_lock);
811 return result;
812}
813
814static irqreturn_t nvme_irq_check(int irq, void *data)
815{
816 struct nvme_queue *nvmeq = data;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100817 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
818 return IRQ_WAKE_THREAD;
819 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500820}
821
Keith Busch7776db12017-02-24 17:59:28 -0500822static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -0700823{
Sagi Grimberg442e19b2017-06-18 17:28:10 +0300824 struct nvme_completion cqe;
825 int found = 0, consumed = 0;
Jens Axboea0fa9642015-11-03 20:37:26 -0700826
Sagi Grimberg442e19b2017-06-18 17:28:10 +0300827 if (!nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
828 return 0;
Jens Axboea0fa9642015-11-03 20:37:26 -0700829
Sagi Grimberg442e19b2017-06-18 17:28:10 +0300830 spin_lock_irq(&nvmeq->q_lock);
831 while (nvme_read_cqe(nvmeq, &cqe)) {
832 nvme_handle_cqe(nvmeq, &cqe);
833 consumed++;
834
835 if (tag == cqe.command_id) {
836 found = 1;
837 break;
838 }
839 }
840
841 if (consumed)
842 nvme_ring_cq_doorbell(nvmeq);
843 spin_unlock_irq(&nvmeq->q_lock);
844
845 return found;
Jens Axboea0fa9642015-11-03 20:37:26 -0700846}
847
Keith Busch7776db12017-02-24 17:59:28 -0500848static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
849{
850 struct nvme_queue *nvmeq = hctx->driver_data;
851
852 return __nvme_poll(nvmeq, tag);
853}
854
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200855static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl, int aer_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500856{
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200857 struct nvme_dev *dev = to_nvme_dev(ctrl);
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100858 struct nvme_queue *nvmeq = dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700859 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700860
861 memset(&c, 0, sizeof(c));
862 c.common.opcode = nvme_admin_async_event;
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200863 c.common.command_id = NVME_AQ_BLKMQ_DEPTH + aer_idx;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700864
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100865 spin_lock_irq(&nvmeq->q_lock);
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200866 __nvme_submit_cmd(nvmeq, &c);
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100867 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch4d115422013-12-10 13:10:40 -0700868}
869
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500870static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
871{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500872 struct nvme_command c;
873
874 memset(&c, 0, sizeof(c));
875 c.delete_queue.opcode = opcode;
876 c.delete_queue.qid = cpu_to_le16(id);
877
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100878 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500879}
880
881static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
882 struct nvme_queue *nvmeq)
883{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500884 struct nvme_command c;
885 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
886
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200887 /*
888 * Note: we (ab)use the fact the the prp fields survive if no data
889 * is attached to the request.
890 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500891 memset(&c, 0, sizeof(c));
892 c.create_cq.opcode = nvme_admin_create_cq;
893 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
894 c.create_cq.cqid = cpu_to_le16(qid);
895 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
896 c.create_cq.cq_flags = cpu_to_le16(flags);
897 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
898
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100899 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500900}
901
902static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
903 struct nvme_queue *nvmeq)
904{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500905 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -0400906 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500907
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200908 /*
909 * Note: we (ab)use the fact the the prp fields survive if no data
910 * is attached to the request.
911 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500912 memset(&c, 0, sizeof(c));
913 c.create_sq.opcode = nvme_admin_create_sq;
914 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
915 c.create_sq.sqid = cpu_to_le16(qid);
916 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
917 c.create_sq.sq_flags = cpu_to_le16(flags);
918 c.create_sq.cqid = cpu_to_le16(qid);
919
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100920 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500921}
922
923static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
924{
925 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
926}
927
928static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
929{
930 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
931}
932
Christoph Hellwig2a842ac2017-06-03 09:38:04 +0200933static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400934{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100935 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
936 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400937
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200938 dev_warn(nvmeq->dev->ctrl.device,
939 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100940 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100941 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200942}
943
Keith Buschb2a0eb12017-06-07 20:32:50 +0200944static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
945{
946
947 /* If true, indicates loss of adapter communication, possibly by a
948 * NVMe Subsystem reset.
949 */
950 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
951
952 /* If there is a reset ongoing, we shouldn't reset again. */
953 if (dev->ctrl.state == NVME_CTRL_RESETTING)
954 return false;
955
956 /* We shouldn't reset unless the controller is on fatal error state
957 * _or_ if we lost the communication with it.
958 */
959 if (!(csts & NVME_CSTS_CFS) && !nssro)
960 return false;
961
962 /* If PCI error recovery process is happening, we cannot reset or
963 * the recovery mechanism will surely fail.
964 */
965 if (pci_channel_offline(to_pci_dev(dev->dev)))
966 return false;
967
968 return true;
969}
970
971static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
972{
973 /* Read a config register to help see what died. */
974 u16 pci_status;
975 int result;
976
977 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
978 &pci_status);
979 if (result == PCIBIOS_SUCCESSFUL)
980 dev_warn(dev->ctrl.device,
981 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
982 csts, pci_status);
983 else
984 dev_warn(dev->ctrl.device,
985 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
986 csts, result);
987}
988
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +0200989static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200990{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100991 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
992 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -0700993 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700994 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700995 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +0200996 u32 csts = readl(dev->bar + NVME_REG_CSTS);
997
998 /*
999 * Reset immediately if the controller is failed
1000 */
1001 if (nvme_should_reset(dev, csts)) {
1002 nvme_warn_reset(dev, csts);
1003 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001004 nvme_reset_ctrl(&dev->ctrl);
Keith Buschb2a0eb12017-06-07 20:32:50 +02001005 return BLK_EH_HANDLED;
1006 }
Keith Buschc30341d2013-12-10 13:10:38 -07001007
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001008 /*
Keith Busch7776db12017-02-24 17:59:28 -05001009 * Did we miss an interrupt?
1010 */
1011 if (__nvme_poll(nvmeq, req->tag)) {
1012 dev_warn(dev->ctrl.device,
1013 "I/O %d QID %d timeout, completion polled\n",
1014 req->tag, nvmeq->qid);
1015 return BLK_EH_HANDLED;
1016 }
1017
1018 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001019 * Shutdown immediately if controller times out while starting. The
1020 * reset work will see the pci device disabled when it gets the forced
1021 * cancellation error. All outstanding requests are completed on
1022 * shutdown, so we return BLK_EH_HANDLED.
1023 */
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02001024 if (dev->ctrl.state == NVME_CTRL_RESETTING) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001025 dev_warn(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001026 "I/O %d QID %d timeout, disable controller\n",
1027 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001028 nvme_dev_disable(dev, false);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001029 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001030 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001031 }
1032
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001033 /*
1034 * Shutdown the controller immediately and schedule a reset if the
1035 * command was already aborted once before and still hasn't been
1036 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001037 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001038 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001039 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001040 "I/O %d QID %d timeout, reset controller\n",
1041 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001042 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001043 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001044
Keith Busche1569a12015-11-26 12:11:07 +01001045 /*
1046 * Mark the request as handled, since the inline shutdown
1047 * forces all outstanding requests to complete.
1048 */
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001049 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Keith Busche1569a12015-11-26 12:11:07 +01001050 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -07001051 }
Keith Buschc30341d2013-12-10 13:10:38 -07001052
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001053 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1054 atomic_inc(&dev->ctrl.abort_limit);
1055 return BLK_EH_RESET_TIMER;
1056 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001057 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001058
Keith Buschc30341d2013-12-10 13:10:38 -07001059 memset(&cmd, 0, sizeof(cmd));
1060 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001061 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001062 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001063
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001064 dev_warn(nvmeq->dev->ctrl.device,
1065 "I/O %d QID %d timeout, aborting\n",
1066 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001067
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001068 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001069 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001070 if (IS_ERR(abort_req)) {
1071 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001072 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001073 }
Keith Buschc30341d2013-12-10 13:10:38 -07001074
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001075 abort_req->timeout = ADMIN_TIMEOUT;
1076 abort_req->end_io_data = NULL;
1077 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001078
Keith Busch7a509a62015-01-07 18:55:53 -07001079 /*
1080 * The aborted req will be completed on receiving the abort req.
1081 * We enable the timer again. If hit twice, it'll cause a device reset,
1082 * as the device then is in a faulty state.
1083 */
Keith Busch07836e62015-02-19 10:34:48 -07001084 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001085}
1086
Keith Buschf435c282014-07-07 09:14:42 -06001087static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001088{
1089 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1090 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001091 if (nvmeq->sq_cmds)
1092 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001093 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1094 kfree(nvmeq);
1095}
1096
Keith Buscha1a5ef92013-12-16 13:50:00 -05001097static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001098{
1099 int i;
1100
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001101 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001102 struct nvme_queue *nvmeq = dev->queues[i];
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001103 dev->ctrl.queue_count--;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001104 dev->queues[i] = NULL;
Keith Buschf435c282014-07-07 09:14:42 -06001105 nvme_free_queue(nvmeq);
kaoudis121c7ad2015-01-14 21:01:58 -07001106 }
Keith Busch22404272013-07-15 15:02:20 -06001107}
1108
Keith Busch4d115422013-12-10 13:10:40 -07001109/**
1110 * nvme_suspend_queue - put queue into suspended state
1111 * @nvmeq - queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001112 */
1113static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001114{
Keith Busch2b25d982014-12-22 12:59:04 -07001115 int vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001116
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001117 spin_lock_irq(&nvmeq->q_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001118 if (nvmeq->cq_vector == -1) {
1119 spin_unlock_irq(&nvmeq->q_lock);
1120 return 1;
1121 }
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001122 vector = nvmeq->cq_vector;
Keith Busch42f61422014-03-24 10:46:25 -06001123 nvmeq->dev->online_queues--;
Keith Busch2b25d982014-12-22 12:59:04 -07001124 nvmeq->cq_vector = -1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001125 spin_unlock_irq(&nvmeq->q_lock);
1126
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001127 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001128 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch6df3dbc2015-03-26 13:49:33 -06001129
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001130 pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001131
Keith Busch4d115422013-12-10 13:10:40 -07001132 return 0;
1133}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001134
Keith Buscha5cdb682016-01-12 14:41:18 -07001135static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001136{
Keith Buscha5cdb682016-01-12 14:41:18 -07001137 struct nvme_queue *nvmeq = dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001138
1139 if (!nvmeq)
1140 return;
1141 if (nvme_suspend_queue(nvmeq))
1142 return;
1143
Keith Buscha5cdb682016-01-12 14:41:18 -07001144 if (shutdown)
1145 nvme_shutdown_ctrl(&dev->ctrl);
1146 else
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001147 nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch07836e62015-02-19 10:34:48 -07001148
1149 spin_lock_irq(&nvmeq->q_lock);
1150 nvme_process_cq(nvmeq);
1151 spin_unlock_irq(&nvmeq->q_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001152}
1153
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001154static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1155 int entry_size)
1156{
1157 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001158 unsigned q_size_aligned = roundup(q_depth * entry_size,
1159 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001160
1161 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001162 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001163 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001164 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001165
1166 /*
1167 * Ensure the reduced q_depth is above some threshold where it
1168 * would be better to map queues in system memory with the
1169 * original depth
1170 */
1171 if (q_depth < 64)
1172 return -ENOMEM;
1173 }
1174
1175 return q_depth;
1176}
1177
1178static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1179 int qid, int depth)
1180{
1181 if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001182 unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth),
1183 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001184 nvmeq->sq_dma_addr = dev->cmb_dma_addr + offset;
1185 nvmeq->sq_cmds_io = dev->cmb + offset;
1186 } else {
1187 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1188 &nvmeq->sq_dma_addr, GFP_KERNEL);
1189 if (!nvmeq->sq_cmds)
1190 return -ENOMEM;
1191 }
1192
1193 return 0;
1194}
1195
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001196static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001197 int depth, int node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001198{
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001199 struct nvme_queue *nvmeq = kzalloc_node(sizeof(*nvmeq), GFP_KERNEL,
1200 node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001201 if (!nvmeq)
1202 return NULL;
1203
Christoph Hellwige75ec752015-05-22 11:12:39 +02001204 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
Joe Perches4d51abf2014-06-15 13:37:33 -07001205 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001206 if (!nvmeq->cqes)
1207 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001208
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001209 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001210 goto free_cqdma;
1211
Christoph Hellwige75ec752015-05-22 11:12:39 +02001212 nvmeq->q_dmadev = dev->dev;
Matthew Wilcox091b6092011-02-10 09:56:01 -05001213 nvmeq->dev = dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001214 spin_lock_init(&nvmeq->q_lock);
1215 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001216 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001217 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001218 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001219 nvmeq->qid = qid;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001220 nvmeq->cq_vector = -1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001221 dev->queues[qid] = nvmeq;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001222 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001223
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001224 return nvmeq;
1225
1226 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001227 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001228 nvmeq->cq_dma_addr);
1229 free_nvmeq:
1230 kfree(nvmeq);
1231 return NULL;
1232}
1233
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001234static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001235{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001236 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1237 int nr = nvmeq->dev->ctrl.instance;
1238
1239 if (use_threaded_interrupts) {
1240 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1241 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1242 } else {
1243 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1244 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1245 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001246}
1247
Keith Busch22404272013-07-15 15:02:20 -06001248static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001249{
Keith Busch22404272013-07-15 15:02:20 -06001250 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001251
Keith Busch7be50e92014-09-10 15:48:47 -06001252 spin_lock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001253 nvmeq->sq_tail = 0;
1254 nvmeq->cq_head = 0;
1255 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001256 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001257 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001258 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001259 dev->online_queues++;
Keith Busch7be50e92014-09-10 15:48:47 -06001260 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001261}
1262
1263static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1264{
1265 struct nvme_dev *dev = nvmeq->dev;
1266 int result;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001267
Keith Busch2b25d982014-12-22 12:59:04 -07001268 nvmeq->cq_vector = qid - 1;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001269 result = adapter_alloc_cq(dev, qid, nvmeq);
1270 if (result < 0)
Keith Busch22404272013-07-15 15:02:20 -06001271 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001272
1273 result = adapter_alloc_sq(dev, qid, nvmeq);
1274 if (result < 0)
1275 goto release_cq;
1276
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001277 result = queue_request_irq(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001278 if (result < 0)
1279 goto release_sq;
1280
Keith Busch22404272013-07-15 15:02:20 -06001281 nvme_init_queue(nvmeq, qid);
Keith Busch22404272013-07-15 15:02:20 -06001282 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001283
1284 release_sq:
1285 adapter_delete_sq(dev, qid);
1286 release_cq:
1287 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001288 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001289}
1290
Eric Biggersf363b082017-03-30 13:39:16 -07001291static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001292 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001293 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001294 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001295 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001296 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001297 .timeout = nvme_timeout,
1298};
1299
Eric Biggersf363b082017-03-30 13:39:16 -07001300static const struct blk_mq_ops nvme_mq_ops = {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001301 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001302 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001303 .init_hctx = nvme_init_hctx,
1304 .init_request = nvme_init_request,
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001305 .map_queues = nvme_pci_map_queues,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001306 .timeout = nvme_timeout,
Jens Axboea0fa9642015-11-03 20:37:26 -07001307 .poll = nvme_poll,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001308};
1309
Keith Buschea191d22015-01-07 18:55:49 -07001310static void nvme_dev_remove_admin(struct nvme_dev *dev)
1311{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001312 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001313 /*
1314 * If the controller was reset during removal, it's possible
1315 * user requests may be waiting on a stopped queue. Start the
1316 * queue to flush these to completion.
1317 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001318 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001319 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001320 blk_mq_free_tag_set(&dev->admin_tagset);
1321 }
1322}
1323
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001324static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1325{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001326 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001327 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1328 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001329
1330 /*
1331 * Subtract one to leave an empty queue entry for 'Full Queue'
1332 * condition. See NVM-Express 1.2 specification, section 4.1.2.
1333 */
1334 dev->admin_tagset.queue_depth = NVME_AQ_BLKMQ_DEPTH - 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001335 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001336 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Jens Axboeac3dd5b2015-01-22 12:07:58 -07001337 dev->admin_tagset.cmd_size = nvme_cmd_size(dev);
Jens Axboed3484992017-01-13 14:43:58 -07001338 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001339 dev->admin_tagset.driver_data = dev;
1340
1341 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1342 return -ENOMEM;
1343
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001344 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1345 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001346 blk_mq_free_tag_set(&dev->admin_tagset);
1347 return -ENOMEM;
1348 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001349 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001350 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001351 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001352 return -ENODEV;
1353 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001354 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001355 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001356
1357 return 0;
1358}
1359
Xu Yu97f6ef62017-05-24 16:39:55 +08001360static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1361{
1362 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1363}
1364
1365static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1366{
1367 struct pci_dev *pdev = to_pci_dev(dev->dev);
1368
1369 if (size <= dev->bar_mapped_size)
1370 return 0;
1371 if (size > pci_resource_len(pdev, 0))
1372 return -ENOMEM;
1373 if (dev->bar)
1374 iounmap(dev->bar);
1375 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1376 if (!dev->bar) {
1377 dev->bar_mapped_size = 0;
1378 return -ENOMEM;
1379 }
1380 dev->bar_mapped_size = size;
1381 dev->dbs = dev->bar + NVME_REG_DBS;
1382
1383 return 0;
1384}
1385
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001386static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001387{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001388 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001389 u32 aqa;
1390 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001391
Xu Yu97f6ef62017-05-24 16:39:55 +08001392 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1393 if (result < 0)
1394 return result;
1395
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001396 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001397 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001398
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001399 if (dev->subsystem &&
1400 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1401 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001402
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001403 result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001404 if (result < 0)
1405 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001406
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001407 nvmeq = dev->queues[0];
Keith Buschcd638942013-07-15 15:02:23 -06001408 if (!nvmeq) {
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001409 nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH,
1410 dev_to_node(dev->dev));
Keith Buschcd638942013-07-15 15:02:23 -06001411 if (!nvmeq)
1412 return -ENOMEM;
Keith Buschcd638942013-07-15 15:02:23 -06001413 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001414
1415 aqa = nvmeq->q_depth - 1;
1416 aqa |= aqa << 16;
1417
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001418 writel(aqa, dev->bar + NVME_REG_AQA);
1419 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1420 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001421
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001422 result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch025c5572013-05-01 13:07:51 -06001423 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001424 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001425
Keith Busch2b25d982014-12-22 12:59:04 -07001426 nvmeq->cq_vector = 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001427 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001428 if (result) {
1429 nvmeq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001430 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001431 }
Keith Busch025c5572013-05-01 13:07:51 -06001432
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001433 return result;
1434}
1435
Christoph Hellwig749941f2015-11-26 11:46:39 +01001436static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001437{
Keith Busch949928c2015-12-17 17:08:15 -07001438 unsigned i, max;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001439 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001440
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001441 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Shaohua Lid3af3ec2017-02-01 09:53:16 -08001442 /* vector == qid - 1, match nvme_create_queue */
1443 if (!nvme_alloc_queue(dev, i, dev->q_depth,
1444 pci_irq_get_node(to_pci_dev(dev->dev), i - 1))) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001445 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001446 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001447 }
1448 }
Keith Busch42f61422014-03-24 10:46:25 -06001449
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001450 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Keith Busch949928c2015-12-17 17:08:15 -07001451 for (i = dev->online_queues; i <= max; i++) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001452 ret = nvme_create_queue(dev->queues[i], i);
Keith Buschd4875622016-11-15 15:56:26 -05001453 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001454 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001455 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001456
1457 /*
1458 * Ignore failing Create SQ/CQ commands, we can continue with less
1459 * than the desired aount of queues, and even a controller without
1460 * I/O queues an still be used to issue admin commands. This might
1461 * be useful to upgrade a buggy firmware for example.
1462 */
1463 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001464}
1465
Stephen Bates202021c2016-10-05 20:01:12 -06001466static ssize_t nvme_cmb_show(struct device *dev,
1467 struct device_attribute *attr,
1468 char *buf)
1469{
1470 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1471
Stephen Batesc9658092016-12-16 11:54:50 -07001472 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001473 ndev->cmbloc, ndev->cmbsz);
1474}
1475static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1476
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001477static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
1478{
1479 u64 szu, size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001480 resource_size_t bar_size;
1481 struct pci_dev *pdev = to_pci_dev(dev->dev);
1482 void __iomem *cmb;
1483 dma_addr_t dma_addr;
1484
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001485 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001486 if (!(NVME_CMB_SZ(dev->cmbsz)))
1487 return NULL;
Stephen Bates202021c2016-10-05 20:01:12 -06001488 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001489
Stephen Bates202021c2016-10-05 20:01:12 -06001490 if (!use_cmb_sqes)
1491 return NULL;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001492
1493 szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
1494 size = szu * NVME_CMB_SZ(dev->cmbsz);
Stephen Bates202021c2016-10-05 20:01:12 -06001495 offset = szu * NVME_CMB_OFST(dev->cmbloc);
1496 bar_size = pci_resource_len(pdev, NVME_CMB_BIR(dev->cmbloc));
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001497
1498 if (offset > bar_size)
1499 return NULL;
1500
1501 /*
1502 * Controllers may support a CMB size larger than their BAR,
1503 * for example, due to being behind a bridge. Reduce the CMB to
1504 * the reported size of the BAR
1505 */
1506 if (size > bar_size - offset)
1507 size = bar_size - offset;
1508
Stephen Bates202021c2016-10-05 20:01:12 -06001509 dma_addr = pci_resource_start(pdev, NVME_CMB_BIR(dev->cmbloc)) + offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001510 cmb = ioremap_wc(dma_addr, size);
1511 if (!cmb)
1512 return NULL;
1513
1514 dev->cmb_dma_addr = dma_addr;
1515 dev->cmb_size = size;
1516 return cmb;
1517}
1518
1519static inline void nvme_release_cmb(struct nvme_dev *dev)
1520{
1521 if (dev->cmb) {
1522 iounmap(dev->cmb);
1523 dev->cmb = NULL;
Jon Derrickf63572d2017-05-05 14:52:06 -06001524 if (dev->cmbsz) {
1525 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1526 &dev_attr_cmb.attr, NULL);
1527 dev->cmbsz = 0;
1528 }
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001529 }
1530}
1531
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001532static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
1533{
1534 size_t len = dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs);
1535 struct nvme_command c;
1536 u64 dma_addr;
1537 int ret;
1538
1539 dma_addr = dma_map_single(dev->dev, dev->host_mem_descs, len,
1540 DMA_TO_DEVICE);
1541 if (dma_mapping_error(dev->dev, dma_addr))
1542 return -ENOMEM;
1543
1544 memset(&c, 0, sizeof(c));
1545 c.features.opcode = nvme_admin_set_features;
1546 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1547 c.features.dword11 = cpu_to_le32(bits);
1548 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1549 ilog2(dev->ctrl.page_size));
1550 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1551 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1552 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1553
1554 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1555 if (ret) {
1556 dev_warn(dev->ctrl.device,
1557 "failed to set host mem (err %d, flags %#x).\n",
1558 ret, bits);
1559 }
1560 dma_unmap_single(dev->dev, dma_addr, len, DMA_TO_DEVICE);
1561 return ret;
1562}
1563
1564static void nvme_free_host_mem(struct nvme_dev *dev)
1565{
1566 int i;
1567
1568 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1569 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1570 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1571
1572 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1573 le64_to_cpu(desc->addr));
1574 }
1575
1576 kfree(dev->host_mem_desc_bufs);
1577 dev->host_mem_desc_bufs = NULL;
1578 kfree(dev->host_mem_descs);
1579 dev->host_mem_descs = NULL;
1580}
1581
1582static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1583{
1584 struct nvme_host_mem_buf_desc *descs;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001585 u32 chunk_size, max_entries;
1586 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001587 void **bufs;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001588 u64 size = 0, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001589
1590 /* start big and work our way down */
1591 chunk_size = min(preferred, (u64)PAGE_SIZE << MAX_ORDER);
1592retry:
1593 tmp = (preferred + chunk_size - 1);
1594 do_div(tmp, chunk_size);
1595 max_entries = tmp;
1596 descs = kcalloc(max_entries, sizeof(*descs), GFP_KERNEL);
1597 if (!descs)
1598 goto out;
1599
1600 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1601 if (!bufs)
1602 goto out_free_descs;
1603
1604 for (size = 0; size < preferred; size += chunk_size) {
1605 u32 len = min_t(u64, chunk_size, preferred - size);
1606 dma_addr_t dma_addr;
1607
1608 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1609 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1610 if (!bufs[i])
1611 break;
1612
1613 descs[i].addr = cpu_to_le64(dma_addr);
1614 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1615 i++;
1616 }
1617
1618 if (!size || (min && size < min)) {
1619 dev_warn(dev->ctrl.device,
1620 "failed to allocate host memory buffer.\n");
1621 goto out_free_bufs;
1622 }
1623
1624 dev_info(dev->ctrl.device,
1625 "allocated %lld MiB host memory buffer.\n",
1626 size >> ilog2(SZ_1M));
1627 dev->nr_host_mem_descs = i;
1628 dev->host_mem_size = size;
1629 dev->host_mem_descs = descs;
1630 dev->host_mem_desc_bufs = bufs;
1631 return 0;
1632
1633out_free_bufs:
1634 while (--i >= 0) {
1635 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1636
1637 dma_free_coherent(dev->dev, size, bufs[i],
1638 le64_to_cpu(descs[i].addr));
1639 }
1640
1641 kfree(bufs);
1642out_free_descs:
1643 kfree(descs);
1644out:
1645 /* try a smaller chunk size if we failed early */
1646 if (chunk_size >= PAGE_SIZE * 2 && (i == 0 || size < min)) {
1647 chunk_size /= 2;
1648 goto retry;
1649 }
1650 dev->host_mem_descs = NULL;
1651 return -ENOMEM;
1652}
1653
1654static void nvme_setup_host_mem(struct nvme_dev *dev)
1655{
1656 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1657 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1658 u64 min = (u64)dev->ctrl.hmmin * 4096;
1659 u32 enable_bits = NVME_HOST_MEM_ENABLE;
1660
1661 preferred = min(preferred, max);
1662 if (min > max) {
1663 dev_warn(dev->ctrl.device,
1664 "min host memory (%lld MiB) above limit (%d MiB).\n",
1665 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1666 nvme_free_host_mem(dev);
1667 return;
1668 }
1669
1670 /*
1671 * If we already have a buffer allocated check if we can reuse it.
1672 */
1673 if (dev->host_mem_descs) {
1674 if (dev->host_mem_size >= min)
1675 enable_bits |= NVME_HOST_MEM_RETURN;
1676 else
1677 nvme_free_host_mem(dev);
1678 }
1679
1680 if (!dev->host_mem_descs) {
1681 if (nvme_alloc_host_mem(dev, min, preferred))
1682 return;
1683 }
1684
1685 if (nvme_set_host_mem(dev, enable_bits))
1686 nvme_free_host_mem(dev);
1687}
1688
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001689static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001690{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001691 struct nvme_queue *adminq = dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02001692 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08001693 int result, nr_io_queues;
1694 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001695
Keith Busch2800b8e2016-05-13 12:38:09 -06001696 nr_io_queues = num_online_cpus();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001697 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1698 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05001699 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001700
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02001701 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06001702 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001703
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001704 if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
1705 result = nvme_cmb_qdepth(dev, nr_io_queues,
1706 sizeof(struct nvme_command));
1707 if (result > 0)
1708 dev->q_depth = result;
1709 else
1710 nvme_release_cmb(dev);
1711 }
1712
Xu Yu97f6ef62017-05-24 16:39:55 +08001713 do {
1714 size = db_bar_size(dev, nr_io_queues);
1715 result = nvme_remap_bar(dev, size);
1716 if (!result)
1717 break;
1718 if (!--nr_io_queues)
1719 return -ENOMEM;
1720 } while (1);
1721 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04001722
Keith Busch9d713c22013-07-15 15:02:24 -06001723 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001724 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06001725
Jens Axboee32efbf2014-11-14 09:49:26 -07001726 /*
1727 * If we enable msix early due to not intx, disable it again before
1728 * setting up the full range we need.
1729 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001730 pci_free_irq_vectors(pdev);
1731 nr_io_queues = pci_alloc_irq_vectors(pdev, 1, nr_io_queues,
1732 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY);
1733 if (nr_io_queues <= 0)
1734 return -EIO;
1735 dev->max_qid = nr_io_queues;
Matthew Wilcox1b234842011-01-20 13:01:49 -05001736
Matthew Wilcox063a8092013-06-20 10:53:48 -04001737 /*
1738 * Should investigate if there's a performance win from allocating
1739 * more queues than interrupt vectors; it might allow the submission
1740 * path to scale better, even if the receive path is limited by the
1741 * number of interrupts.
1742 */
Ramachandra Rao Gajulafa08a392013-05-11 15:19:31 -07001743
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001744 result = queue_request_irq(adminq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001745 if (result) {
1746 adminq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001747 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001748 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001749 return nvme_create_io_queues(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001750}
1751
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001752static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001753{
1754 struct nvme_queue *nvmeq = req->end_io_data;
1755
1756 blk_mq_free_request(req);
1757 complete(&nvmeq->dev->ioq_wait);
1758}
1759
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001760static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001761{
1762 struct nvme_queue *nvmeq = req->end_io_data;
1763
1764 if (!error) {
1765 unsigned long flags;
1766
Ming Lin2e39e0f2016-04-05 10:32:04 -07001767 /*
1768 * We might be called with the AQ q_lock held
1769 * and the I/O queue q_lock should always
1770 * nest inside the AQ one.
1771 */
1772 spin_lock_irqsave_nested(&nvmeq->q_lock, flags,
1773 SINGLE_DEPTH_NESTING);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001774 nvme_process_cq(nvmeq);
1775 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
1776 }
1777
1778 nvme_del_queue_end(req, error);
1779}
1780
1781static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
1782{
1783 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
1784 struct request *req;
1785 struct nvme_command cmd;
1786
1787 memset(&cmd, 0, sizeof(cmd));
1788 cmd.delete_queue.opcode = opcode;
1789 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
1790
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001791 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001792 if (IS_ERR(req))
1793 return PTR_ERR(req);
1794
1795 req->timeout = ADMIN_TIMEOUT;
1796 req->end_io_data = nvmeq;
1797
1798 blk_execute_rq_nowait(q, NULL, req, false,
1799 opcode == nvme_admin_delete_cq ?
1800 nvme_del_cq_end : nvme_del_queue_end);
1801 return 0;
1802}
1803
Keith Busch70659062016-10-12 09:22:16 -06001804static void nvme_disable_io_queues(struct nvme_dev *dev, int queues)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001805{
Keith Busch70659062016-10-12 09:22:16 -06001806 int pass;
Keith Buschdb3cbff2016-01-12 14:41:17 -07001807 unsigned long timeout;
1808 u8 opcode = nvme_admin_delete_sq;
1809
1810 for (pass = 0; pass < 2; pass++) {
Keith Busch014a0d62016-05-06 11:50:52 -06001811 int sent = 0, i = queues;
Keith Buschdb3cbff2016-01-12 14:41:17 -07001812
1813 reinit_completion(&dev->ioq_wait);
1814 retry:
1815 timeout = ADMIN_TIMEOUT;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001816 for (; i > 0; i--, sent++)
1817 if (nvme_delete_queue(dev->queues[i], opcode))
Keith Buschdb3cbff2016-01-12 14:41:17 -07001818 break;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001819
Keith Buschdb3cbff2016-01-12 14:41:17 -07001820 while (sent--) {
1821 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
1822 if (timeout == 0)
1823 return;
1824 if (i)
1825 goto retry;
1826 }
1827 opcode = nvme_admin_delete_cq;
1828 }
1829}
1830
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04001831/*
1832 * Return: error value if an error occurred setting up the queues or calling
1833 * Identify Device. 0 if these succeeded, even if adding some of the
1834 * namespaces failed. At the moment, these failures are silent. TBD which
1835 * failures should be reported.
1836 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001837static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001838{
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001839 if (!dev->ctrl.tagset) {
Keith Buschffe77042015-06-08 10:08:15 -06001840 dev->tagset.ops = &nvme_mq_ops;
1841 dev->tagset.nr_hw_queues = dev->online_queues - 1;
1842 dev->tagset.timeout = NVME_IO_TIMEOUT;
1843 dev->tagset.numa_node = dev_to_node(dev->dev);
1844 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001845 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Keith Buschffe77042015-06-08 10:08:15 -06001846 dev->tagset.cmd_size = nvme_cmd_size(dev);
1847 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
1848 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001849
Keith Buschffe77042015-06-08 10:08:15 -06001850 if (blk_mq_alloc_tag_set(&dev->tagset))
1851 return 0;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001852 dev->ctrl.tagset = &dev->tagset;
Helen Koikef9f38e32017-04-10 12:51:07 -03001853
1854 nvme_dbbuf_set(dev);
Keith Busch949928c2015-12-17 17:08:15 -07001855 } else {
1856 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
1857
1858 /* Free previously allocated queues that are no longer usable */
1859 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06001860 }
Keith Busch949928c2015-12-17 17:08:15 -07001861
Keith Busche1e5e562015-02-19 13:39:03 -07001862 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001863}
1864
Keith Buschb00a7262016-02-24 09:15:52 -07001865static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06001866{
Keith Buschb00a7262016-02-24 09:15:52 -07001867 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001868 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06001869
1870 if (pci_enable_device_mem(pdev))
1871 return result;
1872
Keith Busch0877cb02013-07-15 15:02:19 -06001873 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001874
Christoph Hellwige75ec752015-05-22 11:12:39 +02001875 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
1876 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01001877 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06001878
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001879 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07001880 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07001881 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07001882 }
Jens Axboee32efbf2014-11-14 09:49:26 -07001883
1884 /*
Keith Buscha5229052016-04-08 16:09:10 -06001885 * Some devices and/or platforms don't advertise or work with INTx
1886 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
1887 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07001888 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001889 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
1890 if (result < 0)
1891 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07001892
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001893 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001894
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001895 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
1896 NVME_Q_DEPTH);
1897 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001898 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07001899
1900 /*
1901 * Temporary fix for the Apple controller found in the MacBook8,1 and
1902 * some MacBook7,1 to avoid controller resets and data loss.
1903 */
1904 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
1905 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02001906 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
1907 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07001908 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04001909 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
1910 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001911 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04001912 dev->q_depth = 64;
1913 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
1914 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07001915 }
1916
Stephen Bates202021c2016-10-05 20:01:12 -06001917 /*
1918 * CMBs can currently only exist on >=1.2 PCIe devices. We only
1919 * populate sysfs if a CMB is implemented. Note that we add the
1920 * CMB attribute to the nvme_ctrl kobj which removes the need to remove
1921 * it on exit. Since nvme_dev_attrs_group has no name we can pass
1922 * NULL as final argument to sysfs_add_file_to_group.
1923 */
1924
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001925 if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2, 0)) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001926 dev->cmb = nvme_map_cmb(dev);
Keith Busch0877cb02013-07-15 15:02:19 -06001927
Stephen Bates202021c2016-10-05 20:01:12 -06001928 if (dev->cmbsz) {
1929 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1930 &dev_attr_cmb.attr, NULL))
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02001931 dev_warn(dev->ctrl.device,
Stephen Bates202021c2016-10-05 20:01:12 -06001932 "failed to add sysfs attribute for CMB\n");
1933 }
1934 }
1935
Keith Buscha0a34082015-12-07 15:30:31 -07001936 pci_enable_pcie_error_reporting(pdev);
1937 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001938 return 0;
1939
1940 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06001941 pci_disable_device(pdev);
1942 return result;
1943}
1944
1945static void nvme_dev_unmap(struct nvme_dev *dev)
1946{
Keith Buschb00a7262016-02-24 09:15:52 -07001947 if (dev->bar)
1948 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02001949 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07001950}
1951
1952static void nvme_pci_disable(struct nvme_dev *dev)
1953{
Christoph Hellwige75ec752015-05-22 11:12:39 +02001954 struct pci_dev *pdev = to_pci_dev(dev->dev);
1955
Jon Derrickf63572d2017-05-05 14:52:06 -06001956 nvme_release_cmb(dev);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001957 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001958
Keith Buscha0a34082015-12-07 15:30:31 -07001959 if (pci_is_enabled(pdev)) {
1960 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02001961 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07001962 }
Keith Busch4d115422013-12-10 13:10:40 -07001963}
1964
Keith Buscha5cdb682016-01-12 14:41:18 -07001965static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001966{
Keith Busch70659062016-10-12 09:22:16 -06001967 int i, queues;
Keith Busch302ad8c2017-03-01 14:22:12 -05001968 bool dead = true;
1969 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06001970
Keith Busch77bf25e2015-11-26 12:21:29 +01001971 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05001972 if (pci_is_enabled(pdev)) {
1973 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1974
1975 if (dev->ctrl.state == NVME_CTRL_LIVE)
1976 nvme_start_freeze(&dev->ctrl);
1977 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
1978 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07001979 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001980
Keith Busch302ad8c2017-03-01 14:22:12 -05001981 /*
1982 * Give the controller a chance to complete all entered requests if
1983 * doing a safe shutdown.
1984 */
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001985 if (!dead) {
1986 if (shutdown)
1987 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
1988
1989 /*
1990 * If the controller is still alive tell it to stop using the
1991 * host memory buffer. In theory the shutdown / reset should
1992 * make sure that it doesn't access the host memoery anymore,
1993 * but I'd rather be safe than sorry..
1994 */
1995 if (dev->host_mem_descs)
1996 nvme_set_host_mem(dev, 0);
1997
1998 }
Keith Busch302ad8c2017-03-01 14:22:12 -05001999 nvme_stop_queues(&dev->ctrl);
2000
Keith Busch70659062016-10-12 09:22:16 -06002001 queues = dev->online_queues - 1;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03002002 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002003 nvme_suspend_queue(dev->queues[i]);
2004
Keith Busch302ad8c2017-03-01 14:22:12 -05002005 if (dead) {
Gabriel Krisman Bertazi82469c52016-09-06 17:39:13 -03002006 /* A device might become IO incapable very soon during
2007 * probe, before the admin queue is configured. Thus,
2008 * queue_count can be 0 here.
2009 */
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03002010 if (dev->ctrl.queue_count)
Gabriel Krisman Bertazi82469c52016-09-06 17:39:13 -03002011 nvme_suspend_queue(dev->queues[0]);
Keith Busch4d115422013-12-10 13:10:40 -07002012 } else {
Keith Busch70659062016-10-12 09:22:16 -06002013 nvme_disable_io_queues(dev, queues);
Keith Buscha5cdb682016-01-12 14:41:18 -07002014 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002015 }
Keith Buschb00a7262016-02-24 09:15:52 -07002016 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002017
Ming Line1958e62016-05-18 14:05:01 -07002018 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2019 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002020
2021 /*
2022 * The driver will not be starting up queues again if shutting down so
2023 * must flush all entered requests to their failed completion to avoid
2024 * deadlocking blk-mq hot-cpu notifier.
2025 */
2026 if (shutdown)
2027 nvme_start_queues(&dev->ctrl);
Keith Busch77bf25e2015-11-26 12:21:29 +01002028 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002029}
2030
Matthew Wilcox091b6092011-02-10 09:56:01 -05002031static int nvme_setup_prp_pools(struct nvme_dev *dev)
2032{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002033 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002034 PAGE_SIZE, PAGE_SIZE, 0);
2035 if (!dev->prp_page_pool)
2036 return -ENOMEM;
2037
Matthew Wilcox99802a72011-02-10 10:30:34 -05002038 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002039 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002040 256, 256, 0);
2041 if (!dev->prp_small_pool) {
2042 dma_pool_destroy(dev->prp_page_pool);
2043 return -ENOMEM;
2044 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002045 return 0;
2046}
2047
2048static void nvme_release_prp_pools(struct nvme_dev *dev)
2049{
2050 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002051 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002052}
2053
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002054static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002055{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002056 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002057
Helen Koikef9f38e32017-04-10 12:51:07 -03002058 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002059 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002060 if (dev->tagset.tags)
2061 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002062 if (dev->ctrl.admin_q)
2063 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002064 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002065 free_opal_dev(dev->ctrl.opal_dev);
Keith Busch5e82e952013-02-19 10:17:58 -07002066 kfree(dev);
2067}
2068
Keith Buschf58944e2016-02-24 09:15:55 -07002069static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2070{
Linus Torvalds237045f2016-03-18 17:13:31 -07002071 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07002072
2073 kref_get(&dev->ctrl.kref);
Keith Busch69d9a992016-02-24 09:15:56 -07002074 nvme_dev_disable(dev, false);
Keith Buschf58944e2016-02-24 09:15:55 -07002075 if (!schedule_work(&dev->remove_work))
2076 nvme_put_ctrl(&dev->ctrl);
2077}
2078
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002079static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002080{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002081 struct nvme_dev *dev =
2082 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002083 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Keith Buschf58944e2016-02-24 09:15:55 -07002084 int result = -ENODEV;
Keith Buschf0b50732013-07-15 15:02:21 -06002085
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002086 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002087 goto out;
2088
2089 /*
2090 * If we're called to reset a live controller first shut it down before
2091 * moving on.
2092 */
Keith Buschb00a7262016-02-24 09:15:52 -07002093 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002094 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002095
Keith Buschb00a7262016-02-24 09:15:52 -07002096 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002097 if (result)
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002098 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002099
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002100 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002101 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002102 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002103
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002104 nvme_init_queue(dev->queues[0], 0);
Keith Busch0fb59cb2015-01-07 18:55:50 -07002105 result = nvme_alloc_admin_tags(dev);
2106 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002107 goto out;
Dan McLeranb9afca32014-04-07 17:10:11 -06002108
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002109 result = nvme_init_identify(&dev->ctrl);
2110 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002111 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002112
Scott Bauere286bcf2017-02-22 10:15:07 -07002113 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2114 if (!dev->ctrl.opal_dev)
2115 dev->ctrl.opal_dev =
2116 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2117 else if (was_suspend)
2118 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2119 } else {
2120 free_opal_dev(dev->ctrl.opal_dev);
2121 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002122 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002123
Helen Koikef9f38e32017-04-10 12:51:07 -03002124 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2125 result = nvme_dbbuf_dma_alloc(dev);
2126 if (result)
2127 dev_warn(dev->dev,
2128 "unable to allocate dma for dbbuf\n");
2129 }
2130
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002131 if (dev->ctrl.hmpre)
2132 nvme_setup_host_mem(dev);
2133
Keith Buschf0b50732013-07-15 15:02:21 -06002134 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002135 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002136 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002137
Keith Busch21f033f2016-04-12 11:13:11 -06002138 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002139 * Keep the controller around but remove all namespaces if we don't have
2140 * any working I/O queue.
2141 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002142 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002143 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002144 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002145 nvme_remove_namespaces(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002146 } else {
Keith Busch25646262016-01-04 09:10:57 -07002147 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002148 nvme_wait_freeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002149 nvme_dev_add(dev);
Keith Busch302ad8c2017-03-01 14:22:12 -05002150 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002151 }
2152
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002153 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
2154 dev_warn(dev->ctrl.device, "failed to mark controller live\n");
2155 goto out;
2156 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002157
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002158 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002159 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002160
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002161 out:
Keith Buschf58944e2016-02-24 09:15:55 -07002162 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06002163}
2164
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002165static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002166{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002167 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002168 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002169
Keith Busch69d9a992016-02-24 09:15:56 -07002170 nvme_kill_queues(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002171 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002172 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002173 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002174}
2175
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002176static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002177{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002178 *val = readl(to_nvme_dev(ctrl)->bar + off);
2179 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002180}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002181
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002182static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2183{
2184 writel(val, to_nvme_dev(ctrl)->bar + off);
2185 return 0;
2186}
2187
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002188static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2189{
2190 *val = readq(to_nvme_dev(ctrl)->bar + off);
2191 return 0;
2192}
2193
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002194static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002195 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002196 .module = THIS_MODULE,
Christoph Hellwigc81bfba2017-05-20 15:14:45 +02002197 .flags = NVME_F_METADATA_SUPPORTED,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002198 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002199 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002200 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002201 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002202 .submit_async_event = nvme_pci_submit_async_event,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002203};
Keith Busch4cc06522015-06-05 10:30:08 -06002204
Keith Buschb00a7262016-02-24 09:15:52 -07002205static int nvme_dev_map(struct nvme_dev *dev)
2206{
Keith Buschb00a7262016-02-24 09:15:52 -07002207 struct pci_dev *pdev = to_pci_dev(dev->dev);
2208
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002209 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002210 return -ENODEV;
2211
Xu Yu97f6ef62017-05-24 16:39:55 +08002212 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002213 goto release;
2214
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002215 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002216 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002217 pci_release_mem_regions(pdev);
2218 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002219}
2220
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002221static unsigned long check_dell_samsung_bug(struct pci_dev *pdev)
2222{
2223 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2224 /*
2225 * Several Samsung devices seem to drop off the PCIe bus
2226 * randomly when APST is on and uses the deepest sleep state.
2227 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2228 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2229 * 950 PRO 256GB", but it seems to be restricted to two Dell
2230 * laptops.
2231 */
2232 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2233 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2234 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2235 return NVME_QUIRK_NO_DEEPEST_PS;
2236 }
2237
2238 return 0;
2239}
2240
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002241static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002242{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002243 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002244 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002245 unsigned long quirks = id->driver_data;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002246
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002247 node = dev_to_node(&pdev->dev);
2248 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002249 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002250
2251 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002252 if (!dev)
2253 return -ENOMEM;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002254 dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
2255 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002256 if (!dev->queues)
2257 goto free;
2258
Christoph Hellwige75ec752015-05-22 11:12:39 +02002259 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002260 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002261
Keith Buschb00a7262016-02-24 09:15:52 -07002262 result = nvme_dev_map(dev);
2263 if (result)
2264 goto free;
2265
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002266 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002267 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002268 mutex_init(&dev->shutdown_lock);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002269 init_completion(&dev->ioq_wait);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002270
2271 result = nvme_setup_prp_pools(dev);
2272 if (result)
2273 goto put_pci;
2274
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002275 quirks |= check_dell_samsung_bug(pdev);
2276
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002277 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002278 quirks);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002279 if (result)
2280 goto release_pools;
2281
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002282 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_RESETTING);
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002283 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2284
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002285 queue_work(nvme_wq, &dev->ctrl.reset_work);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002286 return 0;
2287
Keith Busch0877cb02013-07-15 15:02:19 -06002288 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002289 nvme_release_prp_pools(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002290 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002291 put_device(dev->dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002292 nvme_dev_unmap(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002293 free:
2294 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002295 kfree(dev);
2296 return result;
2297}
2298
Keith Buschf0d54a52014-05-02 10:40:43 -06002299static void nvme_reset_notify(struct pci_dev *pdev, bool prepare)
2300{
Keith Buscha6739472014-06-23 16:03:21 -06002301 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschf0d54a52014-05-02 10:40:43 -06002302
Keith Buscha6739472014-06-23 16:03:21 -06002303 if (prepare)
Keith Buscha5cdb682016-01-12 14:41:18 -07002304 nvme_dev_disable(dev, false);
Keith Buscha6739472014-06-23 16:03:21 -06002305 else
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002306 nvme_reset_ctrl(&dev->ctrl);
Keith Buschf0d54a52014-05-02 10:40:43 -06002307}
2308
Keith Busch09ece142014-01-27 11:29:40 -05002309static void nvme_shutdown(struct pci_dev *pdev)
2310{
2311 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002312 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002313}
2314
Keith Buschf58944e2016-02-24 09:15:55 -07002315/*
2316 * The driver's remove may be called on a device in a partially initialized
2317 * state. This function must not have any dependencies on the device state in
2318 * order to proceed.
2319 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002320static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002321{
2322 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002323
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002324 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2325
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002326 cancel_work_sync(&dev->ctrl.reset_work);
Keith Busch9a6b9452013-12-10 13:10:36 -07002327 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002328
Keith Busch6db28ed2017-02-10 18:15:49 -05002329 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002330 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch6db28ed2017-02-10 18:15:49 -05002331 nvme_dev_disable(dev, false);
2332 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002333
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002334 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002335 nvme_stop_ctrl(&dev->ctrl);
2336 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002337 nvme_dev_disable(dev, true);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002338 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002339 nvme_dev_remove_admin(dev);
2340 nvme_free_queues(dev, 0);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002341 nvme_uninit_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002342 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002343 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002344 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002345}
2346
Keith Busch13880f52016-06-20 09:41:06 -06002347static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs)
2348{
2349 int ret = 0;
2350
2351 if (numvfs == 0) {
2352 if (pci_vfs_assigned(pdev)) {
2353 dev_warn(&pdev->dev,
2354 "Cannot disable SR-IOV VFs while assigned\n");
2355 return -EPERM;
2356 }
2357 pci_disable_sriov(pdev);
2358 return 0;
2359 }
2360
2361 ret = pci_enable_sriov(pdev, numvfs);
2362 return ret ? ret : numvfs;
2363}
2364
Jingoo Han671a6012014-02-13 11:19:14 +09002365#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002366static int nvme_suspend(struct device *dev)
2367{
2368 struct pci_dev *pdev = to_pci_dev(dev);
2369 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2370
Keith Buscha5cdb682016-01-12 14:41:18 -07002371 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002372 return 0;
2373}
2374
2375static int nvme_resume(struct device *dev)
2376{
2377 struct pci_dev *pdev = to_pci_dev(dev);
2378 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002379
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002380 nvme_reset_ctrl(&ndev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002381 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002382}
Jingoo Han671a6012014-02-13 11:19:14 +09002383#endif
Keith Buschcd638942013-07-15 15:02:23 -06002384
2385static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002386
Keith Buscha0a34082015-12-07 15:30:31 -07002387static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2388 pci_channel_state_t state)
2389{
2390 struct nvme_dev *dev = pci_get_drvdata(pdev);
2391
2392 /*
2393 * A frozen channel requires a reset. When detected, this method will
2394 * shutdown the controller to quiesce. The controller will be restarted
2395 * after the slot reset through driver's slot_reset callback.
2396 */
Keith Buscha0a34082015-12-07 15:30:31 -07002397 switch (state) {
2398 case pci_channel_io_normal:
2399 return PCI_ERS_RESULT_CAN_RECOVER;
2400 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002401 dev_warn(dev->ctrl.device,
2402 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002403 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002404 return PCI_ERS_RESULT_NEED_RESET;
2405 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002406 dev_warn(dev->ctrl.device,
2407 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002408 return PCI_ERS_RESULT_DISCONNECT;
2409 }
2410 return PCI_ERS_RESULT_NEED_RESET;
2411}
2412
2413static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2414{
2415 struct nvme_dev *dev = pci_get_drvdata(pdev);
2416
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002417 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002418 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002419 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07002420 return PCI_ERS_RESULT_RECOVERED;
2421}
2422
2423static void nvme_error_resume(struct pci_dev *pdev)
2424{
2425 pci_cleanup_aer_uncorrect_error_status(pdev);
2426}
2427
Stephen Hemminger1d352032012-09-07 09:33:17 -07002428static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002429 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002430 .slot_reset = nvme_slot_reset,
2431 .resume = nvme_error_resume,
Keith Buschf0d54a52014-05-02 10:40:43 -06002432 .reset_notify = nvme_reset_notify,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002433};
2434
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002435static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002436 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002437 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002438 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002439 { PCI_VDEVICE(INTEL, 0x0a53),
2440 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002441 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002442 { PCI_VDEVICE(INTEL, 0x0a54),
2443 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002444 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07002445 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
2446 .driver_data = NVME_QUIRK_NO_DEEPEST_PS },
Keith Busch540c8012015-10-22 15:45:06 -06002447 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2448 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03002449 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2450 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04002451 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2452 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002453 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
2454 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2455 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
2456 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002457 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002458 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07002459 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002460 { 0, }
2461};
2462MODULE_DEVICE_TABLE(pci, nvme_id_table);
2463
2464static struct pci_driver nvme_driver = {
2465 .name = "nvme",
2466 .id_table = nvme_id_table,
2467 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002468 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002469 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002470 .driver = {
2471 .pm = &nvme_dev_pm_ops,
2472 },
Keith Busch13880f52016-06-20 09:41:06 -06002473 .sriov_configure = nvme_pci_sriov_configure,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002474 .err_handler = &nvme_err_handler,
2475};
2476
2477static int __init nvme_init(void)
2478{
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002479 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002480}
2481
2482static void __exit nvme_exit(void)
2483{
2484 pci_unregister_driver(&nvme_driver);
Matthew Wilcox21bd78b2014-05-09 22:42:26 -04002485 _nvme_check_size();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002486}
2487
2488MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2489MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07002490MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002491module_init(nvme_init);
2492module_exit(nvme_exit);