blob: e0f9368cfa3b3d108ebcb178f9f881faa88aa009 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070020#include <asm/unaligned.h>
21
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070022#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040023#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070024#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040025#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053026#include "ar9003_mci.h"
Ben Greear462e58f2012-04-12 10:04:00 -070027#include "debug.h"
28#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070029
Sujithcbe61d82009-02-09 13:27:12 +053030static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070031
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040032MODULE_AUTHOR("Atheros Communications");
33MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
34MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
35MODULE_LICENSE("Dual BSD/GPL");
36
37static int __init ath9k_init(void)
38{
39 return 0;
40}
41module_init(ath9k_init);
42
43static void __exit ath9k_exit(void)
44{
45 return;
46}
47module_exit(ath9k_exit);
48
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040049/* Private hardware callbacks */
50
51static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
52{
53 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
54}
55
56static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
57{
58 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
59}
60
Luis R. Rodriguez64773962010-04-15 17:38:17 -040061static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
62 struct ath9k_channel *chan)
63{
64 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
65}
66
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040067static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
68{
69 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
70 return;
71
72 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
73}
74
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040075static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
76{
77 /* You will not have this callback if using the old ANI */
78 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
79 return;
80
81 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
82}
83
Sujithf1dc5602008-10-29 10:16:30 +053084/********************/
85/* Helper Functions */
86/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070087
Ben Greear462e58f2012-04-12 10:04:00 -070088#ifdef CONFIG_ATH9K_DEBUGFS
89
90void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
91{
92 struct ath_softc *sc = common->priv;
93 if (sync_cause)
94 sc->debug.stats.istats.sync_cause_all++;
95 if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
96 sc->debug.stats.istats.sync_rtc_irq++;
97 if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
98 sc->debug.stats.istats.sync_mac_irq++;
99 if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
100 sc->debug.stats.istats.eeprom_illegal_access++;
101 if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
102 sc->debug.stats.istats.apb_timeout++;
103 if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
104 sc->debug.stats.istats.pci_mode_conflict++;
105 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
106 sc->debug.stats.istats.host1_fatal++;
107 if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
108 sc->debug.stats.istats.host1_perr++;
109 if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
110 sc->debug.stats.istats.trcv_fifo_perr++;
111 if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
112 sc->debug.stats.istats.radm_cpl_ep++;
113 if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
114 sc->debug.stats.istats.radm_cpl_dllp_abort++;
115 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
116 sc->debug.stats.istats.radm_cpl_tlp_abort++;
117 if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
118 sc->debug.stats.istats.radm_cpl_ecrc_err++;
119 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
120 sc->debug.stats.istats.radm_cpl_timeout++;
121 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
122 sc->debug.stats.istats.local_timeout++;
123 if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
124 sc->debug.stats.istats.pm_access++;
125 if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
126 sc->debug.stats.istats.mac_awake++;
127 if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
128 sc->debug.stats.istats.mac_asleep++;
129 if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
130 sc->debug.stats.istats.mac_sleep_access++;
131}
132#endif
133
134
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200135static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530136{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700137 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200138 struct ath_common *common = ath9k_hw_common(ah);
139 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +0530140
Felix Fietkau087b6ff2011-07-09 11:12:49 +0700141 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
142 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
143 clockrate = 117;
144 else if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200145 clockrate = ATH9K_CLOCK_RATE_CCK;
146 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
147 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
148 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
149 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400150 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200151 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
152
153 if (conf_is_ht40(conf))
154 clockrate *= 2;
155
Felix Fietkau906c7202011-07-09 11:12:48 +0700156 if (ah->curchan) {
157 if (IS_CHAN_HALF_RATE(ah->curchan))
158 clockrate /= 2;
159 if (IS_CHAN_QUARTER_RATE(ah->curchan))
160 clockrate /= 4;
161 }
162
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200163 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530164}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700165
Sujithcbe61d82009-02-09 13:27:12 +0530166static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530167{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200168 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530169
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200170 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530171}
172
Sujith0caa7b12009-02-16 13:23:20 +0530173bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700174{
175 int i;
176
Sujith0caa7b12009-02-16 13:23:20 +0530177 BUG_ON(timeout < AH_TIME_QUANTUM);
178
179 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700180 if ((REG_READ(ah, reg) & mask) == val)
181 return true;
182
183 udelay(AH_TIME_QUANTUM);
184 }
Sujith04bd46382008-11-28 22:18:05 +0530185
Joe Perchesd2182b62011-12-15 14:55:53 -0800186 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -0800187 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
188 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530189
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700190 return false;
191}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400192EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700193
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200194void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
195 int hw_delay)
196{
197 if (IS_CHAN_B(chan))
198 hw_delay = (4 * hw_delay) / 22;
199 else
200 hw_delay /= 10;
201
202 if (IS_CHAN_HALF_RATE(chan))
203 hw_delay *= 2;
204 else if (IS_CHAN_QUARTER_RATE(chan))
205 hw_delay *= 4;
206
207 udelay(hw_delay + BASE_ACTIVATE_DELAY);
208}
209
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100210void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
211 int column, unsigned int *writecnt)
212{
213 int r;
214
215 ENABLE_REGWRITE_BUFFER(ah);
216 for (r = 0; r < array->ia_rows; r++) {
217 REG_WRITE(ah, INI_RA(array, r, 0),
218 INI_RA(array, r, column));
219 DO_DELAY(*writecnt);
220 }
221 REGWRITE_BUFFER_FLUSH(ah);
222}
223
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700224u32 ath9k_hw_reverse_bits(u32 val, u32 n)
225{
226 u32 retval;
227 int i;
228
229 for (i = 0, retval = 0; i < n; i++) {
230 retval = (retval << 1) | (val & 1);
231 val >>= 1;
232 }
233 return retval;
234}
235
Sujithcbe61d82009-02-09 13:27:12 +0530236u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100237 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530238 u32 frameLen, u16 rateix,
239 bool shortPreamble)
240{
241 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530242
243 if (kbps == 0)
244 return 0;
245
Felix Fietkau545750d2009-11-23 22:21:01 +0100246 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530247 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530248 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100249 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530250 phyTime >>= 1;
251 numBits = frameLen << 3;
252 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
253 break;
Sujith46d14a52008-11-18 09:08:13 +0530254 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530255 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530256 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
257 numBits = OFDM_PLCP_BITS + (frameLen << 3);
258 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
259 txTime = OFDM_SIFS_TIME_QUARTER
260 + OFDM_PREAMBLE_TIME_QUARTER
261 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530262 } else if (ah->curchan &&
263 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530264 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
265 numBits = OFDM_PLCP_BITS + (frameLen << 3);
266 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
267 txTime = OFDM_SIFS_TIME_HALF +
268 OFDM_PREAMBLE_TIME_HALF
269 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
270 } else {
271 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
272 numBits = OFDM_PLCP_BITS + (frameLen << 3);
273 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
274 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
275 + (numSymbols * OFDM_SYMBOL_TIME);
276 }
277 break;
278 default:
Joe Perches38002762010-12-02 19:12:36 -0800279 ath_err(ath9k_hw_common(ah),
280 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530281 txTime = 0;
282 break;
283 }
284
285 return txTime;
286}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400287EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530288
Sujithcbe61d82009-02-09 13:27:12 +0530289void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530290 struct ath9k_channel *chan,
291 struct chan_centers *centers)
292{
293 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530294
295 if (!IS_CHAN_HT40(chan)) {
296 centers->ctl_center = centers->ext_center =
297 centers->synth_center = chan->channel;
298 return;
299 }
300
301 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
302 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
303 centers->synth_center =
304 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
305 extoff = 1;
306 } else {
307 centers->synth_center =
308 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
309 extoff = -1;
310 }
311
312 centers->ctl_center =
313 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700314 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530315 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700316 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530317}
318
319/******************/
320/* Chip Revisions */
321/******************/
322
Sujithcbe61d82009-02-09 13:27:12 +0530323static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530324{
325 u32 val;
326
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530327 switch (ah->hw_version.devid) {
328 case AR5416_AR9100_DEVID:
329 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
330 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200331 case AR9300_DEVID_AR9330:
332 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
333 if (ah->get_mac_revision) {
334 ah->hw_version.macRev = ah->get_mac_revision();
335 } else {
336 val = REG_READ(ah, AR_SREV);
337 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
338 }
339 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530340 case AR9300_DEVID_AR9340:
341 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
342 val = REG_READ(ah, AR_SREV);
343 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
344 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200345 case AR9300_DEVID_QCA955X:
346 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
347 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530348 }
349
Sujithf1dc5602008-10-29 10:16:30 +0530350 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
351
352 if (val == 0xFF) {
353 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530354 ah->hw_version.macVersion =
355 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
356 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530357
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530358 if (AR_SREV_9462(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530359 ah->is_pciexpress = true;
360 else
361 ah->is_pciexpress = (val &
362 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530363 } else {
364 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530365 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530366
Sujithd535a422009-02-09 13:27:06 +0530367 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530368
Sujithd535a422009-02-09 13:27:06 +0530369 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530370 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530371 }
372}
373
Sujithf1dc5602008-10-29 10:16:30 +0530374/************************************/
375/* HW Attach, Detach, Init Routines */
376/************************************/
377
Sujithcbe61d82009-02-09 13:27:12 +0530378static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530379{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100380 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530381 return;
382
383 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
384 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
385 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
386 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
387 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
388 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
389 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
390 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
391 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
392
393 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
394}
395
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400396/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530397static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530398{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700399 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400400 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530401 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800402 static const u32 patternData[4] = {
403 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
404 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400405 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530406
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400407 if (!AR_SREV_9300_20_OR_LATER(ah)) {
408 loop_max = 2;
409 regAddr[1] = AR_PHY_BASE + (8 << 2);
410 } else
411 loop_max = 1;
412
413 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530414 u32 addr = regAddr[i];
415 u32 wrData, rdData;
416
417 regHold[i] = REG_READ(ah, addr);
418 for (j = 0; j < 0x100; j++) {
419 wrData = (j << 16) | j;
420 REG_WRITE(ah, addr, wrData);
421 rdData = REG_READ(ah, addr);
422 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800423 ath_err(common,
424 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
425 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530426 return false;
427 }
428 }
429 for (j = 0; j < 4; j++) {
430 wrData = patternData[j];
431 REG_WRITE(ah, addr, wrData);
432 rdData = REG_READ(ah, addr);
433 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800434 ath_err(common,
435 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
436 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530437 return false;
438 }
439 }
440 REG_WRITE(ah, regAddr[i], regHold[i]);
441 }
442 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530443
Sujithf1dc5602008-10-29 10:16:30 +0530444 return true;
445}
446
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700447static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700448{
449 int i;
450
Felix Fietkau689e7562012-04-12 22:35:56 +0200451 ah->config.dma_beacon_response_time = 1;
452 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530453 ah->config.additional_swba_backoff = 0;
454 ah->config.ack_6mb = 0x0;
455 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530456 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530457 ah->config.pcie_waen = 0;
458 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400459 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700460
461 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530462 ah->config.spurchans[i][0] = AR_NO_SPUR;
463 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700464 }
465
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800466 /* PAPRD needs some more work to be enabled */
467 ah->config.paprd_disable = 1;
468
Sujith0ce024c2009-12-14 14:57:00 +0530469 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400470 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400471
472 /*
473 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
474 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
475 * This means we use it for all AR5416 devices, and the few
476 * minor PCI AR9280 devices out there.
477 *
478 * Serialization is required because these devices do not handle
479 * well the case of two concurrent reads/writes due to the latency
480 * involved. During one read/write another read/write can be issued
481 * on another CPU while the previous read/write may still be working
482 * on our hardware, if we hit this case the hardware poops in a loop.
483 * We prevent this by serializing reads and writes.
484 *
485 * This issue is not present on PCI-Express devices or pre-AR5416
486 * devices (legacy, 802.11abg).
487 */
488 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700489 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700490}
491
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700492static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700493{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700494 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
495
496 regulatory->country_code = CTRY_DEFAULT;
497 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700498
Sujithd535a422009-02-09 13:27:06 +0530499 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530500 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700501
Sujith2660b812009-02-09 13:27:26 +0530502 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200503 ah->sta_id1_defaults =
504 AR_STA_ID1_CRPT_MIC_ENABLE |
505 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100506 if (AR_SREV_9100(ah))
507 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530508 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530509 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200510 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100511 ah->htc_reset_init = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700512}
513
Sujithcbe61d82009-02-09 13:27:12 +0530514static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700515{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700516 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530517 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700518 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530519 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800520 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700521
Sujithf1dc5602008-10-29 10:16:30 +0530522 sum = 0;
523 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400524 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530525 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700526 common->macaddr[2 * i] = eeval >> 8;
527 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700528 }
Sujithd8baa932009-03-30 15:28:25 +0530529 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530530 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700531
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700532 return 0;
533}
534
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700535static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700536{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530537 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700538 int ecode;
539
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530540 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530541 if (!ath9k_hw_chip_test(ah))
542 return -ENODEV;
543 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700544
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400545 if (!AR_SREV_9300_20_OR_LATER(ah)) {
546 ecode = ar9002_hw_rf_claim(ah);
547 if (ecode != 0)
548 return ecode;
549 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700550
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700551 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700552 if (ecode != 0)
553 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530554
Joe Perchesd2182b62011-12-15 14:55:53 -0800555 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800556 ah->eep_ops->get_eeprom_ver(ah),
557 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530558
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400559 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
560 if (ecode) {
Joe Perches38002762010-12-02 19:12:36 -0800561 ath_err(ath9k_hw_common(ah),
562 "Failed allocating banks for external radio\n");
Rajkumar Manoharan48a7c3d2010-11-08 20:40:53 +0530563 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400564 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400565 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700566
Nikolay Martynov42794252011-12-02 22:39:16 -0500567 if (ah->config.enable_ani) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700568 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700569 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700570 }
Sujithf1dc5602008-10-29 10:16:30 +0530571
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700572 return 0;
573}
574
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400575static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700576{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400577 if (AR_SREV_9300_20_OR_LATER(ah))
578 ar9003_hw_attach_ops(ah);
579 else
580 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700581}
582
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400583/* Called for all hardware families */
584static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700585{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700586 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700587 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700588
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530589 ath9k_hw_read_revisions(ah);
590
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530591 /*
592 * Read back AR_WA into a permanent copy and set bits 14 and 17.
593 * We need to do this to avoid RMW of this register. We cannot
594 * read the reg when chip is asleep.
595 */
596 ah->WARegVal = REG_READ(ah, AR_WA);
597 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
598 AR_WA_ASPM_TIMER_BASED_DISABLE);
599
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700600 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800601 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700602 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700603 }
604
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530605 if (AR_SREV_9462(ah))
Rajkumar Manoharaneec353c2011-10-13 10:49:13 +0530606 ah->WARegVal &= ~AR_WA_D3_L1_DISABLE;
607
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400608 ath9k_hw_init_defaults(ah);
609 ath9k_hw_init_config(ah);
610
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400611 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400612
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700613 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800614 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700615 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700616 }
617
Felix Fietkauf3eef642012-03-14 16:40:25 +0100618 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700619 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
Panayiotis Karabassis7508b652012-06-26 23:37:17 +0300620 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
John W. Linville4c85ab12010-07-28 10:06:35 -0400621 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700622 ah->config.serialize_regmode =
623 SER_REG_MODE_ON;
624 } else {
625 ah->config.serialize_regmode =
626 SER_REG_MODE_OFF;
627 }
628 }
629
Joe Perchesd2182b62011-12-15 14:55:53 -0800630 ath_dbg(common, RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700631 ah->config.serialize_regmode);
632
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500633 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
634 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
635 else
636 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
637
Felix Fietkau6da5a722010-12-12 00:51:12 +0100638 switch (ah->hw_version.macVersion) {
639 case AR_SREV_VERSION_5416_PCI:
640 case AR_SREV_VERSION_5416_PCIE:
641 case AR_SREV_VERSION_9160:
642 case AR_SREV_VERSION_9100:
643 case AR_SREV_VERSION_9280:
644 case AR_SREV_VERSION_9285:
645 case AR_SREV_VERSION_9287:
646 case AR_SREV_VERSION_9271:
647 case AR_SREV_VERSION_9300:
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200648 case AR_SREV_VERSION_9330:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100649 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530650 case AR_SREV_VERSION_9340:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530651 case AR_SREV_VERSION_9462:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100652 break;
653 default:
Joe Perches38002762010-12-02 19:12:36 -0800654 ath_err(common,
655 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
656 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700657 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700658 }
659
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200660 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200661 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400662 ah->is_pciexpress = false;
663
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700664 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700665 ath9k_hw_init_cal_settings(ah);
666
667 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200668 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700669 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400670 if (!AR_SREV_9300_20_OR_LATER(ah))
671 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700672
Nikolay Martynov4f17c482011-12-06 21:57:17 -0500673 /* disable ANI for 9340 */
674 if (AR_SREV_9340(ah))
Nikolay Martynov42794252011-12-02 22:39:16 -0500675 ah->config.enable_ani = false;
676
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700677 ath9k_hw_init_mode_regs(ah);
678
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200679 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700680 ath9k_hw_disablepcie(ah);
681
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700682 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700683 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700684 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700685
686 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100687 r = ath9k_hw_fill_cap_info(ah);
688 if (r)
689 return r;
690
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700691 r = ath9k_hw_init_macaddr(ah);
692 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800693 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700694 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700695 }
696
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400697 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530698 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700699 else
Sujith2660b812009-02-09 13:27:26 +0530700 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700701
Gabor Juhos88e641d2011-06-21 11:23:30 +0200702 if (AR_SREV_9330(ah))
703 ah->bb_watchdog_timeout_ms = 85;
704 else
705 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700706
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400707 common->state = ATH_HW_INITIALIZED;
708
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700709 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700710}
711
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400712int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530713{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400714 int ret;
715 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530716
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400717 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
718 switch (ah->hw_version.devid) {
719 case AR5416_DEVID_PCI:
720 case AR5416_DEVID_PCIE:
721 case AR5416_AR9100_DEVID:
722 case AR9160_DEVID_PCI:
723 case AR9280_DEVID_PCI:
724 case AR9280_DEVID_PCIE:
725 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400726 case AR9287_DEVID_PCI:
727 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400728 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400729 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800730 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200731 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530732 case AR9300_DEVID_AR9340:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700733 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530734 case AR9300_DEVID_AR9462:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400735 break;
736 default:
737 if (common->bus_ops->ath_bus_type == ATH_USB)
738 break;
Joe Perches38002762010-12-02 19:12:36 -0800739 ath_err(common, "Hardware device ID 0x%04x not supported\n",
740 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400741 return -EOPNOTSUPP;
742 }
Sujithf1dc5602008-10-29 10:16:30 +0530743
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400744 ret = __ath9k_hw_init(ah);
745 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800746 ath_err(common,
747 "Unable to initialize hardware; initialization status: %d\n",
748 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400749 return ret;
750 }
Sujithf1dc5602008-10-29 10:16:30 +0530751
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400752 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530753}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400754EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530755
Sujithcbe61d82009-02-09 13:27:12 +0530756static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530757{
Sujith7d0d0df2010-04-16 11:53:57 +0530758 ENABLE_REGWRITE_BUFFER(ah);
759
Sujithf1dc5602008-10-29 10:16:30 +0530760 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
761 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
762
763 REG_WRITE(ah, AR_QOS_NO_ACK,
764 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
765 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
766 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
767
768 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
769 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
770 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
771 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
772 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530773
774 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530775}
776
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530777u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530778{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530779 struct ath_common *common = ath9k_hw_common(ah);
780 int i = 0;
781
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100782 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
783 udelay(100);
784 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
785
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530786 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
787
Vivek Natarajanb1415812011-01-27 14:45:07 +0530788 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530789
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530790 if (WARN_ON_ONCE(i >= 100)) {
791 ath_err(common, "PLL4 meaurement not done\n");
792 break;
793 }
794
795 i++;
796 }
797
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100798 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530799}
800EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
801
Sujithcbe61d82009-02-09 13:27:12 +0530802static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530803 struct ath9k_channel *chan)
804{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800805 u32 pll;
806
Vivek Natarajan22983c32011-01-27 14:45:09 +0530807 if (AR_SREV_9485(ah)) {
Vivek Natarajan22983c32011-01-27 14:45:09 +0530808
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530809 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
810 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
811 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
812 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
813 AR_CH0_DPLL2_KD, 0x40);
814 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
815 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530816
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530817 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
818 AR_CH0_BB_DPLL1_REFDIV, 0x5);
819 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
820 AR_CH0_BB_DPLL1_NINI, 0x58);
821 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
822 AR_CH0_BB_DPLL1_NFRAC, 0x0);
823
824 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
825 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
826 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
827 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
828 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
829 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
830
831 /* program BB PLL phase_shift to 0x6 */
832 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
833 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
834
835 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
836 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530837 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200838 } else if (AR_SREV_9330(ah)) {
839 u32 ddr_dpll2, pll_control2, kd;
840
841 if (ah->is_clk_25mhz) {
842 ddr_dpll2 = 0x18e82f01;
843 pll_control2 = 0xe04a3d;
844 kd = 0x1d;
845 } else {
846 ddr_dpll2 = 0x19e82f01;
847 pll_control2 = 0x886666;
848 kd = 0x3d;
849 }
850
851 /* program DDR PLL ki and kd value */
852 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
853
854 /* program DDR PLL phase_shift */
855 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
856 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
857
858 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
859 udelay(1000);
860
861 /* program refdiv, nint, frac to RTC register */
862 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
863
864 /* program BB PLL kd and ki value */
865 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
866 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
867
868 /* program BB PLL phase_shift */
869 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
870 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530871 } else if (AR_SREV_9340(ah)) {
872 u32 regval, pll2_divint, pll2_divfrac, refdiv;
873
874 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
875 udelay(1000);
876
877 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
878 udelay(100);
879
880 if (ah->is_clk_25mhz) {
881 pll2_divint = 0x54;
882 pll2_divfrac = 0x1eb85;
883 refdiv = 3;
884 } else {
885 pll2_divint = 88;
886 pll2_divfrac = 0;
887 refdiv = 5;
888 }
889
890 regval = REG_READ(ah, AR_PHY_PLL_MODE);
891 regval |= (0x1 << 16);
892 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
893 udelay(100);
894
895 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
896 (pll2_divint << 18) | pll2_divfrac);
897 udelay(100);
898
899 regval = REG_READ(ah, AR_PHY_PLL_MODE);
900 regval = (regval & 0x80071fff) | (0x1 << 30) | (0x1 << 13) |
901 (0x4 << 26) | (0x18 << 19);
902 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
903 REG_WRITE(ah, AR_PHY_PLL_MODE,
904 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
905 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530906 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800907
908 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530909
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100910 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530911
Gabor Juhosa5415d62011-06-21 11:23:29 +0200912 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530913 udelay(1000);
914
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400915 /* Switch the core clock for ar9271 to 117Mhz */
916 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530917 udelay(500);
918 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400919 }
920
Sujithf1dc5602008-10-29 10:16:30 +0530921 udelay(RTC_PLL_SETTLE_DELAY);
922
923 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530924
925 if (AR_SREV_9340(ah)) {
926 if (ah->is_clk_25mhz) {
927 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
928 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
929 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
930 } else {
931 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
932 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
933 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
934 }
935 udelay(100);
936 }
Sujithf1dc5602008-10-29 10:16:30 +0530937}
938
Sujithcbe61d82009-02-09 13:27:12 +0530939static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800940 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530941{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530942 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400943 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530944 AR_IMR_TXURN |
945 AR_IMR_RXERR |
946 AR_IMR_RXORN |
947 AR_IMR_BCNMISC;
948
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530949 if (AR_SREV_9340(ah))
950 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
951
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400952 if (AR_SREV_9300_20_OR_LATER(ah)) {
953 imr_reg |= AR_IMR_RXOK_HP;
954 if (ah->config.rx_intr_mitigation)
955 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
956 else
957 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530958
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400959 } else {
960 if (ah->config.rx_intr_mitigation)
961 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
962 else
963 imr_reg |= AR_IMR_RXOK;
964 }
965
966 if (ah->config.tx_intr_mitigation)
967 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
968 else
969 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530970
Colin McCabed97809d2008-12-01 13:38:55 -0800971 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400972 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530973
Sujith7d0d0df2010-04-16 11:53:57 +0530974 ENABLE_REGWRITE_BUFFER(ah);
975
Pavel Roskin152d5302010-03-31 18:05:37 -0400976 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500977 ah->imrs2_reg |= AR_IMR_S2_GTT;
978 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530979
980 if (!AR_SREV_9100(ah)) {
981 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530982 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530983 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
984 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400985
Sujith7d0d0df2010-04-16 11:53:57 +0530986 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530987
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400988 if (AR_SREV_9300_20_OR_LATER(ah)) {
989 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
990 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
991 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
992 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
993 }
Sujithf1dc5602008-10-29 10:16:30 +0530994}
995
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700996static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
997{
998 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
999 val = min(val, (u32) 0xFFFF);
1000 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
1001}
1002
Felix Fietkau0005baf2010-01-15 02:33:40 +01001003static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301004{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001005 u32 val = ath9k_hw_mac_to_clks(ah, us);
1006 val = min(val, (u32) 0xFFFF);
1007 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +05301008}
1009
Felix Fietkau0005baf2010-01-15 02:33:40 +01001010static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301011{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001012 u32 val = ath9k_hw_mac_to_clks(ah, us);
1013 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
1014 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
1015}
1016
1017static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1018{
1019 u32 val = ath9k_hw_mac_to_clks(ah, us);
1020 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
1021 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +05301022}
1023
Sujithcbe61d82009-02-09 13:27:12 +05301024static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301025{
Sujithf1dc5602008-10-29 10:16:30 +05301026 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001027 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
1028 tu);
Sujith2660b812009-02-09 13:27:26 +05301029 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301030 return false;
1031 } else {
1032 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301033 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301034 return true;
1035 }
1036}
1037
Felix Fietkau0005baf2010-01-15 02:33:40 +01001038void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301039{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001040 struct ath_common *common = ath9k_hw_common(ah);
1041 struct ieee80211_conf *conf = &common->hw->conf;
1042 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001043 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +01001044 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001045 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001046 int rx_lat = 0, tx_lat = 0, eifs = 0;
1047 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001048
Joe Perchesd2182b62011-12-15 14:55:53 -08001049 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001050 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301051
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001052 if (!chan)
1053 return;
1054
Sujith2660b812009-02-09 13:27:26 +05301055 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001056 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001057
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301058 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1059 rx_lat = 41;
1060 else
1061 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001062 tx_lat = 54;
1063
Felix Fietkaue88e4862012-04-19 21:18:22 +02001064 if (IS_CHAN_5GHZ(chan))
1065 sifstime = 16;
1066 else
1067 sifstime = 10;
1068
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001069 if (IS_CHAN_HALF_RATE(chan)) {
1070 eifs = 175;
1071 rx_lat *= 2;
1072 tx_lat *= 2;
1073 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1074 tx_lat += 11;
1075
Felix Fietkaue88e4862012-04-19 21:18:22 +02001076 sifstime *= 2;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001077 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001078 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001079 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1080 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301081 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001082 tx_lat *= 4;
1083 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1084 tx_lat += 22;
1085
Felix Fietkaue88e4862012-04-19 21:18:22 +02001086 sifstime *= 4;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001087 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001088 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001089 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301090 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1091 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1092 reg = AR_USEC_ASYNC_FIFO;
1093 } else {
1094 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1095 common->clockrate;
1096 reg = REG_READ(ah, AR_USEC);
1097 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001098 rx_lat = MS(reg, AR_USEC_RX_LAT);
1099 tx_lat = MS(reg, AR_USEC_TX_LAT);
1100
1101 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001102 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001103
Felix Fietkaue239d852010-01-15 02:34:58 +01001104 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001105 acktimeout = slottime + sifstime + 3 * ah->coverage_class + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001106 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001107
1108 /*
1109 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001110 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001111 * This was initially only meant to work around an issue with delayed
1112 * BA frames in some implementations, but it has been found to fix ACK
1113 * timeout issues in other cases as well.
1114 */
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001115 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ &&
1116 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001117 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001118 ctstimeout += 48 - sifstime - ah->slottime;
1119 }
1120
Felix Fietkau42c45682010-02-11 18:07:19 +01001121
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001122 ath9k_hw_set_sifs_time(ah, sifstime);
1123 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001124 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001125 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301126 if (ah->globaltxtimeout != (u32) -1)
1127 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001128
1129 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1130 REG_RMW(ah, AR_USEC,
1131 (common->clockrate - 1) |
1132 SM(rx_lat, AR_USEC_RX_LAT) |
1133 SM(tx_lat, AR_USEC_TX_LAT),
1134 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1135
Sujithf1dc5602008-10-29 10:16:30 +05301136}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001137EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301138
Sujith285f2dd2010-01-08 10:36:07 +05301139void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001140{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001141 struct ath_common *common = ath9k_hw_common(ah);
1142
Sujith736b3a22010-03-17 14:25:24 +05301143 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001144 goto free_hw;
1145
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001146 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001147
1148free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001149 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001150}
Sujith285f2dd2010-01-08 10:36:07 +05301151EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001152
Sujithf1dc5602008-10-29 10:16:30 +05301153/*******/
1154/* INI */
1155/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001156
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001157u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001158{
1159 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1160
1161 if (IS_CHAN_B(chan))
1162 ctl |= CTL_11B;
1163 else if (IS_CHAN_G(chan))
1164 ctl |= CTL_11G;
1165 else
1166 ctl |= CTL_11A;
1167
1168 return ctl;
1169}
1170
Sujithf1dc5602008-10-29 10:16:30 +05301171/****************************************/
1172/* Reset and Channel Switching Routines */
1173/****************************************/
1174
Sujithcbe61d82009-02-09 13:27:12 +05301175static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301176{
Felix Fietkau57b32222010-04-15 17:39:22 -04001177 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301178
Sujith7d0d0df2010-04-16 11:53:57 +05301179 ENABLE_REGWRITE_BUFFER(ah);
1180
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001181 /*
1182 * set AHB_MODE not to do cacheline prefetches
1183 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001184 if (!AR_SREV_9300_20_OR_LATER(ah))
1185 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301186
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001187 /*
1188 * let mac dma reads be in 128 byte chunks
1189 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001190 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301191
Sujith7d0d0df2010-04-16 11:53:57 +05301192 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301193
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001194 /*
1195 * Restore TX Trigger Level to its pre-reset value.
1196 * The initial value depends on whether aggregation is enabled, and is
1197 * adjusted whenever underruns are detected.
1198 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001199 if (!AR_SREV_9300_20_OR_LATER(ah))
1200 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301201
Sujith7d0d0df2010-04-16 11:53:57 +05301202 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301203
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001204 /*
1205 * let mac dma writes be in 128 byte chunks
1206 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001207 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301208
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001209 /*
1210 * Setup receive FIFO threshold to hold off TX activities
1211 */
Sujithf1dc5602008-10-29 10:16:30 +05301212 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1213
Felix Fietkau57b32222010-04-15 17:39:22 -04001214 if (AR_SREV_9300_20_OR_LATER(ah)) {
1215 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1216 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1217
1218 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1219 ah->caps.rx_status_len);
1220 }
1221
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001222 /*
1223 * reduce the number of usable entries in PCU TXBUF to avoid
1224 * wrap around issues.
1225 */
Sujithf1dc5602008-10-29 10:16:30 +05301226 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001227 /* For AR9285 the number of Fifos are reduced to half.
1228 * So set the usable tx buf size also to half to
1229 * avoid data/delimiter underruns
1230 */
Sujithf1dc5602008-10-29 10:16:30 +05301231 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1232 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001233 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +05301234 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1235 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1236 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001237
Sujith7d0d0df2010-04-16 11:53:57 +05301238 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301239
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001240 if (AR_SREV_9300_20_OR_LATER(ah))
1241 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301242}
1243
Sujithcbe61d82009-02-09 13:27:12 +05301244static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301245{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001246 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1247 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301248
Sujithf1dc5602008-10-29 10:16:30 +05301249 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001250 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001251 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001252 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301253 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1254 break;
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001255 case NL80211_IFTYPE_AP:
1256 set |= AR_STA_ID1_STA_AP;
1257 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001258 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001259 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301260 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301261 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001262 if (!ah->is_monitoring)
1263 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301264 break;
Sujithf1dc5602008-10-29 10:16:30 +05301265 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001266 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301267}
1268
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001269void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1270 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001271{
1272 u32 coef_exp, coef_man;
1273
1274 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1275 if ((coef_scaled >> coef_exp) & 0x1)
1276 break;
1277
1278 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1279
1280 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1281
1282 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1283 *coef_exponent = coef_exp - 16;
1284}
1285
Sujithcbe61d82009-02-09 13:27:12 +05301286static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301287{
1288 u32 rst_flags;
1289 u32 tmpReg;
1290
Sujith70768492009-02-16 13:23:12 +05301291 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001292 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1293 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301294 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1295 }
1296
Sujith7d0d0df2010-04-16 11:53:57 +05301297 ENABLE_REGWRITE_BUFFER(ah);
1298
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001299 if (AR_SREV_9300_20_OR_LATER(ah)) {
1300 REG_WRITE(ah, AR_WA, ah->WARegVal);
1301 udelay(10);
1302 }
1303
Sujithf1dc5602008-10-29 10:16:30 +05301304 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1305 AR_RTC_FORCE_WAKE_ON_INT);
1306
1307 if (AR_SREV_9100(ah)) {
1308 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1309 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1310 } else {
1311 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1312 if (tmpReg &
1313 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1314 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001315 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301316 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001317
1318 val = AR_RC_HOSTIF;
1319 if (!AR_SREV_9300_20_OR_LATER(ah))
1320 val |= AR_RC_AHB;
1321 REG_WRITE(ah, AR_RC, val);
1322
1323 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301324 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301325
1326 rst_flags = AR_RTC_RC_MAC_WARM;
1327 if (type == ATH9K_RESET_COLD)
1328 rst_flags |= AR_RTC_RC_MAC_COLD;
1329 }
1330
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001331 if (AR_SREV_9330(ah)) {
1332 int npend = 0;
1333 int i;
1334
1335 /* AR9330 WAR:
1336 * call external reset function to reset WMAC if:
1337 * - doing a cold reset
1338 * - we have pending frames in the TX queues
1339 */
1340
1341 for (i = 0; i < AR_NUM_QCU; i++) {
1342 npend = ath9k_hw_numtxpending(ah, i);
1343 if (npend)
1344 break;
1345 }
1346
1347 if (ah->external_reset &&
1348 (npend || type == ATH9K_RESET_COLD)) {
1349 int reset_err = 0;
1350
Joe Perchesd2182b62011-12-15 14:55:53 -08001351 ath_dbg(ath9k_hw_common(ah), RESET,
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001352 "reset MAC via external reset\n");
1353
1354 reset_err = ah->external_reset();
1355 if (reset_err) {
1356 ath_err(ath9k_hw_common(ah),
1357 "External reset failed, err=%d\n",
1358 reset_err);
1359 return false;
1360 }
1361
1362 REG_WRITE(ah, AR_RTC_RESET, 1);
1363 }
1364 }
1365
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301366 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301367 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301368
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001369 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301370
1371 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301372
Sujithf1dc5602008-10-29 10:16:30 +05301373 udelay(50);
1374
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001375 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301376 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001377 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301378 return false;
1379 }
1380
1381 if (!AR_SREV_9100(ah))
1382 REG_WRITE(ah, AR_RC, 0);
1383
Sujithf1dc5602008-10-29 10:16:30 +05301384 if (AR_SREV_9100(ah))
1385 udelay(50);
1386
1387 return true;
1388}
1389
Sujithcbe61d82009-02-09 13:27:12 +05301390static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301391{
Sujith7d0d0df2010-04-16 11:53:57 +05301392 ENABLE_REGWRITE_BUFFER(ah);
1393
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001394 if (AR_SREV_9300_20_OR_LATER(ah)) {
1395 REG_WRITE(ah, AR_WA, ah->WARegVal);
1396 udelay(10);
1397 }
1398
Sujithf1dc5602008-10-29 10:16:30 +05301399 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1400 AR_RTC_FORCE_WAKE_ON_INT);
1401
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001402 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301403 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1404
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001405 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301406
Sujith7d0d0df2010-04-16 11:53:57 +05301407 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301408
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001409 if (!AR_SREV_9300_20_OR_LATER(ah))
1410 udelay(2);
1411
1412 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301413 REG_WRITE(ah, AR_RC, 0);
1414
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001415 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301416
1417 if (!ath9k_hw_wait(ah,
1418 AR_RTC_STATUS,
1419 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301420 AR_RTC_STATUS_ON,
1421 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001422 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301423 return false;
1424 }
1425
Sujithf1dc5602008-10-29 10:16:30 +05301426 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1427}
1428
Sujithcbe61d82009-02-09 13:27:12 +05301429static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301430{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301431 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301432
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001433 if (AR_SREV_9300_20_OR_LATER(ah)) {
1434 REG_WRITE(ah, AR_WA, ah->WARegVal);
1435 udelay(10);
1436 }
1437
Sujithf1dc5602008-10-29 10:16:30 +05301438 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1439 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1440
1441 switch (type) {
1442 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301443 ret = ath9k_hw_set_reset_power_on(ah);
1444 break;
Sujithf1dc5602008-10-29 10:16:30 +05301445 case ATH9K_RESET_WARM:
1446 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301447 ret = ath9k_hw_set_reset(ah, type);
1448 break;
Sujithf1dc5602008-10-29 10:16:30 +05301449 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301450 break;
Sujithf1dc5602008-10-29 10:16:30 +05301451 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301452
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301453 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301454}
1455
Sujithcbe61d82009-02-09 13:27:12 +05301456static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301457 struct ath9k_channel *chan)
1458{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001459 int reset_type = ATH9K_RESET_WARM;
1460
1461 if (AR_SREV_9280(ah)) {
1462 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1463 reset_type = ATH9K_RESET_POWER_ON;
1464 else
1465 reset_type = ATH9K_RESET_COLD;
1466 }
1467
1468 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301469 return false;
1470
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001471 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301472 return false;
1473
Sujith2660b812009-02-09 13:27:26 +05301474 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001475
1476 if (AR_SREV_9330(ah))
1477 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301478 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301479 ath9k_hw_set_rfmode(ah, chan);
1480
1481 return true;
1482}
1483
Sujithcbe61d82009-02-09 13:27:12 +05301484static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001485 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301486{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001487 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001488 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001489 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301490 bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
1491 bool band_switch, mode_diff;
1492 u8 ini_reloaded;
1493
1494 band_switch = (chan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ)) !=
1495 (ah->curchan->channelFlags & (CHANNEL_2GHZ |
1496 CHANNEL_5GHZ));
1497 mode_diff = (chan->chanmode != ah->curchan->chanmode);
Sujithf1dc5602008-10-29 10:16:30 +05301498
1499 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1500 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001501 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001502 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301503 return false;
1504 }
1505 }
1506
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001507 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001508 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301509 return false;
1510 }
1511
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301512 if (edma && (band_switch || mode_diff)) {
1513 ath9k_hw_mark_phy_inactive(ah);
1514 udelay(5);
1515
1516 ath9k_hw_init_pll(ah, NULL);
1517
1518 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1519 ath_err(common, "Failed to do fast channel change\n");
1520 return false;
1521 }
1522 }
1523
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001524 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301525
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001526 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001527 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001528 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001529 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301530 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001531 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001532 ath9k_hw_apply_txpower(ah, chan, false);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001533 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301534
1535 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1536 ath9k_hw_set_delta_slope(ah, chan);
1537
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001538 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301539
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301540 if (edma && (band_switch || mode_diff)) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301541 ah->ah_flags |= AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301542 if (band_switch || ini_reloaded)
1543 ah->eep_ops->set_board_values(ah, chan);
1544
1545 ath9k_hw_init_bb(ah, chan);
1546
1547 if (band_switch || ini_reloaded)
1548 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301549 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301550 }
1551
Sujithf1dc5602008-10-29 10:16:30 +05301552 return true;
1553}
1554
Felix Fietkau691680b2011-03-19 13:55:38 +01001555static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1556{
1557 u32 gpio_mask = ah->gpio_mask;
1558 int i;
1559
1560 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1561 if (!(gpio_mask & 1))
1562 continue;
1563
1564 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1565 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1566 }
1567}
1568
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301569static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
1570 int *hang_state, int *hang_pos)
1571{
1572 static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
1573 u32 chain_state, dcs_pos, i;
1574
1575 for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
1576 chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
1577 for (i = 0; i < 3; i++) {
1578 if (chain_state == dcu_chain_state[i]) {
1579 *hang_state = chain_state;
1580 *hang_pos = dcs_pos;
1581 return true;
1582 }
1583 }
1584 }
1585 return false;
1586}
1587
1588#define DCU_COMPLETE_STATE 1
1589#define DCU_COMPLETE_STATE_MASK 0x3
1590#define NUM_STATUS_READS 50
1591static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
1592{
1593 u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
1594 u32 i, hang_pos, hang_state, num_state = 6;
1595
1596 comp_state = REG_READ(ah, AR_DMADBG_6);
1597
1598 if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
1599 ath_dbg(ath9k_hw_common(ah), RESET,
1600 "MAC Hang signature not found at DCU complete\n");
1601 return false;
1602 }
1603
1604 chain_state = REG_READ(ah, dcs_reg);
1605 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1606 goto hang_check_iter;
1607
1608 dcs_reg = AR_DMADBG_5;
1609 num_state = 4;
1610 chain_state = REG_READ(ah, dcs_reg);
1611 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1612 goto hang_check_iter;
1613
1614 ath_dbg(ath9k_hw_common(ah), RESET,
1615 "MAC Hang signature 1 not found\n");
1616 return false;
1617
1618hang_check_iter:
1619 ath_dbg(ath9k_hw_common(ah), RESET,
1620 "DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
1621 chain_state, comp_state, hang_state, hang_pos);
1622
1623 for (i = 0; i < NUM_STATUS_READS; i++) {
1624 chain_state = REG_READ(ah, dcs_reg);
1625 chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
1626 comp_state = REG_READ(ah, AR_DMADBG_6);
1627
1628 if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
1629 DCU_COMPLETE_STATE) ||
1630 (chain_state != hang_state))
1631 return false;
1632 }
1633
1634 ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");
1635
1636 return true;
1637}
1638
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001639bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301640{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001641 int count = 50;
1642 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301643
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301644 if (AR_SREV_9300(ah))
1645 return !ath9k_hw_detect_mac_hang(ah);
1646
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001647 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001648 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301649
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001650 do {
1651 reg = REG_READ(ah, AR_OBS_BUS_1);
1652
1653 if ((reg & 0x7E7FFFEF) == 0x00702400)
1654 continue;
1655
1656 switch (reg & 0x7E000B00) {
1657 case 0x1E000000:
1658 case 0x52000B00:
1659 case 0x18000B00:
1660 continue;
1661 default:
1662 return true;
1663 }
1664 } while (count-- > 0);
1665
1666 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301667}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001668EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301669
Sujith Manoharancaed6572012-03-14 14:40:46 +05301670/*
1671 * Fast channel change:
1672 * (Change synthesizer based on channel freq without resetting chip)
1673 *
1674 * Don't do FCC when
1675 * - Flag is not set
1676 * - Chip is just coming out of full sleep
1677 * - Channel to be set is same as current channel
1678 * - Channel flags are different, (eg.,moving from 2GHz to 5GHz channel)
1679 */
1680static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1681{
1682 struct ath_common *common = ath9k_hw_common(ah);
1683 int ret;
1684
1685 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1686 goto fail;
1687
1688 if (ah->chip_fullsleep)
1689 goto fail;
1690
1691 if (!ah->curchan)
1692 goto fail;
1693
1694 if (chan->channel == ah->curchan->channel)
1695 goto fail;
1696
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001697 if ((ah->curchan->channelFlags | chan->channelFlags) &
1698 (CHANNEL_HALF | CHANNEL_QUARTER))
1699 goto fail;
1700
Sujith Manoharancaed6572012-03-14 14:40:46 +05301701 if ((chan->channelFlags & CHANNEL_ALL) !=
1702 (ah->curchan->channelFlags & CHANNEL_ALL))
1703 goto fail;
1704
1705 if (!ath9k_hw_check_alive(ah))
1706 goto fail;
1707
1708 /*
1709 * For AR9462, make sure that calibration data for
1710 * re-using are present.
1711 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301712 if (AR_SREV_9462(ah) && (ah->caldata &&
1713 (!ah->caldata->done_txiqcal_once ||
1714 !ah->caldata->done_txclcal_once ||
1715 !ah->caldata->rtt_done)))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301716 goto fail;
1717
1718 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1719 ah->curchan->channel, chan->channel);
1720
1721 ret = ath9k_hw_channel_change(ah, chan);
1722 if (!ret)
1723 goto fail;
1724
1725 ath9k_hw_loadnf(ah, ah->curchan);
1726 ath9k_hw_start_nfcal(ah, true);
1727
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301728 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301729 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301730
1731 if (AR_SREV_9271(ah))
1732 ar9002_hw_load_ani_reg(ah, chan);
1733
1734 return 0;
1735fail:
1736 return -EINVAL;
1737}
1738
Sujithcbe61d82009-02-09 13:27:12 +05301739int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301740 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001741{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001742 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001743 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001744 u32 saveDefAntenna;
1745 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301746 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001747 int i, r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301748 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301749 bool save_fullsleep = ah->chip_fullsleep;
1750
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301751 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301752 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1753 if (start_mci_reset)
1754 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301755 }
1756
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001757 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001758 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001759
Sujith Manoharancaed6572012-03-14 14:40:46 +05301760 if (ah->curchan && !ah->chip_fullsleep)
1761 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001762
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001763 ah->caldata = caldata;
1764 if (caldata &&
1765 (chan->channel != caldata->channel ||
1766 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1767 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1768 /* Operating channel changed, reset channel calibration data */
1769 memset(caldata, 0, sizeof(*caldata));
1770 ath9k_init_nfcal_hist_buffer(ah, chan);
1771 }
Felix Fietkauf23fba42011-07-28 14:08:56 +02001772 ah->noise = ath9k_hw_getchan_noise(ah, chan);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001773
Sujith Manoharancaed6572012-03-14 14:40:46 +05301774 if (fastcc) {
1775 r = ath9k_hw_do_fastcc(ah, chan);
1776 if (!r)
1777 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001778 }
1779
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301780 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301781 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301782
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001783 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1784 if (saveDefAntenna == 0)
1785 saveDefAntenna = 1;
1786
1787 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1788
Sujith46fe7822009-09-17 09:25:25 +05301789 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001790 if (AR_SREV_9100(ah) ||
1791 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301792 tsf = ath9k_hw_gettsf64(ah);
1793
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001794 saveLedState = REG_READ(ah, AR_CFG_LED) &
1795 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1796 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1797
1798 ath9k_hw_mark_phy_inactive(ah);
1799
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001800 ah->paprd_table_write_done = false;
1801
Sujith05020d22010-03-17 14:25:23 +05301802 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001803 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1804 REG_WRITE(ah,
1805 AR9271_RESET_POWER_DOWN_CONTROL,
1806 AR9271_RADIO_RF_RST);
1807 udelay(50);
1808 }
1809
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001810 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001811 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001812 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001813 }
1814
Sujith05020d22010-03-17 14:25:23 +05301815 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001816 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1817 ah->htc_reset_init = false;
1818 REG_WRITE(ah,
1819 AR9271_RESET_POWER_DOWN_CONTROL,
1820 AR9271_GATE_MAC_CTL);
1821 udelay(50);
1822 }
1823
Sujith46fe7822009-09-17 09:25:25 +05301824 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001825 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301826 ath9k_hw_settsf64(ah, tsf);
1827
Felix Fietkau7a370812010-09-22 12:34:52 +02001828 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301829 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001830
Sujithe9141f72010-06-01 15:14:10 +05301831 if (!AR_SREV_9300_20_OR_LATER(ah))
1832 ar9002_hw_enable_async_fifo(ah);
1833
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001834 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001835 if (r)
1836 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001837
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301838 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301839 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1840
Felix Fietkauf860d522010-06-30 02:07:48 +02001841 /*
1842 * Some AR91xx SoC devices frequently fail to accept TSF writes
1843 * right after the chip reset. When that happens, write a new
1844 * value after the initvals have been applied, with an offset
1845 * based on measured time difference
1846 */
1847 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1848 tsf += 1500;
1849 ath9k_hw_settsf64(ah, tsf);
1850 }
1851
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001852 /* Setup MFP options for CCMP */
1853 if (AR_SREV_9280_20_OR_LATER(ah)) {
1854 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1855 * frames when constructing CCMP AAD. */
1856 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1857 0xc7ff);
1858 ah->sw_mgmt_crypto = false;
1859 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1860 /* Disable hardware crypto for management frames */
1861 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1862 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1863 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1864 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1865 ah->sw_mgmt_crypto = true;
1866 } else
1867 ah->sw_mgmt_crypto = true;
1868
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001869 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1870 ath9k_hw_set_delta_slope(ah, chan);
1871
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001872 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301873 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001874
Sujith7d0d0df2010-04-16 11:53:57 +05301875 ENABLE_REGWRITE_BUFFER(ah);
1876
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001877 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1878 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001879 | macStaId1
1880 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301881 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301882 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301883 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001884 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001885 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001886 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001887 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001888 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1889
Sujith7d0d0df2010-04-16 11:53:57 +05301890 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301891
Sujith Manoharan00e00032011-01-26 21:59:05 +05301892 ath9k_hw_set_operating_mode(ah, ah->opmode);
1893
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001894 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001895 if (r)
1896 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001897
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001898 ath9k_hw_set_clockrate(ah);
1899
Sujith7d0d0df2010-04-16 11:53:57 +05301900 ENABLE_REGWRITE_BUFFER(ah);
1901
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001902 for (i = 0; i < AR_NUM_DCU; i++)
1903 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1904
Sujith7d0d0df2010-04-16 11:53:57 +05301905 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301906
Sujith2660b812009-02-09 13:27:26 +05301907 ah->intr_txqs = 0;
Felix Fietkauf4c607d2011-03-23 20:57:28 +01001908 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001909 ath9k_hw_resettxqueue(ah, i);
1910
Sujith2660b812009-02-09 13:27:26 +05301911 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001912 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001913 ath9k_hw_init_qos(ah);
1914
Sujith2660b812009-02-09 13:27:26 +05301915 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001916 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301917
Felix Fietkau0005baf2010-01-15 02:33:40 +01001918 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001919
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001920 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1921 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1922 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1923 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1924 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1925 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1926 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301927 }
1928
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001929 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001930
1931 ath9k_hw_set_dma(ah);
1932
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301933 if (!ath9k_hw_mci_is_enabled(ah))
1934 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001935
Sujith0ce024c2009-12-14 14:57:00 +05301936 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001937 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1938 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1939 }
1940
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001941 if (ah->config.tx_intr_mitigation) {
1942 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1943 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1944 }
1945
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001946 ath9k_hw_init_bb(ah, chan);
1947
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301948 if (caldata) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301949 caldata->done_txiqcal_once = false;
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301950 caldata->done_txclcal_once = false;
1951 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001952 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001953 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001954
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301955 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301956 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301957
Sujith7d0d0df2010-04-16 11:53:57 +05301958 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001959
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001960 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001961 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1962
Sujith7d0d0df2010-04-16 11:53:57 +05301963 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301964
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001965 /*
1966 * For big endian systems turn on swapping for descriptors
1967 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001968 if (AR_SREV_9100(ah)) {
1969 u32 mask;
1970 mask = REG_READ(ah, AR_CFG);
1971 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001972 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1973 mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001974 } else {
1975 mask =
1976 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1977 REG_WRITE(ah, AR_CFG, mask);
Joe Perchesd2182b62011-12-15 14:55:53 -08001978 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1979 REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001980 }
1981 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301982 if (common->bus_ops->ath_bus_type == ATH_USB) {
1983 /* Configure AR9271 target WLAN */
1984 if (AR_SREV_9271(ah))
1985 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1986 else
1987 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1988 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001989#ifdef __BIG_ENDIAN
Gabor Juhos2f8d10fd2012-07-03 19:13:21 +02001990 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
1991 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan2be7bfe2011-04-19 19:29:14 +05301992 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1993 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001994 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001995#endif
1996 }
1997
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301998 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301999 ath9k_hw_btcoex_enable(ah);
2000
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302001 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302002 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302003
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05302004 ath9k_hw_loadnf(ah, chan);
2005 ath9k_hw_start_nfcal(ah, true);
2006
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302007 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04002008 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04002009
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302010 ar9003_hw_disable_phy_restart(ah);
2011 }
2012
Felix Fietkau691680b2011-03-19 13:55:38 +01002013 ath9k_hw_apply_gpio_override(ah);
2014
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002015 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002016}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002017EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002018
Sujithf1dc5602008-10-29 10:16:30 +05302019/******************************/
2020/* Power Management (Chipset) */
2021/******************************/
2022
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002023/*
2024 * Notify Power Mgt is disabled in self-generated frames.
2025 * If requested, force chip to sleep.
2026 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302027static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302028{
2029 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302030
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302031 if (AR_SREV_9462(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302032 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2033 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2034 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302035 /* xxx Required for WLAN only case ? */
2036 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2037 udelay(100);
2038 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302039
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302040 /*
2041 * Clear the RTC force wake bit to allow the
2042 * mac to go to sleep.
2043 */
2044 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302045
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302046 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302047 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302048
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302049 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2050 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2051
2052 /* Shutdown chip. Active low */
2053 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2054 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2055 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302056 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002057
2058 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002059 if (AR_SREV_9300_20_OR_LATER(ah))
2060 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002061}
2062
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002063/*
2064 * Notify Power Management is enabled in self-generating
2065 * frames. If request, set power mode of chip to
2066 * auto/normal. Duration in units of 128us (1/8 TU).
2067 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302068static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002069{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302070 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302071
Sujithf1dc5602008-10-29 10:16:30 +05302072 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002073
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302074 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2075 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2076 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2077 AR_RTC_FORCE_WAKE_ON_INT);
2078 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302079
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302080 /* When chip goes into network sleep, it could be waken
2081 * up by MCI_INT interrupt caused by BT's HW messages
2082 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2083 * rate (~100us). This will cause chip to leave and
2084 * re-enter network sleep mode frequently, which in
2085 * consequence will have WLAN MCI HW to generate lots of
2086 * SYS_WAKING and SYS_SLEEPING messages which will make
2087 * BT CPU to busy to process.
2088 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302089 if (ath9k_hw_mci_is_enabled(ah))
2090 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2091 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302092 /*
2093 * Clear the RTC force wake bit to allow the
2094 * mac to go to sleep.
2095 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302096 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302097
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302098 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302099 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302100 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002101
2102 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2103 if (AR_SREV_9300_20_OR_LATER(ah))
2104 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302105}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002106
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302107static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302108{
2109 u32 val;
2110 int i;
2111
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002112 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2113 if (AR_SREV_9300_20_OR_LATER(ah)) {
2114 REG_WRITE(ah, AR_WA, ah->WARegVal);
2115 udelay(10);
2116 }
2117
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302118 if ((REG_READ(ah, AR_RTC_STATUS) &
2119 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2120 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302121 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002122 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302123 if (!AR_SREV_9300_20_OR_LATER(ah))
2124 ath9k_hw_init_pll(ah, NULL);
2125 }
2126 if (AR_SREV_9100(ah))
2127 REG_SET_BIT(ah, AR_RTC_RESET,
2128 AR_RTC_RESET_EN);
2129
2130 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2131 AR_RTC_FORCE_WAKE_EN);
2132 udelay(50);
2133
Rajkumar Manoharan9dd9b0d2012-06-11 12:19:31 +05302134 if (ath9k_hw_mci_is_enabled(ah))
2135 ar9003_mci_set_power_awake(ah);
2136
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302137 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2138 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2139 if (val == AR_RTC_STATUS_ON)
2140 break;
2141 udelay(50);
2142 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2143 AR_RTC_FORCE_WAKE_EN);
2144 }
2145 if (i == 0) {
2146 ath_err(ath9k_hw_common(ah),
2147 "Failed to wakeup in %uus\n",
2148 POWER_UP_TIME / 20);
2149 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002150 }
2151
Sujithf1dc5602008-10-29 10:16:30 +05302152 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2153
2154 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002155}
2156
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002157bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302158{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002159 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302160 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302161 static const char *modes[] = {
2162 "AWAKE",
2163 "FULL-SLEEP",
2164 "NETWORK SLEEP",
2165 "UNDEFINED"
2166 };
Sujithf1dc5602008-10-29 10:16:30 +05302167
Gabor Juhoscbdec972009-07-24 17:27:22 +02002168 if (ah->power_mode == mode)
2169 return status;
2170
Joe Perchesd2182b62011-12-15 14:55:53 -08002171 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002172 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302173
2174 switch (mode) {
2175 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302176 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302177 break;
2178 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302179 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302180 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302181
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302182 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302183 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302184 break;
2185 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302186 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302187 break;
2188 default:
Joe Perches38002762010-12-02 19:12:36 -08002189 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302190 return false;
2191 }
Sujith2660b812009-02-09 13:27:26 +05302192 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302193
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002194 /*
2195 * XXX: If this warning never comes up after a while then
2196 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2197 * ath9k_hw_setpower() return type void.
2198 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302199
2200 if (!(ah->ah_flags & AH_UNPLUGGED))
2201 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002202
Sujithf1dc5602008-10-29 10:16:30 +05302203 return status;
2204}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002205EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302206
Sujithf1dc5602008-10-29 10:16:30 +05302207/*******************/
2208/* Beacon Handling */
2209/*******************/
2210
Sujithcbe61d82009-02-09 13:27:12 +05302211void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002212{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002213 int flags = 0;
2214
Sujith7d0d0df2010-04-16 11:53:57 +05302215 ENABLE_REGWRITE_BUFFER(ah);
2216
Sujith2660b812009-02-09 13:27:26 +05302217 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002218 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04002219 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002220 REG_SET_BIT(ah, AR_TXCFG,
2221 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01002222 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
2223 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002224 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08002225 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002226 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2227 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2228 TU_TO_USEC(ah->config.dma_beacon_response_time));
2229 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2230 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002231 flags |=
2232 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2233 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002234 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002235 ath_dbg(ath9k_hw_common(ah), BEACON,
2236 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002237 return;
2238 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002239 }
2240
Felix Fietkaudd347f22011-03-22 21:54:17 +01002241 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2242 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2243 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2244 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002245
Sujith7d0d0df2010-04-16 11:53:57 +05302246 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302247
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002248 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2249}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002250EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002251
Sujithcbe61d82009-02-09 13:27:12 +05302252void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302253 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002254{
2255 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302256 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002257 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002258
Sujith7d0d0df2010-04-16 11:53:57 +05302259 ENABLE_REGWRITE_BUFFER(ah);
2260
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002261 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
2262
2263 REG_WRITE(ah, AR_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302264 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002265 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302266 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002267
Sujith7d0d0df2010-04-16 11:53:57 +05302268 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302269
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002270 REG_RMW_FIELD(ah, AR_RSSI_THR,
2271 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2272
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302273 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002274
2275 if (bs->bs_sleepduration > beaconintval)
2276 beaconintval = bs->bs_sleepduration;
2277
2278 dtimperiod = bs->bs_dtimperiod;
2279 if (bs->bs_sleepduration > dtimperiod)
2280 dtimperiod = bs->bs_sleepduration;
2281
2282 if (beaconintval == dtimperiod)
2283 nextTbtt = bs->bs_nextdtim;
2284 else
2285 nextTbtt = bs->bs_nexttbtt;
2286
Joe Perchesd2182b62011-12-15 14:55:53 -08002287 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2288 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2289 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2290 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002291
Sujith7d0d0df2010-04-16 11:53:57 +05302292 ENABLE_REGWRITE_BUFFER(ah);
2293
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002294 REG_WRITE(ah, AR_NEXT_DTIM,
2295 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
2296 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2297
2298 REG_WRITE(ah, AR_SLEEP1,
2299 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2300 | AR_SLEEP1_ASSUME_DTIM);
2301
Sujith60b67f52008-08-07 10:52:38 +05302302 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002303 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2304 else
2305 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2306
2307 REG_WRITE(ah, AR_SLEEP2,
2308 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2309
2310 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
2311 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2312
Sujith7d0d0df2010-04-16 11:53:57 +05302313 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302314
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002315 REG_SET_BIT(ah, AR_TIMER_MODE,
2316 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2317 AR_DTIM_TIMER_EN);
2318
Sujith4af9cf42009-02-12 10:06:47 +05302319 /* TSF Out of Range Threshold */
2320 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002321}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002322EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002323
Sujithf1dc5602008-10-29 10:16:30 +05302324/*******************/
2325/* HW Capabilities */
2326/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002327
Felix Fietkau60540692011-07-19 08:46:44 +02002328static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2329{
2330 eeprom_chainmask &= chip_chainmask;
2331 if (eeprom_chainmask)
2332 return eeprom_chainmask;
2333 else
2334 return chip_chainmask;
2335}
2336
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002337/**
2338 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2339 * @ah: the atheros hardware data structure
2340 *
2341 * We enable DFS support upstream on chipsets which have passed a series
2342 * of tests. The testing requirements are going to be documented. Desired
2343 * test requirements are documented at:
2344 *
2345 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2346 *
2347 * Once a new chipset gets properly tested an individual commit can be used
2348 * to document the testing for DFS for that chipset.
2349 */
2350static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2351{
2352
2353 switch (ah->hw_version.macVersion) {
2354 /* AR9580 will likely be our first target to get testing on */
2355 case AR_SREV_VERSION_9580:
2356 default:
2357 return false;
2358 }
2359}
2360
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002361int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002362{
Sujith2660b812009-02-09 13:27:26 +05302363 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002364 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002365 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002366 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002367
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302368 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002369 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002370
Sujithf74df6f2009-02-09 13:27:24 +05302371 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002372 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302373
Sujith2660b812009-02-09 13:27:26 +05302374 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302375 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002376 if (regulatory->current_rd == 0x64 ||
2377 regulatory->current_rd == 0x65)
2378 regulatory->current_rd += 5;
2379 else if (regulatory->current_rd == 0x41)
2380 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002381 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2382 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002383 }
Sujithdc2222a2008-08-14 13:26:55 +05302384
Sujithf74df6f2009-02-09 13:27:24 +05302385 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002386 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002387 ath_err(common,
2388 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002389 return -EINVAL;
2390 }
2391
Felix Fietkaud4659912010-10-14 16:02:39 +02002392 if (eeval & AR5416_OPFLAGS_11A)
2393 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002394
Felix Fietkaud4659912010-10-14 16:02:39 +02002395 if (eeval & AR5416_OPFLAGS_11G)
2396 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302397
Felix Fietkau60540692011-07-19 08:46:44 +02002398 if (AR_SREV_9485(ah) || AR_SREV_9285(ah) || AR_SREV_9330(ah))
2399 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302400 else if (AR_SREV_9462(ah))
2401 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002402 else if (!AR_SREV_9280_20_OR_LATER(ah))
2403 chip_chainmask = 7;
2404 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2405 chip_chainmask = 3;
2406 else
2407 chip_chainmask = 7;
2408
Sujithf74df6f2009-02-09 13:27:24 +05302409 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002410 /*
2411 * For AR9271 we will temporarilly uses the rx chainmax as read from
2412 * the EEPROM.
2413 */
Sujith8147f5d2009-02-20 15:13:23 +05302414 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002415 !(eeval & AR5416_OPFLAGS_11A) &&
2416 !(AR_SREV_9271(ah)))
2417 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302418 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002419 else if (AR_SREV_9100(ah))
2420 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302421 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002422 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302423 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302424
Felix Fietkau60540692011-07-19 08:46:44 +02002425 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2426 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002427 ah->txchainmask = pCap->tx_chainmask;
2428 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002429
Felix Fietkau7a370812010-09-22 12:34:52 +02002430 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302431
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002432 /* enable key search for every frame in an aggregate */
2433 if (AR_SREV_9300_20_OR_LATER(ah))
2434 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2435
Bruno Randolfce2220d2010-09-17 11:36:25 +09002436 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2437
Felix Fietkau0db156e2011-03-23 20:57:29 +01002438 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302439 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2440 else
2441 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2442
Sujith5b5fa352010-03-17 14:25:15 +05302443 if (AR_SREV_9271(ah))
2444 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302445 else if (AR_DEVID_7010(ah))
2446 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302447 else if (AR_SREV_9300_20_OR_LATER(ah))
2448 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2449 else if (AR_SREV_9287_11_OR_LATER(ah))
2450 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002451 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302452 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002453 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302454 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2455 else
2456 pCap->num_gpio_pins = AR_NUM_GPIO;
2457
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302458 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302459 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302460 else
Sujithf1dc5602008-10-29 10:16:30 +05302461 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302462
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302463#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302464 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2465 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2466 ah->rfkill_gpio =
2467 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2468 ah->rfkill_polarity =
2469 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302470
2471 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2472 }
2473#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002474 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302475 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2476 else
2477 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302478
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302479 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302480 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2481 else
2482 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2483
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002484 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002485 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Gabor Juhos0e707a92011-06-21 11:23:31 +02002486 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002487 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2488
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002489 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2490 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2491 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002492 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002493 pCap->txs_len = sizeof(struct ar9003_txs);
Luis R. Rodriguez6f481012011-01-20 17:47:39 -08002494 if (!ah->config.paprd_disable &&
2495 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
Felix Fietkau49352502010-06-12 00:33:59 -04002496 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002497 } else {
2498 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002499 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002500 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002501 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002502
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002503 if (AR_SREV_9300_20_OR_LATER(ah))
2504 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2505
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002506 if (AR_SREV_9300_20_OR_LATER(ah))
2507 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2508
Felix Fietkaua42acef2010-09-22 12:34:54 +02002509 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002510 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2511
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002512 if (AR_SREV_9285(ah))
2513 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2514 ant_div_ctl1 =
2515 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2516 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
2517 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2518 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302519 if (AR_SREV_9300_20_OR_LATER(ah)) {
2520 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2521 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2522 }
2523
2524
Gabor Juhos431da562011-06-21 11:23:41 +02002525 if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302526 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2527 /*
2528 * enable the diversity-combining algorithm only when
2529 * both enable_lna_div and enable_fast_div are set
2530 * Table for Diversity
2531 * ant_div_alt_lnaconf bit 0-1
2532 * ant_div_main_lnaconf bit 2-3
2533 * ant_div_alt_gaintb bit 4
2534 * ant_div_main_gaintb bit 5
2535 * enable_ant_div_lnadiv bit 6
2536 * enable_ant_fast_div bit 7
2537 */
2538 if ((ant_div_ctl1 >> 0x6) == 0x3)
2539 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2540 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002541
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -08002542 if (AR_SREV_9485_10(ah)) {
2543 pCap->pcie_lcr_extsync_en = true;
2544 pCap->pcie_lcr_offset = 0x80;
2545 }
2546
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002547 if (ath9k_hw_dfs_tested(ah))
2548 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2549
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002550 tx_chainmask = pCap->tx_chainmask;
2551 rx_chainmask = pCap->rx_chainmask;
2552 while (tx_chainmask || rx_chainmask) {
2553 if (tx_chainmask & BIT(0))
2554 pCap->max_txchains++;
2555 if (rx_chainmask & BIT(0))
2556 pCap->max_rxchains++;
2557
2558 tx_chainmask >>= 1;
2559 rx_chainmask >>= 1;
2560 }
2561
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +05302562 if (AR_SREV_9300_20_OR_LATER(ah)) {
2563 ah->enabled_cals |= TX_IQ_CAL;
Mohammed Shafi Shajakhan6fea5932011-11-30 21:01:31 +05302564 if (AR_SREV_9485_OR_LATER(ah))
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +05302565 ah->enabled_cals |= TX_IQ_ON_AGC_CAL;
2566 }
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302567
2568 if (AR_SREV_9462(ah)) {
2569
2570 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2571 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2572
2573 if (AR_SREV_9462_20(ah))
2574 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
2575
2576 }
2577
Rajkumar Manoharan324c74a2011-10-13 11:00:41 +05302578
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002579 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002580}
2581
Sujithf1dc5602008-10-29 10:16:30 +05302582/****************************/
2583/* GPIO / RFKILL / Antennae */
2584/****************************/
2585
Sujithcbe61d82009-02-09 13:27:12 +05302586static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302587 u32 gpio, u32 type)
2588{
2589 int addr;
2590 u32 gpio_shift, tmp;
2591
2592 if (gpio > 11)
2593 addr = AR_GPIO_OUTPUT_MUX3;
2594 else if (gpio > 5)
2595 addr = AR_GPIO_OUTPUT_MUX2;
2596 else
2597 addr = AR_GPIO_OUTPUT_MUX1;
2598
2599 gpio_shift = (gpio % 6) * 5;
2600
2601 if (AR_SREV_9280_20_OR_LATER(ah)
2602 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2603 REG_RMW(ah, addr, (type << gpio_shift),
2604 (0x1f << gpio_shift));
2605 } else {
2606 tmp = REG_READ(ah, addr);
2607 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2608 tmp &= ~(0x1f << gpio_shift);
2609 tmp |= (type << gpio_shift);
2610 REG_WRITE(ah, addr, tmp);
2611 }
2612}
2613
Sujithcbe61d82009-02-09 13:27:12 +05302614void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302615{
2616 u32 gpio_shift;
2617
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002618 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302619
Sujith88c1f4f2010-06-30 14:46:31 +05302620 if (AR_DEVID_7010(ah)) {
2621 gpio_shift = gpio;
2622 REG_RMW(ah, AR7010_GPIO_OE,
2623 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2624 (AR7010_GPIO_OE_MASK << gpio_shift));
2625 return;
2626 }
Sujithf1dc5602008-10-29 10:16:30 +05302627
Sujith88c1f4f2010-06-30 14:46:31 +05302628 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302629 REG_RMW(ah,
2630 AR_GPIO_OE_OUT,
2631 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2632 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2633}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002634EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302635
Sujithcbe61d82009-02-09 13:27:12 +05302636u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302637{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302638#define MS_REG_READ(x, y) \
2639 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2640
Sujith2660b812009-02-09 13:27:26 +05302641 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302642 return 0xffffffff;
2643
Sujith88c1f4f2010-06-30 14:46:31 +05302644 if (AR_DEVID_7010(ah)) {
2645 u32 val;
2646 val = REG_READ(ah, AR7010_GPIO_IN);
2647 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2648 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002649 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2650 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002651 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302652 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002653 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302654 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002655 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302656 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002657 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302658 return MS_REG_READ(AR928X, gpio) != 0;
2659 else
2660 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302661}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002662EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302663
Sujithcbe61d82009-02-09 13:27:12 +05302664void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302665 u32 ah_signal_type)
2666{
2667 u32 gpio_shift;
2668
Sujith88c1f4f2010-06-30 14:46:31 +05302669 if (AR_DEVID_7010(ah)) {
2670 gpio_shift = gpio;
2671 REG_RMW(ah, AR7010_GPIO_OE,
2672 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2673 (AR7010_GPIO_OE_MASK << gpio_shift));
2674 return;
2675 }
2676
Sujithf1dc5602008-10-29 10:16:30 +05302677 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302678 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302679 REG_RMW(ah,
2680 AR_GPIO_OE_OUT,
2681 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2682 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2683}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002684EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302685
Sujithcbe61d82009-02-09 13:27:12 +05302686void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302687{
Sujith88c1f4f2010-06-30 14:46:31 +05302688 if (AR_DEVID_7010(ah)) {
2689 val = val ? 0 : 1;
2690 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2691 AR_GPIO_BIT(gpio));
2692 return;
2693 }
2694
Sujith5b5fa352010-03-17 14:25:15 +05302695 if (AR_SREV_9271(ah))
2696 val = ~val;
2697
Sujithf1dc5602008-10-29 10:16:30 +05302698 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2699 AR_GPIO_BIT(gpio));
2700}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002701EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302702
Sujithcbe61d82009-02-09 13:27:12 +05302703void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302704{
2705 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2706}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002707EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302708
Sujithf1dc5602008-10-29 10:16:30 +05302709/*********************/
2710/* General Operation */
2711/*********************/
2712
Sujithcbe61d82009-02-09 13:27:12 +05302713u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302714{
2715 u32 bits = REG_READ(ah, AR_RX_FILTER);
2716 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2717
2718 if (phybits & AR_PHY_ERR_RADAR)
2719 bits |= ATH9K_RX_FILTER_PHYRADAR;
2720 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2721 bits |= ATH9K_RX_FILTER_PHYERR;
2722
2723 return bits;
2724}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002725EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302726
Sujithcbe61d82009-02-09 13:27:12 +05302727void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302728{
2729 u32 phybits;
2730
Sujith7d0d0df2010-04-16 11:53:57 +05302731 ENABLE_REGWRITE_BUFFER(ah);
2732
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05302733 if (AR_SREV_9462(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302734 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2735
Sujith7ea310b2009-09-03 12:08:43 +05302736 REG_WRITE(ah, AR_RX_FILTER, bits);
2737
Sujithf1dc5602008-10-29 10:16:30 +05302738 phybits = 0;
2739 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2740 phybits |= AR_PHY_ERR_RADAR;
2741 if (bits & ATH9K_RX_FILTER_PHYERR)
2742 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2743 REG_WRITE(ah, AR_PHY_ERR, phybits);
2744
2745 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002746 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302747 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002748 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302749
2750 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302751}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002752EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302753
Sujithcbe61d82009-02-09 13:27:12 +05302754bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302755{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302756 if (ath9k_hw_mci_is_enabled(ah))
2757 ar9003_mci_bt_gain_ctrl(ah);
2758
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302759 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2760 return false;
2761
2762 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002763 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302764 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302765}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002766EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302767
Sujithcbe61d82009-02-09 13:27:12 +05302768bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302769{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002770 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302771 return false;
2772
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302773 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2774 return false;
2775
2776 ath9k_hw_init_pll(ah, NULL);
2777 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302778}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002779EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302780
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002781static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302782{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002783 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002784
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002785 if (IS_CHAN_2GHZ(chan))
2786 gain_param = EEP_ANTENNA_GAIN_2G;
2787 else
2788 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302789
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002790 return ah->eep_ops->get_eeprom(ah, gain_param);
2791}
2792
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002793void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2794 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002795{
2796 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2797 struct ieee80211_channel *channel;
2798 int chan_pwr, new_pwr, max_gain;
2799 int ant_gain, ant_reduction = 0;
2800
2801 if (!chan)
2802 return;
2803
2804 channel = chan->chan;
2805 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2806 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2807 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2808
2809 ant_gain = get_antenna_gain(ah, chan);
2810 if (ant_gain > max_gain)
2811 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302812
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002813 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002814 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002815 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002816}
2817
2818void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2819{
2820 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2821 struct ath9k_channel *chan = ah->curchan;
2822 struct ieee80211_channel *channel = chan->chan;
2823
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002824 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002825 if (test)
2826 channel->max_power = MAX_RATE_POWER / 2;
2827
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002828 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002829
2830 if (test)
2831 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302832}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002833EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302834
Sujithcbe61d82009-02-09 13:27:12 +05302835void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302836{
Sujith2660b812009-02-09 13:27:26 +05302837 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302838}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002839EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302840
Sujithcbe61d82009-02-09 13:27:12 +05302841void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302842{
2843 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2844 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2845}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002846EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302847
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002848void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302849{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002850 struct ath_common *common = ath9k_hw_common(ah);
2851
2852 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2853 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2854 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302855}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002856EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302857
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002858#define ATH9K_MAX_TSF_READ 10
2859
Sujithcbe61d82009-02-09 13:27:12 +05302860u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302861{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002862 u32 tsf_lower, tsf_upper1, tsf_upper2;
2863 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302864
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002865 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2866 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2867 tsf_lower = REG_READ(ah, AR_TSF_L32);
2868 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2869 if (tsf_upper2 == tsf_upper1)
2870 break;
2871 tsf_upper1 = tsf_upper2;
2872 }
Sujithf1dc5602008-10-29 10:16:30 +05302873
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002874 WARN_ON( i == ATH9K_MAX_TSF_READ );
2875
2876 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302877}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002878EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302879
Sujithcbe61d82009-02-09 13:27:12 +05302880void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002881{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002882 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002883 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002884}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002885EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002886
Sujithcbe61d82009-02-09 13:27:12 +05302887void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302888{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002889 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2890 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002891 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002892 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002893
Sujithf1dc5602008-10-29 10:16:30 +05302894 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002895}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002896EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002897
Sujith54e4cec2009-08-07 09:45:09 +05302898void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002899{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002900 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302901 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002902 else
Sujith2660b812009-02-09 13:27:26 +05302903 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002904}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002905EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002906
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002907void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002908{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002909 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302910 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002911
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002912 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302913 macmode = AR_2040_JOINED_RX_CLEAR;
2914 else
2915 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002916
Sujithf1dc5602008-10-29 10:16:30 +05302917 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002918}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302919
2920/* HW Generic timers configuration */
2921
2922static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2923{
2924 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2925 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2926 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2927 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2928 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2929 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2930 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2931 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2932 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2933 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2934 AR_NDP2_TIMER_MODE, 0x0002},
2935 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2936 AR_NDP2_TIMER_MODE, 0x0004},
2937 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2938 AR_NDP2_TIMER_MODE, 0x0008},
2939 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2940 AR_NDP2_TIMER_MODE, 0x0010},
2941 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2942 AR_NDP2_TIMER_MODE, 0x0020},
2943 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2944 AR_NDP2_TIMER_MODE, 0x0040},
2945 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2946 AR_NDP2_TIMER_MODE, 0x0080}
2947};
2948
2949/* HW generic timer primitives */
2950
2951/* compute and clear index of rightmost 1 */
2952static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2953{
2954 u32 b;
2955
2956 b = *mask;
2957 b &= (0-b);
2958 *mask &= ~b;
2959 b *= debruijn32;
2960 b >>= 27;
2961
2962 return timer_table->gen_timer_index[b];
2963}
2964
Felix Fietkaudd347f22011-03-22 21:54:17 +01002965u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302966{
2967 return REG_READ(ah, AR_TSF_L32);
2968}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002969EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302970
2971struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2972 void (*trigger)(void *),
2973 void (*overflow)(void *),
2974 void *arg,
2975 u8 timer_index)
2976{
2977 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2978 struct ath_gen_timer *timer;
2979
2980 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2981
2982 if (timer == NULL) {
Joe Perches38002762010-12-02 19:12:36 -08002983 ath_err(ath9k_hw_common(ah),
2984 "Failed to allocate memory for hw timer[%d]\n",
2985 timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302986 return NULL;
2987 }
2988
2989 /* allocate a hardware generic timer slot */
2990 timer_table->timers[timer_index] = timer;
2991 timer->index = timer_index;
2992 timer->trigger = trigger;
2993 timer->overflow = overflow;
2994 timer->arg = arg;
2995
2996 return timer;
2997}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002998EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302999
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003000void ath9k_hw_gen_timer_start(struct ath_hw *ah,
3001 struct ath_gen_timer *timer,
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303002 u32 trig_timeout,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003003 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303004{
3005 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303006 u32 tsf, timer_next;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303007
3008 BUG_ON(!timer_period);
3009
3010 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
3011
3012 tsf = ath9k_hw_gettsf32(ah);
3013
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303014 timer_next = tsf + trig_timeout;
3015
Joe Perchesd2182b62011-12-15 14:55:53 -08003016 ath_dbg(ath9k_hw_common(ah), HWTIMER,
Joe Perches226afe62010-12-02 19:12:37 -08003017 "current tsf %x period %x timer_next %x\n",
3018 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303019
3020 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303021 * Program generic timer registers
3022 */
3023 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
3024 timer_next);
3025 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
3026 timer_period);
3027 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3028 gen_tmr_configuration[timer->index].mode_mask);
3029
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303030 if (AR_SREV_9462(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303031 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303032 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303033 * to use. But we still follow the old rule, 0 - 7 use tsf and
3034 * 8 - 15 use tsf2.
3035 */
3036 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3037 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3038 (1 << timer->index));
3039 else
3040 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3041 (1 << timer->index));
3042 }
3043
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303044 /* Enable both trigger and thresh interrupt masks */
3045 REG_SET_BIT(ah, AR_IMR_S5,
3046 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3047 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303048}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003049EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303050
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003051void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303052{
3053 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3054
3055 if ((timer->index < AR_FIRST_NDP_TIMER) ||
3056 (timer->index >= ATH_MAX_GEN_TIMER)) {
3057 return;
3058 }
3059
3060 /* Clear generic timer enable bits. */
3061 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3062 gen_tmr_configuration[timer->index].mode_mask);
3063
3064 /* Disable both trigger and thresh interrupt masks */
3065 REG_CLR_BIT(ah, AR_IMR_S5,
3066 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3067 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3068
3069 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303070}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003071EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303072
3073void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3074{
3075 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3076
3077 /* free the hardware generic timer slot */
3078 timer_table->timers[timer->index] = NULL;
3079 kfree(timer);
3080}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003081EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303082
3083/*
3084 * Generic Timer Interrupts handling
3085 */
3086void ath_gen_timer_isr(struct ath_hw *ah)
3087{
3088 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3089 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003090 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303091 u32 trigger_mask, thresh_mask, index;
3092
3093 /* get hardware generic timer interrupt status */
3094 trigger_mask = ah->intr_gen_timer_trigger;
3095 thresh_mask = ah->intr_gen_timer_thresh;
3096 trigger_mask &= timer_table->timer_mask.val;
3097 thresh_mask &= timer_table->timer_mask.val;
3098
3099 trigger_mask &= ~thresh_mask;
3100
3101 while (thresh_mask) {
3102 index = rightmost_index(timer_table, &thresh_mask);
3103 timer = timer_table->timers[index];
3104 BUG_ON(!timer);
Joe Perchesd2182b62011-12-15 14:55:53 -08003105 ath_dbg(common, HWTIMER, "TSF overflow for Gen timer %d\n",
3106 index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303107 timer->overflow(timer->arg);
3108 }
3109
3110 while (trigger_mask) {
3111 index = rightmost_index(timer_table, &trigger_mask);
3112 timer = timer_table->timers[index];
3113 BUG_ON(!timer);
Joe Perchesd2182b62011-12-15 14:55:53 -08003114 ath_dbg(common, HWTIMER,
Joe Perches226afe62010-12-02 19:12:37 -08003115 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303116 timer->trigger(timer->arg);
3117 }
3118}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003119EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003120
Sujith05020d22010-03-17 14:25:23 +05303121/********/
3122/* HTC */
3123/********/
3124
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003125static struct {
3126 u32 version;
3127 const char * name;
3128} ath_mac_bb_names[] = {
3129 /* Devices with external radios */
3130 { AR_SREV_VERSION_5416_PCI, "5416" },
3131 { AR_SREV_VERSION_5416_PCIE, "5418" },
3132 { AR_SREV_VERSION_9100, "9100" },
3133 { AR_SREV_VERSION_9160, "9160" },
3134 /* Single-chip solutions */
3135 { AR_SREV_VERSION_9280, "9280" },
3136 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003137 { AR_SREV_VERSION_9287, "9287" },
3138 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003139 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003140 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003141 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303142 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303143 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003144 { AR_SREV_VERSION_9550, "9550" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003145};
3146
3147/* For devices with external radios */
3148static struct {
3149 u16 version;
3150 const char * name;
3151} ath_rf_names[] = {
3152 { 0, "5133" },
3153 { AR_RAD5133_SREV_MAJOR, "5133" },
3154 { AR_RAD5122_SREV_MAJOR, "5122" },
3155 { AR_RAD2133_SREV_MAJOR, "2133" },
3156 { AR_RAD2122_SREV_MAJOR, "2122" }
3157};
3158
3159/*
3160 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3161 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003162static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003163{
3164 int i;
3165
3166 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3167 if (ath_mac_bb_names[i].version == mac_bb_version) {
3168 return ath_mac_bb_names[i].name;
3169 }
3170 }
3171
3172 return "????";
3173}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003174
3175/*
3176 * Return the RF name. "????" is returned if the RF is unknown.
3177 * Used for devices with external radios.
3178 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003179static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003180{
3181 int i;
3182
3183 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3184 if (ath_rf_names[i].version == rf_version) {
3185 return ath_rf_names[i].name;
3186 }
3187 }
3188
3189 return "????";
3190}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003191
3192void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3193{
3194 int used;
3195
3196 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003197 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003198 used = snprintf(hw_name, len,
3199 "Atheros AR%s Rev:%x",
3200 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3201 ah->hw_version.macRev);
3202 }
3203 else {
3204 used = snprintf(hw_name, len,
3205 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3206 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3207 ah->hw_version.macRev,
3208 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
3209 AR_RADIO_SREV_MAJOR)),
3210 ah->hw_version.phyRev);
3211 }
3212
3213 hw_name[used] = '\0';
3214}
3215EXPORT_SYMBOL(ath9k_hw_name);