blob: de3dd241e1515b6dc71203e77281da0f004cb560 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030034
Ben Widawskydc39fff2013-10-18 12:32:07 -070035/**
Jani Nikula18afd442016-01-18 09:19:48 +020036 * DOC: RC6
37 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070038 * RC6 is a special power stage which allows the GPU to enter an very
39 * low-voltage mode when idle, using down to 0V while at this stage. This
40 * stage is entered automatically when the GPU is idle when RC6 support is
41 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
42 *
43 * There are different RC6 modes available in Intel GPU, which differentiate
44 * among each other with the latency required to enter and leave RC6 and
45 * voltage consumed by the GPU in different states.
46 *
47 * The combination of the following flags define which states GPU is allowed
48 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
49 * RC6pp is deepest RC6. Their support by hardware varies according to the
50 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
51 * which brings the most power savings; deeper states save more power, but
52 * require higher latency to switch to and wake up.
53 */
54#define INTEL_RC6_ENABLE (1<<0)
55#define INTEL_RC6p_ENABLE (1<<1)
56#define INTEL_RC6pp_ENABLE (1<<2)
57
Mika Kuoppalab033bb62016-06-07 17:19:04 +030058static void gen9_init_clock_gating(struct drm_device *dev)
59{
60 struct drm_i915_private *dev_priv = dev->dev_private;
61
62 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
63 I915_WRITE(CHICKEN_PAR1_1,
64 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
65
66 I915_WRITE(GEN8_CONFIG0,
67 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030068
69 /* WaEnableChickenDCPR:skl,bxt,kbl */
70 I915_WRITE(GEN8_CHICKEN_DCPR_1,
71 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030072
73 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
74 I915_WRITE(DISP_ARB_CTL,
75 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030076}
77
Imre Deaka82abe42015-03-27 14:00:04 +020078static void bxt_init_clock_gating(struct drm_device *dev)
79{
Imre Deak32608ca2015-03-11 11:10:27 +020080 struct drm_i915_private *dev_priv = dev->dev_private;
81
Mika Kuoppalab033bb62016-06-07 17:19:04 +030082 gen9_init_clock_gating(dev);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020083
Nick Hoatha7546152015-06-29 14:07:32 +010084 /* WaDisableSDEUnitClockGating:bxt */
85 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
86 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
87
Imre Deak32608ca2015-03-11 11:10:27 +020088 /*
89 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020090 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020091 */
Imre Deak32608ca2015-03-11 11:10:27 +020092 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020093 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7a2015-12-01 10:23:52 +020094
95 /*
96 * Wa: Backlight PWM may stop in the asserted state, causing backlight
97 * to stay fully on.
98 */
99 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
100 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
101 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200102}
103
Daniel Vetterc921aba2012-04-26 23:28:17 +0200104static void i915_pineview_get_mem_freq(struct drm_device *dev)
105{
Jani Nikula50227e12014-03-31 14:27:21 +0300106 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200107 u32 tmp;
108
109 tmp = I915_READ(CLKCFG);
110
111 switch (tmp & CLKCFG_FSB_MASK) {
112 case CLKCFG_FSB_533:
113 dev_priv->fsb_freq = 533; /* 133*4 */
114 break;
115 case CLKCFG_FSB_800:
116 dev_priv->fsb_freq = 800; /* 200*4 */
117 break;
118 case CLKCFG_FSB_667:
119 dev_priv->fsb_freq = 667; /* 167*4 */
120 break;
121 case CLKCFG_FSB_400:
122 dev_priv->fsb_freq = 400; /* 100*4 */
123 break;
124 }
125
126 switch (tmp & CLKCFG_MEM_MASK) {
127 case CLKCFG_MEM_533:
128 dev_priv->mem_freq = 533;
129 break;
130 case CLKCFG_MEM_667:
131 dev_priv->mem_freq = 667;
132 break;
133 case CLKCFG_MEM_800:
134 dev_priv->mem_freq = 800;
135 break;
136 }
137
138 /* detect pineview DDR3 setting */
139 tmp = I915_READ(CSHRDDR3CTL);
140 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
141}
142
143static void i915_ironlake_get_mem_freq(struct drm_device *dev)
144{
Jani Nikula50227e12014-03-31 14:27:21 +0300145 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200146 u16 ddrpll, csipll;
147
148 ddrpll = I915_READ16(DDRMPLL1);
149 csipll = I915_READ16(CSIPLL0);
150
151 switch (ddrpll & 0xff) {
152 case 0xc:
153 dev_priv->mem_freq = 800;
154 break;
155 case 0x10:
156 dev_priv->mem_freq = 1066;
157 break;
158 case 0x14:
159 dev_priv->mem_freq = 1333;
160 break;
161 case 0x18:
162 dev_priv->mem_freq = 1600;
163 break;
164 default:
165 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
166 ddrpll & 0xff);
167 dev_priv->mem_freq = 0;
168 break;
169 }
170
Daniel Vetter20e4d402012-08-08 23:35:39 +0200171 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200172
173 switch (csipll & 0x3ff) {
174 case 0x00c:
175 dev_priv->fsb_freq = 3200;
176 break;
177 case 0x00e:
178 dev_priv->fsb_freq = 3733;
179 break;
180 case 0x010:
181 dev_priv->fsb_freq = 4266;
182 break;
183 case 0x012:
184 dev_priv->fsb_freq = 4800;
185 break;
186 case 0x014:
187 dev_priv->fsb_freq = 5333;
188 break;
189 case 0x016:
190 dev_priv->fsb_freq = 5866;
191 break;
192 case 0x018:
193 dev_priv->fsb_freq = 6400;
194 break;
195 default:
196 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
197 csipll & 0x3ff);
198 dev_priv->fsb_freq = 0;
199 break;
200 }
201
202 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200203 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200204 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200205 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200206 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200207 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200208 }
209}
210
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300211static const struct cxsr_latency cxsr_latency_table[] = {
212 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
213 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
214 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
215 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
216 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
217
218 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
219 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
220 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
221 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
222 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
223
224 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
225 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
226 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
227 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
228 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
229
230 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
231 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
232 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
233 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
234 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
235
236 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
237 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
238 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
239 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
240 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
241
242 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
243 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
244 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
245 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
246 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
247};
248
Daniel Vetter63c62272012-04-21 23:17:55 +0200249static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300250 int is_ddr3,
251 int fsb,
252 int mem)
253{
254 const struct cxsr_latency *latency;
255 int i;
256
257 if (fsb == 0 || mem == 0)
258 return NULL;
259
260 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
261 latency = &cxsr_latency_table[i];
262 if (is_desktop == latency->is_desktop &&
263 is_ddr3 == latency->is_ddr3 &&
264 fsb == latency->fsb_freq && mem == latency->mem_freq)
265 return latency;
266 }
267
268 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
269
270 return NULL;
271}
272
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200273static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
274{
275 u32 val;
276
277 mutex_lock(&dev_priv->rps.hw_lock);
278
279 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
280 if (enable)
281 val &= ~FORCE_DDR_HIGH_FREQ;
282 else
283 val |= FORCE_DDR_HIGH_FREQ;
284 val &= ~FORCE_DDR_LOW_FREQ;
285 val |= FORCE_DDR_FREQ_REQ_ACK;
286 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
287
288 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
289 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
290 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
291
292 mutex_unlock(&dev_priv->rps.hw_lock);
293}
294
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200295static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
296{
297 u32 val;
298
299 mutex_lock(&dev_priv->rps.hw_lock);
300
301 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
302 if (enable)
303 val |= DSP_MAXFIFO_PM5_ENABLE;
304 else
305 val &= ~DSP_MAXFIFO_PM5_ENABLE;
306 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
307
308 mutex_unlock(&dev_priv->rps.hw_lock);
309}
310
Ville Syrjäläf4998962015-03-10 17:02:21 +0200311#define FW_WM(value, plane) \
312 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
313
Imre Deak5209b1f2014-07-01 12:36:17 +0300314void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300315{
Imre Deak5209b1f2014-07-01 12:36:17 +0300316 struct drm_device *dev = dev_priv->dev;
317 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300318
Wayne Boyer666a4532015-12-09 12:29:35 -0800319 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Imre Deak5209b1f2014-07-01 12:36:17 +0300320 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300321 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300322 dev_priv->wm.vlv.cxsr = enable;
Imre Deak5209b1f2014-07-01 12:36:17 +0300323 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
324 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300325 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300326 } else if (IS_PINEVIEW(dev)) {
327 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
328 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
329 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300330 POSTING_READ(DSPFW3);
Imre Deak5209b1f2014-07-01 12:36:17 +0300331 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
332 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
333 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
334 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300335 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300336 } else if (IS_I915GM(dev)) {
337 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
338 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
339 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300340 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300341 } else {
342 return;
343 }
344
345 DRM_DEBUG_KMS("memory self-refresh is %s\n",
346 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300347}
348
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200349
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300350/*
351 * Latency for FIFO fetches is dependent on several factors:
352 * - memory configuration (speed, channels)
353 * - chipset
354 * - current MCH state
355 * It can be fairly high in some situations, so here we assume a fairly
356 * pessimal value. It's a tradeoff between extra memory fetches (if we
357 * set this value too high, the FIFO will fetch frequently to stay full)
358 * and power consumption (set it too low to save power and we might see
359 * FIFO underruns and display "flicker").
360 *
361 * A value of 5us seems to be a good balance; safe for very low end
362 * platforms but not overly aggressive on lower latency configs.
363 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100364static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300365
Ville Syrjäläb5004722015-03-05 21:19:47 +0200366#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
367 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
368
369static int vlv_get_fifo_size(struct drm_device *dev,
370 enum pipe pipe, int plane)
371{
372 struct drm_i915_private *dev_priv = dev->dev_private;
373 int sprite0_start, sprite1_start, size;
374
375 switch (pipe) {
376 uint32_t dsparb, dsparb2, dsparb3;
377 case PIPE_A:
378 dsparb = I915_READ(DSPARB);
379 dsparb2 = I915_READ(DSPARB2);
380 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
381 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
382 break;
383 case PIPE_B:
384 dsparb = I915_READ(DSPARB);
385 dsparb2 = I915_READ(DSPARB2);
386 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
387 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
388 break;
389 case PIPE_C:
390 dsparb2 = I915_READ(DSPARB2);
391 dsparb3 = I915_READ(DSPARB3);
392 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
393 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
394 break;
395 default:
396 return 0;
397 }
398
399 switch (plane) {
400 case 0:
401 size = sprite0_start;
402 break;
403 case 1:
404 size = sprite1_start - sprite0_start;
405 break;
406 case 2:
407 size = 512 - 1 - sprite1_start;
408 break;
409 default:
410 return 0;
411 }
412
413 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
414 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
415 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
416 size);
417
418 return size;
419}
420
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300421static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300422{
423 struct drm_i915_private *dev_priv = dev->dev_private;
424 uint32_t dsparb = I915_READ(DSPARB);
425 int size;
426
427 size = dsparb & 0x7f;
428 if (plane)
429 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
430
431 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
432 plane ? "B" : "A", size);
433
434 return size;
435}
436
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200437static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300438{
439 struct drm_i915_private *dev_priv = dev->dev_private;
440 uint32_t dsparb = I915_READ(DSPARB);
441 int size;
442
443 size = dsparb & 0x1ff;
444 if (plane)
445 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
446 size >>= 1; /* Convert to cachelines */
447
448 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
449 plane ? "B" : "A", size);
450
451 return size;
452}
453
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300454static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300455{
456 struct drm_i915_private *dev_priv = dev->dev_private;
457 uint32_t dsparb = I915_READ(DSPARB);
458 int size;
459
460 size = dsparb & 0x7f;
461 size >>= 2; /* Convert to cachelines */
462
463 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
464 plane ? "B" : "A",
465 size);
466
467 return size;
468}
469
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300470/* Pineview has different values for various configs */
471static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300472 .fifo_size = PINEVIEW_DISPLAY_FIFO,
473 .max_wm = PINEVIEW_MAX_WM,
474 .default_wm = PINEVIEW_DFT_WM,
475 .guard_size = PINEVIEW_GUARD_WM,
476 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300477};
478static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300479 .fifo_size = PINEVIEW_DISPLAY_FIFO,
480 .max_wm = PINEVIEW_MAX_WM,
481 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
482 .guard_size = PINEVIEW_GUARD_WM,
483 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300484};
485static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300486 .fifo_size = PINEVIEW_CURSOR_FIFO,
487 .max_wm = PINEVIEW_CURSOR_MAX_WM,
488 .default_wm = PINEVIEW_CURSOR_DFT_WM,
489 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
490 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300491};
492static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300493 .fifo_size = PINEVIEW_CURSOR_FIFO,
494 .max_wm = PINEVIEW_CURSOR_MAX_WM,
495 .default_wm = PINEVIEW_CURSOR_DFT_WM,
496 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
497 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300498};
499static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300500 .fifo_size = G4X_FIFO_SIZE,
501 .max_wm = G4X_MAX_WM,
502 .default_wm = G4X_MAX_WM,
503 .guard_size = 2,
504 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300505};
506static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300507 .fifo_size = I965_CURSOR_FIFO,
508 .max_wm = I965_CURSOR_MAX_WM,
509 .default_wm = I965_CURSOR_DFT_WM,
510 .guard_size = 2,
511 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300512};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300513static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300514 .fifo_size = I965_CURSOR_FIFO,
515 .max_wm = I965_CURSOR_MAX_WM,
516 .default_wm = I965_CURSOR_DFT_WM,
517 .guard_size = 2,
518 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300519};
520static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300521 .fifo_size = I945_FIFO_SIZE,
522 .max_wm = I915_MAX_WM,
523 .default_wm = 1,
524 .guard_size = 2,
525 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300526};
527static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300528 .fifo_size = I915_FIFO_SIZE,
529 .max_wm = I915_MAX_WM,
530 .default_wm = 1,
531 .guard_size = 2,
532 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300533};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300534static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300535 .fifo_size = I855GM_FIFO_SIZE,
536 .max_wm = I915_MAX_WM,
537 .default_wm = 1,
538 .guard_size = 2,
539 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300540};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300541static const struct intel_watermark_params i830_bc_wm_info = {
542 .fifo_size = I855GM_FIFO_SIZE,
543 .max_wm = I915_MAX_WM/2,
544 .default_wm = 1,
545 .guard_size = 2,
546 .cacheline_size = I830_FIFO_LINE_SIZE,
547};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200548static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300549 .fifo_size = I830_FIFO_SIZE,
550 .max_wm = I915_MAX_WM,
551 .default_wm = 1,
552 .guard_size = 2,
553 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300554};
555
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556/**
557 * intel_calculate_wm - calculate watermark level
558 * @clock_in_khz: pixel clock
559 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200560 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300561 * @latency_ns: memory latency for the platform
562 *
563 * Calculate the watermark level (the level at which the display plane will
564 * start fetching from memory again). Each chip has a different display
565 * FIFO size and allocation, so the caller needs to figure that out and pass
566 * in the correct intel_watermark_params structure.
567 *
568 * As the pixel clock runs, the FIFO will be drained at a rate that depends
569 * on the pixel size. When it reaches the watermark level, it'll start
570 * fetching FIFO line sized based chunks from memory until the FIFO fills
571 * past the watermark point. If the FIFO drains completely, a FIFO underrun
572 * will occur, and a display engine hang could result.
573 */
574static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
575 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200576 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300577 unsigned long latency_ns)
578{
579 long entries_required, wm_size;
580
581 /*
582 * Note: we need to make sure we don't overflow for various clock &
583 * latency values.
584 * clocks go from a few thousand to several hundred thousand.
585 * latency is usually a few thousand
586 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200587 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300588 1000;
589 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
590
591 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
592
593 wm_size = fifo_size - (entries_required + wm->guard_size);
594
595 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
596
597 /* Don't promote wm_size to unsigned... */
598 if (wm_size > (long)wm->max_wm)
599 wm_size = wm->max_wm;
600 if (wm_size <= 0)
601 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300602
603 /*
604 * Bspec seems to indicate that the value shouldn't be lower than
605 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
606 * Lets go for 8 which is the burst size since certain platforms
607 * already use a hardcoded 8 (which is what the spec says should be
608 * done).
609 */
610 if (wm_size <= 8)
611 wm_size = 8;
612
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300613 return wm_size;
614}
615
616static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
617{
618 struct drm_crtc *crtc, *enabled = NULL;
619
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100620 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000621 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300622 if (enabled)
623 return NULL;
624 enabled = crtc;
625 }
626 }
627
628 return enabled;
629}
630
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300631static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300632{
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300633 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300634 struct drm_i915_private *dev_priv = dev->dev_private;
635 struct drm_crtc *crtc;
636 const struct cxsr_latency *latency;
637 u32 reg;
638 unsigned long wm;
639
640 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
641 dev_priv->fsb_freq, dev_priv->mem_freq);
642 if (!latency) {
643 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300644 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300645 return;
646 }
647
648 crtc = single_enabled_crtc(dev);
649 if (crtc) {
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300650 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200651 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300652 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300653
654 /* Display SR */
655 wm = intel_calculate_wm(clock, &pineview_display_wm,
656 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200657 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300658 reg = I915_READ(DSPFW1);
659 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200660 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300661 I915_WRITE(DSPFW1, reg);
662 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
663
664 /* cursor SR */
665 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
666 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200667 cpp, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300668 reg = I915_READ(DSPFW3);
669 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200670 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300671 I915_WRITE(DSPFW3, reg);
672
673 /* Display HPLL off SR */
674 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
675 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200676 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300677 reg = I915_READ(DSPFW3);
678 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200679 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300680 I915_WRITE(DSPFW3, reg);
681
682 /* cursor HPLL off SR */
683 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
684 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200685 cpp, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300686 reg = I915_READ(DSPFW3);
687 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200688 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300689 I915_WRITE(DSPFW3, reg);
690 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
691
Imre Deak5209b1f2014-07-01 12:36:17 +0300692 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300693 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300694 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300695 }
696}
697
698static bool g4x_compute_wm0(struct drm_device *dev,
699 int plane,
700 const struct intel_watermark_params *display,
701 int display_latency_ns,
702 const struct intel_watermark_params *cursor,
703 int cursor_latency_ns,
704 int *plane_wm,
705 int *cursor_wm)
706{
707 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300708 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200709 int htotal, hdisplay, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300710 int line_time_us, line_count;
711 int entries, tlb_miss;
712
713 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +0000714 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300715 *cursor_wm = cursor->guard_size;
716 *plane_wm = display->guard_size;
717 return false;
718 }
719
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200720 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100721 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800722 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200723 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +0200724 cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300725
726 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200727 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300728 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
729 if (tlb_miss > 0)
730 entries += tlb_miss;
731 entries = DIV_ROUND_UP(entries, display->cacheline_size);
732 *plane_wm = entries + display->guard_size;
733 if (*plane_wm > (int)display->max_wm)
734 *plane_wm = display->max_wm;
735
736 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200737 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300738 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200739 entries = line_count * crtc->cursor->state->crtc_w * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300740 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
741 if (tlb_miss > 0)
742 entries += tlb_miss;
743 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
744 *cursor_wm = entries + cursor->guard_size;
745 if (*cursor_wm > (int)cursor->max_wm)
746 *cursor_wm = (int)cursor->max_wm;
747
748 return true;
749}
750
751/*
752 * Check the wm result.
753 *
754 * If any calculated watermark values is larger than the maximum value that
755 * can be programmed into the associated watermark register, that watermark
756 * must be disabled.
757 */
758static bool g4x_check_srwm(struct drm_device *dev,
759 int display_wm, int cursor_wm,
760 const struct intel_watermark_params *display,
761 const struct intel_watermark_params *cursor)
762{
763 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
764 display_wm, cursor_wm);
765
766 if (display_wm > display->max_wm) {
767 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
768 display_wm, display->max_wm);
769 return false;
770 }
771
772 if (cursor_wm > cursor->max_wm) {
773 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
774 cursor_wm, cursor->max_wm);
775 return false;
776 }
777
778 if (!(display_wm || cursor_wm)) {
779 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
780 return false;
781 }
782
783 return true;
784}
785
786static bool g4x_compute_srwm(struct drm_device *dev,
787 int plane,
788 int latency_ns,
789 const struct intel_watermark_params *display,
790 const struct intel_watermark_params *cursor,
791 int *display_wm, int *cursor_wm)
792{
793 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300794 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +0200795 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300796 unsigned long line_time_us;
797 int line_count, line_size;
798 int small, large;
799 int entries;
800
801 if (!latency_ns) {
802 *display_wm = *cursor_wm = 0;
803 return false;
804 }
805
806 crtc = intel_get_crtc_for_plane(dev, plane);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200807 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100808 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800809 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200810 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +0200811 cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300812
Ville Syrjälä922044c2014-02-14 14:18:57 +0200813 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300814 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200815 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300816
817 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200818 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300819 large = line_count * line_size;
820
821 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
822 *display_wm = entries + display->guard_size;
823
824 /* calculate the self-refresh watermark for display cursor */
Ville Syrjäläac484962016-01-20 21:05:26 +0200825 entries = line_count * cpp * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300826 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
827 *cursor_wm = entries + cursor->guard_size;
828
829 return g4x_check_srwm(dev,
830 *display_wm, *cursor_wm,
831 display, cursor);
832}
833
Ville Syrjälä15665972015-03-10 16:16:28 +0200834#define FW_WM_VLV(value, plane) \
835 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
836
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200837static void vlv_write_wm_values(struct intel_crtc *crtc,
838 const struct vlv_wm_values *wm)
839{
840 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
841 enum pipe pipe = crtc->pipe;
842
843 I915_WRITE(VLV_DDL(pipe),
844 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
845 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
846 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
847 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
848
Ville Syrjäläae801522015-03-05 21:19:49 +0200849 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200850 FW_WM(wm->sr.plane, SR) |
851 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
852 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
853 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200854 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200855 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
856 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
857 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200858 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200859 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200860
861 if (IS_CHERRYVIEW(dev_priv)) {
862 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200863 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
864 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200865 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200866 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
867 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200868 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200869 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
870 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200871 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200872 FW_WM(wm->sr.plane >> 9, SR_HI) |
873 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
874 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
875 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
876 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
877 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
878 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
879 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
880 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
881 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200882 } else {
883 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200884 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
885 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200886 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200887 FW_WM(wm->sr.plane >> 9, SR_HI) |
888 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
889 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
890 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
891 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
892 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
893 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200894 }
895
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300896 /* zero (unused) WM1 watermarks */
897 I915_WRITE(DSPFW4, 0);
898 I915_WRITE(DSPFW5, 0);
899 I915_WRITE(DSPFW6, 0);
900 I915_WRITE(DSPHOWM1, 0);
901
Ville Syrjäläae801522015-03-05 21:19:49 +0200902 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200903}
904
Ville Syrjälä15665972015-03-10 16:16:28 +0200905#undef FW_WM_VLV
906
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300907enum vlv_wm_level {
908 VLV_WM_LEVEL_PM2,
909 VLV_WM_LEVEL_PM5,
910 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300911};
912
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300913/* latency must be in 0.1us units. */
914static unsigned int vlv_wm_method2(unsigned int pixel_rate,
915 unsigned int pipe_htotal,
916 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +0200917 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300918 unsigned int latency)
919{
920 unsigned int ret;
921
922 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +0200923 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300924 ret = DIV_ROUND_UP(ret, 64);
925
926 return ret;
927}
928
929static void vlv_setup_wm_latency(struct drm_device *dev)
930{
931 struct drm_i915_private *dev_priv = dev->dev_private;
932
933 /* all latencies in usec */
934 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
935
Ville Syrjälä58590c12015-09-08 21:05:12 +0300936 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
937
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300938 if (IS_CHERRYVIEW(dev_priv)) {
939 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
940 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300941
942 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300943 }
944}
945
946static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
947 struct intel_crtc *crtc,
948 const struct intel_plane_state *state,
949 int level)
950{
951 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläac484962016-01-20 21:05:26 +0200952 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300953
954 if (dev_priv->wm.pri_latency[level] == 0)
955 return USHRT_MAX;
956
957 if (!state->visible)
958 return 0;
959
Ville Syrjäläac484962016-01-20 21:05:26 +0200960 cpp = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300961 clock = crtc->config->base.adjusted_mode.crtc_clock;
962 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
963 width = crtc->config->pipe_src_w;
964 if (WARN_ON(htotal == 0))
965 htotal = 1;
966
967 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
968 /*
969 * FIXME the formula gives values that are
970 * too big for the cursor FIFO, and hence we
971 * would never be able to use cursors. For
972 * now just hardcode the watermark.
973 */
974 wm = 63;
975 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +0200976 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300977 dev_priv->wm.pri_latency[level] * 10);
978 }
979
980 return min_t(int, wm, USHRT_MAX);
981}
982
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +0300983static void vlv_compute_fifo(struct intel_crtc *crtc)
984{
985 struct drm_device *dev = crtc->base.dev;
986 struct vlv_wm_state *wm_state = &crtc->wm_state;
987 struct intel_plane *plane;
988 unsigned int total_rate = 0;
989 const int fifo_size = 512 - 1;
990 int fifo_extra, fifo_left = fifo_size;
991
992 for_each_intel_plane_on_crtc(dev, crtc, plane) {
993 struct intel_plane_state *state =
994 to_intel_plane_state(plane->base.state);
995
996 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
997 continue;
998
999 if (state->visible) {
1000 wm_state->num_active_planes++;
1001 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1002 }
1003 }
1004
1005 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1006 struct intel_plane_state *state =
1007 to_intel_plane_state(plane->base.state);
1008 unsigned int rate;
1009
1010 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1011 plane->wm.fifo_size = 63;
1012 continue;
1013 }
1014
1015 if (!state->visible) {
1016 plane->wm.fifo_size = 0;
1017 continue;
1018 }
1019
1020 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1021 plane->wm.fifo_size = fifo_size * rate / total_rate;
1022 fifo_left -= plane->wm.fifo_size;
1023 }
1024
1025 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1026
1027 /* spread the remainder evenly */
1028 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1029 int plane_extra;
1030
1031 if (fifo_left == 0)
1032 break;
1033
1034 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1035 continue;
1036
1037 /* give it all to the first plane if none are active */
1038 if (plane->wm.fifo_size == 0 &&
1039 wm_state->num_active_planes)
1040 continue;
1041
1042 plane_extra = min(fifo_extra, fifo_left);
1043 plane->wm.fifo_size += plane_extra;
1044 fifo_left -= plane_extra;
1045 }
1046
1047 WARN_ON(fifo_left != 0);
1048}
1049
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001050static void vlv_invert_wms(struct intel_crtc *crtc)
1051{
1052 struct vlv_wm_state *wm_state = &crtc->wm_state;
1053 int level;
1054
1055 for (level = 0; level < wm_state->num_levels; level++) {
1056 struct drm_device *dev = crtc->base.dev;
1057 const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1058 struct intel_plane *plane;
1059
1060 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1061 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1062
1063 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1064 switch (plane->base.type) {
1065 int sprite;
1066 case DRM_PLANE_TYPE_CURSOR:
1067 wm_state->wm[level].cursor = plane->wm.fifo_size -
1068 wm_state->wm[level].cursor;
1069 break;
1070 case DRM_PLANE_TYPE_PRIMARY:
1071 wm_state->wm[level].primary = plane->wm.fifo_size -
1072 wm_state->wm[level].primary;
1073 break;
1074 case DRM_PLANE_TYPE_OVERLAY:
1075 sprite = plane->plane;
1076 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1077 wm_state->wm[level].sprite[sprite];
1078 break;
1079 }
1080 }
1081 }
1082}
1083
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001084static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001085{
1086 struct drm_device *dev = crtc->base.dev;
1087 struct vlv_wm_state *wm_state = &crtc->wm_state;
1088 struct intel_plane *plane;
1089 int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1090 int level;
1091
1092 memset(wm_state, 0, sizeof(*wm_state));
1093
Ville Syrjälä852eb002015-06-24 22:00:07 +03001094 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001095 wm_state->num_levels = to_i915(dev)->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001096
1097 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001098
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001099 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001100
1101 if (wm_state->num_active_planes != 1)
1102 wm_state->cxsr = false;
1103
1104 if (wm_state->cxsr) {
1105 for (level = 0; level < wm_state->num_levels; level++) {
1106 wm_state->sr[level].plane = sr_fifo_size;
1107 wm_state->sr[level].cursor = 63;
1108 }
1109 }
1110
1111 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1112 struct intel_plane_state *state =
1113 to_intel_plane_state(plane->base.state);
1114
1115 if (!state->visible)
1116 continue;
1117
1118 /* normal watermarks */
1119 for (level = 0; level < wm_state->num_levels; level++) {
1120 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1121 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1122
1123 /* hack */
1124 if (WARN_ON(level == 0 && wm > max_wm))
1125 wm = max_wm;
1126
1127 if (wm > plane->wm.fifo_size)
1128 break;
1129
1130 switch (plane->base.type) {
1131 int sprite;
1132 case DRM_PLANE_TYPE_CURSOR:
1133 wm_state->wm[level].cursor = wm;
1134 break;
1135 case DRM_PLANE_TYPE_PRIMARY:
1136 wm_state->wm[level].primary = wm;
1137 break;
1138 case DRM_PLANE_TYPE_OVERLAY:
1139 sprite = plane->plane;
1140 wm_state->wm[level].sprite[sprite] = wm;
1141 break;
1142 }
1143 }
1144
1145 wm_state->num_levels = level;
1146
1147 if (!wm_state->cxsr)
1148 continue;
1149
1150 /* maxfifo watermarks */
1151 switch (plane->base.type) {
1152 int sprite, level;
1153 case DRM_PLANE_TYPE_CURSOR:
1154 for (level = 0; level < wm_state->num_levels; level++)
1155 wm_state->sr[level].cursor =
Thomas Daniel5a37ed02015-10-23 14:55:38 +01001156 wm_state->wm[level].cursor;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001157 break;
1158 case DRM_PLANE_TYPE_PRIMARY:
1159 for (level = 0; level < wm_state->num_levels; level++)
1160 wm_state->sr[level].plane =
1161 min(wm_state->sr[level].plane,
1162 wm_state->wm[level].primary);
1163 break;
1164 case DRM_PLANE_TYPE_OVERLAY:
1165 sprite = plane->plane;
1166 for (level = 0; level < wm_state->num_levels; level++)
1167 wm_state->sr[level].plane =
1168 min(wm_state->sr[level].plane,
1169 wm_state->wm[level].sprite[sprite]);
1170 break;
1171 }
1172 }
1173
1174 /* clear any (partially) filled invalid levels */
Ville Syrjälä58590c12015-09-08 21:05:12 +03001175 for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001176 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1177 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1178 }
1179
1180 vlv_invert_wms(crtc);
1181}
1182
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001183#define VLV_FIFO(plane, value) \
1184 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1185
1186static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1187{
1188 struct drm_device *dev = crtc->base.dev;
1189 struct drm_i915_private *dev_priv = to_i915(dev);
1190 struct intel_plane *plane;
1191 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1192
1193 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1194 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1195 WARN_ON(plane->wm.fifo_size != 63);
1196 continue;
1197 }
1198
1199 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1200 sprite0_start = plane->wm.fifo_size;
1201 else if (plane->plane == 0)
1202 sprite1_start = sprite0_start + plane->wm.fifo_size;
1203 else
1204 fifo_size = sprite1_start + plane->wm.fifo_size;
1205 }
1206
1207 WARN_ON(fifo_size != 512 - 1);
1208
1209 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1210 pipe_name(crtc->pipe), sprite0_start,
1211 sprite1_start, fifo_size);
1212
1213 switch (crtc->pipe) {
1214 uint32_t dsparb, dsparb2, dsparb3;
1215 case PIPE_A:
1216 dsparb = I915_READ(DSPARB);
1217 dsparb2 = I915_READ(DSPARB2);
1218
1219 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1220 VLV_FIFO(SPRITEB, 0xff));
1221 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1222 VLV_FIFO(SPRITEB, sprite1_start));
1223
1224 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1225 VLV_FIFO(SPRITEB_HI, 0x1));
1226 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1227 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1228
1229 I915_WRITE(DSPARB, dsparb);
1230 I915_WRITE(DSPARB2, dsparb2);
1231 break;
1232 case PIPE_B:
1233 dsparb = I915_READ(DSPARB);
1234 dsparb2 = I915_READ(DSPARB2);
1235
1236 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1237 VLV_FIFO(SPRITED, 0xff));
1238 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1239 VLV_FIFO(SPRITED, sprite1_start));
1240
1241 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1242 VLV_FIFO(SPRITED_HI, 0xff));
1243 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1244 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1245
1246 I915_WRITE(DSPARB, dsparb);
1247 I915_WRITE(DSPARB2, dsparb2);
1248 break;
1249 case PIPE_C:
1250 dsparb3 = I915_READ(DSPARB3);
1251 dsparb2 = I915_READ(DSPARB2);
1252
1253 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1254 VLV_FIFO(SPRITEF, 0xff));
1255 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1256 VLV_FIFO(SPRITEF, sprite1_start));
1257
1258 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1259 VLV_FIFO(SPRITEF_HI, 0xff));
1260 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1261 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1262
1263 I915_WRITE(DSPARB3, dsparb3);
1264 I915_WRITE(DSPARB2, dsparb2);
1265 break;
1266 default:
1267 break;
1268 }
1269}
1270
1271#undef VLV_FIFO
1272
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001273static void vlv_merge_wm(struct drm_device *dev,
1274 struct vlv_wm_values *wm)
1275{
1276 struct intel_crtc *crtc;
1277 int num_active_crtcs = 0;
1278
Ville Syrjälä58590c12015-09-08 21:05:12 +03001279 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001280 wm->cxsr = true;
1281
1282 for_each_intel_crtc(dev, crtc) {
1283 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1284
1285 if (!crtc->active)
1286 continue;
1287
1288 if (!wm_state->cxsr)
1289 wm->cxsr = false;
1290
1291 num_active_crtcs++;
1292 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1293 }
1294
1295 if (num_active_crtcs != 1)
1296 wm->cxsr = false;
1297
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001298 if (num_active_crtcs > 1)
1299 wm->level = VLV_WM_LEVEL_PM2;
1300
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001301 for_each_intel_crtc(dev, crtc) {
1302 struct vlv_wm_state *wm_state = &crtc->wm_state;
1303 enum pipe pipe = crtc->pipe;
1304
1305 if (!crtc->active)
1306 continue;
1307
1308 wm->pipe[pipe] = wm_state->wm[wm->level];
1309 if (wm->cxsr)
1310 wm->sr = wm_state->sr[wm->level];
1311
1312 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1313 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1314 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1315 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1316 }
1317}
1318
1319static void vlv_update_wm(struct drm_crtc *crtc)
1320{
1321 struct drm_device *dev = crtc->dev;
1322 struct drm_i915_private *dev_priv = dev->dev_private;
1323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1324 enum pipe pipe = intel_crtc->pipe;
1325 struct vlv_wm_values wm = {};
1326
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001327 vlv_compute_wm(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001328 vlv_merge_wm(dev, &wm);
1329
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001330 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1331 /* FIXME should be part of crtc atomic commit */
1332 vlv_pipe_set_fifo_size(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001333 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001334 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001335
1336 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1337 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1338 chv_set_memory_dvfs(dev_priv, false);
1339
1340 if (wm.level < VLV_WM_LEVEL_PM5 &&
1341 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1342 chv_set_memory_pm5(dev_priv, false);
1343
Ville Syrjälä852eb002015-06-24 22:00:07 +03001344 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001345 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001346
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001347 /* FIXME should be part of crtc atomic commit */
1348 vlv_pipe_set_fifo_size(intel_crtc);
1349
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001350 vlv_write_wm_values(intel_crtc, &wm);
1351
1352 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1353 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1354 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1355 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1356 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1357
Ville Syrjälä852eb002015-06-24 22:00:07 +03001358 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001359 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001360
1361 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1362 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1363 chv_set_memory_pm5(dev_priv, true);
1364
1365 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1366 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1367 chv_set_memory_dvfs(dev_priv, true);
1368
1369 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001370}
1371
Ville Syrjäläae801522015-03-05 21:19:49 +02001372#define single_plane_enabled(mask) is_power_of_2(mask)
1373
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001374static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001375{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001376 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001377 static const int sr_latency_ns = 12000;
1378 struct drm_i915_private *dev_priv = dev->dev_private;
1379 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1380 int plane_sr, cursor_sr;
1381 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001382 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001383
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001384 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001385 &g4x_wm_info, pessimal_latency_ns,
1386 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001387 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001388 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001389
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001390 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001391 &g4x_wm_info, pessimal_latency_ns,
1392 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001393 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001394 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001395
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001396 if (single_plane_enabled(enabled) &&
1397 g4x_compute_srwm(dev, ffs(enabled) - 1,
1398 sr_latency_ns,
1399 &g4x_wm_info,
1400 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001401 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001402 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001403 } else {
Imre Deak98584252014-06-13 14:54:20 +03001404 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001405 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001406 plane_sr = cursor_sr = 0;
1407 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001408
Ville Syrjäläa5043452014-06-28 02:04:18 +03001409 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1410 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001411 planea_wm, cursora_wm,
1412 planeb_wm, cursorb_wm,
1413 plane_sr, cursor_sr);
1414
1415 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001416 FW_WM(plane_sr, SR) |
1417 FW_WM(cursorb_wm, CURSORB) |
1418 FW_WM(planeb_wm, PLANEB) |
1419 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001420 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001421 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001422 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001423 /* HPLL off in SR has some issues on G4x... disable it */
1424 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001425 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001426 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001427
1428 if (cxsr_enabled)
1429 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001430}
1431
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001432static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001433{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001434 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001435 struct drm_i915_private *dev_priv = dev->dev_private;
1436 struct drm_crtc *crtc;
1437 int srwm = 1;
1438 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001439 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001440
1441 /* Calc sr entries for one plane configs */
1442 crtc = single_enabled_crtc(dev);
1443 if (crtc) {
1444 /* self-refresh has much higher latency */
1445 static const int sr_latency_ns = 12000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001446 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001447 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001448 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001449 int hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +02001450 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001451 unsigned long line_time_us;
1452 int entries;
1453
Ville Syrjälä922044c2014-02-14 14:18:57 +02001454 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001455
1456 /* Use ns/us then divide to preserve precision */
1457 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001458 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001459 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1460 srwm = I965_FIFO_SIZE - entries;
1461 if (srwm < 0)
1462 srwm = 1;
1463 srwm &= 0x1ff;
1464 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1465 entries, srwm);
1466
1467 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001468 cpp * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001469 entries = DIV_ROUND_UP(entries,
1470 i965_cursor_wm_info.cacheline_size);
1471 cursor_sr = i965_cursor_wm_info.fifo_size -
1472 (entries + i965_cursor_wm_info.guard_size);
1473
1474 if (cursor_sr > i965_cursor_wm_info.max_wm)
1475 cursor_sr = i965_cursor_wm_info.max_wm;
1476
1477 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1478 "cursor %d\n", srwm, cursor_sr);
1479
Imre Deak98584252014-06-13 14:54:20 +03001480 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001481 } else {
Imre Deak98584252014-06-13 14:54:20 +03001482 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001483 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001484 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001485 }
1486
1487 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1488 srwm);
1489
1490 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001491 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1492 FW_WM(8, CURSORB) |
1493 FW_WM(8, PLANEB) |
1494 FW_WM(8, PLANEA));
1495 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1496 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001497 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001498 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001499
1500 if (cxsr_enabled)
1501 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001502}
1503
Ville Syrjäläf4998962015-03-10 17:02:21 +02001504#undef FW_WM
1505
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001506static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001507{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001508 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001509 struct drm_i915_private *dev_priv = dev->dev_private;
1510 const struct intel_watermark_params *wm_info;
1511 uint32_t fwater_lo;
1512 uint32_t fwater_hi;
1513 int cwm, srwm = 1;
1514 int fifo_size;
1515 int planea_wm, planeb_wm;
1516 struct drm_crtc *crtc, *enabled = NULL;
1517
1518 if (IS_I945GM(dev))
1519 wm_info = &i945_wm_info;
1520 else if (!IS_GEN2(dev))
1521 wm_info = &i915_wm_info;
1522 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001523 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001524
1525 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1526 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001527 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001528 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001529 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001530 if (IS_GEN2(dev))
1531 cpp = 4;
1532
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001533 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001534 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001535 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001536 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001537 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001538 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001539 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001540 if (planea_wm > (long)wm_info->max_wm)
1541 planea_wm = wm_info->max_wm;
1542 }
1543
1544 if (IS_GEN2(dev))
1545 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001546
1547 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1548 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001549 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001550 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001551 int cpp = drm_format_plane_cpp(crtc->primary->state->fb->pixel_format, 0);
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001552 if (IS_GEN2(dev))
1553 cpp = 4;
1554
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001555 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001556 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001557 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001558 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001559 if (enabled == NULL)
1560 enabled = crtc;
1561 else
1562 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001563 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001564 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001565 if (planeb_wm > (long)wm_info->max_wm)
1566 planeb_wm = wm_info->max_wm;
1567 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001568
1569 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1570
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001571 if (IS_I915GM(dev) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001572 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001573
Matt Roper59bea882015-02-27 10:12:01 -08001574 obj = intel_fb_obj(enabled->primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001575
1576 /* self-refresh seems busted with untiled */
Matt Roper2ff8fde2014-07-08 07:50:07 -07001577 if (obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001578 enabled = NULL;
1579 }
1580
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001581 /*
1582 * Overlay gets an aggressive default since video jitter is bad.
1583 */
1584 cwm = 2;
1585
1586 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001587 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001588
1589 /* Calc sr entries for one plane configs */
1590 if (HAS_FW_BLC(dev) && enabled) {
1591 /* self-refresh has much higher latency */
1592 static const int sr_latency_ns = 6000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001593 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(enabled)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001594 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001595 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001596 int hdisplay = to_intel_crtc(enabled)->config->pipe_src_w;
Ville Syrjäläac484962016-01-20 21:05:26 +02001597 int cpp = drm_format_plane_cpp(enabled->primary->state->fb->pixel_format, 0);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001598 unsigned long line_time_us;
1599 int entries;
1600
Ville Syrjälä922044c2014-02-14 14:18:57 +02001601 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001602
1603 /* Use ns/us then divide to preserve precision */
1604 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001605 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001606 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1607 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1608 srwm = wm_info->fifo_size - entries;
1609 if (srwm < 0)
1610 srwm = 1;
1611
1612 if (IS_I945G(dev) || IS_I945GM(dev))
1613 I915_WRITE(FW_BLC_SELF,
1614 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1615 else if (IS_I915GM(dev))
1616 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1617 }
1618
1619 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1620 planea_wm, planeb_wm, cwm, srwm);
1621
1622 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1623 fwater_hi = (cwm & 0x1f);
1624
1625 /* Set request length to 8 cachelines per fetch */
1626 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1627 fwater_hi = fwater_hi | (1 << 8);
1628
1629 I915_WRITE(FW_BLC, fwater_lo);
1630 I915_WRITE(FW_BLC2, fwater_hi);
1631
Imre Deak5209b1f2014-07-01 12:36:17 +03001632 if (enabled)
1633 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001634}
1635
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001636static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001637{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001638 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001639 struct drm_i915_private *dev_priv = dev->dev_private;
1640 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001641 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001642 uint32_t fwater_lo;
1643 int planea_wm;
1644
1645 crtc = single_enabled_crtc(dev);
1646 if (crtc == NULL)
1647 return;
1648
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001649 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001650 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001651 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001652 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001653 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001654 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1655 fwater_lo |= (3<<8) | planea_wm;
1656
1657 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1658
1659 I915_WRITE(FW_BLC, fwater_lo);
1660}
1661
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001662uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001663{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001664 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001665
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001666 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001667
1668 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1669 * adjust the pixel_rate here. */
1670
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001671 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001672 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001673 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001674
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001675 pipe_w = pipe_config->pipe_src_w;
1676 pipe_h = pipe_config->pipe_src_h;
1677
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001678 pfit_w = (pfit_size >> 16) & 0xFFFF;
1679 pfit_h = pfit_size & 0xFFFF;
1680 if (pipe_w < pfit_w)
1681 pipe_w = pfit_w;
1682 if (pipe_h < pfit_h)
1683 pipe_h = pfit_h;
1684
Matt Roper15126882015-12-03 11:37:40 -08001685 if (WARN_ON(!pfit_w || !pfit_h))
1686 return pixel_rate;
1687
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001688 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1689 pfit_w * pfit_h);
1690 }
1691
1692 return pixel_rate;
1693}
1694
Ville Syrjälä37126462013-08-01 16:18:55 +03001695/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001696static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001697{
1698 uint64_t ret;
1699
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001700 if (WARN(latency == 0, "Latency value missing\n"))
1701 return UINT_MAX;
1702
Ville Syrjäläac484962016-01-20 21:05:26 +02001703 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001704 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1705
1706 return ret;
1707}
1708
Ville Syrjälä37126462013-08-01 16:18:55 +03001709/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001710static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001711 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001712 uint32_t latency)
1713{
1714 uint32_t ret;
1715
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001716 if (WARN(latency == 0, "Latency value missing\n"))
1717 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001718 if (WARN_ON(!pipe_htotal))
1719 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001720
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001721 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001722 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001723 ret = DIV_ROUND_UP(ret, 64) + 2;
1724 return ret;
1725}
1726
Ville Syrjälä23297042013-07-05 11:57:17 +03001727static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001728 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001729{
Matt Roper15126882015-12-03 11:37:40 -08001730 /*
1731 * Neither of these should be possible since this function shouldn't be
1732 * called if the CRTC is off or the plane is invisible. But let's be
1733 * extra paranoid to avoid a potential divide-by-zero if we screw up
1734 * elsewhere in the driver.
1735 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001736 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001737 return 0;
1738 if (WARN_ON(!horiz_pixels))
1739 return 0;
1740
Ville Syrjäläac484962016-01-20 21:05:26 +02001741 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001742}
1743
Imre Deak820c1982013-12-17 14:46:36 +02001744struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001745 uint16_t pri;
1746 uint16_t spr;
1747 uint16_t cur;
1748 uint16_t fbc;
1749};
1750
Ville Syrjälä37126462013-08-01 16:18:55 +03001751/*
1752 * For both WM_PIPE and WM_LP.
1753 * mem_value must be in 0.1us units.
1754 */
Matt Roper7221fc32015-09-24 15:53:08 -07001755static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001756 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001757 uint32_t mem_value,
1758 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001759{
Ville Syrjäläac484962016-01-20 21:05:26 +02001760 int cpp = pstate->base.fb ?
1761 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001762 uint32_t method1, method2;
1763
Matt Roper7221fc32015-09-24 15:53:08 -07001764 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001765 return 0;
1766
Ville Syrjäläac484962016-01-20 21:05:26 +02001767 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001768
1769 if (!is_lp)
1770 return method1;
1771
Matt Roper7221fc32015-09-24 15:53:08 -07001772 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1773 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001774 drm_rect_width(&pstate->dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001775 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001776
1777 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001778}
1779
Ville Syrjälä37126462013-08-01 16:18:55 +03001780/*
1781 * For both WM_PIPE and WM_LP.
1782 * mem_value must be in 0.1us units.
1783 */
Matt Roper7221fc32015-09-24 15:53:08 -07001784static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001785 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001786 uint32_t mem_value)
1787{
Ville Syrjäläac484962016-01-20 21:05:26 +02001788 int cpp = pstate->base.fb ?
1789 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001790 uint32_t method1, method2;
1791
Matt Roper7221fc32015-09-24 15:53:08 -07001792 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001793 return 0;
1794
Ville Syrjäläac484962016-01-20 21:05:26 +02001795 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), cpp, mem_value);
Matt Roper7221fc32015-09-24 15:53:08 -07001796 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1797 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001798 drm_rect_width(&pstate->dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02001799 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001800 return min(method1, method2);
1801}
1802
Ville Syrjälä37126462013-08-01 16:18:55 +03001803/*
1804 * For both WM_PIPE and WM_LP.
1805 * mem_value must be in 0.1us units.
1806 */
Matt Roper7221fc32015-09-24 15:53:08 -07001807static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001808 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001809 uint32_t mem_value)
1810{
Matt Roperb2435692016-02-02 22:06:51 -08001811 /*
1812 * We treat the cursor plane as always-on for the purposes of watermark
1813 * calculation. Until we have two-stage watermark programming merged,
1814 * this is necessary to avoid flickering.
1815 */
1816 int cpp = 4;
1817 int width = pstate->visible ? pstate->base.crtc_w : 64;
Matt Roper43d59ed2015-09-24 15:53:07 -07001818
Matt Roperb2435692016-02-02 22:06:51 -08001819 if (!cstate->base.active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001820 return 0;
1821
Matt Roper7221fc32015-09-24 15:53:08 -07001822 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1823 cstate->base.adjusted_mode.crtc_htotal,
Matt Roperb2435692016-02-02 22:06:51 -08001824 width, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001825}
1826
Paulo Zanonicca32e92013-05-31 11:45:06 -03001827/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001828static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001829 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001830 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001831{
Ville Syrjäläac484962016-01-20 21:05:26 +02001832 int cpp = pstate->base.fb ?
1833 drm_format_plane_cpp(pstate->base.fb->pixel_format, 0) : 0;
Matt Roper43d59ed2015-09-24 15:53:07 -07001834
Matt Roper7221fc32015-09-24 15:53:08 -07001835 if (!cstate->base.active || !pstate->visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001836 return 0;
1837
Ville Syrjäläac484962016-01-20 21:05:26 +02001838 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001839}
1840
Ville Syrjälä158ae642013-08-07 13:28:19 +03001841static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1842{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001843 if (INTEL_INFO(dev)->gen >= 8)
1844 return 3072;
1845 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001846 return 768;
1847 else
1848 return 512;
1849}
1850
Ville Syrjälä4e975082014-03-07 18:32:11 +02001851static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1852 int level, bool is_sprite)
1853{
1854 if (INTEL_INFO(dev)->gen >= 8)
1855 /* BDW primary/sprite plane watermarks */
1856 return level == 0 ? 255 : 2047;
1857 else if (INTEL_INFO(dev)->gen >= 7)
1858 /* IVB/HSW primary/sprite plane watermarks */
1859 return level == 0 ? 127 : 1023;
1860 else if (!is_sprite)
1861 /* ILK/SNB primary plane watermarks */
1862 return level == 0 ? 127 : 511;
1863 else
1864 /* ILK/SNB sprite plane watermarks */
1865 return level == 0 ? 63 : 255;
1866}
1867
1868static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1869 int level)
1870{
1871 if (INTEL_INFO(dev)->gen >= 7)
1872 return level == 0 ? 63 : 255;
1873 else
1874 return level == 0 ? 31 : 63;
1875}
1876
1877static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1878{
1879 if (INTEL_INFO(dev)->gen >= 8)
1880 return 31;
1881 else
1882 return 15;
1883}
1884
Ville Syrjälä158ae642013-08-07 13:28:19 +03001885/* Calculate the maximum primary/sprite plane watermark */
1886static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1887 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001888 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001889 enum intel_ddb_partitioning ddb_partitioning,
1890 bool is_sprite)
1891{
1892 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001893
1894 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001895 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001896 return 0;
1897
1898 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001899 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001900 fifo_size /= INTEL_INFO(dev)->num_pipes;
1901
1902 /*
1903 * For some reason the non self refresh
1904 * FIFO size is only half of the self
1905 * refresh FIFO size on ILK/SNB.
1906 */
1907 if (INTEL_INFO(dev)->gen <= 6)
1908 fifo_size /= 2;
1909 }
1910
Ville Syrjälä240264f2013-08-07 13:29:12 +03001911 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001912 /* level 0 is always calculated with 1:1 split */
1913 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1914 if (is_sprite)
1915 fifo_size *= 5;
1916 fifo_size /= 6;
1917 } else {
1918 fifo_size /= 2;
1919 }
1920 }
1921
1922 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001923 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001924}
1925
1926/* Calculate the maximum cursor plane watermark */
1927static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001928 int level,
1929 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001930{
1931 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001932 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001933 return 64;
1934
1935 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001936 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001937}
1938
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001939static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001940 int level,
1941 const struct intel_wm_config *config,
1942 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001943 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001944{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001945 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1946 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1947 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001948 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001949}
1950
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001951static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1952 int level,
1953 struct ilk_wm_maximums *max)
1954{
1955 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1956 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1957 max->cur = ilk_cursor_wm_reg_max(dev, level);
1958 max->fbc = ilk_fbc_wm_reg_max(dev);
1959}
1960
Ville Syrjäläd9395652013-10-09 19:18:10 +03001961static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001962 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001963 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001964{
1965 bool ret;
1966
1967 /* already determined to be invalid? */
1968 if (!result->enable)
1969 return false;
1970
1971 result->enable = result->pri_val <= max->pri &&
1972 result->spr_val <= max->spr &&
1973 result->cur_val <= max->cur;
1974
1975 ret = result->enable;
1976
1977 /*
1978 * HACK until we can pre-compute everything,
1979 * and thus fail gracefully if LP0 watermarks
1980 * are exceeded...
1981 */
1982 if (level == 0 && !result->enable) {
1983 if (result->pri_val > max->pri)
1984 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
1985 level, result->pri_val, max->pri);
1986 if (result->spr_val > max->spr)
1987 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
1988 level, result->spr_val, max->spr);
1989 if (result->cur_val > max->cur)
1990 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
1991 level, result->cur_val, max->cur);
1992
1993 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
1994 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
1995 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
1996 result->enable = true;
1997 }
1998
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001999 return ret;
2000}
2001
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002002static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002003 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002004 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002005 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002006 struct intel_plane_state *pristate,
2007 struct intel_plane_state *sprstate,
2008 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002009 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002010{
2011 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2012 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2013 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2014
2015 /* WM1+ latency values stored in 0.5us units */
2016 if (level > 0) {
2017 pri_latency *= 5;
2018 spr_latency *= 5;
2019 cur_latency *= 5;
2020 }
2021
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002022 if (pristate) {
2023 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2024 pri_latency, level);
2025 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2026 }
2027
2028 if (sprstate)
2029 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2030
2031 if (curstate)
2032 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2033
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002034 result->enable = true;
2035}
2036
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002037static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002038hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002039{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002040 const struct intel_atomic_state *intel_state =
2041 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002042 const struct drm_display_mode *adjusted_mode =
2043 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002044 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002045
Matt Roperee91a152015-12-03 11:37:39 -08002046 if (!cstate->base.active)
2047 return 0;
2048 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2049 return 0;
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002050 if (WARN_ON(intel_state->cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002051 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002052
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002053 /* The WM are computed with base on how long it takes to fill a single
2054 * row at the given clock rate, multiplied by 8.
2055 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002056 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2057 adjusted_mode->crtc_clock);
2058 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002059 intel_state->cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002060
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002061 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2062 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002063}
2064
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002065static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002066{
2067 struct drm_i915_private *dev_priv = dev->dev_private;
2068
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002069 if (IS_GEN9(dev)) {
2070 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002071 int ret, i;
Vandana Kannan367294b2014-11-04 17:06:46 +00002072 int level, max_level = ilk_wm_max_level(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002073
2074 /* read the first set of memory latencies[0:3] */
2075 val = 0; /* data0 to be programmed to 0 for first set */
2076 mutex_lock(&dev_priv->rps.hw_lock);
2077 ret = sandybridge_pcode_read(dev_priv,
2078 GEN9_PCODE_READ_MEM_LATENCY,
2079 &val);
2080 mutex_unlock(&dev_priv->rps.hw_lock);
2081
2082 if (ret) {
2083 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2084 return;
2085 }
2086
2087 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2088 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2089 GEN9_MEM_LATENCY_LEVEL_MASK;
2090 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2091 GEN9_MEM_LATENCY_LEVEL_MASK;
2092 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2093 GEN9_MEM_LATENCY_LEVEL_MASK;
2094
2095 /* read the second set of memory latencies[4:7] */
2096 val = 1; /* data0 to be programmed to 1 for second set */
2097 mutex_lock(&dev_priv->rps.hw_lock);
2098 ret = sandybridge_pcode_read(dev_priv,
2099 GEN9_PCODE_READ_MEM_LATENCY,
2100 &val);
2101 mutex_unlock(&dev_priv->rps.hw_lock);
2102 if (ret) {
2103 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2104 return;
2105 }
2106
2107 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2108 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2109 GEN9_MEM_LATENCY_LEVEL_MASK;
2110 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2111 GEN9_MEM_LATENCY_LEVEL_MASK;
2112 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2113 GEN9_MEM_LATENCY_LEVEL_MASK;
2114
Vandana Kannan367294b2014-11-04 17:06:46 +00002115 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002116 * WaWmMemoryReadLatency:skl
2117 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002118 * punit doesn't take into account the read latency so we need
2119 * to add 2us to the various latency levels we retrieve from
2120 * the punit.
2121 * - W0 is a bit special in that it's the only level that
2122 * can't be disabled if we want to have display working, so
2123 * we always add 2us there.
2124 * - For levels >=1, punit returns 0us latency when they are
2125 * disabled, so we respect that and don't add 2us then
Vandana Kannan4f947382014-11-04 17:06:47 +00002126 *
2127 * Additionally, if a level n (n > 1) has a 0us latency, all
2128 * levels m (m >= n) need to be disabled. We make sure to
2129 * sanitize the values out of the punit to satisfy this
2130 * requirement.
Vandana Kannan367294b2014-11-04 17:06:46 +00002131 */
2132 wm[0] += 2;
2133 for (level = 1; level <= max_level; level++)
2134 if (wm[level] != 0)
2135 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002136 else {
2137 for (i = level + 1; i <= max_level; i++)
2138 wm[i] = 0;
Vandana Kannan367294b2014-11-04 17:06:46 +00002139
Vandana Kannan4f947382014-11-04 17:06:47 +00002140 break;
2141 }
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002142 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002143 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2144
2145 wm[0] = (sskpd >> 56) & 0xFF;
2146 if (wm[0] == 0)
2147 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002148 wm[1] = (sskpd >> 4) & 0xFF;
2149 wm[2] = (sskpd >> 12) & 0xFF;
2150 wm[3] = (sskpd >> 20) & 0x1FF;
2151 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002152 } else if (INTEL_INFO(dev)->gen >= 6) {
2153 uint32_t sskpd = I915_READ(MCH_SSKPD);
2154
2155 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2156 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2157 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2158 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002159 } else if (INTEL_INFO(dev)->gen >= 5) {
2160 uint32_t mltr = I915_READ(MLTR_ILK);
2161
2162 /* ILK primary LP0 latency is 700 ns */
2163 wm[0] = 7;
2164 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2165 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002166 }
2167}
2168
Ville Syrjälä53615a52013-08-01 16:18:50 +03002169static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2170{
2171 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002172 if (IS_GEN5(dev))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002173 wm[0] = 13;
2174}
2175
2176static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2177{
2178 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002179 if (IS_GEN5(dev))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002180 wm[0] = 13;
2181
2182 /* WaDoubleCursorLP3Latency:ivb */
2183 if (IS_IVYBRIDGE(dev))
2184 wm[3] *= 2;
2185}
2186
Damien Lespiau546c81f2014-05-13 15:30:26 +01002187int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002188{
2189 /* how many WM levels are we expecting */
Damien Lespiaub6e742f2015-05-09 02:05:55 +01002190 if (INTEL_INFO(dev)->gen >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002191 return 7;
2192 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002193 return 4;
2194 else if (INTEL_INFO(dev)->gen >= 6)
2195 return 3;
2196 else
2197 return 2;
2198}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002199
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002200static void intel_print_wm_latency(struct drm_device *dev,
2201 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002202 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002203{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002204 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002205
2206 for (level = 0; level <= max_level; level++) {
2207 unsigned int latency = wm[level];
2208
2209 if (latency == 0) {
2210 DRM_ERROR("%s WM%d latency not provided\n",
2211 name, level);
2212 continue;
2213 }
2214
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002215 /*
2216 * - latencies are in us on gen9.
2217 * - before then, WM1+ latency values are in 0.5us units
2218 */
2219 if (IS_GEN9(dev))
2220 latency *= 10;
2221 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002222 latency *= 5;
2223
2224 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2225 name, level, wm[level],
2226 latency / 10, latency % 10);
2227 }
2228}
2229
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002230static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2231 uint16_t wm[5], uint16_t min)
2232{
2233 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2234
2235 if (wm[0] >= min)
2236 return false;
2237
2238 wm[0] = max(wm[0], min);
2239 for (level = 1; level <= max_level; level++)
2240 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2241
2242 return true;
2243}
2244
2245static void snb_wm_latency_quirk(struct drm_device *dev)
2246{
2247 struct drm_i915_private *dev_priv = dev->dev_private;
2248 bool changed;
2249
2250 /*
2251 * The BIOS provided WM memory latency values are often
2252 * inadequate for high resolution displays. Adjust them.
2253 */
2254 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2255 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2256 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2257
2258 if (!changed)
2259 return;
2260
2261 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2262 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2263 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2264 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2265}
2266
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002267static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002268{
2269 struct drm_i915_private *dev_priv = dev->dev_private;
2270
2271 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2272
2273 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2274 sizeof(dev_priv->wm.pri_latency));
2275 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2276 sizeof(dev_priv->wm.pri_latency));
2277
2278 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2279 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002280
2281 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2282 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2283 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002284
2285 if (IS_GEN6(dev))
2286 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002287}
2288
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002289static void skl_setup_wm_latency(struct drm_device *dev)
2290{
2291 struct drm_i915_private *dev_priv = dev->dev_private;
2292
2293 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
2294 intel_print_wm_latency(dev, "Gen9 Plane", dev_priv->wm.skl_latency);
2295}
2296
Matt Ropered4a6a72016-02-23 17:20:13 -08002297static bool ilk_validate_pipe_wm(struct drm_device *dev,
2298 struct intel_pipe_wm *pipe_wm)
2299{
2300 /* LP0 watermark maximums depend on this pipe alone */
2301 const struct intel_wm_config config = {
2302 .num_pipes_active = 1,
2303 .sprites_enabled = pipe_wm->sprites_enabled,
2304 .sprites_scaled = pipe_wm->sprites_scaled,
2305 };
2306 struct ilk_wm_maximums max;
2307
2308 /* LP0 watermarks always use 1/2 DDB partitioning */
2309 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2310
2311 /* At least LP0 must be valid */
2312 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2313 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2314 return false;
2315 }
2316
2317 return true;
2318}
2319
Matt Roper261a27d2015-10-08 15:28:25 -07002320/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002321static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002322{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002323 struct drm_atomic_state *state = cstate->base.state;
2324 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002325 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002326 struct drm_device *dev = state->dev;
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002327 const struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper43d59ed2015-09-24 15:53:07 -07002328 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002329 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002330 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002331 struct intel_plane_state *curstate = NULL;
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002332 int level, max_level = ilk_wm_max_level(dev), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002333 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002334
Matt Ropere8f1f022016-05-12 07:05:55 -07002335 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002336
Matt Roper43d59ed2015-09-24 15:53:07 -07002337 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002338 struct intel_plane_state *ps;
2339
2340 ps = intel_atomic_get_existing_plane_state(state,
2341 intel_plane);
2342 if (!ps)
2343 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002344
2345 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002346 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002347 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002348 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002349 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002350 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002351 }
2352
Matt Ropered4a6a72016-02-23 17:20:13 -08002353 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002354 if (sprstate) {
2355 pipe_wm->sprites_enabled = sprstate->visible;
2356 pipe_wm->sprites_scaled = sprstate->visible &&
2357 (drm_rect_width(&sprstate->dst) != drm_rect_width(&sprstate->src) >> 16 ||
2358 drm_rect_height(&sprstate->dst) != drm_rect_height(&sprstate->src) >> 16);
2359 }
2360
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002361 usable_level = max_level;
2362
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002363 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002364 if (INTEL_INFO(dev)->gen <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002365 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002366
2367 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002368 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002369 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002370
Matt Roper86c8bbb2015-09-24 15:53:16 -07002371 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002372 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2373
2374 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2375 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002376
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002377 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002378 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002379
Matt Ropered4a6a72016-02-23 17:20:13 -08002380 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002381 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002382
2383 ilk_compute_wm_reg_maximums(dev, 1, &max);
2384
2385 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002386 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002387
Matt Roper86c8bbb2015-09-24 15:53:16 -07002388 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002389 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002390
2391 /*
2392 * Disable any watermark level that exceeds the
2393 * register maximums since such watermarks are
2394 * always invalid.
2395 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002396 if (level > usable_level)
2397 continue;
2398
2399 if (ilk_validate_wm_level(level, &max, wm))
2400 pipe_wm->wm[level] = *wm;
2401 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002402 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002403 }
2404
Matt Roper86c8bbb2015-09-24 15:53:16 -07002405 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002406}
2407
2408/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002409 * Build a set of 'intermediate' watermark values that satisfy both the old
2410 * state and the new state. These can be programmed to the hardware
2411 * immediately.
2412 */
2413static int ilk_compute_intermediate_wm(struct drm_device *dev,
2414 struct intel_crtc *intel_crtc,
2415 struct intel_crtc_state *newstate)
2416{
Matt Ropere8f1f022016-05-12 07:05:55 -07002417 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002418 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
2419 int level, max_level = ilk_wm_max_level(dev);
2420
2421 /*
2422 * Start with the final, target watermarks, then combine with the
2423 * currently active watermarks to get values that are safe both before
2424 * and after the vblank.
2425 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002426 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002427 a->pipe_enabled |= b->pipe_enabled;
2428 a->sprites_enabled |= b->sprites_enabled;
2429 a->sprites_scaled |= b->sprites_scaled;
2430
2431 for (level = 0; level <= max_level; level++) {
2432 struct intel_wm_level *a_wm = &a->wm[level];
2433 const struct intel_wm_level *b_wm = &b->wm[level];
2434
2435 a_wm->enable &= b_wm->enable;
2436 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2437 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2438 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2439 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2440 }
2441
2442 /*
2443 * We need to make sure that these merged watermark values are
2444 * actually a valid configuration themselves. If they're not,
2445 * there's no safe way to transition from the old state to
2446 * the new state, so we need to fail the atomic transaction.
2447 */
2448 if (!ilk_validate_pipe_wm(dev, a))
2449 return -EINVAL;
2450
2451 /*
2452 * If our intermediate WM are identical to the final WM, then we can
2453 * omit the post-vblank programming; only update if it's different.
2454 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002455 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
Matt Ropered4a6a72016-02-23 17:20:13 -08002456 newstate->wm.need_postvbl_update = false;
2457
2458 return 0;
2459}
2460
2461/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002462 * Merge the watermarks from all active pipes for a specific level.
2463 */
2464static void ilk_merge_wm_level(struct drm_device *dev,
2465 int level,
2466 struct intel_wm_level *ret_wm)
2467{
2468 const struct intel_crtc *intel_crtc;
2469
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002470 ret_wm->enable = true;
2471
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002472 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002473 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002474 const struct intel_wm_level *wm = &active->wm[level];
2475
2476 if (!active->pipe_enabled)
2477 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002478
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002479 /*
2480 * The watermark values may have been used in the past,
2481 * so we must maintain them in the registers for some
2482 * time even if the level is now disabled.
2483 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002484 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002485 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002486
2487 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2488 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2489 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2490 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2491 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002492}
2493
2494/*
2495 * Merge all low power watermarks for all active pipes.
2496 */
2497static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002498 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002499 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002500 struct intel_pipe_wm *merged)
2501{
Paulo Zanoni7733b492015-07-07 15:26:04 -03002502 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002503 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002504 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002505
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002506 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2507 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2508 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002509 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002510
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002511 /* ILK: FBC WM must be disabled always */
2512 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002513
2514 /* merge each WM1+ level */
2515 for (level = 1; level <= max_level; level++) {
2516 struct intel_wm_level *wm = &merged->wm[level];
2517
2518 ilk_merge_wm_level(dev, level, wm);
2519
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002520 if (level > last_enabled_level)
2521 wm->enable = false;
2522 else if (!ilk_validate_wm_level(level, max, wm))
2523 /* make sure all following levels get disabled */
2524 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002525
2526 /*
2527 * The spec says it is preferred to disable
2528 * FBC WMs instead of disabling a WM level.
2529 */
2530 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002531 if (wm->enable)
2532 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002533 wm->fbc_val = 0;
2534 }
2535 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002536
2537 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2538 /*
2539 * FIXME this is racy. FBC might get enabled later.
2540 * What we should check here is whether FBC can be
2541 * enabled sometime later.
2542 */
Paulo Zanoni7733b492015-07-07 15:26:04 -03002543 if (IS_GEN5(dev) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002544 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002545 for (level = 2; level <= max_level; level++) {
2546 struct intel_wm_level *wm = &merged->wm[level];
2547
2548 wm->enable = false;
2549 }
2550 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002551}
2552
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002553static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2554{
2555 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2556 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2557}
2558
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002559/* The value we need to program into the WM_LPx latency field */
2560static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2561{
2562 struct drm_i915_private *dev_priv = dev->dev_private;
2563
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002564 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002565 return 2 * level;
2566 else
2567 return dev_priv->wm.pri_latency[level];
2568}
2569
Imre Deak820c1982013-12-17 14:46:36 +02002570static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002571 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002572 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002573 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002574{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002575 struct intel_crtc *intel_crtc;
2576 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002577
Ville Syrjälä0362c782013-10-09 19:17:57 +03002578 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002579 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002580
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002581 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002582 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002583 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002584
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002585 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002586
Ville Syrjälä0362c782013-10-09 19:17:57 +03002587 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002588
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002589 /*
2590 * Maintain the watermark values even if the level is
2591 * disabled. Doing otherwise could cause underruns.
2592 */
2593 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002594 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002595 (r->pri_val << WM1_LP_SR_SHIFT) |
2596 r->cur_val;
2597
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002598 if (r->enable)
2599 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2600
Ville Syrjälä416f4722013-11-02 21:07:46 -07002601 if (INTEL_INFO(dev)->gen >= 8)
2602 results->wm_lp[wm_lp - 1] |=
2603 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2604 else
2605 results->wm_lp[wm_lp - 1] |=
2606 r->fbc_val << WM1_LP_FBC_SHIFT;
2607
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002608 /*
2609 * Always set WM1S_LP_EN when spr_val != 0, even if the
2610 * level is disabled. Doing otherwise could cause underruns.
2611 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002612 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2613 WARN_ON(wm_lp != 1);
2614 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2615 } else
2616 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002617 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002618
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002619 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002620 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002621 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002622 const struct intel_wm_level *r =
2623 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002624
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002625 if (WARN_ON(!r->enable))
2626 continue;
2627
Matt Ropered4a6a72016-02-23 17:20:13 -08002628 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002629
2630 results->wm_pipe[pipe] =
2631 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2632 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2633 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002634 }
2635}
2636
Paulo Zanoni861f3382013-05-31 10:19:21 -03002637/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2638 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002639static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002640 struct intel_pipe_wm *r1,
2641 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002642{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002643 int level, max_level = ilk_wm_max_level(dev);
2644 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002645
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002646 for (level = 1; level <= max_level; level++) {
2647 if (r1->wm[level].enable)
2648 level1 = level;
2649 if (r2->wm[level].enable)
2650 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002651 }
2652
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002653 if (level1 == level2) {
2654 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002655 return r2;
2656 else
2657 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002658 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002659 return r1;
2660 } else {
2661 return r2;
2662 }
2663}
2664
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002665/* dirty bits used to track which watermarks need changes */
2666#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2667#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2668#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2669#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2670#define WM_DIRTY_FBC (1 << 24)
2671#define WM_DIRTY_DDB (1 << 25)
2672
Damien Lespiau055e3932014-08-18 13:49:10 +01002673static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002674 const struct ilk_wm_values *old,
2675 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002676{
2677 unsigned int dirty = 0;
2678 enum pipe pipe;
2679 int wm_lp;
2680
Damien Lespiau055e3932014-08-18 13:49:10 +01002681 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002682 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2683 dirty |= WM_DIRTY_LINETIME(pipe);
2684 /* Must disable LP1+ watermarks too */
2685 dirty |= WM_DIRTY_LP_ALL;
2686 }
2687
2688 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2689 dirty |= WM_DIRTY_PIPE(pipe);
2690 /* Must disable LP1+ watermarks too */
2691 dirty |= WM_DIRTY_LP_ALL;
2692 }
2693 }
2694
2695 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2696 dirty |= WM_DIRTY_FBC;
2697 /* Must disable LP1+ watermarks too */
2698 dirty |= WM_DIRTY_LP_ALL;
2699 }
2700
2701 if (old->partitioning != new->partitioning) {
2702 dirty |= WM_DIRTY_DDB;
2703 /* Must disable LP1+ watermarks too */
2704 dirty |= WM_DIRTY_LP_ALL;
2705 }
2706
2707 /* LP1+ watermarks already deemed dirty, no need to continue */
2708 if (dirty & WM_DIRTY_LP_ALL)
2709 return dirty;
2710
2711 /* Find the lowest numbered LP1+ watermark in need of an update... */
2712 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2713 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2714 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2715 break;
2716 }
2717
2718 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2719 for (; wm_lp <= 3; wm_lp++)
2720 dirty |= WM_DIRTY_LP(wm_lp);
2721
2722 return dirty;
2723}
2724
Ville Syrjälä8553c182013-12-05 15:51:39 +02002725static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2726 unsigned int dirty)
2727{
Imre Deak820c1982013-12-17 14:46:36 +02002728 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002729 bool changed = false;
2730
2731 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2732 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2733 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2734 changed = true;
2735 }
2736 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2737 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2738 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2739 changed = true;
2740 }
2741 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2742 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2743 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2744 changed = true;
2745 }
2746
2747 /*
2748 * Don't touch WM1S_LP_EN here.
2749 * Doing so could cause underruns.
2750 */
2751
2752 return changed;
2753}
2754
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002755/*
2756 * The spec says we shouldn't write when we don't need, because every write
2757 * causes WMs to be re-evaluated, expending some power.
2758 */
Imre Deak820c1982013-12-17 14:46:36 +02002759static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2760 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002761{
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002762 struct drm_device *dev = dev_priv->dev;
Imre Deak820c1982013-12-17 14:46:36 +02002763 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002764 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002765 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002766
Damien Lespiau055e3932014-08-18 13:49:10 +01002767 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002768 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002769 return;
2770
Ville Syrjälä8553c182013-12-05 15:51:39 +02002771 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002772
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002773 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002774 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002775 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002776 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002777 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002778 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2779
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002780 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002781 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002782 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002783 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002784 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002785 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2786
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002787 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002788 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002789 val = I915_READ(WM_MISC);
2790 if (results->partitioning == INTEL_DDB_PART_1_2)
2791 val &= ~WM_MISC_DATA_PARTITION_5_6;
2792 else
2793 val |= WM_MISC_DATA_PARTITION_5_6;
2794 I915_WRITE(WM_MISC, val);
2795 } else {
2796 val = I915_READ(DISP_ARB_CTL2);
2797 if (results->partitioning == INTEL_DDB_PART_1_2)
2798 val &= ~DISP_DATA_PARTITION_5_6;
2799 else
2800 val |= DISP_DATA_PARTITION_5_6;
2801 I915_WRITE(DISP_ARB_CTL2, val);
2802 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002803 }
2804
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002805 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002806 val = I915_READ(DISP_ARB_CTL);
2807 if (results->enable_fbc_wm)
2808 val &= ~DISP_FBC_WM_DIS;
2809 else
2810 val |= DISP_FBC_WM_DIS;
2811 I915_WRITE(DISP_ARB_CTL, val);
2812 }
2813
Imre Deak954911e2013-12-17 14:46:34 +02002814 if (dirty & WM_DIRTY_LP(1) &&
2815 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2816 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2817
2818 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002819 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2820 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2821 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2822 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2823 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002824
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002825 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002826 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002827 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002828 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002829 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002830 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002831
2832 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002833}
2834
Matt Ropered4a6a72016-02-23 17:20:13 -08002835bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02002836{
2837 struct drm_i915_private *dev_priv = dev->dev_private;
2838
2839 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2840}
2841
Damien Lespiaub9cec072014-11-04 17:06:43 +00002842/*
2843 * On gen9, we need to allocate Display Data Buffer (DDB) portions to the
2844 * different active planes.
2845 */
2846
2847#define SKL_DDB_SIZE 896 /* in blocks */
Damien Lespiau43d735a2015-03-17 11:39:34 +02002848#define BXT_DDB_SIZE 512
Damien Lespiaub9cec072014-11-04 17:06:43 +00002849
Matt Roper024c9042015-09-24 15:53:11 -07002850/*
2851 * Return the index of a plane in the SKL DDB and wm result arrays. Primary
2852 * plane is always in slot 0, cursor is always in slot I915_MAX_PLANES-1, and
2853 * other universal planes are in indices 1..n. Note that this may leave unused
2854 * indices between the top "sprite" plane and the cursor.
2855 */
2856static int
2857skl_wm_plane_id(const struct intel_plane *plane)
2858{
2859 switch (plane->base.type) {
2860 case DRM_PLANE_TYPE_PRIMARY:
2861 return 0;
2862 case DRM_PLANE_TYPE_CURSOR:
2863 return PLANE_CURSOR;
2864 case DRM_PLANE_TYPE_OVERLAY:
2865 return plane->plane + 1;
2866 default:
2867 MISSING_CASE(plane->base.type);
2868 return plane->plane;
2869 }
2870}
2871
Damien Lespiaub9cec072014-11-04 17:06:43 +00002872static void
2873skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07002874 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07002875 struct skl_ddb_entry *alloc, /* out */
2876 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002877{
Matt Roperc107acf2016-05-12 07:06:01 -07002878 struct drm_atomic_state *state = cstate->base.state;
2879 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
2880 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07002881 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002882 unsigned int pipe_size, ddb_size;
2883 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07002884 int pipe = to_intel_crtc(for_crtc)->pipe;
2885
Matt Ropera6d3460e2016-05-12 07:06:04 -07002886 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00002887 alloc->start = 0;
2888 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07002889 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002890 return;
2891 }
2892
Matt Ropera6d3460e2016-05-12 07:06:04 -07002893 if (intel_state->active_pipe_changes)
2894 *num_active = hweight32(intel_state->active_crtcs);
2895 else
2896 *num_active = hweight32(dev_priv->active_crtcs);
2897
Damien Lespiau43d735a2015-03-17 11:39:34 +02002898 if (IS_BROXTON(dev))
2899 ddb_size = BXT_DDB_SIZE;
2900 else
2901 ddb_size = SKL_DDB_SIZE;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002902
2903 ddb_size -= 4; /* 4 blocks for bypass path allocation */
2904
Matt Roperc107acf2016-05-12 07:06:01 -07002905 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07002906 * If the state doesn't change the active CRTC's, then there's
2907 * no need to recalculate; the existing pipe allocation limits
2908 * should remain unchanged. Note that we're safe from racing
2909 * commits since any racing commit that changes the active CRTC
2910 * list would need to grab _all_ crtc locks, including the one
2911 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07002912 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07002913 if (!intel_state->active_pipe_changes) {
2914 *alloc = dev_priv->wm.skl_hw.ddb.pipe[pipe];
2915 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002916 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07002917
2918 nth_active_pipe = hweight32(intel_state->active_crtcs &
2919 (drm_crtc_mask(for_crtc) - 1));
2920 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
2921 alloc->start = nth_active_pipe * ddb_size / *num_active;
2922 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002923}
2924
Matt Roperc107acf2016-05-12 07:06:01 -07002925static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002926{
Matt Roperc107acf2016-05-12 07:06:01 -07002927 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002928 return 32;
2929
2930 return 8;
2931}
2932
Damien Lespiaua269c582014-11-04 17:06:49 +00002933static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
2934{
2935 entry->start = reg & 0x3ff;
2936 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00002937 if (entry->end)
2938 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00002939}
2940
Damien Lespiau08db6652014-11-04 17:06:52 +00002941void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
2942 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00002943{
Damien Lespiaua269c582014-11-04 17:06:49 +00002944 enum pipe pipe;
2945 int plane;
2946 u32 val;
2947
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02002948 memset(ddb, 0, sizeof(*ddb));
2949
Damien Lespiaua269c582014-11-04 17:06:49 +00002950 for_each_pipe(dev_priv, pipe) {
Imre Deak4d800032016-02-17 16:31:29 +02002951 enum intel_display_power_domain power_domain;
2952
2953 power_domain = POWER_DOMAIN_PIPE(pipe);
2954 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02002955 continue;
2956
Damien Lespiaudd740782015-02-28 14:54:08 +00002957 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00002958 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
2959 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
2960 val);
2961 }
2962
2963 val = I915_READ(CUR_BUF_CFG(pipe));
Matt Roper4969d332015-09-24 15:53:10 -07002964 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR],
2965 val);
Imre Deak4d800032016-02-17 16:31:29 +02002966
2967 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00002968 }
2969}
2970
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07002971/*
2972 * Determines the downscale amount of a plane for the purposes of watermark calculations.
2973 * The bspec defines downscale amount as:
2974 *
2975 * """
2976 * Horizontal down scale amount = maximum[1, Horizontal source size /
2977 * Horizontal destination size]
2978 * Vertical down scale amount = maximum[1, Vertical source size /
2979 * Vertical destination size]
2980 * Total down scale amount = Horizontal down scale amount *
2981 * Vertical down scale amount
2982 * """
2983 *
2984 * Return value is provided in 16.16 fixed point form to retain fractional part.
2985 * Caller should take care of dividing & rounding off the value.
2986 */
2987static uint32_t
2988skl_plane_downscale_amount(const struct intel_plane_state *pstate)
2989{
2990 uint32_t downscale_h, downscale_w;
2991 uint32_t src_w, src_h, dst_w, dst_h;
2992
2993 if (WARN_ON(!pstate->visible))
2994 return DRM_PLANE_HELPER_NO_SCALING;
2995
2996 /* n.b., src is 16.16 fixed point, dst is whole integer */
2997 src_w = drm_rect_width(&pstate->src);
2998 src_h = drm_rect_height(&pstate->src);
2999 dst_w = drm_rect_width(&pstate->dst);
3000 dst_h = drm_rect_height(&pstate->dst);
3001 if (intel_rotation_90_or_270(pstate->base.rotation))
3002 swap(dst_w, dst_h);
3003
3004 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3005 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3006
3007 /* Provide result in 16.16 fixed point */
3008 return (uint64_t)downscale_w * downscale_h >> 16;
3009}
3010
Damien Lespiaub9cec072014-11-04 17:06:43 +00003011static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003012skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3013 const struct drm_plane_state *pstate,
3014 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003015{
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003016 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Matt Roper024c9042015-09-24 15:53:11 -07003017 struct drm_framebuffer *fb = pstate->fb;
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003018 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003019 uint32_t width = 0, height = 0;
Matt Ropera1de91e2016-05-12 07:05:57 -07003020 unsigned format = fb ? fb->pixel_format : DRM_FORMAT_XRGB8888;
3021
3022 if (!intel_pstate->visible)
3023 return 0;
3024 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3025 return 0;
3026 if (y && format != DRM_FORMAT_NV12)
3027 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003028
3029 width = drm_rect_width(&intel_pstate->src) >> 16;
3030 height = drm_rect_height(&intel_pstate->src) >> 16;
3031
3032 if (intel_rotation_90_or_270(pstate->rotation))
3033 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003034
3035 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003036 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003037 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003038 data_rate = width * height *
Matt Ropera1de91e2016-05-12 07:05:57 -07003039 drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003040 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003041 data_rate = (width / 2) * (height / 2) *
Matt Ropera1de91e2016-05-12 07:05:57 -07003042 drm_format_plane_cpp(format, 1);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003043 } else {
3044 /* for packed formats */
3045 data_rate = width * height * drm_format_plane_cpp(format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003046 }
3047
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003048 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3049
3050 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003051}
3052
3053/*
3054 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3055 * a 8192x4096@32bpp framebuffer:
3056 * 3 * 4096 * 8192 * 4 < 2^32
3057 */
3058static unsigned int
Matt Roper9c74d822016-05-12 07:05:58 -07003059skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003060{
Matt Roper9c74d822016-05-12 07:05:58 -07003061 struct drm_crtc_state *cstate = &intel_cstate->base;
3062 struct drm_atomic_state *state = cstate->state;
3063 struct drm_crtc *crtc = cstate->crtc;
3064 struct drm_device *dev = crtc->dev;
3065 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Ropera6d3460e2016-05-12 07:06:04 -07003066 const struct drm_plane *plane;
Matt Roper024c9042015-09-24 15:53:11 -07003067 const struct intel_plane *intel_plane;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003068 struct drm_plane_state *pstate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003069 unsigned int rate, total_data_rate = 0;
Matt Roper9c74d822016-05-12 07:05:58 -07003070 int id;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003071 int i;
3072
3073 if (WARN_ON(!state))
3074 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003075
Matt Ropera1de91e2016-05-12 07:05:57 -07003076 /* Calculate and cache data rate for each plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003077 for_each_plane_in_state(state, plane, pstate, i) {
3078 id = skl_wm_plane_id(to_intel_plane(plane));
3079 intel_plane = to_intel_plane(plane);
Matt Roper024c9042015-09-24 15:53:11 -07003080
Matt Ropera6d3460e2016-05-12 07:06:04 -07003081 if (intel_plane->pipe != intel_crtc->pipe)
3082 continue;
Matt Roper024c9042015-09-24 15:53:11 -07003083
Matt Ropera6d3460e2016-05-12 07:06:04 -07003084 /* packed/uv */
3085 rate = skl_plane_relative_data_rate(intel_cstate,
3086 pstate, 0);
3087 intel_cstate->wm.skl.plane_data_rate[id] = rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003088
Matt Ropera6d3460e2016-05-12 07:06:04 -07003089 /* y-plane */
3090 rate = skl_plane_relative_data_rate(intel_cstate,
3091 pstate, 1);
3092 intel_cstate->wm.skl.plane_y_data_rate[id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003093 }
3094
3095 /* Calculate CRTC's total data rate from cached values */
3096 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3097 int id = skl_wm_plane_id(intel_plane);
3098
3099 /* packed/uv */
Matt Roper9c74d822016-05-12 07:05:58 -07003100 total_data_rate += intel_cstate->wm.skl.plane_data_rate[id];
3101 total_data_rate += intel_cstate->wm.skl.plane_y_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003102 }
3103
Matt Roper9c74d822016-05-12 07:05:58 -07003104 WARN_ON(cstate->plane_mask && total_data_rate == 0);
3105
Damien Lespiaub9cec072014-11-04 17:06:43 +00003106 return total_data_rate;
3107}
3108
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003109static uint16_t
3110skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3111 const int y)
3112{
3113 struct drm_framebuffer *fb = pstate->fb;
3114 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3115 uint32_t src_w, src_h;
3116 uint32_t min_scanlines = 8;
3117 uint8_t plane_bpp;
3118
3119 if (WARN_ON(!fb))
3120 return 0;
3121
3122 /* For packed formats, no y-plane, return 0 */
3123 if (y && fb->pixel_format != DRM_FORMAT_NV12)
3124 return 0;
3125
3126 /* For Non Y-tile return 8-blocks */
3127 if (fb->modifier[0] != I915_FORMAT_MOD_Y_TILED &&
3128 fb->modifier[0] != I915_FORMAT_MOD_Yf_TILED)
3129 return 8;
3130
3131 src_w = drm_rect_width(&intel_pstate->src) >> 16;
3132 src_h = drm_rect_height(&intel_pstate->src) >> 16;
3133
3134 if (intel_rotation_90_or_270(pstate->rotation))
3135 swap(src_w, src_h);
3136
3137 /* Halve UV plane width and height for NV12 */
3138 if (fb->pixel_format == DRM_FORMAT_NV12 && !y) {
3139 src_w /= 2;
3140 src_h /= 2;
3141 }
3142
3143 if (fb->pixel_format == DRM_FORMAT_NV12 && !y)
3144 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 1);
3145 else
3146 plane_bpp = drm_format_plane_cpp(fb->pixel_format, 0);
3147
3148 if (intel_rotation_90_or_270(pstate->rotation)) {
3149 switch (plane_bpp) {
3150 case 1:
3151 min_scanlines = 32;
3152 break;
3153 case 2:
3154 min_scanlines = 16;
3155 break;
3156 case 4:
3157 min_scanlines = 8;
3158 break;
3159 case 8:
3160 min_scanlines = 4;
3161 break;
3162 default:
3163 WARN(1, "Unsupported pixel depth %u for rotation",
3164 plane_bpp);
3165 min_scanlines = 32;
3166 }
3167 }
3168
3169 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3170}
3171
Matt Roperc107acf2016-05-12 07:06:01 -07003172static int
Matt Roper024c9042015-09-24 15:53:11 -07003173skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003174 struct skl_ddb_allocation *ddb /* out */)
3175{
Matt Roperc107acf2016-05-12 07:06:01 -07003176 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003177 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003178 struct drm_device *dev = crtc->dev;
3179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003180 struct intel_plane *intel_plane;
Matt Roperc107acf2016-05-12 07:06:01 -07003181 struct drm_plane *plane;
3182 struct drm_plane_state *pstate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003183 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003184 struct skl_ddb_entry *alloc = &ddb->pipe[pipe];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003185 uint16_t alloc_size, start, cursor_blocks;
Matt Roper86a2100a2016-05-12 07:05:59 -07003186 uint16_t *minimum = cstate->wm.skl.minimum_blocks;
3187 uint16_t *y_minimum = cstate->wm.skl.minimum_y_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003188 unsigned int total_data_rate;
Matt Roperc107acf2016-05-12 07:06:01 -07003189 int num_active;
3190 int id, i;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003191
Matt Ropera6d3460e2016-05-12 07:06:04 -07003192 if (WARN_ON(!state))
3193 return 0;
3194
Matt Roperc107acf2016-05-12 07:06:01 -07003195 if (!cstate->base.active) {
3196 ddb->pipe[pipe].start = ddb->pipe[pipe].end = 0;
3197 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3198 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3199 return 0;
3200 }
3201
Matt Ropera6d3460e2016-05-12 07:06:04 -07003202 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003203 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003204 if (alloc_size == 0) {
3205 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003206 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003207 }
3208
Matt Roperc107acf2016-05-12 07:06:01 -07003209 cursor_blocks = skl_cursor_allocation(num_active);
Matt Roper4969d332015-09-24 15:53:10 -07003210 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - cursor_blocks;
3211 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003212
3213 alloc_size -= cursor_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003214
Damien Lespiau80958152015-02-09 13:35:10 +00003215 /* 1. Allocate the mininum required blocks for each active plane */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003216 for_each_plane_in_state(state, plane, pstate, i) {
3217 intel_plane = to_intel_plane(plane);
3218 id = skl_wm_plane_id(intel_plane);
Damien Lespiau80958152015-02-09 13:35:10 +00003219
Matt Ropera6d3460e2016-05-12 07:06:04 -07003220 if (intel_plane->pipe != pipe)
3221 continue;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003222
Matt Ropera6d3460e2016-05-12 07:06:04 -07003223 if (!to_intel_plane_state(pstate)->visible) {
3224 minimum[id] = 0;
3225 y_minimum[id] = 0;
3226 continue;
Matt Roperc107acf2016-05-12 07:06:01 -07003227 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003228 if (plane->type == DRM_PLANE_TYPE_CURSOR) {
3229 minimum[id] = 0;
3230 y_minimum[id] = 0;
3231 continue;
Matt Roperc107acf2016-05-12 07:06:01 -07003232 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003233
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003234 minimum[id] = skl_ddb_min_alloc(pstate, 0);
3235 y_minimum[id] = skl_ddb_min_alloc(pstate, 1);
Matt Roperc107acf2016-05-12 07:06:01 -07003236 }
3237
3238 for (i = 0; i < PLANE_CURSOR; i++) {
3239 alloc_size -= minimum[i];
3240 alloc_size -= y_minimum[i];
Damien Lespiau80958152015-02-09 13:35:10 +00003241 }
3242
Damien Lespiaub9cec072014-11-04 17:06:43 +00003243 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003244 * 2. Distribute the remaining space in proportion to the amount of
3245 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003246 *
3247 * FIXME: we may not allocate every single block here.
3248 */
Matt Roper024c9042015-09-24 15:53:11 -07003249 total_data_rate = skl_get_total_relative_data_rate(cstate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003250 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003251 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003252
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003253 start = alloc->start;
Matt Roper024c9042015-09-24 15:53:11 -07003254 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003255 unsigned int data_rate, y_data_rate;
3256 uint16_t plane_blocks, y_plane_blocks = 0;
Matt Roper024c9042015-09-24 15:53:11 -07003257 int id = skl_wm_plane_id(intel_plane);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003258
Matt Ropera1de91e2016-05-12 07:05:57 -07003259 data_rate = cstate->wm.skl.plane_data_rate[id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003260
3261 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003262 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003263 * promote the expression to 64 bits to avoid overflowing, the
3264 * result is < available as data_rate / total_data_rate < 1
3265 */
Matt Roper024c9042015-09-24 15:53:11 -07003266 plane_blocks = minimum[id];
Damien Lespiau80958152015-02-09 13:35:10 +00003267 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3268 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003269
Matt Roperc107acf2016-05-12 07:06:01 -07003270 /* Leave disabled planes at (0,0) */
3271 if (data_rate) {
3272 ddb->plane[pipe][id].start = start;
3273 ddb->plane[pipe][id].end = start + plane_blocks;
3274 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003275
3276 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003277
3278 /*
3279 * allocation for y_plane part of planar format:
3280 */
Matt Ropera1de91e2016-05-12 07:05:57 -07003281 y_data_rate = cstate->wm.skl.plane_y_data_rate[id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003282
Matt Ropera1de91e2016-05-12 07:05:57 -07003283 y_plane_blocks = y_minimum[id];
3284 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3285 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003286
Matt Roperc107acf2016-05-12 07:06:01 -07003287 if (y_data_rate) {
3288 ddb->y_plane[pipe][id].start = start;
3289 ddb->y_plane[pipe][id].end = start + y_plane_blocks;
3290 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003291
Matt Ropera1de91e2016-05-12 07:05:57 -07003292 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003293 }
3294
Matt Roperc107acf2016-05-12 07:06:01 -07003295 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003296}
3297
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02003298static uint32_t skl_pipe_pixel_rate(const struct intel_crtc_state *config)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003299{
3300 /* TODO: Take into account the scalers once we support them */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02003301 return config->base.adjusted_mode.crtc_clock;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003302}
3303
3304/*
3305 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003306 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003307 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3308 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3309*/
Ville Syrjäläac484962016-01-20 21:05:26 +02003310static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003311{
3312 uint32_t wm_intermediate_val, ret;
3313
3314 if (latency == 0)
3315 return UINT_MAX;
3316
Ville Syrjäläac484962016-01-20 21:05:26 +02003317 wm_intermediate_val = latency * pixel_rate * cpp / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003318 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3319
3320 return ret;
3321}
3322
3323static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02003324 uint32_t horiz_pixels, uint8_t cpp,
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003325 uint64_t tiling, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003326{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003327 uint32_t ret;
3328 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3329 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003330
3331 if (latency == 0)
3332 return UINT_MAX;
3333
Ville Syrjäläac484962016-01-20 21:05:26 +02003334 plane_bytes_per_line = horiz_pixels * cpp;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003335
3336 if (tiling == I915_FORMAT_MOD_Y_TILED ||
3337 tiling == I915_FORMAT_MOD_Yf_TILED) {
3338 plane_bytes_per_line *= 4;
3339 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3340 plane_blocks_per_line /= 4;
3341 } else {
3342 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3343 }
3344
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003345 wm_intermediate_val = latency * pixel_rate;
3346 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003347 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003348
3349 return ret;
3350}
3351
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003352static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3353 struct intel_plane_state *pstate)
3354{
3355 uint64_t adjusted_pixel_rate;
3356 uint64_t downscale_amount;
3357 uint64_t pixel_rate;
3358
3359 /* Shouldn't reach here on disabled planes... */
3360 if (WARN_ON(!pstate->visible))
3361 return 0;
3362
3363 /*
3364 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3365 * with additional adjustments for plane-specific scaling.
3366 */
3367 adjusted_pixel_rate = skl_pipe_pixel_rate(cstate);
3368 downscale_amount = skl_plane_downscale_amount(pstate);
3369
3370 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3371 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3372
3373 return pixel_rate;
3374}
3375
Matt Roper55994c22016-05-12 07:06:08 -07003376static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3377 struct intel_crtc_state *cstate,
3378 struct intel_plane_state *intel_pstate,
3379 uint16_t ddb_allocation,
3380 int level,
3381 uint16_t *out_blocks, /* out */
3382 uint8_t *out_lines, /* out */
3383 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003384{
Matt Roper33815fa2016-05-12 07:06:05 -07003385 struct drm_plane_state *pstate = &intel_pstate->base;
3386 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003387 uint32_t latency = dev_priv->wm.skl_latency[level];
3388 uint32_t method1, method2;
3389 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3390 uint32_t res_blocks, res_lines;
3391 uint32_t selected_result;
Ville Syrjäläac484962016-01-20 21:05:26 +02003392 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003393 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003394 uint32_t plane_pixel_rate;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003395
Matt Roper55994c22016-05-12 07:06:08 -07003396 if (latency == 0 || !cstate->base.active || !intel_pstate->visible) {
3397 *enabled = false;
3398 return 0;
3399 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003400
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003401 width = drm_rect_width(&intel_pstate->src) >> 16;
3402 height = drm_rect_height(&intel_pstate->src) >> 16;
3403
Matt Roper33815fa2016-05-12 07:06:05 -07003404 if (intel_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003405 swap(width, height);
3406
Ville Syrjäläac484962016-01-20 21:05:26 +02003407 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003408 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3409
3410 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3411 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003412 cstate->base.adjusted_mode.crtc_htotal,
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003413 width,
3414 cpp,
3415 fb->modifier[0],
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003416 latency);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003417
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003418 plane_bytes_per_line = width * cpp;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003419 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003420
Matt Roper024c9042015-09-24 15:53:11 -07003421 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3422 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003423 uint32_t min_scanlines = 4;
3424 uint32_t y_tile_minimum;
Matt Roper33815fa2016-05-12 07:06:05 -07003425 if (intel_rotation_90_or_270(pstate->rotation)) {
Ville Syrjäläac484962016-01-20 21:05:26 +02003426 int cpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
Matt Roper024c9042015-09-24 15:53:11 -07003427 drm_format_plane_cpp(fb->pixel_format, 1) :
3428 drm_format_plane_cpp(fb->pixel_format, 0);
3429
Ville Syrjäläac484962016-01-20 21:05:26 +02003430 switch (cpp) {
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003431 case 1:
3432 min_scanlines = 16;
3433 break;
3434 case 2:
3435 min_scanlines = 8;
3436 break;
3437 case 8:
3438 WARN(1, "Unsupported pixel depth for rotation");
kbuild test robot2f0b5792015-03-26 22:30:21 +08003439 }
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003440 }
3441 y_tile_minimum = plane_blocks_per_line * min_scanlines;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003442 selected_result = max(method2, y_tile_minimum);
3443 } else {
3444 if ((ddb_allocation / plane_blocks_per_line) >= 1)
3445 selected_result = min(method1, method2);
3446 else
3447 selected_result = method1;
3448 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003449
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003450 res_blocks = selected_result + 1;
3451 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003452
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003453 if (level >= 1 && level <= 7) {
Matt Roper024c9042015-09-24 15:53:11 -07003454 if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
3455 fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED)
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003456 res_lines += 4;
3457 else
3458 res_blocks++;
3459 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003460
Matt Roper55994c22016-05-12 07:06:08 -07003461 if (res_blocks >= ddb_allocation || res_lines > 31) {
3462 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003463
3464 /*
3465 * If there are no valid level 0 watermarks, then we can't
3466 * support this display configuration.
3467 */
3468 if (level) {
3469 return 0;
3470 } else {
3471 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3472 DRM_DEBUG_KMS("Plane %d.%d: blocks required = %u/%u, lines required = %u/31\n",
3473 to_intel_crtc(cstate->base.crtc)->pipe,
3474 skl_wm_plane_id(to_intel_plane(pstate->plane)),
3475 res_blocks, ddb_allocation, res_lines);
3476
3477 return -EINVAL;
3478 }
Matt Roper55994c22016-05-12 07:06:08 -07003479 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003480
3481 *out_blocks = res_blocks;
3482 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003483 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003484
Matt Roper55994c22016-05-12 07:06:08 -07003485 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003486}
3487
Matt Roperf4a96752016-05-12 07:06:06 -07003488static int
3489skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3490 struct skl_ddb_allocation *ddb,
3491 struct intel_crtc_state *cstate,
3492 int level,
3493 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003494{
Matt Roper024c9042015-09-24 15:53:11 -07003495 struct drm_device *dev = dev_priv->dev;
Matt Roperf4a96752016-05-12 07:06:06 -07003496 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003497 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roperf4a96752016-05-12 07:06:06 -07003498 struct drm_plane *plane;
Matt Roper024c9042015-09-24 15:53:11 -07003499 struct intel_plane *intel_plane;
Matt Roper33815fa2016-05-12 07:06:05 -07003500 struct intel_plane_state *intel_pstate;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003501 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003502 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003503 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003504
Matt Roperf4a96752016-05-12 07:06:06 -07003505 /*
3506 * We'll only calculate watermarks for planes that are actually
3507 * enabled, so make sure all other planes are set as disabled.
3508 */
3509 memset(result, 0, sizeof(*result));
3510
3511 for_each_intel_plane_mask(dev, intel_plane, cstate->base.plane_mask) {
Matt Roper024c9042015-09-24 15:53:11 -07003512 int i = skl_wm_plane_id(intel_plane);
3513
Matt Roperf4a96752016-05-12 07:06:06 -07003514 plane = &intel_plane->base;
3515 intel_pstate = NULL;
3516 if (state)
3517 intel_pstate =
3518 intel_atomic_get_existing_plane_state(state,
3519 intel_plane);
3520
3521 /*
3522 * Note: If we start supporting multiple pending atomic commits
3523 * against the same planes/CRTC's in the future, plane->state
3524 * will no longer be the correct pre-state to use for the
3525 * calculations here and we'll need to change where we get the
3526 * 'unchanged' plane data from.
3527 *
3528 * For now this is fine because we only allow one queued commit
3529 * against a CRTC. Even if the plane isn't modified by this
3530 * transaction and we don't have a plane lock, we still have
3531 * the CRTC's lock, so we know that no other transactions are
3532 * racing with us to update it.
3533 */
3534 if (!intel_pstate)
3535 intel_pstate = to_intel_plane_state(plane->state);
3536
3537 WARN_ON(!intel_pstate->base.fb);
3538
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003539 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
3540
Matt Roper55994c22016-05-12 07:06:08 -07003541 ret = skl_compute_plane_wm(dev_priv,
3542 cstate,
3543 intel_pstate,
3544 ddb_blocks,
3545 level,
3546 &result->plane_res_b[i],
3547 &result->plane_res_l[i],
3548 &result->plane_en[i]);
3549 if (ret)
3550 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003551 }
Matt Roperf4a96752016-05-12 07:06:06 -07003552
3553 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003554}
3555
Damien Lespiau407b50f2014-11-04 17:06:57 +00003556static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003557skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003558{
Matt Roper024c9042015-09-24 15:53:11 -07003559 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003560 return 0;
3561
Matt Roper024c9042015-09-24 15:53:11 -07003562 if (WARN_ON(skl_pipe_pixel_rate(cstate) == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003563 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003564
Matt Roper024c9042015-09-24 15:53:11 -07003565 return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
3566 skl_pipe_pixel_rate(cstate));
Damien Lespiau407b50f2014-11-04 17:06:57 +00003567}
3568
Matt Roper024c9042015-09-24 15:53:11 -07003569static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00003570 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003571{
Matt Roper024c9042015-09-24 15:53:11 -07003572 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiau9414f562014-11-04 17:06:58 +00003573 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper024c9042015-09-24 15:53:11 -07003574 struct intel_plane *intel_plane;
Damien Lespiau9414f562014-11-04 17:06:58 +00003575
Matt Roper024c9042015-09-24 15:53:11 -07003576 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003577 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003578
3579 /* Until we know more, just disable transition WMs */
Matt Roper024c9042015-09-24 15:53:11 -07003580 for_each_intel_plane_on_crtc(crtc->dev, intel_crtc, intel_plane) {
3581 int i = skl_wm_plane_id(intel_plane);
3582
Damien Lespiau9414f562014-11-04 17:06:58 +00003583 trans_wm->plane_en[i] = false;
Matt Roper024c9042015-09-24 15:53:11 -07003584 }
Damien Lespiau407b50f2014-11-04 17:06:57 +00003585}
3586
Matt Roper55994c22016-05-12 07:06:08 -07003587static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3588 struct skl_ddb_allocation *ddb,
3589 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003590{
Matt Roper024c9042015-09-24 15:53:11 -07003591 struct drm_device *dev = cstate->base.crtc->dev;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003592 const struct drm_i915_private *dev_priv = dev->dev_private;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003593 int level, max_level = ilk_wm_max_level(dev);
Matt Roper55994c22016-05-12 07:06:08 -07003594 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003595
3596 for (level = 0; level <= max_level; level++) {
Matt Roper55994c22016-05-12 07:06:08 -07003597 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3598 level, &pipe_wm->wm[level]);
3599 if (ret)
3600 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003601 }
Matt Roper024c9042015-09-24 15:53:11 -07003602 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003603
Matt Roper024c9042015-09-24 15:53:11 -07003604 skl_compute_transition_wm(cstate, &pipe_wm->trans_wm);
Matt Roper55994c22016-05-12 07:06:08 -07003605
3606 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003607}
3608
3609static void skl_compute_wm_results(struct drm_device *dev,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003610 struct skl_pipe_wm *p_wm,
3611 struct skl_wm_values *r,
3612 struct intel_crtc *intel_crtc)
3613{
3614 int level, max_level = ilk_wm_max_level(dev);
3615 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau9414f562014-11-04 17:06:58 +00003616 uint32_t temp;
3617 int i;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003618
3619 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003620 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3621 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003622
3623 temp |= p_wm->wm[level].plane_res_l[i] <<
3624 PLANE_WM_LINES_SHIFT;
3625 temp |= p_wm->wm[level].plane_res_b[i];
3626 if (p_wm->wm[level].plane_en[i])
3627 temp |= PLANE_WM_EN;
3628
3629 r->plane[pipe][i][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003630 }
3631
3632 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003633
Matt Roper4969d332015-09-24 15:53:10 -07003634 temp |= p_wm->wm[level].plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3635 temp |= p_wm->wm[level].plane_res_b[PLANE_CURSOR];
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003636
Matt Roper4969d332015-09-24 15:53:10 -07003637 if (p_wm->wm[level].plane_en[PLANE_CURSOR])
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003638 temp |= PLANE_WM_EN;
3639
Matt Roper4969d332015-09-24 15:53:10 -07003640 r->plane[pipe][PLANE_CURSOR][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003641
3642 }
3643
Damien Lespiau9414f562014-11-04 17:06:58 +00003644 /* transition WMs */
3645 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3646 temp = 0;
3647 temp |= p_wm->trans_wm.plane_res_l[i] << PLANE_WM_LINES_SHIFT;
3648 temp |= p_wm->trans_wm.plane_res_b[i];
3649 if (p_wm->trans_wm.plane_en[i])
3650 temp |= PLANE_WM_EN;
3651
3652 r->plane_trans[pipe][i] = temp;
3653 }
3654
3655 temp = 0;
Matt Roper4969d332015-09-24 15:53:10 -07003656 temp |= p_wm->trans_wm.plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
3657 temp |= p_wm->trans_wm.plane_res_b[PLANE_CURSOR];
3658 if (p_wm->trans_wm.plane_en[PLANE_CURSOR])
Damien Lespiau9414f562014-11-04 17:06:58 +00003659 temp |= PLANE_WM_EN;
3660
Matt Roper4969d332015-09-24 15:53:10 -07003661 r->plane_trans[pipe][PLANE_CURSOR] = temp;
Damien Lespiau9414f562014-11-04 17:06:58 +00003662
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003663 r->wm_linetime[pipe] = p_wm->linetime;
3664}
3665
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003666static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3667 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00003668 const struct skl_ddb_entry *entry)
3669{
3670 if (entry->end)
3671 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3672 else
3673 I915_WRITE(reg, 0);
3674}
3675
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003676static void skl_write_wm_values(struct drm_i915_private *dev_priv,
3677 const struct skl_wm_values *new)
3678{
3679 struct drm_device *dev = dev_priv->dev;
3680 struct intel_crtc *crtc;
3681
Jani Nikula19c80542015-12-16 12:48:16 +02003682 for_each_intel_crtc(dev, crtc) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003683 int i, level, max_level = ilk_wm_max_level(dev);
3684 enum pipe pipe = crtc->pipe;
3685
Matt Roper2b4b9f32016-05-12 07:06:07 -07003686 if ((new->dirty_pipes & drm_crtc_mask(&crtc->base)) == 0)
Damien Lespiau5d374d92014-11-04 17:07:00 +00003687 continue;
Matt Roper734fa012016-05-12 15:11:40 -07003688 if (!crtc->active)
3689 continue;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003690
Damien Lespiau5d374d92014-11-04 17:07:00 +00003691 I915_WRITE(PIPE_WM_LINETIME(pipe), new->wm_linetime[pipe]);
3692
3693 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003694 for (i = 0; i < intel_num_planes(crtc); i++)
Damien Lespiau5d374d92014-11-04 17:07:00 +00003695 I915_WRITE(PLANE_WM(pipe, i, level),
3696 new->plane[pipe][i][level]);
3697 I915_WRITE(CUR_WM(pipe, level),
Matt Roper4969d332015-09-24 15:53:10 -07003698 new->plane[pipe][PLANE_CURSOR][level]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003699 }
Damien Lespiau5d374d92014-11-04 17:07:00 +00003700 for (i = 0; i < intel_num_planes(crtc); i++)
3701 I915_WRITE(PLANE_WM_TRANS(pipe, i),
3702 new->plane_trans[pipe][i]);
Matt Roper4969d332015-09-24 15:53:10 -07003703 I915_WRITE(CUR_WM_TRANS(pipe),
3704 new->plane_trans[pipe][PLANE_CURSOR]);
Damien Lespiau5d374d92014-11-04 17:07:00 +00003705
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003706 for (i = 0; i < intel_num_planes(crtc); i++) {
Damien Lespiau5d374d92014-11-04 17:07:00 +00003707 skl_ddb_entry_write(dev_priv,
3708 PLANE_BUF_CFG(pipe, i),
3709 &new->ddb.plane[pipe][i]);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003710 skl_ddb_entry_write(dev_priv,
3711 PLANE_NV12_BUF_CFG(pipe, i),
3712 &new->ddb.y_plane[pipe][i]);
3713 }
Damien Lespiau5d374d92014-11-04 17:07:00 +00003714
3715 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
Matt Roper4969d332015-09-24 15:53:10 -07003716 &new->ddb.plane[pipe][PLANE_CURSOR]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003717 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003718}
3719
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003720/*
3721 * When setting up a new DDB allocation arrangement, we need to correctly
3722 * sequence the times at which the new allocations for the pipes are taken into
3723 * account or we'll have pipes fetching from space previously allocated to
3724 * another pipe.
3725 *
3726 * Roughly the sequence looks like:
3727 * 1. re-allocate the pipe(s) with the allocation being reduced and not
3728 * overlapping with a previous light-up pipe (another way to put it is:
3729 * pipes with their new allocation strickly included into their old ones).
3730 * 2. re-allocate the other pipes that get their allocation reduced
3731 * 3. allocate the pipes having their allocation increased
3732 *
3733 * Steps 1. and 2. are here to take care of the following case:
3734 * - Initially DDB looks like this:
3735 * | B | C |
3736 * - enable pipe A.
3737 * - pipe B has a reduced DDB allocation that overlaps with the old pipe C
3738 * allocation
3739 * | A | B | C |
3740 *
3741 * We need to sequence the re-allocation: C, B, A (and not B, C, A).
3742 */
3743
Damien Lespiaud21b7952014-11-04 17:07:03 +00003744static void
3745skl_wm_flush_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, int pass)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003746{
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003747 int plane;
3748
Damien Lespiaud21b7952014-11-04 17:07:03 +00003749 DRM_DEBUG_KMS("flush pipe %c (pass %d)\n", pipe_name(pipe), pass);
3750
Damien Lespiaudd740782015-02-28 14:54:08 +00003751 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003752 I915_WRITE(PLANE_SURF(pipe, plane),
3753 I915_READ(PLANE_SURF(pipe, plane)));
3754 }
3755 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3756}
3757
3758static bool
3759skl_ddb_allocation_included(const struct skl_ddb_allocation *old,
3760 const struct skl_ddb_allocation *new,
3761 enum pipe pipe)
3762{
3763 uint16_t old_size, new_size;
3764
3765 old_size = skl_ddb_entry_size(&old->pipe[pipe]);
3766 new_size = skl_ddb_entry_size(&new->pipe[pipe]);
3767
3768 return old_size != new_size &&
3769 new->pipe[pipe].start >= old->pipe[pipe].start &&
3770 new->pipe[pipe].end <= old->pipe[pipe].end;
3771}
3772
3773static void skl_flush_wm_values(struct drm_i915_private *dev_priv,
3774 struct skl_wm_values *new_values)
3775{
3776 struct drm_device *dev = dev_priv->dev;
3777 struct skl_ddb_allocation *cur_ddb, *new_ddb;
Ville Syrjäläc929cb42015-04-02 18:28:07 +03003778 bool reallocated[I915_MAX_PIPES] = {};
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003779 struct intel_crtc *crtc;
3780 enum pipe pipe;
3781
3782 new_ddb = &new_values->ddb;
3783 cur_ddb = &dev_priv->wm.skl_hw.ddb;
3784
3785 /*
3786 * First pass: flush the pipes with the new allocation contained into
3787 * the old space.
3788 *
3789 * We'll wait for the vblank on those pipes to ensure we can safely
3790 * re-allocate the freed space without this pipe fetching from it.
3791 */
3792 for_each_intel_crtc(dev, crtc) {
3793 if (!crtc->active)
3794 continue;
3795
3796 pipe = crtc->pipe;
3797
3798 if (!skl_ddb_allocation_included(cur_ddb, new_ddb, pipe))
3799 continue;
3800
Damien Lespiaud21b7952014-11-04 17:07:03 +00003801 skl_wm_flush_pipe(dev_priv, pipe, 1);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003802 intel_wait_for_vblank(dev, pipe);
3803
3804 reallocated[pipe] = true;
3805 }
3806
3807
3808 /*
3809 * Second pass: flush the pipes that are having their allocation
3810 * reduced, but overlapping with a previous allocation.
3811 *
3812 * Here as well we need to wait for the vblank to make sure the freed
3813 * space is not used anymore.
3814 */
3815 for_each_intel_crtc(dev, crtc) {
3816 if (!crtc->active)
3817 continue;
3818
3819 pipe = crtc->pipe;
3820
3821 if (reallocated[pipe])
3822 continue;
3823
3824 if (skl_ddb_entry_size(&new_ddb->pipe[pipe]) <
3825 skl_ddb_entry_size(&cur_ddb->pipe[pipe])) {
Damien Lespiaud21b7952014-11-04 17:07:03 +00003826 skl_wm_flush_pipe(dev_priv, pipe, 2);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003827 intel_wait_for_vblank(dev, pipe);
Sonika Jindald9d8e6b2014-12-11 17:58:15 +05303828 reallocated[pipe] = true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003829 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003830 }
3831
3832 /*
3833 * Third pass: flush the pipes that got more space allocated.
3834 *
3835 * We don't need to actively wait for the update here, next vblank
3836 * will just get more DDB space with the correct WM values.
3837 */
3838 for_each_intel_crtc(dev, crtc) {
3839 if (!crtc->active)
3840 continue;
3841
3842 pipe = crtc->pipe;
3843
3844 /*
3845 * At this point, only the pipes more space than before are
3846 * left to re-allocate.
3847 */
3848 if (reallocated[pipe])
3849 continue;
3850
Damien Lespiaud21b7952014-11-04 17:07:03 +00003851 skl_wm_flush_pipe(dev_priv, pipe, 3);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003852 }
3853}
3854
Matt Roper55994c22016-05-12 07:06:08 -07003855static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
3856 struct skl_ddb_allocation *ddb, /* out */
3857 struct skl_pipe_wm *pipe_wm, /* out */
3858 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003859{
Matt Roperf4a96752016-05-12 07:06:06 -07003860 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->crtc);
3861 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07003862 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003863
Matt Roper55994c22016-05-12 07:06:08 -07003864 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
3865 if (ret)
3866 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003867
Matt Roper4e0963c2015-09-24 15:53:15 -07003868 if (!memcmp(&intel_crtc->wm.active.skl, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07003869 *changed = false;
3870 else
3871 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003872
Matt Roper55994c22016-05-12 07:06:08 -07003873 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003874}
3875
Matt Roper98d39492016-05-12 07:06:03 -07003876static int
3877skl_compute_ddb(struct drm_atomic_state *state)
3878{
3879 struct drm_device *dev = state->dev;
3880 struct drm_i915_private *dev_priv = to_i915(dev);
3881 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3882 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07003883 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper98d39492016-05-12 07:06:03 -07003884 unsigned realloc_pipes = dev_priv->active_crtcs;
3885 int ret;
3886
3887 /*
3888 * If this is our first atomic update following hardware readout,
3889 * we can't trust the DDB that the BIOS programmed for us. Let's
3890 * pretend that all pipes switched active status so that we'll
3891 * ensure a full DDB recompute.
3892 */
3893 if (dev_priv->wm.distrust_bios_wm)
3894 intel_state->active_pipe_changes = ~0;
3895
3896 /*
3897 * If the modeset changes which CRTC's are active, we need to
3898 * recompute the DDB allocation for *all* active pipes, even
3899 * those that weren't otherwise being modified in any way by this
3900 * atomic commit. Due to the shrinking of the per-pipe allocations
3901 * when new active CRTC's are added, it's possible for a pipe that
3902 * we were already using and aren't changing at all here to suddenly
3903 * become invalid if its DDB needs exceeds its new allocation.
3904 *
3905 * Note that if we wind up doing a full DDB recompute, we can't let
3906 * any other display updates race with this transaction, so we need
3907 * to grab the lock on *all* CRTC's.
3908 */
Matt Roper734fa012016-05-12 15:11:40 -07003909 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07003910 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07003911 intel_state->wm_results.dirty_pipes = ~0;
3912 }
Matt Roper98d39492016-05-12 07:06:03 -07003913
3914 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
3915 struct intel_crtc_state *cstate;
3916
3917 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
3918 if (IS_ERR(cstate))
3919 return PTR_ERR(cstate);
3920
Matt Roper734fa012016-05-12 15:11:40 -07003921 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07003922 if (ret)
3923 return ret;
3924 }
3925
3926 return 0;
3927}
3928
3929static int
3930skl_compute_wm(struct drm_atomic_state *state)
3931{
3932 struct drm_crtc *crtc;
3933 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07003934 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3935 struct skl_wm_values *results = &intel_state->wm_results;
3936 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07003937 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07003938 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07003939
3940 /*
3941 * If this transaction isn't actually touching any CRTC's, don't
3942 * bother with watermark calculation. Note that if we pass this
3943 * test, we're guaranteed to hold at least one CRTC state mutex,
3944 * which means we can safely use values like dev_priv->active_crtcs
3945 * since any racing commits that want to update them would need to
3946 * hold _all_ CRTC state mutexes.
3947 */
3948 for_each_crtc_in_state(state, crtc, cstate, i)
3949 changed = true;
3950 if (!changed)
3951 return 0;
3952
Matt Roper734fa012016-05-12 15:11:40 -07003953 /* Clear all dirty flags */
3954 results->dirty_pipes = 0;
3955
Matt Roper98d39492016-05-12 07:06:03 -07003956 ret = skl_compute_ddb(state);
3957 if (ret)
3958 return ret;
3959
Matt Roper734fa012016-05-12 15:11:40 -07003960 /*
3961 * Calculate WM's for all pipes that are part of this transaction.
3962 * Note that the DDB allocation above may have added more CRTC's that
3963 * weren't otherwise being modified (and set bits in dirty_pipes) if
3964 * pipe allocations had to change.
3965 *
3966 * FIXME: Now that we're doing this in the atomic check phase, we
3967 * should allow skl_update_pipe_wm() to return failure in cases where
3968 * no suitable watermark values can be found.
3969 */
3970 for_each_crtc_in_state(state, crtc, cstate, i) {
3971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3972 struct intel_crtc_state *intel_cstate =
3973 to_intel_crtc_state(cstate);
3974
3975 pipe_wm = &intel_cstate->wm.skl.optimal;
3976 ret = skl_update_pipe_wm(cstate, &results->ddb, pipe_wm,
3977 &changed);
3978 if (ret)
3979 return ret;
3980
3981 if (changed)
3982 results->dirty_pipes |= drm_crtc_mask(crtc);
3983
3984 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
3985 /* This pipe's WM's did not change */
3986 continue;
3987
3988 intel_cstate->update_wm_pre = true;
3989 skl_compute_wm_results(crtc->dev, pipe_wm, results, intel_crtc);
3990 }
3991
Matt Roper98d39492016-05-12 07:06:03 -07003992 return 0;
3993}
3994
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003995static void skl_update_wm(struct drm_crtc *crtc)
3996{
3997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3998 struct drm_device *dev = crtc->dev;
3999 struct drm_i915_private *dev_priv = dev->dev_private;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004000 struct skl_wm_values *results = &dev_priv->wm.skl_results;
Matt Roper4e0963c2015-09-24 15:53:15 -07004001 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004002 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Bob Paauweadda50b2015-07-21 10:42:53 -07004003
Matt Roper734fa012016-05-12 15:11:40 -07004004 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004005 return;
4006
Matt Roper734fa012016-05-12 15:11:40 -07004007 intel_crtc->wm.active.skl = *pipe_wm;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004008
Matt Roper734fa012016-05-12 15:11:40 -07004009 mutex_lock(&dev_priv->wm.wm_mutex);
4010
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004011 skl_write_wm_values(dev_priv, results);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004012 skl_flush_wm_values(dev_priv, results);
Damien Lespiau53b0deb2014-11-04 17:06:48 +00004013
4014 /* store the new configuration */
4015 dev_priv->wm.skl_hw = *results;
Matt Roper734fa012016-05-12 15:11:40 -07004016
4017 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004018}
4019
Ville Syrjäläd8905652016-01-14 14:53:35 +02004020static void ilk_compute_wm_config(struct drm_device *dev,
4021 struct intel_wm_config *config)
4022{
4023 struct intel_crtc *crtc;
4024
4025 /* Compute the currently _active_ config */
4026 for_each_intel_crtc(dev, crtc) {
4027 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4028
4029 if (!wm->pipe_enabled)
4030 continue;
4031
4032 config->sprites_enabled |= wm->sprites_enabled;
4033 config->sprites_scaled |= wm->sprites_scaled;
4034 config->num_pipes_active++;
4035 }
4036}
4037
Matt Ropered4a6a72016-02-23 17:20:13 -08004038static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004039{
Matt Ropered4a6a72016-02-23 17:20:13 -08004040 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004041 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004042 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004043 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004044 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004045 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004046
Ville Syrjäläd8905652016-01-14 14:53:35 +02004047 ilk_compute_wm_config(dev, &config);
4048
4049 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4050 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004051
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004052 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03004053 if (INTEL_INFO(dev)->gen >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004054 config.num_pipes_active == 1 && config.sprites_enabled) {
4055 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4056 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004057
Imre Deak820c1982013-12-17 14:46:36 +02004058 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004059 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004060 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004061 }
4062
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004063 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004064 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004065
Imre Deak820c1982013-12-17 14:46:36 +02004066 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004067
Imre Deak820c1982013-12-17 14:46:36 +02004068 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004069}
4070
Matt Ropered4a6a72016-02-23 17:20:13 -08004071static void ilk_initial_watermarks(struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004072{
Matt Ropered4a6a72016-02-23 17:20:13 -08004073 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4074 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004075
Matt Ropered4a6a72016-02-23 17:20:13 -08004076 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004077 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004078 ilk_program_watermarks(dev_priv);
4079 mutex_unlock(&dev_priv->wm.wm_mutex);
4080}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004081
Matt Ropered4a6a72016-02-23 17:20:13 -08004082static void ilk_optimize_watermarks(struct intel_crtc_state *cstate)
4083{
4084 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4085 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4086
4087 mutex_lock(&dev_priv->wm.wm_mutex);
4088 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004089 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004090 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004091 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004092 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004093}
4094
Pradeep Bhat30789992014-11-04 17:06:45 +00004095static void skl_pipe_wm_active_state(uint32_t val,
4096 struct skl_pipe_wm *active,
4097 bool is_transwm,
4098 bool is_cursor,
4099 int i,
4100 int level)
4101{
4102 bool is_enabled = (val & PLANE_WM_EN) != 0;
4103
4104 if (!is_transwm) {
4105 if (!is_cursor) {
4106 active->wm[level].plane_en[i] = is_enabled;
4107 active->wm[level].plane_res_b[i] =
4108 val & PLANE_WM_BLOCKS_MASK;
4109 active->wm[level].plane_res_l[i] =
4110 (val >> PLANE_WM_LINES_SHIFT) &
4111 PLANE_WM_LINES_MASK;
4112 } else {
Matt Roper4969d332015-09-24 15:53:10 -07004113 active->wm[level].plane_en[PLANE_CURSOR] = is_enabled;
4114 active->wm[level].plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004115 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07004116 active->wm[level].plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004117 (val >> PLANE_WM_LINES_SHIFT) &
4118 PLANE_WM_LINES_MASK;
4119 }
4120 } else {
4121 if (!is_cursor) {
4122 active->trans_wm.plane_en[i] = is_enabled;
4123 active->trans_wm.plane_res_b[i] =
4124 val & PLANE_WM_BLOCKS_MASK;
4125 active->trans_wm.plane_res_l[i] =
4126 (val >> PLANE_WM_LINES_SHIFT) &
4127 PLANE_WM_LINES_MASK;
4128 } else {
Matt Roper4969d332015-09-24 15:53:10 -07004129 active->trans_wm.plane_en[PLANE_CURSOR] = is_enabled;
4130 active->trans_wm.plane_res_b[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004131 val & PLANE_WM_BLOCKS_MASK;
Matt Roper4969d332015-09-24 15:53:10 -07004132 active->trans_wm.plane_res_l[PLANE_CURSOR] =
Pradeep Bhat30789992014-11-04 17:06:45 +00004133 (val >> PLANE_WM_LINES_SHIFT) &
4134 PLANE_WM_LINES_MASK;
4135 }
4136 }
4137}
4138
4139static void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4140{
4141 struct drm_device *dev = crtc->dev;
4142 struct drm_i915_private *dev_priv = dev->dev_private;
4143 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
4144 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004145 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004146 struct skl_pipe_wm *active = &cstate->wm.skl.optimal;
Pradeep Bhat30789992014-11-04 17:06:45 +00004147 enum pipe pipe = intel_crtc->pipe;
4148 int level, i, max_level;
4149 uint32_t temp;
4150
4151 max_level = ilk_wm_max_level(dev);
4152
4153 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
4154
4155 for (level = 0; level <= max_level; level++) {
4156 for (i = 0; i < intel_num_planes(intel_crtc); i++)
4157 hw->plane[pipe][i][level] =
4158 I915_READ(PLANE_WM(pipe, i, level));
Matt Roper4969d332015-09-24 15:53:10 -07004159 hw->plane[pipe][PLANE_CURSOR][level] = I915_READ(CUR_WM(pipe, level));
Pradeep Bhat30789992014-11-04 17:06:45 +00004160 }
4161
4162 for (i = 0; i < intel_num_planes(intel_crtc); i++)
4163 hw->plane_trans[pipe][i] = I915_READ(PLANE_WM_TRANS(pipe, i));
Matt Roper4969d332015-09-24 15:53:10 -07004164 hw->plane_trans[pipe][PLANE_CURSOR] = I915_READ(CUR_WM_TRANS(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004165
Matt Roper3ef00282015-03-09 10:19:24 -07004166 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004167 return;
4168
Matt Roper2b4b9f32016-05-12 07:06:07 -07004169 hw->dirty_pipes |= drm_crtc_mask(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00004170
4171 active->linetime = hw->wm_linetime[pipe];
4172
4173 for (level = 0; level <= max_level; level++) {
4174 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
4175 temp = hw->plane[pipe][i][level];
4176 skl_pipe_wm_active_state(temp, active, false,
4177 false, i, level);
4178 }
Matt Roper4969d332015-09-24 15:53:10 -07004179 temp = hw->plane[pipe][PLANE_CURSOR][level];
Pradeep Bhat30789992014-11-04 17:06:45 +00004180 skl_pipe_wm_active_state(temp, active, false, true, i, level);
4181 }
4182
4183 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
4184 temp = hw->plane_trans[pipe][i];
4185 skl_pipe_wm_active_state(temp, active, true, false, i, 0);
4186 }
4187
Matt Roper4969d332015-09-24 15:53:10 -07004188 temp = hw->plane_trans[pipe][PLANE_CURSOR];
Pradeep Bhat30789992014-11-04 17:06:45 +00004189 skl_pipe_wm_active_state(temp, active, true, true, i, 0);
Matt Roper4e0963c2015-09-24 15:53:15 -07004190
4191 intel_crtc->wm.active.skl = *active;
Pradeep Bhat30789992014-11-04 17:06:45 +00004192}
4193
4194void skl_wm_get_hw_state(struct drm_device *dev)
4195{
Damien Lespiaua269c582014-11-04 17:06:49 +00004196 struct drm_i915_private *dev_priv = dev->dev_private;
4197 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004198 struct drm_crtc *crtc;
4199
Damien Lespiaua269c582014-11-04 17:06:49 +00004200 skl_ddb_get_hw_state(dev_priv, ddb);
Pradeep Bhat30789992014-11-04 17:06:45 +00004201 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
4202 skl_pipe_wm_get_hw_state(crtc);
Matt Ropera1de91e2016-05-12 07:05:57 -07004203
Matt Roper279e99d2016-05-12 07:06:02 -07004204 if (dev_priv->active_crtcs) {
4205 /* Fully recompute DDB on first atomic commit */
4206 dev_priv->wm.distrust_bios_wm = true;
4207 } else {
4208 /* Easy/common case; just sanitize DDB now if everything off */
4209 memset(ddb, 0, sizeof(*ddb));
4210 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004211}
4212
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004213static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4214{
4215 struct drm_device *dev = crtc->dev;
4216 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02004217 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004218 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004219 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004220 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004221 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004222 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004223 [PIPE_A] = WM0_PIPEA_ILK,
4224 [PIPE_B] = WM0_PIPEB_ILK,
4225 [PIPE_C] = WM0_PIPEC_IVB,
4226 };
4227
4228 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02004229 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004230 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004231
Ville Syrjälä15606532016-05-13 17:55:17 +03004232 memset(active, 0, sizeof(*active));
4233
Matt Roper3ef00282015-03-09 10:19:24 -07004234 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004235
4236 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004237 u32 tmp = hw->wm_pipe[pipe];
4238
4239 /*
4240 * For active pipes LP0 watermark is marked as
4241 * enabled, and LP1+ watermaks as disabled since
4242 * we can't really reverse compute them in case
4243 * multiple pipes are active.
4244 */
4245 active->wm[0].enable = true;
4246 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4247 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4248 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4249 active->linetime = hw->wm_linetime[pipe];
4250 } else {
4251 int level, max_level = ilk_wm_max_level(dev);
4252
4253 /*
4254 * For inactive pipes, all watermark levels
4255 * should be marked as enabled but zeroed,
4256 * which is what we'd compute them to.
4257 */
4258 for (level = 0; level <= max_level; level++)
4259 active->wm[level].enable = true;
4260 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004261
4262 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004263}
4264
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004265#define _FW_WM(value, plane) \
4266 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4267#define _FW_WM_VLV(value, plane) \
4268 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4269
4270static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4271 struct vlv_wm_values *wm)
4272{
4273 enum pipe pipe;
4274 uint32_t tmp;
4275
4276 for_each_pipe(dev_priv, pipe) {
4277 tmp = I915_READ(VLV_DDL(pipe));
4278
4279 wm->ddl[pipe].primary =
4280 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4281 wm->ddl[pipe].cursor =
4282 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4283 wm->ddl[pipe].sprite[0] =
4284 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4285 wm->ddl[pipe].sprite[1] =
4286 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4287 }
4288
4289 tmp = I915_READ(DSPFW1);
4290 wm->sr.plane = _FW_WM(tmp, SR);
4291 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
4292 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
4293 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
4294
4295 tmp = I915_READ(DSPFW2);
4296 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
4297 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
4298 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
4299
4300 tmp = I915_READ(DSPFW3);
4301 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4302
4303 if (IS_CHERRYVIEW(dev_priv)) {
4304 tmp = I915_READ(DSPFW7_CHV);
4305 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4306 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4307
4308 tmp = I915_READ(DSPFW8_CHV);
4309 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
4310 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
4311
4312 tmp = I915_READ(DSPFW9_CHV);
4313 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
4314 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
4315
4316 tmp = I915_READ(DSPHOWM);
4317 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4318 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4319 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4320 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
4321 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4322 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4323 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4324 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4325 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4326 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4327 } else {
4328 tmp = I915_READ(DSPFW7);
4329 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4330 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4331
4332 tmp = I915_READ(DSPHOWM);
4333 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4334 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4335 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4336 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4337 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4338 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4339 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4340 }
4341}
4342
4343#undef _FW_WM
4344#undef _FW_WM_VLV
4345
4346void vlv_wm_get_hw_state(struct drm_device *dev)
4347{
4348 struct drm_i915_private *dev_priv = to_i915(dev);
4349 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4350 struct intel_plane *plane;
4351 enum pipe pipe;
4352 u32 val;
4353
4354 vlv_read_wm_values(dev_priv, wm);
4355
4356 for_each_intel_plane(dev, plane) {
4357 switch (plane->base.type) {
4358 int sprite;
4359 case DRM_PLANE_TYPE_CURSOR:
4360 plane->wm.fifo_size = 63;
4361 break;
4362 case DRM_PLANE_TYPE_PRIMARY:
4363 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, 0);
4364 break;
4365 case DRM_PLANE_TYPE_OVERLAY:
4366 sprite = plane->plane;
4367 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, sprite + 1);
4368 break;
4369 }
4370 }
4371
4372 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4373 wm->level = VLV_WM_LEVEL_PM2;
4374
4375 if (IS_CHERRYVIEW(dev_priv)) {
4376 mutex_lock(&dev_priv->rps.hw_lock);
4377
4378 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4379 if (val & DSP_MAXFIFO_PM5_ENABLE)
4380 wm->level = VLV_WM_LEVEL_PM5;
4381
Ville Syrjälä58590c12015-09-08 21:05:12 +03004382 /*
4383 * If DDR DVFS is disabled in the BIOS, Punit
4384 * will never ack the request. So if that happens
4385 * assume we don't have to enable/disable DDR DVFS
4386 * dynamically. To test that just set the REQ_ACK
4387 * bit to poke the Punit, but don't change the
4388 * HIGH/LOW bits so that we don't actually change
4389 * the current state.
4390 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004391 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004392 val |= FORCE_DDR_FREQ_REQ_ACK;
4393 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4394
4395 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4396 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4397 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4398 "assuming DDR DVFS is disabled\n");
4399 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4400 } else {
4401 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4402 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4403 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4404 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004405
4406 mutex_unlock(&dev_priv->rps.hw_lock);
4407 }
4408
4409 for_each_pipe(dev_priv, pipe)
4410 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
4411 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
4412 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
4413
4414 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4415 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4416}
4417
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004418void ilk_wm_get_hw_state(struct drm_device *dev)
4419{
4420 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02004421 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004422 struct drm_crtc *crtc;
4423
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004424 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004425 ilk_pipe_wm_get_hw_state(crtc);
4426
4427 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4428 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4429 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4430
4431 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004432 if (INTEL_INFO(dev)->gen >= 7) {
4433 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4434 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4435 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004436
Ville Syrjäläa42a5712014-01-07 16:14:08 +02004437 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004438 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4439 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
4440 else if (IS_IVYBRIDGE(dev))
4441 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4442 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004443
4444 hw->enable_fbc_wm =
4445 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4446}
4447
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004448/**
4449 * intel_update_watermarks - update FIFO watermark values based on current modes
4450 *
4451 * Calculate watermark values for the various WM regs based on current mode
4452 * and plane configuration.
4453 *
4454 * There are several cases to deal with here:
4455 * - normal (i.e. non-self-refresh)
4456 * - self-refresh (SR) mode
4457 * - lines are large relative to FIFO size (buffer can hold up to 2)
4458 * - lines are small relative to FIFO size (buffer can hold more than 2
4459 * lines), so need to account for TLB latency
4460 *
4461 * The normal calculation is:
4462 * watermark = dotclock * bytes per pixel * latency
4463 * where latency is platform & configuration dependent (we assume pessimal
4464 * values here).
4465 *
4466 * The SR calculation is:
4467 * watermark = (trunc(latency/line time)+1) * surface width *
4468 * bytes per pixel
4469 * where
4470 * line time = htotal / dotclock
4471 * surface width = hdisplay for normal plane and 64 for cursor
4472 * and latency is assumed to be high, as above.
4473 *
4474 * The final value programmed to the register should always be rounded up,
4475 * and include an extra 2 entries to account for clock crossings.
4476 *
4477 * We don't use the sprite, so we can ignore that. And on Crestline we have
4478 * to set the non-SR watermarks to 8.
4479 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004480void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004481{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004482 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004483
4484 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004485 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004486}
4487
Jani Nikulae2828912016-01-18 09:19:47 +02004488/*
Daniel Vetter92703882012-08-09 16:46:01 +02004489 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004490 */
4491DEFINE_SPINLOCK(mchdev_lock);
4492
4493/* Global for IPS driver to get at the current i915 device. Protected by
4494 * mchdev_lock. */
4495static struct drm_i915_private *i915_mch_dev;
4496
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004497bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004498{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004499 u16 rgvswctl;
4500
Daniel Vetter92703882012-08-09 16:46:01 +02004501 assert_spin_locked(&mchdev_lock);
4502
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004503 rgvswctl = I915_READ16(MEMSWCTL);
4504 if (rgvswctl & MEMCTL_CMD_STS) {
4505 DRM_DEBUG("gpu busy, RCS change rejected\n");
4506 return false; /* still busy with another command */
4507 }
4508
4509 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4510 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4511 I915_WRITE16(MEMSWCTL, rgvswctl);
4512 POSTING_READ16(MEMSWCTL);
4513
4514 rgvswctl |= MEMCTL_CMD_STS;
4515 I915_WRITE16(MEMSWCTL, rgvswctl);
4516
4517 return true;
4518}
4519
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004520static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004521{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004522 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004523 u8 fmax, fmin, fstart, vstart;
4524
Daniel Vetter92703882012-08-09 16:46:01 +02004525 spin_lock_irq(&mchdev_lock);
4526
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00004527 rgvmodectl = I915_READ(MEMMODECTL);
4528
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004529 /* Enable temp reporting */
4530 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4531 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4532
4533 /* 100ms RC evaluation intervals */
4534 I915_WRITE(RCUPEI, 100000);
4535 I915_WRITE(RCDNEI, 100000);
4536
4537 /* Set max/min thresholds to 90ms and 80ms respectively */
4538 I915_WRITE(RCBMAXAVG, 90000);
4539 I915_WRITE(RCBMINAVG, 80000);
4540
4541 I915_WRITE(MEMIHYST, 1);
4542
4543 /* Set up min, max, and cur for interrupt handling */
4544 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4545 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4546 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4547 MEMMODE_FSTART_SHIFT;
4548
Ville Syrjälä616847e2015-09-18 20:03:19 +03004549 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004550 PXVFREQ_PX_SHIFT;
4551
Daniel Vetter20e4d402012-08-08 23:35:39 +02004552 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4553 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004554
Daniel Vetter20e4d402012-08-08 23:35:39 +02004555 dev_priv->ips.max_delay = fstart;
4556 dev_priv->ips.min_delay = fmin;
4557 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004558
4559 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4560 fmax, fmin, fstart);
4561
4562 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4563
4564 /*
4565 * Interrupts will be enabled in ironlake_irq_postinstall
4566 */
4567
4568 I915_WRITE(VIDSTART, vstart);
4569 POSTING_READ(VIDSTART);
4570
4571 rgvmodectl |= MEMMODE_SWMODE_EN;
4572 I915_WRITE(MEMMODECTL, rgvmodectl);
4573
Daniel Vetter92703882012-08-09 16:46:01 +02004574 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004575 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004576 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004577
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004578 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004579
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004580 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4581 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004582 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004583 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004584 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004585
4586 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004587}
4588
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004589static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004590{
Daniel Vetter92703882012-08-09 16:46:01 +02004591 u16 rgvswctl;
4592
4593 spin_lock_irq(&mchdev_lock);
4594
4595 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004596
4597 /* Ack interrupts, disable EFC interrupt */
4598 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4599 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4600 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4601 I915_WRITE(DEIIR, DE_PCU_EVENT);
4602 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4603
4604 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004605 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004606 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004607 rgvswctl |= MEMCTL_CMD_STS;
4608 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004609 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004610
Daniel Vetter92703882012-08-09 16:46:01 +02004611 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004612}
4613
Daniel Vetteracbe9472012-07-26 11:50:05 +02004614/* There's a funny hw issue where the hw returns all 0 when reading from
4615 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4616 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4617 * all limits and the gpu stuck at whatever frequency it is at atm).
4618 */
Akash Goel74ef1172015-03-06 11:07:19 +05304619static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004620{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004621 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004622
Daniel Vetter20b46e52012-07-26 11:16:14 +02004623 /* Only set the down limit when we've reached the lowest level to avoid
4624 * getting more interrupts, otherwise leave this clear. This prevents a
4625 * race in the hw when coming out of rc6: There's a tiny window where
4626 * the hw runs at the minimal clock before selecting the desired
4627 * frequency, if the down threshold expires in that window we will not
4628 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03004629 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05304630 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4631 if (val <= dev_priv->rps.min_freq_softlimit)
4632 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4633 } else {
4634 limits = dev_priv->rps.max_freq_softlimit << 24;
4635 if (val <= dev_priv->rps.min_freq_softlimit)
4636 limits |= dev_priv->rps.min_freq_softlimit << 16;
4637 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004638
4639 return limits;
4640}
4641
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004642static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4643{
4644 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304645 u32 threshold_up = 0, threshold_down = 0; /* in % */
4646 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004647
4648 new_power = dev_priv->rps.power;
4649 switch (dev_priv->rps.power) {
4650 case LOW_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004651 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004652 new_power = BETWEEN;
4653 break;
4654
4655 case BETWEEN:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004656 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004657 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07004658 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004659 new_power = HIGH_POWER;
4660 break;
4661
4662 case HIGH_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004663 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004664 new_power = BETWEEN;
4665 break;
4666 }
4667 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004668 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004669 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004670 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004671 new_power = HIGH_POWER;
4672 if (new_power == dev_priv->rps.power)
4673 return;
4674
4675 /* Note the units here are not exactly 1us, but 1280ns. */
4676 switch (new_power) {
4677 case LOW_POWER:
4678 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304679 ei_up = 16000;
4680 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004681
4682 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304683 ei_down = 32000;
4684 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004685 break;
4686
4687 case BETWEEN:
4688 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304689 ei_up = 13000;
4690 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004691
4692 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304693 ei_down = 32000;
4694 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004695 break;
4696
4697 case HIGH_POWER:
4698 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304699 ei_up = 10000;
4700 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004701
4702 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304703 ei_down = 32000;
4704 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004705 break;
4706 }
4707
Akash Goel8a586432015-03-06 11:07:18 +05304708 I915_WRITE(GEN6_RP_UP_EI,
4709 GT_INTERVAL_FROM_US(dev_priv, ei_up));
4710 I915_WRITE(GEN6_RP_UP_THRESHOLD,
4711 GT_INTERVAL_FROM_US(dev_priv, (ei_up * threshold_up / 100)));
4712
4713 I915_WRITE(GEN6_RP_DOWN_EI,
4714 GT_INTERVAL_FROM_US(dev_priv, ei_down));
4715 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
4716 GT_INTERVAL_FROM_US(dev_priv, (ei_down * threshold_down / 100)));
4717
4718 I915_WRITE(GEN6_RP_CONTROL,
4719 GEN6_RP_MEDIA_TURBO |
4720 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4721 GEN6_RP_MEDIA_IS_GFX |
4722 GEN6_RP_ENABLE |
4723 GEN6_RP_UP_BUSY_AVG |
4724 GEN6_RP_DOWN_IDLE_AVG);
4725
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004726 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004727 dev_priv->rps.up_threshold = threshold_up;
4728 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004729 dev_priv->rps.last_adj = 0;
4730}
4731
Chris Wilson2876ce72014-03-28 08:03:34 +00004732static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4733{
4734 u32 mask = 0;
4735
4736 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004737 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004738 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004739 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004740
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004741 mask &= dev_priv->pm_rps_events;
4742
Imre Deak59d02a12014-12-19 19:33:26 +02004743 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004744}
4745
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004746/* gen6_set_rps is called to update the frequency request, but should also be
4747 * called when the range (min_delay and max_delay) is modified so that we can
4748 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilsondc979972016-05-10 14:10:04 +01004749static void gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004750{
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304751 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01004752 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304753 return;
4754
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004755 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004756 WARN_ON(val > dev_priv->rps.max_freq);
4757 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004758
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004759 /* min/max delay may still have been modified so be sure to
4760 * write the limits value.
4761 */
4762 if (val != dev_priv->rps.cur_freq) {
4763 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004764
Chris Wilsondc979972016-05-10 14:10:04 +01004765 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05304766 I915_WRITE(GEN6_RPNSWREQ,
4767 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01004768 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004769 I915_WRITE(GEN6_RPNSWREQ,
4770 HSW_FREQUENCY(val));
4771 else
4772 I915_WRITE(GEN6_RPNSWREQ,
4773 GEN6_FREQUENCY(val) |
4774 GEN6_OFFSET(0) |
4775 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004776 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004777
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004778 /* Make sure we continue to get interrupts
4779 * until we hit the minimum or maximum frequencies.
4780 */
Akash Goel74ef1172015-03-06 11:07:19 +05304781 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004782 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004783
Ben Widawskyd5570a72012-09-07 19:43:41 -07004784 POSTING_READ(GEN6_RPNSWREQ);
4785
Ben Widawskyb39fb292014-03-19 18:31:11 -07004786 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02004787 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004788}
4789
Chris Wilsondc979972016-05-10 14:10:04 +01004790static void valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004791{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004792 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004793 WARN_ON(val > dev_priv->rps.max_freq);
4794 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004795
Chris Wilsondc979972016-05-10 14:10:04 +01004796 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004797 "Odd GPU freq value\n"))
4798 val &= ~1;
4799
Deepak Scd25dd52015-07-10 18:31:40 +05304800 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4801
Chris Wilson8fb55192015-04-07 16:20:28 +01004802 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004803 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01004804 if (!IS_CHERRYVIEW(dev_priv))
4805 gen6_set_rps_thresholds(dev_priv, val);
4806 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004807
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004808 dev_priv->rps.cur_freq = val;
4809 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
4810}
4811
Deepak Sa7f6e232015-05-09 18:04:44 +05304812/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05304813 *
4814 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05304815 * 1. Forcewake Media well.
4816 * 2. Request idle freq.
4817 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05304818*/
4819static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
4820{
Chris Wilsonaed242f2015-03-18 09:48:21 +00004821 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05304822
Chris Wilsonaed242f2015-03-18 09:48:21 +00004823 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05304824 return;
4825
Deepak Sa7f6e232015-05-09 18:04:44 +05304826 /* Wake up the media well, as that takes a lot less
4827 * power than the Render well. */
4828 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilsondc979972016-05-10 14:10:04 +01004829 valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05304830 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05304831}
4832
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004833void gen6_rps_busy(struct drm_i915_private *dev_priv)
4834{
4835 mutex_lock(&dev_priv->rps.hw_lock);
4836 if (dev_priv->rps.enabled) {
4837 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
4838 gen6_rps_reset_ei(dev_priv);
4839 I915_WRITE(GEN6_PMINTRMSK,
4840 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
4841 }
4842 mutex_unlock(&dev_priv->rps.hw_lock);
4843}
4844
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004845void gen6_rps_idle(struct drm_i915_private *dev_priv)
4846{
4847 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004848 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01004849 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05304850 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02004851 else
Chris Wilsondc979972016-05-10 14:10:04 +01004852 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004853 dev_priv->rps.last_adj = 0;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004854 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004855 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01004856 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004857
Chris Wilson8d3afd72015-05-21 21:01:47 +01004858 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004859 while (!list_empty(&dev_priv->rps.clients))
4860 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004861 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004862}
4863
Chris Wilson1854d5c2015-04-07 16:20:32 +01004864void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01004865 struct intel_rps_client *rps,
4866 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004867{
Chris Wilson8d3afd72015-05-21 21:01:47 +01004868 /* This is intentionally racy! We peek at the state here, then
4869 * validate inside the RPS worker.
4870 */
4871 if (!(dev_priv->mm.busy &&
4872 dev_priv->rps.enabled &&
4873 dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit))
4874 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004875
Chris Wilsone61b9952015-04-27 13:41:24 +01004876 /* Force a RPS boost (and don't count it against the client) if
4877 * the GPU is severely congested.
4878 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004879 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01004880 rps = NULL;
4881
Chris Wilson8d3afd72015-05-21 21:01:47 +01004882 spin_lock(&dev_priv->rps.client_lock);
4883 if (rps == NULL || list_empty(&rps->link)) {
4884 spin_lock_irq(&dev_priv->irq_lock);
4885 if (dev_priv->rps.interrupts_enabled) {
4886 dev_priv->rps.client_boost = true;
4887 queue_work(dev_priv->wq, &dev_priv->rps.work);
4888 }
4889 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004890
Chris Wilson2e1b8732015-04-27 13:41:22 +01004891 if (rps != NULL) {
4892 list_add(&rps->link, &dev_priv->rps.clients);
4893 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01004894 } else
4895 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01004896 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01004897 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004898}
4899
Chris Wilsondc979972016-05-10 14:10:04 +01004900void intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004901{
Chris Wilsondc979972016-05-10 14:10:04 +01004902 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4903 valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004904 else
Chris Wilsondc979972016-05-10 14:10:04 +01004905 gen6_set_rps(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004906}
4907
Chris Wilsondc979972016-05-10 14:10:04 +01004908static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00004909{
Zhe Wang20e49362014-11-04 17:07:05 +00004910 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00004911 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00004912}
4913
Chris Wilsondc979972016-05-10 14:10:04 +01004914static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05304915{
Akash Goel2030d682016-04-23 00:05:45 +05304916 I915_WRITE(GEN6_RP_CONTROL, 0);
4917}
4918
Chris Wilsondc979972016-05-10 14:10:04 +01004919static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004920{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004921 I915_WRITE(GEN6_RC_CONTROL, 0);
4922 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05304923 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004924}
4925
Chris Wilsondc979972016-05-10 14:10:04 +01004926static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05304927{
Deepak S38807742014-05-23 21:00:15 +05304928 I915_WRITE(GEN6_RC_CONTROL, 0);
4929}
4930
Chris Wilsondc979972016-05-10 14:10:04 +01004931static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004932{
Deepak S98a2e5f2014-08-18 10:35:27 -07004933 /* we're doing forcewake before Disabling RC6,
4934 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02004935 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07004936
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004937 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004938
Mika Kuoppala59bad942015-01-16 11:34:40 +02004939 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004940}
4941
Chris Wilsondc979972016-05-10 14:10:04 +01004942static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07004943{
Chris Wilsondc979972016-05-10 14:10:04 +01004944 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03004945 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
4946 mode = GEN6_RC_CTL_RC6_ENABLE;
4947 else
4948 mode = 0;
4949 }
Chris Wilsondc979972016-05-10 14:10:04 +01004950 if (HAS_RC6p(dev_priv))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07004951 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s RC6p %s RC6pp %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02004952 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
4953 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
4954 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07004955
4956 else
4957 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02004958 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07004959}
4960
Chris Wilsondc979972016-05-10 14:10:04 +01004961static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05304962{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004963 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05304964 bool enable_rc6 = true;
4965 unsigned long rc6_ctx_base;
4966
4967 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
4968 DRM_DEBUG_KMS("RC6 Base location not set properly.\n");
4969 enable_rc6 = false;
4970 }
4971
4972 /*
4973 * The exact context size is not known for BXT, so assume a page size
4974 * for this check.
4975 */
4976 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004977 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
4978 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
4979 ggtt->stolen_reserved_size))) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05304980 DRM_DEBUG_KMS("RC6 Base address not as expected.\n");
4981 enable_rc6 = false;
4982 }
4983
4984 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
4985 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
4986 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
4987 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
4988 DRM_DEBUG_KMS("Engine Idle wait time not set properly.\n");
4989 enable_rc6 = false;
4990 }
4991
4992 if (!(I915_READ(GEN6_RC_CONTROL) & (GEN6_RC_CTL_RC6_ENABLE |
4993 GEN6_RC_CTL_HW_ENABLE)) &&
4994 ((I915_READ(GEN6_RC_CONTROL) & GEN6_RC_CTL_HW_ENABLE) ||
4995 !(I915_READ(GEN6_RC_STATE) & RC6_STATE))) {
4996 DRM_DEBUG_KMS("HW/SW RC6 is not enabled by BIOS.\n");
4997 enable_rc6 = false;
4998 }
4999
5000 return enable_rc6;
5001}
5002
Chris Wilsondc979972016-05-10 14:10:04 +01005003int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005004{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005005 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005006 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005007 return 0;
5008
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305009 if (!enable_rc6)
5010 return 0;
5011
Chris Wilsondc979972016-05-10 14:10:04 +01005012 if (IS_BROXTON(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305013 DRM_INFO("RC6 disabled by BIOS\n");
5014 return 0;
5015 }
5016
Daniel Vetter456470e2012-08-08 23:35:40 +02005017 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005018 if (enable_rc6 >= 0) {
5019 int mask;
5020
Chris Wilsondc979972016-05-10 14:10:04 +01005021 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005022 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5023 INTEL_RC6pp_ENABLE;
5024 else
5025 mask = INTEL_RC6_ENABLE;
5026
5027 if ((enable_rc6 & mask) != enable_rc6)
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02005028 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
5029 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005030
5031 return enable_rc6 & mask;
5032 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005033
Chris Wilsondc979972016-05-10 14:10:04 +01005034 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005035 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005036
5037 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005038}
5039
Chris Wilsondc979972016-05-10 14:10:04 +01005040static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005041{
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005042 uint32_t rp_state_cap;
5043 u32 ddcc_status = 0;
5044 int ret;
5045
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005046 /* All of these values are in units of 50MHz */
5047 dev_priv->rps.cur_freq = 0;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005048 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Chris Wilsondc979972016-05-10 14:10:04 +01005049 if (IS_BROXTON(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07005050 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
5051 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5052 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5053 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5054 } else {
5055 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
5056 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5057 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5058 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5059 }
5060
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005061 /* hw_max = RP0 until we check for overclocking */
5062 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
5063
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005064 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005065 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
5066 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005067 ret = sandybridge_pcode_read(dev_priv,
5068 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5069 &ddcc_status);
5070 if (0 == ret)
5071 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005072 clamp_t(u8,
5073 ((ddcc_status >> 8) & 0xff),
5074 dev_priv->rps.min_freq,
5075 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005076 }
5077
Chris Wilsondc979972016-05-10 14:10:04 +01005078 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305079 /* Store the frequency values in 16.66 MHZ units, which is
5080 the natural hardware unit for SKL */
5081 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5082 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5083 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5084 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5085 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5086 }
5087
Chris Wilsonaed242f2015-03-18 09:48:21 +00005088 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
5089
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005090 /* Preserve min/max settings in case of re-init */
5091 if (dev_priv->rps.max_freq_softlimit == 0)
5092 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
5093
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005094 if (dev_priv->rps.min_freq_softlimit == 0) {
Chris Wilsondc979972016-05-10 14:10:04 +01005095 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005096 dev_priv->rps.min_freq_softlimit =
Ville Syrjälä813b5e62015-03-25 19:27:16 +02005097 max_t(int, dev_priv->rps.efficient_freq,
5098 intel_freq_opcode(dev_priv, 450));
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005099 else
5100 dev_priv->rps.min_freq_softlimit =
5101 dev_priv->rps.min_freq;
5102 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005103}
5104
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005105/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005106static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005107{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005108 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5109
Chris Wilsondc979972016-05-10 14:10:04 +01005110 gen6_init_rps_frequencies(dev_priv);
Damien Lespiauba1c5542015-01-16 18:07:26 +00005111
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305112 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
Chris Wilsondc979972016-05-10 14:10:04 +01005113 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Akash Goel2030d682016-04-23 00:05:45 +05305114 /*
5115 * BIOS could leave the Hw Turbo enabled, so need to explicitly
5116 * clear out the Control register just to avoid inconsitency
5117 * with debugfs interface, which will show Turbo as enabled
5118 * only and that is not expected by the User after adding the
5119 * WaGsvDisableTurbo. Apart from this there is no problem even
5120 * if the Turbo is left enabled in the Control register, as the
5121 * Up/Down interrupts would remain masked.
5122 */
Chris Wilsondc979972016-05-10 14:10:04 +01005123 gen9_disable_rps(dev_priv);
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05305124 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5125 return;
5126 }
5127
Akash Goel0beb0592015-03-06 11:07:20 +05305128 /* Program defaults and thresholds for RPS*/
5129 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5130 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005131
Akash Goel0beb0592015-03-06 11:07:20 +05305132 /* 1 second timeout*/
5133 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5134 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5135
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005136 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005137
Akash Goel0beb0592015-03-06 11:07:20 +05305138 /* Leaning on the below call to gen6_set_rps to program/setup the
5139 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5140 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
5141 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Chris Wilsondc979972016-05-10 14:10:04 +01005142 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005143
5144 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5145}
5146
Chris Wilsondc979972016-05-10 14:10:04 +01005147static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005148{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005149 struct intel_engine_cs *engine;
Zhe Wang20e49362014-11-04 17:07:05 +00005150 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005151
5152 /* 1a: Software RC state - RC0 */
5153 I915_WRITE(GEN6_RC_STATE, 0);
5154
5155 /* 1b: Get forcewake during program sequence. Although the driver
5156 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005157 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005158
5159 /* 2a: Disable RC states. */
5160 I915_WRITE(GEN6_RC_CONTROL, 0);
5161
5162 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305163
5164 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005165 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305166 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5167 else
5168 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005169 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5170 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005171 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005172 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305173
Dave Gordon1a3d1892016-05-13 15:36:30 +01005174 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305175 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5176
Zhe Wang20e49362014-11-04 17:07:05 +00005177 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005178
Zhe Wang38c23522015-01-20 12:23:04 +00005179 /* 2c: Program Coarse Power Gating Policies. */
5180 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5181 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5182
Zhe Wang20e49362014-11-04 17:07:05 +00005183 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005184 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005185 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005186 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305187 /* WaRsUseTimeoutMode */
Chris Wilsondc979972016-05-10 14:10:04 +01005188 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_D0) ||
5189 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305190 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305191 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5192 GEN7_RC_CTL_TO_MODE |
5193 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305194 } else {
5195 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05305196 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5197 GEN6_RC_CTL_EI_MODE(1) |
5198 rc6_mask);
Sagar Arun Kamble3e7732a2015-10-01 20:29:27 +05305199 }
Zhe Wang20e49362014-11-04 17:07:05 +00005200
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305201 /*
5202 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305203 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305204 */
Chris Wilsondc979972016-05-10 14:10:04 +01005205 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305206 I915_WRITE(GEN9_PG_ENABLE, 0);
5207 else
5208 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5209 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005210
Mika Kuoppala59bad942015-01-16 11:34:40 +02005211 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005212}
5213
Chris Wilsondc979972016-05-10 14:10:04 +01005214static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005215{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005216 struct intel_engine_cs *engine;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005217 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005218
5219 /* 1a: Software RC state - RC0 */
5220 I915_WRITE(GEN6_RC_STATE, 0);
5221
5222 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5223 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005224 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005225
5226 /* 2a: Disable RC states. */
5227 I915_WRITE(GEN6_RC_CONTROL, 0);
5228
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005229 /* Initialize rps frequencies */
Chris Wilsondc979972016-05-10 14:10:04 +01005230 gen6_init_rps_frequencies(dev_priv);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005231
5232 /* 2b: Program RC6 thresholds.*/
5233 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5234 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5235 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005236 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005237 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005238 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005239 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005240 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5241 else
5242 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005243
5244 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005245 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005246 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005247 intel_print_rc6_info(dev_priv, rc6_mask);
5248 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005249 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5250 GEN7_RC_CTL_TO_MODE |
5251 rc6_mask);
5252 else
5253 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5254 GEN6_RC_CTL_EI_MODE(1) |
5255 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005256
5257 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005258 I915_WRITE(GEN6_RPNSWREQ,
5259 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5260 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5261 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005262 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5263 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005264
Daniel Vetter7526ed72014-09-29 15:07:19 +02005265 /* Docs recommend 900MHz, and 300 MHz respectively */
5266 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5267 dev_priv->rps.max_freq_softlimit << 24 |
5268 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005269
Daniel Vetter7526ed72014-09-29 15:07:19 +02005270 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5271 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5272 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5273 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005274
Daniel Vetter7526ed72014-09-29 15:07:19 +02005275 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005276
5277 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005278 I915_WRITE(GEN6_RP_CONTROL,
5279 GEN6_RP_MEDIA_TURBO |
5280 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5281 GEN6_RP_MEDIA_IS_GFX |
5282 GEN6_RP_ENABLE |
5283 GEN6_RP_UP_BUSY_AVG |
5284 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005285
Daniel Vetter7526ed72014-09-29 15:07:19 +02005286 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005287
Tom O'Rourkec7f31532014-11-19 14:21:54 -08005288 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Chris Wilsondc979972016-05-10 14:10:04 +01005289 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005290
Mika Kuoppala59bad942015-01-16 11:34:40 +02005291 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005292}
5293
Chris Wilsondc979972016-05-10 14:10:04 +01005294static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005295{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005296 struct intel_engine_cs *engine;
Ben Widawskyd060c162014-03-19 18:31:08 -07005297 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005298 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005299 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005300 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005301
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005302 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005303
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005304 /* Here begins a magic sequence of register writes to enable
5305 * auto-downclocking.
5306 *
5307 * Perhaps there might be some value in exposing these to
5308 * userspace...
5309 */
5310 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005311
5312 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005313 gtfifodbg = I915_READ(GTFIFODBG);
5314 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005315 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5316 I915_WRITE(GTFIFODBG, gtfifodbg);
5317 }
5318
Mika Kuoppala59bad942015-01-16 11:34:40 +02005319 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005320
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005321 /* Initialize rps frequencies */
Chris Wilsondc979972016-05-10 14:10:04 +01005322 gen6_init_rps_frequencies(dev_priv);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005323
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005324 /* disable the counters and set deterministic thresholds */
5325 I915_WRITE(GEN6_RC_CONTROL, 0);
5326
5327 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5328 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5329 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5330 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5331 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5332
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005333 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005334 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005335
5336 I915_WRITE(GEN6_RC_SLEEP, 0);
5337 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005338 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005339 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5340 else
5341 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005342 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005343 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5344
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005345 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005346 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005347 if (rc6_mode & INTEL_RC6_ENABLE)
5348 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5349
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005350 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005351 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005352 if (rc6_mode & INTEL_RC6p_ENABLE)
5353 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005354
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005355 if (rc6_mode & INTEL_RC6pp_ENABLE)
5356 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5357 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005358
Chris Wilsondc979972016-05-10 14:10:04 +01005359 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005360
5361 I915_WRITE(GEN6_RC_CONTROL,
5362 rc6_mask |
5363 GEN6_RC_CTL_EI_MODE(1) |
5364 GEN6_RC_CTL_HW_ENABLE);
5365
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005366 /* Power down if completely idle for over 50ms */
5367 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005368 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005369
Ben Widawsky42c05262012-09-26 10:34:00 -07005370 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07005371 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07005372 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07005373
5374 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
5375 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
5376 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07005377 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
Ben Widawskyd060c162014-03-19 18:31:08 -07005378 (pcu_mbox & 0xff) * 50);
Ben Widawskyb39fb292014-03-19 18:31:11 -07005379 dev_priv->rps.max_freq = pcu_mbox & 0xff;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005380 }
5381
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005382 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Chris Wilsondc979972016-05-10 14:10:04 +01005383 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005384
Ben Widawsky31643d52012-09-26 10:34:01 -07005385 rc6vids = 0;
5386 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005387 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005388 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005389 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005390 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5391 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5392 rc6vids &= 0xffff00;
5393 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5394 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5395 if (ret)
5396 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5397 }
5398
Mika Kuoppala59bad942015-01-16 11:34:40 +02005399 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005400}
5401
Chris Wilsondc979972016-05-10 14:10:04 +01005402static void __gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005403{
5404 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005405 unsigned int gpu_freq;
5406 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305407 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005408 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005409 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005410
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005411 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005412
Ben Widawskyeda79642013-10-07 17:15:48 -03005413 policy = cpufreq_cpu_get(0);
5414 if (policy) {
5415 max_ia_freq = policy->cpuinfo.max_freq;
5416 cpufreq_cpu_put(policy);
5417 } else {
5418 /*
5419 * Default to measured freq if none found, PCU will ensure we
5420 * don't go over
5421 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005422 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005423 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005424
5425 /* Convert from kHz to MHz */
5426 max_ia_freq /= 1000;
5427
Ben Widawsky153b4b952013-10-22 22:05:09 -07005428 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005429 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5430 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005431
Chris Wilsondc979972016-05-10 14:10:04 +01005432 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305433 /* Convert GT frequency to 50 HZ units */
5434 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5435 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5436 } else {
5437 min_gpu_freq = dev_priv->rps.min_freq;
5438 max_gpu_freq = dev_priv->rps.max_freq;
5439 }
5440
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005441 /*
5442 * For each potential GPU frequency, load a ring frequency we'd like
5443 * to use for memory access. We do this by specifying the IA frequency
5444 * the PCU should use as a reference to determine the ring frequency.
5445 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305446 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5447 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005448 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005449
Chris Wilsondc979972016-05-10 14:10:04 +01005450 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305451 /*
5452 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5453 * No floor required for ring frequency on SKL.
5454 */
5455 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005456 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005457 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5458 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005459 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005460 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005461 ring_freq = max(min_ring_freq, ring_freq);
5462 /* leave ia_freq as the default, chosen by cpufreq */
5463 } else {
5464 /* On older processors, there is no separate ring
5465 * clock domain, so in order to boost the bandwidth
5466 * of the ring, we need to upclock the CPU (ia_freq).
5467 *
5468 * For GPU frequencies less than 750MHz,
5469 * just use the lowest ring freq.
5470 */
5471 if (gpu_freq < min_freq)
5472 ia_freq = 800;
5473 else
5474 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5475 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5476 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005477
Ben Widawsky42c05262012-09-26 10:34:00 -07005478 sandybridge_pcode_write(dev_priv,
5479 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005480 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5481 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5482 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005483 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005484}
5485
Chris Wilsondc979972016-05-10 14:10:04 +01005486void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005487{
Chris Wilsondc979972016-05-10 14:10:04 +01005488 if (!HAS_CORE_RING_FREQ(dev_priv))
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005489 return;
5490
5491 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsondc979972016-05-10 14:10:04 +01005492 __gen6_update_ring_freq(dev_priv);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005493 mutex_unlock(&dev_priv->rps.hw_lock);
5494}
5495
Ville Syrjälä03af2042014-06-28 02:03:53 +03005496static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305497{
5498 u32 val, rp0;
5499
Jani Nikula5b5929c2015-10-07 11:17:46 +03005500 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305501
Chris Wilsondc979972016-05-10 14:10:04 +01005502 switch (INTEL_INFO(dev_priv)->eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03005503 case 8:
5504 /* (2 * 4) config */
5505 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5506 break;
5507 case 12:
5508 /* (2 * 6) config */
5509 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5510 break;
5511 case 16:
5512 /* (2 * 8) config */
5513 default:
5514 /* Setting (2 * 8) Min RP0 for any other combination */
5515 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5516 break;
Deepak S095acd52015-01-17 11:05:59 +05305517 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03005518
5519 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5520
Deepak S2b6b3a02014-05-27 15:59:30 +05305521 return rp0;
5522}
5523
5524static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5525{
5526 u32 val, rpe;
5527
5528 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5529 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5530
5531 return rpe;
5532}
5533
Deepak S7707df42014-07-12 18:46:14 +05305534static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5535{
5536 u32 val, rp1;
5537
Jani Nikula5b5929c2015-10-07 11:17:46 +03005538 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5539 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5540
Deepak S7707df42014-07-12 18:46:14 +05305541 return rp1;
5542}
5543
Deepak Sf8f2b002014-07-10 13:16:21 +05305544static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5545{
5546 u32 val, rp1;
5547
5548 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5549
5550 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5551
5552 return rp1;
5553}
5554
Ville Syrjälä03af2042014-06-28 02:03:53 +03005555static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005556{
5557 u32 val, rp0;
5558
Jani Nikula64936252013-05-22 15:36:20 +03005559 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005560
5561 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5562 /* Clamp to max */
5563 rp0 = min_t(u32, rp0, 0xea);
5564
5565 return rp0;
5566}
5567
5568static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5569{
5570 u32 val, rpe;
5571
Jani Nikula64936252013-05-22 15:36:20 +03005572 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005573 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005574 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005575 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5576
5577 return rpe;
5578}
5579
Ville Syrjälä03af2042014-06-28 02:03:53 +03005580static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005581{
Imre Deak36146032014-12-04 18:39:35 +02005582 u32 val;
5583
5584 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5585 /*
5586 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5587 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5588 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5589 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5590 * to make sure it matches what Punit accepts.
5591 */
5592 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005593}
5594
Imre Deakae484342014-03-31 15:10:44 +03005595/* Check that the pctx buffer wasn't move under us. */
5596static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5597{
5598 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5599
5600 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5601 dev_priv->vlv_pctx->stolen->start);
5602}
5603
Deepak S38807742014-05-23 21:00:15 +05305604
5605/* Check that the pcbr address is not empty. */
5606static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5607{
5608 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5609
5610 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5611}
5612
Chris Wilsondc979972016-05-10 14:10:04 +01005613static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305614{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005615 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005616 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05305617 u32 pcbr;
5618 int pctx_size = 32*1024;
5619
Deepak S38807742014-05-23 21:00:15 +05305620 pcbr = I915_READ(VLV_PCBR);
5621 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005622 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305623 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02005624 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05305625
5626 pctx_paddr = (paddr & (~4095));
5627 I915_WRITE(VLV_PCBR, pctx_paddr);
5628 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005629
5630 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305631}
5632
Chris Wilsondc979972016-05-10 14:10:04 +01005633static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005634{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005635 struct drm_i915_gem_object *pctx;
5636 unsigned long pctx_paddr;
5637 u32 pcbr;
5638 int pctx_size = 24*1024;
5639
Chris Wilsondc979972016-05-10 14:10:04 +01005640 mutex_lock(&dev_priv->dev->struct_mutex);
Imre Deak17b0c1f2014-02-11 21:39:06 +02005641
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005642 pcbr = I915_READ(VLV_PCBR);
5643 if (pcbr) {
5644 /* BIOS set it up already, grab the pre-alloc'd space */
5645 int pcbr_offset;
5646
5647 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
5648 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
5649 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005650 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005651 pctx_size);
5652 goto out;
5653 }
5654
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005655 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5656
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005657 /*
5658 * From the Gunit register HAS:
5659 * The Gfx driver is expected to program this register and ensure
5660 * proper allocation within Gfx stolen memory. For example, this
5661 * register should be programmed such than the PCBR range does not
5662 * overlap with other ranges, such as the frame buffer, protected
5663 * memory, or any other relevant ranges.
5664 */
Chris Wilsondc979972016-05-10 14:10:04 +01005665 pctx = i915_gem_object_create_stolen(dev_priv->dev, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005666 if (!pctx) {
5667 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005668 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005669 }
5670
5671 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5672 I915_WRITE(VLV_PCBR, pctx_paddr);
5673
5674out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005675 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005676 dev_priv->vlv_pctx = pctx;
Chris Wilsondc979972016-05-10 14:10:04 +01005677 mutex_unlock(&dev_priv->dev->struct_mutex);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005678}
5679
Chris Wilsondc979972016-05-10 14:10:04 +01005680static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03005681{
Imre Deakae484342014-03-31 15:10:44 +03005682 if (WARN_ON(!dev_priv->vlv_pctx))
5683 return;
5684
Tvrtko Ursulinee504892016-02-11 10:27:30 +00005685 drm_gem_object_unreference_unlocked(&dev_priv->vlv_pctx->base);
Imre Deakae484342014-03-31 15:10:44 +03005686 dev_priv->vlv_pctx = NULL;
5687}
5688
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005689static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
5690{
5691 dev_priv->rps.gpll_ref_freq =
5692 vlv_get_cck_clock(dev_priv, "GPLL ref",
5693 CCK_GPLL_CLOCK_CONTROL,
5694 dev_priv->czclk_freq);
5695
5696 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
5697 dev_priv->rps.gpll_ref_freq);
5698}
5699
Chris Wilsondc979972016-05-10 14:10:04 +01005700static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005701{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005702 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005703
Chris Wilsondc979972016-05-10 14:10:04 +01005704 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005705
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005706 vlv_init_gpll_ref_freq(dev_priv);
5707
Imre Deak4e805192014-04-14 20:24:41 +03005708 mutex_lock(&dev_priv->rps.hw_lock);
5709
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005710 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5711 switch ((val >> 6) & 3) {
5712 case 0:
5713 case 1:
5714 dev_priv->mem_freq = 800;
5715 break;
5716 case 2:
5717 dev_priv->mem_freq = 1066;
5718 break;
5719 case 3:
5720 dev_priv->mem_freq = 1333;
5721 break;
5722 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005723 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005724
Imre Deak4e805192014-04-14 20:24:41 +03005725 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5726 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5727 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005728 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005729 dev_priv->rps.max_freq);
5730
5731 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5732 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005733 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005734 dev_priv->rps.efficient_freq);
5735
Deepak Sf8f2b002014-07-10 13:16:21 +05305736 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5737 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005738 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305739 dev_priv->rps.rp1_freq);
5740
Imre Deak4e805192014-04-14 20:24:41 +03005741 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5742 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005743 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005744 dev_priv->rps.min_freq);
5745
Chris Wilsonaed242f2015-03-18 09:48:21 +00005746 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
5747
Imre Deak4e805192014-04-14 20:24:41 +03005748 /* Preserve min/max settings in case of re-init */
5749 if (dev_priv->rps.max_freq_softlimit == 0)
5750 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
5751
5752 if (dev_priv->rps.min_freq_softlimit == 0)
5753 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
5754
5755 mutex_unlock(&dev_priv->rps.hw_lock);
5756}
5757
Chris Wilsondc979972016-05-10 14:10:04 +01005758static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305759{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005760 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305761
Chris Wilsondc979972016-05-10 14:10:04 +01005762 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05305763
Ville Syrjäläc30fec62016-03-04 21:43:02 +02005764 vlv_init_gpll_ref_freq(dev_priv);
5765
Deepak S2b6b3a02014-05-27 15:59:30 +05305766 mutex_lock(&dev_priv->rps.hw_lock);
5767
Ville Syrjäläa5805162015-05-26 20:42:30 +03005768 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005769 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005770 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005771
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005772 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005773 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005774 dev_priv->mem_freq = 2000;
5775 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005776 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005777 dev_priv->mem_freq = 1600;
5778 break;
5779 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005780 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005781
Deepak S2b6b3a02014-05-27 15:59:30 +05305782 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5783 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5784 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005785 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305786 dev_priv->rps.max_freq);
5787
5788 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5789 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005790 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305791 dev_priv->rps.efficient_freq);
5792
Deepak S7707df42014-07-12 18:46:14 +05305793 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5794 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005795 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305796 dev_priv->rps.rp1_freq);
5797
Deepak S5b7c91b2015-05-09 18:15:46 +05305798 /* PUnit validated range is only [RPe, RP0] */
5799 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305800 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005801 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305802 dev_priv->rps.min_freq);
5803
Ville Syrjälä1c147622014-08-18 14:42:43 +03005804 WARN_ONCE((dev_priv->rps.max_freq |
5805 dev_priv->rps.efficient_freq |
5806 dev_priv->rps.rp1_freq |
5807 dev_priv->rps.min_freq) & 1,
5808 "Odd GPU freq values\n");
5809
Chris Wilsonaed242f2015-03-18 09:48:21 +00005810 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
5811
Deepak S2b6b3a02014-05-27 15:59:30 +05305812 /* Preserve min/max settings in case of re-init */
5813 if (dev_priv->rps.max_freq_softlimit == 0)
5814 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
5815
5816 if (dev_priv->rps.min_freq_softlimit == 0)
5817 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
5818
5819 mutex_unlock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05305820}
5821
Chris Wilsondc979972016-05-10 14:10:04 +01005822static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03005823{
Chris Wilsondc979972016-05-10 14:10:04 +01005824 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03005825}
5826
Chris Wilsondc979972016-05-10 14:10:04 +01005827static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305828{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005829 struct intel_engine_cs *engine;
Deepak S2b6b3a02014-05-27 15:59:30 +05305830 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05305831
5832 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5833
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005834 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
5835 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05305836 if (gtfifodbg) {
5837 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5838 gtfifodbg);
5839 I915_WRITE(GTFIFODBG, gtfifodbg);
5840 }
5841
5842 cherryview_check_pctx(dev_priv);
5843
5844 /* 1a & 1b: Get forcewake during program sequence. Although the driver
5845 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005846 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305847
Ville Syrjälä160614a2015-01-19 13:50:47 +02005848 /* Disable RC states. */
5849 I915_WRITE(GEN6_RC_CONTROL, 0);
5850
Deepak S38807742014-05-23 21:00:15 +05305851 /* 2a: Program RC6 thresholds.*/
5852 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5853 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5854 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
5855
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005856 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005857 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05305858 I915_WRITE(GEN6_RC_SLEEP, 0);
5859
Deepak Sf4f71c72015-03-28 15:23:35 +05305860 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
5861 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05305862
5863 /* allows RC6 residency counter to work */
5864 I915_WRITE(VLV_COUNTER_CONTROL,
5865 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
5866 VLV_MEDIA_RC6_COUNT_EN |
5867 VLV_RENDER_RC6_COUNT_EN));
5868
5869 /* For now we assume BIOS is allocating and populating the PCBR */
5870 pcbr = I915_READ(VLV_PCBR);
5871
Deepak S38807742014-05-23 21:00:15 +05305872 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005873 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
5874 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02005875 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05305876
5877 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
5878
Deepak S2b6b3a02014-05-27 15:59:30 +05305879 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02005880 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05305881 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5882 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5883 I915_WRITE(GEN6_RP_UP_EI, 66000);
5884 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5885
5886 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5887
5888 /* 5: Enable RPS */
5889 I915_WRITE(GEN6_RP_CONTROL,
5890 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02005891 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05305892 GEN6_RP_ENABLE |
5893 GEN6_RP_UP_BUSY_AVG |
5894 GEN6_RP_DOWN_IDLE_AVG);
5895
Deepak S3ef62342015-04-29 08:36:24 +05305896 /* Setting Fixed Bias */
5897 val = VLV_OVERRIDE_EN |
5898 VLV_SOC_TDP_EN |
5899 CHV_BIAS_CPU_50_SOC_50;
5900 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
5901
Deepak S2b6b3a02014-05-27 15:59:30 +05305902 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5903
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005904 /* RPS code assumes GPLL is used */
5905 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5906
Jani Nikula742f4912015-09-03 11:16:09 +03005907 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05305908 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5909
5910 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
5911 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005912 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305913 dev_priv->rps.cur_freq);
5914
5915 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ville Syrjälä5fd9f522016-03-04 21:43:03 +02005916 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
5917 dev_priv->rps.idle_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05305918
Chris Wilsondc979972016-05-10 14:10:04 +01005919 valleyview_set_rps(dev_priv, dev_priv->rps.idle_freq);
Deepak S2b6b3a02014-05-27 15:59:30 +05305920
Mika Kuoppala59bad942015-01-16 11:34:40 +02005921 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305922}
5923
Chris Wilsondc979972016-05-10 14:10:04 +01005924static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005925{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005926 struct intel_engine_cs *engine;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07005927 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005928
5929 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5930
Imre Deakae484342014-03-31 15:10:44 +03005931 valleyview_check_pctx(dev_priv);
5932
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005933 gtfifodbg = I915_READ(GTFIFODBG);
5934 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07005935 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5936 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005937 I915_WRITE(GTFIFODBG, gtfifodbg);
5938 }
5939
Deepak Sc8d9a592013-11-23 14:55:42 +05305940 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005941 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005942
Ville Syrjälä160614a2015-01-19 13:50:47 +02005943 /* Disable RC states. */
5944 I915_WRITE(GEN6_RC_CONTROL, 0);
5945
Ville Syrjäläcad725f2015-01-19 13:50:48 +02005946 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005947 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5948 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5949 I915_WRITE(GEN6_RP_UP_EI, 66000);
5950 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5951
5952 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5953
5954 I915_WRITE(GEN6_RP_CONTROL,
5955 GEN6_RP_MEDIA_TURBO |
5956 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5957 GEN6_RP_MEDIA_IS_GFX |
5958 GEN6_RP_ENABLE |
5959 GEN6_RP_UP_BUSY_AVG |
5960 GEN6_RP_DOWN_IDLE_CONT);
5961
5962 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
5963 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5964 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5965
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005966 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005967 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005968
Jesse Barnes2f0aa302013-11-15 09:32:11 -08005969 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005970
5971 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07005972 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04005973 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
5974 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07005975 VLV_MEDIA_RC6_COUNT_EN |
5976 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04005977
Chris Wilsondc979972016-05-10 14:10:04 +01005978 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005979 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07005980
Chris Wilsondc979972016-05-10 14:10:04 +01005981 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07005982
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07005983 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005984
Deepak S3ef62342015-04-29 08:36:24 +05305985 /* Setting Fixed Bias */
5986 val = VLV_OVERRIDE_EN |
5987 VLV_SOC_TDP_EN |
5988 VLV_BIAS_CPU_125_SOC_875;
5989 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
5990
Jani Nikula64936252013-05-22 15:36:20 +03005991 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005992
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005993 /* RPS code assumes GPLL is used */
5994 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5995
Jani Nikula742f4912015-09-03 11:16:09 +03005996 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07005997 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5998
Ben Widawskyb39fb292014-03-19 18:31:11 -07005999 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03006000 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006001 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
Ben Widawskyb39fb292014-03-19 18:31:11 -07006002 dev_priv->rps.cur_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006003
Ville Syrjälä73008b92013-06-25 19:21:01 +03006004 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ville Syrjälä5fd9f522016-03-04 21:43:03 +02006005 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
6006 dev_priv->rps.idle_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006007
Chris Wilsondc979972016-05-10 14:10:04 +01006008 valleyview_set_rps(dev_priv, dev_priv->rps.idle_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006009
Mika Kuoppala59bad942015-01-16 11:34:40 +02006010 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006011}
6012
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006013static unsigned long intel_pxfreq(u32 vidfreq)
6014{
6015 unsigned long freq;
6016 int div = (vidfreq & 0x3f0000) >> 16;
6017 int post = (vidfreq & 0x3000) >> 12;
6018 int pre = (vidfreq & 0x7);
6019
6020 if (!pre)
6021 return 0;
6022
6023 freq = ((div * 133333) / ((1<<post) * pre));
6024
6025 return freq;
6026}
6027
Daniel Vettereb48eb02012-04-26 23:28:12 +02006028static const struct cparams {
6029 u16 i;
6030 u16 t;
6031 u16 m;
6032 u16 c;
6033} cparams[] = {
6034 { 1, 1333, 301, 28664 },
6035 { 1, 1066, 294, 24460 },
6036 { 1, 800, 294, 25192 },
6037 { 0, 1333, 276, 27605 },
6038 { 0, 1066, 276, 27605 },
6039 { 0, 800, 231, 23784 },
6040};
6041
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006042static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006043{
6044 u64 total_count, diff, ret;
6045 u32 count1, count2, count3, m = 0, c = 0;
6046 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6047 int i;
6048
Daniel Vetter02d71952012-08-09 16:44:54 +02006049 assert_spin_locked(&mchdev_lock);
6050
Daniel Vetter20e4d402012-08-08 23:35:39 +02006051 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006052
6053 /* Prevent division-by-zero if we are asking too fast.
6054 * Also, we don't get interesting results if we are polling
6055 * faster than once in 10ms, so just return the saved value
6056 * in such cases.
6057 */
6058 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006059 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006060
6061 count1 = I915_READ(DMIEC);
6062 count2 = I915_READ(DDREC);
6063 count3 = I915_READ(CSIEC);
6064
6065 total_count = count1 + count2 + count3;
6066
6067 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006068 if (total_count < dev_priv->ips.last_count1) {
6069 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006070 diff += total_count;
6071 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006072 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006073 }
6074
6075 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006076 if (cparams[i].i == dev_priv->ips.c_m &&
6077 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006078 m = cparams[i].m;
6079 c = cparams[i].c;
6080 break;
6081 }
6082 }
6083
6084 diff = div_u64(diff, diff1);
6085 ret = ((m * diff) + c);
6086 ret = div_u64(ret, 10);
6087
Daniel Vetter20e4d402012-08-08 23:35:39 +02006088 dev_priv->ips.last_count1 = total_count;
6089 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006090
Daniel Vetter20e4d402012-08-08 23:35:39 +02006091 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006092
6093 return ret;
6094}
6095
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006096unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6097{
6098 unsigned long val;
6099
Chris Wilsondc979972016-05-10 14:10:04 +01006100 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006101 return 0;
6102
6103 spin_lock_irq(&mchdev_lock);
6104
6105 val = __i915_chipset_val(dev_priv);
6106
6107 spin_unlock_irq(&mchdev_lock);
6108
6109 return val;
6110}
6111
Daniel Vettereb48eb02012-04-26 23:28:12 +02006112unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6113{
6114 unsigned long m, x, b;
6115 u32 tsfs;
6116
6117 tsfs = I915_READ(TSFS);
6118
6119 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6120 x = I915_READ8(TR1);
6121
6122 b = tsfs & TSFS_INTR_MASK;
6123
6124 return ((m * x) / 127) - b;
6125}
6126
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006127static int _pxvid_to_vd(u8 pxvid)
6128{
6129 if (pxvid == 0)
6130 return 0;
6131
6132 if (pxvid >= 8 && pxvid < 31)
6133 pxvid = 31;
6134
6135 return (pxvid + 2) * 125;
6136}
6137
6138static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006139{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006140 const int vd = _pxvid_to_vd(pxvid);
6141 const int vm = vd - 1125;
6142
Chris Wilsondc979972016-05-10 14:10:04 +01006143 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006144 return vm > 0 ? vm : 0;
6145
6146 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006147}
6148
Daniel Vetter02d71952012-08-09 16:44:54 +02006149static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006150{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006151 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006152 u32 count;
6153
Daniel Vetter02d71952012-08-09 16:44:54 +02006154 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006155
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006156 now = ktime_get_raw_ns();
6157 diffms = now - dev_priv->ips.last_time2;
6158 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006159
6160 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006161 if (!diffms)
6162 return;
6163
6164 count = I915_READ(GFXEC);
6165
Daniel Vetter20e4d402012-08-08 23:35:39 +02006166 if (count < dev_priv->ips.last_count2) {
6167 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006168 diff += count;
6169 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006170 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006171 }
6172
Daniel Vetter20e4d402012-08-08 23:35:39 +02006173 dev_priv->ips.last_count2 = count;
6174 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006175
6176 /* More magic constants... */
6177 diff = diff * 1181;
6178 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006179 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006180}
6181
Daniel Vetter02d71952012-08-09 16:44:54 +02006182void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6183{
Chris Wilsondc979972016-05-10 14:10:04 +01006184 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006185 return;
6186
Daniel Vetter92703882012-08-09 16:46:01 +02006187 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006188
6189 __i915_update_gfx_val(dev_priv);
6190
Daniel Vetter92703882012-08-09 16:46:01 +02006191 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006192}
6193
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006194static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006195{
6196 unsigned long t, corr, state1, corr2, state2;
6197 u32 pxvid, ext_v;
6198
Daniel Vetter02d71952012-08-09 16:44:54 +02006199 assert_spin_locked(&mchdev_lock);
6200
Ville Syrjälä616847e2015-09-18 20:03:19 +03006201 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006202 pxvid = (pxvid >> 24) & 0x7f;
6203 ext_v = pvid_to_extvid(dev_priv, pxvid);
6204
6205 state1 = ext_v;
6206
6207 t = i915_mch_val(dev_priv);
6208
6209 /* Revel in the empirically derived constants */
6210
6211 /* Correction factor in 1/100000 units */
6212 if (t > 80)
6213 corr = ((t * 2349) + 135940);
6214 else if (t >= 50)
6215 corr = ((t * 964) + 29317);
6216 else /* < 50 */
6217 corr = ((t * 301) + 1004);
6218
6219 corr = corr * ((150142 * state1) / 10000 - 78642);
6220 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006221 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006222
6223 state2 = (corr2 * state1) / 10000;
6224 state2 /= 100; /* convert to mW */
6225
Daniel Vetter02d71952012-08-09 16:44:54 +02006226 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006227
Daniel Vetter20e4d402012-08-08 23:35:39 +02006228 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006229}
6230
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006231unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6232{
6233 unsigned long val;
6234
Chris Wilsondc979972016-05-10 14:10:04 +01006235 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006236 return 0;
6237
6238 spin_lock_irq(&mchdev_lock);
6239
6240 val = __i915_gfx_val(dev_priv);
6241
6242 spin_unlock_irq(&mchdev_lock);
6243
6244 return val;
6245}
6246
Daniel Vettereb48eb02012-04-26 23:28:12 +02006247/**
6248 * i915_read_mch_val - return value for IPS use
6249 *
6250 * Calculate and return a value for the IPS driver to use when deciding whether
6251 * we have thermal and power headroom to increase CPU or GPU power budget.
6252 */
6253unsigned long i915_read_mch_val(void)
6254{
6255 struct drm_i915_private *dev_priv;
6256 unsigned long chipset_val, graphics_val, ret = 0;
6257
Daniel Vetter92703882012-08-09 16:46:01 +02006258 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006259 if (!i915_mch_dev)
6260 goto out_unlock;
6261 dev_priv = i915_mch_dev;
6262
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006263 chipset_val = __i915_chipset_val(dev_priv);
6264 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006265
6266 ret = chipset_val + graphics_val;
6267
6268out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006269 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006270
6271 return ret;
6272}
6273EXPORT_SYMBOL_GPL(i915_read_mch_val);
6274
6275/**
6276 * i915_gpu_raise - raise GPU frequency limit
6277 *
6278 * Raise the limit; IPS indicates we have thermal headroom.
6279 */
6280bool i915_gpu_raise(void)
6281{
6282 struct drm_i915_private *dev_priv;
6283 bool ret = true;
6284
Daniel Vetter92703882012-08-09 16:46:01 +02006285 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006286 if (!i915_mch_dev) {
6287 ret = false;
6288 goto out_unlock;
6289 }
6290 dev_priv = i915_mch_dev;
6291
Daniel Vetter20e4d402012-08-08 23:35:39 +02006292 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6293 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006294
6295out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006296 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006297
6298 return ret;
6299}
6300EXPORT_SYMBOL_GPL(i915_gpu_raise);
6301
6302/**
6303 * i915_gpu_lower - lower GPU frequency limit
6304 *
6305 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6306 * frequency maximum.
6307 */
6308bool i915_gpu_lower(void)
6309{
6310 struct drm_i915_private *dev_priv;
6311 bool ret = true;
6312
Daniel Vetter92703882012-08-09 16:46:01 +02006313 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006314 if (!i915_mch_dev) {
6315 ret = false;
6316 goto out_unlock;
6317 }
6318 dev_priv = i915_mch_dev;
6319
Daniel Vetter20e4d402012-08-08 23:35:39 +02006320 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6321 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006322
6323out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006324 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006325
6326 return ret;
6327}
6328EXPORT_SYMBOL_GPL(i915_gpu_lower);
6329
6330/**
6331 * i915_gpu_busy - indicate GPU business to IPS
6332 *
6333 * Tell the IPS driver whether or not the GPU is busy.
6334 */
6335bool i915_gpu_busy(void)
6336{
6337 struct drm_i915_private *dev_priv;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006338 struct intel_engine_cs *engine;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006339 bool ret = false;
6340
Daniel Vetter92703882012-08-09 16:46:01 +02006341 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006342 if (!i915_mch_dev)
6343 goto out_unlock;
6344 dev_priv = i915_mch_dev;
6345
Dave Gordonb4ac5af2016-03-24 11:20:38 +00006346 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006347 ret |= !list_empty(&engine->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006348
6349out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006350 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006351
6352 return ret;
6353}
6354EXPORT_SYMBOL_GPL(i915_gpu_busy);
6355
6356/**
6357 * i915_gpu_turbo_disable - disable graphics turbo
6358 *
6359 * Disable graphics turbo by resetting the max frequency and setting the
6360 * current frequency to the default.
6361 */
6362bool i915_gpu_turbo_disable(void)
6363{
6364 struct drm_i915_private *dev_priv;
6365 bool ret = true;
6366
Daniel Vetter92703882012-08-09 16:46:01 +02006367 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006368 if (!i915_mch_dev) {
6369 ret = false;
6370 goto out_unlock;
6371 }
6372 dev_priv = i915_mch_dev;
6373
Daniel Vetter20e4d402012-08-08 23:35:39 +02006374 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006375
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006376 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006377 ret = false;
6378
6379out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006380 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006381
6382 return ret;
6383}
6384EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6385
6386/**
6387 * Tells the intel_ips driver that the i915 driver is now loaded, if
6388 * IPS got loaded first.
6389 *
6390 * This awkward dance is so that neither module has to depend on the
6391 * other in order for IPS to do the appropriate communication of
6392 * GPU turbo limits to i915.
6393 */
6394static void
6395ips_ping_for_i915_load(void)
6396{
6397 void (*link)(void);
6398
6399 link = symbol_get(ips_link_to_i915_driver);
6400 if (link) {
6401 link();
6402 symbol_put(ips_link_to_i915_driver);
6403 }
6404}
6405
6406void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6407{
Daniel Vetter02d71952012-08-09 16:44:54 +02006408 /* We only register the i915 ips part with intel-ips once everything is
6409 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006410 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006411 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006412 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006413
6414 ips_ping_for_i915_load();
6415}
6416
6417void intel_gpu_ips_teardown(void)
6418{
Daniel Vetter92703882012-08-09 16:46:01 +02006419 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006420 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006421 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006422}
Deepak S76c3552f2014-01-30 23:08:16 +05306423
Chris Wilsondc979972016-05-10 14:10:04 +01006424static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006425{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006426 u32 lcfuse;
6427 u8 pxw[16];
6428 int i;
6429
6430 /* Disable to program */
6431 I915_WRITE(ECR, 0);
6432 POSTING_READ(ECR);
6433
6434 /* Program energy weights for various events */
6435 I915_WRITE(SDEW, 0x15040d00);
6436 I915_WRITE(CSIEW0, 0x007f0000);
6437 I915_WRITE(CSIEW1, 0x1e220004);
6438 I915_WRITE(CSIEW2, 0x04000004);
6439
6440 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006441 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006442 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006443 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006444
6445 /* Program P-state weights to account for frequency power adjustment */
6446 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006447 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006448 unsigned long freq = intel_pxfreq(pxvidfreq);
6449 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6450 PXVFREQ_PX_SHIFT;
6451 unsigned long val;
6452
6453 val = vid * vid;
6454 val *= (freq / 1000);
6455 val *= 255;
6456 val /= (127*127*900);
6457 if (val > 0xff)
6458 DRM_ERROR("bad pxval: %ld\n", val);
6459 pxw[i] = val;
6460 }
6461 /* Render standby states get 0 weight */
6462 pxw[14] = 0;
6463 pxw[15] = 0;
6464
6465 for (i = 0; i < 4; i++) {
6466 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6467 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006468 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006469 }
6470
6471 /* Adjust magic regs to magic values (more experimental results) */
6472 I915_WRITE(OGW0, 0);
6473 I915_WRITE(OGW1, 0);
6474 I915_WRITE(EG0, 0x00007f00);
6475 I915_WRITE(EG1, 0x0000000e);
6476 I915_WRITE(EG2, 0x000e0000);
6477 I915_WRITE(EG3, 0x68000300);
6478 I915_WRITE(EG4, 0x42000000);
6479 I915_WRITE(EG5, 0x00140031);
6480 I915_WRITE(EG6, 0);
6481 I915_WRITE(EG7, 0);
6482
6483 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006484 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006485
6486 /* Enable PMON + select events */
6487 I915_WRITE(ECR, 0x80000019);
6488
6489 lcfuse = I915_READ(LCFUSE02);
6490
Daniel Vetter20e4d402012-08-08 23:35:39 +02006491 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006492}
6493
Chris Wilsondc979972016-05-10 14:10:04 +01006494void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006495{
Imre Deakb268c692015-12-15 20:10:31 +02006496 /*
6497 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6498 * requirement.
6499 */
6500 if (!i915.enable_rc6) {
6501 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6502 intel_runtime_pm_get(dev_priv);
6503 }
Imre Deake6069ca2014-04-18 16:01:02 +03006504
Chris Wilsondc979972016-05-10 14:10:04 +01006505 if (IS_CHERRYVIEW(dev_priv))
6506 cherryview_init_gt_powersave(dev_priv);
6507 else if (IS_VALLEYVIEW(dev_priv))
6508 valleyview_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006509}
6510
Chris Wilsondc979972016-05-10 14:10:04 +01006511void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006512{
Chris Wilsondc979972016-05-10 14:10:04 +01006513 if (IS_CHERRYVIEW(dev_priv))
Deepak S38807742014-05-23 21:00:15 +05306514 return;
Chris Wilsondc979972016-05-10 14:10:04 +01006515 else if (IS_VALLEYVIEW(dev_priv))
6516 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02006517
6518 if (!i915.enable_rc6)
6519 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03006520}
6521
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006522static void gen6_suspend_rps(struct drm_i915_private *dev_priv)
Imre Deakdbea3ce2014-12-15 18:59:28 +02006523{
Imre Deakdbea3ce2014-12-15 18:59:28 +02006524 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
6525
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006526 gen6_disable_rps_interrupts(dev_priv);
Imre Deakdbea3ce2014-12-15 18:59:28 +02006527}
6528
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006529/**
6530 * intel_suspend_gt_powersave - suspend PM work and helper threads
Chris Wilsondc979972016-05-10 14:10:04 +01006531 * @dev_priv: i915 device
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006532 *
6533 * We don't want to disable RC6 or other features here, we just want
6534 * to make sure any work we've queued has finished and won't bother
6535 * us while we're suspended.
6536 */
Chris Wilsondc979972016-05-10 14:10:04 +01006537void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006538{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006539 if (INTEL_GEN(dev_priv) < 6)
Imre Deakd4d70aa2014-11-19 15:30:04 +02006540 return;
6541
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006542 gen6_suspend_rps(dev_priv);
Deepak Sb47adc12014-06-20 20:03:02 +05306543
6544 /* Force GPU to min freq during suspend */
6545 gen6_rps_idle(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006546}
6547
Chris Wilsondc979972016-05-10 14:10:04 +01006548void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006549{
Chris Wilsondc979972016-05-10 14:10:04 +01006550 if (IS_IRONLAKE_M(dev_priv)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006551 ironlake_disable_drps(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006552 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6553 intel_suspend_gt_powersave(dev_priv);
Imre Deake4948372014-05-12 18:35:04 +03006554
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006555 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsondc979972016-05-10 14:10:04 +01006556 if (INTEL_INFO(dev_priv)->gen >= 9) {
6557 gen9_disable_rc6(dev_priv);
6558 gen9_disable_rps(dev_priv);
6559 } else if (IS_CHERRYVIEW(dev_priv))
6560 cherryview_disable_rps(dev_priv);
6561 else if (IS_VALLEYVIEW(dev_priv))
6562 valleyview_disable_rps(dev_priv);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006563 else
Chris Wilsondc979972016-05-10 14:10:04 +01006564 gen6_disable_rps(dev_priv);
Imre Deake5347702014-11-19 15:30:02 +02006565
Chris Wilsonc0951f02013-10-10 21:58:50 +01006566 dev_priv->rps.enabled = false;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006567 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02006568 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006569}
6570
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006571static void intel_gen6_powersave_work(struct work_struct *work)
6572{
6573 struct drm_i915_private *dev_priv =
6574 container_of(work, struct drm_i915_private,
6575 rps.delayed_resume_work.work);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006576
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006577 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006578
Chris Wilsondc979972016-05-10 14:10:04 +01006579 gen6_reset_rps_interrupts(dev_priv);
Imre Deak3cc134e2014-11-19 15:30:03 +02006580
Chris Wilsondc979972016-05-10 14:10:04 +01006581 if (IS_CHERRYVIEW(dev_priv)) {
6582 cherryview_enable_rps(dev_priv);
6583 } else if (IS_VALLEYVIEW(dev_priv)) {
6584 valleyview_enable_rps(dev_priv);
6585 } else if (INTEL_INFO(dev_priv)->gen >= 9) {
6586 gen9_enable_rc6(dev_priv);
6587 gen9_enable_rps(dev_priv);
6588 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
6589 __gen6_update_ring_freq(dev_priv);
6590 } else if (IS_BROADWELL(dev_priv)) {
6591 gen8_enable_rps(dev_priv);
6592 __gen6_update_ring_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006593 } else {
Chris Wilsondc979972016-05-10 14:10:04 +01006594 gen6_enable_rps(dev_priv);
6595 __gen6_update_ring_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006596 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006597
6598 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6599 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6600
6601 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6602 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6603
Chris Wilsonc0951f02013-10-10 21:58:50 +01006604 dev_priv->rps.enabled = true;
Imre Deak3cc134e2014-11-19 15:30:03 +02006605
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006606 gen6_enable_rps_interrupts(dev_priv);
Imre Deak3cc134e2014-11-19 15:30:03 +02006607
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006608 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deakc6df39b2014-04-14 20:24:29 +03006609
6610 intel_runtime_pm_put(dev_priv);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006611}
6612
Chris Wilsondc979972016-05-10 14:10:04 +01006613void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006614{
Yu Zhangf61018b2015-02-10 19:05:52 +08006615 /* Powersaving is controlled by the host when inside a VM */
Chris Wilsonc0336662016-05-06 15:40:21 +01006616 if (intel_vgpu_active(dev_priv))
Yu Zhangf61018b2015-02-10 19:05:52 +08006617 return;
6618
Chris Wilsondc979972016-05-10 14:10:04 +01006619 if (IS_IRONLAKE_M(dev_priv)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006620 ironlake_enable_drps(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01006621 mutex_lock(&dev_priv->dev->struct_mutex);
6622 intel_init_emon(dev_priv);
6623 mutex_unlock(&dev_priv->dev->struct_mutex);
6624 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006625 /*
6626 * PCU communication is slow and this doesn't need to be
6627 * done at any specific time, so do this out of our fast path
6628 * to make resume and init faster.
Imre Deakc6df39b2014-04-14 20:24:29 +03006629 *
6630 * We depend on the HW RC6 power context save/restore
6631 * mechanism when entering D3 through runtime PM suspend. So
6632 * disable RPM until RPS/RC6 is properly setup. We can only
6633 * get here via the driver load/system resume/runtime resume
6634 * paths, so the _noresume version is enough (and in case of
6635 * runtime resume it's necessary).
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006636 */
Imre Deakc6df39b2014-04-14 20:24:29 +03006637 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
6638 round_jiffies_up_relative(HZ)))
6639 intel_runtime_pm_get_noresume(dev_priv);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006640 }
6641}
6642
Chris Wilsondc979972016-05-10 14:10:04 +01006643void intel_reset_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakc6df39b2014-04-14 20:24:29 +03006644{
Chris Wilsondc979972016-05-10 14:10:04 +01006645 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deakdbea3ce2014-12-15 18:59:28 +02006646 return;
6647
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006648 gen6_suspend_rps(dev_priv);
Imre Deakc6df39b2014-04-14 20:24:29 +03006649 dev_priv->rps.enabled = false;
Imre Deakc6df39b2014-04-14 20:24:29 +03006650}
6651
Daniel Vetter3107bd42012-10-31 22:52:31 +01006652static void ibx_init_clock_gating(struct drm_device *dev)
6653{
6654 struct drm_i915_private *dev_priv = dev->dev_private;
6655
6656 /*
6657 * On Ibex Peak and Cougar Point, we need to disable clock
6658 * gating for the panel power sequencer or it will fail to
6659 * start up when no ports are active.
6660 */
6661 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6662}
6663
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006664static void g4x_disable_trickle_feed(struct drm_device *dev)
6665{
6666 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006667 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006668
Damien Lespiau055e3932014-08-18 13:49:10 +01006669 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006670 I915_WRITE(DSPCNTR(pipe),
6671 I915_READ(DSPCNTR(pipe)) |
6672 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006673
6674 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6675 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006676 }
6677}
6678
Ville Syrjälä017636c2013-12-05 15:51:37 +02006679static void ilk_init_lp_watermarks(struct drm_device *dev)
6680{
6681 struct drm_i915_private *dev_priv = dev->dev_private;
6682
6683 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6684 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6685 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6686
6687 /*
6688 * Don't touch WM1S_LP_EN here.
6689 * Doing so could cause underruns.
6690 */
6691}
6692
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006693static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006694{
6695 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01006696 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006697
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006698 /*
6699 * Required for FBC
6700 * WaFbcDisableDpfcClockGating:ilk
6701 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006702 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6703 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6704 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006705
6706 I915_WRITE(PCH_3DCGDIS0,
6707 MARIUNIT_CLOCK_GATE_DISABLE |
6708 SVSMUNIT_CLOCK_GATE_DISABLE);
6709 I915_WRITE(PCH_3DCGDIS1,
6710 VFMUNIT_CLOCK_GATE_DISABLE);
6711
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006712 /*
6713 * According to the spec the following bits should be set in
6714 * order to enable memory self-refresh
6715 * The bit 22/21 of 0x42004
6716 * The bit 5 of 0x42020
6717 * The bit 15 of 0x45000
6718 */
6719 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6720 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6721 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006722 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006723 I915_WRITE(DISP_ARB_CTL,
6724 (I915_READ(DISP_ARB_CTL) |
6725 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006726
6727 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006728
6729 /*
6730 * Based on the document from hardware guys the following bits
6731 * should be set unconditionally in order to enable FBC.
6732 * The bit 22 of 0x42000
6733 * The bit 22 of 0x42004
6734 * The bit 7,8,9 of 0x42020.
6735 */
6736 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006737 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006738 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6739 I915_READ(ILK_DISPLAY_CHICKEN1) |
6740 ILK_FBCQ_DIS);
6741 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6742 I915_READ(ILK_DISPLAY_CHICKEN2) |
6743 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006744 }
6745
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006746 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6747
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006748 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6749 I915_READ(ILK_DISPLAY_CHICKEN2) |
6750 ILK_ELPIN_409_SELECT);
6751 I915_WRITE(_3D_CHICKEN2,
6752 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6753 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006754
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006755 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006756 I915_WRITE(CACHE_MODE_0,
6757 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006758
Akash Goel4e046322014-04-04 17:14:38 +05306759 /* WaDisable_RenderCache_OperationalFlush:ilk */
6760 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6761
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006762 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006763
Daniel Vetter3107bd42012-10-31 22:52:31 +01006764 ibx_init_clock_gating(dev);
6765}
6766
6767static void cpt_init_clock_gating(struct drm_device *dev)
6768{
6769 struct drm_i915_private *dev_priv = dev->dev_private;
6770 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006771 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006772
6773 /*
6774 * On Ibex Peak and Cougar Point, we need to disable clock
6775 * gating for the panel power sequencer or it will fail to
6776 * start up when no ports are active.
6777 */
Jesse Barnescd664072013-10-02 10:34:19 -07006778 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6779 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6780 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006781 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6782 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006783 /* The below fixes the weird display corruption, a few pixels shifted
6784 * downward, on (only) LVDS of some HP laptops with IVY.
6785 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006786 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006787 val = I915_READ(TRANS_CHICKEN2(pipe));
6788 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6789 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006790 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006791 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006792 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6793 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6794 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006795 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6796 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006797 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006798 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01006799 I915_WRITE(TRANS_CHICKEN1(pipe),
6800 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6801 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006802}
6803
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006804static void gen6_check_mch_setup(struct drm_device *dev)
6805{
6806 struct drm_i915_private *dev_priv = dev->dev_private;
6807 uint32_t tmp;
6808
6809 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02006810 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
6811 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
6812 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006813}
6814
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006815static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006816{
6817 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01006818 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006819
Damien Lespiau231e54f2012-10-19 17:55:41 +01006820 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006821
6822 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6823 I915_READ(ILK_DISPLAY_CHICKEN2) |
6824 ILK_ELPIN_409_SELECT);
6825
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006826 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01006827 I915_WRITE(_3D_CHICKEN,
6828 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
6829
Akash Goel4e046322014-04-04 17:14:38 +05306830 /* WaDisable_RenderCache_OperationalFlush:snb */
6831 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6832
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006833 /*
6834 * BSpec recoomends 8x4 when MSAA is used,
6835 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006836 *
6837 * Note that PS/WM thread counts depend on the WIZ hashing
6838 * disable bit, which we don't touch here, but it's good
6839 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006840 */
6841 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006842 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006843
Ville Syrjälä017636c2013-12-05 15:51:37 +02006844 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006845
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006846 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02006847 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006848
6849 I915_WRITE(GEN6_UCGCTL1,
6850 I915_READ(GEN6_UCGCTL1) |
6851 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
6852 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
6853
6854 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
6855 * gating disable must be set. Failure to set it results in
6856 * flickering pixels due to Z write ordering failures after
6857 * some amount of runtime in the Mesa "fire" demo, and Unigine
6858 * Sanctuary and Tropics, and apparently anything else with
6859 * alpha test or pixel discard.
6860 *
6861 * According to the spec, bit 11 (RCCUNIT) must also be set,
6862 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006863 *
Ville Syrjäläef593182014-01-22 21:32:47 +02006864 * WaDisableRCCUnitClockGating:snb
6865 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006866 */
6867 I915_WRITE(GEN6_UCGCTL2,
6868 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
6869 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
6870
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02006871 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02006872 I915_WRITE(_3D_CHICKEN3,
6873 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006874
6875 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02006876 * Bspec says:
6877 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
6878 * 3DSTATE_SF number of SF output attributes is more than 16."
6879 */
6880 I915_WRITE(_3D_CHICKEN3,
6881 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
6882
6883 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006884 * According to the spec the following bits should be
6885 * set in order to enable memory self-refresh and fbc:
6886 * The bit21 and bit22 of 0x42000
6887 * The bit21 and bit22 of 0x42004
6888 * The bit5 and bit7 of 0x42020
6889 * The bit14 of 0x70180
6890 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01006891 *
6892 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006893 */
6894 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6895 I915_READ(ILK_DISPLAY_CHICKEN1) |
6896 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
6897 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6898 I915_READ(ILK_DISPLAY_CHICKEN2) |
6899 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006900 I915_WRITE(ILK_DSPCLK_GATE_D,
6901 I915_READ(ILK_DSPCLK_GATE_D) |
6902 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
6903 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006904
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006905 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07006906
Daniel Vetter3107bd42012-10-31 22:52:31 +01006907 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006908
6909 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006910}
6911
6912static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
6913{
6914 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
6915
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006916 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02006917 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006918 *
6919 * This actually overrides the dispatch
6920 * mode for all thread types.
6921 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006922 reg &= ~GEN7_FF_SCHED_MASK;
6923 reg |= GEN7_FF_TS_SCHED_HW;
6924 reg |= GEN7_FF_VS_SCHED_HW;
6925 reg |= GEN7_FF_DS_SCHED_HW;
6926
6927 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
6928}
6929
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006930static void lpt_init_clock_gating(struct drm_device *dev)
6931{
6932 struct drm_i915_private *dev_priv = dev->dev_private;
6933
6934 /*
6935 * TODO: this bit should only be enabled when really needed, then
6936 * disabled when not needed anymore in order to save power.
6937 */
Ville Syrjäläc2699522015-08-27 23:55:59 +03006938 if (HAS_PCH_LPT_LP(dev))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006939 I915_WRITE(SOUTH_DSPCLK_GATE_D,
6940 I915_READ(SOUTH_DSPCLK_GATE_D) |
6941 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006942
6943 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03006944 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
6945 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006946 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006947}
6948
Imre Deak7d708ee2013-04-17 14:04:50 +03006949static void lpt_suspend_hw(struct drm_device *dev)
6950{
6951 struct drm_i915_private *dev_priv = dev->dev_private;
6952
Ville Syrjäläc2699522015-08-27 23:55:59 +03006953 if (HAS_PCH_LPT_LP(dev)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03006954 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
6955
6956 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6957 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6958 }
6959}
6960
Imre Deak450174f2016-05-03 15:54:21 +03006961static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
6962 int general_prio_credits,
6963 int high_prio_credits)
6964{
6965 u32 misccpctl;
6966
6967 /* WaTempDisableDOPClkGating:bdw */
6968 misccpctl = I915_READ(GEN7_MISCCPCTL);
6969 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
6970
6971 I915_WRITE(GEN8_L3SQCREG1,
6972 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
6973 L3_HIGH_PRIO_CREDITS(high_prio_credits));
6974
6975 /*
6976 * Wait at least 100 clocks before re-enabling clock gating.
6977 * See the definition of L3SQCREG1 in BSpec.
6978 */
6979 POSTING_READ(GEN8_L3SQCREG1);
6980 udelay(1);
6981 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
6982}
6983
Mika Kuoppala9498dba2016-06-07 17:19:01 +03006984static void kabylake_init_clock_gating(struct drm_device *dev)
6985{
6986 struct drm_i915_private *dev_priv = dev->dev_private;
6987
Mika Kuoppalab033bb62016-06-07 17:19:04 +03006988 gen9_init_clock_gating(dev);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03006989
6990 /* WaDisableSDEUnitClockGating:kbl */
6991 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
6992 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6993 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03006994
6995 /* WaDisableGamClockGating:kbl */
6996 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
6997 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6998 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03006999}
7000
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007001static void skylake_init_clock_gating(struct drm_device *dev)
7002{
Mika Kuoppala44fff992016-06-07 17:19:09 +03007003 struct drm_i915_private *dev_priv = dev->dev_private;
7004
Mika Kuoppalab033bb62016-06-07 17:19:04 +03007005 gen9_init_clock_gating(dev);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007006
7007 /* WAC6entrylatency:skl */
7008 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7009 FBC_LLC_FULLY_OPEN);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007010}
7011
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007012static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007013{
7014 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00007015 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007016
Ville Syrjälä7ad0dba2015-05-19 20:32:55 +03007017 ilk_init_lp_watermarks(dev);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007018
Ben Widawskyab57fff2013-12-12 15:28:04 -08007019 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007020 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007021
Ben Widawskyab57fff2013-12-12 15:28:04 -08007022 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007023 I915_WRITE(CHICKEN_PAR1_1,
7024 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7025
Ben Widawskyab57fff2013-12-12 15:28:04 -08007026 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007027 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007028 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007029 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007030 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007031 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007032
Ben Widawskyab57fff2013-12-12 15:28:04 -08007033 /* WaVSRefCountFullforceMissDisable:bdw */
7034 /* WaDSRefCountFullforceMissDisable:bdw */
7035 I915_WRITE(GEN7_FF_THREAD_MODE,
7036 I915_READ(GEN7_FF_THREAD_MODE) &
7037 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007038
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007039 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7040 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007041
7042 /* WaDisableSDEUnitClockGating:bdw */
7043 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7044 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007045
Imre Deak450174f2016-05-03 15:54:21 +03007046 /* WaProgramL3SqcReg1Default:bdw */
7047 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007048
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007049 /*
7050 * WaGttCachingOffByDefault:bdw
7051 * GTT cache may not work with big pages, so if those
7052 * are ever enabled GTT cache may need to be disabled.
7053 */
7054 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7055
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007056 /* WaKVMNotificationOnConfigChange:bdw */
7057 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7058 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7059
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03007060 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007061}
7062
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007063static void haswell_init_clock_gating(struct drm_device *dev)
7064{
7065 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007066
Ville Syrjälä017636c2013-12-05 15:51:37 +02007067 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007068
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007069 /* L3 caching of data atomics doesn't work -- disable it. */
7070 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7071 I915_WRITE(HSW_ROW_CHICKEN3,
7072 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7073
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007074 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007075 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7076 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7077 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7078
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007079 /* WaVSRefCountFullforceMissDisable:hsw */
7080 I915_WRITE(GEN7_FF_THREAD_MODE,
7081 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007082
Akash Goel4e046322014-04-04 17:14:38 +05307083 /* WaDisable_RenderCache_OperationalFlush:hsw */
7084 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7085
Chia-I Wufe27c602014-01-28 13:29:33 +08007086 /* enable HiZ Raw Stall Optimization */
7087 I915_WRITE(CACHE_MODE_0_GEN7,
7088 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7089
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007090 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007091 I915_WRITE(CACHE_MODE_1,
7092 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007093
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007094 /*
7095 * BSpec recommends 8x4 when MSAA is used,
7096 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007097 *
7098 * Note that PS/WM thread counts depend on the WIZ hashing
7099 * disable bit, which we don't touch here, but it's good
7100 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007101 */
7102 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007103 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007104
Kenneth Graunke94411592014-12-31 16:23:00 -08007105 /* WaSampleCChickenBitEnable:hsw */
7106 I915_WRITE(HALF_SLICE_CHICKEN3,
7107 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7108
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007109 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007110 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7111
Paulo Zanoni90a88642013-05-03 17:23:45 -03007112 /* WaRsPkgCStateDisplayPMReq:hsw */
7113 I915_WRITE(CHICKEN_PAR1_1,
7114 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007115
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007116 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007117}
7118
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007119static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007120{
7121 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07007122 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007123
Ville Syrjälä017636c2013-12-05 15:51:37 +02007124 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007125
Damien Lespiau231e54f2012-10-19 17:55:41 +01007126 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007127
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007128 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007129 I915_WRITE(_3D_CHICKEN3,
7130 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7131
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007132 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007133 I915_WRITE(IVB_CHICKEN3,
7134 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7135 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7136
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007137 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07007138 if (IS_IVB_GT1(dev))
7139 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7140 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007141
Akash Goel4e046322014-04-04 17:14:38 +05307142 /* WaDisable_RenderCache_OperationalFlush:ivb */
7143 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7144
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007145 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007146 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7147 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7148
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007149 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007150 I915_WRITE(GEN7_L3CNTLREG1,
7151 GEN7_WA_FOR_GEN7_L3_CONTROL);
7152 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007153 GEN7_WA_L3_CHICKEN_MODE);
7154 if (IS_IVB_GT1(dev))
7155 I915_WRITE(GEN7_ROW_CHICKEN2,
7156 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007157 else {
7158 /* must write both registers */
7159 I915_WRITE(GEN7_ROW_CHICKEN2,
7160 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007161 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7162 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007163 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007164
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007165 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007166 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7167 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7168
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007169 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007170 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007171 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007172 */
7173 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007174 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007175
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007176 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007177 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7178 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7179 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7180
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007181 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007182
7183 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007184
Chris Wilson22721342014-03-04 09:41:43 +00007185 if (0) { /* causes HiZ corruption on ivb:gt1 */
7186 /* enable HiZ Raw Stall Optimization */
7187 I915_WRITE(CACHE_MODE_0_GEN7,
7188 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7189 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007190
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007191 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007192 I915_WRITE(CACHE_MODE_1,
7193 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007194
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007195 /*
7196 * BSpec recommends 8x4 when MSAA is used,
7197 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007198 *
7199 * Note that PS/WM thread counts depend on the WIZ hashing
7200 * disable bit, which we don't touch here, but it's good
7201 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007202 */
7203 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007204 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007205
Ben Widawsky20848222012-05-04 18:58:59 -07007206 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7207 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7208 snpcr |= GEN6_MBC_SNPCR_MED;
7209 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007210
Ben Widawskyab5c6082013-04-05 13:12:41 -07007211 if (!HAS_PCH_NOP(dev))
7212 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007213
7214 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007215}
7216
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007217static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007218{
7219 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007220
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007221 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007222 I915_WRITE(_3D_CHICKEN3,
7223 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7224
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007225 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007226 I915_WRITE(IVB_CHICKEN3,
7227 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7228 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7229
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007230 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007231 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007232 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007233 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7234 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007235
Akash Goel4e046322014-04-04 17:14:38 +05307236 /* WaDisable_RenderCache_OperationalFlush:vlv */
7237 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7238
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007239 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007240 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7241 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7242
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007243 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007244 I915_WRITE(GEN7_ROW_CHICKEN2,
7245 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7246
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007247 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007248 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7249 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7250 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7251
Ville Syrjälä46680e02014-01-22 21:33:01 +02007252 gen7_setup_fixed_func_scheduler(dev_priv);
7253
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007254 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007255 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007256 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007257 */
7258 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007259 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007260
Akash Goelc98f5062014-03-24 23:00:07 +05307261 /* WaDisableL3Bank2xClockGate:vlv
7262 * Disabling L3 clock gating- MMIO 940c[25] = 1
7263 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7264 I915_WRITE(GEN7_UCGCTL4,
7265 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007266
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007267 /*
7268 * BSpec says this must be set, even though
7269 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7270 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007271 I915_WRITE(CACHE_MODE_1,
7272 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007273
7274 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007275 * BSpec recommends 8x4 when MSAA is used,
7276 * however in practice 16x4 seems fastest.
7277 *
7278 * Note that PS/WM thread counts depend on the WIZ hashing
7279 * disable bit, which we don't touch here, but it's good
7280 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7281 */
7282 I915_WRITE(GEN7_GT_MODE,
7283 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7284
7285 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007286 * WaIncreaseL3CreditsForVLVB0:vlv
7287 * This is the hardware default actually.
7288 */
7289 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7290
7291 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007292 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007293 * Disable clock gating on th GCFG unit to prevent a delay
7294 * in the reporting of vblank events.
7295 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007296 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007297}
7298
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007299static void cherryview_init_clock_gating(struct drm_device *dev)
7300{
7301 struct drm_i915_private *dev_priv = dev->dev_private;
7302
Ville Syrjälä232ce332014-04-09 13:28:35 +03007303 /* WaVSRefCountFullforceMissDisable:chv */
7304 /* WaDSRefCountFullforceMissDisable:chv */
7305 I915_WRITE(GEN7_FF_THREAD_MODE,
7306 I915_READ(GEN7_FF_THREAD_MODE) &
7307 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007308
7309 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7310 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7311 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007312
7313 /* WaDisableCSUnitClockGating:chv */
7314 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7315 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007316
7317 /* WaDisableSDEUnitClockGating:chv */
7318 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7319 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007320
7321 /*
Imre Deak450174f2016-05-03 15:54:21 +03007322 * WaProgramL3SqcReg1Default:chv
7323 * See gfxspecs/Related Documents/Performance Guide/
7324 * LSQC Setting Recommendations.
7325 */
7326 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7327
7328 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007329 * GTT cache may not work with big pages, so if those
7330 * are ever enabled GTT cache may need to be disabled.
7331 */
7332 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007333}
7334
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007335static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007336{
7337 struct drm_i915_private *dev_priv = dev->dev_private;
7338 uint32_t dspclk_gate;
7339
7340 I915_WRITE(RENCLK_GATE_D1, 0);
7341 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7342 GS_UNIT_CLOCK_GATE_DISABLE |
7343 CL_UNIT_CLOCK_GATE_DISABLE);
7344 I915_WRITE(RAMCLK_GATE_D, 0);
7345 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7346 OVRUNIT_CLOCK_GATE_DISABLE |
7347 OVCUNIT_CLOCK_GATE_DISABLE;
7348 if (IS_GM45(dev))
7349 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7350 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007351
7352 /* WaDisableRenderCachePipelinedFlush */
7353 I915_WRITE(CACHE_MODE_0,
7354 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007355
Akash Goel4e046322014-04-04 17:14:38 +05307356 /* WaDisable_RenderCache_OperationalFlush:g4x */
7357 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7358
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007359 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007360}
7361
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007362static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007363{
7364 struct drm_i915_private *dev_priv = dev->dev_private;
7365
7366 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7367 I915_WRITE(RENCLK_GATE_D2, 0);
7368 I915_WRITE(DSPCLK_GATE_D, 0);
7369 I915_WRITE(RAMCLK_GATE_D, 0);
7370 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007371 I915_WRITE(MI_ARB_STATE,
7372 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307373
7374 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7375 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007376}
7377
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007378static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007379{
7380 struct drm_i915_private *dev_priv = dev->dev_private;
7381
7382 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7383 I965_RCC_CLOCK_GATE_DISABLE |
7384 I965_RCPB_CLOCK_GATE_DISABLE |
7385 I965_ISC_CLOCK_GATE_DISABLE |
7386 I965_FBC_CLOCK_GATE_DISABLE);
7387 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007388 I915_WRITE(MI_ARB_STATE,
7389 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307390
7391 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7392 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007393}
7394
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007395static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007396{
7397 struct drm_i915_private *dev_priv = dev->dev_private;
7398 u32 dstate = I915_READ(D_STATE);
7399
7400 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7401 DSTATE_DOT_CLOCK_GATING;
7402 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007403
7404 if (IS_PINEVIEW(dev))
7405 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007406
7407 /* IIR "flip pending" means done if this bit is set */
7408 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007409
7410 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007411 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007412
7413 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7414 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007415
7416 I915_WRITE(MI_ARB_STATE,
7417 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007418}
7419
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007420static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007421{
7422 struct drm_i915_private *dev_priv = dev->dev_private;
7423
7424 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007425
7426 /* interrupts should cause a wake up from C3 */
7427 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7428 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007429
7430 I915_WRITE(MEM_MODE,
7431 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007432}
7433
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007434static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007435{
7436 struct drm_i915_private *dev_priv = dev->dev_private;
7437
7438 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007439
7440 I915_WRITE(MEM_MODE,
7441 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7442 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007443}
7444
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007445void intel_init_clock_gating(struct drm_device *dev)
7446{
7447 struct drm_i915_private *dev_priv = dev->dev_private;
7448
Imre Deakbb400da2016-03-16 13:38:54 +02007449 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007450}
7451
Imre Deak7d708ee2013-04-17 14:04:50 +03007452void intel_suspend_hw(struct drm_device *dev)
7453{
7454 if (HAS_PCH_LPT(dev))
7455 lpt_suspend_hw(dev);
7456}
7457
Imre Deakbb400da2016-03-16 13:38:54 +02007458static void nop_init_clock_gating(struct drm_device *dev)
7459{
7460 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7461}
7462
7463/**
7464 * intel_init_clock_gating_hooks - setup the clock gating hooks
7465 * @dev_priv: device private
7466 *
7467 * Setup the hooks that configure which clocks of a given platform can be
7468 * gated and also apply various GT and display specific workarounds for these
7469 * platforms. Note that some GT specific workarounds are applied separately
7470 * when GPU contexts or batchbuffers start their execution.
7471 */
7472void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7473{
7474 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007475 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007476 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007477 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007478 else if (IS_BROXTON(dev_priv))
7479 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
7480 else if (IS_BROADWELL(dev_priv))
7481 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7482 else if (IS_CHERRYVIEW(dev_priv))
7483 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7484 else if (IS_HASWELL(dev_priv))
7485 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7486 else if (IS_IVYBRIDGE(dev_priv))
7487 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7488 else if (IS_VALLEYVIEW(dev_priv))
7489 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7490 else if (IS_GEN6(dev_priv))
7491 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7492 else if (IS_GEN5(dev_priv))
7493 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7494 else if (IS_G4X(dev_priv))
7495 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7496 else if (IS_CRESTLINE(dev_priv))
7497 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7498 else if (IS_BROADWATER(dev_priv))
7499 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7500 else if (IS_GEN3(dev_priv))
7501 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7502 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7503 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7504 else if (IS_GEN2(dev_priv))
7505 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7506 else {
7507 MISSING_CASE(INTEL_DEVID(dev_priv));
7508 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7509 }
7510}
7511
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007512/* Set up chip specific power management-related functions */
7513void intel_init_pm(struct drm_device *dev)
7514{
7515 struct drm_i915_private *dev_priv = dev->dev_private;
7516
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007517 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007518
Daniel Vetterc921aba2012-04-26 23:28:17 +02007519 /* For cxsr */
7520 if (IS_PINEVIEW(dev))
7521 i915_pineview_get_mem_freq(dev);
7522 else if (IS_GEN5(dev))
7523 i915_ironlake_get_mem_freq(dev);
7524
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007525 /* For FIFO watermark updates */
Damien Lespiauf5ed50c2014-11-13 17:51:52 +00007526 if (INTEL_INFO(dev)->gen >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00007527 skl_setup_wm_latency(dev);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00007528 dev_priv->display.update_wm = skl_update_wm;
Matt Roper98d39492016-05-12 07:06:03 -07007529 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Damien Lespiauc83155a2014-03-28 00:18:35 +05307530 } else if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007531 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007532
Ville Syrjäläbd602542014-01-07 16:14:10 +02007533 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
7534 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
7535 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
7536 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07007537 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08007538 dev_priv->display.compute_intermediate_wm =
7539 ilk_compute_intermediate_wm;
7540 dev_priv->display.initial_watermarks =
7541 ilk_initial_watermarks;
7542 dev_priv->display.optimize_watermarks =
7543 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007544 } else {
7545 DRM_DEBUG_KMS("Failed to read display plane latency. "
7546 "Disable CxSR\n");
7547 }
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007548 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007549 vlv_setup_wm_latency(dev);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007550 dev_priv->display.update_wm = vlv_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007551 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007552 vlv_setup_wm_latency(dev);
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007553 dev_priv->display.update_wm = vlv_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007554 } else if (IS_PINEVIEW(dev)) {
7555 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
7556 dev_priv->is_ddr3,
7557 dev_priv->fsb_freq,
7558 dev_priv->mem_freq)) {
7559 DRM_INFO("failed to find known CxSR latency "
7560 "(found ddr%s fsb freq %d, mem freq %d), "
7561 "disabling CxSR\n",
7562 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7563 dev_priv->fsb_freq, dev_priv->mem_freq);
7564 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007565 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007566 dev_priv->display.update_wm = NULL;
7567 } else
7568 dev_priv->display.update_wm = pineview_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007569 } else if (IS_G4X(dev)) {
7570 dev_priv->display.update_wm = g4x_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007571 } else if (IS_GEN4(dev)) {
7572 dev_priv->display.update_wm = i965_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007573 } else if (IS_GEN3(dev)) {
7574 dev_priv->display.update_wm = i9xx_update_wm;
7575 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007576 } else if (IS_GEN2(dev)) {
7577 if (INTEL_INFO(dev)->num_pipes == 1) {
7578 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007579 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007580 } else {
7581 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007582 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007583 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007584 } else {
7585 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007586 }
7587}
7588
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007589int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007590{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007591 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007592
7593 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7594 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7595 return -EAGAIN;
7596 }
7597
7598 I915_WRITE(GEN6_PCODE_DATA, *val);
Damien Lespiaudddab342014-11-13 17:51:50 +00007599 I915_WRITE(GEN6_PCODE_DATA1, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007600 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7601
7602 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7603 500)) {
7604 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7605 return -ETIMEDOUT;
7606 }
7607
7608 *val = I915_READ(GEN6_PCODE_DATA);
7609 I915_WRITE(GEN6_PCODE_DATA, 0);
7610
7611 return 0;
7612}
7613
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007614int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007615{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007616 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007617
7618 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7619 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7620 return -EAGAIN;
7621 }
7622
7623 I915_WRITE(GEN6_PCODE_DATA, val);
7624 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7625
7626 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7627 500)) {
7628 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7629 return -ETIMEDOUT;
7630 }
7631
7632 I915_WRITE(GEN6_PCODE_DATA, 0);
7633
7634 return 0;
7635}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007636
Ville Syrjälädd06f882014-11-10 22:55:12 +02007637static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7638{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007639 /*
7640 * N = val - 0xb7
7641 * Slow = Fast = GPLL ref * N
7642 */
7643 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007644}
7645
Fengguang Wub55dd642014-07-12 11:21:39 +02007646static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007647{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007648 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007649}
7650
Fengguang Wub55dd642014-07-12 11:21:39 +02007651static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307652{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007653 /*
7654 * N = val / 2
7655 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
7656 */
7657 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307658}
7659
Fengguang Wub55dd642014-07-12 11:21:39 +02007660static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307661{
Ville Syrjälä1c147622014-08-18 14:42:43 +03007662 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02007663 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307664}
7665
Ville Syrjälä616bc822015-01-23 21:04:25 +02007666int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7667{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007668 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007669 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
7670 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007671 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007672 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007673 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007674 return byt_gpu_freq(dev_priv, val);
7675 else
7676 return val * GT_FREQUENCY_MULTIPLIER;
7677}
7678
Ville Syrjälä616bc822015-01-23 21:04:25 +02007679int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7680{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007681 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007682 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
7683 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007684 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007685 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03007686 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007687 return byt_freq_opcode(dev_priv, val);
7688 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02007689 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05307690}
7691
Chris Wilson6ad790c2015-04-07 16:20:31 +01007692struct request_boost {
7693 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007694 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007695};
7696
7697static void __intel_rps_boost_work(struct work_struct *work)
7698{
7699 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01007700 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007701
Chris Wilsone61b9952015-04-27 13:41:24 +01007702 if (!i915_gem_request_completed(req, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01007703 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007704
Chris Wilson73db04c2016-04-28 09:56:55 +01007705 i915_gem_request_unreference(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007706 kfree(boost);
7707}
7708
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007709void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007710{
7711 struct request_boost *boost;
7712
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007713 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007714 return;
7715
Chris Wilsone61b9952015-04-27 13:41:24 +01007716 if (i915_gem_request_completed(req, true))
7717 return;
7718
Chris Wilson6ad790c2015-04-07 16:20:31 +01007719 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
7720 if (boost == NULL)
7721 return;
7722
Daniel Vettereed29a52015-05-21 14:21:25 +02007723 i915_gem_request_reference(req);
7724 boost->req = req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007725
7726 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01007727 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007728}
7729
Daniel Vetterf742a552013-12-06 10:17:53 +01007730void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007731{
7732 struct drm_i915_private *dev_priv = dev->dev_private;
7733
Daniel Vetterf742a552013-12-06 10:17:53 +01007734 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01007735 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01007736
Chris Wilson907b28c2013-07-19 20:36:52 +01007737 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
7738 intel_gen6_powersave_work);
Chris Wilson1854d5c2015-04-07 16:20:32 +01007739 INIT_LIST_HEAD(&dev_priv->rps.clients);
Chris Wilson2e1b8732015-04-27 13:41:22 +01007740 INIT_LIST_HEAD(&dev_priv->rps.semaphores.link);
7741 INIT_LIST_HEAD(&dev_priv->rps.mmioflips.link);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007742
Paulo Zanoni33688d92014-03-07 20:08:19 -03007743 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02007744 atomic_set(&dev_priv->pm.wakeref_count, 0);
Imre Deak2b19efe2015-12-15 20:10:37 +02007745 atomic_set(&dev_priv->pm.atomic_seq, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01007746}