blob: a2610085e7ba0ef82375df6d69ad394866506c62 [file] [log] [blame]
Juergen Beiserta1292592017-04-18 10:48:25 +02001/*
2 * Copyright (C) 2017 Pengutronix, Juergen Borleis <kernel@pengutronix.de>
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 */
14#include <linux/kernel.h>
15#include <linux/module.h>
16#include <linux/gpio/consumer.h>
17#include <linux/regmap.h>
18#include <linux/mutex.h>
19#include <linux/mii.h>
Egil Hjelmeland4d6a78b2017-09-19 10:09:24 +020020#include <linux/phy.h>
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +020021#include <linux/if_bridge.h>
Egil Hjelmeland06204272017-10-20 12:19:10 +020022#include <linux/etherdevice.h>
Juergen Beiserta1292592017-04-18 10:48:25 +020023
24#include "lan9303.h"
25
Egil Hjelmelanda368ca52017-08-05 13:05:47 +020026#define LAN9303_NUM_PORTS 3
27
Egil Hjelmelandab78acb2017-07-30 19:58:54 +020028/* 13.2 System Control and Status Registers
29 * Multiply register number by 4 to get address offset.
30 */
Juergen Beiserta1292592017-04-18 10:48:25 +020031#define LAN9303_CHIP_REV 0x14
32# define LAN9303_CHIP_ID 0x9303
33#define LAN9303_IRQ_CFG 0x15
34# define LAN9303_IRQ_CFG_IRQ_ENABLE BIT(8)
35# define LAN9303_IRQ_CFG_IRQ_POL BIT(4)
36# define LAN9303_IRQ_CFG_IRQ_TYPE BIT(0)
37#define LAN9303_INT_STS 0x16
38# define LAN9303_INT_STS_PHY_INT2 BIT(27)
39# define LAN9303_INT_STS_PHY_INT1 BIT(26)
40#define LAN9303_INT_EN 0x17
41# define LAN9303_INT_EN_PHY_INT2_EN BIT(27)
42# define LAN9303_INT_EN_PHY_INT1_EN BIT(26)
43#define LAN9303_HW_CFG 0x1D
44# define LAN9303_HW_CFG_READY BIT(27)
45# define LAN9303_HW_CFG_AMDX_EN_PORT2 BIT(26)
46# define LAN9303_HW_CFG_AMDX_EN_PORT1 BIT(25)
47#define LAN9303_PMI_DATA 0x29
48#define LAN9303_PMI_ACCESS 0x2A
49# define LAN9303_PMI_ACCESS_PHY_ADDR(x) (((x) & 0x1f) << 11)
50# define LAN9303_PMI_ACCESS_MIIRINDA(x) (((x) & 0x1f) << 6)
51# define LAN9303_PMI_ACCESS_MII_BUSY BIT(0)
52# define LAN9303_PMI_ACCESS_MII_WRITE BIT(1)
53#define LAN9303_MANUAL_FC_1 0x68
54#define LAN9303_MANUAL_FC_2 0x69
55#define LAN9303_MANUAL_FC_0 0x6a
56#define LAN9303_SWITCH_CSR_DATA 0x6b
57#define LAN9303_SWITCH_CSR_CMD 0x6c
58#define LAN9303_SWITCH_CSR_CMD_BUSY BIT(31)
59#define LAN9303_SWITCH_CSR_CMD_RW BIT(30)
60#define LAN9303_SWITCH_CSR_CMD_LANES (BIT(19) | BIT(18) | BIT(17) | BIT(16))
61#define LAN9303_VIRT_PHY_BASE 0x70
62#define LAN9303_VIRT_SPECIAL_CTRL 0x77
Egil Hjelmeland4d6a78b2017-09-19 10:09:24 +020063#define LAN9303_VIRT_SPECIAL_TURBO BIT(10) /*Turbo MII Enable*/
Juergen Beiserta1292592017-04-18 10:48:25 +020064
Egil Hjelmelandab78acb2017-07-30 19:58:54 +020065/*13.4 Switch Fabric Control and Status Registers
66 * Accessed indirectly via SWITCH_CSR_CMD, SWITCH_CSR_DATA.
67 */
Juergen Beiserta1292592017-04-18 10:48:25 +020068#define LAN9303_SW_DEV_ID 0x0000
69#define LAN9303_SW_RESET 0x0001
70#define LAN9303_SW_RESET_RESET BIT(0)
71#define LAN9303_SW_IMR 0x0004
72#define LAN9303_SW_IPR 0x0005
73#define LAN9303_MAC_VER_ID_0 0x0400
74#define LAN9303_MAC_RX_CFG_0 0x0401
75# define LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES BIT(1)
76# define LAN9303_MAC_RX_CFG_X_RX_ENABLE BIT(0)
77#define LAN9303_MAC_RX_UNDSZE_CNT_0 0x0410
78#define LAN9303_MAC_RX_64_CNT_0 0x0411
79#define LAN9303_MAC_RX_127_CNT_0 0x0412
80#define LAN9303_MAC_RX_255_CNT_0 0x413
81#define LAN9303_MAC_RX_511_CNT_0 0x0414
82#define LAN9303_MAC_RX_1023_CNT_0 0x0415
83#define LAN9303_MAC_RX_MAX_CNT_0 0x0416
84#define LAN9303_MAC_RX_OVRSZE_CNT_0 0x0417
85#define LAN9303_MAC_RX_PKTOK_CNT_0 0x0418
86#define LAN9303_MAC_RX_CRCERR_CNT_0 0x0419
87#define LAN9303_MAC_RX_MULCST_CNT_0 0x041a
88#define LAN9303_MAC_RX_BRDCST_CNT_0 0x041b
89#define LAN9303_MAC_RX_PAUSE_CNT_0 0x041c
90#define LAN9303_MAC_RX_FRAG_CNT_0 0x041d
91#define LAN9303_MAC_RX_JABB_CNT_0 0x041e
92#define LAN9303_MAC_RX_ALIGN_CNT_0 0x041f
93#define LAN9303_MAC_RX_PKTLEN_CNT_0 0x0420
94#define LAN9303_MAC_RX_GOODPKTLEN_CNT_0 0x0421
95#define LAN9303_MAC_RX_SYMBL_CNT_0 0x0422
96#define LAN9303_MAC_RX_CTLFRM_CNT_0 0x0423
97
98#define LAN9303_MAC_TX_CFG_0 0x0440
99# define LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT (21 << 2)
100# define LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE BIT(1)
101# define LAN9303_MAC_TX_CFG_X_TX_ENABLE BIT(0)
102#define LAN9303_MAC_TX_DEFER_CNT_0 0x0451
103#define LAN9303_MAC_TX_PAUSE_CNT_0 0x0452
104#define LAN9303_MAC_TX_PKTOK_CNT_0 0x0453
105#define LAN9303_MAC_TX_64_CNT_0 0x0454
106#define LAN9303_MAC_TX_127_CNT_0 0x0455
107#define LAN9303_MAC_TX_255_CNT_0 0x0456
108#define LAN9303_MAC_TX_511_CNT_0 0x0457
109#define LAN9303_MAC_TX_1023_CNT_0 0x0458
110#define LAN9303_MAC_TX_MAX_CNT_0 0x0459
111#define LAN9303_MAC_TX_UNDSZE_CNT_0 0x045a
112#define LAN9303_MAC_TX_PKTLEN_CNT_0 0x045c
113#define LAN9303_MAC_TX_BRDCST_CNT_0 0x045d
114#define LAN9303_MAC_TX_MULCST_CNT_0 0x045e
115#define LAN9303_MAC_TX_LATECOL_0 0x045f
116#define LAN9303_MAC_TX_EXCOL_CNT_0 0x0460
117#define LAN9303_MAC_TX_SNGLECOL_CNT_0 0x0461
118#define LAN9303_MAC_TX_MULTICOL_CNT_0 0x0462
119#define LAN9303_MAC_TX_TOTALCOL_CNT_0 0x0463
120
121#define LAN9303_MAC_VER_ID_1 0x0800
122#define LAN9303_MAC_RX_CFG_1 0x0801
123#define LAN9303_MAC_TX_CFG_1 0x0840
124#define LAN9303_MAC_VER_ID_2 0x0c00
125#define LAN9303_MAC_RX_CFG_2 0x0c01
126#define LAN9303_MAC_TX_CFG_2 0x0c40
127#define LAN9303_SWE_ALR_CMD 0x1800
Egil Hjelmelandab335342017-10-20 12:19:09 +0200128# define LAN9303_ALR_CMD_MAKE_ENTRY BIT(2)
129# define LAN9303_ALR_CMD_GET_FIRST BIT(1)
130# define LAN9303_ALR_CMD_GET_NEXT BIT(0)
131#define LAN9303_SWE_ALR_WR_DAT_0 0x1801
132#define LAN9303_SWE_ALR_WR_DAT_1 0x1802
133# define LAN9303_ALR_DAT1_VALID BIT(26)
134# define LAN9303_ALR_DAT1_END_OF_TABL BIT(25)
135# define LAN9303_ALR_DAT1_AGE_OVERRID BIT(25)
136# define LAN9303_ALR_DAT1_STATIC BIT(24)
137# define LAN9303_ALR_DAT1_PORT_BITOFFS 16
138# define LAN9303_ALR_DAT1_PORT_MASK (7 << LAN9303_ALR_DAT1_PORT_BITOFFS)
139#define LAN9303_SWE_ALR_RD_DAT_0 0x1805
140#define LAN9303_SWE_ALR_RD_DAT_1 0x1806
141#define LAN9303_SWE_ALR_CMD_STS 0x1808
142# define ALR_STS_MAKE_PEND BIT(0)
Juergen Beiserta1292592017-04-18 10:48:25 +0200143#define LAN9303_SWE_VLAN_CMD 0x180b
144# define LAN9303_SWE_VLAN_CMD_RNW BIT(5)
145# define LAN9303_SWE_VLAN_CMD_PVIDNVLAN BIT(4)
146#define LAN9303_SWE_VLAN_WR_DATA 0x180c
147#define LAN9303_SWE_VLAN_RD_DATA 0x180e
148# define LAN9303_SWE_VLAN_MEMBER_PORT2 BIT(17)
149# define LAN9303_SWE_VLAN_UNTAG_PORT2 BIT(16)
150# define LAN9303_SWE_VLAN_MEMBER_PORT1 BIT(15)
151# define LAN9303_SWE_VLAN_UNTAG_PORT1 BIT(14)
152# define LAN9303_SWE_VLAN_MEMBER_PORT0 BIT(13)
153# define LAN9303_SWE_VLAN_UNTAG_PORT0 BIT(12)
154#define LAN9303_SWE_VLAN_CMD_STS 0x1810
155#define LAN9303_SWE_GLB_INGRESS_CFG 0x1840
Egil Hjelmeland2aee4302017-11-10 12:54:34 +0100156# define LAN9303_SWE_GLB_INGR_IGMP_TRAP BIT(7)
157# define LAN9303_SWE_GLB_INGR_IGMP_PORT(p) BIT(10 + p)
Juergen Beiserta1292592017-04-18 10:48:25 +0200158#define LAN9303_SWE_PORT_STATE 0x1843
159# define LAN9303_SWE_PORT_STATE_FORWARDING_PORT2 (0)
160# define LAN9303_SWE_PORT_STATE_LEARNING_PORT2 BIT(5)
161# define LAN9303_SWE_PORT_STATE_BLOCKING_PORT2 BIT(4)
162# define LAN9303_SWE_PORT_STATE_FORWARDING_PORT1 (0)
163# define LAN9303_SWE_PORT_STATE_LEARNING_PORT1 BIT(3)
164# define LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 BIT(2)
165# define LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 (0)
166# define LAN9303_SWE_PORT_STATE_LEARNING_PORT0 BIT(1)
167# define LAN9303_SWE_PORT_STATE_BLOCKING_PORT0 BIT(0)
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +0200168# define LAN9303_SWE_PORT_STATE_DISABLED_PORT0 (3)
Juergen Beiserta1292592017-04-18 10:48:25 +0200169#define LAN9303_SWE_PORT_MIRROR 0x1846
170# define LAN9303_SWE_PORT_MIRROR_SNIFF_ALL BIT(8)
171# define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT2 BIT(7)
172# define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT1 BIT(6)
173# define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 BIT(5)
174# define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 BIT(4)
175# define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 BIT(3)
176# define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT0 BIT(2)
177# define LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING BIT(1)
178# define LAN9303_SWE_PORT_MIRROR_ENABLE_TX_MIRRORING BIT(0)
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +0200179# define LAN9303_SWE_PORT_MIRROR_DISABLED 0
Juergen Beiserta1292592017-04-18 10:48:25 +0200180#define LAN9303_SWE_INGRESS_PORT_TYPE 0x1847
Egil Hjelmelandf7e3bfa2017-10-10 14:49:52 +0200181#define LAN9303_SWE_INGRESS_PORT_TYPE_VLAN 3
Juergen Beiserta1292592017-04-18 10:48:25 +0200182#define LAN9303_BM_CFG 0x1c00
183#define LAN9303_BM_EGRSS_PORT_TYPE 0x1c0c
184# define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT2 (BIT(17) | BIT(16))
185# define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT1 (BIT(9) | BIT(8))
186# define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0 (BIT(1) | BIT(0))
187
Egil Hjelmeland451d3ca2017-08-05 13:05:46 +0200188#define LAN9303_SWITCH_PORT_REG(port, reg0) (0x400 * (port) + (reg0))
Juergen Beiserta1292592017-04-18 10:48:25 +0200189
190/* the built-in PHYs are of type LAN911X */
191#define MII_LAN911X_SPECIAL_MODES 0x12
192#define MII_LAN911X_SPECIAL_CONTROL_STATUS 0x1f
193
194static const struct regmap_range lan9303_valid_regs[] = {
195 regmap_reg_range(0x14, 0x17), /* misc, interrupt */
196 regmap_reg_range(0x19, 0x19), /* endian test */
197 regmap_reg_range(0x1d, 0x1d), /* hardware config */
198 regmap_reg_range(0x23, 0x24), /* general purpose timer */
199 regmap_reg_range(0x27, 0x27), /* counter */
200 regmap_reg_range(0x29, 0x2a), /* PMI index regs */
201 regmap_reg_range(0x68, 0x6a), /* flow control */
202 regmap_reg_range(0x6b, 0x6c), /* switch fabric indirect regs */
203 regmap_reg_range(0x6d, 0x6f), /* misc */
204 regmap_reg_range(0x70, 0x77), /* virtual phy */
205 regmap_reg_range(0x78, 0x7a), /* GPIO */
206 regmap_reg_range(0x7c, 0x7e), /* MAC & reset */
207 regmap_reg_range(0x80, 0xb7), /* switch fabric direct regs (wr only) */
208};
209
210static const struct regmap_range lan9303_reserved_ranges[] = {
211 regmap_reg_range(0x00, 0x13),
212 regmap_reg_range(0x18, 0x18),
213 regmap_reg_range(0x1a, 0x1c),
214 regmap_reg_range(0x1e, 0x22),
215 regmap_reg_range(0x25, 0x26),
216 regmap_reg_range(0x28, 0x28),
217 regmap_reg_range(0x2b, 0x67),
218 regmap_reg_range(0x7b, 0x7b),
219 regmap_reg_range(0x7f, 0x7f),
220 regmap_reg_range(0xb8, 0xff),
221};
222
223const struct regmap_access_table lan9303_register_set = {
224 .yes_ranges = lan9303_valid_regs,
225 .n_yes_ranges = ARRAY_SIZE(lan9303_valid_regs),
226 .no_ranges = lan9303_reserved_ranges,
227 .n_no_ranges = ARRAY_SIZE(lan9303_reserved_ranges),
228};
229EXPORT_SYMBOL(lan9303_register_set);
230
231static int lan9303_read(struct regmap *regmap, unsigned int offset, u32 *reg)
232{
233 int ret, i;
234
235 /* we can lose arbitration for the I2C case, because the device
236 * tries to detect and read an external EEPROM after reset and acts as
237 * a master on the shared I2C bus itself. This conflicts with our
238 * attempts to access the device as a slave at the same moment.
239 */
240 for (i = 0; i < 5; i++) {
241 ret = regmap_read(regmap, offset, reg);
242 if (!ret)
243 return 0;
244 if (ret != -EAGAIN)
245 break;
246 msleep(500);
247 }
248
249 return -EIO;
250}
251
252static int lan9303_virt_phy_reg_read(struct lan9303 *chip, int regnum)
253{
254 int ret;
255 u32 val;
256
257 if (regnum > MII_EXPANSION)
258 return -EINVAL;
259
260 ret = lan9303_read(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, &val);
261 if (ret)
262 return ret;
263
264 return val & 0xffff;
265}
266
267static int lan9303_virt_phy_reg_write(struct lan9303 *chip, int regnum, u16 val)
268{
269 if (regnum > MII_EXPANSION)
270 return -EINVAL;
271
272 return regmap_write(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, val);
273}
274
Egil Hjelmeland9e866e52017-07-30 19:58:55 +0200275static int lan9303_indirect_phy_wait_for_completion(struct lan9303 *chip)
Juergen Beiserta1292592017-04-18 10:48:25 +0200276{
277 int ret, i;
278 u32 reg;
279
280 for (i = 0; i < 25; i++) {
281 ret = lan9303_read(chip->regmap, LAN9303_PMI_ACCESS, &reg);
282 if (ret) {
283 dev_err(chip->dev,
284 "Failed to read pmi access status: %d\n", ret);
285 return ret;
286 }
287 if (!(reg & LAN9303_PMI_ACCESS_MII_BUSY))
288 return 0;
Egil Hjelmelandec5c91c2017-11-06 12:42:03 +0100289 usleep_range(1000, 2000);
Juergen Beiserta1292592017-04-18 10:48:25 +0200290 }
291
292 return -EIO;
293}
294
Egil Hjelmeland9e866e52017-07-30 19:58:55 +0200295static int lan9303_indirect_phy_read(struct lan9303 *chip, int addr, int regnum)
Juergen Beiserta1292592017-04-18 10:48:25 +0200296{
297 int ret;
298 u32 val;
299
300 val = LAN9303_PMI_ACCESS_PHY_ADDR(addr);
301 val |= LAN9303_PMI_ACCESS_MIIRINDA(regnum);
302
303 mutex_lock(&chip->indirect_mutex);
304
Egil Hjelmeland9e866e52017-07-30 19:58:55 +0200305 ret = lan9303_indirect_phy_wait_for_completion(chip);
Juergen Beiserta1292592017-04-18 10:48:25 +0200306 if (ret)
307 goto on_error;
308
309 /* start the MII read cycle */
310 ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, val);
311 if (ret)
312 goto on_error;
313
Egil Hjelmeland9e866e52017-07-30 19:58:55 +0200314 ret = lan9303_indirect_phy_wait_for_completion(chip);
Juergen Beiserta1292592017-04-18 10:48:25 +0200315 if (ret)
316 goto on_error;
317
318 /* read the result of this operation */
319 ret = lan9303_read(chip->regmap, LAN9303_PMI_DATA, &val);
320 if (ret)
321 goto on_error;
322
323 mutex_unlock(&chip->indirect_mutex);
324
325 return val & 0xffff;
326
327on_error:
328 mutex_unlock(&chip->indirect_mutex);
329 return ret;
330}
331
Egil Hjelmeland9e866e52017-07-30 19:58:55 +0200332static int lan9303_indirect_phy_write(struct lan9303 *chip, int addr,
333 int regnum, u16 val)
Juergen Beiserta1292592017-04-18 10:48:25 +0200334{
335 int ret;
336 u32 reg;
337
338 reg = LAN9303_PMI_ACCESS_PHY_ADDR(addr);
339 reg |= LAN9303_PMI_ACCESS_MIIRINDA(regnum);
340 reg |= LAN9303_PMI_ACCESS_MII_WRITE;
341
342 mutex_lock(&chip->indirect_mutex);
343
Egil Hjelmeland9e866e52017-07-30 19:58:55 +0200344 ret = lan9303_indirect_phy_wait_for_completion(chip);
Juergen Beiserta1292592017-04-18 10:48:25 +0200345 if (ret)
346 goto on_error;
347
348 /* write the data first... */
349 ret = regmap_write(chip->regmap, LAN9303_PMI_DATA, val);
350 if (ret)
351 goto on_error;
352
353 /* ...then start the MII write cycle */
354 ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, reg);
355
356on_error:
357 mutex_unlock(&chip->indirect_mutex);
358 return ret;
359}
360
Egil Hjelmeland2c340892017-07-30 19:58:56 +0200361const struct lan9303_phy_ops lan9303_indirect_phy_ops = {
362 .phy_read = lan9303_indirect_phy_read,
363 .phy_write = lan9303_indirect_phy_write,
364};
365EXPORT_SYMBOL_GPL(lan9303_indirect_phy_ops);
366
Juergen Beiserta1292592017-04-18 10:48:25 +0200367static int lan9303_switch_wait_for_completion(struct lan9303 *chip)
368{
369 int ret, i;
370 u32 reg;
371
372 for (i = 0; i < 25; i++) {
373 ret = lan9303_read(chip->regmap, LAN9303_SWITCH_CSR_CMD, &reg);
374 if (ret) {
375 dev_err(chip->dev,
376 "Failed to read csr command status: %d\n", ret);
377 return ret;
378 }
379 if (!(reg & LAN9303_SWITCH_CSR_CMD_BUSY))
380 return 0;
Egil Hjelmelandec5c91c2017-11-06 12:42:03 +0100381 usleep_range(1000, 2000);
Juergen Beiserta1292592017-04-18 10:48:25 +0200382 }
383
384 return -EIO;
385}
386
387static int lan9303_write_switch_reg(struct lan9303 *chip, u16 regnum, u32 val)
388{
389 u32 reg;
390 int ret;
391
392 reg = regnum;
393 reg |= LAN9303_SWITCH_CSR_CMD_LANES;
394 reg |= LAN9303_SWITCH_CSR_CMD_BUSY;
395
396 mutex_lock(&chip->indirect_mutex);
397
398 ret = lan9303_switch_wait_for_completion(chip);
399 if (ret)
400 goto on_error;
401
402 ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_DATA, val);
403 if (ret) {
404 dev_err(chip->dev, "Failed to write csr data reg: %d\n", ret);
405 goto on_error;
406 }
407
408 /* trigger write */
409 ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg);
410 if (ret)
411 dev_err(chip->dev, "Failed to write csr command reg: %d\n",
412 ret);
413
414on_error:
415 mutex_unlock(&chip->indirect_mutex);
416 return ret;
417}
418
419static int lan9303_read_switch_reg(struct lan9303 *chip, u16 regnum, u32 *val)
420{
421 u32 reg;
422 int ret;
423
424 reg = regnum;
425 reg |= LAN9303_SWITCH_CSR_CMD_LANES;
426 reg |= LAN9303_SWITCH_CSR_CMD_RW;
427 reg |= LAN9303_SWITCH_CSR_CMD_BUSY;
428
429 mutex_lock(&chip->indirect_mutex);
430
431 ret = lan9303_switch_wait_for_completion(chip);
432 if (ret)
433 goto on_error;
434
435 /* trigger read */
436 ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg);
437 if (ret) {
438 dev_err(chip->dev, "Failed to write csr command reg: %d\n",
439 ret);
440 goto on_error;
441 }
442
443 ret = lan9303_switch_wait_for_completion(chip);
444 if (ret)
445 goto on_error;
446
447 ret = lan9303_read(chip->regmap, LAN9303_SWITCH_CSR_DATA, val);
448 if (ret)
449 dev_err(chip->dev, "Failed to read csr data reg: %d\n", ret);
450on_error:
451 mutex_unlock(&chip->indirect_mutex);
452 return ret;
453}
454
Egil Hjelmeland2aee4302017-11-10 12:54:34 +0100455static int lan9303_write_switch_reg_mask(struct lan9303 *chip, u16 regnum,
456 u32 val, u32 mask)
457{
458 int ret;
459 u32 reg;
460
461 ret = lan9303_read_switch_reg(chip, regnum, &reg);
462 if (ret)
463 return ret;
464
465 reg = (reg & ~mask) | val;
466
467 return lan9303_write_switch_reg(chip, regnum, reg);
468}
469
Egil Hjelmeland451d3ca2017-08-05 13:05:46 +0200470static int lan9303_write_switch_port(struct lan9303 *chip, int port,
471 u16 regnum, u32 val)
472{
473 return lan9303_write_switch_reg(
474 chip, LAN9303_SWITCH_PORT_REG(port, regnum), val);
475}
476
Egil Hjelmeland0a967b42017-08-05 13:05:50 +0200477static int lan9303_read_switch_port(struct lan9303 *chip, int port,
478 u16 regnum, u32 *val)
479{
480 return lan9303_read_switch_reg(
481 chip, LAN9303_SWITCH_PORT_REG(port, regnum), val);
482}
483
Juergen Beiserta1292592017-04-18 10:48:25 +0200484static int lan9303_detect_phy_setup(struct lan9303 *chip)
485{
486 int reg;
487
488 /* depending on the 'phy_addr_sel_strap' setting, the three phys are
489 * using IDs 0-1-2 or IDs 1-2-3. We cannot read back the
490 * 'phy_addr_sel_strap' setting directly, so we need a test, which
491 * configuration is active:
492 * Special reg 18 of phy 3 reads as 0x0000, if 'phy_addr_sel_strap' is 0
493 * and the IDs are 0-1-2, else it contains something different from
494 * 0x0000, which means 'phy_addr_sel_strap' is 1 and the IDs are 1-2-3.
Egil Hjelmelandd329ac82017-07-30 19:58:53 +0200495 * 0xffff is returned on MDIO read with no response.
Juergen Beiserta1292592017-04-18 10:48:25 +0200496 */
Egil Hjelmeland2c340892017-07-30 19:58:56 +0200497 reg = chip->ops->phy_read(chip, 3, MII_LAN911X_SPECIAL_MODES);
Juergen Beiserta1292592017-04-18 10:48:25 +0200498 if (reg < 0) {
499 dev_err(chip->dev, "Failed to detect phy config: %d\n", reg);
500 return reg;
501 }
502
Egil Hjelmelandd329ac82017-07-30 19:58:53 +0200503 if ((reg != 0) && (reg != 0xffff))
Juergen Beiserta1292592017-04-18 10:48:25 +0200504 chip->phy_addr_sel_strap = 1;
505 else
506 chip->phy_addr_sel_strap = 0;
507
508 dev_dbg(chip->dev, "Phy setup '%s' detected\n",
509 chip->phy_addr_sel_strap ? "1-2-3" : "0-1-2");
510
511 return 0;
512}
513
Egil Hjelmelandab335342017-10-20 12:19:09 +0200514/* Map ALR-port bits to port bitmap, and back */
515static const int alrport_2_portmap[] = {1, 2, 4, 0, 3, 5, 6, 7 };
516static const int portmap_2_alrport[] = {3, 0, 1, 4, 2, 5, 6, 7 };
517
Egil Hjelmeland06204272017-10-20 12:19:10 +0200518/* Return pointer to first free ALR cache entry, return NULL if none */
519static struct lan9303_alr_cache_entry *
520lan9303_alr_cache_find_free(struct lan9303 *chip)
521{
522 int i;
523 struct lan9303_alr_cache_entry *entr = chip->alr_cache;
524
525 for (i = 0; i < LAN9303_NUM_ALR_RECORDS; i++, entr++)
526 if (entr->port_map == 0)
527 return entr;
528
529 return NULL;
530}
531
532/* Return pointer to ALR cache entry matching MAC address */
533static struct lan9303_alr_cache_entry *
534lan9303_alr_cache_find_mac(struct lan9303 *chip, const u8 *mac_addr)
535{
536 int i;
537 struct lan9303_alr_cache_entry *entr = chip->alr_cache;
538
539 BUILD_BUG_ON_MSG(sizeof(struct lan9303_alr_cache_entry) & 1,
540 "ether_addr_equal require u16 alignment");
541
542 for (i = 0; i < LAN9303_NUM_ALR_RECORDS; i++, entr++)
543 if (ether_addr_equal(entr->mac_addr, mac_addr))
544 return entr;
545
546 return NULL;
547}
548
Egil Hjelmelandab335342017-10-20 12:19:09 +0200549/* Wait a while until mask & reg == value. Otherwise return timeout. */
550static int lan9303_csr_reg_wait(struct lan9303 *chip, int regno,
551 int mask, char value)
552{
553 int i;
554
555 for (i = 0; i < 0x1000; i++) {
556 u32 reg;
557
558 lan9303_read_switch_reg(chip, regno, &reg);
559 if ((reg & mask) == value)
560 return 0;
561 usleep_range(1000, 2000);
562 }
563 return -ETIMEDOUT;
564}
565
566static int lan9303_alr_make_entry_raw(struct lan9303 *chip, u32 dat0, u32 dat1)
567{
568 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_WR_DAT_0, dat0);
569 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_WR_DAT_1, dat1);
570 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD,
571 LAN9303_ALR_CMD_MAKE_ENTRY);
572 lan9303_csr_reg_wait(chip, LAN9303_SWE_ALR_CMD_STS, ALR_STS_MAKE_PEND,
573 0);
574 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0);
575
576 return 0;
577}
578
579typedef void alr_loop_cb_t(struct lan9303 *chip, u32 dat0, u32 dat1,
580 int portmap, void *ctx);
581
582static void lan9303_alr_loop(struct lan9303 *chip, alr_loop_cb_t *cb, void *ctx)
583{
584 int i;
585
586 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD,
587 LAN9303_ALR_CMD_GET_FIRST);
588 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0);
589
590 for (i = 1; i < LAN9303_NUM_ALR_RECORDS; i++) {
591 u32 dat0, dat1;
592 int alrport, portmap;
593
594 lan9303_read_switch_reg(chip, LAN9303_SWE_ALR_RD_DAT_0, &dat0);
595 lan9303_read_switch_reg(chip, LAN9303_SWE_ALR_RD_DAT_1, &dat1);
596 if (dat1 & LAN9303_ALR_DAT1_END_OF_TABL)
597 break;
598
599 alrport = (dat1 & LAN9303_ALR_DAT1_PORT_MASK) >>
600 LAN9303_ALR_DAT1_PORT_BITOFFS;
601 portmap = alrport_2_portmap[alrport];
602
603 cb(chip, dat0, dat1, portmap, ctx);
604
605 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD,
606 LAN9303_ALR_CMD_GET_NEXT);
607 lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0);
608 }
609}
610
611static void alr_reg_to_mac(u32 dat0, u32 dat1, u8 mac[6])
612{
613 mac[0] = (dat0 >> 0) & 0xff;
614 mac[1] = (dat0 >> 8) & 0xff;
615 mac[2] = (dat0 >> 16) & 0xff;
616 mac[3] = (dat0 >> 24) & 0xff;
617 mac[4] = (dat1 >> 0) & 0xff;
618 mac[5] = (dat1 >> 8) & 0xff;
619}
620
621struct del_port_learned_ctx {
622 int port;
623};
624
625/* Clear learned (non-static) entry on given port */
626static void alr_loop_cb_del_port_learned(struct lan9303 *chip, u32 dat0,
627 u32 dat1, int portmap, void *ctx)
628{
629 struct del_port_learned_ctx *del_ctx = ctx;
630 int port = del_ctx->port;
631
632 if (((BIT(port) & portmap) == 0) || (dat1 & LAN9303_ALR_DAT1_STATIC))
633 return;
634
635 /* learned entries has only one port, we can just delete */
636 dat1 &= ~LAN9303_ALR_DAT1_VALID; /* delete entry */
637 lan9303_alr_make_entry_raw(chip, dat0, dat1);
638}
639
640struct port_fdb_dump_ctx {
641 int port;
642 void *data;
643 dsa_fdb_dump_cb_t *cb;
644};
645
646static void alr_loop_cb_fdb_port_dump(struct lan9303 *chip, u32 dat0,
647 u32 dat1, int portmap, void *ctx)
648{
649 struct port_fdb_dump_ctx *dump_ctx = ctx;
650 u8 mac[ETH_ALEN];
651 bool is_static;
652
653 if ((BIT(dump_ctx->port) & portmap) == 0)
654 return;
655
656 alr_reg_to_mac(dat0, dat1, mac);
657 is_static = !!(dat1 & LAN9303_ALR_DAT1_STATIC);
658 dump_ctx->cb(mac, 0, is_static, dump_ctx->data);
659}
660
Egil Hjelmeland06204272017-10-20 12:19:10 +0200661/* Set a static ALR entry. Delete entry if port_map is zero */
662static void lan9303_alr_set_entry(struct lan9303 *chip, const u8 *mac,
663 u8 port_map, bool stp_override)
664{
665 u32 dat0, dat1, alr_port;
666
667 dev_dbg(chip->dev, "%s(%pM, %d)\n", __func__, mac, port_map);
668 dat1 = LAN9303_ALR_DAT1_STATIC;
669 if (port_map)
670 dat1 |= LAN9303_ALR_DAT1_VALID;
671 /* otherwise no ports: delete entry */
672 if (stp_override)
673 dat1 |= LAN9303_ALR_DAT1_AGE_OVERRID;
674
675 alr_port = portmap_2_alrport[port_map & 7];
676 dat1 &= ~LAN9303_ALR_DAT1_PORT_MASK;
677 dat1 |= alr_port << LAN9303_ALR_DAT1_PORT_BITOFFS;
678
679 dat0 = 0;
680 dat0 |= (mac[0] << 0);
681 dat0 |= (mac[1] << 8);
682 dat0 |= (mac[2] << 16);
683 dat0 |= (mac[3] << 24);
684
685 dat1 |= (mac[4] << 0);
686 dat1 |= (mac[5] << 8);
687
688 lan9303_alr_make_entry_raw(chip, dat0, dat1);
689}
690
691/* Add port to static ALR entry, create new static entry if needed */
692static int lan9303_alr_add_port(struct lan9303 *chip, const u8 *mac, int port,
693 bool stp_override)
694{
695 struct lan9303_alr_cache_entry *entr;
696
697 entr = lan9303_alr_cache_find_mac(chip, mac);
698 if (!entr) { /*New entry */
699 entr = lan9303_alr_cache_find_free(chip);
700 if (!entr)
701 return -ENOSPC;
702 ether_addr_copy(entr->mac_addr, mac);
703 }
704 entr->port_map |= BIT(port);
705 entr->stp_override = stp_override;
706 lan9303_alr_set_entry(chip, mac, entr->port_map, stp_override);
707
708 return 0;
709}
710
711/* Delete static port from ALR entry, delete entry if last port */
712static int lan9303_alr_del_port(struct lan9303 *chip, const u8 *mac, int port)
713{
714 struct lan9303_alr_cache_entry *entr;
715
716 entr = lan9303_alr_cache_find_mac(chip, mac);
717 if (!entr)
718 return 0; /* no static entry found */
719
720 entr->port_map &= ~BIT(port);
721 if (entr->port_map == 0) /* zero means its free again */
Egil Hjelmeland30482e42017-11-08 11:44:36 +0100722 eth_zero_addr(entr->mac_addr);
Egil Hjelmeland06204272017-10-20 12:19:10 +0200723 lan9303_alr_set_entry(chip, mac, entr->port_map, entr->stp_override);
724
725 return 0;
726}
727
Egil Hjelmeland9c842582017-08-05 13:05:49 +0200728static int lan9303_disable_processing_port(struct lan9303 *chip,
729 unsigned int port)
Juergen Beiserta1292592017-04-18 10:48:25 +0200730{
731 int ret;
732
733 /* disable RX, but keep register reset default values else */
Egil Hjelmeland451d3ca2017-08-05 13:05:46 +0200734 ret = lan9303_write_switch_port(chip, port, LAN9303_MAC_RX_CFG_0,
735 LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES);
Juergen Beiserta1292592017-04-18 10:48:25 +0200736 if (ret)
737 return ret;
738
739 /* disable TX, but keep register reset default values else */
Egil Hjelmeland451d3ca2017-08-05 13:05:46 +0200740 return lan9303_write_switch_port(chip, port, LAN9303_MAC_TX_CFG_0,
Juergen Beiserta1292592017-04-18 10:48:25 +0200741 LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT |
742 LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE);
743}
744
Egil Hjelmeland9c842582017-08-05 13:05:49 +0200745static int lan9303_enable_processing_port(struct lan9303 *chip,
746 unsigned int port)
Juergen Beiserta1292592017-04-18 10:48:25 +0200747{
748 int ret;
749
750 /* enable RX and keep register reset default values else */
Egil Hjelmeland451d3ca2017-08-05 13:05:46 +0200751 ret = lan9303_write_switch_port(chip, port, LAN9303_MAC_RX_CFG_0,
752 LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES |
753 LAN9303_MAC_RX_CFG_X_RX_ENABLE);
Juergen Beiserta1292592017-04-18 10:48:25 +0200754 if (ret)
755 return ret;
756
757 /* enable TX and keep register reset default values else */
Egil Hjelmeland451d3ca2017-08-05 13:05:46 +0200758 return lan9303_write_switch_port(chip, port, LAN9303_MAC_TX_CFG_0,
Juergen Beiserta1292592017-04-18 10:48:25 +0200759 LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT |
760 LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE |
761 LAN9303_MAC_TX_CFG_X_TX_ENABLE);
762}
763
Egil Hjelmelandf7e3bfa2017-10-10 14:49:52 +0200764/* forward special tagged packets from port 0 to port 1 *or* port 2 */
765static int lan9303_setup_tagging(struct lan9303 *chip)
766{
767 int ret;
768 u32 val;
769 /* enable defining the destination port via special VLAN tagging
770 * for port 0
771 */
772 ret = lan9303_write_switch_reg(chip, LAN9303_SWE_INGRESS_PORT_TYPE,
773 LAN9303_SWE_INGRESS_PORT_TYPE_VLAN);
774 if (ret)
775 return ret;
776
777 /* tag incoming packets at port 1 and 2 on their way to port 0 to be
778 * able to discover their source port
779 */
780 val = LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0;
781 return lan9303_write_switch_reg(chip, LAN9303_BM_EGRSS_PORT_TYPE, val);
782}
783
Juergen Beiserta1292592017-04-18 10:48:25 +0200784/* We want a special working switch:
785 * - do not forward packets between port 1 and 2
786 * - forward everything from port 1 to port 0
787 * - forward everything from port 2 to port 0
Juergen Beiserta1292592017-04-18 10:48:25 +0200788 */
789static int lan9303_separate_ports(struct lan9303 *chip)
790{
791 int ret;
792
Egil Hjelmelande9292f2c2017-10-31 15:48:01 +0100793 lan9303_alr_del_port(chip, eth_stp_addr, 0);
Juergen Beiserta1292592017-04-18 10:48:25 +0200794 ret = lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_MIRROR,
795 LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 |
796 LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 |
797 LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 |
798 LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING |
799 LAN9303_SWE_PORT_MIRROR_SNIFF_ALL);
800 if (ret)
801 return ret;
802
Juergen Beiserta1292592017-04-18 10:48:25 +0200803 /* prevent port 1 and 2 from forwarding packets by their own */
804 return lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
805 LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 |
806 LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 |
807 LAN9303_SWE_PORT_STATE_BLOCKING_PORT2);
808}
809
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +0200810static void lan9303_bridge_ports(struct lan9303 *chip)
811{
812 /* ports bridged: remove mirroring */
813 lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_MIRROR,
814 LAN9303_SWE_PORT_MIRROR_DISABLED);
815
816 lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
817 chip->swe_port_state);
Egil Hjelmelande9292f2c2017-10-31 15:48:01 +0100818 lan9303_alr_add_port(chip, eth_stp_addr, 0, true);
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +0200819}
820
Juergen Beiserta1292592017-04-18 10:48:25 +0200821static int lan9303_handle_reset(struct lan9303 *chip)
822{
823 if (!chip->reset_gpio)
824 return 0;
825
826 if (chip->reset_duration != 0)
827 msleep(chip->reset_duration);
828
829 /* release (deassert) reset and activate the device */
830 gpiod_set_value_cansleep(chip->reset_gpio, 0);
831
832 return 0;
833}
834
835/* stop processing packets for all ports */
836static int lan9303_disable_processing(struct lan9303 *chip)
837{
Egil Hjelmelandb3d14a22017-08-05 13:05:48 +0200838 int p;
Juergen Beiserta1292592017-04-18 10:48:25 +0200839
Egil Hjelmeland3c91b0c2017-10-24 17:14:10 +0200840 for (p = 1; p < LAN9303_NUM_PORTS; p++) {
Egil Hjelmeland9c842582017-08-05 13:05:49 +0200841 int ret = lan9303_disable_processing_port(chip, p);
Egil Hjelmelandb3d14a22017-08-05 13:05:48 +0200842
843 if (ret)
844 return ret;
845 }
846
847 return 0;
Juergen Beiserta1292592017-04-18 10:48:25 +0200848}
849
850static int lan9303_check_device(struct lan9303 *chip)
851{
852 int ret;
853 u32 reg;
854
855 ret = lan9303_read(chip->regmap, LAN9303_CHIP_REV, &reg);
856 if (ret) {
857 dev_err(chip->dev, "failed to read chip revision register: %d\n",
858 ret);
859 if (!chip->reset_gpio) {
860 dev_dbg(chip->dev,
861 "hint: maybe failed due to missing reset GPIO\n");
862 }
863 return ret;
864 }
865
866 if ((reg >> 16) != LAN9303_CHIP_ID) {
867 dev_err(chip->dev, "expecting LAN9303 chip, but found: %X\n",
868 reg >> 16);
869 return ret;
870 }
871
872 /* The default state of the LAN9303 device is to forward packets between
873 * all ports (if not configured differently by an external EEPROM).
874 * The initial state of a DSA device must be forwarding packets only
875 * between the external and the internal ports and no forwarding
876 * between the external ports. In preparation we stop packet handling
877 * at all for now until the LAN9303 device is re-programmed accordingly.
878 */
879 ret = lan9303_disable_processing(chip);
880 if (ret)
881 dev_warn(chip->dev, "failed to disable switching %d\n", ret);
882
883 dev_info(chip->dev, "Found LAN9303 rev. %u\n", reg & 0xffff);
884
885 ret = lan9303_detect_phy_setup(chip);
886 if (ret) {
887 dev_err(chip->dev,
888 "failed to discover phy bootstrap setup: %d\n", ret);
889 return ret;
890 }
891
892 return 0;
893}
894
895/* ---------------------------- DSA -----------------------------------*/
896
897static enum dsa_tag_protocol lan9303_get_tag_protocol(struct dsa_switch *ds)
898{
899 return DSA_TAG_PROTO_LAN9303;
900}
901
902static int lan9303_setup(struct dsa_switch *ds)
903{
904 struct lan9303 *chip = ds->priv;
905 int ret;
906
907 /* Make sure that port 0 is the cpu port */
908 if (!dsa_is_cpu_port(ds, 0)) {
909 dev_err(chip->dev, "port 0 is not the CPU port\n");
910 return -EINVAL;
911 }
912
Egil Hjelmelandf7e3bfa2017-10-10 14:49:52 +0200913 ret = lan9303_setup_tagging(chip);
914 if (ret)
915 dev_err(chip->dev, "failed to setup port tagging %d\n", ret);
916
Juergen Beiserta1292592017-04-18 10:48:25 +0200917 ret = lan9303_separate_ports(chip);
918 if (ret)
919 dev_err(chip->dev, "failed to separate ports %d\n", ret);
920
Egil Hjelmeland9c842582017-08-05 13:05:49 +0200921 ret = lan9303_enable_processing_port(chip, 0);
Juergen Beiserta1292592017-04-18 10:48:25 +0200922 if (ret)
923 dev_err(chip->dev, "failed to re-enable switching %d\n", ret);
924
Egil Hjelmeland2aee4302017-11-10 12:54:34 +0100925 /* Trap IGMP to port 0 */
926 ret = lan9303_write_switch_reg_mask(chip, LAN9303_SWE_GLB_INGRESS_CFG,
927 LAN9303_SWE_GLB_INGR_IGMP_TRAP |
928 LAN9303_SWE_GLB_INGR_IGMP_PORT(0),
929 LAN9303_SWE_GLB_INGR_IGMP_PORT(1) |
930 LAN9303_SWE_GLB_INGR_IGMP_PORT(2));
931 if (ret)
932 dev_err(chip->dev, "failed to setup IGMP trap %d\n", ret);
933
Juergen Beiserta1292592017-04-18 10:48:25 +0200934 return 0;
935}
936
937struct lan9303_mib_desc {
938 unsigned int offset; /* offset of first MAC */
939 const char *name;
940};
941
942static const struct lan9303_mib_desc lan9303_mib[] = {
943 { .offset = LAN9303_MAC_RX_BRDCST_CNT_0, .name = "RxBroad", },
944 { .offset = LAN9303_MAC_RX_PAUSE_CNT_0, .name = "RxPause", },
945 { .offset = LAN9303_MAC_RX_MULCST_CNT_0, .name = "RxMulti", },
946 { .offset = LAN9303_MAC_RX_PKTOK_CNT_0, .name = "RxOk", },
947 { .offset = LAN9303_MAC_RX_CRCERR_CNT_0, .name = "RxCrcErr", },
948 { .offset = LAN9303_MAC_RX_ALIGN_CNT_0, .name = "RxAlignErr", },
949 { .offset = LAN9303_MAC_RX_JABB_CNT_0, .name = "RxJabber", },
950 { .offset = LAN9303_MAC_RX_FRAG_CNT_0, .name = "RxFragment", },
951 { .offset = LAN9303_MAC_RX_64_CNT_0, .name = "Rx64Byte", },
952 { .offset = LAN9303_MAC_RX_127_CNT_0, .name = "Rx128Byte", },
953 { .offset = LAN9303_MAC_RX_255_CNT_0, .name = "Rx256Byte", },
954 { .offset = LAN9303_MAC_RX_511_CNT_0, .name = "Rx512Byte", },
955 { .offset = LAN9303_MAC_RX_1023_CNT_0, .name = "Rx1024Byte", },
956 { .offset = LAN9303_MAC_RX_MAX_CNT_0, .name = "RxMaxByte", },
957 { .offset = LAN9303_MAC_RX_PKTLEN_CNT_0, .name = "RxByteCnt", },
958 { .offset = LAN9303_MAC_RX_SYMBL_CNT_0, .name = "RxSymbolCnt", },
959 { .offset = LAN9303_MAC_RX_CTLFRM_CNT_0, .name = "RxCfs", },
960 { .offset = LAN9303_MAC_RX_OVRSZE_CNT_0, .name = "RxOverFlow", },
961 { .offset = LAN9303_MAC_TX_UNDSZE_CNT_0, .name = "TxShort", },
962 { .offset = LAN9303_MAC_TX_BRDCST_CNT_0, .name = "TxBroad", },
963 { .offset = LAN9303_MAC_TX_PAUSE_CNT_0, .name = "TxPause", },
964 { .offset = LAN9303_MAC_TX_MULCST_CNT_0, .name = "TxMulti", },
965 { .offset = LAN9303_MAC_RX_UNDSZE_CNT_0, .name = "TxUnderRun", },
966 { .offset = LAN9303_MAC_TX_64_CNT_0, .name = "Tx64Byte", },
967 { .offset = LAN9303_MAC_TX_127_CNT_0, .name = "Tx128Byte", },
968 { .offset = LAN9303_MAC_TX_255_CNT_0, .name = "Tx256Byte", },
969 { .offset = LAN9303_MAC_TX_511_CNT_0, .name = "Tx512Byte", },
970 { .offset = LAN9303_MAC_TX_1023_CNT_0, .name = "Tx1024Byte", },
971 { .offset = LAN9303_MAC_TX_MAX_CNT_0, .name = "TxMaxByte", },
972 { .offset = LAN9303_MAC_TX_PKTLEN_CNT_0, .name = "TxByteCnt", },
973 { .offset = LAN9303_MAC_TX_PKTOK_CNT_0, .name = "TxOk", },
974 { .offset = LAN9303_MAC_TX_TOTALCOL_CNT_0, .name = "TxCollision", },
975 { .offset = LAN9303_MAC_TX_MULTICOL_CNT_0, .name = "TxMultiCol", },
976 { .offset = LAN9303_MAC_TX_SNGLECOL_CNT_0, .name = "TxSingleCol", },
977 { .offset = LAN9303_MAC_TX_EXCOL_CNT_0, .name = "TxExcCol", },
978 { .offset = LAN9303_MAC_TX_DEFER_CNT_0, .name = "TxDefer", },
979 { .offset = LAN9303_MAC_TX_LATECOL_0, .name = "TxLateCol", },
980};
981
982static void lan9303_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
983{
984 unsigned int u;
985
986 for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) {
987 strncpy(data + u * ETH_GSTRING_LEN, lan9303_mib[u].name,
988 ETH_GSTRING_LEN);
989 }
990}
991
992static void lan9303_get_ethtool_stats(struct dsa_switch *ds, int port,
993 uint64_t *data)
994{
995 struct lan9303 *chip = ds->priv;
Egil Hjelmeland0a967b42017-08-05 13:05:50 +0200996 unsigned int u;
Juergen Beiserta1292592017-04-18 10:48:25 +0200997
998 for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) {
Egil Hjelmeland0a967b42017-08-05 13:05:50 +0200999 u32 reg;
1000 int ret;
1001
1002 ret = lan9303_read_switch_port(
1003 chip, port, lan9303_mib[u].offset, &reg);
1004
Juergen Beiserta1292592017-04-18 10:48:25 +02001005 if (ret)
Egil Hjelmeland0a967b42017-08-05 13:05:50 +02001006 dev_warn(chip->dev, "Reading status port %d reg %u failed\n",
1007 port, lan9303_mib[u].offset);
Juergen Beiserta1292592017-04-18 10:48:25 +02001008 data[u] = reg;
1009 }
1010}
1011
1012static int lan9303_get_sset_count(struct dsa_switch *ds)
1013{
1014 return ARRAY_SIZE(lan9303_mib);
1015}
1016
1017static int lan9303_phy_read(struct dsa_switch *ds, int phy, int regnum)
1018{
1019 struct lan9303 *chip = ds->priv;
1020 int phy_base = chip->phy_addr_sel_strap;
1021
1022 if (phy == phy_base)
1023 return lan9303_virt_phy_reg_read(chip, regnum);
1024 if (phy > phy_base + 2)
1025 return -ENODEV;
1026
Egil Hjelmeland2c340892017-07-30 19:58:56 +02001027 return chip->ops->phy_read(chip, phy, regnum);
Juergen Beiserta1292592017-04-18 10:48:25 +02001028}
1029
1030static int lan9303_phy_write(struct dsa_switch *ds, int phy, int regnum,
1031 u16 val)
1032{
1033 struct lan9303 *chip = ds->priv;
1034 int phy_base = chip->phy_addr_sel_strap;
1035
1036 if (phy == phy_base)
1037 return lan9303_virt_phy_reg_write(chip, regnum, val);
1038 if (phy > phy_base + 2)
1039 return -ENODEV;
1040
Egil Hjelmeland2c340892017-07-30 19:58:56 +02001041 return chip->ops->phy_write(chip, phy, regnum, val);
Juergen Beiserta1292592017-04-18 10:48:25 +02001042}
1043
Egil Hjelmeland4d6a78b2017-09-19 10:09:24 +02001044static void lan9303_adjust_link(struct dsa_switch *ds, int port,
1045 struct phy_device *phydev)
1046{
1047 struct lan9303 *chip = ds->priv;
1048 int ctl, res;
1049
1050 if (!phy_is_pseudo_fixed_link(phydev))
1051 return;
1052
1053 ctl = lan9303_phy_read(ds, port, MII_BMCR);
1054
1055 ctl &= ~BMCR_ANENABLE;
1056
1057 if (phydev->speed == SPEED_100)
1058 ctl |= BMCR_SPEED100;
1059 else if (phydev->speed == SPEED_10)
1060 ctl &= ~BMCR_SPEED100;
1061 else
1062 dev_err(ds->dev, "unsupported speed: %d\n", phydev->speed);
1063
1064 if (phydev->duplex == DUPLEX_FULL)
1065 ctl |= BMCR_FULLDPLX;
1066 else
1067 ctl &= ~BMCR_FULLDPLX;
1068
1069 res = lan9303_phy_write(ds, port, MII_BMCR, ctl);
1070
1071 if (port == chip->phy_addr_sel_strap) {
1072 /* Virtual Phy: Remove Turbo 200Mbit mode */
1073 lan9303_read(chip->regmap, LAN9303_VIRT_SPECIAL_CTRL, &ctl);
1074
1075 ctl &= ~LAN9303_VIRT_SPECIAL_TURBO;
1076 res = regmap_write(chip->regmap,
1077 LAN9303_VIRT_SPECIAL_CTRL, ctl);
1078 }
1079}
1080
Juergen Beiserta1292592017-04-18 10:48:25 +02001081static int lan9303_port_enable(struct dsa_switch *ds, int port,
1082 struct phy_device *phy)
1083{
1084 struct lan9303 *chip = ds->priv;
1085
Egil Hjelmelandac71a1f2017-11-06 15:19:49 +01001086 return lan9303_enable_processing_port(chip, port);
Juergen Beiserta1292592017-04-18 10:48:25 +02001087}
1088
1089static void lan9303_port_disable(struct dsa_switch *ds, int port,
1090 struct phy_device *phy)
1091{
1092 struct lan9303 *chip = ds->priv;
1093
Egil Hjelmelandac71a1f2017-11-06 15:19:49 +01001094 lan9303_disable_processing_port(chip, port);
1095 lan9303_phy_write(ds, chip->phy_addr_sel_strap + port,
1096 MII_BMCR, BMCR_PDOWN);
Juergen Beiserta1292592017-04-18 10:48:25 +02001097}
1098
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +02001099static int lan9303_port_bridge_join(struct dsa_switch *ds, int port,
1100 struct net_device *br)
1101{
1102 struct lan9303 *chip = ds->priv;
1103
1104 dev_dbg(chip->dev, "%s(port %d)\n", __func__, port);
Vivien Didelotc8652c82017-10-16 11:12:19 -04001105 if (dsa_to_port(ds, 1)->bridge_dev == dsa_to_port(ds, 2)->bridge_dev) {
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +02001106 lan9303_bridge_ports(chip);
1107 chip->is_bridged = true; /* unleash stp_state_set() */
1108 }
1109
1110 return 0;
1111}
1112
1113static void lan9303_port_bridge_leave(struct dsa_switch *ds, int port,
1114 struct net_device *br)
1115{
1116 struct lan9303 *chip = ds->priv;
1117
1118 dev_dbg(chip->dev, "%s(port %d)\n", __func__, port);
1119 if (chip->is_bridged) {
1120 lan9303_separate_ports(chip);
1121 chip->is_bridged = false;
1122 }
1123}
1124
1125static void lan9303_port_stp_state_set(struct dsa_switch *ds, int port,
1126 u8 state)
1127{
1128 int portmask, portstate;
1129 struct lan9303 *chip = ds->priv;
1130
1131 dev_dbg(chip->dev, "%s(port %d, state %d)\n",
1132 __func__, port, state);
1133
1134 switch (state) {
1135 case BR_STATE_DISABLED:
1136 portstate = LAN9303_SWE_PORT_STATE_DISABLED_PORT0;
1137 break;
1138 case BR_STATE_BLOCKING:
1139 case BR_STATE_LISTENING:
1140 portstate = LAN9303_SWE_PORT_STATE_BLOCKING_PORT0;
1141 break;
1142 case BR_STATE_LEARNING:
1143 portstate = LAN9303_SWE_PORT_STATE_LEARNING_PORT0;
1144 break;
1145 case BR_STATE_FORWARDING:
1146 portstate = LAN9303_SWE_PORT_STATE_FORWARDING_PORT0;
1147 break;
1148 default:
1149 portstate = LAN9303_SWE_PORT_STATE_DISABLED_PORT0;
1150 dev_err(chip->dev, "unknown stp state: port %d, state %d\n",
1151 port, state);
1152 }
1153
1154 portmask = 0x3 << (port * 2);
1155 portstate <<= (port * 2);
1156
1157 chip->swe_port_state = (chip->swe_port_state & ~portmask) | portstate;
1158
1159 if (chip->is_bridged)
1160 lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
1161 chip->swe_port_state);
1162 /* else: touching SWE_PORT_STATE would break port separation */
1163}
1164
Egil Hjelmelandab335342017-10-20 12:19:09 +02001165static void lan9303_port_fast_age(struct dsa_switch *ds, int port)
1166{
1167 struct lan9303 *chip = ds->priv;
1168 struct del_port_learned_ctx del_ctx = {
1169 .port = port,
1170 };
1171
1172 dev_dbg(chip->dev, "%s(%d)\n", __func__, port);
1173 lan9303_alr_loop(chip, alr_loop_cb_del_port_learned, &del_ctx);
1174}
1175
Egil Hjelmeland06204272017-10-20 12:19:10 +02001176static int lan9303_port_fdb_add(struct dsa_switch *ds, int port,
1177 const unsigned char *addr, u16 vid)
1178{
1179 struct lan9303 *chip = ds->priv;
1180
1181 dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, addr, vid);
1182 if (vid)
1183 return -EOPNOTSUPP;
1184
1185 return lan9303_alr_add_port(chip, addr, port, false);
1186}
1187
1188static int lan9303_port_fdb_del(struct dsa_switch *ds, int port,
1189 const unsigned char *addr, u16 vid)
1190
1191{
1192 struct lan9303 *chip = ds->priv;
1193
1194 dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, addr, vid);
1195 if (vid)
1196 return -EOPNOTSUPP;
1197 lan9303_alr_del_port(chip, addr, port);
1198
1199 return 0;
1200}
1201
Egil Hjelmelandab335342017-10-20 12:19:09 +02001202static int lan9303_port_fdb_dump(struct dsa_switch *ds, int port,
1203 dsa_fdb_dump_cb_t *cb, void *data)
1204{
1205 struct lan9303 *chip = ds->priv;
1206 struct port_fdb_dump_ctx dump_ctx = {
1207 .port = port,
1208 .data = data,
1209 .cb = cb,
1210 };
1211
1212 dev_dbg(chip->dev, "%s(%d)\n", __func__, port);
1213 lan9303_alr_loop(chip, alr_loop_cb_fdb_port_dump, &dump_ctx);
1214
1215 return 0;
1216}
1217
Egil Hjelmeland06204272017-10-20 12:19:10 +02001218static int lan9303_port_mdb_prepare(struct dsa_switch *ds, int port,
1219 const struct switchdev_obj_port_mdb *mdb,
1220 struct switchdev_trans *trans)
1221{
1222 struct lan9303 *chip = ds->priv;
1223
1224 dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr,
1225 mdb->vid);
1226 if (mdb->vid)
1227 return -EOPNOTSUPP;
1228 if (lan9303_alr_cache_find_mac(chip, mdb->addr))
1229 return 0;
1230 if (!lan9303_alr_cache_find_free(chip))
1231 return -ENOSPC;
1232
1233 return 0;
1234}
1235
1236static void lan9303_port_mdb_add(struct dsa_switch *ds, int port,
1237 const struct switchdev_obj_port_mdb *mdb,
1238 struct switchdev_trans *trans)
1239{
1240 struct lan9303 *chip = ds->priv;
1241
1242 dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr,
1243 mdb->vid);
1244 lan9303_alr_add_port(chip, mdb->addr, port, false);
1245}
1246
1247static int lan9303_port_mdb_del(struct dsa_switch *ds, int port,
1248 const struct switchdev_obj_port_mdb *mdb)
1249{
1250 struct lan9303 *chip = ds->priv;
1251
1252 dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr,
1253 mdb->vid);
1254 if (mdb->vid)
1255 return -EOPNOTSUPP;
1256 lan9303_alr_del_port(chip, mdb->addr, port);
1257
1258 return 0;
1259}
1260
Bhumika Goyald78d6772017-08-09 10:34:15 +05301261static const struct dsa_switch_ops lan9303_switch_ops = {
Juergen Beiserta1292592017-04-18 10:48:25 +02001262 .get_tag_protocol = lan9303_get_tag_protocol,
1263 .setup = lan9303_setup,
1264 .get_strings = lan9303_get_strings,
1265 .phy_read = lan9303_phy_read,
1266 .phy_write = lan9303_phy_write,
Egil Hjelmeland4d6a78b2017-09-19 10:09:24 +02001267 .adjust_link = lan9303_adjust_link,
Juergen Beiserta1292592017-04-18 10:48:25 +02001268 .get_ethtool_stats = lan9303_get_ethtool_stats,
1269 .get_sset_count = lan9303_get_sset_count,
1270 .port_enable = lan9303_port_enable,
1271 .port_disable = lan9303_port_disable,
Egil Hjelmelandd99a86a2017-10-10 14:49:53 +02001272 .port_bridge_join = lan9303_port_bridge_join,
1273 .port_bridge_leave = lan9303_port_bridge_leave,
1274 .port_stp_state_set = lan9303_port_stp_state_set,
Egil Hjelmelandab335342017-10-20 12:19:09 +02001275 .port_fast_age = lan9303_port_fast_age,
Egil Hjelmeland06204272017-10-20 12:19:10 +02001276 .port_fdb_add = lan9303_port_fdb_add,
1277 .port_fdb_del = lan9303_port_fdb_del,
Egil Hjelmelandab335342017-10-20 12:19:09 +02001278 .port_fdb_dump = lan9303_port_fdb_dump,
Egil Hjelmeland06204272017-10-20 12:19:10 +02001279 .port_mdb_prepare = lan9303_port_mdb_prepare,
1280 .port_mdb_add = lan9303_port_mdb_add,
1281 .port_mdb_del = lan9303_port_mdb_del,
Juergen Beiserta1292592017-04-18 10:48:25 +02001282};
1283
1284static int lan9303_register_switch(struct lan9303 *chip)
1285{
Egil Hjelmeland274cdb42017-08-08 00:22:21 +02001286 chip->ds = dsa_switch_alloc(chip->dev, LAN9303_NUM_PORTS);
Juergen Beiserta1292592017-04-18 10:48:25 +02001287 if (!chip->ds)
1288 return -ENOMEM;
1289
1290 chip->ds->priv = chip;
1291 chip->ds->ops = &lan9303_switch_ops;
1292 chip->ds->phys_mii_mask = chip->phy_addr_sel_strap ? 0xe : 0x7;
1293
Vivien Didelot23c9ee42017-05-26 18:12:51 -04001294 return dsa_register_switch(chip->ds);
Juergen Beiserta1292592017-04-18 10:48:25 +02001295}
1296
1297static void lan9303_probe_reset_gpio(struct lan9303 *chip,
1298 struct device_node *np)
1299{
1300 chip->reset_gpio = devm_gpiod_get_optional(chip->dev, "reset",
1301 GPIOD_OUT_LOW);
1302
1303 if (!chip->reset_gpio) {
1304 dev_dbg(chip->dev, "No reset GPIO defined\n");
1305 return;
1306 }
1307
1308 chip->reset_duration = 200;
1309
1310 if (np) {
1311 of_property_read_u32(np, "reset-duration",
1312 &chip->reset_duration);
1313 } else {
1314 dev_dbg(chip->dev, "reset duration defaults to 200 ms\n");
1315 }
1316
1317 /* A sane reset duration should not be longer than 1s */
1318 if (chip->reset_duration > 1000)
1319 chip->reset_duration = 1000;
1320}
1321
1322int lan9303_probe(struct lan9303 *chip, struct device_node *np)
1323{
1324 int ret;
1325
1326 mutex_init(&chip->indirect_mutex);
1327
1328 lan9303_probe_reset_gpio(chip, np);
1329
1330 ret = lan9303_handle_reset(chip);
1331 if (ret)
1332 return ret;
1333
1334 ret = lan9303_check_device(chip);
1335 if (ret)
1336 return ret;
1337
1338 ret = lan9303_register_switch(chip);
1339 if (ret) {
1340 dev_dbg(chip->dev, "Failed to register switch: %d\n", ret);
1341 return ret;
1342 }
1343
1344 return 0;
1345}
1346EXPORT_SYMBOL(lan9303_probe);
1347
1348int lan9303_remove(struct lan9303 *chip)
1349{
1350 int rc;
1351
1352 rc = lan9303_disable_processing(chip);
1353 if (rc != 0)
1354 dev_warn(chip->dev, "shutting down failed\n");
1355
1356 dsa_unregister_switch(chip->ds);
1357
1358 /* assert reset to the whole device to prevent it from doing anything */
1359 gpiod_set_value_cansleep(chip->reset_gpio, 1);
1360 gpiod_unexport(chip->reset_gpio);
1361
1362 return 0;
1363}
1364EXPORT_SYMBOL(lan9303_remove);
1365
1366MODULE_AUTHOR("Juergen Borleis <kernel@pengutronix.de>");
1367MODULE_DESCRIPTION("Core driver for SMSC/Microchip LAN9303 three port ethernet switch");
1368MODULE_LICENSE("GPL v2");