blob: 96ebeb9bd59abbcc063f7effc6887f0f58ffa42a [file] [log] [blame]
Juergen Beiserta1292592017-04-18 10:48:25 +02001/*
2 * Copyright (C) 2017 Pengutronix, Juergen Borleis <kernel@pengutronix.de>
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 */
14#include <linux/kernel.h>
15#include <linux/module.h>
16#include <linux/gpio/consumer.h>
17#include <linux/regmap.h>
18#include <linux/mutex.h>
19#include <linux/mii.h>
20
21#include "lan9303.h"
22
Egil Hjelmelandab78acb2017-07-30 19:58:54 +020023/* 13.2 System Control and Status Registers
24 * Multiply register number by 4 to get address offset.
25 */
Juergen Beiserta1292592017-04-18 10:48:25 +020026#define LAN9303_CHIP_REV 0x14
27# define LAN9303_CHIP_ID 0x9303
28#define LAN9303_IRQ_CFG 0x15
29# define LAN9303_IRQ_CFG_IRQ_ENABLE BIT(8)
30# define LAN9303_IRQ_CFG_IRQ_POL BIT(4)
31# define LAN9303_IRQ_CFG_IRQ_TYPE BIT(0)
32#define LAN9303_INT_STS 0x16
33# define LAN9303_INT_STS_PHY_INT2 BIT(27)
34# define LAN9303_INT_STS_PHY_INT1 BIT(26)
35#define LAN9303_INT_EN 0x17
36# define LAN9303_INT_EN_PHY_INT2_EN BIT(27)
37# define LAN9303_INT_EN_PHY_INT1_EN BIT(26)
38#define LAN9303_HW_CFG 0x1D
39# define LAN9303_HW_CFG_READY BIT(27)
40# define LAN9303_HW_CFG_AMDX_EN_PORT2 BIT(26)
41# define LAN9303_HW_CFG_AMDX_EN_PORT1 BIT(25)
42#define LAN9303_PMI_DATA 0x29
43#define LAN9303_PMI_ACCESS 0x2A
44# define LAN9303_PMI_ACCESS_PHY_ADDR(x) (((x) & 0x1f) << 11)
45# define LAN9303_PMI_ACCESS_MIIRINDA(x) (((x) & 0x1f) << 6)
46# define LAN9303_PMI_ACCESS_MII_BUSY BIT(0)
47# define LAN9303_PMI_ACCESS_MII_WRITE BIT(1)
48#define LAN9303_MANUAL_FC_1 0x68
49#define LAN9303_MANUAL_FC_2 0x69
50#define LAN9303_MANUAL_FC_0 0x6a
51#define LAN9303_SWITCH_CSR_DATA 0x6b
52#define LAN9303_SWITCH_CSR_CMD 0x6c
53#define LAN9303_SWITCH_CSR_CMD_BUSY BIT(31)
54#define LAN9303_SWITCH_CSR_CMD_RW BIT(30)
55#define LAN9303_SWITCH_CSR_CMD_LANES (BIT(19) | BIT(18) | BIT(17) | BIT(16))
56#define LAN9303_VIRT_PHY_BASE 0x70
57#define LAN9303_VIRT_SPECIAL_CTRL 0x77
58
Egil Hjelmelandab78acb2017-07-30 19:58:54 +020059/*13.4 Switch Fabric Control and Status Registers
60 * Accessed indirectly via SWITCH_CSR_CMD, SWITCH_CSR_DATA.
61 */
Juergen Beiserta1292592017-04-18 10:48:25 +020062#define LAN9303_SW_DEV_ID 0x0000
63#define LAN9303_SW_RESET 0x0001
64#define LAN9303_SW_RESET_RESET BIT(0)
65#define LAN9303_SW_IMR 0x0004
66#define LAN9303_SW_IPR 0x0005
67#define LAN9303_MAC_VER_ID_0 0x0400
68#define LAN9303_MAC_RX_CFG_0 0x0401
69# define LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES BIT(1)
70# define LAN9303_MAC_RX_CFG_X_RX_ENABLE BIT(0)
71#define LAN9303_MAC_RX_UNDSZE_CNT_0 0x0410
72#define LAN9303_MAC_RX_64_CNT_0 0x0411
73#define LAN9303_MAC_RX_127_CNT_0 0x0412
74#define LAN9303_MAC_RX_255_CNT_0 0x413
75#define LAN9303_MAC_RX_511_CNT_0 0x0414
76#define LAN9303_MAC_RX_1023_CNT_0 0x0415
77#define LAN9303_MAC_RX_MAX_CNT_0 0x0416
78#define LAN9303_MAC_RX_OVRSZE_CNT_0 0x0417
79#define LAN9303_MAC_RX_PKTOK_CNT_0 0x0418
80#define LAN9303_MAC_RX_CRCERR_CNT_0 0x0419
81#define LAN9303_MAC_RX_MULCST_CNT_0 0x041a
82#define LAN9303_MAC_RX_BRDCST_CNT_0 0x041b
83#define LAN9303_MAC_RX_PAUSE_CNT_0 0x041c
84#define LAN9303_MAC_RX_FRAG_CNT_0 0x041d
85#define LAN9303_MAC_RX_JABB_CNT_0 0x041e
86#define LAN9303_MAC_RX_ALIGN_CNT_0 0x041f
87#define LAN9303_MAC_RX_PKTLEN_CNT_0 0x0420
88#define LAN9303_MAC_RX_GOODPKTLEN_CNT_0 0x0421
89#define LAN9303_MAC_RX_SYMBL_CNT_0 0x0422
90#define LAN9303_MAC_RX_CTLFRM_CNT_0 0x0423
91
92#define LAN9303_MAC_TX_CFG_0 0x0440
93# define LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT (21 << 2)
94# define LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE BIT(1)
95# define LAN9303_MAC_TX_CFG_X_TX_ENABLE BIT(0)
96#define LAN9303_MAC_TX_DEFER_CNT_0 0x0451
97#define LAN9303_MAC_TX_PAUSE_CNT_0 0x0452
98#define LAN9303_MAC_TX_PKTOK_CNT_0 0x0453
99#define LAN9303_MAC_TX_64_CNT_0 0x0454
100#define LAN9303_MAC_TX_127_CNT_0 0x0455
101#define LAN9303_MAC_TX_255_CNT_0 0x0456
102#define LAN9303_MAC_TX_511_CNT_0 0x0457
103#define LAN9303_MAC_TX_1023_CNT_0 0x0458
104#define LAN9303_MAC_TX_MAX_CNT_0 0x0459
105#define LAN9303_MAC_TX_UNDSZE_CNT_0 0x045a
106#define LAN9303_MAC_TX_PKTLEN_CNT_0 0x045c
107#define LAN9303_MAC_TX_BRDCST_CNT_0 0x045d
108#define LAN9303_MAC_TX_MULCST_CNT_0 0x045e
109#define LAN9303_MAC_TX_LATECOL_0 0x045f
110#define LAN9303_MAC_TX_EXCOL_CNT_0 0x0460
111#define LAN9303_MAC_TX_SNGLECOL_CNT_0 0x0461
112#define LAN9303_MAC_TX_MULTICOL_CNT_0 0x0462
113#define LAN9303_MAC_TX_TOTALCOL_CNT_0 0x0463
114
115#define LAN9303_MAC_VER_ID_1 0x0800
116#define LAN9303_MAC_RX_CFG_1 0x0801
117#define LAN9303_MAC_TX_CFG_1 0x0840
118#define LAN9303_MAC_VER_ID_2 0x0c00
119#define LAN9303_MAC_RX_CFG_2 0x0c01
120#define LAN9303_MAC_TX_CFG_2 0x0c40
121#define LAN9303_SWE_ALR_CMD 0x1800
122#define LAN9303_SWE_VLAN_CMD 0x180b
123# define LAN9303_SWE_VLAN_CMD_RNW BIT(5)
124# define LAN9303_SWE_VLAN_CMD_PVIDNVLAN BIT(4)
125#define LAN9303_SWE_VLAN_WR_DATA 0x180c
126#define LAN9303_SWE_VLAN_RD_DATA 0x180e
127# define LAN9303_SWE_VLAN_MEMBER_PORT2 BIT(17)
128# define LAN9303_SWE_VLAN_UNTAG_PORT2 BIT(16)
129# define LAN9303_SWE_VLAN_MEMBER_PORT1 BIT(15)
130# define LAN9303_SWE_VLAN_UNTAG_PORT1 BIT(14)
131# define LAN9303_SWE_VLAN_MEMBER_PORT0 BIT(13)
132# define LAN9303_SWE_VLAN_UNTAG_PORT0 BIT(12)
133#define LAN9303_SWE_VLAN_CMD_STS 0x1810
134#define LAN9303_SWE_GLB_INGRESS_CFG 0x1840
135#define LAN9303_SWE_PORT_STATE 0x1843
136# define LAN9303_SWE_PORT_STATE_FORWARDING_PORT2 (0)
137# define LAN9303_SWE_PORT_STATE_LEARNING_PORT2 BIT(5)
138# define LAN9303_SWE_PORT_STATE_BLOCKING_PORT2 BIT(4)
139# define LAN9303_SWE_PORT_STATE_FORWARDING_PORT1 (0)
140# define LAN9303_SWE_PORT_STATE_LEARNING_PORT1 BIT(3)
141# define LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 BIT(2)
142# define LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 (0)
143# define LAN9303_SWE_PORT_STATE_LEARNING_PORT0 BIT(1)
144# define LAN9303_SWE_PORT_STATE_BLOCKING_PORT0 BIT(0)
145#define LAN9303_SWE_PORT_MIRROR 0x1846
146# define LAN9303_SWE_PORT_MIRROR_SNIFF_ALL BIT(8)
147# define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT2 BIT(7)
148# define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT1 BIT(6)
149# define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 BIT(5)
150# define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 BIT(4)
151# define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 BIT(3)
152# define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT0 BIT(2)
153# define LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING BIT(1)
154# define LAN9303_SWE_PORT_MIRROR_ENABLE_TX_MIRRORING BIT(0)
155#define LAN9303_SWE_INGRESS_PORT_TYPE 0x1847
156#define LAN9303_BM_CFG 0x1c00
157#define LAN9303_BM_EGRSS_PORT_TYPE 0x1c0c
158# define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT2 (BIT(17) | BIT(16))
159# define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT1 (BIT(9) | BIT(8))
160# define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0 (BIT(1) | BIT(0))
161
162#define LAN9303_PORT_0_OFFSET 0x400
163#define LAN9303_PORT_1_OFFSET 0x800
164#define LAN9303_PORT_2_OFFSET 0xc00
165
166/* the built-in PHYs are of type LAN911X */
167#define MII_LAN911X_SPECIAL_MODES 0x12
168#define MII_LAN911X_SPECIAL_CONTROL_STATUS 0x1f
169
170static const struct regmap_range lan9303_valid_regs[] = {
171 regmap_reg_range(0x14, 0x17), /* misc, interrupt */
172 regmap_reg_range(0x19, 0x19), /* endian test */
173 regmap_reg_range(0x1d, 0x1d), /* hardware config */
174 regmap_reg_range(0x23, 0x24), /* general purpose timer */
175 regmap_reg_range(0x27, 0x27), /* counter */
176 regmap_reg_range(0x29, 0x2a), /* PMI index regs */
177 regmap_reg_range(0x68, 0x6a), /* flow control */
178 regmap_reg_range(0x6b, 0x6c), /* switch fabric indirect regs */
179 regmap_reg_range(0x6d, 0x6f), /* misc */
180 regmap_reg_range(0x70, 0x77), /* virtual phy */
181 regmap_reg_range(0x78, 0x7a), /* GPIO */
182 regmap_reg_range(0x7c, 0x7e), /* MAC & reset */
183 regmap_reg_range(0x80, 0xb7), /* switch fabric direct regs (wr only) */
184};
185
186static const struct regmap_range lan9303_reserved_ranges[] = {
187 regmap_reg_range(0x00, 0x13),
188 regmap_reg_range(0x18, 0x18),
189 regmap_reg_range(0x1a, 0x1c),
190 regmap_reg_range(0x1e, 0x22),
191 regmap_reg_range(0x25, 0x26),
192 regmap_reg_range(0x28, 0x28),
193 regmap_reg_range(0x2b, 0x67),
194 regmap_reg_range(0x7b, 0x7b),
195 regmap_reg_range(0x7f, 0x7f),
196 regmap_reg_range(0xb8, 0xff),
197};
198
199const struct regmap_access_table lan9303_register_set = {
200 .yes_ranges = lan9303_valid_regs,
201 .n_yes_ranges = ARRAY_SIZE(lan9303_valid_regs),
202 .no_ranges = lan9303_reserved_ranges,
203 .n_no_ranges = ARRAY_SIZE(lan9303_reserved_ranges),
204};
205EXPORT_SYMBOL(lan9303_register_set);
206
207static int lan9303_read(struct regmap *regmap, unsigned int offset, u32 *reg)
208{
209 int ret, i;
210
211 /* we can lose arbitration for the I2C case, because the device
212 * tries to detect and read an external EEPROM after reset and acts as
213 * a master on the shared I2C bus itself. This conflicts with our
214 * attempts to access the device as a slave at the same moment.
215 */
216 for (i = 0; i < 5; i++) {
217 ret = regmap_read(regmap, offset, reg);
218 if (!ret)
219 return 0;
220 if (ret != -EAGAIN)
221 break;
222 msleep(500);
223 }
224
225 return -EIO;
226}
227
228static int lan9303_virt_phy_reg_read(struct lan9303 *chip, int regnum)
229{
230 int ret;
231 u32 val;
232
233 if (regnum > MII_EXPANSION)
234 return -EINVAL;
235
236 ret = lan9303_read(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, &val);
237 if (ret)
238 return ret;
239
240 return val & 0xffff;
241}
242
243static int lan9303_virt_phy_reg_write(struct lan9303 *chip, int regnum, u16 val)
244{
245 if (regnum > MII_EXPANSION)
246 return -EINVAL;
247
248 return regmap_write(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, val);
249}
250
251static int lan9303_port_phy_reg_wait_for_completion(struct lan9303 *chip)
252{
253 int ret, i;
254 u32 reg;
255
256 for (i = 0; i < 25; i++) {
257 ret = lan9303_read(chip->regmap, LAN9303_PMI_ACCESS, &reg);
258 if (ret) {
259 dev_err(chip->dev,
260 "Failed to read pmi access status: %d\n", ret);
261 return ret;
262 }
263 if (!(reg & LAN9303_PMI_ACCESS_MII_BUSY))
264 return 0;
265 msleep(1);
266 }
267
268 return -EIO;
269}
270
271static int lan9303_port_phy_reg_read(struct lan9303 *chip, int addr, int regnum)
272{
273 int ret;
274 u32 val;
275
276 val = LAN9303_PMI_ACCESS_PHY_ADDR(addr);
277 val |= LAN9303_PMI_ACCESS_MIIRINDA(regnum);
278
279 mutex_lock(&chip->indirect_mutex);
280
281 ret = lan9303_port_phy_reg_wait_for_completion(chip);
282 if (ret)
283 goto on_error;
284
285 /* start the MII read cycle */
286 ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, val);
287 if (ret)
288 goto on_error;
289
290 ret = lan9303_port_phy_reg_wait_for_completion(chip);
291 if (ret)
292 goto on_error;
293
294 /* read the result of this operation */
295 ret = lan9303_read(chip->regmap, LAN9303_PMI_DATA, &val);
296 if (ret)
297 goto on_error;
298
299 mutex_unlock(&chip->indirect_mutex);
300
301 return val & 0xffff;
302
303on_error:
304 mutex_unlock(&chip->indirect_mutex);
305 return ret;
306}
307
308static int lan9303_phy_reg_write(struct lan9303 *chip, int addr, int regnum,
309 unsigned int val)
310{
311 int ret;
312 u32 reg;
313
314 reg = LAN9303_PMI_ACCESS_PHY_ADDR(addr);
315 reg |= LAN9303_PMI_ACCESS_MIIRINDA(regnum);
316 reg |= LAN9303_PMI_ACCESS_MII_WRITE;
317
318 mutex_lock(&chip->indirect_mutex);
319
320 ret = lan9303_port_phy_reg_wait_for_completion(chip);
321 if (ret)
322 goto on_error;
323
324 /* write the data first... */
325 ret = regmap_write(chip->regmap, LAN9303_PMI_DATA, val);
326 if (ret)
327 goto on_error;
328
329 /* ...then start the MII write cycle */
330 ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, reg);
331
332on_error:
333 mutex_unlock(&chip->indirect_mutex);
334 return ret;
335}
336
337static int lan9303_switch_wait_for_completion(struct lan9303 *chip)
338{
339 int ret, i;
340 u32 reg;
341
342 for (i = 0; i < 25; i++) {
343 ret = lan9303_read(chip->regmap, LAN9303_SWITCH_CSR_CMD, &reg);
344 if (ret) {
345 dev_err(chip->dev,
346 "Failed to read csr command status: %d\n", ret);
347 return ret;
348 }
349 if (!(reg & LAN9303_SWITCH_CSR_CMD_BUSY))
350 return 0;
351 msleep(1);
352 }
353
354 return -EIO;
355}
356
357static int lan9303_write_switch_reg(struct lan9303 *chip, u16 regnum, u32 val)
358{
359 u32 reg;
360 int ret;
361
362 reg = regnum;
363 reg |= LAN9303_SWITCH_CSR_CMD_LANES;
364 reg |= LAN9303_SWITCH_CSR_CMD_BUSY;
365
366 mutex_lock(&chip->indirect_mutex);
367
368 ret = lan9303_switch_wait_for_completion(chip);
369 if (ret)
370 goto on_error;
371
372 ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_DATA, val);
373 if (ret) {
374 dev_err(chip->dev, "Failed to write csr data reg: %d\n", ret);
375 goto on_error;
376 }
377
378 /* trigger write */
379 ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg);
380 if (ret)
381 dev_err(chip->dev, "Failed to write csr command reg: %d\n",
382 ret);
383
384on_error:
385 mutex_unlock(&chip->indirect_mutex);
386 return ret;
387}
388
389static int lan9303_read_switch_reg(struct lan9303 *chip, u16 regnum, u32 *val)
390{
391 u32 reg;
392 int ret;
393
394 reg = regnum;
395 reg |= LAN9303_SWITCH_CSR_CMD_LANES;
396 reg |= LAN9303_SWITCH_CSR_CMD_RW;
397 reg |= LAN9303_SWITCH_CSR_CMD_BUSY;
398
399 mutex_lock(&chip->indirect_mutex);
400
401 ret = lan9303_switch_wait_for_completion(chip);
402 if (ret)
403 goto on_error;
404
405 /* trigger read */
406 ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg);
407 if (ret) {
408 dev_err(chip->dev, "Failed to write csr command reg: %d\n",
409 ret);
410 goto on_error;
411 }
412
413 ret = lan9303_switch_wait_for_completion(chip);
414 if (ret)
415 goto on_error;
416
417 ret = lan9303_read(chip->regmap, LAN9303_SWITCH_CSR_DATA, val);
418 if (ret)
419 dev_err(chip->dev, "Failed to read csr data reg: %d\n", ret);
420on_error:
421 mutex_unlock(&chip->indirect_mutex);
422 return ret;
423}
424
425static int lan9303_detect_phy_setup(struct lan9303 *chip)
426{
427 int reg;
428
429 /* depending on the 'phy_addr_sel_strap' setting, the three phys are
430 * using IDs 0-1-2 or IDs 1-2-3. We cannot read back the
431 * 'phy_addr_sel_strap' setting directly, so we need a test, which
432 * configuration is active:
433 * Special reg 18 of phy 3 reads as 0x0000, if 'phy_addr_sel_strap' is 0
434 * and the IDs are 0-1-2, else it contains something different from
435 * 0x0000, which means 'phy_addr_sel_strap' is 1 and the IDs are 1-2-3.
Egil Hjelmelandd329ac82017-07-30 19:58:53 +0200436 * 0xffff is returned on MDIO read with no response.
Juergen Beiserta1292592017-04-18 10:48:25 +0200437 */
438 reg = lan9303_port_phy_reg_read(chip, 3, MII_LAN911X_SPECIAL_MODES);
439 if (reg < 0) {
440 dev_err(chip->dev, "Failed to detect phy config: %d\n", reg);
441 return reg;
442 }
443
Egil Hjelmelandd329ac82017-07-30 19:58:53 +0200444 if ((reg != 0) && (reg != 0xffff))
Juergen Beiserta1292592017-04-18 10:48:25 +0200445 chip->phy_addr_sel_strap = 1;
446 else
447 chip->phy_addr_sel_strap = 0;
448
449 dev_dbg(chip->dev, "Phy setup '%s' detected\n",
450 chip->phy_addr_sel_strap ? "1-2-3" : "0-1-2");
451
452 return 0;
453}
454
455#define LAN9303_MAC_RX_CFG_OFFS (LAN9303_MAC_RX_CFG_0 - LAN9303_PORT_0_OFFSET)
456#define LAN9303_MAC_TX_CFG_OFFS (LAN9303_MAC_TX_CFG_0 - LAN9303_PORT_0_OFFSET)
457
458static int lan9303_disable_packet_processing(struct lan9303 *chip,
459 unsigned int port)
460{
461 int ret;
462
463 /* disable RX, but keep register reset default values else */
464 ret = lan9303_write_switch_reg(chip, LAN9303_MAC_RX_CFG_OFFS + port,
465 LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES);
466 if (ret)
467 return ret;
468
469 /* disable TX, but keep register reset default values else */
470 return lan9303_write_switch_reg(chip, LAN9303_MAC_TX_CFG_OFFS + port,
471 LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT |
472 LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE);
473}
474
475static int lan9303_enable_packet_processing(struct lan9303 *chip,
476 unsigned int port)
477{
478 int ret;
479
480 /* enable RX and keep register reset default values else */
481 ret = lan9303_write_switch_reg(chip, LAN9303_MAC_RX_CFG_OFFS + port,
482 LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES |
483 LAN9303_MAC_RX_CFG_X_RX_ENABLE);
484 if (ret)
485 return ret;
486
487 /* enable TX and keep register reset default values else */
488 return lan9303_write_switch_reg(chip, LAN9303_MAC_TX_CFG_OFFS + port,
489 LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT |
490 LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE |
491 LAN9303_MAC_TX_CFG_X_TX_ENABLE);
492}
493
494/* We want a special working switch:
495 * - do not forward packets between port 1 and 2
496 * - forward everything from port 1 to port 0
497 * - forward everything from port 2 to port 0
498 * - forward special tagged packets from port 0 to port 1 *or* port 2
499 */
500static int lan9303_separate_ports(struct lan9303 *chip)
501{
502 int ret;
503
504 ret = lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_MIRROR,
505 LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 |
506 LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 |
507 LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 |
508 LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING |
509 LAN9303_SWE_PORT_MIRROR_SNIFF_ALL);
510 if (ret)
511 return ret;
512
513 /* enable defining the destination port via special VLAN tagging
514 * for port 0
515 */
516 ret = lan9303_write_switch_reg(chip, LAN9303_SWE_INGRESS_PORT_TYPE,
517 0x03);
518 if (ret)
519 return ret;
520
521 /* tag incoming packets at port 1 and 2 on their way to port 0 to be
522 * able to discover their source port
523 */
524 ret = lan9303_write_switch_reg(chip, LAN9303_BM_EGRSS_PORT_TYPE,
525 LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0);
526 if (ret)
527 return ret;
528
529 /* prevent port 1 and 2 from forwarding packets by their own */
530 return lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
531 LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 |
532 LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 |
533 LAN9303_SWE_PORT_STATE_BLOCKING_PORT2);
534}
535
536static int lan9303_handle_reset(struct lan9303 *chip)
537{
538 if (!chip->reset_gpio)
539 return 0;
540
541 if (chip->reset_duration != 0)
542 msleep(chip->reset_duration);
543
544 /* release (deassert) reset and activate the device */
545 gpiod_set_value_cansleep(chip->reset_gpio, 0);
546
547 return 0;
548}
549
550/* stop processing packets for all ports */
551static int lan9303_disable_processing(struct lan9303 *chip)
552{
553 int ret;
554
555 ret = lan9303_disable_packet_processing(chip, LAN9303_PORT_0_OFFSET);
556 if (ret)
557 return ret;
558 ret = lan9303_disable_packet_processing(chip, LAN9303_PORT_1_OFFSET);
559 if (ret)
560 return ret;
561 return lan9303_disable_packet_processing(chip, LAN9303_PORT_2_OFFSET);
562}
563
564static int lan9303_check_device(struct lan9303 *chip)
565{
566 int ret;
567 u32 reg;
568
569 ret = lan9303_read(chip->regmap, LAN9303_CHIP_REV, &reg);
570 if (ret) {
571 dev_err(chip->dev, "failed to read chip revision register: %d\n",
572 ret);
573 if (!chip->reset_gpio) {
574 dev_dbg(chip->dev,
575 "hint: maybe failed due to missing reset GPIO\n");
576 }
577 return ret;
578 }
579
580 if ((reg >> 16) != LAN9303_CHIP_ID) {
581 dev_err(chip->dev, "expecting LAN9303 chip, but found: %X\n",
582 reg >> 16);
583 return ret;
584 }
585
586 /* The default state of the LAN9303 device is to forward packets between
587 * all ports (if not configured differently by an external EEPROM).
588 * The initial state of a DSA device must be forwarding packets only
589 * between the external and the internal ports and no forwarding
590 * between the external ports. In preparation we stop packet handling
591 * at all for now until the LAN9303 device is re-programmed accordingly.
592 */
593 ret = lan9303_disable_processing(chip);
594 if (ret)
595 dev_warn(chip->dev, "failed to disable switching %d\n", ret);
596
597 dev_info(chip->dev, "Found LAN9303 rev. %u\n", reg & 0xffff);
598
599 ret = lan9303_detect_phy_setup(chip);
600 if (ret) {
601 dev_err(chip->dev,
602 "failed to discover phy bootstrap setup: %d\n", ret);
603 return ret;
604 }
605
606 return 0;
607}
608
609/* ---------------------------- DSA -----------------------------------*/
610
611static enum dsa_tag_protocol lan9303_get_tag_protocol(struct dsa_switch *ds)
612{
613 return DSA_TAG_PROTO_LAN9303;
614}
615
616static int lan9303_setup(struct dsa_switch *ds)
617{
618 struct lan9303 *chip = ds->priv;
619 int ret;
620
621 /* Make sure that port 0 is the cpu port */
622 if (!dsa_is_cpu_port(ds, 0)) {
623 dev_err(chip->dev, "port 0 is not the CPU port\n");
624 return -EINVAL;
625 }
626
627 ret = lan9303_separate_ports(chip);
628 if (ret)
629 dev_err(chip->dev, "failed to separate ports %d\n", ret);
630
631 ret = lan9303_enable_packet_processing(chip, LAN9303_PORT_0_OFFSET);
632 if (ret)
633 dev_err(chip->dev, "failed to re-enable switching %d\n", ret);
634
635 return 0;
636}
637
638struct lan9303_mib_desc {
639 unsigned int offset; /* offset of first MAC */
640 const char *name;
641};
642
643static const struct lan9303_mib_desc lan9303_mib[] = {
644 { .offset = LAN9303_MAC_RX_BRDCST_CNT_0, .name = "RxBroad", },
645 { .offset = LAN9303_MAC_RX_PAUSE_CNT_0, .name = "RxPause", },
646 { .offset = LAN9303_MAC_RX_MULCST_CNT_0, .name = "RxMulti", },
647 { .offset = LAN9303_MAC_RX_PKTOK_CNT_0, .name = "RxOk", },
648 { .offset = LAN9303_MAC_RX_CRCERR_CNT_0, .name = "RxCrcErr", },
649 { .offset = LAN9303_MAC_RX_ALIGN_CNT_0, .name = "RxAlignErr", },
650 { .offset = LAN9303_MAC_RX_JABB_CNT_0, .name = "RxJabber", },
651 { .offset = LAN9303_MAC_RX_FRAG_CNT_0, .name = "RxFragment", },
652 { .offset = LAN9303_MAC_RX_64_CNT_0, .name = "Rx64Byte", },
653 { .offset = LAN9303_MAC_RX_127_CNT_0, .name = "Rx128Byte", },
654 { .offset = LAN9303_MAC_RX_255_CNT_0, .name = "Rx256Byte", },
655 { .offset = LAN9303_MAC_RX_511_CNT_0, .name = "Rx512Byte", },
656 { .offset = LAN9303_MAC_RX_1023_CNT_0, .name = "Rx1024Byte", },
657 { .offset = LAN9303_MAC_RX_MAX_CNT_0, .name = "RxMaxByte", },
658 { .offset = LAN9303_MAC_RX_PKTLEN_CNT_0, .name = "RxByteCnt", },
659 { .offset = LAN9303_MAC_RX_SYMBL_CNT_0, .name = "RxSymbolCnt", },
660 { .offset = LAN9303_MAC_RX_CTLFRM_CNT_0, .name = "RxCfs", },
661 { .offset = LAN9303_MAC_RX_OVRSZE_CNT_0, .name = "RxOverFlow", },
662 { .offset = LAN9303_MAC_TX_UNDSZE_CNT_0, .name = "TxShort", },
663 { .offset = LAN9303_MAC_TX_BRDCST_CNT_0, .name = "TxBroad", },
664 { .offset = LAN9303_MAC_TX_PAUSE_CNT_0, .name = "TxPause", },
665 { .offset = LAN9303_MAC_TX_MULCST_CNT_0, .name = "TxMulti", },
666 { .offset = LAN9303_MAC_RX_UNDSZE_CNT_0, .name = "TxUnderRun", },
667 { .offset = LAN9303_MAC_TX_64_CNT_0, .name = "Tx64Byte", },
668 { .offset = LAN9303_MAC_TX_127_CNT_0, .name = "Tx128Byte", },
669 { .offset = LAN9303_MAC_TX_255_CNT_0, .name = "Tx256Byte", },
670 { .offset = LAN9303_MAC_TX_511_CNT_0, .name = "Tx512Byte", },
671 { .offset = LAN9303_MAC_TX_1023_CNT_0, .name = "Tx1024Byte", },
672 { .offset = LAN9303_MAC_TX_MAX_CNT_0, .name = "TxMaxByte", },
673 { .offset = LAN9303_MAC_TX_PKTLEN_CNT_0, .name = "TxByteCnt", },
674 { .offset = LAN9303_MAC_TX_PKTOK_CNT_0, .name = "TxOk", },
675 { .offset = LAN9303_MAC_TX_TOTALCOL_CNT_0, .name = "TxCollision", },
676 { .offset = LAN9303_MAC_TX_MULTICOL_CNT_0, .name = "TxMultiCol", },
677 { .offset = LAN9303_MAC_TX_SNGLECOL_CNT_0, .name = "TxSingleCol", },
678 { .offset = LAN9303_MAC_TX_EXCOL_CNT_0, .name = "TxExcCol", },
679 { .offset = LAN9303_MAC_TX_DEFER_CNT_0, .name = "TxDefer", },
680 { .offset = LAN9303_MAC_TX_LATECOL_0, .name = "TxLateCol", },
681};
682
683static void lan9303_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
684{
685 unsigned int u;
686
687 for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) {
688 strncpy(data + u * ETH_GSTRING_LEN, lan9303_mib[u].name,
689 ETH_GSTRING_LEN);
690 }
691}
692
693static void lan9303_get_ethtool_stats(struct dsa_switch *ds, int port,
694 uint64_t *data)
695{
696 struct lan9303 *chip = ds->priv;
697 u32 reg;
698 unsigned int u, poff;
699 int ret;
700
701 poff = port * 0x400;
702
703 for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) {
704 ret = lan9303_read_switch_reg(chip,
705 lan9303_mib[u].offset + poff,
706 &reg);
707 if (ret)
708 dev_warn(chip->dev, "Reading status reg %u failed\n",
709 lan9303_mib[u].offset + poff);
710 data[u] = reg;
711 }
712}
713
714static int lan9303_get_sset_count(struct dsa_switch *ds)
715{
716 return ARRAY_SIZE(lan9303_mib);
717}
718
719static int lan9303_phy_read(struct dsa_switch *ds, int phy, int regnum)
720{
721 struct lan9303 *chip = ds->priv;
722 int phy_base = chip->phy_addr_sel_strap;
723
724 if (phy == phy_base)
725 return lan9303_virt_phy_reg_read(chip, regnum);
726 if (phy > phy_base + 2)
727 return -ENODEV;
728
729 return lan9303_port_phy_reg_read(chip, phy, regnum);
730}
731
732static int lan9303_phy_write(struct dsa_switch *ds, int phy, int regnum,
733 u16 val)
734{
735 struct lan9303 *chip = ds->priv;
736 int phy_base = chip->phy_addr_sel_strap;
737
738 if (phy == phy_base)
739 return lan9303_virt_phy_reg_write(chip, regnum, val);
740 if (phy > phy_base + 2)
741 return -ENODEV;
742
743 return lan9303_phy_reg_write(chip, phy, regnum, val);
744}
745
746static int lan9303_port_enable(struct dsa_switch *ds, int port,
747 struct phy_device *phy)
748{
749 struct lan9303 *chip = ds->priv;
750
751 /* enable internal packet processing */
752 switch (port) {
753 case 1:
754 return lan9303_enable_packet_processing(chip,
755 LAN9303_PORT_1_OFFSET);
756 case 2:
757 return lan9303_enable_packet_processing(chip,
758 LAN9303_PORT_2_OFFSET);
759 default:
760 dev_dbg(chip->dev,
761 "Error: request to power up invalid port %d\n", port);
762 }
763
764 return -ENODEV;
765}
766
767static void lan9303_port_disable(struct dsa_switch *ds, int port,
768 struct phy_device *phy)
769{
770 struct lan9303 *chip = ds->priv;
771
772 /* disable internal packet processing */
773 switch (port) {
774 case 1:
775 lan9303_disable_packet_processing(chip, LAN9303_PORT_1_OFFSET);
776 lan9303_phy_reg_write(chip, chip->phy_addr_sel_strap + 1,
777 MII_BMCR, BMCR_PDOWN);
778 break;
779 case 2:
780 lan9303_disable_packet_processing(chip, LAN9303_PORT_2_OFFSET);
781 lan9303_phy_reg_write(chip, chip->phy_addr_sel_strap + 2,
782 MII_BMCR, BMCR_PDOWN);
783 break;
784 default:
785 dev_dbg(chip->dev,
786 "Error: request to power down invalid port %d\n", port);
787 }
788}
789
790static struct dsa_switch_ops lan9303_switch_ops = {
791 .get_tag_protocol = lan9303_get_tag_protocol,
792 .setup = lan9303_setup,
793 .get_strings = lan9303_get_strings,
794 .phy_read = lan9303_phy_read,
795 .phy_write = lan9303_phy_write,
796 .get_ethtool_stats = lan9303_get_ethtool_stats,
797 .get_sset_count = lan9303_get_sset_count,
798 .port_enable = lan9303_port_enable,
799 .port_disable = lan9303_port_disable,
800};
801
802static int lan9303_register_switch(struct lan9303 *chip)
803{
804 chip->ds = dsa_switch_alloc(chip->dev, DSA_MAX_PORTS);
805 if (!chip->ds)
806 return -ENOMEM;
807
808 chip->ds->priv = chip;
809 chip->ds->ops = &lan9303_switch_ops;
810 chip->ds->phys_mii_mask = chip->phy_addr_sel_strap ? 0xe : 0x7;
811
Vivien Didelot23c9ee42017-05-26 18:12:51 -0400812 return dsa_register_switch(chip->ds);
Juergen Beiserta1292592017-04-18 10:48:25 +0200813}
814
815static void lan9303_probe_reset_gpio(struct lan9303 *chip,
816 struct device_node *np)
817{
818 chip->reset_gpio = devm_gpiod_get_optional(chip->dev, "reset",
819 GPIOD_OUT_LOW);
820
821 if (!chip->reset_gpio) {
822 dev_dbg(chip->dev, "No reset GPIO defined\n");
823 return;
824 }
825
826 chip->reset_duration = 200;
827
828 if (np) {
829 of_property_read_u32(np, "reset-duration",
830 &chip->reset_duration);
831 } else {
832 dev_dbg(chip->dev, "reset duration defaults to 200 ms\n");
833 }
834
835 /* A sane reset duration should not be longer than 1s */
836 if (chip->reset_duration > 1000)
837 chip->reset_duration = 1000;
838}
839
840int lan9303_probe(struct lan9303 *chip, struct device_node *np)
841{
842 int ret;
843
844 mutex_init(&chip->indirect_mutex);
845
846 lan9303_probe_reset_gpio(chip, np);
847
848 ret = lan9303_handle_reset(chip);
849 if (ret)
850 return ret;
851
852 ret = lan9303_check_device(chip);
853 if (ret)
854 return ret;
855
856 ret = lan9303_register_switch(chip);
857 if (ret) {
858 dev_dbg(chip->dev, "Failed to register switch: %d\n", ret);
859 return ret;
860 }
861
862 return 0;
863}
864EXPORT_SYMBOL(lan9303_probe);
865
866int lan9303_remove(struct lan9303 *chip)
867{
868 int rc;
869
870 rc = lan9303_disable_processing(chip);
871 if (rc != 0)
872 dev_warn(chip->dev, "shutting down failed\n");
873
874 dsa_unregister_switch(chip->ds);
875
876 /* assert reset to the whole device to prevent it from doing anything */
877 gpiod_set_value_cansleep(chip->reset_gpio, 1);
878 gpiod_unexport(chip->reset_gpio);
879
880 return 0;
881}
882EXPORT_SYMBOL(lan9303_remove);
883
884MODULE_AUTHOR("Juergen Borleis <kernel@pengutronix.de>");
885MODULE_DESCRIPTION("Core driver for SMSC/Microchip LAN9303 three port ethernet switch");
886MODULE_LICENSE("GPL v2");