blob: 785850838a44da80179885f39899abc79d283381 [file] [log] [blame]
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +01001/*
2 * Copyright © 2016 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +010025#include "intel_uc.h"
Sagar Arun Kamblea2695742017-11-16 19:02:41 +053026#include "intel_guc_submission.h"
Michał Winiarski1bbbca02017-12-13 23:13:46 +010027#include "intel_guc.h"
Michal Wajdeczkoddf79d82017-10-04 18:13:42 +000028#include "i915_drv.h"
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +010029
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +010030/* Reset GuC providing us with fresh state for both GuC and HuC.
31 */
32static int __intel_uc_reset_hw(struct drm_i915_private *dev_priv)
33{
34 int ret;
35 u32 guc_status;
36
Michel Thierrycb20a3c2017-10-30 11:56:14 -070037 ret = intel_reset_guc(dev_priv);
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +010038 if (ret) {
Michel Thierrycb20a3c2017-10-30 11:56:14 -070039 DRM_ERROR("Failed to reset GuC, ret = %d\n", ret);
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +010040 return ret;
41 }
42
43 guc_status = I915_READ(GUC_STATUS);
44 WARN(!(guc_status & GS_MIA_IN_RESET),
45 "GuC status: 0x%x, MIA core expected to be in reset\n",
46 guc_status);
47
48 return ret;
49}
50
Michal Wajdeczko121981f2017-12-06 13:53:15 +000051static int __get_platform_enable_guc(struct drm_i915_private *dev_priv)
52{
53 struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
54 struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;
55 int enable_guc = 0;
56
57 /* Default is to enable GuC/HuC if we know their firmwares */
58 if (intel_uc_fw_is_selected(guc_fw))
59 enable_guc |= ENABLE_GUC_SUBMISSION;
60 if (intel_uc_fw_is_selected(huc_fw))
61 enable_guc |= ENABLE_GUC_LOAD_HUC;
62
63 /* Any platform specific fine-tuning can be done here */
64
65 return enable_guc;
66}
67
68/**
69 * intel_uc_sanitize_options - sanitize uC related modparam options
70 * @dev_priv: device private
71 *
72 * In case of "enable_guc" option this function will attempt to modify
73 * it only if it was initially set to "auto(-1)". Default value for this
74 * modparam varies between platforms and it is hardcoded in driver code.
75 * Any other modparam value is only monitored against availability of the
76 * related hardware or firmware definitions.
77 */
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +010078void intel_uc_sanitize_options(struct drm_i915_private *dev_priv)
79{
Michal Wajdeczko121981f2017-12-06 13:53:15 +000080 struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
81 struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;
Arkadiusz Hilerb551f612017-03-14 15:28:13 +010082
Michal Wajdeczkod4a70a12017-03-15 13:37:41 +000083 /* A negative value means "use platform default" */
Michal Wajdeczko121981f2017-12-06 13:53:15 +000084 if (i915_modparams.enable_guc < 0)
85 i915_modparams.enable_guc = __get_platform_enable_guc(dev_priv);
Michal Wajdeczkod4a70a12017-03-15 13:37:41 +000086
Michal Wajdeczko121981f2017-12-06 13:53:15 +000087 DRM_DEBUG_DRIVER("enable_guc=%d (submission:%s huc:%s)\n",
88 i915_modparams.enable_guc,
89 yesno(intel_uc_is_using_guc_submission()),
90 yesno(intel_uc_is_using_huc()));
91
92 /* Verify GuC firmware availability */
93 if (intel_uc_is_using_guc() && !intel_uc_fw_is_selected(guc_fw)) {
94 DRM_WARN("Incompatible option detected: enable_guc=%d, %s!\n",
95 i915_modparams.enable_guc,
96 !HAS_GUC(dev_priv) ? "no GuC hardware" :
97 "no GuC firmware");
Arkadiusz Hilerb551f612017-03-14 15:28:13 +010098 }
Michal Wajdeczkod4a70a12017-03-15 13:37:41 +000099
Michal Wajdeczko121981f2017-12-06 13:53:15 +0000100 /* Verify HuC firmware availability */
101 if (intel_uc_is_using_huc() && !intel_uc_fw_is_selected(huc_fw)) {
102 DRM_WARN("Incompatible option detected: enable_guc=%d, %s!\n",
103 i915_modparams.enable_guc,
104 !HAS_HUC(dev_priv) ? "no HuC hardware" :
105 "no HuC firmware");
106 }
Michal Wajdeczkod4a70a12017-03-15 13:37:41 +0000107
Michal Wajdeczko121981f2017-12-06 13:53:15 +0000108 /* Make sure that sanitization was done */
109 GEM_BUG_ON(i915_modparams.enable_guc < 0);
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +0100110}
111
Michal Wajdeczko3af7a9c2017-10-04 15:33:27 +0000112void intel_uc_init_early(struct drm_i915_private *dev_priv)
113{
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000114 intel_guc_init_early(&dev_priv->guc);
Michal Wajdeczko2fe2d4e2017-12-06 13:53:10 +0000115 intel_huc_init_early(&dev_priv->huc);
Michal Wajdeczko3af7a9c2017-10-04 15:33:27 +0000116}
117
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100118void intel_uc_init_fw(struct drm_i915_private *dev_priv)
119{
Michal Wajdeczkoa655aeb2017-12-06 13:53:13 +0000120 if (!USES_GUC(dev_priv))
121 return;
122
Michal Wajdeczko0dfa1ce2017-12-06 13:53:16 +0000123 if (USES_HUC(dev_priv))
124 intel_uc_fw_fetch(dev_priv, &dev_priv->huc.fw);
125
Michal Wajdeczkoa16b4312017-10-04 15:33:25 +0000126 intel_uc_fw_fetch(dev_priv, &dev_priv->guc.fw);
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100127}
128
Oscar Mateo3950bf32017-03-22 10:39:46 -0700129void intel_uc_fini_fw(struct drm_i915_private *dev_priv)
130{
Michal Wajdeczkoa655aeb2017-12-06 13:53:13 +0000131 if (!USES_GUC(dev_priv))
132 return;
133
Michal Wajdeczkoa16b4312017-10-04 15:33:25 +0000134 intel_uc_fw_fini(&dev_priv->guc.fw);
Michal Wajdeczko0dfa1ce2017-12-06 13:53:16 +0000135
136 if (USES_HUC(dev_priv))
137 intel_uc_fw_fini(&dev_priv->huc.fw);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700138}
139
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +0000140/**
141 * intel_uc_init_mmio - setup uC MMIO access
142 *
143 * @dev_priv: device private
144 *
145 * Setup minimal state necessary for MMIO accesses later in the
146 * initialization sequence.
147 */
148void intel_uc_init_mmio(struct drm_i915_private *dev_priv)
149{
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000150 intel_guc_init_send_regs(&dev_priv->guc);
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +0000151}
152
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -0700153static void guc_capture_load_err_log(struct intel_guc *guc)
154{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000155 if (!guc->log.vma || i915_modparams.guc_log_level < 0)
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -0700156 return;
157
158 if (!guc->load_err_log)
159 guc->load_err_log = i915_gem_object_get(guc->log.vma->obj);
160
161 return;
162}
163
164static void guc_free_load_err_log(struct intel_guc *guc)
165{
166 if (guc->load_err_log)
167 i915_gem_object_put(guc->load_err_log);
168}
169
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000170static int guc_enable_communication(struct intel_guc *guc)
171{
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +0000172 struct drm_i915_private *dev_priv = guc_to_i915(guc);
173
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +0000174 if (HAS_GUC_CT(dev_priv))
175 return intel_guc_enable_ct(guc);
176
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000177 guc->send = intel_guc_send_mmio;
178 return 0;
179}
180
181static void guc_disable_communication(struct intel_guc *guc)
182{
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +0000183 struct drm_i915_private *dev_priv = guc_to_i915(guc);
184
185 if (HAS_GUC_CT(dev_priv))
186 intel_guc_disable_ct(guc);
187
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000188 guc->send = intel_guc_send_nop;
189}
190
Michał Winiarski3176ff42017-12-13 23:13:47 +0100191int intel_uc_init_wq(struct drm_i915_private *dev_priv)
192{
193 int ret;
194
195 if (!USES_GUC(dev_priv))
196 return 0;
197
198 ret = intel_guc_init_wq(&dev_priv->guc);
199 if (ret) {
200 DRM_ERROR("Couldn't allocate workqueues for GuC\n");
201 return ret;
202 }
203
204 return 0;
205}
206
207void intel_uc_fini_wq(struct drm_i915_private *dev_priv)
208{
209 if (!USES_GUC(dev_priv))
210 return;
211
212 GEM_BUG_ON(!HAS_GUC(dev_priv));
213
214 intel_guc_fini_wq(&dev_priv->guc);
215}
216
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100217int intel_uc_init_hw(struct drm_i915_private *dev_priv)
218{
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000219 struct intel_guc *guc = &dev_priv->guc;
Michal Wajdeczko0dfa1ce2017-12-06 13:53:16 +0000220 struct intel_huc *huc = &dev_priv->huc;
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100221 int ret, attempts;
222
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +0000223 if (!USES_GUC(dev_priv))
Oscar Mateob8991402017-03-28 09:53:47 -0700224 return 0;
225
Michal Wajdeczko121981f2017-12-06 13:53:15 +0000226 if (!HAS_GUC(dev_priv)) {
227 ret = -ENODEV;
228 goto err_out;
229 }
230
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000231 guc_disable_communication(guc);
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100232 gen9_reset_guc_interrupts(dev_priv);
233
Michał Winiarski1bbbca02017-12-13 23:13:46 +0100234 ret = intel_guc_init(guc);
235 if (ret)
236 goto err_out;
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100237
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +0000238 if (USES_GUC_SUBMISSION(dev_priv)) {
Oscar Mateo397fce82017-03-22 10:39:52 -0700239 /*
240 * This is stuff we need to have available at fw load time
241 * if we are planning to enable submission later
242 */
Sagar Arun Kambledb14d0c52017-11-16 19:02:39 +0530243 ret = intel_guc_submission_init(guc);
Oscar Mateo397fce82017-03-22 10:39:52 -0700244 if (ret)
245 goto err_guc;
246 }
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100247
daniele.ceraolospurio@intel.com13f6c712017-04-06 17:18:52 -0700248 /* init WOPCM */
249 I915_WRITE(GUC_WOPCM_SIZE, intel_guc_wopcm_size(dev_priv));
250 I915_WRITE(DMA_GUC_WOPCM_OFFSET,
251 GUC_WOPCM_OFFSET_VALUE | HUC_LOADING_AGENT_GUC);
252
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100253 /* WaEnableuKernelHeaderValidFix:skl */
254 /* WaEnableGuCBootHashCheckNotSet:skl,bxt,kbl */
255 if (IS_GEN9(dev_priv))
256 attempts = 3;
257 else
258 attempts = 1;
259
260 while (attempts--) {
261 /*
262 * Always reset the GuC just before (re)loading, so
263 * that the state and timing are fairly predictable
264 */
265 ret = __intel_uc_reset_hw(dev_priv);
266 if (ret)
267 goto err_submission;
268
Michal Wajdeczko0dfa1ce2017-12-06 13:53:16 +0000269 if (USES_HUC(dev_priv)) {
270 ret = intel_huc_init_hw(huc);
271 if (ret)
272 goto err_submission;
273 }
274
Michal Wajdeczko5d53be42017-10-16 14:47:11 +0000275 intel_guc_init_params(guc);
Michal Wajdeczkoe8668bb2017-10-16 14:47:14 +0000276 ret = intel_guc_fw_upload(guc);
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100277 if (ret == 0 || ret != -EAGAIN)
278 break;
279
280 DRM_DEBUG_DRIVER("GuC fw load failed: %d; will reset and "
281 "retry %d more time(s)\n", ret, attempts);
282 }
283
284 /* Did we succeded or run out of retries? */
285 if (ret)
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -0700286 goto err_log_capture;
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100287
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000288 ret = guc_enable_communication(guc);
289 if (ret)
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -0700290 goto err_log_capture;
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000291
Michal Wajdeczko0dfa1ce2017-12-06 13:53:16 +0000292 if (USES_HUC(dev_priv)) {
293 ret = intel_huc_auth(huc);
294 if (ret)
295 goto err_communication;
296 }
297
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +0000298 if (USES_GUC_SUBMISSION(dev_priv)) {
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000299 if (i915_modparams.guc_log_level >= 0)
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100300 gen9_enable_guc_interrupts(dev_priv);
301
Sagar Arun Kambledb14d0c52017-11-16 19:02:39 +0530302 ret = intel_guc_submission_enable(guc);
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100303 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700304 goto err_interrupts;
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100305 }
306
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +0000307 dev_info(dev_priv->drm.dev, "GuC firmware version %u.%u\n",
Michal Wajdeczko86ffc312017-10-16 14:47:17 +0000308 guc->fw.major_ver_found, guc->fw.minor_ver_found);
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +0000309 dev_info(dev_priv->drm.dev, "GuC submission %s\n",
310 enableddisabled(USES_GUC_SUBMISSION(dev_priv)));
Michal Wajdeczko0dfa1ce2017-12-06 13:53:16 +0000311 dev_info(dev_priv->drm.dev, "HuC %s\n",
312 enableddisabled(USES_HUC(dev_priv)));
Michal Wajdeczko86ffc312017-10-16 14:47:17 +0000313
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100314 return 0;
315
316 /*
317 * We've failed to load the firmware :(
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100318 */
Oscar Mateo3950bf32017-03-22 10:39:46 -0700319err_interrupts:
320 gen9_disable_guc_interrupts(dev_priv);
Michal Wajdeczko0dfa1ce2017-12-06 13:53:16 +0000321err_communication:
322 guc_disable_communication(guc);
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -0700323err_log_capture:
324 guc_capture_load_err_log(guc);
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100325err_submission:
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +0000326 if (USES_GUC_SUBMISSION(dev_priv))
Sagar Arun Kambledb14d0c52017-11-16 19:02:39 +0530327 intel_guc_submission_fini(guc);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700328err_guc:
Michał Winiarski1bbbca02017-12-13 23:13:46 +0100329 intel_guc_fini(guc);
Michal Wajdeczko121981f2017-12-06 13:53:15 +0000330err_out:
331 /*
332 * Note that there is no fallback as either user explicitly asked for
333 * the GuC or driver default option was to run with the GuC enabled.
334 */
335 if (GEM_WARN_ON(ret == -EIO))
336 ret = -EINVAL;
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100337
Michal Wajdeczko121981f2017-12-06 13:53:15 +0000338 dev_err(dev_priv->drm.dev, "GuC initialization failed %d\n", ret);
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100339 return ret;
340}
341
Oscar Mateo3950bf32017-03-22 10:39:46 -0700342void intel_uc_fini_hw(struct drm_i915_private *dev_priv)
343{
Sagar Arun Kambledb14d0c52017-11-16 19:02:39 +0530344 struct intel_guc *guc = &dev_priv->guc;
345
346 guc_free_load_err_log(guc);
Michel Thierryc4a89522017-06-05 10:12:51 -0700347
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +0000348 if (!USES_GUC(dev_priv))
Oscar Mateob8991402017-03-28 09:53:47 -0700349 return;
350
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +0000351 if (USES_GUC_SUBMISSION(dev_priv))
Sagar Arun Kambledb14d0c52017-11-16 19:02:39 +0530352 intel_guc_submission_disable(guc);
Michal Wajdeczko2f640852017-05-26 11:13:24 +0000353
Sagar Arun Kambledb14d0c52017-11-16 19:02:39 +0530354 guc_disable_communication(guc);
Michal Wajdeczko2f640852017-05-26 11:13:24 +0000355
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +0000356 if (USES_GUC_SUBMISSION(dev_priv)) {
Oscar Mateo3950bf32017-03-22 10:39:46 -0700357 gen9_disable_guc_interrupts(dev_priv);
Sagar Arun Kambledb14d0c52017-11-16 19:02:39 +0530358 intel_guc_submission_fini(guc);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700359 }
Michal Wajdeczko2f640852017-05-26 11:13:24 +0000360
Michał Winiarski1bbbca02017-12-13 23:13:46 +0100361 intel_guc_fini(guc);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700362}