blob: 11b2370e16da2dab6034e93f5a9fef485050336f [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005-2006 Stephane Marchesin
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 */
24
25#include "drmP.h"
26#include "drm.h"
27#include "nouveau_drv.h"
28#include "nouveau_drm.h"
29#include "nouveau_dma.h"
30
31static int
32nouveau_channel_pushbuf_ctxdma_init(struct nouveau_channel *chan)
33{
34 struct drm_device *dev = chan->dev;
35 struct drm_nouveau_private *dev_priv = dev->dev_private;
36 struct nouveau_bo *pb = chan->pushbuf_bo;
37 struct nouveau_gpuobj *pushbuf = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +100038 int ret;
39
Ben Skeggsd87897d2010-02-12 11:11:54 +100040 if (dev_priv->card_type >= NV_50) {
41 ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY, 0,
42 dev_priv->vm_end, NV_DMA_ACCESS_RO,
43 NV_DMA_TARGET_AGP, &pushbuf);
44 chan->pushbuf_base = pb->bo.offset;
45 } else
Ben Skeggs6ee73862009-12-11 19:24:15 +100046 if (pb->bo.mem.mem_type == TTM_PL_TT) {
47 ret = nouveau_gpuobj_gart_dma_new(chan, 0,
48 dev_priv->gart_info.aper_size,
49 NV_DMA_ACCESS_RO, &pushbuf,
50 NULL);
Ben Skeggsd961db72010-08-05 10:48:18 +100051 chan->pushbuf_base = pb->bo.mem.start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +100052 } else
53 if (dev_priv->card_type != NV_04) {
54 ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY, 0,
55 dev_priv->fb_available_size,
56 NV_DMA_ACCESS_RO,
57 NV_DMA_TARGET_VIDMEM, &pushbuf);
Ben Skeggsd961db72010-08-05 10:48:18 +100058 chan->pushbuf_base = pb->bo.mem.start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +100059 } else {
60 /* NV04 cmdbuf hack, from original ddx.. not sure of it's
61 * exact reason for existing :) PCI access to cmdbuf in
62 * VRAM.
63 */
64 ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY,
Jordan Crouse01d73a62010-05-27 13:40:24 -060065 pci_resource_start(dev->pdev,
66 1),
Ben Skeggs6ee73862009-12-11 19:24:15 +100067 dev_priv->fb_available_size,
68 NV_DMA_ACCESS_RO,
69 NV_DMA_TARGET_PCI, &pushbuf);
Ben Skeggsd961db72010-08-05 10:48:18 +100070 chan->pushbuf_base = pb->bo.mem.start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +100071 }
72
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100073 nouveau_gpuobj_ref(pushbuf, &chan->pushbuf);
74 nouveau_gpuobj_ref(NULL, &pushbuf);
Ben Skeggs6ee73862009-12-11 19:24:15 +100075 return 0;
76}
77
78static struct nouveau_bo *
79nouveau_channel_user_pushbuf_alloc(struct drm_device *dev)
80{
81 struct nouveau_bo *pushbuf = NULL;
82 int location, ret;
83
84 if (nouveau_vram_pushbuf)
85 location = TTM_PL_FLAG_VRAM;
86 else
87 location = TTM_PL_FLAG_TT;
88
89 ret = nouveau_bo_new(dev, NULL, 65536, 0, location, 0, 0x0000, false,
90 true, &pushbuf);
91 if (ret) {
92 NV_ERROR(dev, "error allocating DMA push buffer: %d\n", ret);
93 return NULL;
94 }
95
96 ret = nouveau_bo_pin(pushbuf, location);
97 if (ret) {
98 NV_ERROR(dev, "error pinning DMA push buffer: %d\n", ret);
99 nouveau_bo_ref(NULL, &pushbuf);
100 return NULL;
101 }
102
103 return pushbuf;
104}
105
106/* allocates and initializes a fifo for user space consumption */
107int
108nouveau_channel_alloc(struct drm_device *dev, struct nouveau_channel **chan_ret,
109 struct drm_file *file_priv,
Ben Skeggscff5c132010-10-06 16:16:59 +1000110 uint32_t vram_handle, uint32_t gart_handle)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000111{
112 struct drm_nouveau_private *dev_priv = dev->dev_private;
113 struct nouveau_pgraph_engine *pgraph = &dev_priv->engine.graph;
114 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
115 struct nouveau_channel *chan;
Ben Skeggscff5c132010-10-06 16:16:59 +1000116 unsigned long flags;
117 int user, ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000118
Ben Skeggscff5c132010-10-06 16:16:59 +1000119 /* allocate and lock channel structure */
120 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
121 if (!chan)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000122 return -ENOMEM;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000123 chan->dev = dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000124 chan->file_priv = file_priv;
125 chan->vram_handle = vram_handle;
Ben Skeggscff5c132010-10-06 16:16:59 +1000126 chan->gart_handle = gart_handle;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000127
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200128 kref_init(&chan->ref);
129 atomic_set(&chan->users, 1);
Ben Skeggscff5c132010-10-06 16:16:59 +1000130 mutex_init(&chan->mutex);
131 mutex_lock(&chan->mutex);
132
133 /* allocate hw channel id */
134 spin_lock_irqsave(&dev_priv->channels.lock, flags);
135 for (chan->id = 0; chan->id < pfifo->channels; chan->id++) {
136 if (!dev_priv->channels.ptr[chan->id]) {
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200137 nouveau_channel_ref(chan, &dev_priv->channels.ptr[chan->id]);
Ben Skeggscff5c132010-10-06 16:16:59 +1000138 break;
139 }
140 }
141 spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
142
143 if (chan->id == pfifo->channels) {
144 mutex_unlock(&chan->mutex);
145 kfree(chan);
146 return -ENODEV;
147 }
148
149 NV_DEBUG(dev, "initialising channel %d\n", chan->id);
150 INIT_LIST_HEAD(&chan->nvsw.vbl_wait);
Francisco Jerez332b2422010-10-20 23:35:40 +0200151 INIT_LIST_HEAD(&chan->nvsw.flip);
Ben Skeggscff5c132010-10-06 16:16:59 +1000152 INIT_LIST_HEAD(&chan->fence.pending);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000153
154 /* Allocate DMA push buffer */
155 chan->pushbuf_bo = nouveau_channel_user_pushbuf_alloc(dev);
156 if (!chan->pushbuf_bo) {
157 ret = -ENOMEM;
158 NV_ERROR(dev, "pushbuf %d\n", ret);
Ben Skeggscff5c132010-10-06 16:16:59 +1000159 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000160 return ret;
161 }
162
Ben Skeggs75c99da2010-01-08 10:57:39 +1000163 nouveau_dma_pre_init(chan);
164
Ben Skeggs6ee73862009-12-11 19:24:15 +1000165 /* Locate channel's user control regs */
166 if (dev_priv->card_type < NV_40)
Ben Skeggscff5c132010-10-06 16:16:59 +1000167 user = NV03_USER(chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000168 else
169 if (dev_priv->card_type < NV_50)
Ben Skeggscff5c132010-10-06 16:16:59 +1000170 user = NV40_USER(chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000171 else
Ben Skeggscff5c132010-10-06 16:16:59 +1000172 user = NV50_USER(chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000173
174 chan->user = ioremap(pci_resource_start(dev->pdev, 0) + user,
175 PAGE_SIZE);
176 if (!chan->user) {
177 NV_ERROR(dev, "ioremap of regs failed.\n");
Ben Skeggscff5c132010-10-06 16:16:59 +1000178 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000179 return -ENOMEM;
180 }
181 chan->user_put = 0x40;
182 chan->user_get = 0x44;
183
184 /* Allocate space for per-channel fixed notifier memory */
185 ret = nouveau_notifier_init_channel(chan);
186 if (ret) {
187 NV_ERROR(dev, "ntfy %d\n", ret);
Ben Skeggscff5c132010-10-06 16:16:59 +1000188 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000189 return ret;
190 }
191
192 /* Setup channel's default objects */
Ben Skeggscff5c132010-10-06 16:16:59 +1000193 ret = nouveau_gpuobj_channel_init(chan, vram_handle, gart_handle);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000194 if (ret) {
195 NV_ERROR(dev, "gpuobj %d\n", ret);
Ben Skeggscff5c132010-10-06 16:16:59 +1000196 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000197 return ret;
198 }
199
200 /* Create a dma object for the push buffer */
201 ret = nouveau_channel_pushbuf_ctxdma_init(chan);
202 if (ret) {
203 NV_ERROR(dev, "pbctxdma %d\n", ret);
Ben Skeggscff5c132010-10-06 16:16:59 +1000204 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000205 return ret;
206 }
207
208 /* disable the fifo caches */
209 pfifo->reassign(dev, false);
210
211 /* Create a graphics context for new channel */
Ben Skeggsf4512e62010-10-20 11:47:09 +1000212 if (dev_priv->card_type < NV_50) {
213 ret = pgraph->create_context(chan);
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000214 if (ret) {
215 nouveau_channel_put(&chan);
216 return ret;
217 }
218 }
219
Ben Skeggs6ee73862009-12-11 19:24:15 +1000220 /* Construct inital RAMFC for new channel */
221 ret = pfifo->create_context(chan);
222 if (ret) {
Ben Skeggscff5c132010-10-06 16:16:59 +1000223 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000224 return ret;
225 }
226
227 pfifo->reassign(dev, true);
228
229 ret = nouveau_dma_init(chan);
230 if (!ret)
Francisco Jerez27307232010-09-21 18:57:11 +0200231 ret = nouveau_fence_channel_init(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000232 if (ret) {
Ben Skeggscff5c132010-10-06 16:16:59 +1000233 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000234 return ret;
235 }
236
237 nouveau_debugfs_channel_init(chan);
238
Ben Skeggscff5c132010-10-06 16:16:59 +1000239 NV_DEBUG(dev, "channel %d initialised\n", chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000240 *chan_ret = chan;
241 return 0;
242}
243
Ben Skeggscff5c132010-10-06 16:16:59 +1000244struct nouveau_channel *
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200245nouveau_channel_get_unlocked(struct nouveau_channel *ref)
246{
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200247 struct nouveau_channel *chan = NULL;
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200248
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200249 if (likely(ref && atomic_inc_not_zero(&ref->users)))
250 nouveau_channel_ref(ref, &chan);
251
252 return chan;
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200253}
254
255struct nouveau_channel *
Ben Skeggscff5c132010-10-06 16:16:59 +1000256nouveau_channel_get(struct drm_device *dev, struct drm_file *file_priv, int id)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000257{
Ben Skeggscff5c132010-10-06 16:16:59 +1000258 struct drm_nouveau_private *dev_priv = dev->dev_private;
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200259 struct nouveau_channel *chan;
Ben Skeggscff5c132010-10-06 16:16:59 +1000260 unsigned long flags;
261
262 spin_lock_irqsave(&dev_priv->channels.lock, flags);
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200263 chan = nouveau_channel_get_unlocked(dev_priv->channels.ptr[id]);
Ben Skeggscff5c132010-10-06 16:16:59 +1000264 spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
265
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200266 if (unlikely(!chan))
267 return ERR_PTR(-EINVAL);
268
269 if (unlikely(file_priv && chan->file_priv != file_priv)) {
270 nouveau_channel_put_unlocked(&chan);
271 return ERR_PTR(-EINVAL);
272 }
273
Ben Skeggscff5c132010-10-06 16:16:59 +1000274 mutex_lock(&chan->mutex);
275 return chan;
276}
277
278void
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200279nouveau_channel_put_unlocked(struct nouveau_channel **pchan)
Ben Skeggscff5c132010-10-06 16:16:59 +1000280{
281 struct nouveau_channel *chan = *pchan;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000282 struct drm_device *dev = chan->dev;
283 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000284 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
Ben Skeggscff5c132010-10-06 16:16:59 +1000285 struct nouveau_pgraph_engine *pgraph = &dev_priv->engine.graph;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000286 struct nouveau_crypt_engine *pcrypt = &dev_priv->engine.crypt;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000287 unsigned long flags;
288 int ret;
289
Ben Skeggscff5c132010-10-06 16:16:59 +1000290 /* decrement the refcount, and we're done if there's still refs */
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200291 if (likely(!atomic_dec_and_test(&chan->users))) {
292 nouveau_channel_ref(NULL, pchan);
Ben Skeggscff5c132010-10-06 16:16:59 +1000293 return;
294 }
295
296 /* noone wants the channel anymore */
297 NV_DEBUG(dev, "freeing channel %d\n", chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000298 nouveau_debugfs_channel_fini(chan);
299
Ben Skeggscff5c132010-10-06 16:16:59 +1000300 /* give it chance to idle */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000301 nouveau_fence_update(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000302 if (chan->fence.sequence != chan->fence.sequence_ack) {
303 struct nouveau_fence *fence = NULL;
304
305 ret = nouveau_fence_new(chan, &fence, true);
306 if (ret == 0) {
Marcin Slusarz382d62e2010-10-20 21:50:24 +0200307 ret = nouveau_fence_wait(fence, false, false);
308 nouveau_fence_unref(&fence);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000309 }
310
311 if (ret)
312 NV_ERROR(dev, "Failed to idle channel %d.\n", chan->id);
313 }
314
Ben Skeggscff5c132010-10-06 16:16:59 +1000315 /* ensure all outstanding fences are signaled. they should be if the
Ben Skeggs6ee73862009-12-11 19:24:15 +1000316 * above attempts at idling were OK, but if we failed this'll tell TTM
317 * we're done with the buffers.
318 */
Francisco Jerez27307232010-09-21 18:57:11 +0200319 nouveau_fence_channel_fini(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000320
Ben Skeggscff5c132010-10-06 16:16:59 +1000321 /* boot it off the hardware */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000322 pfifo->reassign(dev, false);
323
Francisco Jerez3945e472010-10-18 03:53:39 +0200324 /* We want to give pgraph a chance to idle and get rid of all
325 * potential errors. We need to do this without the context
326 * switch lock held, otherwise the irq handler is unable to
327 * process them.
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100328 */
329 if (pgraph->channel(dev) == chan)
330 nouveau_wait_for_idle(dev);
331
Francisco Jerez3945e472010-10-18 03:53:39 +0200332 /* destroy the engine specific contexts */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000333 pfifo->destroy_context(chan);
Francisco Jerez3945e472010-10-18 03:53:39 +0200334 pgraph->destroy_context(chan);
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000335 if (pcrypt->destroy_context)
336 pcrypt->destroy_context(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000337
338 pfifo->reassign(dev, true);
339
Ben Skeggscff5c132010-10-06 16:16:59 +1000340 /* aside from its resources, the channel should now be dead,
341 * remove it from the channel list
342 */
343 spin_lock_irqsave(&dev_priv->channels.lock, flags);
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200344 nouveau_channel_ref(NULL, &dev_priv->channels.ptr[chan->id]);
Ben Skeggscff5c132010-10-06 16:16:59 +1000345 spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
346
347 /* destroy any resources the channel owned */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000348 nouveau_gpuobj_ref(NULL, &chan->pushbuf);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000349 if (chan->pushbuf_bo) {
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000350 nouveau_bo_unmap(chan->pushbuf_bo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000351 nouveau_bo_unpin(chan->pushbuf_bo);
352 nouveau_bo_ref(NULL, &chan->pushbuf_bo);
353 }
354 nouveau_gpuobj_channel_takedown(chan);
355 nouveau_notifier_takedown_channel(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000356
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200357 nouveau_channel_ref(NULL, pchan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000358}
359
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200360void
361nouveau_channel_put(struct nouveau_channel **pchan)
362{
363 mutex_unlock(&(*pchan)->mutex);
364 nouveau_channel_put_unlocked(pchan);
365}
366
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200367static void
368nouveau_channel_del(struct kref *ref)
369{
370 struct nouveau_channel *chan =
371 container_of(ref, struct nouveau_channel, ref);
372
373 if (chan->user)
374 iounmap(chan->user);
375
376 kfree(chan);
377}
378
379void
380nouveau_channel_ref(struct nouveau_channel *chan,
381 struct nouveau_channel **pchan)
382{
383 if (chan)
384 kref_get(&chan->ref);
385
386 if (*pchan)
387 kref_put(&(*pchan)->ref, nouveau_channel_del);
388
389 *pchan = chan;
390}
391
Ben Skeggs6ee73862009-12-11 19:24:15 +1000392/* cleans up all the fifos from file_priv */
393void
394nouveau_channel_cleanup(struct drm_device *dev, struct drm_file *file_priv)
395{
396 struct drm_nouveau_private *dev_priv = dev->dev_private;
397 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000398 struct nouveau_channel *chan;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000399 int i;
400
401 NV_DEBUG(dev, "clearing FIFO enables from file_priv\n");
402 for (i = 0; i < engine->fifo.channels; i++) {
Ben Skeggscff5c132010-10-06 16:16:59 +1000403 chan = nouveau_channel_get(dev, file_priv, i);
404 if (IS_ERR(chan))
405 continue;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000406
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200407 atomic_dec(&chan->users);
Ben Skeggscff5c132010-10-06 16:16:59 +1000408 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000409 }
410}
411
Ben Skeggs6ee73862009-12-11 19:24:15 +1000412
413/***********************************
414 * ioctls wrapping the functions
415 ***********************************/
416
417static int
418nouveau_ioctl_fifo_alloc(struct drm_device *dev, void *data,
419 struct drm_file *file_priv)
420{
421 struct drm_nouveau_private *dev_priv = dev->dev_private;
422 struct drm_nouveau_channel_alloc *init = data;
423 struct nouveau_channel *chan;
424 int ret;
425
Ben Skeggs6ee73862009-12-11 19:24:15 +1000426 if (dev_priv->engine.graph.accel_blocked)
427 return -ENODEV;
428
429 if (init->fb_ctxdma_handle == ~0 || init->tt_ctxdma_handle == ~0)
430 return -EINVAL;
431
432 ret = nouveau_channel_alloc(dev, &chan, file_priv,
433 init->fb_ctxdma_handle,
434 init->tt_ctxdma_handle);
435 if (ret)
436 return ret;
437 init->channel = chan->id;
438
Ben Skeggsa1606a92010-02-12 10:27:35 +1000439 if (chan->dma.ib_max)
440 init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_VRAM |
441 NOUVEAU_GEM_DOMAIN_GART;
442 else if (chan->pushbuf_bo->bo.mem.mem_type == TTM_PL_VRAM)
443 init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_VRAM;
444 else
445 init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_GART;
446
Ben Skeggs6ee73862009-12-11 19:24:15 +1000447 init->subchan[0].handle = NvM2MF;
448 if (dev_priv->card_type < NV_50)
449 init->subchan[0].grclass = 0x0039;
450 else
451 init->subchan[0].grclass = 0x5039;
Francisco Jerezf03a314b2009-12-26 02:42:45 +0100452 init->subchan[1].handle = NvSw;
453 init->subchan[1].grclass = NV_SW;
454 init->nr_subchan = 2;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000455
456 /* Named memory object area */
457 ret = drm_gem_handle_create(file_priv, chan->notifier_bo->gem,
458 &init->notifier_handle);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000459
Ben Skeggscff5c132010-10-06 16:16:59 +1000460 if (ret == 0)
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200461 atomic_inc(&chan->users); /* userspace reference */
Ben Skeggscff5c132010-10-06 16:16:59 +1000462 nouveau_channel_put(&chan);
463 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000464}
465
466static int
467nouveau_ioctl_fifo_free(struct drm_device *dev, void *data,
468 struct drm_file *file_priv)
469{
Ben Skeggscff5c132010-10-06 16:16:59 +1000470 struct drm_nouveau_channel_free *req = data;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000471 struct nouveau_channel *chan;
472
Ben Skeggscff5c132010-10-06 16:16:59 +1000473 chan = nouveau_channel_get(dev, file_priv, req->channel);
474 if (IS_ERR(chan))
475 return PTR_ERR(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000476
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200477 atomic_dec(&chan->users);
Ben Skeggscff5c132010-10-06 16:16:59 +1000478 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000479 return 0;
480}
481
482/***********************************
483 * finally, the ioctl table
484 ***********************************/
485
486struct drm_ioctl_desc nouveau_ioctls[] = {
Ben Skeggsb12120a2010-10-06 16:20:17 +1000487 DRM_IOCTL_DEF_DRV(NOUVEAU_GETPARAM, nouveau_ioctl_getparam, DRM_UNLOCKED|DRM_AUTH),
488 DRM_IOCTL_DEF_DRV(NOUVEAU_SETPARAM, nouveau_ioctl_setparam, DRM_UNLOCKED|DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
489 DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_ALLOC, nouveau_ioctl_fifo_alloc, DRM_UNLOCKED|DRM_AUTH),
490 DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_FREE, nouveau_ioctl_fifo_free, DRM_UNLOCKED|DRM_AUTH),
491 DRM_IOCTL_DEF_DRV(NOUVEAU_GROBJ_ALLOC, nouveau_ioctl_grobj_alloc, DRM_UNLOCKED|DRM_AUTH),
492 DRM_IOCTL_DEF_DRV(NOUVEAU_NOTIFIEROBJ_ALLOC, nouveau_ioctl_notifier_alloc, DRM_UNLOCKED|DRM_AUTH),
493 DRM_IOCTL_DEF_DRV(NOUVEAU_GPUOBJ_FREE, nouveau_ioctl_gpuobj_free, DRM_UNLOCKED|DRM_AUTH),
494 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_NEW, nouveau_gem_ioctl_new, DRM_UNLOCKED|DRM_AUTH),
495 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_PUSHBUF, nouveau_gem_ioctl_pushbuf, DRM_UNLOCKED|DRM_AUTH),
496 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_PREP, nouveau_gem_ioctl_cpu_prep, DRM_UNLOCKED|DRM_AUTH),
497 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_FINI, nouveau_gem_ioctl_cpu_fini, DRM_UNLOCKED|DRM_AUTH),
498 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_INFO, nouveau_gem_ioctl_info, DRM_UNLOCKED|DRM_AUTH),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000499};
500
501int nouveau_max_ioctl = DRM_ARRAY_SIZE(nouveau_ioctls);