blob: 0413679a48aaf3c3b1f72abc5232b1f0579117e6 [file] [log] [blame]
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001/*
adam radford3f1530c2010-12-14 18:51:48 -08002 * Linux MegaRAID driver for SAS based RAID controllers
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04003 *
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +05304 * Copyright (c) 2003-2013 LSI Corporation
5 * Copyright (c) 2013-2014 Avago Technologies
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04006 *
adam radford3f1530c2010-12-14 18:51:48 -08007 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version 2
10 * of the License, or (at your option) any later version.
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040011 *
adam radford3f1530c2010-12-14 18:51:48 -080012 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040016 *
adam radford3f1530c2010-12-14 18:51:48 -080017 * You should have received a copy of the GNU General Public License
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +053018 * along with this program. If not, see <http://www.gnu.org/licenses/>.
adam radford3f1530c2010-12-14 18:51:48 -080019 *
20 * FILE: megaraid_sas.h
21 *
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +053022 * Authors: Avago Technologies
23 * Kashyap Desai <kashyap.desai@avagotech.com>
24 * Sumit Saxena <sumit.saxena@avagotech.com>
adam radford3f1530c2010-12-14 18:51:48 -080025 *
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +053026 * Send feedback to: megaraidlinux.pdl@avagotech.com
adam radford3f1530c2010-12-14 18:51:48 -080027 *
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +053028 * Mail to: Avago Technologies, 350 West Trimble Road, Building 90,
29 * San Jose, California 95131
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040030 */
31
32#ifndef LSI_MEGARAID_SAS_H
33#define LSI_MEGARAID_SAS_H
34
Randy Dunlapa69b74d2007-01-05 22:41:48 -080035/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040036 * MegaRAID SAS Driver meta data
37 */
sumit.saxena@avagotech.com609fb072015-08-31 17:24:21 +053038#define MEGASAS_VERSION "06.808.14.00-rc1"
39#define MEGASAS_RELDATE "Jul 31, 2015"
Sumant Patro0e989362006-06-20 15:32:37 -070040
41/*
42 * Device IDs
43 */
44#define PCI_DEVICE_ID_LSI_SAS1078R 0x0060
bo yangaf7a5642008-03-17 04:13:07 -040045#define PCI_DEVICE_ID_LSI_SAS1078DE 0x007C
Sumant Patro0e989362006-06-20 15:32:37 -070046#define PCI_DEVICE_ID_LSI_VERDE_ZCR 0x0413
Yang, Bo6610a6b2008-08-10 12:42:38 -070047#define PCI_DEVICE_ID_LSI_SAS1078GEN2 0x0078
48#define PCI_DEVICE_ID_LSI_SAS0079GEN2 0x0079
Yang, Bo87911122009-10-06 14:31:54 -060049#define PCI_DEVICE_ID_LSI_SAS0073SKINNY 0x0073
50#define PCI_DEVICE_ID_LSI_SAS0071SKINNY 0x0071
adam radford9c915a82010-12-21 13:34:31 -080051#define PCI_DEVICE_ID_LSI_FUSION 0x005b
adam radford229fe472014-03-10 02:51:56 -070052#define PCI_DEVICE_ID_LSI_PLASMA 0x002f
adam radford36807e62011-10-08 18:15:06 -070053#define PCI_DEVICE_ID_LSI_INVADER 0x005d
Sumit.Saxena@lsi.com21d3c712013-05-22 12:31:43 +053054#define PCI_DEVICE_ID_LSI_FURY 0x005f
sumit.saxena@avagotech.com90c204b2015-10-15 13:39:44 +053055#define PCI_DEVICE_ID_LSI_INTRUDER 0x00ce
56#define PCI_DEVICE_ID_LSI_INTRUDER_24 0x00cf
sumit.saxena@avagotech.com7364d342015-10-15 13:39:54 +053057#define PCI_DEVICE_ID_LSI_CUTLASS_52 0x0052
58#define PCI_DEVICE_ID_LSI_CUTLASS_53 0x0053
Sumant Patro0e989362006-06-20 15:32:37 -070059
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040060/*
Sumit.Saxena@lsi.com39b72c32013-05-22 12:32:43 +053061 * Intel HBA SSDIDs
62 */
63#define MEGARAID_INTEL_RS3DC080_SSDID 0x9360
64#define MEGARAID_INTEL_RS3DC040_SSDID 0x9362
65#define MEGARAID_INTEL_RS3SC008_SSDID 0x9380
66#define MEGARAID_INTEL_RS3MC044_SSDID 0x9381
67#define MEGARAID_INTEL_RS3WC080_SSDID 0x9341
68#define MEGARAID_INTEL_RS3WC040_SSDID 0x9343
sumit.saxena@avagotech.com7364d342015-10-15 13:39:54 +053069#define MEGARAID_INTEL_RMS3BC160_SSDID 0x352B
Sumit.Saxena@lsi.com39b72c32013-05-22 12:32:43 +053070
71/*
sumit.saxena@avagotech.com90c204b2015-10-15 13:39:44 +053072 * Intruder HBA SSDIDs
73 */
74#define MEGARAID_INTRUDER_SSDID1 0x9371
75#define MEGARAID_INTRUDER_SSDID2 0x9390
76#define MEGARAID_INTRUDER_SSDID3 0x9370
77
78/*
Sumit.Saxena@lsi.com39b72c32013-05-22 12:32:43 +053079 * Intel HBA branding
80 */
81#define MEGARAID_INTEL_RS3DC080_BRANDING \
82 "Intel(R) RAID Controller RS3DC080"
83#define MEGARAID_INTEL_RS3DC040_BRANDING \
84 "Intel(R) RAID Controller RS3DC040"
85#define MEGARAID_INTEL_RS3SC008_BRANDING \
86 "Intel(R) RAID Controller RS3SC008"
87#define MEGARAID_INTEL_RS3MC044_BRANDING \
88 "Intel(R) RAID Controller RS3MC044"
89#define MEGARAID_INTEL_RS3WC080_BRANDING \
90 "Intel(R) RAID Controller RS3WC080"
91#define MEGARAID_INTEL_RS3WC040_BRANDING \
92 "Intel(R) RAID Controller RS3WC040"
sumit.saxena@avagotech.com7364d342015-10-15 13:39:54 +053093#define MEGARAID_INTEL_RMS3BC160_BRANDING \
94 "Intel(R) Integrated RAID Module RMS3BC160"
Sumit.Saxena@lsi.com39b72c32013-05-22 12:32:43 +053095
96/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040097 * =====================================
98 * MegaRAID SAS MFI firmware definitions
99 * =====================================
100 */
101
102/*
103 * MFI stands for MegaRAID SAS FW Interface. This is just a moniker for
104 * protocol between the software and firmware. Commands are issued using
105 * "message frames"
106 */
107
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800108/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400109 * FW posts its state in upper 4 bits of outbound_msg_0 register
110 */
111#define MFI_STATE_MASK 0xF0000000
112#define MFI_STATE_UNDEFINED 0x00000000
113#define MFI_STATE_BB_INIT 0x10000000
114#define MFI_STATE_FW_INIT 0x40000000
115#define MFI_STATE_WAIT_HANDSHAKE 0x60000000
116#define MFI_STATE_FW_INIT_2 0x70000000
117#define MFI_STATE_DEVICE_SCAN 0x80000000
Sumant Patroe3bbff92006-10-03 12:28:49 -0700118#define MFI_STATE_BOOT_MESSAGE_PENDING 0x90000000
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400119#define MFI_STATE_FLUSH_CACHE 0xA0000000
120#define MFI_STATE_READY 0xB0000000
121#define MFI_STATE_OPERATIONAL 0xC0000000
122#define MFI_STATE_FAULT 0xF0000000
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +0530123#define MFI_STATE_FORCE_OCR 0x00000080
124#define MFI_STATE_DMADONE 0x00000008
125#define MFI_STATE_CRASH_DUMP_DONE 0x00000004
adam radford7e70e732011-05-11 18:34:08 -0700126#define MFI_RESET_REQUIRED 0x00000001
127#define MFI_RESET_ADAPTER 0x00000002
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400128#define MEGAMFI_FRAME_SIZE 64
129
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800130/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400131 * During FW init, clear pending cmds & reset state using inbound_msg_0
132 *
133 * ABORT : Abort all pending cmds
134 * READY : Move from OPERATIONAL to READY state; discard queue info
135 * MFIMODE : Discard (possible) low MFA posted in 64-bit mode (??)
136 * CLR_HANDSHAKE: FW is waiting for HANDSHAKE from BIOS or Driver
Sumant Patroe3bbff92006-10-03 12:28:49 -0700137 * HOTPLUG : Resume from Hotplug
138 * MFI_STOP_ADP : Send signal to FW to stop processing
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400139 */
bo yang39a98552010-09-22 22:36:29 -0400140#define WRITE_SEQUENCE_OFFSET (0x0000000FC) /* I20 */
141#define HOST_DIAGNOSTIC_OFFSET (0x000000F8) /* I20 */
142#define DIAG_WRITE_ENABLE (0x00000080)
143#define DIAG_RESET_ADAPTER (0x00000004)
144
145#define MFI_ADP_RESET 0x00000040
Sumant Patroe3bbff92006-10-03 12:28:49 -0700146#define MFI_INIT_ABORT 0x00000001
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400147#define MFI_INIT_READY 0x00000002
148#define MFI_INIT_MFIMODE 0x00000004
149#define MFI_INIT_CLEAR_HANDSHAKE 0x00000008
Sumant Patroe3bbff92006-10-03 12:28:49 -0700150#define MFI_INIT_HOTPLUG 0x00000010
151#define MFI_STOP_ADP 0x00000020
152#define MFI_RESET_FLAGS MFI_INIT_READY| \
153 MFI_INIT_MFIMODE| \
154 MFI_INIT_ABORT
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400155
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800156/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400157 * MFI frame flags
158 */
159#define MFI_FRAME_POST_IN_REPLY_QUEUE 0x0000
160#define MFI_FRAME_DONT_POST_IN_REPLY_QUEUE 0x0001
161#define MFI_FRAME_SGL32 0x0000
162#define MFI_FRAME_SGL64 0x0002
163#define MFI_FRAME_SENSE32 0x0000
164#define MFI_FRAME_SENSE64 0x0004
165#define MFI_FRAME_DIR_NONE 0x0000
166#define MFI_FRAME_DIR_WRITE 0x0008
167#define MFI_FRAME_DIR_READ 0x0010
168#define MFI_FRAME_DIR_BOTH 0x0018
Yang, Bof4c9a132009-10-06 14:43:28 -0600169#define MFI_FRAME_IEEE 0x0020
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400170
Sumit.Saxena@avagotech.com4026e9a2015-04-23 16:31:24 +0530171/* Driver internal */
172#define DRV_DCMD_POLLED_MODE 0x1
173
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800174/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400175 * Definition for cmd_status
176 */
177#define MFI_CMD_STATUS_POLL_MODE 0xFF
178
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800179/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400180 * MFI command opcodes
181 */
182#define MFI_CMD_INIT 0x00
183#define MFI_CMD_LD_READ 0x01
184#define MFI_CMD_LD_WRITE 0x02
185#define MFI_CMD_LD_SCSI_IO 0x03
186#define MFI_CMD_PD_SCSI_IO 0x04
187#define MFI_CMD_DCMD 0x05
188#define MFI_CMD_ABORT 0x06
189#define MFI_CMD_SMP 0x07
190#define MFI_CMD_STP 0x08
adam radforde5f93a32011-10-08 18:15:19 -0700191#define MFI_CMD_INVALID 0xff
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400192
193#define MR_DCMD_CTRL_GET_INFO 0x01010000
Yang, Bobdc6fb82009-12-06 08:30:19 -0700194#define MR_DCMD_LD_GET_LIST 0x03010000
adam radford21c9e162013-09-06 15:27:14 -0700195#define MR_DCMD_LD_LIST_QUERY 0x03010100
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400196
197#define MR_DCMD_CTRL_CACHE_FLUSH 0x01101000
198#define MR_FLUSH_CTRL_CACHE 0x01
199#define MR_FLUSH_DISK_CACHE 0x02
200
201#define MR_DCMD_CTRL_SHUTDOWN 0x01050000
bo yang31ea7082007-11-07 12:09:50 -0500202#define MR_DCMD_HIBERNATE_SHUTDOWN 0x01060000
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400203#define MR_ENABLE_DRIVE_SPINDOWN 0x01
204
205#define MR_DCMD_CTRL_EVENT_GET_INFO 0x01040100
206#define MR_DCMD_CTRL_EVENT_GET 0x01040300
207#define MR_DCMD_CTRL_EVENT_WAIT 0x01040500
208#define MR_DCMD_LD_GET_PROPERTIES 0x03030000
209
210#define MR_DCMD_CLUSTER 0x08000000
211#define MR_DCMD_CLUSTER_RESET_ALL 0x08010100
212#define MR_DCMD_CLUSTER_RESET_LD 0x08010200
Yang, Bo81e403c2009-10-06 14:27:54 -0600213#define MR_DCMD_PD_LIST_QUERY 0x02010100
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400214
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +0530215#define MR_DCMD_CTRL_SET_CRASH_DUMP_PARAMS 0x01190100
216#define MR_DRIVER_SET_APP_CRASHDUMP_MODE (0xF0010000 | 0x0600)
217
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800218/*
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530219 * Global functions
220 */
221extern u8 MR_ValidateMapInfo(struct megasas_instance *instance);
222
223
224/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400225 * MFI command completion codes
226 */
227enum MFI_STAT {
228 MFI_STAT_OK = 0x00,
229 MFI_STAT_INVALID_CMD = 0x01,
230 MFI_STAT_INVALID_DCMD = 0x02,
231 MFI_STAT_INVALID_PARAMETER = 0x03,
232 MFI_STAT_INVALID_SEQUENCE_NUMBER = 0x04,
233 MFI_STAT_ABORT_NOT_POSSIBLE = 0x05,
234 MFI_STAT_APP_HOST_CODE_NOT_FOUND = 0x06,
235 MFI_STAT_APP_IN_USE = 0x07,
236 MFI_STAT_APP_NOT_INITIALIZED = 0x08,
237 MFI_STAT_ARRAY_INDEX_INVALID = 0x09,
238 MFI_STAT_ARRAY_ROW_NOT_EMPTY = 0x0a,
239 MFI_STAT_CONFIG_RESOURCE_CONFLICT = 0x0b,
240 MFI_STAT_DEVICE_NOT_FOUND = 0x0c,
241 MFI_STAT_DRIVE_TOO_SMALL = 0x0d,
242 MFI_STAT_FLASH_ALLOC_FAIL = 0x0e,
243 MFI_STAT_FLASH_BUSY = 0x0f,
244 MFI_STAT_FLASH_ERROR = 0x10,
245 MFI_STAT_FLASH_IMAGE_BAD = 0x11,
246 MFI_STAT_FLASH_IMAGE_INCOMPLETE = 0x12,
247 MFI_STAT_FLASH_NOT_OPEN = 0x13,
248 MFI_STAT_FLASH_NOT_STARTED = 0x14,
249 MFI_STAT_FLUSH_FAILED = 0x15,
250 MFI_STAT_HOST_CODE_NOT_FOUNT = 0x16,
251 MFI_STAT_LD_CC_IN_PROGRESS = 0x17,
252 MFI_STAT_LD_INIT_IN_PROGRESS = 0x18,
253 MFI_STAT_LD_LBA_OUT_OF_RANGE = 0x19,
254 MFI_STAT_LD_MAX_CONFIGURED = 0x1a,
255 MFI_STAT_LD_NOT_OPTIMAL = 0x1b,
256 MFI_STAT_LD_RBLD_IN_PROGRESS = 0x1c,
257 MFI_STAT_LD_RECON_IN_PROGRESS = 0x1d,
258 MFI_STAT_LD_WRONG_RAID_LEVEL = 0x1e,
259 MFI_STAT_MAX_SPARES_EXCEEDED = 0x1f,
260 MFI_STAT_MEMORY_NOT_AVAILABLE = 0x20,
261 MFI_STAT_MFC_HW_ERROR = 0x21,
262 MFI_STAT_NO_HW_PRESENT = 0x22,
263 MFI_STAT_NOT_FOUND = 0x23,
264 MFI_STAT_NOT_IN_ENCL = 0x24,
265 MFI_STAT_PD_CLEAR_IN_PROGRESS = 0x25,
266 MFI_STAT_PD_TYPE_WRONG = 0x26,
267 MFI_STAT_PR_DISABLED = 0x27,
268 MFI_STAT_ROW_INDEX_INVALID = 0x28,
269 MFI_STAT_SAS_CONFIG_INVALID_ACTION = 0x29,
270 MFI_STAT_SAS_CONFIG_INVALID_DATA = 0x2a,
271 MFI_STAT_SAS_CONFIG_INVALID_PAGE = 0x2b,
272 MFI_STAT_SAS_CONFIG_INVALID_TYPE = 0x2c,
273 MFI_STAT_SCSI_DONE_WITH_ERROR = 0x2d,
274 MFI_STAT_SCSI_IO_FAILED = 0x2e,
275 MFI_STAT_SCSI_RESERVATION_CONFLICT = 0x2f,
276 MFI_STAT_SHUTDOWN_FAILED = 0x30,
277 MFI_STAT_TIME_NOT_SET = 0x31,
278 MFI_STAT_WRONG_STATE = 0x32,
279 MFI_STAT_LD_OFFLINE = 0x33,
280 MFI_STAT_PEER_NOTIFICATION_REJECTED = 0x34,
281 MFI_STAT_PEER_NOTIFICATION_FAILED = 0x35,
282 MFI_STAT_RESERVATION_IN_PROGRESS = 0x36,
283 MFI_STAT_I2C_ERRORS_DETECTED = 0x37,
284 MFI_STAT_PCI_ERRORS_DETECTED = 0x38,
adam radford36807e62011-10-08 18:15:06 -0700285 MFI_STAT_CONFIG_SEQ_MISMATCH = 0x67,
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400286
287 MFI_STAT_INVALID_STATUS = 0xFF
288};
289
sumit.saxena@avagotech.com714f5172015-08-31 17:23:51 +0530290enum mfi_evt_class {
291 MFI_EVT_CLASS_DEBUG = -2,
292 MFI_EVT_CLASS_PROGRESS = -1,
293 MFI_EVT_CLASS_INFO = 0,
294 MFI_EVT_CLASS_WARNING = 1,
295 MFI_EVT_CLASS_CRITICAL = 2,
296 MFI_EVT_CLASS_FATAL = 3,
297 MFI_EVT_CLASS_DEAD = 4
298};
299
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400300/*
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +0530301 * Crash dump related defines
302 */
303#define MAX_CRASH_DUMP_SIZE 512
304#define CRASH_DMA_BUF_SIZE (1024 * 1024)
305
306enum MR_FW_CRASH_DUMP_STATE {
307 UNAVAILABLE = 0,
308 AVAILABLE = 1,
309 COPYING = 2,
310 COPIED = 3,
311 COPY_ERROR = 4,
312};
313
314enum _MR_CRASH_BUF_STATUS {
315 MR_CRASH_BUF_TURN_OFF = 0,
316 MR_CRASH_BUF_TURN_ON = 1,
317};
318
319/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400320 * Number of mailbox bytes in DCMD message frame
321 */
322#define MFI_MBOX_SIZE 12
323
324enum MR_EVT_CLASS {
325
326 MR_EVT_CLASS_DEBUG = -2,
327 MR_EVT_CLASS_PROGRESS = -1,
328 MR_EVT_CLASS_INFO = 0,
329 MR_EVT_CLASS_WARNING = 1,
330 MR_EVT_CLASS_CRITICAL = 2,
331 MR_EVT_CLASS_FATAL = 3,
332 MR_EVT_CLASS_DEAD = 4,
333
334};
335
336enum MR_EVT_LOCALE {
337
338 MR_EVT_LOCALE_LD = 0x0001,
339 MR_EVT_LOCALE_PD = 0x0002,
340 MR_EVT_LOCALE_ENCL = 0x0004,
341 MR_EVT_LOCALE_BBU = 0x0008,
342 MR_EVT_LOCALE_SAS = 0x0010,
343 MR_EVT_LOCALE_CTRL = 0x0020,
344 MR_EVT_LOCALE_CONFIG = 0x0040,
345 MR_EVT_LOCALE_CLUSTER = 0x0080,
346 MR_EVT_LOCALE_ALL = 0xffff,
347
348};
349
350enum MR_EVT_ARGS {
351
352 MR_EVT_ARGS_NONE,
353 MR_EVT_ARGS_CDB_SENSE,
354 MR_EVT_ARGS_LD,
355 MR_EVT_ARGS_LD_COUNT,
356 MR_EVT_ARGS_LD_LBA,
357 MR_EVT_ARGS_LD_OWNER,
358 MR_EVT_ARGS_LD_LBA_PD_LBA,
359 MR_EVT_ARGS_LD_PROG,
360 MR_EVT_ARGS_LD_STATE,
361 MR_EVT_ARGS_LD_STRIP,
362 MR_EVT_ARGS_PD,
363 MR_EVT_ARGS_PD_ERR,
364 MR_EVT_ARGS_PD_LBA,
365 MR_EVT_ARGS_PD_LBA_LD,
366 MR_EVT_ARGS_PD_PROG,
367 MR_EVT_ARGS_PD_STATE,
368 MR_EVT_ARGS_PCI,
369 MR_EVT_ARGS_RATE,
370 MR_EVT_ARGS_STR,
371 MR_EVT_ARGS_TIME,
372 MR_EVT_ARGS_ECC,
Yang, Bo81e403c2009-10-06 14:27:54 -0600373 MR_EVT_ARGS_LD_PROP,
374 MR_EVT_ARGS_PD_SPARE,
375 MR_EVT_ARGS_PD_INDEX,
376 MR_EVT_ARGS_DIAG_PASS,
377 MR_EVT_ARGS_DIAG_FAIL,
378 MR_EVT_ARGS_PD_LBA_LBA,
379 MR_EVT_ARGS_PORT_PHY,
380 MR_EVT_ARGS_PD_MISSING,
381 MR_EVT_ARGS_PD_ADDRESS,
382 MR_EVT_ARGS_BITMAP,
383 MR_EVT_ARGS_CONNECTOR,
384 MR_EVT_ARGS_PD_PD,
385 MR_EVT_ARGS_PD_FRU,
386 MR_EVT_ARGS_PD_PATHINFO,
387 MR_EVT_ARGS_PD_POWER_STATE,
388 MR_EVT_ARGS_GENERIC,
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400389};
390
sumit.saxena@avagotech.com357ae962015-10-15 13:40:04 +0530391
392#define SGE_BUFFER_SIZE 4096
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400393/*
Yang, Bo81e403c2009-10-06 14:27:54 -0600394 * define constants for device list query options
395 */
396enum MR_PD_QUERY_TYPE {
397 MR_PD_QUERY_TYPE_ALL = 0,
398 MR_PD_QUERY_TYPE_STATE = 1,
399 MR_PD_QUERY_TYPE_POWER_STATE = 2,
400 MR_PD_QUERY_TYPE_MEDIA_TYPE = 3,
401 MR_PD_QUERY_TYPE_SPEED = 4,
402 MR_PD_QUERY_TYPE_EXPOSED_TO_HOST = 5,
403};
404
adam radford21c9e162013-09-06 15:27:14 -0700405enum MR_LD_QUERY_TYPE {
406 MR_LD_QUERY_TYPE_ALL = 0,
407 MR_LD_QUERY_TYPE_EXPOSED_TO_HOST = 1,
408 MR_LD_QUERY_TYPE_USED_TGT_IDS = 2,
409 MR_LD_QUERY_TYPE_CLUSTER_ACCESS = 3,
410 MR_LD_QUERY_TYPE_CLUSTER_LOCALE = 4,
411};
412
413
Yang, Bo7e8a75f2009-10-06 14:50:17 -0600414#define MR_EVT_CFG_CLEARED 0x0004
415#define MR_EVT_LD_STATE_CHANGE 0x0051
416#define MR_EVT_PD_INSERTED 0x005b
417#define MR_EVT_PD_REMOVED 0x0070
418#define MR_EVT_LD_CREATED 0x008a
419#define MR_EVT_LD_DELETED 0x008b
420#define MR_EVT_FOREIGN_CFG_IMPORTED 0x00db
421#define MR_EVT_LD_OFFLINE 0x00fc
422#define MR_EVT_CTRL_HOST_BUS_SCAN_REQUESTED 0x0152
Yang, Bo7e8a75f2009-10-06 14:50:17 -0600423
Yang, Bo81e403c2009-10-06 14:27:54 -0600424enum MR_PD_STATE {
425 MR_PD_STATE_UNCONFIGURED_GOOD = 0x00,
426 MR_PD_STATE_UNCONFIGURED_BAD = 0x01,
427 MR_PD_STATE_HOT_SPARE = 0x02,
428 MR_PD_STATE_OFFLINE = 0x10,
429 MR_PD_STATE_FAILED = 0x11,
430 MR_PD_STATE_REBUILD = 0x14,
431 MR_PD_STATE_ONLINE = 0x18,
432 MR_PD_STATE_COPYBACK = 0x20,
433 MR_PD_STATE_SYSTEM = 0x40,
434 };
435
436
437 /*
438 * defines the physical drive address structure
439 */
440struct MR_PD_ADDRESS {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530441 __le16 deviceId;
Yang, Bo81e403c2009-10-06 14:27:54 -0600442 u16 enclDeviceId;
443
444 union {
445 struct {
446 u8 enclIndex;
447 u8 slotNumber;
448 } mrPdAddress;
449 struct {
450 u8 enclPosition;
451 u8 enclConnectorIndex;
452 } mrEnclAddress;
453 };
454 u8 scsiDevType;
455 union {
456 u8 connectedPortBitmap;
457 u8 connectedPortNumbers;
458 };
459 u64 sasAddr[2];
460} __packed;
461
462/*
463 * defines the physical drive list structure
464 */
465struct MR_PD_LIST {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530466 __le32 size;
467 __le32 count;
Yang, Bo81e403c2009-10-06 14:27:54 -0600468 struct MR_PD_ADDRESS addr[1];
469} __packed;
470
471struct megasas_pd_list {
472 u16 tid;
473 u8 driveType;
474 u8 driveState;
475} __packed;
476
Yang, Bobdc6fb82009-12-06 08:30:19 -0700477 /*
478 * defines the logical drive reference structure
479 */
480union MR_LD_REF {
481 struct {
482 u8 targetId;
483 u8 reserved;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530484 __le16 seqNum;
Yang, Bobdc6fb82009-12-06 08:30:19 -0700485 };
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530486 __le32 ref;
Yang, Bobdc6fb82009-12-06 08:30:19 -0700487} __packed;
488
489/*
490 * defines the logical drive list structure
491 */
492struct MR_LD_LIST {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530493 __le32 ldCount;
494 __le32 reserved;
Yang, Bobdc6fb82009-12-06 08:30:19 -0700495 struct {
496 union MR_LD_REF ref;
497 u8 state;
498 u8 reserved[3];
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530499 __le64 size;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +0530500 } ldList[MAX_LOGICAL_DRIVES_EXT];
Yang, Bobdc6fb82009-12-06 08:30:19 -0700501} __packed;
502
adam radford21c9e162013-09-06 15:27:14 -0700503struct MR_LD_TARGETID_LIST {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530504 __le32 size;
505 __le32 count;
adam radford21c9e162013-09-06 15:27:14 -0700506 u8 pad[3];
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +0530507 u8 targetId[MAX_LOGICAL_DRIVES_EXT];
adam radford21c9e162013-09-06 15:27:14 -0700508};
509
510
Yang, Bo81e403c2009-10-06 14:27:54 -0600511/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400512 * SAS controller properties
513 */
514struct megasas_ctrl_prop {
515
516 u16 seq_num;
517 u16 pred_fail_poll_interval;
518 u16 intr_throttle_count;
519 u16 intr_throttle_timeouts;
520 u8 rebuild_rate;
521 u8 patrol_read_rate;
522 u8 bgi_rate;
523 u8 cc_rate;
524 u8 recon_rate;
525 u8 cache_flush_interval;
526 u8 spinup_drv_count;
527 u8 spinup_delay;
528 u8 cluster_enable;
529 u8 coercion_mode;
530 u8 alarm_enable;
531 u8 disable_auto_rebuild;
532 u8 disable_battery_warn;
533 u8 ecc_bucket_size;
534 u16 ecc_bucket_leak_rate;
535 u8 restore_hotspare_on_insertion;
536 u8 expose_encl_devices;
bo yang39a98552010-09-22 22:36:29 -0400537 u8 maintainPdFailHistory;
538 u8 disallowHostRequestReordering;
539 u8 abortCCOnError;
540 u8 loadBalanceMode;
541 u8 disableAutoDetectBackplane;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400542
bo yang39a98552010-09-22 22:36:29 -0400543 u8 snapVDSpace;
544
545 /*
546 * Add properties that can be controlled by
547 * a bit in the following structure.
548 */
bo yang39a98552010-09-22 22:36:29 -0400549 struct {
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +0530550#if defined(__BIG_ENDIAN_BITFIELD)
551 u32 reserved:18;
552 u32 enableJBOD:1;
553 u32 disableSpinDownHS:1;
554 u32 allowBootWithPinnedCache:1;
555 u32 disableOnlineCtrlReset:1;
556 u32 enableSecretKeyControl:1;
557 u32 autoEnhancedImport:1;
558 u32 enableSpinDownUnconfigured:1;
559 u32 SSDPatrolReadEnabled:1;
560 u32 SSDSMARTerEnabled:1;
561 u32 disableNCQ:1;
562 u32 useFdeOnly:1;
563 u32 prCorrectUnconfiguredAreas:1;
564 u32 SMARTerEnabled:1;
565 u32 copyBackDisabled:1;
566#else
567 u32 copyBackDisabled:1;
568 u32 SMARTerEnabled:1;
569 u32 prCorrectUnconfiguredAreas:1;
570 u32 useFdeOnly:1;
571 u32 disableNCQ:1;
572 u32 SSDSMARTerEnabled:1;
573 u32 SSDPatrolReadEnabled:1;
574 u32 enableSpinDownUnconfigured:1;
575 u32 autoEnhancedImport:1;
576 u32 enableSecretKeyControl:1;
577 u32 disableOnlineCtrlReset:1;
578 u32 allowBootWithPinnedCache:1;
579 u32 disableSpinDownHS:1;
580 u32 enableJBOD:1;
581 u32 reserved:18;
582#endif
bo yang39a98552010-09-22 22:36:29 -0400583 } OnOffProperties;
584 u8 autoSnapVDSpace;
585 u8 viewSpace;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530586 __le16 spinDownTime;
bo yang39a98552010-09-22 22:36:29 -0400587 u8 reserved[24];
Yang, Bo81e403c2009-10-06 14:27:54 -0600588} __packed;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400589
590/*
591 * SAS controller information
592 */
593struct megasas_ctrl_info {
594
595 /*
596 * PCI device information
597 */
598 struct {
599
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530600 __le16 vendor_id;
601 __le16 device_id;
602 __le16 sub_vendor_id;
603 __le16 sub_device_id;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400604 u8 reserved[24];
605
606 } __attribute__ ((packed)) pci;
607
608 /*
609 * Host interface information
610 */
611 struct {
612
613 u8 PCIX:1;
614 u8 PCIE:1;
615 u8 iSCSI:1;
616 u8 SAS_3G:1;
adam radford229fe472014-03-10 02:51:56 -0700617 u8 SRIOV:1;
618 u8 reserved_0:3;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400619 u8 reserved_1[6];
620 u8 port_count;
621 u64 port_addr[8];
622
623 } __attribute__ ((packed)) host_interface;
624
625 /*
626 * Device (backend) interface information
627 */
628 struct {
629
630 u8 SPI:1;
631 u8 SAS_3G:1;
632 u8 SATA_1_5G:1;
633 u8 SATA_3G:1;
634 u8 reserved_0:4;
635 u8 reserved_1[6];
636 u8 port_count;
637 u64 port_addr[8];
638
639 } __attribute__ ((packed)) device_interface;
640
641 /*
642 * List of components residing in flash. All str are null terminated
643 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530644 __le32 image_check_word;
645 __le32 image_component_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400646
647 struct {
648
649 char name[8];
650 char version[32];
651 char build_date[16];
652 char built_time[16];
653
654 } __attribute__ ((packed)) image_component[8];
655
656 /*
657 * List of flash components that have been flashed on the card, but
658 * are not in use, pending reset of the adapter. This list will be
659 * empty if a flash operation has not occurred. All stings are null
660 * terminated
661 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530662 __le32 pending_image_component_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400663
664 struct {
665
666 char name[8];
667 char version[32];
668 char build_date[16];
669 char build_time[16];
670
671 } __attribute__ ((packed)) pending_image_component[8];
672
673 u8 max_arms;
674 u8 max_spans;
675 u8 max_arrays;
676 u8 max_lds;
677
678 char product_name[80];
679 char serial_no[32];
680
681 /*
682 * Other physical/controller/operation information. Indicates the
683 * presence of the hardware
684 */
685 struct {
686
687 u32 bbu:1;
688 u32 alarm:1;
689 u32 nvram:1;
690 u32 uart:1;
691 u32 reserved:28;
692
693 } __attribute__ ((packed)) hw_present;
694
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530695 __le32 current_fw_time;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400696
697 /*
698 * Maximum data transfer sizes
699 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530700 __le16 max_concurrent_cmds;
701 __le16 max_sge_count;
702 __le32 max_request_size;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400703
704 /*
705 * Logical and physical device counts
706 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530707 __le16 ld_present_count;
708 __le16 ld_degraded_count;
709 __le16 ld_offline_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400710
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530711 __le16 pd_present_count;
712 __le16 pd_disk_present_count;
713 __le16 pd_disk_pred_failure_count;
714 __le16 pd_disk_failed_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400715
716 /*
717 * Memory size information
718 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530719 __le16 nvram_size;
720 __le16 memory_size;
721 __le16 flash_size;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400722
723 /*
724 * Error counters
725 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530726 __le16 mem_correctable_error_count;
727 __le16 mem_uncorrectable_error_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400728
729 /*
730 * Cluster information
731 */
732 u8 cluster_permitted;
733 u8 cluster_active;
734
735 /*
736 * Additional max data transfer sizes
737 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530738 __le16 max_strips_per_io;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400739
740 /*
741 * Controller capabilities structures
742 */
743 struct {
744
745 u32 raid_level_0:1;
746 u32 raid_level_1:1;
747 u32 raid_level_5:1;
748 u32 raid_level_1E:1;
749 u32 raid_level_6:1;
750 u32 reserved:27;
751
752 } __attribute__ ((packed)) raid_levels;
753
754 struct {
755
756 u32 rbld_rate:1;
757 u32 cc_rate:1;
758 u32 bgi_rate:1;
759 u32 recon_rate:1;
760 u32 patrol_rate:1;
761 u32 alarm_control:1;
762 u32 cluster_supported:1;
763 u32 bbu:1;
764 u32 spanning_allowed:1;
765 u32 dedicated_hotspares:1;
766 u32 revertible_hotspares:1;
767 u32 foreign_config_import:1;
768 u32 self_diagnostic:1;
769 u32 mixed_redundancy_arr:1;
770 u32 global_hot_spares:1;
771 u32 reserved:17;
772
773 } __attribute__ ((packed)) adapter_operations;
774
775 struct {
776
777 u32 read_policy:1;
778 u32 write_policy:1;
779 u32 io_policy:1;
780 u32 access_policy:1;
781 u32 disk_cache_policy:1;
782 u32 reserved:27;
783
784 } __attribute__ ((packed)) ld_operations;
785
786 struct {
787
788 u8 min;
789 u8 max;
790 u8 reserved[2];
791
792 } __attribute__ ((packed)) stripe_sz_ops;
793
794 struct {
795
796 u32 force_online:1;
797 u32 force_offline:1;
798 u32 force_rebuild:1;
799 u32 reserved:29;
800
801 } __attribute__ ((packed)) pd_operations;
802
803 struct {
804
805 u32 ctrl_supports_sas:1;
806 u32 ctrl_supports_sata:1;
807 u32 allow_mix_in_encl:1;
808 u32 allow_mix_in_ld:1;
809 u32 allow_sata_in_cluster:1;
810 u32 reserved:27;
811
812 } __attribute__ ((packed)) pd_mix_support;
813
814 /*
815 * Define ECC single-bit-error bucket information
816 */
817 u8 ecc_bucket_count;
818 u8 reserved_2[11];
819
820 /*
821 * Include the controller properties (changeable items)
822 */
823 struct megasas_ctrl_prop properties;
824
825 /*
826 * Define FW pkg version (set in envt v'bles on OEM basis)
827 */
828 char package_version[0x60];
829
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400830
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530831 /*
832 * If adapterOperations.supportMoreThan8Phys is set,
833 * and deviceInterface.portCount is greater than 8,
834 * SAS Addrs for first 8 ports shall be populated in
835 * deviceInterface.portAddr, and the rest shall be
836 * populated in deviceInterfacePortAddr2.
837 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530838 __le64 deviceInterfacePortAddr2[8]; /*6a0h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530839 u8 reserved3[128]; /*6e0h */
840
841 struct { /*760h */
842 u16 minPdRaidLevel_0:4;
843 u16 maxPdRaidLevel_0:12;
844
845 u16 minPdRaidLevel_1:4;
846 u16 maxPdRaidLevel_1:12;
847
848 u16 minPdRaidLevel_5:4;
849 u16 maxPdRaidLevel_5:12;
850
851 u16 minPdRaidLevel_1E:4;
852 u16 maxPdRaidLevel_1E:12;
853
854 u16 minPdRaidLevel_6:4;
855 u16 maxPdRaidLevel_6:12;
856
857 u16 minPdRaidLevel_10:4;
858 u16 maxPdRaidLevel_10:12;
859
860 u16 minPdRaidLevel_50:4;
861 u16 maxPdRaidLevel_50:12;
862
863 u16 minPdRaidLevel_60:4;
864 u16 maxPdRaidLevel_60:12;
865
866 u16 minPdRaidLevel_1E_RLQ0:4;
867 u16 maxPdRaidLevel_1E_RLQ0:12;
868
869 u16 minPdRaidLevel_1E0_RLQ0:4;
870 u16 maxPdRaidLevel_1E0_RLQ0:12;
871
872 u16 reserved[6];
873 } pdsForRaidLevels;
874
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530875 __le16 maxPds; /*780h */
876 __le16 maxDedHSPs; /*782h */
877 __le16 maxGlobalHSP; /*784h */
878 __le16 ddfSize; /*786h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530879 u8 maxLdsPerArray; /*788h */
880 u8 partitionsInDDF; /*789h */
881 u8 lockKeyBinding; /*78ah */
882 u8 maxPITsPerLd; /*78bh */
883 u8 maxViewsPerLd; /*78ch */
884 u8 maxTargetId; /*78dh */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530885 __le16 maxBvlVdSize; /*78eh */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530886
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530887 __le16 maxConfigurableSSCSize; /*790h */
888 __le16 currentSSCsize; /*792h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530889
890 char expanderFwVersion[12]; /*794h */
891
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530892 __le16 PFKTrialTimeRemaining; /*7A0h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530893
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530894 __le16 cacheMemorySize; /*7A2h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530895
896 struct { /*7A4h */
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +0530897#if defined(__BIG_ENDIAN_BITFIELD)
adam radford229fe472014-03-10 02:51:56 -0700898 u32 reserved:5;
899 u32 activePassive:2;
900 u32 supportConfigAutoBalance:1;
901 u32 mpio:1;
902 u32 supportDataLDonSSCArray:1;
903 u32 supportPointInTimeProgress:1;
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +0530904 u32 supportUnevenSpans:1;
905 u32 dedicatedHotSparesLimited:1;
906 u32 headlessMode:1;
907 u32 supportEmulatedDrives:1;
908 u32 supportResetNow:1;
909 u32 realTimeScheduler:1;
910 u32 supportSSDPatrolRead:1;
911 u32 supportPerfTuning:1;
912 u32 disableOnlinePFKChange:1;
913 u32 supportJBOD:1;
914 u32 supportBootTimePFKChange:1;
915 u32 supportSetLinkSpeed:1;
916 u32 supportEmergencySpares:1;
917 u32 supportSuspendResumeBGops:1;
918 u32 blockSSDWriteCacheChange:1;
919 u32 supportShieldState:1;
920 u32 supportLdBBMInfo:1;
921 u32 supportLdPIType3:1;
922 u32 supportLdPIType2:1;
923 u32 supportLdPIType1:1;
924 u32 supportPIcontroller:1;
925#else
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530926 u32 supportPIcontroller:1;
927 u32 supportLdPIType1:1;
928 u32 supportLdPIType2:1;
929 u32 supportLdPIType3:1;
930 u32 supportLdBBMInfo:1;
931 u32 supportShieldState:1;
932 u32 blockSSDWriteCacheChange:1;
933 u32 supportSuspendResumeBGops:1;
934 u32 supportEmergencySpares:1;
935 u32 supportSetLinkSpeed:1;
936 u32 supportBootTimePFKChange:1;
937 u32 supportJBOD:1;
938 u32 disableOnlinePFKChange:1;
939 u32 supportPerfTuning:1;
940 u32 supportSSDPatrolRead:1;
941 u32 realTimeScheduler:1;
942
943 u32 supportResetNow:1;
944 u32 supportEmulatedDrives:1;
945 u32 headlessMode:1;
946 u32 dedicatedHotSparesLimited:1;
947
948
949 u32 supportUnevenSpans:1;
adam radford229fe472014-03-10 02:51:56 -0700950 u32 supportPointInTimeProgress:1;
951 u32 supportDataLDonSSCArray:1;
952 u32 mpio:1;
953 u32 supportConfigAutoBalance:1;
954 u32 activePassive:2;
955 u32 reserved:5;
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +0530956#endif
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530957 } adapterOperations2;
958
959 u8 driverVersion[32]; /*7A8h */
960 u8 maxDAPdCountSpinup60; /*7C8h */
961 u8 temperatureROC; /*7C9h */
962 u8 temperatureCtrl; /*7CAh */
963 u8 reserved4; /*7CBh */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530964 __le16 maxConfigurablePds; /*7CCh */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530965
966
967 u8 reserved5[2]; /*0x7CDh */
968
969 /*
970 * HA cluster information
971 */
972 struct {
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +0530973#if defined(__BIG_ENDIAN_BITFIELD)
974 u32 reserved:26;
975 u32 premiumFeatureMismatch:1;
976 u32 ctrlPropIncompatible:1;
977 u32 fwVersionMismatch:1;
978 u32 hwIncompatible:1;
979 u32 peerIsIncompatible:1;
980 u32 peerIsPresent:1;
981#else
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530982 u32 peerIsPresent:1;
983 u32 peerIsIncompatible:1;
984 u32 hwIncompatible:1;
985 u32 fwVersionMismatch:1;
986 u32 ctrlPropIncompatible:1;
987 u32 premiumFeatureMismatch:1;
988 u32 reserved:26;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +0530989#endif
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530990 } cluster;
991
992 char clusterId[16]; /*7D4h */
adam radford229fe472014-03-10 02:51:56 -0700993 struct {
994 u8 maxVFsSupported; /*0x7E4*/
995 u8 numVFsEnabled; /*0x7E5*/
996 u8 requestorId; /*0x7E6 0:PF, 1:VF1, 2:VF2*/
997 u8 reserved; /*0x7E7*/
998 } iov;
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530999
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301000 struct {
1001#if defined(__BIG_ENDIAN_BITFIELD)
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05301002 u32 reserved:7;
1003 u32 useSeqNumJbodFP:1;
sumit.saxena@avagotech.com0be3f4c2015-08-31 17:22:51 +05301004 u32 supportExtendedSSCSize:1;
1005 u32 supportDiskCacheSettingForSysPDs:1;
1006 u32 supportCPLDUpdate:1;
1007 u32 supportTTYLogCompression:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301008 u32 discardCacheDuringLDDelete:1;
1009 u32 supportSecurityonJBOD:1;
1010 u32 supportCacheBypassModes:1;
1011 u32 supportDisableSESMonitoring:1;
1012 u32 supportForceFlash:1;
1013 u32 supportNVDRAM:1;
1014 u32 supportDrvActivityLEDSetting:1;
1015 u32 supportAllowedOpsforDrvRemoval:1;
1016 u32 supportHOQRebuild:1;
1017 u32 supportForceTo512e:1;
1018 u32 supportNVCacheErase:1;
1019 u32 supportDebugQueue:1;
1020 u32 supportSwZone:1;
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301021 u32 supportCrashDump:1;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301022 u32 supportMaxExtLDs:1;
1023 u32 supportT10RebuildAssist:1;
1024 u32 supportDisableImmediateIO:1;
1025 u32 supportThermalPollInterval:1;
1026 u32 supportPersonalityChange:2;
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301027#else
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301028 u32 supportPersonalityChange:2;
1029 u32 supportThermalPollInterval:1;
1030 u32 supportDisableImmediateIO:1;
1031 u32 supportT10RebuildAssist:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301032 u32 supportMaxExtLDs:1;
1033 u32 supportCrashDump:1;
1034 u32 supportSwZone:1;
1035 u32 supportDebugQueue:1;
1036 u32 supportNVCacheErase:1;
1037 u32 supportForceTo512e:1;
1038 u32 supportHOQRebuild:1;
1039 u32 supportAllowedOpsforDrvRemoval:1;
1040 u32 supportDrvActivityLEDSetting:1;
1041 u32 supportNVDRAM:1;
1042 u32 supportForceFlash:1;
1043 u32 supportDisableSESMonitoring:1;
1044 u32 supportCacheBypassModes:1;
1045 u32 supportSecurityonJBOD:1;
1046 u32 discardCacheDuringLDDelete:1;
sumit.saxena@avagotech.com0be3f4c2015-08-31 17:22:51 +05301047 u32 supportTTYLogCompression:1;
1048 u32 supportCPLDUpdate:1;
1049 u32 supportDiskCacheSettingForSysPDs:1;
1050 u32 supportExtendedSSCSize:1;
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05301051 u32 useSeqNumJbodFP:1;
1052 u32 reserved:7;
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301053#endif
1054 } adapterOperations3;
1055
1056 u8 pad[0x800-0x7EC];
Yang, Bo81e403c2009-10-06 14:27:54 -06001057} __packed;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001058
1059/*
1060 * ===============================
1061 * MegaRAID SAS driver definitions
1062 * ===============================
1063 */
1064#define MEGASAS_MAX_PD_CHANNELS 2
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301065#define MEGASAS_MAX_LD_CHANNELS 2
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001066#define MEGASAS_MAX_CHANNELS (MEGASAS_MAX_PD_CHANNELS + \
1067 MEGASAS_MAX_LD_CHANNELS)
1068#define MEGASAS_MAX_DEV_PER_CHANNEL 128
1069#define MEGASAS_DEFAULT_INIT_ID -1
1070#define MEGASAS_MAX_LUN 8
adam radford6bf579a2011-10-08 18:14:33 -07001071#define MEGASAS_DEFAULT_CMD_PER_LUN 256
Yang, Bo81e403c2009-10-06 14:27:54 -06001072#define MEGASAS_MAX_PD (MEGASAS_MAX_PD_CHANNELS * \
1073 MEGASAS_MAX_DEV_PER_CHANNEL)
Yang, Bobdc6fb82009-12-06 08:30:19 -07001074#define MEGASAS_MAX_LD_IDS (MEGASAS_MAX_LD_CHANNELS * \
1075 MEGASAS_MAX_DEV_PER_CHANNEL)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001076
Yang, Bo1fd10682010-10-12 07:18:50 -06001077#define MEGASAS_MAX_SECTORS (2*1024)
adam radford42a8d2b2011-02-24 20:57:09 -08001078#define MEGASAS_MAX_SECTORS_IEEE (2*128)
Sumant Patro658dced2006-10-03 13:09:14 -07001079#define MEGASAS_DBG_LVL 1
1080
Sumant Patro05e9ebb2007-05-17 05:47:51 -07001081#define MEGASAS_FW_BUSY 1
1082
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301083#define VD_EXT_DEBUG 0
1084
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05301085
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301086enum MR_SCSI_CMD_TYPE {
1087 READ_WRITE_LDIO = 0,
1088 NON_READ_WRITE_LDIO = 1,
1089 READ_WRITE_SYSPDIO = 2,
1090 NON_READ_WRITE_SYSPDIO = 3,
1091};
1092
bo yangd532dbe2008-03-17 03:36:43 -04001093/* Frame Type */
1094#define IO_FRAME 0
1095#define PTHRU_FRAME 1
1096
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001097/*
1098 * When SCSI mid-layer calls driver's reset routine, driver waits for
1099 * MEGASAS_RESET_WAIT_TIME seconds for all outstanding IO to complete. Note
1100 * that the driver cannot _actually_ abort or reset pending commands. While
1101 * it is waiting for the commands to complete, it prints a diagnostic message
1102 * every MEGASAS_RESET_NOTICE_INTERVAL seconds
1103 */
1104#define MEGASAS_RESET_WAIT_TIME 180
Sumant Patro2a3681e2006-10-03 13:19:21 -07001105#define MEGASAS_INTERNAL_CMD_WAIT_TIME 180
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001106#define MEGASAS_RESET_NOTICE_INTERVAL 5
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001107#define MEGASAS_IOCTL_CMD 0
Sumant Patro05e9ebb2007-05-17 05:47:51 -07001108#define MEGASAS_DEFAULT_CMD_TIMEOUT 90
adam radfordc5daa6a2012-07-17 18:20:03 -07001109#define MEGASAS_THROTTLE_QUEUE_DEPTH 16
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05301110#define MEGASAS_BLOCKED_CMD_TIMEOUT 60
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001111/*
1112 * FW reports the maximum of number of commands that it can accept (maximum
1113 * commands that can be outstanding) at any time. The driver must report a
1114 * lower number to the mid layer because it can issue a few internal commands
1115 * itself (E.g, AEN, abort cmd, IOCTLs etc). The number of commands it needs
1116 * is shown below
1117 */
1118#define MEGASAS_INT_CMDS 32
Yang, Bo7bebf5c2009-10-06 14:40:58 -06001119#define MEGASAS_SKINNY_INT_CMDS 5
Sumit.Saxena@avagotech.comae09a6c2015-01-05 20:06:23 +05301120#define MEGASAS_FUSION_INTERNAL_CMDS 5
1121#define MEGASAS_FUSION_IOCTL_CMDS 3
Sumit.Saxena@avagotech.comf26ac3a2015-04-23 16:30:54 +05301122#define MEGASAS_MFI_IOCTL_CMDS 27
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001123
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301124#define MEGASAS_MAX_MSIX_QUEUES 128
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001125/*
1126 * FW can accept both 32 and 64 bit SGLs. We want to allocate 32/64 bit
1127 * SGLs based on the size of dma_addr_t
1128 */
1129#define IS_DMA64 (sizeof(dma_addr_t) == 8)
1130
bo yang39a98552010-09-22 22:36:29 -04001131#define MFI_XSCALE_OMR0_CHANGE_INTERRUPT 0x00000001
1132
1133#define MFI_INTR_FLAG_REPLY_MESSAGE 0x00000001
1134#define MFI_INTR_FLAG_FIRMWARE_STATE_CHANGE 0x00000002
1135#define MFI_G2_OUTBOUND_DOORBELL_CHANGE_INTERRUPT 0x00000004
1136
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001137#define MFI_OB_INTR_STATUS_MASK 0x00000002
bo yang14faea92007-11-09 04:14:00 -05001138#define MFI_POLL_TIMEOUT_SECS 60
adam radford229fe472014-03-10 02:51:56 -07001139#define MEGASAS_SRIOV_HEARTBEAT_INTERVAL_VF (5 * HZ)
1140#define MEGASAS_OCR_SETTLE_TIME_VF (1000 * 30)
1141#define MEGASAS_ROUTINE_WAIT_TIME_VF 300
Sumant Patrof9876f02006-02-03 15:34:35 -08001142#define MFI_REPLY_1078_MESSAGE_INTERRUPT 0x80000000
Yang, Bo6610a6b2008-08-10 12:42:38 -07001143#define MFI_REPLY_GEN2_MESSAGE_INTERRUPT 0x00000001
1144#define MFI_GEN2_ENABLE_INTERRUPT_MASK (0x00000001 | 0x00000004)
Yang, Bo87911122009-10-06 14:31:54 -06001145#define MFI_REPLY_SKINNY_MESSAGE_INTERRUPT 0x40000000
1146#define MFI_SKINNY_ENABLE_INTERRUPT_MASK (0x00000001)
Sumant Patro0e989362006-06-20 15:32:37 -07001147
bo yang39a98552010-09-22 22:36:29 -04001148#define MFI_1068_PCSR_OFFSET 0x84
1149#define MFI_1068_FW_HANDSHAKE_OFFSET 0x64
1150#define MFI_1068_FW_READY 0xDDDD0000
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301151
1152#define MR_MAX_REPLY_QUEUES_OFFSET 0X0000001F
1153#define MR_MAX_REPLY_QUEUES_EXT_OFFSET 0X003FC000
1154#define MR_MAX_REPLY_QUEUES_EXT_OFFSET_SHIFT 14
1155#define MR_MAX_MSIX_REG_ARRAY 16
Sumant Patro0e989362006-06-20 15:32:37 -07001156/*
1157* register set for both 1068 and 1078 controllers
1158* structure extended for 1078 registers
1159*/
Sumant Patrof9876f02006-02-03 15:34:35 -08001160
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001161struct megasas_register_set {
adam radford9c915a82010-12-21 13:34:31 -08001162 u32 doorbell; /*0000h*/
1163 u32 fusion_seq_offset; /*0004h*/
1164 u32 fusion_host_diag; /*0008h*/
1165 u32 reserved_01; /*000Ch*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001166
Sumant Patrof9876f02006-02-03 15:34:35 -08001167 u32 inbound_msg_0; /*0010h*/
1168 u32 inbound_msg_1; /*0014h*/
1169 u32 outbound_msg_0; /*0018h*/
1170 u32 outbound_msg_1; /*001Ch*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001171
Sumant Patrof9876f02006-02-03 15:34:35 -08001172 u32 inbound_doorbell; /*0020h*/
1173 u32 inbound_intr_status; /*0024h*/
1174 u32 inbound_intr_mask; /*0028h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001175
Sumant Patrof9876f02006-02-03 15:34:35 -08001176 u32 outbound_doorbell; /*002Ch*/
1177 u32 outbound_intr_status; /*0030h*/
1178 u32 outbound_intr_mask; /*0034h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001179
Sumant Patrof9876f02006-02-03 15:34:35 -08001180 u32 reserved_1[2]; /*0038h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001181
Sumant Patrof9876f02006-02-03 15:34:35 -08001182 u32 inbound_queue_port; /*0040h*/
1183 u32 outbound_queue_port; /*0044h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001184
adam radford9c915a82010-12-21 13:34:31 -08001185 u32 reserved_2[9]; /*0048h*/
1186 u32 reply_post_host_index; /*006Ch*/
1187 u32 reserved_2_2[12]; /*0070h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001188
Sumant Patrof9876f02006-02-03 15:34:35 -08001189 u32 outbound_doorbell_clear; /*00A0h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001190
Sumant Patrof9876f02006-02-03 15:34:35 -08001191 u32 reserved_3[3]; /*00A4h*/
1192
1193 u32 outbound_scratch_pad ; /*00B0h*/
adam radford9c915a82010-12-21 13:34:31 -08001194 u32 outbound_scratch_pad_2; /*00B4h*/
Sumant Patrof9876f02006-02-03 15:34:35 -08001195
adam radford9c915a82010-12-21 13:34:31 -08001196 u32 reserved_4[2]; /*00B8h*/
Sumant Patrof9876f02006-02-03 15:34:35 -08001197
1198 u32 inbound_low_queue_port ; /*00C0h*/
1199
1200 u32 inbound_high_queue_port ; /*00C4h*/
1201
1202 u32 reserved_5; /*00C8h*/
bo yang39a98552010-09-22 22:36:29 -04001203 u32 res_6[11]; /*CCh*/
1204 u32 host_diag;
1205 u32 seq_offset;
1206 u32 index_registers[807]; /*00CCh*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001207} __attribute__ ((packed));
1208
1209struct megasas_sge32 {
1210
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301211 __le32 phys_addr;
1212 __le32 length;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001213
1214} __attribute__ ((packed));
1215
1216struct megasas_sge64 {
1217
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301218 __le64 phys_addr;
1219 __le32 length;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001220
1221} __attribute__ ((packed));
1222
Yang, Bof4c9a132009-10-06 14:43:28 -06001223struct megasas_sge_skinny {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301224 __le64 phys_addr;
1225 __le32 length;
1226 __le32 flag;
Yang, Bof4c9a132009-10-06 14:43:28 -06001227} __packed;
1228
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001229union megasas_sgl {
1230
1231 struct megasas_sge32 sge32[1];
1232 struct megasas_sge64 sge64[1];
Yang, Bof4c9a132009-10-06 14:43:28 -06001233 struct megasas_sge_skinny sge_skinny[1];
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001234
1235} __attribute__ ((packed));
1236
1237struct megasas_header {
1238
1239 u8 cmd; /*00h */
1240 u8 sense_len; /*01h */
1241 u8 cmd_status; /*02h */
1242 u8 scsi_status; /*03h */
1243
1244 u8 target_id; /*04h */
1245 u8 lun; /*05h */
1246 u8 cdb_len; /*06h */
1247 u8 sge_count; /*07h */
1248
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301249 __le32 context; /*08h */
1250 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001251
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301252 __le16 flags; /*10h */
1253 __le16 timeout; /*12h */
1254 __le32 data_xferlen; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001255
1256} __attribute__ ((packed));
1257
1258union megasas_sgl_frame {
1259
1260 struct megasas_sge32 sge32[8];
1261 struct megasas_sge64 sge64[5];
1262
1263} __attribute__ ((packed));
1264
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301265typedef union _MFI_CAPABILITIES {
1266 struct {
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +05301267#if defined(__BIG_ENDIAN_BITFIELD)
sumit.saxena@avagotech.combd5f9482015-08-31 17:23:31 +05301268 u32 reserved:23;
1269 u32 support_ext_io_size:1;
sumit.saxena@avagotech.com0be3f4c2015-08-31 17:22:51 +05301270 u32 support_ext_queue_depth:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301271 u32 security_protocol_cmds_fw:1;
1272 u32 support_core_affinity:1;
Sumit.Saxena@avagotech.comd2552eb2014-09-12 18:57:53 +05301273 u32 support_ndrive_r1_lb:1;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301274 u32 support_max_255lds:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301275 u32 support_fastpath_wb:1;
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +05301276 u32 support_additional_msix:1;
1277 u32 support_fp_remote_lun:1;
1278#else
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301279 u32 support_fp_remote_lun:1;
1280 u32 support_additional_msix:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301281 u32 support_fastpath_wb:1;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301282 u32 support_max_255lds:1;
Sumit.Saxena@avagotech.comd2552eb2014-09-12 18:57:53 +05301283 u32 support_ndrive_r1_lb:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301284 u32 support_core_affinity:1;
1285 u32 security_protocol_cmds_fw:1;
sumit.saxena@avagotech.com0be3f4c2015-08-31 17:22:51 +05301286 u32 support_ext_queue_depth:1;
sumit.saxena@avagotech.combd5f9482015-08-31 17:23:31 +05301287 u32 support_ext_io_size:1;
1288 u32 reserved:23;
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +05301289#endif
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301290 } mfi_capabilities;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301291 __le32 reg;
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301292} MFI_CAPABILITIES;
1293
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001294struct megasas_init_frame {
1295
1296 u8 cmd; /*00h */
1297 u8 reserved_0; /*01h */
1298 u8 cmd_status; /*02h */
1299
1300 u8 reserved_1; /*03h */
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301301 MFI_CAPABILITIES driver_operations; /*04h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001302
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301303 __le32 context; /*08h */
1304 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001305
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301306 __le16 flags; /*10h */
1307 __le16 reserved_3; /*12h */
1308 __le32 data_xfer_len; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001309
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301310 __le32 queue_info_new_phys_addr_lo; /*18h */
1311 __le32 queue_info_new_phys_addr_hi; /*1Ch */
1312 __le32 queue_info_old_phys_addr_lo; /*20h */
1313 __le32 queue_info_old_phys_addr_hi; /*24h */
1314 __le32 reserved_4[2]; /*28h */
1315 __le32 system_info_lo; /*30h */
1316 __le32 system_info_hi; /*34h */
1317 __le32 reserved_5[2]; /*38h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001318
1319} __attribute__ ((packed));
1320
1321struct megasas_init_queue_info {
1322
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301323 __le32 init_flags; /*00h */
1324 __le32 reply_queue_entries; /*04h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001325
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301326 __le32 reply_queue_start_phys_addr_lo; /*08h */
1327 __le32 reply_queue_start_phys_addr_hi; /*0Ch */
1328 __le32 producer_index_phys_addr_lo; /*10h */
1329 __le32 producer_index_phys_addr_hi; /*14h */
1330 __le32 consumer_index_phys_addr_lo; /*18h */
1331 __le32 consumer_index_phys_addr_hi; /*1Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001332
1333} __attribute__ ((packed));
1334
1335struct megasas_io_frame {
1336
1337 u8 cmd; /*00h */
1338 u8 sense_len; /*01h */
1339 u8 cmd_status; /*02h */
1340 u8 scsi_status; /*03h */
1341
1342 u8 target_id; /*04h */
1343 u8 access_byte; /*05h */
1344 u8 reserved_0; /*06h */
1345 u8 sge_count; /*07h */
1346
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301347 __le32 context; /*08h */
1348 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001349
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301350 __le16 flags; /*10h */
1351 __le16 timeout; /*12h */
1352 __le32 lba_count; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001353
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301354 __le32 sense_buf_phys_addr_lo; /*18h */
1355 __le32 sense_buf_phys_addr_hi; /*1Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001356
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301357 __le32 start_lba_lo; /*20h */
1358 __le32 start_lba_hi; /*24h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001359
1360 union megasas_sgl sgl; /*28h */
1361
1362} __attribute__ ((packed));
1363
1364struct megasas_pthru_frame {
1365
1366 u8 cmd; /*00h */
1367 u8 sense_len; /*01h */
1368 u8 cmd_status; /*02h */
1369 u8 scsi_status; /*03h */
1370
1371 u8 target_id; /*04h */
1372 u8 lun; /*05h */
1373 u8 cdb_len; /*06h */
1374 u8 sge_count; /*07h */
1375
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301376 __le32 context; /*08h */
1377 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001378
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301379 __le16 flags; /*10h */
1380 __le16 timeout; /*12h */
1381 __le32 data_xfer_len; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001382
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301383 __le32 sense_buf_phys_addr_lo; /*18h */
1384 __le32 sense_buf_phys_addr_hi; /*1Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001385
1386 u8 cdb[16]; /*20h */
1387 union megasas_sgl sgl; /*30h */
1388
1389} __attribute__ ((packed));
1390
1391struct megasas_dcmd_frame {
1392
1393 u8 cmd; /*00h */
1394 u8 reserved_0; /*01h */
1395 u8 cmd_status; /*02h */
1396 u8 reserved_1[4]; /*03h */
1397 u8 sge_count; /*07h */
1398
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301399 __le32 context; /*08h */
1400 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001401
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301402 __le16 flags; /*10h */
1403 __le16 timeout; /*12h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001404
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301405 __le32 data_xfer_len; /*14h */
1406 __le32 opcode; /*18h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001407
1408 union { /*1Ch */
1409 u8 b[12];
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301410 __le16 s[6];
1411 __le32 w[3];
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001412 } mbox;
1413
1414 union megasas_sgl sgl; /*28h */
1415
1416} __attribute__ ((packed));
1417
1418struct megasas_abort_frame {
1419
1420 u8 cmd; /*00h */
1421 u8 reserved_0; /*01h */
1422 u8 cmd_status; /*02h */
1423
1424 u8 reserved_1; /*03h */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301425 __le32 reserved_2; /*04h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001426
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301427 __le32 context; /*08h */
1428 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001429
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301430 __le16 flags; /*10h */
1431 __le16 reserved_3; /*12h */
1432 __le32 reserved_4; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001433
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301434 __le32 abort_context; /*18h */
1435 __le32 pad_1; /*1Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001436
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301437 __le32 abort_mfi_phys_addr_lo; /*20h */
1438 __le32 abort_mfi_phys_addr_hi; /*24h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001439
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301440 __le32 reserved_5[6]; /*28h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001441
1442} __attribute__ ((packed));
1443
1444struct megasas_smp_frame {
1445
1446 u8 cmd; /*00h */
1447 u8 reserved_1; /*01h */
1448 u8 cmd_status; /*02h */
1449 u8 connection_status; /*03h */
1450
1451 u8 reserved_2[3]; /*04h */
1452 u8 sge_count; /*07h */
1453
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301454 __le32 context; /*08h */
1455 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001456
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301457 __le16 flags; /*10h */
1458 __le16 timeout; /*12h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001459
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301460 __le32 data_xfer_len; /*14h */
1461 __le64 sas_addr; /*18h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001462
1463 union {
1464 struct megasas_sge32 sge32[2]; /* [0]: resp [1]: req */
1465 struct megasas_sge64 sge64[2]; /* [0]: resp [1]: req */
1466 } sgl;
1467
1468} __attribute__ ((packed));
1469
1470struct megasas_stp_frame {
1471
1472 u8 cmd; /*00h */
1473 u8 reserved_1; /*01h */
1474 u8 cmd_status; /*02h */
1475 u8 reserved_2; /*03h */
1476
1477 u8 target_id; /*04h */
1478 u8 reserved_3[2]; /*05h */
1479 u8 sge_count; /*07h */
1480
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301481 __le32 context; /*08h */
1482 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001483
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301484 __le16 flags; /*10h */
1485 __le16 timeout; /*12h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001486
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301487 __le32 data_xfer_len; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001488
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301489 __le16 fis[10]; /*18h */
1490 __le32 stp_flags;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001491
1492 union {
1493 struct megasas_sge32 sge32[2]; /* [0]: resp [1]: data */
1494 struct megasas_sge64 sge64[2]; /* [0]: resp [1]: data */
1495 } sgl;
1496
1497} __attribute__ ((packed));
1498
1499union megasas_frame {
1500
1501 struct megasas_header hdr;
1502 struct megasas_init_frame init;
1503 struct megasas_io_frame io;
1504 struct megasas_pthru_frame pthru;
1505 struct megasas_dcmd_frame dcmd;
1506 struct megasas_abort_frame abort;
1507 struct megasas_smp_frame smp;
1508 struct megasas_stp_frame stp;
1509
1510 u8 raw_bytes[64];
1511};
1512
1513struct megasas_cmd;
1514
1515union megasas_evt_class_locale {
1516
1517 struct {
Sumit.Saxena@lsi.combe263742014-02-12 23:37:46 +05301518#ifndef __BIG_ENDIAN_BITFIELD
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001519 u16 locale;
1520 u8 reserved;
1521 s8 class;
Sumit.Saxena@lsi.combe263742014-02-12 23:37:46 +05301522#else
1523 s8 class;
1524 u8 reserved;
1525 u16 locale;
1526#endif
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001527 } __attribute__ ((packed)) members;
1528
1529 u32 word;
1530
1531} __attribute__ ((packed));
1532
1533struct megasas_evt_log_info {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301534 __le32 newest_seq_num;
1535 __le32 oldest_seq_num;
1536 __le32 clear_seq_num;
1537 __le32 shutdown_seq_num;
1538 __le32 boot_seq_num;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001539
1540} __attribute__ ((packed));
1541
1542struct megasas_progress {
1543
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301544 __le16 progress;
1545 __le16 elapsed_seconds;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001546
1547} __attribute__ ((packed));
1548
1549struct megasas_evtarg_ld {
1550
1551 u16 target_id;
1552 u8 ld_index;
1553 u8 reserved;
1554
1555} __attribute__ ((packed));
1556
1557struct megasas_evtarg_pd {
1558 u16 device_id;
1559 u8 encl_index;
1560 u8 slot_number;
1561
1562} __attribute__ ((packed));
1563
1564struct megasas_evt_detail {
1565
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301566 __le32 seq_num;
1567 __le32 time_stamp;
1568 __le32 code;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001569 union megasas_evt_class_locale cl;
1570 u8 arg_type;
1571 u8 reserved1[15];
1572
1573 union {
1574 struct {
1575 struct megasas_evtarg_pd pd;
1576 u8 cdb_length;
1577 u8 sense_length;
1578 u8 reserved[2];
1579 u8 cdb[16];
1580 u8 sense[64];
1581 } __attribute__ ((packed)) cdbSense;
1582
1583 struct megasas_evtarg_ld ld;
1584
1585 struct {
1586 struct megasas_evtarg_ld ld;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301587 __le64 count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001588 } __attribute__ ((packed)) ld_count;
1589
1590 struct {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301591 __le64 lba;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001592 struct megasas_evtarg_ld ld;
1593 } __attribute__ ((packed)) ld_lba;
1594
1595 struct {
1596 struct megasas_evtarg_ld ld;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301597 __le32 prevOwner;
1598 __le32 newOwner;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001599 } __attribute__ ((packed)) ld_owner;
1600
1601 struct {
1602 u64 ld_lba;
1603 u64 pd_lba;
1604 struct megasas_evtarg_ld ld;
1605 struct megasas_evtarg_pd pd;
1606 } __attribute__ ((packed)) ld_lba_pd_lba;
1607
1608 struct {
1609 struct megasas_evtarg_ld ld;
1610 struct megasas_progress prog;
1611 } __attribute__ ((packed)) ld_prog;
1612
1613 struct {
1614 struct megasas_evtarg_ld ld;
1615 u32 prev_state;
1616 u32 new_state;
1617 } __attribute__ ((packed)) ld_state;
1618
1619 struct {
1620 u64 strip;
1621 struct megasas_evtarg_ld ld;
1622 } __attribute__ ((packed)) ld_strip;
1623
1624 struct megasas_evtarg_pd pd;
1625
1626 struct {
1627 struct megasas_evtarg_pd pd;
1628 u32 err;
1629 } __attribute__ ((packed)) pd_err;
1630
1631 struct {
1632 u64 lba;
1633 struct megasas_evtarg_pd pd;
1634 } __attribute__ ((packed)) pd_lba;
1635
1636 struct {
1637 u64 lba;
1638 struct megasas_evtarg_pd pd;
1639 struct megasas_evtarg_ld ld;
1640 } __attribute__ ((packed)) pd_lba_ld;
1641
1642 struct {
1643 struct megasas_evtarg_pd pd;
1644 struct megasas_progress prog;
1645 } __attribute__ ((packed)) pd_prog;
1646
1647 struct {
1648 struct megasas_evtarg_pd pd;
1649 u32 prevState;
1650 u32 newState;
1651 } __attribute__ ((packed)) pd_state;
1652
1653 struct {
1654 u16 vendorId;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301655 __le16 deviceId;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001656 u16 subVendorId;
1657 u16 subDeviceId;
1658 } __attribute__ ((packed)) pci;
1659
1660 u32 rate;
1661 char str[96];
1662
1663 struct {
1664 u32 rtc;
1665 u32 elapsedSeconds;
1666 } __attribute__ ((packed)) time;
1667
1668 struct {
1669 u32 ecar;
1670 u32 elog;
1671 char str[64];
1672 } __attribute__ ((packed)) ecc;
1673
1674 u8 b[96];
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301675 __le16 s[48];
1676 __le32 w[24];
1677 __le64 d[12];
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001678 } args;
1679
1680 char description[128];
1681
1682} __attribute__ ((packed));
1683
Yang, Bo7e8a75f2009-10-06 14:50:17 -06001684struct megasas_aen_event {
Xiaotian Fengc1d390d82012-12-04 19:33:54 +08001685 struct delayed_work hotplug_work;
Yang, Bo7e8a75f2009-10-06 14:50:17 -06001686 struct megasas_instance *instance;
1687};
1688
adam radfordc8e858f2011-10-08 18:15:13 -07001689struct megasas_irq_context {
1690 struct megasas_instance *instance;
1691 u32 MSIxIndex;
1692};
1693
Sumit.Saxena@avagotech.com5765c5b2015-04-23 16:32:09 +05301694struct MR_DRV_SYSTEM_INFO {
1695 u8 infoVersion;
1696 u8 systemIdLength;
1697 u16 reserved0;
1698 u8 systemId[64];
1699 u8 reserved[1980];
1700};
1701
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001702struct megasas_instance {
1703
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301704 __le32 *producer;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001705 dma_addr_t producer_h;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301706 __le32 *consumer;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001707 dma_addr_t consumer_h;
Sumit.Saxena@avagotech.com5765c5b2015-04-23 16:32:09 +05301708 struct MR_DRV_SYSTEM_INFO *system_info_buf;
1709 dma_addr_t system_info_h;
adam radford229fe472014-03-10 02:51:56 -07001710 struct MR_LD_VF_AFFILIATION *vf_affiliation;
1711 dma_addr_t vf_affiliation_h;
1712 struct MR_LD_VF_AFFILIATION_111 *vf_affiliation_111;
1713 dma_addr_t vf_affiliation_111_h;
1714 struct MR_CTRL_HB_HOST_MEM *hb_host_mem;
1715 dma_addr_t hb_host_mem_h;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001716
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301717 __le32 *reply_queue;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001718 dma_addr_t reply_queue_h;
1719
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301720 u32 *crash_dump_buf;
1721 dma_addr_t crash_dump_h;
1722 void *crash_buf[MAX_CRASH_DUMP_SIZE];
1723 u32 crash_buf_pages;
1724 unsigned int fw_crash_buffer_size;
1725 unsigned int fw_crash_state;
1726 unsigned int fw_crash_buffer_offset;
1727 u32 drv_buf_index;
1728 u32 drv_buf_alloc;
1729 u32 crash_dump_fw_support;
1730 u32 crash_dump_drv_support;
1731 u32 crash_dump_app_support;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301732 u32 secure_jbod_support;
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05301733 bool use_seqnum_jbod_fp; /* Added for PD sequence */
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301734 spinlock_t crashdump_lock;
1735
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001736 struct megasas_register_set __iomem *reg_set;
Christoph Hellwig8a232bb2015-04-23 16:32:39 +05301737 u32 __iomem *reply_post_host_index_addr[MR_MAX_MSIX_REG_ARRAY];
Yang, Bo81e403c2009-10-06 14:27:54 -06001738 struct megasas_pd_list pd_list[MEGASAS_MAX_PD];
Sumit.Saxena@lsi.com999ece02013-10-18 12:50:37 +05301739 struct megasas_pd_list local_pd_list[MEGASAS_MAX_PD];
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301740 u8 ld_ids[MEGASAS_MAX_LD_IDS];
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001741 s8 init_id;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001742
1743 u16 max_num_sge;
1744 u16 max_fw_cmds;
adam radford9c915a82010-12-21 13:34:31 -08001745 u16 max_mfi_cmds;
Sumit.Saxena@avagotech.comae09a6c2015-01-05 20:06:23 +05301746 u16 max_scsi_cmds;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001747 u32 max_sectors_per_req;
Yang, Bo7e8a75f2009-10-06 14:50:17 -06001748 struct megasas_aen_event *ev;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001749
1750 struct megasas_cmd **cmd_list;
1751 struct list_head cmd_pool;
bo yang39a98552010-09-22 22:36:29 -04001752 /* used to sync fire the cmd to fw */
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05301753 spinlock_t mfi_pool_lock;
bo yang39a98552010-09-22 22:36:29 -04001754 /* used to sync fire the cmd to fw */
1755 spinlock_t hba_lock;
bo yang7343eb62007-11-09 04:35:44 -05001756 /* used to synch producer, consumer ptrs in dpc */
1757 spinlock_t completion_lock;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001758 struct dma_pool *frame_dma_pool;
1759 struct dma_pool *sense_dma_pool;
1760
1761 struct megasas_evt_detail *evt_detail;
1762 dma_addr_t evt_detail_h;
1763 struct megasas_cmd *aen_cmd;
Matthias Kaehlckee5a69e22007-10-27 09:48:46 +02001764 struct mutex aen_mutex;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001765 struct semaphore ioctl_sem;
1766
1767 struct Scsi_Host *host;
1768
1769 wait_queue_head_t int_cmd_wait_q;
1770 wait_queue_head_t abort_cmd_wait_q;
1771
1772 struct pci_dev *pdev;
1773 u32 unique_id;
bo yang39a98552010-09-22 22:36:29 -04001774 u32 fw_support_ieee;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001775
Sumant Patroe4a082c2006-05-30 12:03:37 -07001776 atomic_t fw_outstanding;
bo yang39a98552010-09-22 22:36:29 -04001777 atomic_t fw_reset_no_pci_access;
Sumant Patro1341c932006-01-25 12:02:40 -08001778
1779 struct megasas_instance_template *instancet;
Sumant Patro5d018ad2006-10-03 13:13:18 -07001780 struct tasklet_struct isr_tasklet;
bo yang39a98552010-09-22 22:36:29 -04001781 struct work_struct work_init;
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301782 struct work_struct crash_init;
Sumant Patro05e9ebb2007-05-17 05:47:51 -07001783
1784 u8 flag;
Yang, Boc3518832009-10-06 14:18:02 -06001785 u8 unload;
Yang, Bof4c9a132009-10-06 14:43:28 -06001786 u8 flag_ieee;
bo yang39a98552010-09-22 22:36:29 -04001787 u8 issuepend_done;
1788 u8 disableOnlineCtrlReset;
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +05301789 u8 UnevenSpanSupport;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301790
1791 u8 supportmax256vd;
1792 u16 fw_supported_vd_count;
1793 u16 fw_supported_pd_count;
1794
1795 u16 drv_supported_vd_count;
1796 u16 drv_supported_pd_count;
1797
bo yang39a98552010-09-22 22:36:29 -04001798 u8 adprecovery;
Sumant Patro05e9ebb2007-05-17 05:47:51 -07001799 unsigned long last_time;
bo yang39a98552010-09-22 22:36:29 -04001800 u32 mfiStatus;
1801 u32 last_seq_num;
bo yangad84db22007-11-09 04:40:16 -05001802
bo yang39a98552010-09-22 22:36:29 -04001803 struct list_head internal_reset_pending_q;
adam radford80d9da92010-12-21 10:17:40 -08001804
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001805 /* Ptr to hba specific information */
adam radford9c915a82010-12-21 13:34:31 -08001806 void *ctrl_context;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301807 u32 ctrl_context_pages;
1808 struct megasas_ctrl_info *ctrl_info;
adam radfordc8e858f2011-10-08 18:15:13 -07001809 unsigned int msix_vectors;
1810 struct msix_entry msixentry[MEGASAS_MAX_MSIX_QUEUES];
1811 struct megasas_irq_context irq_context[MEGASAS_MAX_MSIX_QUEUES];
adam radford9c915a82010-12-21 13:34:31 -08001812 u64 map_id;
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05301813 u64 pd_seq_map_id;
adam radford9c915a82010-12-21 13:34:31 -08001814 struct megasas_cmd *map_update_cmd;
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05301815 struct megasas_cmd *jbod_seq_cmd;
adam radfordb6d5d882010-12-14 18:56:07 -08001816 unsigned long bar;
adam radford9c915a82010-12-21 13:34:31 -08001817 long reset_flags;
1818 struct mutex reset_mutex;
adam radford229fe472014-03-10 02:51:56 -07001819 struct timer_list sriov_heartbeat_timer;
1820 char skip_heartbeat_timer_del;
1821 u8 requestorId;
adam radford229fe472014-03-10 02:51:56 -07001822 char PlasmaFW111;
1823 char mpio;
Sumit.Saxena@avagotech.comae09a6c2015-01-05 20:06:23 +05301824 u16 throttlequeuedepth;
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301825 u8 mask_interrupts;
sumit.saxena@avagotech.combd5f9482015-08-31 17:23:31 +05301826 u16 max_chain_frame_sz;
Sumit.Saxena@lsi.com404a8a12013-05-22 12:35:33 +05301827 u8 is_imr;
Sumit.Saxena@avagotech.com5765c5b2015-04-23 16:32:09 +05301828 bool dev_handle;
bo yang39a98552010-09-22 22:36:29 -04001829};
adam radford229fe472014-03-10 02:51:56 -07001830struct MR_LD_VF_MAP {
1831 u32 size;
1832 union MR_LD_REF ref;
1833 u8 ldVfCount;
1834 u8 reserved[6];
1835 u8 policy[1];
1836};
1837
1838struct MR_LD_VF_AFFILIATION {
1839 u32 size;
1840 u8 ldCount;
1841 u8 vfCount;
1842 u8 thisVf;
1843 u8 reserved[9];
1844 struct MR_LD_VF_MAP map[1];
1845};
1846
1847/* Plasma 1.11 FW backward compatibility structures */
1848#define IOV_111_OFFSET 0x7CE
1849#define MAX_VIRTUAL_FUNCTIONS 8
Adam Radford4cbfea82014-07-09 15:17:56 -07001850#define MR_LD_ACCESS_HIDDEN 15
adam radford229fe472014-03-10 02:51:56 -07001851
1852struct IOV_111 {
1853 u8 maxVFsSupported;
1854 u8 numVFsEnabled;
1855 u8 requestorId;
1856 u8 reserved[5];
1857};
1858
1859struct MR_LD_VF_MAP_111 {
1860 u8 targetId;
1861 u8 reserved[3];
1862 u8 policy[MAX_VIRTUAL_FUNCTIONS];
1863};
1864
1865struct MR_LD_VF_AFFILIATION_111 {
1866 u8 vdCount;
1867 u8 vfCount;
1868 u8 thisVf;
1869 u8 reserved[5];
1870 struct MR_LD_VF_MAP_111 map[MAX_LOGICAL_DRIVES];
1871};
1872
1873struct MR_CTRL_HB_HOST_MEM {
1874 struct {
1875 u32 fwCounter; /* Firmware heart beat counter */
1876 struct {
1877 u32 debugmode:1; /* 1=Firmware is in debug mode.
1878 Heart beat will not be updated. */
1879 u32 reserved:31;
1880 } debug;
1881 u32 reserved_fw[6];
1882 u32 driverCounter; /* Driver heart beat counter. 0x20 */
1883 u32 reserved_driver[7];
1884 } HB;
1885 u8 pad[0x400-0x40];
1886};
bo yang39a98552010-09-22 22:36:29 -04001887
1888enum {
1889 MEGASAS_HBA_OPERATIONAL = 0,
1890 MEGASAS_ADPRESET_SM_INFAULT = 1,
1891 MEGASAS_ADPRESET_SM_FW_RESET_SUCCESS = 2,
1892 MEGASAS_ADPRESET_SM_OPERATIONAL = 3,
1893 MEGASAS_HW_CRITICAL_ERROR = 4,
adam radford229fe472014-03-10 02:51:56 -07001894 MEGASAS_ADPRESET_SM_POLLING = 5,
bo yang39a98552010-09-22 22:36:29 -04001895 MEGASAS_ADPRESET_INPROG_SIGN = 0xDEADDEAD,
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001896};
1897
Yang, Bo0c79e682009-10-06 14:47:35 -06001898struct megasas_instance_template {
1899 void (*fire_cmd)(struct megasas_instance *, dma_addr_t, \
1900 u32, struct megasas_register_set __iomem *);
1901
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301902 void (*enable_intr)(struct megasas_instance *);
1903 void (*disable_intr)(struct megasas_instance *);
Yang, Bo0c79e682009-10-06 14:47:35 -06001904
1905 int (*clear_intr)(struct megasas_register_set __iomem *);
1906
1907 u32 (*read_fw_status_reg)(struct megasas_register_set __iomem *);
bo yang39a98552010-09-22 22:36:29 -04001908 int (*adp_reset)(struct megasas_instance *, \
1909 struct megasas_register_set __iomem *);
1910 int (*check_reset)(struct megasas_instance *, \
1911 struct megasas_register_set __iomem *);
adam radfordcd50ba82010-12-21 10:23:23 -08001912 irqreturn_t (*service_isr)(int irq, void *devp);
1913 void (*tasklet)(unsigned long);
1914 u32 (*init_adapter)(struct megasas_instance *);
1915 u32 (*build_and_issue_cmd) (struct megasas_instance *,
1916 struct scsi_cmnd *);
1917 void (*issue_dcmd) (struct megasas_instance *instance,
1918 struct megasas_cmd *cmd);
Yang, Bo0c79e682009-10-06 14:47:35 -06001919};
1920
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001921#define MEGASAS_IS_LOGICAL(scp) \
1922 (scp->device->channel < MEGASAS_MAX_PD_CHANNELS) ? 0 : 1
1923
Sumit.Saxena@avagotech.com4a5c8142015-04-23 16:30:39 +05301924#define MEGASAS_DEV_INDEX(scp) \
1925 (((scp->device->channel % 2) * MEGASAS_MAX_DEV_PER_CHANNEL) + \
1926 scp->device->id)
1927
1928#define MEGASAS_PD_INDEX(scp) \
1929 ((scp->device->channel * MEGASAS_MAX_DEV_PER_CHANNEL) + \
1930 scp->device->id)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001931
1932struct megasas_cmd {
1933
1934 union megasas_frame *frame;
1935 dma_addr_t frame_phys_addr;
1936 u8 *sense;
1937 dma_addr_t sense_phys_addr;
1938
1939 u32 index;
1940 u8 sync_cmd;
Sumit.Saxena@avagotech.com2be2a982015-05-06 19:01:02 +05301941 u8 cmd_status_drv;
bo yang39a98552010-09-22 22:36:29 -04001942 u8 abort_aen;
1943 u8 retry_for_fw_reset;
1944
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001945
1946 struct list_head list;
1947 struct scsi_cmnd *scmd;
Sumit.Saxena@avagotech.com4026e9a2015-04-23 16:31:24 +05301948 u8 flags;
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05301949
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001950 struct megasas_instance *instance;
adam radford9c915a82010-12-21 13:34:31 -08001951 union {
1952 struct {
1953 u16 smid;
1954 u16 resvd;
1955 } context;
1956 u32 frame_count;
1957 };
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001958};
1959
1960#define MAX_MGMT_ADAPTERS 1024
1961#define MAX_IOCTL_SGE 16
1962
1963struct megasas_iocpacket {
1964
1965 u16 host_no;
1966 u16 __pad1;
1967 u32 sgl_off;
1968 u32 sge_count;
1969 u32 sense_off;
1970 u32 sense_len;
1971 union {
1972 u8 raw[128];
1973 struct megasas_header hdr;
1974 } frame;
1975
1976 struct iovec sgl[MAX_IOCTL_SGE];
1977
1978} __attribute__ ((packed));
1979
1980struct megasas_aen {
1981 u16 host_no;
1982 u16 __pad1;
1983 u32 seq_num;
1984 u32 class_locale_word;
1985} __attribute__ ((packed));
1986
1987#ifdef CONFIG_COMPAT
1988struct compat_megasas_iocpacket {
1989 u16 host_no;
1990 u16 __pad1;
1991 u32 sgl_off;
1992 u32 sge_count;
1993 u32 sense_off;
1994 u32 sense_len;
1995 union {
1996 u8 raw[128];
1997 struct megasas_header hdr;
1998 } frame;
1999 struct compat_iovec sgl[MAX_IOCTL_SGE];
2000} __attribute__ ((packed));
2001
Sumant Patro0e989362006-06-20 15:32:37 -07002002#define MEGASAS_IOC_FIRMWARE32 _IOWR('M', 1, struct compat_megasas_iocpacket)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002003#endif
2004
Sumant Patrocb59aa62006-01-25 11:53:25 -08002005#define MEGASAS_IOC_FIRMWARE _IOWR('M', 1, struct megasas_iocpacket)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002006#define MEGASAS_IOC_GET_AEN _IOW('M', 3, struct megasas_aen)
2007
2008struct megasas_mgmt_info {
2009
2010 u16 count;
2011 struct megasas_instance *instance[MAX_MGMT_ADAPTERS];
2012 int max_index;
2013};
2014
adam radford21c9e162013-09-06 15:27:14 -07002015u8
2016MR_BuildRaidContext(struct megasas_instance *instance,
2017 struct IO_REQUEST_INFO *io_info,
2018 struct RAID_CONTEXT *pRAID_Context,
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302019 struct MR_DRV_RAID_MAP_ALL *map, u8 **raidLUN);
2020u8 MR_TargetIdToLdGet(u32 ldTgtId, struct MR_DRV_RAID_MAP_ALL *map);
2021struct MR_LD_RAID *MR_LdRaidGet(u32 ld, struct MR_DRV_RAID_MAP_ALL *map);
2022u16 MR_ArPdGet(u32 ar, u32 arm, struct MR_DRV_RAID_MAP_ALL *map);
2023u16 MR_LdSpanArrayGet(u32 ld, u32 span, struct MR_DRV_RAID_MAP_ALL *map);
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05302024__le16 MR_PdDevHandleGet(u32 pd, struct MR_DRV_RAID_MAP_ALL *map);
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302025u16 MR_GetLDTgtId(u32 ld, struct MR_DRV_RAID_MAP_ALL *map);
adam radford21c9e162013-09-06 15:27:14 -07002026
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05302027__le16 get_updated_dev_handle(struct megasas_instance *instance,
Sumit.Saxena@avagotech.comd2552eb2014-09-12 18:57:53 +05302028 struct LD_LOAD_BALANCE_INFO *lbInfo, struct IO_REQUEST_INFO *in_info);
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302029void mr_update_load_balance_params(struct MR_DRV_RAID_MAP_ALL *map,
2030 struct LD_LOAD_BALANCE_INFO *lbInfo);
Sumit.Saxena@avagotech.comd009b572014-11-17 15:24:13 +05302031int megasas_get_ctrl_info(struct megasas_instance *instance);
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05302032/* PD sequence */
2033int
2034megasas_sync_pd_seq_num(struct megasas_instance *instance, bool pend);
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05302035int megasas_set_crash_dump_params(struct megasas_instance *instance,
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302036 u8 crash_buf_state);
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05302037void megasas_free_host_crash_buffer(struct megasas_instance *instance);
2038void megasas_fusion_crash_dump_wq(struct work_struct *work);
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302039
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05302040void megasas_return_cmd_fusion(struct megasas_instance *instance,
2041 struct megasas_cmd_fusion *cmd);
2042int megasas_issue_blocked_cmd(struct megasas_instance *instance,
2043 struct megasas_cmd *cmd, int timeout);
2044void __megasas_return_cmd(struct megasas_instance *instance,
2045 struct megasas_cmd *cmd);
2046
2047void megasas_return_mfi_mpt_pthr(struct megasas_instance *instance,
2048 struct megasas_cmd *cmd_mfi, struct megasas_cmd_fusion *cmd_fusion);
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05302049int megasas_cmd_type(struct scsi_cmnd *cmd);
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05302050void megasas_setup_jbod_map(struct megasas_instance *instance);
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05302051
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002052#endif /*LSI_MEGARAID_SAS_H */