blob: 66367c6c6527b7e6307ed25952364ee3541d659f [file] [log] [blame]
Catalin Marinas4f04d8f2012-03-05 11:49:27 +00001/*
2 * Copyright (C) 2012 ARM Ltd.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program. If not, see <http://www.gnu.org/licenses/>.
15 */
16#ifndef __ASM_PGTABLE_HWDEF_H
17#define __ASM_PGTABLE_HWDEF_H
18
19#ifdef CONFIG_ARM64_64K_PAGES
20#include <asm/pgtable-2level-hwdef.h>
21#else
22#include <asm/pgtable-3level-hwdef.h>
23#endif
24
25/*
26 * Hardware page table definitions.
27 *
28 * Level 2 descriptor (PMD).
29 */
30#define PMD_TYPE_MASK (_AT(pmdval_t, 3) << 0)
31#define PMD_TYPE_FAULT (_AT(pmdval_t, 0) << 0)
32#define PMD_TYPE_TABLE (_AT(pmdval_t, 3) << 0)
33#define PMD_TYPE_SECT (_AT(pmdval_t, 1) << 0)
34
35/*
36 * Section
37 */
Marc Zyngier36311602012-12-07 18:35:41 +000038#define PMD_SECT_USER (_AT(pteval_t, 1) << 6) /* AP[1] */
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000039#define PMD_SECT_S (_AT(pmdval_t, 3) << 8)
40#define PMD_SECT_AF (_AT(pmdval_t, 1) << 10)
41#define PMD_SECT_NG (_AT(pmdval_t, 1) << 11)
Catalin Marinas8e620b02012-11-15 17:21:16 +000042#define PMD_SECT_PXN (_AT(pmdval_t, 1) << 53)
43#define PMD_SECT_UXN (_AT(pmdval_t, 1) << 54)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000044
45/*
46 * AttrIndx[2:0] encoding (mapping attributes defined in the MAIR* registers).
47 */
48#define PMD_ATTRINDX(t) (_AT(pmdval_t, (t)) << 2)
49#define PMD_ATTRINDX_MASK (_AT(pmdval_t, 7) << 2)
50
51/*
52 * Level 3 descriptor (PTE).
53 */
54#define PTE_TYPE_MASK (_AT(pteval_t, 3) << 0)
55#define PTE_TYPE_FAULT (_AT(pteval_t, 0) << 0)
56#define PTE_TYPE_PAGE (_AT(pteval_t, 3) << 0)
57#define PTE_USER (_AT(pteval_t, 1) << 6) /* AP[1] */
58#define PTE_RDONLY (_AT(pteval_t, 1) << 7) /* AP[2] */
59#define PTE_SHARED (_AT(pteval_t, 3) << 8) /* SH[1:0], inner shareable */
60#define PTE_AF (_AT(pteval_t, 1) << 10) /* Access Flag */
61#define PTE_NG (_AT(pteval_t, 1) << 11) /* nG */
Catalin Marinas8e620b02012-11-15 17:21:16 +000062#define PTE_PXN (_AT(pteval_t, 1) << 53) /* Privileged XN */
63#define PTE_UXN (_AT(pteval_t, 1) << 54) /* User XN */
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000064
65/*
66 * AttrIndx[2:0] encoding (mapping attributes defined in the MAIR* registers).
67 */
68#define PTE_ATTRINDX(t) (_AT(pteval_t, (t)) << 2)
69#define PTE_ATTRINDX_MASK (_AT(pteval_t, 7) << 2)
70
71/*
Marc Zyngier36311602012-12-07 18:35:41 +000072 * 2nd stage PTE definitions
73 */
74#define PTE_S2_RDONLY (_AT(pteval_t, 1) << 6) /* HAP[2:1] */
75#define PTE_S2_RDWR (_AT(pteval_t, 3) << 6) /* HAP[2:1] */
76
77/*
78 * Memory Attribute override for Stage-2 (MemAttr[3:0])
79 */
80#define PTE_S2_MEMATTR(t) (_AT(pteval_t, (t)) << 2)
81#define PTE_S2_MEMATTR_MASK (_AT(pteval_t, 0xf) << 2)
82
83/*
84 * EL2/HYP PTE/PMD definitions
85 */
86#define PMD_HYP PMD_SECT_USER
87#define PTE_HYP PTE_USER
88
89/*
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000090 * 40-bit physical address supported.
91 */
92#define PHYS_MASK_SHIFT (40)
93#define PHYS_MASK ((UL(1) << PHYS_MASK_SHIFT) - 1)
94
95/*
96 * TCR flags.
97 */
98#define TCR_TxSZ(x) (((UL(64) - (x)) << 16) | ((UL(64) - (x)) << 0))
99#define TCR_IRGN_NC ((UL(0) << 8) | (UL(0) << 24))
100#define TCR_IRGN_WBWA ((UL(1) << 8) | (UL(1) << 24))
101#define TCR_IRGN_WT ((UL(2) << 8) | (UL(2) << 24))
102#define TCR_IRGN_WBnWA ((UL(3) << 8) | (UL(3) << 24))
103#define TCR_IRGN_MASK ((UL(3) << 8) | (UL(3) << 24))
104#define TCR_ORGN_NC ((UL(0) << 10) | (UL(0) << 26))
105#define TCR_ORGN_WBWA ((UL(1) << 10) | (UL(1) << 26))
106#define TCR_ORGN_WT ((UL(2) << 10) | (UL(2) << 26))
107#define TCR_ORGN_WBnWA ((UL(3) << 10) | (UL(3) << 26))
108#define TCR_ORGN_MASK ((UL(3) << 10) | (UL(3) << 26))
109#define TCR_SHARED ((UL(3) << 12) | (UL(3) << 28))
110#define TCR_TG0_64K (UL(1) << 14)
111#define TCR_TG1_64K (UL(1) << 30)
112#define TCR_IPS_40BIT (UL(2) << 32)
113#define TCR_ASID16 (UL(1) << 36)
114
115#endif