blob: b97184eccd9c2096c4a7827a438aaf989fbad181 [file] [log] [blame]
Sean Paulee5e5e72018-01-08 14:55:39 -05001/* SPDX-License-Identifier: MIT */
2/*
3 * Copyright (C) 2017 Google, Inc.
4 *
5 * Authors:
6 * Sean Paul <seanpaul@chromium.org>
7 */
8
9#include <drm/drmP.h>
10#include <drm/drm_hdcp.h>
11#include <linux/i2c.h>
12#include <linux/random.h>
13
14#include "intel_drv.h"
15#include "i915_reg.h"
16
17#define KEY_LOAD_TRIES 5
18
19static int intel_hdcp_poll_ksv_fifo(struct intel_digital_port *intel_dig_port,
20 const struct intel_hdcp_shim *shim)
21{
22 int ret, read_ret;
23 bool ksv_ready;
24
25 /* Poll for ksv list ready (spec says max time allowed is 5s) */
26 ret = __wait_for(read_ret = shim->read_ksv_ready(intel_dig_port,
27 &ksv_ready),
28 read_ret || ksv_ready, 5 * 1000 * 1000, 1000,
29 100 * 1000);
30 if (ret)
31 return ret;
32 if (read_ret)
33 return read_ret;
34 if (!ksv_ready)
35 return -ETIMEDOUT;
36
37 return 0;
38}
39
40static void intel_hdcp_clear_keys(struct drm_i915_private *dev_priv)
41{
42 I915_WRITE(HDCP_KEY_CONF, HDCP_CLEAR_KEYS_TRIGGER);
43 I915_WRITE(HDCP_KEY_STATUS, HDCP_KEY_LOAD_DONE | HDCP_KEY_LOAD_STATUS |
44 HDCP_FUSE_IN_PROGRESS | HDCP_FUSE_ERROR | HDCP_FUSE_DONE);
45}
46
47static int intel_hdcp_load_keys(struct drm_i915_private *dev_priv)
48{
49 int ret;
50 u32 val;
51
Ramalingam Cfdddd082018-01-18 11:18:05 +053052 /*
53 * On HSW and BDW HW loads the HDCP1.4 Key when Display comes
54 * out of reset. So if Key is not already loaded, its an error state.
55 */
56 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
57 if (!(I915_READ(HDCP_KEY_STATUS) & HDCP_KEY_LOAD_DONE))
58 return -ENXIO;
59
60 /*
61 * Initiate loading the HDCP key from fuses.
62 *
63 * BXT+ platforms, HDCP key needs to be loaded by SW. Only SKL and KBL
64 * differ in the key load trigger process from other platforms.
65 */
66 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
67 mutex_lock(&dev_priv->pcu_lock);
68 ret = sandybridge_pcode_write(dev_priv,
69 SKL_PCODE_LOAD_HDCP_KEYS, 1);
70 mutex_unlock(&dev_priv->pcu_lock);
71 if (ret) {
72 DRM_ERROR("Failed to initiate HDCP key load (%d)\n",
73 ret);
74 return ret;
75 }
76 } else {
77 I915_WRITE(HDCP_KEY_CONF, HDCP_KEY_LOAD_TRIGGER);
Sean Paulee5e5e72018-01-08 14:55:39 -050078 }
79
80 /* Wait for the keys to load (500us) */
81 ret = __intel_wait_for_register(dev_priv, HDCP_KEY_STATUS,
82 HDCP_KEY_LOAD_DONE, HDCP_KEY_LOAD_DONE,
83 10, 1, &val);
84 if (ret)
85 return ret;
86 else if (!(val & HDCP_KEY_LOAD_STATUS))
87 return -ENXIO;
88
89 /* Send Aksv over to PCH display for use in authentication */
90 I915_WRITE(HDCP_KEY_CONF, HDCP_AKSV_SEND_TRIGGER);
91
92 return 0;
93}
94
95/* Returns updated SHA-1 index */
96static int intel_write_sha_text(struct drm_i915_private *dev_priv, u32 sha_text)
97{
98 I915_WRITE(HDCP_SHA_TEXT, sha_text);
99 if (intel_wait_for_register(dev_priv, HDCP_REP_CTL,
100 HDCP_SHA1_READY, HDCP_SHA1_READY, 1)) {
101 DRM_ERROR("Timed out waiting for SHA1 ready\n");
102 return -ETIMEDOUT;
103 }
104 return 0;
105}
106
107static
108u32 intel_hdcp_get_repeater_ctl(struct intel_digital_port *intel_dig_port)
109{
110 enum port port = intel_dig_port->base.port;
111 switch (port) {
112 case PORT_A:
113 return HDCP_DDIA_REP_PRESENT | HDCP_DDIA_SHA1_M0;
114 case PORT_B:
115 return HDCP_DDIB_REP_PRESENT | HDCP_DDIB_SHA1_M0;
116 case PORT_C:
117 return HDCP_DDIC_REP_PRESENT | HDCP_DDIC_SHA1_M0;
118 case PORT_D:
119 return HDCP_DDID_REP_PRESENT | HDCP_DDID_SHA1_M0;
120 case PORT_E:
121 return HDCP_DDIE_REP_PRESENT | HDCP_DDIE_SHA1_M0;
122 default:
123 break;
124 }
125 DRM_ERROR("Unknown port %d\n", port);
126 return -EINVAL;
127}
128
129static
130bool intel_hdcp_is_ksv_valid(u8 *ksv)
131{
132 int i, ones = 0;
133 /* KSV has 20 1's and 20 0's */
134 for (i = 0; i < DRM_HDCP_KSV_LEN; i++)
135 ones += hweight8(ksv[i]);
136 if (ones != 20)
137 return false;
138 return true;
139}
140
141/* Implements Part 2 of the HDCP authorization procedure */
142static
143int intel_hdcp_auth_downstream(struct intel_digital_port *intel_dig_port,
144 const struct intel_hdcp_shim *shim)
145{
146 struct drm_i915_private *dev_priv;
147 u32 vprime, sha_text, sha_leftovers, rep_ctl;
148 u8 bstatus[2], num_downstream, *ksv_fifo;
149 int ret, i, j, sha_idx;
150
151 dev_priv = intel_dig_port->base.base.dev->dev_private;
152
Ramalingam C24b42cb2018-01-18 11:18:07 +0530153 ret = intel_hdcp_poll_ksv_fifo(intel_dig_port, shim);
154 if (ret) {
155 DRM_ERROR("KSV list failed to become ready (%d)\n", ret);
156 return ret;
157 }
158
Sean Paulee5e5e72018-01-08 14:55:39 -0500159 ret = shim->read_bstatus(intel_dig_port, bstatus);
160 if (ret)
161 return ret;
162
Ramalingam C49d85d02018-01-18 11:18:08 +0530163 if (DRM_HDCP_MAX_DEVICE_EXCEEDED(bstatus[0]) ||
164 DRM_HDCP_MAX_CASCADE_EXCEEDED(bstatus[1])) {
165 DRM_ERROR("Max Topology Limit Exceeded\n");
166 return -EPERM;
167 }
168
Sean Paulee5e5e72018-01-08 14:55:39 -0500169 /* If there are no downstream devices, we're all done. */
170 num_downstream = DRM_HDCP_NUM_DOWNSTREAM(bstatus[0]);
Sean Paulbb689222018-01-30 09:29:34 -0500171 if (num_downstream == 0)
Sean Paulee5e5e72018-01-08 14:55:39 -0500172 return 0;
Sean Paulee5e5e72018-01-08 14:55:39 -0500173
Sean Paulee5e5e72018-01-08 14:55:39 -0500174 ksv_fifo = kzalloc(num_downstream * DRM_HDCP_KSV_LEN, GFP_KERNEL);
175 if (!ksv_fifo)
176 return -ENOMEM;
177
178 ret = shim->read_ksv_fifo(intel_dig_port, num_downstream, ksv_fifo);
179 if (ret)
180 return ret;
181
182 /* Process V' values from the receiver */
183 for (i = 0; i < DRM_HDCP_V_PRIME_NUM_PARTS; i++) {
184 ret = shim->read_v_prime_part(intel_dig_port, i, &vprime);
185 if (ret)
186 return ret;
187 I915_WRITE(HDCP_SHA_V_PRIME(i), vprime);
188 }
189
190 /*
191 * We need to write the concatenation of all device KSVs, BINFO (DP) ||
192 * BSTATUS (HDMI), and M0 (which is added via HDCP_REP_CTL). This byte
193 * stream is written via the HDCP_SHA_TEXT register in 32-bit
194 * increments. Every 64 bytes, we need to write HDCP_REP_CTL again. This
195 * index will keep track of our progress through the 64 bytes as well as
196 * helping us work the 40-bit KSVs through our 32-bit register.
197 *
198 * NOTE: data passed via HDCP_SHA_TEXT should be big-endian
199 */
200 sha_idx = 0;
201 sha_text = 0;
202 sha_leftovers = 0;
203 rep_ctl = intel_hdcp_get_repeater_ctl(intel_dig_port);
204 I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_32);
205 for (i = 0; i < num_downstream; i++) {
206 unsigned int sha_empty;
207 u8 *ksv = &ksv_fifo[i * DRM_HDCP_KSV_LEN];
208
209 /* Fill up the empty slots in sha_text and write it out */
210 sha_empty = sizeof(sha_text) - sha_leftovers;
211 for (j = 0; j < sha_empty; j++)
212 sha_text |= ksv[j] << ((sizeof(sha_text) - j - 1) * 8);
213
214 ret = intel_write_sha_text(dev_priv, sha_text);
215 if (ret < 0)
216 return ret;
217
218 /* Programming guide writes this every 64 bytes */
219 sha_idx += sizeof(sha_text);
220 if (!(sha_idx % 64))
221 I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_32);
222
223 /* Store the leftover bytes from the ksv in sha_text */
224 sha_leftovers = DRM_HDCP_KSV_LEN - sha_empty;
225 sha_text = 0;
226 for (j = 0; j < sha_leftovers; j++)
227 sha_text |= ksv[sha_empty + j] <<
228 ((sizeof(sha_text) - j - 1) * 8);
229
230 /*
231 * If we still have room in sha_text for more data, continue.
232 * Otherwise, write it out immediately.
233 */
234 if (sizeof(sha_text) > sha_leftovers)
235 continue;
236
237 ret = intel_write_sha_text(dev_priv, sha_text);
238 if (ret < 0)
239 return ret;
240 sha_leftovers = 0;
241 sha_text = 0;
242 sha_idx += sizeof(sha_text);
243 }
244
245 /*
246 * We need to write BINFO/BSTATUS, and M0 now. Depending on how many
247 * bytes are leftover from the last ksv, we might be able to fit them
248 * all in sha_text (first 2 cases), or we might need to split them up
249 * into 2 writes (last 2 cases).
250 */
251 if (sha_leftovers == 0) {
252 /* Write 16 bits of text, 16 bits of M0 */
253 I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_16);
254 ret = intel_write_sha_text(dev_priv,
255 bstatus[0] << 8 | bstatus[1]);
256 if (ret < 0)
257 return ret;
258 sha_idx += sizeof(sha_text);
259
260 /* Write 32 bits of M0 */
261 I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_0);
262 ret = intel_write_sha_text(dev_priv, 0);
263 if (ret < 0)
264 return ret;
265 sha_idx += sizeof(sha_text);
266
267 /* Write 16 bits of M0 */
268 I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_16);
269 ret = intel_write_sha_text(dev_priv, 0);
270 if (ret < 0)
271 return ret;
272 sha_idx += sizeof(sha_text);
273
274 } else if (sha_leftovers == 1) {
275 /* Write 24 bits of text, 8 bits of M0 */
276 I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_24);
277 sha_text |= bstatus[0] << 16 | bstatus[1] << 8;
278 /* Only 24-bits of data, must be in the LSB */
279 sha_text = (sha_text & 0xffffff00) >> 8;
280 ret = intel_write_sha_text(dev_priv, sha_text);
281 if (ret < 0)
282 return ret;
283 sha_idx += sizeof(sha_text);
284
285 /* Write 32 bits of M0 */
286 I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_0);
287 ret = intel_write_sha_text(dev_priv, 0);
288 if (ret < 0)
289 return ret;
290 sha_idx += sizeof(sha_text);
291
292 /* Write 24 bits of M0 */
293 I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_8);
294 ret = intel_write_sha_text(dev_priv, 0);
295 if (ret < 0)
296 return ret;
297 sha_idx += sizeof(sha_text);
298
299 } else if (sha_leftovers == 2) {
300 /* Write 32 bits of text */
301 I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_32);
302 sha_text |= bstatus[0] << 24 | bstatus[1] << 16;
303 ret = intel_write_sha_text(dev_priv, sha_text);
304 if (ret < 0)
305 return ret;
306 sha_idx += sizeof(sha_text);
307
308 /* Write 64 bits of M0 */
309 I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_0);
310 for (i = 0; i < 2; i++) {
311 ret = intel_write_sha_text(dev_priv, 0);
312 if (ret < 0)
313 return ret;
314 sha_idx += sizeof(sha_text);
315 }
316 } else if (sha_leftovers == 3) {
317 /* Write 32 bits of text */
318 I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_32);
319 sha_text |= bstatus[0] << 24;
320 ret = intel_write_sha_text(dev_priv, sha_text);
321 if (ret < 0)
322 return ret;
323 sha_idx += sizeof(sha_text);
324
325 /* Write 8 bits of text, 24 bits of M0 */
326 I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_8);
327 ret = intel_write_sha_text(dev_priv, bstatus[1]);
328 if (ret < 0)
329 return ret;
330 sha_idx += sizeof(sha_text);
331
332 /* Write 32 bits of M0 */
333 I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_0);
334 ret = intel_write_sha_text(dev_priv, 0);
335 if (ret < 0)
336 return ret;
337 sha_idx += sizeof(sha_text);
338
339 /* Write 8 bits of M0 */
340 I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_24);
341 ret = intel_write_sha_text(dev_priv, 0);
342 if (ret < 0)
343 return ret;
344 sha_idx += sizeof(sha_text);
345 } else {
346 DRM_ERROR("Invalid number of leftovers %d\n", sha_leftovers);
347 return -EINVAL;
348 }
349
350 I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_TEXT_32);
351 /* Fill up to 64-4 bytes with zeros (leave the last write for length) */
352 while ((sha_idx % 64) < (64 - sizeof(sha_text))) {
353 ret = intel_write_sha_text(dev_priv, 0);
354 if (ret < 0)
355 return ret;
356 sha_idx += sizeof(sha_text);
357 }
358
359 /*
360 * Last write gets the length of the concatenation in bits. That is:
361 * - 5 bytes per device
362 * - 10 bytes for BINFO/BSTATUS(2), M0(8)
363 */
364 sha_text = (num_downstream * 5 + 10) * 8;
365 ret = intel_write_sha_text(dev_priv, sha_text);
366 if (ret < 0)
367 return ret;
368
369 /* Tell the HW we're done with the hash and wait for it to ACK */
370 I915_WRITE(HDCP_REP_CTL, rep_ctl | HDCP_SHA1_COMPLETE_HASH);
371 if (intel_wait_for_register(dev_priv, HDCP_REP_CTL,
372 HDCP_SHA1_COMPLETE,
373 HDCP_SHA1_COMPLETE, 1)) {
374 DRM_ERROR("Timed out waiting for SHA1 complete\n");
375 return -ETIMEDOUT;
376 }
377 if (!(I915_READ(HDCP_REP_CTL) & HDCP_SHA1_V_MATCH)) {
378 DRM_ERROR("SHA-1 mismatch, HDCP failed\n");
379 return -ENXIO;
380 }
381
Sean Paul363932b2018-01-30 09:47:01 -0500382 DRM_DEBUG_KMS("HDCP is enabled (%d downstream devices)\n",
383 num_downstream);
Sean Paulee5e5e72018-01-08 14:55:39 -0500384 return 0;
385}
386
387/* Implements Part 1 of the HDCP authorization procedure */
388static int intel_hdcp_auth(struct intel_digital_port *intel_dig_port,
389 const struct intel_hdcp_shim *shim)
390{
391 struct drm_i915_private *dev_priv;
392 enum port port;
393 unsigned long r0_prime_gen_start;
394 int ret, i;
395 union {
396 u32 reg[2];
397 u8 shim[DRM_HDCP_AN_LEN];
398 } an;
399 union {
400 u32 reg[2];
401 u8 shim[DRM_HDCP_KSV_LEN];
402 } bksv;
403 union {
404 u32 reg;
405 u8 shim[DRM_HDCP_RI_LEN];
406 } ri;
407 bool repeater_present;
408
409 dev_priv = intel_dig_port->base.base.dev->dev_private;
410
411 port = intel_dig_port->base.port;
412
413 /* Initialize An with 2 random values and acquire it */
414 for (i = 0; i < 2; i++)
415 I915_WRITE(PORT_HDCP_ANINIT(port), get_random_u32());
416 I915_WRITE(PORT_HDCP_CONF(port), HDCP_CONF_CAPTURE_AN);
417
418 /* Wait for An to be acquired */
419 if (intel_wait_for_register(dev_priv, PORT_HDCP_STATUS(port),
420 HDCP_STATUS_AN_READY,
421 HDCP_STATUS_AN_READY, 1)) {
422 DRM_ERROR("Timed out waiting for An\n");
423 return -ETIMEDOUT;
424 }
425
426 an.reg[0] = I915_READ(PORT_HDCP_ANLO(port));
427 an.reg[1] = I915_READ(PORT_HDCP_ANHI(port));
428 ret = shim->write_an_aksv(intel_dig_port, an.shim);
429 if (ret)
430 return ret;
431
432 r0_prime_gen_start = jiffies;
433
434 memset(&bksv, 0, sizeof(bksv));
435 ret = shim->read_bksv(intel_dig_port, bksv.shim);
436 if (ret)
437 return ret;
438 else if (!intel_hdcp_is_ksv_valid(bksv.shim))
439 return -ENODEV;
440
441 I915_WRITE(PORT_HDCP_BKSVLO(port), bksv.reg[0]);
442 I915_WRITE(PORT_HDCP_BKSVHI(port), bksv.reg[1]);
443
444 ret = shim->repeater_present(intel_dig_port, &repeater_present);
445 if (ret)
446 return ret;
447 if (repeater_present)
448 I915_WRITE(HDCP_REP_CTL,
449 intel_hdcp_get_repeater_ctl(intel_dig_port));
450
451 ret = shim->toggle_signalling(intel_dig_port, true);
452 if (ret)
453 return ret;
454
455 I915_WRITE(PORT_HDCP_CONF(port), HDCP_CONF_AUTH_AND_ENC);
456
457 /* Wait for R0 ready */
458 if (wait_for(I915_READ(PORT_HDCP_STATUS(port)) &
459 (HDCP_STATUS_R0_READY | HDCP_STATUS_ENC), 1)) {
460 DRM_ERROR("Timed out waiting for R0 ready\n");
461 return -ETIMEDOUT;
462 }
463
464 /*
465 * Wait for R0' to become available. The spec says 100ms from Aksv, but
466 * some monitors can take longer than this. We'll set the timeout at
467 * 300ms just to be sure.
468 *
469 * On DP, there's an R0_READY bit available but no such bit
470 * exists on HDMI. Since the upper-bound is the same, we'll just do
471 * the stupid thing instead of polling on one and not the other.
472 */
473 wait_remaining_ms_from_jiffies(r0_prime_gen_start, 300);
474
475 ri.reg = 0;
476 ret = shim->read_ri_prime(intel_dig_port, ri.shim);
477 if (ret)
478 return ret;
479 I915_WRITE(PORT_HDCP_RPRIME(port), ri.reg);
480
481 /* Wait for Ri prime match */
482 if (wait_for(I915_READ(PORT_HDCP_STATUS(port)) &
483 (HDCP_STATUS_RI_MATCH | HDCP_STATUS_ENC), 1)) {
484 DRM_ERROR("Timed out waiting for Ri prime match (%x)\n",
485 I915_READ(PORT_HDCP_STATUS(port)));
486 return -ETIMEDOUT;
487 }
488
489 /* Wait for encryption confirmation */
490 if (intel_wait_for_register(dev_priv, PORT_HDCP_STATUS(port),
491 HDCP_STATUS_ENC, HDCP_STATUS_ENC, 20)) {
492 DRM_ERROR("Timed out waiting for encryption\n");
493 return -ETIMEDOUT;
494 }
495
496 /*
497 * XXX: If we have MST-connected devices, we need to enable encryption
498 * on those as well.
499 */
500
Ramalingam C87eb3ec2018-01-18 11:18:06 +0530501 if (repeater_present)
502 return intel_hdcp_auth_downstream(intel_dig_port, shim);
503
Sean Paul363932b2018-01-30 09:47:01 -0500504 DRM_DEBUG_KMS("HDCP is enabled (no repeater present)\n");
Ramalingam C87eb3ec2018-01-18 11:18:06 +0530505 return 0;
Sean Paulee5e5e72018-01-08 14:55:39 -0500506}
507
508static
509struct intel_digital_port *conn_to_dig_port(struct intel_connector *connector)
510{
511 return enc_to_dig_port(&intel_attached_encoder(&connector->base)->base);
512}
513
514static int _intel_hdcp_disable(struct intel_connector *connector)
515{
516 struct drm_i915_private *dev_priv = connector->base.dev->dev_private;
517 struct intel_digital_port *intel_dig_port = conn_to_dig_port(connector);
518 enum port port = intel_dig_port->base.port;
519 int ret;
520
521 I915_WRITE(PORT_HDCP_CONF(port), 0);
522 if (intel_wait_for_register(dev_priv, PORT_HDCP_STATUS(port), ~0, 0,
523 20)) {
524 DRM_ERROR("Failed to disable HDCP, timeout clearing status\n");
525 return -ETIMEDOUT;
526 }
527
528 intel_hdcp_clear_keys(dev_priv);
529
530 ret = connector->hdcp_shim->toggle_signalling(intel_dig_port, false);
531 if (ret) {
532 DRM_ERROR("Failed to disable HDCP signalling\n");
533 return ret;
534 }
535
Sean Paul363932b2018-01-30 09:47:01 -0500536 DRM_DEBUG_KMS("HDCP is disabled\n");
Sean Paulee5e5e72018-01-08 14:55:39 -0500537 return 0;
538}
539
540static int _intel_hdcp_enable(struct intel_connector *connector)
541{
542 struct drm_i915_private *dev_priv = connector->base.dev->dev_private;
543 int i, ret;
544
545 if (!(I915_READ(SKL_FUSE_STATUS) & SKL_FUSE_PG_DIST_STATUS(1))) {
546 DRM_ERROR("PG1 is disabled, cannot load keys\n");
547 return -ENXIO;
548 }
549
550 for (i = 0; i < KEY_LOAD_TRIES; i++) {
551 ret = intel_hdcp_load_keys(dev_priv);
552 if (!ret)
553 break;
554 intel_hdcp_clear_keys(dev_priv);
555 }
556 if (ret) {
557 DRM_ERROR("Could not load HDCP keys, (%d)\n", ret);
558 return ret;
559 }
560
561 ret = intel_hdcp_auth(conn_to_dig_port(connector),
562 connector->hdcp_shim);
563 if (ret) {
564 DRM_ERROR("Failed to authenticate HDCP (%d)\n", ret);
565 return ret;
566 }
567
568 return 0;
569}
570
571static void intel_hdcp_check_work(struct work_struct *work)
572{
573 struct intel_connector *connector = container_of(to_delayed_work(work),
574 struct intel_connector,
575 hdcp_check_work);
576 if (!intel_hdcp_check_link(connector))
577 schedule_delayed_work(&connector->hdcp_check_work,
578 DRM_HDCP_CHECK_PERIOD_MS);
579}
580
581static void intel_hdcp_prop_work(struct work_struct *work)
582{
583 struct intel_connector *connector = container_of(work,
584 struct intel_connector,
585 hdcp_prop_work);
586 struct drm_device *dev = connector->base.dev;
587 struct drm_connector_state *state;
588
589 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
590 mutex_lock(&connector->hdcp_mutex);
591
592 /*
593 * This worker is only used to flip between ENABLED/DESIRED. Either of
594 * those to UNDESIRED is handled by core. If hdcp_value == UNDESIRED,
595 * we're running just after hdcp has been disabled, so just exit
596 */
597 if (connector->hdcp_value != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) {
598 state = connector->base.state;
599 state->content_protection = connector->hdcp_value;
600 }
601
602 mutex_unlock(&connector->hdcp_mutex);
603 drm_modeset_unlock(&dev->mode_config.connection_mutex);
604}
605
Ramalingam Cfdddd082018-01-18 11:18:05 +0530606bool is_hdcp_supported(struct drm_i915_private *dev_priv, enum port port)
607{
608 /* PORT E doesn't have HDCP, and PORT F is disabled */
609 return ((INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv)) &&
610 !IS_CHERRYVIEW(dev_priv) && port < PORT_E);
611}
612
Sean Paulee5e5e72018-01-08 14:55:39 -0500613int intel_hdcp_init(struct intel_connector *connector,
614 const struct intel_hdcp_shim *hdcp_shim)
615{
616 int ret;
617
618 ret = drm_connector_attach_content_protection_property(
619 &connector->base);
620 if (ret)
621 return ret;
622
623 connector->hdcp_shim = hdcp_shim;
624 mutex_init(&connector->hdcp_mutex);
625 INIT_DELAYED_WORK(&connector->hdcp_check_work, intel_hdcp_check_work);
626 INIT_WORK(&connector->hdcp_prop_work, intel_hdcp_prop_work);
627 return 0;
628}
629
630int intel_hdcp_enable(struct intel_connector *connector)
631{
632 int ret;
633
634 if (!connector->hdcp_shim)
635 return -ENOENT;
636
637 mutex_lock(&connector->hdcp_mutex);
638
639 ret = _intel_hdcp_enable(connector);
640 if (ret)
641 goto out;
642
643 connector->hdcp_value = DRM_MODE_CONTENT_PROTECTION_ENABLED;
644 schedule_work(&connector->hdcp_prop_work);
645 schedule_delayed_work(&connector->hdcp_check_work,
646 DRM_HDCP_CHECK_PERIOD_MS);
647out:
648 mutex_unlock(&connector->hdcp_mutex);
649 return ret;
650}
651
652int intel_hdcp_disable(struct intel_connector *connector)
653{
Sean Paul01468d62018-01-09 13:53:13 -0500654 int ret = 0;
Sean Paulee5e5e72018-01-08 14:55:39 -0500655
656 if (!connector->hdcp_shim)
657 return -ENOENT;
658
659 mutex_lock(&connector->hdcp_mutex);
660
Sean Paul01468d62018-01-09 13:53:13 -0500661 if (connector->hdcp_value != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) {
662 connector->hdcp_value = DRM_MODE_CONTENT_PROTECTION_UNDESIRED;
663 ret = _intel_hdcp_disable(connector);
664 }
Sean Paulee5e5e72018-01-08 14:55:39 -0500665
666 mutex_unlock(&connector->hdcp_mutex);
667 cancel_delayed_work_sync(&connector->hdcp_check_work);
668 return ret;
669}
670
671void intel_hdcp_atomic_check(struct drm_connector *connector,
672 struct drm_connector_state *old_state,
673 struct drm_connector_state *new_state)
674{
675 uint64_t old_cp = old_state->content_protection;
676 uint64_t new_cp = new_state->content_protection;
677 struct drm_crtc_state *crtc_state;
678
679 if (!new_state->crtc) {
680 /*
681 * If the connector is being disabled with CP enabled, mark it
682 * desired so it's re-enabled when the connector is brought back
683 */
684 if (old_cp == DRM_MODE_CONTENT_PROTECTION_ENABLED)
685 new_state->content_protection =
686 DRM_MODE_CONTENT_PROTECTION_DESIRED;
687 return;
688 }
689
690 /*
691 * Nothing to do if the state didn't change, or HDCP was activated since
692 * the last commit
693 */
694 if (old_cp == new_cp ||
695 (old_cp == DRM_MODE_CONTENT_PROTECTION_DESIRED &&
696 new_cp == DRM_MODE_CONTENT_PROTECTION_ENABLED))
697 return;
698
699 crtc_state = drm_atomic_get_new_crtc_state(new_state->state,
700 new_state->crtc);
701 crtc_state->mode_changed = true;
702}
703
704/* Implements Part 3 of the HDCP authorization procedure */
705int intel_hdcp_check_link(struct intel_connector *connector)
706{
707 struct drm_i915_private *dev_priv = connector->base.dev->dev_private;
708 struct intel_digital_port *intel_dig_port = conn_to_dig_port(connector);
709 enum port port = intel_dig_port->base.port;
710 int ret = 0;
711
712 if (!connector->hdcp_shim)
713 return -ENOENT;
714
715 mutex_lock(&connector->hdcp_mutex);
716
717 if (connector->hdcp_value == DRM_MODE_CONTENT_PROTECTION_UNDESIRED)
718 goto out;
719
720 if (!(I915_READ(PORT_HDCP_STATUS(port)) & HDCP_STATUS_ENC)) {
721 DRM_ERROR("HDCP check failed: link is not encrypted, %x\n",
722 I915_READ(PORT_HDCP_STATUS(port)));
723 ret = -ENXIO;
724 connector->hdcp_value = DRM_MODE_CONTENT_PROTECTION_DESIRED;
725 schedule_work(&connector->hdcp_prop_work);
726 goto out;
727 }
728
729 if (connector->hdcp_shim->check_link(intel_dig_port)) {
730 if (connector->hdcp_value !=
731 DRM_MODE_CONTENT_PROTECTION_UNDESIRED) {
732 connector->hdcp_value =
733 DRM_MODE_CONTENT_PROTECTION_ENABLED;
734 schedule_work(&connector->hdcp_prop_work);
735 }
736 goto out;
737 }
738
Sean Paul363932b2018-01-30 09:47:01 -0500739 DRM_DEBUG_KMS("HDCP link failed, retrying authentication\n");
Sean Paulee5e5e72018-01-08 14:55:39 -0500740
741 ret = _intel_hdcp_disable(connector);
742 if (ret) {
743 DRM_ERROR("Failed to disable hdcp (%d)\n", ret);
744 connector->hdcp_value = DRM_MODE_CONTENT_PROTECTION_DESIRED;
745 schedule_work(&connector->hdcp_prop_work);
746 goto out;
747 }
748
749 ret = _intel_hdcp_enable(connector);
750 if (ret) {
751 DRM_ERROR("Failed to enable hdcp (%d)\n", ret);
752 connector->hdcp_value = DRM_MODE_CONTENT_PROTECTION_DESIRED;
753 schedule_work(&connector->hdcp_prop_work);
754 goto out;
755 }
756
757out:
758 mutex_unlock(&connector->hdcp_mutex);
759 return ret;
760}