blob: 9931e26ca0616f55a8bd48ffe715c635879c634f [file] [log] [blame]
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +00001/*
2 * Probe module for 8250/16550-type Exar chips PCI serial ports.
3 *
4 * Based on drivers/tty/serial/8250/8250_pci.c,
5 *
6 * Copyright (C) 2017 Sudip Mukherjee, All Rights Reserved.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License.
11 */
Jan Kiszka4076cf02017-05-21 11:49:24 +020012#include <linux/acpi.h>
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +000013#include <linux/io.h>
14#include <linux/kernel.h>
15#include <linux/module.h>
16#include <linux/pci.h>
Jan Kiszka380b1e22017-05-22 12:43:18 +020017#include <linux/property.h>
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +000018#include <linux/serial_core.h>
19#include <linux/serial_reg.h>
20#include <linux/slab.h>
21#include <linux/string.h>
22#include <linux/tty.h>
23#include <linux/8250_pci.h>
24
25#include <asm/byteorder.h>
26
27#include "8250.h"
28
Jan Kiszkafc6cc962017-02-08 17:09:06 +010029#define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
30#define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
31#define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
32#define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
33#define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
34#define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
35#define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
36#define PCI_DEVICE_ID_EXAR_XR17V4358 0x4358
37#define PCI_DEVICE_ID_EXAR_XR17V8358 0x8358
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +000038
Jan Kiszka7e123572017-02-08 17:09:08 +010039#define UART_EXAR_8XMODE 0x88 /* 8X sampling rate select */
40
41#define UART_EXAR_FCTR 0x08 /* Feature Control Register */
42#define UART_FCTR_EXAR_IRDA 0x10 /* IrDa data encode select */
43#define UART_FCTR_EXAR_485 0x20 /* Auto 485 half duplex dir ctl */
44#define UART_FCTR_EXAR_TRGA 0x00 /* FIFO trigger table A */
45#define UART_FCTR_EXAR_TRGB 0x60 /* FIFO trigger table B */
46#define UART_FCTR_EXAR_TRGC 0x80 /* FIFO trigger table C */
47#define UART_FCTR_EXAR_TRGD 0xc0 /* FIFO trigger table D programmable */
48
49#define UART_EXAR_TXTRG 0x0a /* Tx FIFO trigger level write-only */
50#define UART_EXAR_RXTRG 0x0b /* Rx FIFO trigger level write-only */
51
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +000052#define UART_EXAR_MPIOINT_7_0 0x8f /* MPIOINT[7:0] */
53#define UART_EXAR_MPIOLVL_7_0 0x90 /* MPIOLVL[7:0] */
54#define UART_EXAR_MPIO3T_7_0 0x91 /* MPIO3T[7:0] */
55#define UART_EXAR_MPIOINV_7_0 0x92 /* MPIOINV[7:0] */
56#define UART_EXAR_MPIOSEL_7_0 0x93 /* MPIOSEL[7:0] */
57#define UART_EXAR_MPIOOD_7_0 0x94 /* MPIOOD[7:0] */
58#define UART_EXAR_MPIOINT_15_8 0x95 /* MPIOINT[15:8] */
59#define UART_EXAR_MPIOLVL_15_8 0x96 /* MPIOLVL[15:8] */
60#define UART_EXAR_MPIO3T_15_8 0x97 /* MPIO3T[15:8] */
61#define UART_EXAR_MPIOINV_15_8 0x98 /* MPIOINV[15:8] */
62#define UART_EXAR_MPIOSEL_15_8 0x99 /* MPIOSEL[15:8] */
63#define UART_EXAR_MPIOOD_15_8 0x9a /* MPIOOD[15:8] */
64
65struct exar8250;
66
Jan Kiszka0d963eb2017-06-02 07:27:59 +020067struct exar8250_platform {
68 int (*rs485_config)(struct uart_port *, struct serial_rs485 *);
69 int (*register_gpio)(struct pci_dev *, struct uart_8250_port *);
70};
71
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +000072/**
73 * struct exar8250_board - board information
74 * @num_ports: number of serial ports
75 * @reg_shift: describes UART register mapping in PCI memory
76 */
77struct exar8250_board {
78 unsigned int num_ports;
79 unsigned int reg_shift;
80 bool has_slave;
81 int (*setup)(struct exar8250 *, struct pci_dev *,
82 struct uart_8250_port *, int);
83 void (*exit)(struct pci_dev *pcidev);
84};
85
86struct exar8250 {
87 unsigned int nr;
88 struct exar8250_board *board;
89 int line[0];
90};
91
92static int default_setup(struct exar8250 *priv, struct pci_dev *pcidev,
93 int idx, unsigned int offset,
94 struct uart_8250_port *port)
95{
96 const struct exar8250_board *board = priv->board;
97 unsigned int bar = 0;
98
Jan Kiszka24572af2017-02-08 17:09:03 +010099 if (!pcim_iomap_table(pcidev)[bar] && !pcim_iomap(pcidev, bar, 0))
100 return -ENOMEM;
101
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +0000102 port->port.iotype = UPIO_MEM;
103 port->port.mapbase = pci_resource_start(pcidev, bar) + offset;
104 port->port.membase = pcim_iomap_table(pcidev)[bar] + offset;
105 port->port.regshift = board->reg_shift;
106
107 return 0;
108}
109
110static int
Jan Kiszkafc6cc962017-02-08 17:09:06 +0100111pci_fastcom335_setup(struct exar8250 *priv, struct pci_dev *pcidev,
112 struct uart_8250_port *port, int idx)
113{
114 unsigned int offset = idx * 0x200;
115 unsigned int baud = 1843200;
116 u8 __iomem *p;
117 int err;
118
119 port->port.flags |= UPF_EXAR_EFR;
120 port->port.uartclk = baud * 16;
121
122 err = default_setup(priv, pcidev, idx, offset, port);
123 if (err)
124 return err;
125
126 p = port->port.membase;
127
128 writeb(0x00, p + UART_EXAR_8XMODE);
129 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
130 writeb(32, p + UART_EXAR_TXTRG);
131 writeb(32, p + UART_EXAR_RXTRG);
132
133 /*
134 * Setup Multipurpose Input/Output pins.
135 */
136 if (idx == 0) {
137 switch (pcidev->device) {
138 case PCI_DEVICE_ID_COMMTECH_4222PCI335:
139 case PCI_DEVICE_ID_COMMTECH_4224PCI335:
140 writeb(0x78, p + UART_EXAR_MPIOLVL_7_0);
141 writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
142 writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
143 break;
144 case PCI_DEVICE_ID_COMMTECH_2324PCI335:
145 case PCI_DEVICE_ID_COMMTECH_2328PCI335:
146 writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
147 writeb(0xc0, p + UART_EXAR_MPIOINV_7_0);
148 writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0);
149 break;
150 }
151 writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
152 writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
153 writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
154 }
155
156 return 0;
157}
158
159static int
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +0000160pci_connect_tech_setup(struct exar8250 *priv, struct pci_dev *pcidev,
161 struct uart_8250_port *port, int idx)
162{
163 unsigned int offset = idx * 0x200;
164 unsigned int baud = 1843200;
165
166 port->port.uartclk = baud * 16;
167 return default_setup(priv, pcidev, idx, offset, port);
168}
169
170static int
171pci_xr17c154_setup(struct exar8250 *priv, struct pci_dev *pcidev,
172 struct uart_8250_port *port, int idx)
173{
174 unsigned int offset = idx * 0x200;
175 unsigned int baud = 921600;
176
177 port->port.uartclk = baud * 16;
178 return default_setup(priv, pcidev, idx, offset, port);
179}
180
181static void setup_gpio(u8 __iomem *p)
182{
183 writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
184 writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
185 writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
186 writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
187 writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
188 writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
189 writeb(0x00, p + UART_EXAR_MPIOINT_15_8);
190 writeb(0x00, p + UART_EXAR_MPIOLVL_15_8);
191 writeb(0x00, p + UART_EXAR_MPIO3T_15_8);
192 writeb(0x00, p + UART_EXAR_MPIOINV_15_8);
193 writeb(0x00, p + UART_EXAR_MPIOSEL_15_8);
194 writeb(0x00, p + UART_EXAR_MPIOOD_15_8);
195}
196
197static void *
Jan Kiszka380b1e22017-05-22 12:43:18 +0200198__xr17v35x_register_gpio(struct pci_dev *pcidev,
199 const struct property_entry *properties)
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +0000200{
201 struct platform_device *pdev;
202
203 pdev = platform_device_alloc("gpio_exar", PLATFORM_DEVID_AUTO);
204 if (!pdev)
205 return NULL;
206
Jan Kiszkad3936d72017-06-09 20:33:10 +0200207 pdev->dev.parent = &pcidev->dev;
Jan Kiszka4076cf02017-05-21 11:49:24 +0200208 ACPI_COMPANION_SET(&pdev->dev, ACPI_COMPANION(&pcidev->dev));
Jan Kiszkad3936d72017-06-09 20:33:10 +0200209
Jan Kiszka380b1e22017-05-22 12:43:18 +0200210 if (platform_device_add_properties(pdev, properties) < 0 ||
211 platform_device_add(pdev) < 0) {
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +0000212 platform_device_put(pdev);
213 return NULL;
214 }
215
216 return pdev;
217}
218
Jan Kiszka380b1e22017-05-22 12:43:18 +0200219static const struct property_entry exar_gpio_properties[] = {
220 PROPERTY_ENTRY_U32("linux,first-pin", 0),
221 PROPERTY_ENTRY_U32("ngpios", 16),
222 { }
223};
224
Jan Kiszka0d963eb2017-06-02 07:27:59 +0200225static int xr17v35x_register_gpio(struct pci_dev *pcidev,
226 struct uart_8250_port *port)
227{
228 if (pcidev->vendor == PCI_VENDOR_ID_EXAR)
229 port->port.private_data =
Jan Kiszka380b1e22017-05-22 12:43:18 +0200230 __xr17v35x_register_gpio(pcidev, exar_gpio_properties);
Jan Kiszka0d963eb2017-06-02 07:27:59 +0200231
232 return 0;
233}
234
235static const struct exar8250_platform exar8250_default_platform = {
236 .register_gpio = xr17v35x_register_gpio,
237};
238
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +0000239static int
240pci_xr17v35x_setup(struct exar8250 *priv, struct pci_dev *pcidev,
241 struct uart_8250_port *port, int idx)
242{
243 const struct exar8250_board *board = priv->board;
Jan Kiszka0d963eb2017-06-02 07:27:59 +0200244 const struct exar8250_platform *platform;
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +0000245 unsigned int offset = idx * 0x400;
246 unsigned int baud = 7812500;
247 u8 __iomem *p;
248 int ret;
249
Jan Kiszka0d963eb2017-06-02 07:27:59 +0200250 platform = &exar8250_default_platform;
251
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +0000252 port->port.uartclk = baud * 16;
Jan Kiszka0d963eb2017-06-02 07:27:59 +0200253 port->port.rs485_config = platform->rs485_config;
254
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +0000255 /*
256 * Setup the uart clock for the devices on expansion slot to
257 * half the clock speed of the main chip (which is 125MHz)
258 */
259 if (board->has_slave && idx >= 8)
260 port->port.uartclk /= 2;
261
Jan Kiszka5b5f2522017-02-08 17:09:04 +0100262 ret = default_setup(priv, pcidev, idx, offset, port);
263 if (ret)
264 return ret;
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +0000265
Jan Kiszka5b5f2522017-02-08 17:09:04 +0100266 p = port->port.membase;
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +0000267
268 writeb(0x00, p + UART_EXAR_8XMODE);
269 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
270 writeb(128, p + UART_EXAR_TXTRG);
271 writeb(128, p + UART_EXAR_RXTRG);
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +0000272
Jan Kiszka5b5f2522017-02-08 17:09:04 +0100273 if (idx == 0) {
274 /* Setup Multipurpose Input/Output pins. */
275 setup_gpio(p);
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +0000276
Jan Kiszka0d963eb2017-06-02 07:27:59 +0200277 ret = platform->register_gpio(pcidev, port);
Jan Kiszka5b5f2522017-02-08 17:09:04 +0100278 }
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +0000279
Jan Kiszka0d963eb2017-06-02 07:27:59 +0200280 return ret;
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +0000281}
282
283static void pci_xr17v35x_exit(struct pci_dev *pcidev)
284{
285 struct exar8250 *priv = pci_get_drvdata(pcidev);
286 struct uart_8250_port *port = serial8250_get_port(priv->line[0]);
287 struct platform_device *pdev = port->port.private_data;
288
289 platform_device_unregister(pdev);
290 port->port.private_data = NULL;
291}
292
293static int
294exar_pci_probe(struct pci_dev *pcidev, const struct pci_device_id *ent)
295{
296 unsigned int nr_ports, i, bar = 0, maxnr;
297 struct exar8250_board *board;
298 struct uart_8250_port uart;
299 struct exar8250 *priv;
300 int rc;
301
302 board = (struct exar8250_board *)ent->driver_data;
303 if (!board)
304 return -EINVAL;
305
306 rc = pcim_enable_device(pcidev);
307 if (rc)
308 return rc;
309
310 maxnr = pci_resource_len(pcidev, bar) >> (board->reg_shift + 3);
311
312 nr_ports = board->num_ports ? board->num_ports : pcidev->device & 0x0f;
313
314 priv = devm_kzalloc(&pcidev->dev, sizeof(*priv) +
315 sizeof(unsigned int) * nr_ports,
316 GFP_KERNEL);
317 if (!priv)
318 return -ENOMEM;
319
320 priv->board = board;
321
Jan Kiszka172c33c2017-02-08 17:09:09 +0100322 pci_set_master(pcidev);
323
324 rc = pci_alloc_irq_vectors(pcidev, 1, 1, PCI_IRQ_ALL_TYPES);
325 if (rc < 0)
326 return rc;
327
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +0000328 memset(&uart, 0, sizeof(uart));
329 uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ
330 | UPF_EXAR_EFR;
Jan Kiszka172c33c2017-02-08 17:09:09 +0100331 uart.port.irq = pci_irq_vector(pcidev, 0);
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +0000332 uart.port.dev = &pcidev->dev;
333
334 for (i = 0; i < nr_ports && i < maxnr; i++) {
335 rc = board->setup(priv, pcidev, &uart, i);
336 if (rc) {
337 dev_err(&pcidev->dev, "Failed to setup port %u\n", i);
338 break;
339 }
340
341 dev_dbg(&pcidev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
342 uart.port.iobase, uart.port.irq, uart.port.iotype);
343
344 priv->line[i] = serial8250_register_8250_port(&uart);
345 if (priv->line[i] < 0) {
346 dev_err(&pcidev->dev,
347 "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
348 uart.port.iobase, uart.port.irq,
349 uart.port.iotype, priv->line[i]);
350 break;
351 }
352 }
353 priv->nr = i;
354 pci_set_drvdata(pcidev, priv);
355 return 0;
356}
357
358static void exar_pci_remove(struct pci_dev *pcidev)
359{
360 struct exar8250 *priv = pci_get_drvdata(pcidev);
361 unsigned int i;
362
363 for (i = 0; i < priv->nr; i++)
364 serial8250_unregister_port(priv->line[i]);
365
366 if (priv->board->exit)
367 priv->board->exit(pcidev);
368}
369
370static int __maybe_unused exar_suspend(struct device *dev)
371{
372 struct pci_dev *pcidev = to_pci_dev(dev);
373 struct exar8250 *priv = pci_get_drvdata(pcidev);
374 unsigned int i;
375
376 for (i = 0; i < priv->nr; i++)
377 if (priv->line[i] >= 0)
378 serial8250_suspend_port(priv->line[i]);
379
380 /* Ensure that every init quirk is properly torn down */
381 if (priv->board->exit)
382 priv->board->exit(pcidev);
383
384 return 0;
385}
386
387static int __maybe_unused exar_resume(struct device *dev)
388{
389 struct pci_dev *pcidev = to_pci_dev(dev);
390 struct exar8250 *priv = pci_get_drvdata(pcidev);
391 unsigned int i;
392
393 for (i = 0; i < priv->nr; i++)
394 if (priv->line[i] >= 0)
395 serial8250_resume_port(priv->line[i]);
396
397 return 0;
398}
399
400static SIMPLE_DEV_PM_OPS(exar_pci_pm, exar_suspend, exar_resume);
401
Jan Kiszkafc6cc962017-02-08 17:09:06 +0100402static const struct exar8250_board pbn_fastcom335_2 = {
403 .num_ports = 2,
404 .setup = pci_fastcom335_setup,
405};
406
407static const struct exar8250_board pbn_fastcom335_4 = {
408 .num_ports = 4,
409 .setup = pci_fastcom335_setup,
410};
411
412static const struct exar8250_board pbn_fastcom335_8 = {
413 .num_ports = 8,
414 .setup = pci_fastcom335_setup,
415};
416
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +0000417static const struct exar8250_board pbn_connect = {
418 .setup = pci_connect_tech_setup,
419};
420
421static const struct exar8250_board pbn_exar_ibm_saturn = {
422 .num_ports = 1,
423 .setup = pci_xr17c154_setup,
424};
425
426static const struct exar8250_board pbn_exar_XR17C15x = {
427 .setup = pci_xr17c154_setup,
428};
429
430static const struct exar8250_board pbn_exar_XR17V35x = {
431 .setup = pci_xr17v35x_setup,
432 .exit = pci_xr17v35x_exit,
433};
434
435static const struct exar8250_board pbn_exar_XR17V4358 = {
436 .num_ports = 12,
437 .has_slave = true,
438 .setup = pci_xr17v35x_setup,
439 .exit = pci_xr17v35x_exit,
440};
441
442static const struct exar8250_board pbn_exar_XR17V8358 = {
443 .num_ports = 16,
444 .has_slave = true,
445 .setup = pci_xr17v35x_setup,
446 .exit = pci_xr17v35x_exit,
447};
448
449#define CONNECT_DEVICE(devid, sdevid, bd) { \
450 PCI_DEVICE_SUB( \
451 PCI_VENDOR_ID_EXAR, \
452 PCI_DEVICE_ID_EXAR_##devid, \
453 PCI_SUBVENDOR_ID_CONNECT_TECH, \
454 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_##sdevid), 0, 0, \
455 (kernel_ulong_t)&bd \
456 }
457
458#define EXAR_DEVICE(vend, devid, bd) { \
459 PCI_VDEVICE(vend, PCI_DEVICE_ID_##devid), (kernel_ulong_t)&bd \
460 }
461
462#define IBM_DEVICE(devid, sdevid, bd) { \
463 PCI_DEVICE_SUB( \
464 PCI_VENDOR_ID_EXAR, \
465 PCI_DEVICE_ID_EXAR_##devid, \
466 PCI_VENDOR_ID_IBM, \
467 PCI_SUBDEVICE_ID_IBM_##sdevid), 0, 0, \
468 (kernel_ulong_t)&bd \
469 }
470
471static struct pci_device_id exar_pci_tbl[] = {
472 CONNECT_DEVICE(XR17C152, UART_2_232, pbn_connect),
473 CONNECT_DEVICE(XR17C154, UART_4_232, pbn_connect),
474 CONNECT_DEVICE(XR17C158, UART_8_232, pbn_connect),
475 CONNECT_DEVICE(XR17C152, UART_1_1, pbn_connect),
476 CONNECT_DEVICE(XR17C154, UART_2_2, pbn_connect),
477 CONNECT_DEVICE(XR17C158, UART_4_4, pbn_connect),
478 CONNECT_DEVICE(XR17C152, UART_2, pbn_connect),
479 CONNECT_DEVICE(XR17C154, UART_4, pbn_connect),
480 CONNECT_DEVICE(XR17C158, UART_8, pbn_connect),
481 CONNECT_DEVICE(XR17C152, UART_2_485, pbn_connect),
482 CONNECT_DEVICE(XR17C154, UART_4_485, pbn_connect),
483 CONNECT_DEVICE(XR17C158, UART_8_485, pbn_connect),
484
485 IBM_DEVICE(XR17C152, SATURN_SERIAL_ONE_PORT, pbn_exar_ibm_saturn),
486
487 /* Exar Corp. XR17C15[248] Dual/Quad/Octal UART */
488 EXAR_DEVICE(EXAR, EXAR_XR17C152, pbn_exar_XR17C15x),
489 EXAR_DEVICE(EXAR, EXAR_XR17C154, pbn_exar_XR17C15x),
490 EXAR_DEVICE(EXAR, EXAR_XR17C158, pbn_exar_XR17C15x),
491
492 /* Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs */
493 EXAR_DEVICE(EXAR, EXAR_XR17V352, pbn_exar_XR17V35x),
494 EXAR_DEVICE(EXAR, EXAR_XR17V354, pbn_exar_XR17V35x),
495 EXAR_DEVICE(EXAR, EXAR_XR17V358, pbn_exar_XR17V35x),
496 EXAR_DEVICE(EXAR, EXAR_XR17V4358, pbn_exar_XR17V4358),
497 EXAR_DEVICE(EXAR, EXAR_XR17V8358, pbn_exar_XR17V8358),
498 EXAR_DEVICE(COMMTECH, COMMTECH_4222PCIE, pbn_exar_XR17V35x),
499 EXAR_DEVICE(COMMTECH, COMMTECH_4224PCIE, pbn_exar_XR17V35x),
500 EXAR_DEVICE(COMMTECH, COMMTECH_4228PCIE, pbn_exar_XR17V35x),
Jan Kiszkafc6cc962017-02-08 17:09:06 +0100501
502 EXAR_DEVICE(COMMTECH, COMMTECH_4222PCI335, pbn_fastcom335_2),
503 EXAR_DEVICE(COMMTECH, COMMTECH_4224PCI335, pbn_fastcom335_4),
504 EXAR_DEVICE(COMMTECH, COMMTECH_2324PCI335, pbn_fastcom335_4),
505 EXAR_DEVICE(COMMTECH, COMMTECH_2328PCI335, pbn_fastcom335_8),
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +0000506 { 0, }
507};
508MODULE_DEVICE_TABLE(pci, exar_pci_tbl);
509
510static struct pci_driver exar_pci_driver = {
511 .name = "exar_serial",
512 .probe = exar_pci_probe,
513 .remove = exar_pci_remove,
514 .driver = {
515 .pm = &exar_pci_pm,
516 },
517 .id_table = exar_pci_tbl,
518};
519module_pci_driver(exar_pci_driver);
520
521MODULE_LICENSE("GPL");
Andy Shevchenko2b57b7f2017-02-28 16:54:41 +0200522MODULE_DESCRIPTION("Exar Serial Driver");
Sudip Mukherjeed0aeaa82017-01-30 22:28:21 +0000523MODULE_AUTHOR("Sudip Mukherjee <sudip.mukherjee@codethink.co.uk>");