blob: b93e23bef6c91fcdf0487e001b9f426831a2841f [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07003 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07004 * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
5 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +000035#include <linux/etherdevice.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070036#include <linux/mlx4/cmd.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040037#include <linux/module.h>
Eli Cohenc57e20dcf2009-09-24 11:03:03 -070038#include <linux/cache.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070039
40#include "fw.h"
41#include "icm.h"
42
Roland Dreierfe409002007-06-07 23:24:36 -070043enum {
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070044 MLX4_COMMAND_INTERFACE_MIN_REV = 2,
45 MLX4_COMMAND_INTERFACE_MAX_REV = 3,
46 MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
Roland Dreierfe409002007-06-07 23:24:36 -070047};
48
Roland Dreier225c7b12007-05-08 18:00:38 -070049extern void __buggy_use_of_MLX4_GET(void);
50extern void __buggy_use_of_MLX4_PUT(void);
51
Ido Shamay38438f72015-04-02 16:31:18 +030052static bool enable_qos = true;
Jack Morgenstein51f5f0e2008-07-22 14:19:37 -070053module_param(enable_qos, bool, 0444);
Ido Shamay38438f72015-04-02 16:31:18 +030054MODULE_PARM_DESC(enable_qos, "Enable Enhanced QoS support (default: on)");
Jack Morgenstein51f5f0e2008-07-22 14:19:37 -070055
Roland Dreier225c7b12007-05-08 18:00:38 -070056#define MLX4_GET(dest, source, offset) \
57 do { \
58 void *__p = (char *) (source) + (offset); \
59 switch (sizeof (dest)) { \
60 case 1: (dest) = *(u8 *) __p; break; \
61 case 2: (dest) = be16_to_cpup(__p); break; \
62 case 4: (dest) = be32_to_cpup(__p); break; \
63 case 8: (dest) = be64_to_cpup(__p); break; \
64 default: __buggy_use_of_MLX4_GET(); \
65 } \
66 } while (0)
67
68#define MLX4_PUT(dest, source, offset) \
69 do { \
70 void *__d = ((char *) (dest) + (offset)); \
71 switch (sizeof(source)) { \
72 case 1: *(u8 *) __d = (source); break; \
73 case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
74 case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
75 case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
76 default: __buggy_use_of_MLX4_PUT(); \
77 } \
78 } while (0)
79
Or Gerlitz52eafc62011-06-15 14:41:42 +000080static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
Roland Dreier225c7b12007-05-08 18:00:38 -070081{
82 static const char *fname[] = {
83 [ 0] = "RC transport",
84 [ 1] = "UC transport",
85 [ 2] = "UD transport",
Roland Dreierea980542007-10-09 19:59:13 -070086 [ 3] = "XRC transport",
Roland Dreier225c7b12007-05-08 18:00:38 -070087 [ 6] = "SRQ support",
88 [ 7] = "IPoIB checksum offload",
89 [ 8] = "P_Key violation counter",
90 [ 9] = "Q_Key violation counter",
Or Gerlitz4d531aa2013-04-07 03:44:06 +000091 [12] = "Dual Port Different Protocol (DPDP) support",
Eli Cohen417608c2009-11-12 11:19:44 -080092 [15] = "Big LSO headers",
Roland Dreier225c7b12007-05-08 18:00:38 -070093 [16] = "MW support",
94 [17] = "APM support",
95 [18] = "Atomic ops support",
96 [19] = "Raw multicast support",
97 [20] = "Address vector port checking support",
98 [21] = "UD multicast support",
Or Gerlitzccf86322011-07-07 19:19:29 +000099 [30] = "IBoE support",
100 [32] = "Unicast loopback support",
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000101 [34] = "FCS header control",
Or Gerlitzcb2147a2015-01-27 15:58:08 +0200102 [37] = "Wake On LAN (port1) support",
103 [38] = "Wake On LAN (port2) support",
Or Gerlitzccf86322011-07-07 19:19:29 +0000104 [40] = "UDP RSS support",
105 [41] = "Unicast VEP steering support",
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000106 [42] = "Multicast VEP steering support",
107 [48] = "Counters support",
Ido Shamay802f42a2015-04-02 16:31:06 +0300108 [52] = "RSS IP fragments support",
Or Gerlitz540b3a32013-04-07 03:44:07 +0000109 [53] = "Port ETS Scheduler support",
Or Gerlitz4d531aa2013-04-07 03:44:06 +0000110 [55] = "Port link type sensing support",
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300111 [59] = "Port management change event support",
Or Gerlitz08ff3232012-10-21 14:59:24 +0000112 [61] = "64 byte EQE support",
113 [62] = "64 byte CQE support",
Roland Dreier225c7b12007-05-08 18:00:38 -0700114 };
115 int i;
116
117 mlx4_dbg(dev, "DEV_CAP flags:\n");
Roland Dreier23c15c22007-05-19 08:51:57 -0700118 for (i = 0; i < ARRAY_SIZE(fname); ++i)
Or Gerlitz52eafc62011-06-15 14:41:42 +0000119 if (fname[i] && (flags & (1LL << i)))
Roland Dreier225c7b12007-05-08 18:00:38 -0700120 mlx4_dbg(dev, " %s\n", fname[i]);
121}
122
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300123static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
124{
125 static const char * const fname[] = {
126 [0] = "RSS support",
127 [1] = "RSS Toeplitz Hash Function support",
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000128 [2] = "RSS XOR Hash Function support",
Or Gerlitz56cb4562014-03-12 17:16:30 +0200129 [3] = "Device managed flow steering support",
Eugenia Emantayevd9987352013-04-23 06:06:47 +0000130 [4] = "Automatic MAC reassignment support",
Or Gerlitz4e8cf5b2013-05-08 22:22:34 +0000131 [5] = "Time stamping support",
132 [6] = "VST (control vlan insertion/stripping) support",
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300133 [7] = "FSM (MAC anti-spoofing) support",
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200134 [8] = "Dynamic QP updates support",
Or Gerlitz56cb4562014-03-12 17:16:30 +0200135 [9] = "Device managed flow steering IPoIB support",
Jack Morgenstein114840c2014-06-01 11:53:50 +0300136 [10] = "TCP/IP offloads/flow-steering for VXLAN support",
Ido Shamay77507aa2014-09-18 11:50:59 +0300137 [11] = "MAD DEMUX (Secure-Host) support",
138 [12] = "Large cache line (>64B) CQE stride support",
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +0200139 [13] = "Large cache line (>64B) EQE stride support",
Saeed Mahameeda53e3e82014-10-27 11:37:38 +0200140 [14] = "Ethernet protocol control support",
Matan Barakd475c952014-11-02 16:26:17 +0200141 [15] = "Ethernet Backplane autoneg support",
Matan Barak7ae0e402014-11-13 14:45:32 +0200142 [16] = "CONFIG DEV support",
Matan Barakde966c52014-11-13 14:45:33 +0200143 [17] = "Asymmetric EQs support",
Matan Barak7d077cd2014-12-11 10:58:00 +0200144 [18] = "More than 80 VFs support",
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +0200145 [19] = "Performance optimized for limited rule configuration flow steering support",
Moni Shoua59e14e32015-02-03 16:48:32 +0200146 [20] = "Recoverable error events support",
Shani Michaelid237baa2015-03-05 20:16:12 +0200147 [21] = "Port Remap support",
Or Gerlitzfc31e252015-03-18 14:57:34 +0200148 [22] = "QCN support",
Matan Barak0b131562015-03-30 17:45:25 +0300149 [23] = "QP rate limiting support",
Ido Shamayd019fcb2015-04-02 16:31:13 +0300150 [24] = "Ethernet Flow control statistics support",
151 [25] = "Granular QoS per VF support",
Ido Shamay3742cc62015-04-02 16:31:17 +0300152 [26] = "Port ETS Scheduler support",
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300153 };
154 int i;
155
156 for (i = 0; i < ARRAY_SIZE(fname); ++i)
157 if (fname[i] && (flags & (1LL << i)))
158 mlx4_dbg(dev, " %s\n", fname[i]);
159}
160
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -0700161int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
162{
163 struct mlx4_cmd_mailbox *mailbox;
164 u32 *inbox;
165 int err = 0;
166
167#define MOD_STAT_CFG_IN_SIZE 0x100
168
169#define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
170#define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
171
172 mailbox = mlx4_alloc_cmd_mailbox(dev);
173 if (IS_ERR(mailbox))
174 return PTR_ERR(mailbox);
175 inbox = mailbox->buf;
176
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -0700177 MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
178 MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
179
180 err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000181 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -0700182
183 mlx4_free_cmd_mailbox(dev, mailbox);
184 return err;
185}
186
Matan Barake8c42652014-11-13 14:45:31 +0200187int mlx4_QUERY_FUNC(struct mlx4_dev *dev, struct mlx4_func *func, int slave)
188{
189 struct mlx4_cmd_mailbox *mailbox;
190 u32 *outbox;
191 u8 in_modifier;
192 u8 field;
193 u16 field16;
194 int err;
195
196#define QUERY_FUNC_BUS_OFFSET 0x00
197#define QUERY_FUNC_DEVICE_OFFSET 0x01
198#define QUERY_FUNC_FUNCTION_OFFSET 0x01
199#define QUERY_FUNC_PHYSICAL_FUNCTION_OFFSET 0x03
200#define QUERY_FUNC_RSVD_EQS_OFFSET 0x04
201#define QUERY_FUNC_MAX_EQ_OFFSET 0x06
202#define QUERY_FUNC_RSVD_UARS_OFFSET 0x0b
203
204 mailbox = mlx4_alloc_cmd_mailbox(dev);
205 if (IS_ERR(mailbox))
206 return PTR_ERR(mailbox);
207 outbox = mailbox->buf;
208
209 in_modifier = slave;
Matan Barake8c42652014-11-13 14:45:31 +0200210
211 err = mlx4_cmd_box(dev, 0, mailbox->dma, in_modifier, 0,
212 MLX4_CMD_QUERY_FUNC,
213 MLX4_CMD_TIME_CLASS_A,
214 MLX4_CMD_NATIVE);
215 if (err)
216 goto out;
217
218 MLX4_GET(field, outbox, QUERY_FUNC_BUS_OFFSET);
219 func->bus = field & 0xf;
220 MLX4_GET(field, outbox, QUERY_FUNC_DEVICE_OFFSET);
221 func->device = field & 0xf1;
222 MLX4_GET(field, outbox, QUERY_FUNC_FUNCTION_OFFSET);
223 func->function = field & 0x7;
224 MLX4_GET(field, outbox, QUERY_FUNC_PHYSICAL_FUNCTION_OFFSET);
225 func->physical_function = field & 0xf;
226 MLX4_GET(field16, outbox, QUERY_FUNC_RSVD_EQS_OFFSET);
227 func->rsvd_eqs = field16 & 0xffff;
228 MLX4_GET(field16, outbox, QUERY_FUNC_MAX_EQ_OFFSET);
229 func->max_eq = field16 & 0xffff;
230 MLX4_GET(field, outbox, QUERY_FUNC_RSVD_UARS_OFFSET);
231 func->rsvd_uars = field & 0x0f;
232
233 mlx4_dbg(dev, "Bus: %d, Device: %d, Function: %d, Physical function: %d, Max EQs: %d, Reserved EQs: %d, Reserved UARs: %d\n",
234 func->bus, func->device, func->function, func->physical_function,
235 func->max_eq, func->rsvd_eqs, func->rsvd_uars);
236
237out:
238 mlx4_free_cmd_mailbox(dev, mailbox);
239 return err;
240}
241
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000242int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
243 struct mlx4_vhcr *vhcr,
244 struct mlx4_cmd_mailbox *inbox,
245 struct mlx4_cmd_mailbox *outbox,
246 struct mlx4_cmd_info *cmd)
247{
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200248 struct mlx4_priv *priv = mlx4_priv(dev);
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300249 u8 field, port;
250 u32 size, proxy_qp, qkey;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000251 int err = 0;
Matan Barak7ae0e402014-11-13 14:45:32 +0200252 struct mlx4_func func;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000253
254#define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
255#define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000256#define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
Jack Morgenstein105c3202012-06-19 11:21:43 +0300257#define QUERY_FUNC_CAP_FMR_OFFSET 0x8
Jack Morgensteineb456a62013-11-03 10:03:24 +0200258#define QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP 0x10
259#define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP 0x14
260#define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP 0x18
261#define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP 0x20
262#define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP 0x24
263#define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP 0x28
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000264#define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
Roland Dreier69612b92012-09-23 09:18:24 -0700265#define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0x30
Jack Morgensteinf0ce0612015-01-27 15:58:00 +0200266#define QUERY_FUNC_CAP_QP_RESD_LKEY_OFFSET 0x48
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000267
Jack Morgensteineb456a62013-11-03 10:03:24 +0200268#define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x50
269#define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x54
270#define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x58
271#define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x60
272#define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x64
273#define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x68
274
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200275#define QUERY_FUNC_CAP_EXTRA_FLAGS_OFFSET 0x6c
276
Jack Morgenstein105c3202012-06-19 11:21:43 +0300277#define QUERY_FUNC_CAP_FMR_FLAG 0x80
278#define QUERY_FUNC_CAP_FLAG_RDMA 0x40
279#define QUERY_FUNC_CAP_FLAG_ETH 0x80
Jack Morgensteineb456a62013-11-03 10:03:24 +0200280#define QUERY_FUNC_CAP_FLAG_QUOTAS 0x10
Jack Morgensteinf0ce0612015-01-27 15:58:00 +0200281#define QUERY_FUNC_CAP_FLAG_RESD_LKEY 0x08
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200282#define QUERY_FUNC_CAP_FLAG_VALID_MAILBOX 0x04
283
284#define QUERY_FUNC_CAP_EXTRA_FLAGS_BF_QP_ALLOC_FLAG (1UL << 31)
Matan Barakd57febe2014-12-11 10:57:57 +0200285#define QUERY_FUNC_CAP_EXTRA_FLAGS_A0_QP_ALLOC_FLAG (1UL << 30)
Jack Morgenstein105c3202012-06-19 11:21:43 +0300286
287/* when opcode modifier = 1 */
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000288#define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300289#define QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET 0x4
Hadar Hen Zion73e74ab2013-12-19 21:20:10 +0200290#define QUERY_FUNC_CAP_FLAGS0_OFFSET 0x8
291#define QUERY_FUNC_CAP_FLAGS1_OFFSET 0xc
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000292
Jack Morgenstein47605df2012-08-03 08:40:57 +0000293#define QUERY_FUNC_CAP_QP0_TUNNEL 0x10
294#define QUERY_FUNC_CAP_QP0_PROXY 0x14
295#define QUERY_FUNC_CAP_QP1_TUNNEL 0x18
296#define QUERY_FUNC_CAP_QP1_PROXY 0x1c
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200297#define QUERY_FUNC_CAP_PHYS_PORT_ID 0x28
Jack Morgenstein47605df2012-08-03 08:40:57 +0000298
Hadar Hen Zion73e74ab2013-12-19 21:20:10 +0200299#define QUERY_FUNC_CAP_FLAGS1_FORCE_MAC 0x40
300#define QUERY_FUNC_CAP_FLAGS1_FORCE_VLAN 0x80
Hadar Hen Zioneb177112013-12-19 21:20:11 +0200301#define QUERY_FUNC_CAP_FLAGS1_NIC_INFO 0x10
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300302#define QUERY_FUNC_CAP_VF_ENABLE_QP0 0x08
Jack Morgenstein105c3202012-06-19 11:21:43 +0300303
Hadar Hen Zion73e74ab2013-12-19 21:20:10 +0200304#define QUERY_FUNC_CAP_FLAGS0_FORCE_PHY_WQE_GID 0x80
Matan Barak7ae0e402014-11-13 14:45:32 +0200305#define QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS (1 << 31)
Jack Morgenstein105c3202012-06-19 11:21:43 +0300306
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000307 if (vhcr->op_modifier == 1) {
Matan Barak449fc482014-03-19 18:11:52 +0200308 struct mlx4_active_ports actv_ports =
309 mlx4_get_active_ports(dev, slave);
310 int converted_port = mlx4_slave_convert_port(
311 dev, slave, vhcr->in_modifier);
312
313 if (converted_port < 0)
314 return -EINVAL;
315
316 vhcr->in_modifier = converted_port;
Matan Barak449fc482014-03-19 18:11:52 +0200317 /* phys-port = logical-port */
318 field = vhcr->in_modifier -
319 find_first_bit(actv_ports.ports, dev->caps.num_ports);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000320 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
321
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300322 port = vhcr->in_modifier;
323 proxy_qp = dev->phys_caps.base_proxy_sqpn + 8 * slave + port - 1;
324
325 /* Set nic_info bit to mark new fields support */
326 field = QUERY_FUNC_CAP_FLAGS1_NIC_INFO;
327
328 if (mlx4_vf_smi_enabled(dev, slave, port) &&
329 !mlx4_get_parav_qkey(dev, proxy_qp, &qkey)) {
330 field |= QUERY_FUNC_CAP_VF_ENABLE_QP0;
331 MLX4_PUT(outbox->buf, qkey,
332 QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET);
333 }
334 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS1_OFFSET);
335
Jack Morgenstein47605df2012-08-03 08:40:57 +0000336 /* size is now the QP number */
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300337 size = dev->phys_caps.base_tunnel_sqpn + 8 * slave + port - 1;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000338 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_TUNNEL);
339
340 size += 2;
341 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_TUNNEL);
342
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300343 MLX4_PUT(outbox->buf, proxy_qp, QUERY_FUNC_CAP_QP0_PROXY);
344 proxy_qp += 2;
345 MLX4_PUT(outbox->buf, proxy_qp, QUERY_FUNC_CAP_QP1_PROXY);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000346
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200347 MLX4_PUT(outbox->buf, dev->caps.phys_port_id[vhcr->in_modifier],
348 QUERY_FUNC_CAP_PHYS_PORT_ID);
349
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000350 } else if (vhcr->op_modifier == 0) {
Matan Barak449fc482014-03-19 18:11:52 +0200351 struct mlx4_active_ports actv_ports =
352 mlx4_get_active_ports(dev, slave);
Jack Morgensteinf0ce0612015-01-27 15:58:00 +0200353 /* enable rdma and ethernet interfaces, new quota locations,
354 * and reserved lkey
355 */
Jack Morgensteineb456a62013-11-03 10:03:24 +0200356 field = (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA |
Jack Morgensteinf0ce0612015-01-27 15:58:00 +0200357 QUERY_FUNC_CAP_FLAG_QUOTAS | QUERY_FUNC_CAP_FLAG_VALID_MAILBOX |
358 QUERY_FUNC_CAP_FLAG_RESD_LKEY);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000359 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
360
Matan Barak449fc482014-03-19 18:11:52 +0200361 field = min(
362 bitmap_weight(actv_ports.ports, dev->caps.num_ports),
363 dev->caps.num_ports);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000364 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
365
Or Gerlitz08ff3232012-10-21 14:59:24 +0000366 size = dev->caps.function_caps; /* set PF behaviours */
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000367 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
368
Jack Morgenstein105c3202012-06-19 11:21:43 +0300369 field = 0; /* protected FMR support not available as yet */
370 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FMR_OFFSET);
371
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200372 size = priv->mfunc.master.res_tracker.res_alloc[RES_QP].quota[slave];
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000373 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
Jack Morgensteineb456a62013-11-03 10:03:24 +0200374 size = dev->caps.num_qps;
375 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000376
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200377 size = priv->mfunc.master.res_tracker.res_alloc[RES_SRQ].quota[slave];
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000378 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
Jack Morgensteineb456a62013-11-03 10:03:24 +0200379 size = dev->caps.num_srqs;
380 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000381
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200382 size = priv->mfunc.master.res_tracker.res_alloc[RES_CQ].quota[slave];
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000383 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
Jack Morgensteineb456a62013-11-03 10:03:24 +0200384 size = dev->caps.num_cqs;
385 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000386
Matan Barak7ae0e402014-11-13 14:45:32 +0200387 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) ||
388 mlx4_QUERY_FUNC(dev, &func, slave)) {
389 size = vhcr->in_modifier &
390 QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS ?
391 dev->caps.num_eqs :
392 rounddown_pow_of_two(dev->caps.num_eqs);
393 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
394 size = dev->caps.reserved_eqs;
395 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
396 } else {
397 size = vhcr->in_modifier &
398 QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS ?
399 func.max_eq :
400 rounddown_pow_of_two(func.max_eq);
401 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
402 size = func.rsvd_eqs;
403 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
404 }
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000405
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200406 size = priv->mfunc.master.res_tracker.res_alloc[RES_MPT].quota[slave];
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000407 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
Jack Morgensteineb456a62013-11-03 10:03:24 +0200408 size = dev->caps.num_mpts;
409 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000410
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200411 size = priv->mfunc.master.res_tracker.res_alloc[RES_MTT].quota[slave];
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000412 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
Jack Morgensteineb456a62013-11-03 10:03:24 +0200413 size = dev->caps.num_mtts;
414 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000415
416 size = dev->caps.num_mgms + dev->caps.num_amgms;
417 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
Jack Morgensteineb456a62013-11-03 10:03:24 +0200418 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000419
Matan Barakd57febe2014-12-11 10:57:57 +0200420 size = QUERY_FUNC_CAP_EXTRA_FLAGS_BF_QP_ALLOC_FLAG |
421 QUERY_FUNC_CAP_EXTRA_FLAGS_A0_QP_ALLOC_FLAG;
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200422 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_EXTRA_FLAGS_OFFSET);
Jack Morgensteinf0ce0612015-01-27 15:58:00 +0200423
424 size = dev->caps.reserved_lkey + ((slave << 8) & 0xFF00);
425 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_RESD_LKEY_OFFSET);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000426 } else
427 err = -EINVAL;
428
429 return err;
430}
431
Matan Barak225c6c82014-11-13 14:45:28 +0200432int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, u8 gen_or_port,
Jack Morgenstein47605df2012-08-03 08:40:57 +0000433 struct mlx4_func_cap *func_cap)
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000434{
435 struct mlx4_cmd_mailbox *mailbox;
436 u32 *outbox;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000437 u8 field, op_modifier;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300438 u32 size, qkey;
Jack Morgensteineb456a62013-11-03 10:03:24 +0200439 int err = 0, quotas = 0;
Matan Barak7ae0e402014-11-13 14:45:32 +0200440 u32 in_modifier;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000441
Jack Morgenstein47605df2012-08-03 08:40:57 +0000442 op_modifier = !!gen_or_port; /* 0 = general, 1 = logical port */
Matan Barak7ae0e402014-11-13 14:45:32 +0200443 in_modifier = op_modifier ? gen_or_port :
444 QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000445
446 mailbox = mlx4_alloc_cmd_mailbox(dev);
447 if (IS_ERR(mailbox))
448 return PTR_ERR(mailbox);
449
Matan Barak7ae0e402014-11-13 14:45:32 +0200450 err = mlx4_cmd_box(dev, 0, mailbox->dma, in_modifier, op_modifier,
Jack Morgenstein47605df2012-08-03 08:40:57 +0000451 MLX4_CMD_QUERY_FUNC_CAP,
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000452 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
453 if (err)
454 goto out;
455
456 outbox = mailbox->buf;
457
Jack Morgenstein47605df2012-08-03 08:40:57 +0000458 if (!op_modifier) {
459 MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
460 if (!(field & (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA))) {
461 mlx4_err(dev, "The host supports neither eth nor rdma interfaces\n");
462 err = -EPROTONOSUPPORT;
463 goto out;
464 }
465 func_cap->flags = field;
Jack Morgensteineb456a62013-11-03 10:03:24 +0200466 quotas = !!(func_cap->flags & QUERY_FUNC_CAP_FLAG_QUOTAS);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000467
468 MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
469 func_cap->num_ports = field;
470
471 MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
472 func_cap->pf_context_behaviour = size;
473
Jack Morgensteineb456a62013-11-03 10:03:24 +0200474 if (quotas) {
475 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
476 func_cap->qp_quota = size & 0xFFFFFF;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000477
Jack Morgensteineb456a62013-11-03 10:03:24 +0200478 MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
479 func_cap->srq_quota = size & 0xFFFFFF;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000480
Jack Morgensteineb456a62013-11-03 10:03:24 +0200481 MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
482 func_cap->cq_quota = size & 0xFFFFFF;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000483
Jack Morgensteineb456a62013-11-03 10:03:24 +0200484 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
485 func_cap->mpt_quota = size & 0xFFFFFF;
486
487 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
488 func_cap->mtt_quota = size & 0xFFFFFF;
489
490 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
491 func_cap->mcg_quota = size & 0xFFFFFF;
492
493 } else {
494 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
495 func_cap->qp_quota = size & 0xFFFFFF;
496
497 MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
498 func_cap->srq_quota = size & 0xFFFFFF;
499
500 MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
501 func_cap->cq_quota = size & 0xFFFFFF;
502
503 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
504 func_cap->mpt_quota = size & 0xFFFFFF;
505
506 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
507 func_cap->mtt_quota = size & 0xFFFFFF;
508
509 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
510 func_cap->mcg_quota = size & 0xFFFFFF;
511 }
Jack Morgenstein47605df2012-08-03 08:40:57 +0000512 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
513 func_cap->max_eq = size & 0xFFFFFF;
514
515 MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
516 func_cap->reserved_eq = size & 0xFFFFFF;
517
Jack Morgensteinf0ce0612015-01-27 15:58:00 +0200518 if (func_cap->flags & QUERY_FUNC_CAP_FLAG_RESD_LKEY) {
519 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_RESD_LKEY_OFFSET);
520 func_cap->reserved_lkey = size;
521 } else {
522 func_cap->reserved_lkey = 0;
523 }
524
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200525 func_cap->extra_flags = 0;
526
527 /* Mailbox data from 0x6c and onward should only be treated if
528 * QUERY_FUNC_CAP_FLAG_VALID_MAILBOX is set in func_cap->flags
529 */
530 if (func_cap->flags & QUERY_FUNC_CAP_FLAG_VALID_MAILBOX) {
531 MLX4_GET(size, outbox, QUERY_FUNC_CAP_EXTRA_FLAGS_OFFSET);
532 if (size & QUERY_FUNC_CAP_EXTRA_FLAGS_BF_QP_ALLOC_FLAG)
533 func_cap->extra_flags |= MLX4_QUERY_FUNC_FLAGS_BF_RES_QP;
Matan Barakd57febe2014-12-11 10:57:57 +0200534 if (size & QUERY_FUNC_CAP_EXTRA_FLAGS_A0_QP_ALLOC_FLAG)
535 func_cap->extra_flags |= MLX4_QUERY_FUNC_FLAGS_A0_RES_QP;
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200536 }
537
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000538 goto out;
539 }
540
Jack Morgenstein47605df2012-08-03 08:40:57 +0000541 /* logical port query */
542 if (gen_or_port > dev->caps.num_ports) {
543 err = -EINVAL;
544 goto out;
545 }
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000546
Hadar Hen Zioneb177112013-12-19 21:20:11 +0200547 MLX4_GET(func_cap->flags1, outbox, QUERY_FUNC_CAP_FLAGS1_OFFSET);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000548 if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_ETH) {
Jack Morgensteinbc828782014-05-29 16:31:00 +0300549 if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_FORCE_VLAN) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000550 mlx4_err(dev, "VLAN is enforced on this port\n");
551 err = -EPROTONOSUPPORT;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000552 goto out;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000553 }
554
Hadar Hen Zioneb177112013-12-19 21:20:11 +0200555 if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_FORCE_MAC) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000556 mlx4_err(dev, "Force mac is enabled on this port\n");
557 err = -EPROTONOSUPPORT;
558 goto out;
559 }
560 } else if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_IB) {
Hadar Hen Zion73e74ab2013-12-19 21:20:10 +0200561 MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS0_OFFSET);
562 if (field & QUERY_FUNC_CAP_FLAGS0_FORCE_PHY_WQE_GID) {
Joe Perches1a91de22014-05-07 12:52:57 -0700563 mlx4_err(dev, "phy_wqe_gid is enforced on this ib port\n");
Jack Morgenstein47605df2012-08-03 08:40:57 +0000564 err = -EPROTONOSUPPORT;
565 goto out;
566 }
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000567 }
568
Jack Morgenstein47605df2012-08-03 08:40:57 +0000569 MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
570 func_cap->physical_port = field;
571 if (func_cap->physical_port != gen_or_port) {
572 err = -ENOSYS;
573 goto out;
574 }
575
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300576 if (func_cap->flags1 & QUERY_FUNC_CAP_VF_ENABLE_QP0) {
577 MLX4_GET(qkey, outbox, QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET);
578 func_cap->qp0_qkey = qkey;
579 } else {
580 func_cap->qp0_qkey = 0;
581 }
582
Jack Morgenstein47605df2012-08-03 08:40:57 +0000583 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_TUNNEL);
584 func_cap->qp0_tunnel_qpn = size & 0xFFFFFF;
585
586 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_PROXY);
587 func_cap->qp0_proxy_qpn = size & 0xFFFFFF;
588
589 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_TUNNEL);
590 func_cap->qp1_tunnel_qpn = size & 0xFFFFFF;
591
592 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_PROXY);
593 func_cap->qp1_proxy_qpn = size & 0xFFFFFF;
594
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200595 if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_NIC_INFO)
596 MLX4_GET(func_cap->phys_port_id, outbox,
597 QUERY_FUNC_CAP_PHYS_PORT_ID);
598
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000599 /* All other resources are allocated by the master, but we still report
600 * 'num' and 'reserved' capabilities as follows:
601 * - num remains the maximum resource index
602 * - 'num - reserved' is the total available objects of a resource, but
603 * resource indices may be less than 'reserved'
604 * TODO: set per-resource quotas */
605
606out:
607 mlx4_free_cmd_mailbox(dev, mailbox);
608
609 return err;
610}
611
Roland Dreier225c7b12007-05-08 18:00:38 -0700612int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
613{
614 struct mlx4_cmd_mailbox *mailbox;
615 u32 *outbox;
616 u8 field;
Or Gerlitzccf86322011-07-07 19:19:29 +0000617 u32 field32, flags, ext_flags;
Roland Dreier225c7b12007-05-08 18:00:38 -0700618 u16 size;
619 u16 stat_rate;
620 int err;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700621 int i;
Roland Dreier225c7b12007-05-08 18:00:38 -0700622
623#define QUERY_DEV_CAP_OUT_SIZE 0x100
624#define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
625#define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
626#define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
627#define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
628#define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
629#define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
630#define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
631#define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
632#define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
633#define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
634#define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
635#define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
636#define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
637#define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
638#define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
639#define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
640#define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
641#define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
Matan Barak7ae0e402014-11-13 14:45:32 +0200642#define QUERY_DEV_CAP_NUM_SYS_EQ_OFFSET 0x26
Roland Dreier225c7b12007-05-08 18:00:38 -0700643#define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
644#define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
645#define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
Eli Cohenb832be12008-04-16 21:09:27 -0700646#define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300647#define QUERY_DEV_CAP_RSS_OFFSET 0x2e
Roland Dreier225c7b12007-05-08 18:00:38 -0700648#define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
649#define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
650#define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
651#define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
652#define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
Dotan Barak149983af2007-06-26 15:55:28 +0300653#define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
Roland Dreier225c7b12007-05-08 18:00:38 -0700654#define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
655#define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
Eugenia Emantayevd9987352013-04-23 06:06:47 +0000656#define QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET 0x3e
Roland Dreier225c7b12007-05-08 18:00:38 -0700657#define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
Or Gerlitzccf86322011-07-07 19:19:29 +0000658#define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
Roland Dreier225c7b12007-05-08 18:00:38 -0700659#define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
660#define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
661#define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
662#define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
663#define QUERY_DEV_CAP_BF_OFFSET 0x4c
664#define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
665#define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
666#define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
667#define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
668#define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
669#define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
670#define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
671#define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
672#define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
673#define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
674#define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
675#define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
Linus Torvaldsf470f8d2011-11-01 10:51:38 -0700676#define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
677#define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000678#define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
Matan Barak0b131562015-03-30 17:45:25 +0300679#define QUERY_DEV_CAP_PORT_FLOWSTATS_COUNTERS_OFFSET 0x70
Rony Efraim3f7fb022013-04-25 05:22:28 +0000680#define QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET 0x70
Matan Barak4de65802013-11-07 15:25:14 +0200681#define QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET 0x74
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000682#define QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET 0x76
683#define QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET 0x77
Ido Shamay77507aa2014-09-18 11:50:59 +0300684#define QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE 0x7a
Shani Michaelid237baa2015-03-05 20:16:12 +0200685#define QUERY_DEV_CAP_ECN_QCN_VER_OFFSET 0x7b
Roland Dreier225c7b12007-05-08 18:00:38 -0700686#define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
687#define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
688#define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
689#define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
690#define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
691#define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
692#define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
693#define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
694#define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
695#define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
Roland Dreier95d04f02008-07-23 08:12:26 -0700696#define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
Matan Barakd475c952014-11-02 16:26:17 +0200697#define QUERY_DEV_CAP_CONFIG_DEV_OFFSET 0x94
Roland Dreier225c7b12007-05-08 18:00:38 -0700698#define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
699#define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
Saeed Mahameeda53e3e82014-10-27 11:37:38 +0200700#define QUERY_DEV_CAP_ETH_BACKPL_OFFSET 0x9c
Matan Barak955154f2013-01-30 23:07:10 +0000701#define QUERY_DEV_CAP_FW_REASSIGN_MAC 0x9d
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200702#define QUERY_DEV_CAP_VXLAN 0x9e
Jack Morgenstein114840c2014-06-01 11:53:50 +0300703#define QUERY_DEV_CAP_MAD_DEMUX_OFFSET 0xb0
Matan Barak7d077cd2014-12-11 10:58:00 +0200704#define QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_BASE_OFFSET 0xa8
705#define QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_RANGE_OFFSET 0xac
Or Gerlitzfc31e252015-03-18 14:57:34 +0200706#define QUERY_DEV_CAP_QP_RATE_LIMIT_NUM_OFFSET 0xcc
707#define QUERY_DEV_CAP_QP_RATE_LIMIT_MAX_OFFSET 0xd0
708#define QUERY_DEV_CAP_QP_RATE_LIMIT_MIN_OFFSET 0xd2
709
Roland Dreier225c7b12007-05-08 18:00:38 -0700710
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300711 dev_cap->flags2 = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700712 mailbox = mlx4_alloc_cmd_mailbox(dev);
713 if (IS_ERR(mailbox))
714 return PTR_ERR(mailbox);
715 outbox = mailbox->buf;
716
717 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
Jack Morgenstein401453a2012-05-30 09:14:55 +0000718 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -0700719 if (err)
720 goto out;
721
722 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
723 dev_cap->reserved_qps = 1 << (field & 0xf);
724 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
725 dev_cap->max_qps = 1 << (field & 0x1f);
726 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
727 dev_cap->reserved_srqs = 1 << (field >> 4);
728 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
729 dev_cap->max_srqs = 1 << (field & 0x1f);
730 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
731 dev_cap->max_cq_sz = 1 << field;
732 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
733 dev_cap->reserved_cqs = 1 << (field & 0xf);
734 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
735 dev_cap->max_cqs = 1 << (field & 0x1f);
736 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
737 dev_cap->max_mpts = 1 << (field & 0x3f);
738 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
Matan Barak7c68dd42014-11-13 14:45:27 +0200739 dev_cap->reserved_eqs = 1 << (field & 0xf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700740 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
Jack Morgenstein59208692007-12-10 05:25:23 +0200741 dev_cap->max_eqs = 1 << (field & 0xf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700742 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
743 dev_cap->reserved_mtts = 1 << (field >> 4);
744 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
745 dev_cap->max_mrw_sz = 1 << field;
746 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
747 dev_cap->reserved_mrws = 1 << (field & 0xf);
748 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
749 dev_cap->max_mtt_seg = 1 << (field & 0x3f);
Matan Barak7ae0e402014-11-13 14:45:32 +0200750 MLX4_GET(size, outbox, QUERY_DEV_CAP_NUM_SYS_EQ_OFFSET);
751 dev_cap->num_sys_eqs = size & 0xfff;
Roland Dreier225c7b12007-05-08 18:00:38 -0700752 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
753 dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
754 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
755 dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
Eli Cohenb832be12008-04-16 21:09:27 -0700756 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
757 field &= 0x1f;
758 if (!field)
759 dev_cap->max_gso_sz = 0;
760 else
761 dev_cap->max_gso_sz = 1 << field;
762
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300763 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
764 if (field & 0x20)
765 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
766 if (field & 0x10)
767 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
768 field &= 0xf;
769 if (field) {
770 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
771 dev_cap->max_rss_tbl_sz = 1 << field;
772 } else
773 dev_cap->max_rss_tbl_sz = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700774 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
775 dev_cap->max_rdma_global = 1 << (field & 0x3f);
776 MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
777 dev_cap->local_ca_ack_delay = field & 0x1f;
Roland Dreier225c7b12007-05-08 18:00:38 -0700778 MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -0700779 dev_cap->num_ports = field & 0xf;
Dotan Barak149983af2007-06-26 15:55:28 +0300780 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
Matan Barak0b131562015-03-30 17:45:25 +0300781 MLX4_GET(field, outbox, QUERY_DEV_CAP_PORT_FLOWSTATS_COUNTERS_OFFSET);
782 if (field & 0x10)
783 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FLOWSTATS_EN;
Dotan Barak149983af2007-06-26 15:55:28 +0300784 dev_cap->max_msg_sz = 1 << (field & 0x1f);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000785 MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
786 if (field & 0x80)
787 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FS_EN;
788 dev_cap->fs_log_max_ucast_qp_range_size = field & 0x1f;
Matan Barak4de65802013-11-07 15:25:14 +0200789 MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
790 if (field & 0x80)
791 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_DMFS_IPOIB;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000792 MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET);
793 dev_cap->fs_max_num_qp_per_entry = field;
Shani Michaelid237baa2015-03-05 20:16:12 +0200794 MLX4_GET(field, outbox, QUERY_DEV_CAP_ECN_QCN_VER_OFFSET);
795 if (field & 0x1)
796 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_QCN;
Roland Dreier225c7b12007-05-08 18:00:38 -0700797 MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
798 dev_cap->stat_rate_support = stat_rate;
Eugenia Emantayevd9987352013-04-23 06:06:47 +0000799 MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
800 if (field & 0x80)
801 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_TS;
Or Gerlitzccf86322011-07-07 19:19:29 +0000802 MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
Or Gerlitz52eafc62011-06-15 14:41:42 +0000803 MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
Or Gerlitzccf86322011-07-07 19:19:29 +0000804 dev_cap->flags = flags | (u64)ext_flags << 32;
Roland Dreier225c7b12007-05-08 18:00:38 -0700805 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
806 dev_cap->reserved_uars = field >> 4;
807 MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
808 dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
809 MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
810 dev_cap->min_page_sz = 1 << field;
811
812 MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
813 if (field & 0x80) {
814 MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
815 dev_cap->bf_reg_size = 1 << (field & 0x1f);
816 MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
Roland Dreierf5a49532011-01-10 17:42:05 -0800817 if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
Eli Cohen58d74bb2010-11-10 12:52:37 +0000818 field = 3;
Roland Dreier225c7b12007-05-08 18:00:38 -0700819 dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
Roland Dreier225c7b12007-05-08 18:00:38 -0700820 } else {
821 dev_cap->bf_reg_size = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700822 }
823
824 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
825 dev_cap->max_sq_sg = field;
826 MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
827 dev_cap->max_sq_desc_sz = size;
828
829 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
830 dev_cap->max_qp_per_mcg = 1 << field;
831 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
832 dev_cap->reserved_mgms = field & 0xf;
833 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
834 dev_cap->max_mcgs = 1 << field;
835 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
836 dev_cap->reserved_pds = field >> 4;
837 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
838 dev_cap->max_pds = 1 << (field & 0x3f);
Linus Torvaldsf470f8d2011-11-01 10:51:38 -0700839 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
840 dev_cap->reserved_xrcds = field >> 4;
Dotan Barak426dd002012-08-23 14:09:04 +0000841 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_XRC_OFFSET);
Linus Torvaldsf470f8d2011-11-01 10:51:38 -0700842 dev_cap->max_xrcds = 1 << (field & 0x1f);
Roland Dreier225c7b12007-05-08 18:00:38 -0700843
844 MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
845 dev_cap->rdmarc_entry_sz = size;
846 MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
847 dev_cap->qpc_entry_sz = size;
848 MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
849 dev_cap->aux_entry_sz = size;
850 MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
851 dev_cap->altc_entry_sz = size;
852 MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
853 dev_cap->eqc_entry_sz = size;
854 MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
855 dev_cap->cqc_entry_sz = size;
856 MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
857 dev_cap->srq_entry_sz = size;
858 MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
859 dev_cap->cmpt_entry_sz = size;
860 MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
861 dev_cap->mtt_entry_sz = size;
862 MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
863 dev_cap->dmpt_entry_sz = size;
864
865 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
866 dev_cap->max_srq_sz = 1 << field;
867 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
868 dev_cap->max_qp_sz = 1 << field;
869 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
870 dev_cap->resize_srq = field & 1;
871 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
872 dev_cap->max_rq_sg = field;
873 MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
874 dev_cap->max_rq_desc_sz = size;
Ido Shamay77507aa2014-09-18 11:50:59 +0300875 MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE);
Ido Shamayd019fcb2015-04-02 16:31:13 +0300876 if (field & (1 << 4))
877 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_QOS_VPP;
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +0200878 if (field & (1 << 5))
879 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL;
Ido Shamay77507aa2014-09-18 11:50:59 +0300880 if (field & (1 << 6))
881 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
882 if (field & (1 << 7))
883 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700884 MLX4_GET(dev_cap->bmme_flags, outbox,
885 QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
Moni Shoua59e14e32015-02-03 16:48:32 +0200886 if (dev_cap->bmme_flags & MLX4_FLAG_PORT_REMAP)
887 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_PORT_REMAP;
Matan Barakd475c952014-11-02 16:26:17 +0200888 MLX4_GET(field, outbox, QUERY_DEV_CAP_CONFIG_DEV_OFFSET);
889 if (field & 0x20)
890 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_CONFIG_DEV;
Roland Dreier225c7b12007-05-08 18:00:38 -0700891 MLX4_GET(dev_cap->reserved_lkey, outbox,
892 QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
Saeed Mahameeda53e3e82014-10-27 11:37:38 +0200893 MLX4_GET(field32, outbox, QUERY_DEV_CAP_ETH_BACKPL_OFFSET);
894 if (field32 & (1 << 0))
895 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP;
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +0200896 if (field32 & (1 << 7))
897 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT;
Matan Barak955154f2013-01-30 23:07:10 +0000898 MLX4_GET(field, outbox, QUERY_DEV_CAP_FW_REASSIGN_MAC);
899 if (field & 1<<6)
Or Gerlitz5930e8d2013-10-15 16:55:22 +0200900 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN;
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200901 MLX4_GET(field, outbox, QUERY_DEV_CAP_VXLAN);
902 if (field & 1<<3)
903 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS;
Ido Shamay3742cc62015-04-02 16:31:17 +0300904 if (field & (1 << 5))
905 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ETS_CFG;
Roland Dreier225c7b12007-05-08 18:00:38 -0700906 MLX4_GET(dev_cap->max_icm_sz, outbox,
907 QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000908 if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
909 MLX4_GET(dev_cap->max_counters, outbox,
910 QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -0700911
Jack Morgenstein114840c2014-06-01 11:53:50 +0300912 MLX4_GET(field32, outbox,
913 QUERY_DEV_CAP_MAD_DEMUX_OFFSET);
914 if (field32 & (1 << 0))
915 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_MAD_DEMUX;
916
Matan Barak7d077cd2014-12-11 10:58:00 +0200917 MLX4_GET(dev_cap->dmfs_high_rate_qpn_base, outbox,
918 QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_BASE_OFFSET);
919 dev_cap->dmfs_high_rate_qpn_base &= MGM_QPN_MASK;
920 MLX4_GET(dev_cap->dmfs_high_rate_qpn_range, outbox,
921 QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_RANGE_OFFSET);
922 dev_cap->dmfs_high_rate_qpn_range &= MGM_QPN_MASK;
923
Or Gerlitzfc31e252015-03-18 14:57:34 +0200924 MLX4_GET(size, outbox, QUERY_DEV_CAP_QP_RATE_LIMIT_NUM_OFFSET);
925 dev_cap->rl_caps.num_rates = size;
926 if (dev_cap->rl_caps.num_rates) {
927 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT;
928 MLX4_GET(size, outbox, QUERY_DEV_CAP_QP_RATE_LIMIT_MAX_OFFSET);
929 dev_cap->rl_caps.max_val = size & 0xfff;
930 dev_cap->rl_caps.max_unit = size >> 14;
931 MLX4_GET(size, outbox, QUERY_DEV_CAP_QP_RATE_LIMIT_MIN_OFFSET);
932 dev_cap->rl_caps.min_val = size & 0xfff;
933 dev_cap->rl_caps.min_unit = size >> 14;
934 }
935
Rony Efraim3f7fb022013-04-25 05:22:28 +0000936 MLX4_GET(field32, outbox, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300937 if (field32 & (1 << 16))
938 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_UPDATE_QP;
Rony Efraim3f7fb022013-04-25 05:22:28 +0000939 if (field32 & (1 << 26))
940 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VLAN_CONTROL;
Rony Efraime6b6a232013-04-25 05:22:29 +0000941 if (field32 & (1 << 20))
942 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FSM;
Matan Barakde966c52014-11-13 14:45:33 +0200943 if (field32 & (1 << 21))
944 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_80_VFS;
Rony Efraim3f7fb022013-04-25 05:22:28 +0000945
Matan Barak431df8c2014-12-11 10:57:59 +0200946 for (i = 1; i <= dev_cap->num_ports; i++) {
947 err = mlx4_QUERY_PORT(dev, i, dev_cap->port_cap + i);
948 if (err)
949 goto out;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700950 }
951
Roland Dreier225c7b12007-05-08 18:00:38 -0700952 /*
953 * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
954 * we can't use any EQs whose doorbell falls on that page,
955 * even if the EQ itself isn't reserved.
956 */
Matan Barak7ae0e402014-11-13 14:45:32 +0200957 if (dev_cap->num_sys_eqs == 0)
958 dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
959 dev_cap->reserved_eqs);
960 else
961 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_SYS_EQS;
Roland Dreier225c7b12007-05-08 18:00:38 -0700962
Or Gerlitzc78e25e2014-12-14 16:18:05 +0200963out:
964 mlx4_free_cmd_mailbox(dev, mailbox);
965 return err;
966}
967
968void mlx4_dev_cap_dump(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
969{
970 if (dev_cap->bf_reg_size > 0)
971 mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
972 dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
973 else
974 mlx4_dbg(dev, "BlueFlame not available\n");
975
976 mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
977 dev_cap->bmme_flags, dev_cap->reserved_lkey);
Roland Dreier225c7b12007-05-08 18:00:38 -0700978 mlx4_dbg(dev, "Max ICM size %lld MB\n",
979 (unsigned long long) dev_cap->max_icm_sz >> 20);
980 mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
981 dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
982 mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
983 dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
984 mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
985 dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
Matan Barak7ae0e402014-11-13 14:45:32 +0200986 mlx4_dbg(dev, "Num sys EQs: %d, max EQs: %d, reserved EQs: %d, entry size: %d\n",
987 dev_cap->num_sys_eqs, dev_cap->max_eqs, dev_cap->reserved_eqs,
988 dev_cap->eqc_entry_sz);
Roland Dreier225c7b12007-05-08 18:00:38 -0700989 mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
990 dev_cap->reserved_mrws, dev_cap->reserved_mtts);
991 mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
992 dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
993 mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
994 dev_cap->max_pds, dev_cap->reserved_mgms);
995 mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
996 dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
997 mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
Matan Barak431df8c2014-12-11 10:57:59 +0200998 dev_cap->local_ca_ack_delay, 128 << dev_cap->port_cap[1].ib_mtu,
999 dev_cap->port_cap[1].max_port_width);
Roland Dreier225c7b12007-05-08 18:00:38 -07001000 mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
1001 dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
1002 mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
1003 dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
Eli Cohenb832be12008-04-16 21:09:27 -07001004 mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001005 mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
Shlomo Pongratzb3416f42012-04-29 17:04:25 +03001006 mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
Matan Barak7d077cd2014-12-11 10:58:00 +02001007 mlx4_dbg(dev, "DMFS high rate steer QPn base: %d\n",
1008 dev_cap->dmfs_high_rate_qpn_base);
1009 mlx4_dbg(dev, "DMFS high rate steer QPn range: %d\n",
1010 dev_cap->dmfs_high_rate_qpn_range);
Or Gerlitzfc31e252015-03-18 14:57:34 +02001011
1012 if (dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT) {
1013 struct mlx4_rate_limit_caps *rl_caps = &dev_cap->rl_caps;
1014
1015 mlx4_dbg(dev, "QP Rate-Limit: #rates %d, unit/val max %d/%d, min %d/%d\n",
1016 rl_caps->num_rates, rl_caps->max_unit, rl_caps->max_val,
1017 rl_caps->min_unit, rl_caps->min_val);
1018 }
1019
Roland Dreier225c7b12007-05-08 18:00:38 -07001020 dump_dev_cap_flags(dev, dev_cap->flags);
Shlomo Pongratzb3416f42012-04-29 17:04:25 +03001021 dump_dev_cap_flags2(dev, dev_cap->flags2);
Roland Dreier225c7b12007-05-08 18:00:38 -07001022}
1023
Matan Barak431df8c2014-12-11 10:57:59 +02001024int mlx4_QUERY_PORT(struct mlx4_dev *dev, int port, struct mlx4_port_cap *port_cap)
1025{
1026 struct mlx4_cmd_mailbox *mailbox;
1027 u32 *outbox;
1028 u8 field;
1029 u32 field32;
1030 int err;
1031
1032 mailbox = mlx4_alloc_cmd_mailbox(dev);
1033 if (IS_ERR(mailbox))
1034 return PTR_ERR(mailbox);
1035 outbox = mailbox->buf;
1036
1037 if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
1038 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
1039 MLX4_CMD_TIME_CLASS_A,
1040 MLX4_CMD_NATIVE);
1041
1042 if (err)
1043 goto out;
1044
1045 MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
1046 port_cap->max_vl = field >> 4;
1047 MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
1048 port_cap->ib_mtu = field >> 4;
1049 port_cap->max_port_width = field & 0xf;
1050 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
1051 port_cap->max_gids = 1 << (field & 0xf);
1052 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
1053 port_cap->max_pkeys = 1 << (field & 0xf);
1054 } else {
1055#define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
1056#define QUERY_PORT_MTU_OFFSET 0x01
1057#define QUERY_PORT_ETH_MTU_OFFSET 0x02
1058#define QUERY_PORT_WIDTH_OFFSET 0x06
1059#define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
1060#define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
1061#define QUERY_PORT_MAX_VL_OFFSET 0x0b
1062#define QUERY_PORT_MAC_OFFSET 0x10
1063#define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
1064#define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
1065#define QUERY_PORT_TRANS_CODE_OFFSET 0x20
1066
1067 err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0, MLX4_CMD_QUERY_PORT,
1068 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
1069 if (err)
1070 goto out;
1071
1072 MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
1073 port_cap->supported_port_types = field & 3;
1074 port_cap->suggested_type = (field >> 3) & 1;
1075 port_cap->default_sense = (field >> 4) & 1;
Matan Barak7d077cd2014-12-11 10:58:00 +02001076 port_cap->dmfs_optimized_state = (field >> 5) & 1;
Matan Barak431df8c2014-12-11 10:57:59 +02001077 MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
1078 port_cap->ib_mtu = field & 0xf;
1079 MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
1080 port_cap->max_port_width = field & 0xf;
1081 MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
1082 port_cap->max_gids = 1 << (field >> 4);
1083 port_cap->max_pkeys = 1 << (field & 0xf);
1084 MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
1085 port_cap->max_vl = field & 0xf;
1086 MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
1087 port_cap->log_max_macs = field & 0xf;
1088 port_cap->log_max_vlans = field >> 4;
1089 MLX4_GET(port_cap->eth_mtu, outbox, QUERY_PORT_ETH_MTU_OFFSET);
1090 MLX4_GET(port_cap->def_mac, outbox, QUERY_PORT_MAC_OFFSET);
1091 MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
1092 port_cap->trans_type = field32 >> 24;
1093 port_cap->vendor_oui = field32 & 0xffffff;
1094 MLX4_GET(port_cap->wavelength, outbox, QUERY_PORT_WAVELENGTH_OFFSET);
1095 MLX4_GET(port_cap->trans_code, outbox, QUERY_PORT_TRANS_CODE_OFFSET);
1096 }
1097
1098out:
1099 mlx4_free_cmd_mailbox(dev, mailbox);
1100 return err;
1101}
1102
Matan Barak0b131562015-03-30 17:45:25 +03001103#define DEV_CAP_EXT_2_FLAG_PFC_COUNTERS (1 << 28)
Or Gerlitz383677d2014-12-11 10:57:52 +02001104#define DEV_CAP_EXT_2_FLAG_VLAN_CONTROL (1 << 26)
1105#define DEV_CAP_EXT_2_FLAG_80_VFS (1 << 21)
1106#define DEV_CAP_EXT_2_FLAG_FSM (1 << 20)
1107
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001108int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
1109 struct mlx4_vhcr *vhcr,
1110 struct mlx4_cmd_mailbox *inbox,
1111 struct mlx4_cmd_mailbox *outbox,
1112 struct mlx4_cmd_info *cmd)
1113{
Jack Morgenstein2a4fae12012-08-03 08:40:50 +00001114 u64 flags;
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001115 int err = 0;
1116 u8 field;
Or Gerlitzfc31e252015-03-18 14:57:34 +02001117 u16 field16;
Or Gerlitz383677d2014-12-11 10:57:52 +02001118 u32 bmme_flags, field32;
Matan Barak449fc482014-03-19 18:11:52 +02001119 int real_port;
1120 int slave_port;
1121 int first_port;
1122 struct mlx4_active_ports actv_ports;
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001123
1124 err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
1125 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1126 if (err)
1127 return err;
1128
Shani Michaelicc1ade92013-02-06 16:19:10 +00001129 /* add port mng change event capability and disable mw type 1
1130 * unconditionally to slaves
1131 */
Jack Morgenstein2a4fae12012-08-03 08:40:50 +00001132 MLX4_GET(flags, outbox->buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
1133 flags |= MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV;
Shani Michaelicc1ade92013-02-06 16:19:10 +00001134 flags &= ~MLX4_DEV_CAP_FLAG_MEM_WINDOW;
Matan Barak449fc482014-03-19 18:11:52 +02001135 actv_ports = mlx4_get_active_ports(dev, slave);
1136 first_port = find_first_bit(actv_ports.ports, dev->caps.num_ports);
1137 for (slave_port = 0, real_port = first_port;
1138 real_port < first_port +
1139 bitmap_weight(actv_ports.ports, dev->caps.num_ports);
1140 ++real_port, ++slave_port) {
1141 if (flags & (MLX4_DEV_CAP_FLAG_WOL_PORT1 << real_port))
1142 flags |= MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port;
1143 else
1144 flags &= ~(MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port);
1145 }
1146 for (; slave_port < dev->caps.num_ports; ++slave_port)
1147 flags &= ~(MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port);
Ido Shamay802f42a2015-04-02 16:31:06 +03001148
1149 /* Not exposing RSS IP fragments to guests */
1150 flags &= ~MLX4_DEV_CAP_FLAG_RSS_IP_FRAG;
Jack Morgenstein2a4fae12012-08-03 08:40:50 +00001151 MLX4_PUT(outbox->buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
1152
Matan Barak449fc482014-03-19 18:11:52 +02001153 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_VL_PORT_OFFSET);
1154 field &= ~0x0F;
1155 field |= bitmap_weight(actv_ports.ports, dev->caps.num_ports) & 0x0F;
1156 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_VL_PORT_OFFSET);
1157
Amir Vadai30b40c32013-04-25 05:22:23 +00001158 /* For guests, disable timestamp */
1159 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
1160 field &= 0x7f;
1161 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
1162
Ido Shamay3742cc62015-04-02 16:31:17 +03001163 /* For guests, disable vxlan tunneling and QoS support */
Amir Vadai57352ef2014-03-06 18:28:16 +02001164 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_VXLAN);
Ido Shamay3742cc62015-04-02 16:31:17 +03001165 field &= 0xd7;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001166 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_VXLAN);
1167
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001168 /* For guests, report Blueflame disabled */
1169 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
1170 field &= 0x7f;
1171 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
1172
Moni Shoua59e14e32015-02-03 16:48:32 +02001173 /* For guests, disable mw type 2 and port remap*/
Amir Vadai57352ef2014-03-06 18:28:16 +02001174 MLX4_GET(bmme_flags, outbox->buf, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
Shani Michaelicc1ade92013-02-06 16:19:10 +00001175 bmme_flags &= ~MLX4_BMME_FLAG_TYPE_2_WIN;
Moni Shoua59e14e32015-02-03 16:48:32 +02001176 bmme_flags &= ~MLX4_FLAG_PORT_REMAP;
Shani Michaelicc1ade92013-02-06 16:19:10 +00001177 MLX4_PUT(outbox->buf, bmme_flags, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
1178
Jack Morgenstein0081c8f2013-03-07 03:46:53 +00001179 /* turn off device-managed steering capability if not enabled */
1180 if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED) {
1181 MLX4_GET(field, outbox->buf,
1182 QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
1183 field &= 0x7f;
1184 MLX4_PUT(outbox->buf, field,
1185 QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
1186 }
Matan Barak4de65802013-11-07 15:25:14 +02001187
1188 /* turn off ipoib managed steering for guests */
Amir Vadai57352ef2014-03-06 18:28:16 +02001189 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
Matan Barak4de65802013-11-07 15:25:14 +02001190 field &= ~0x80;
1191 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
1192
Or Gerlitz383677d2014-12-11 10:57:52 +02001193 /* turn off host side virt features (VST, FSM, etc) for guests */
1194 MLX4_GET(field32, outbox->buf, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
1195 field32 &= ~(DEV_CAP_EXT_2_FLAG_VLAN_CONTROL | DEV_CAP_EXT_2_FLAG_80_VFS |
Matan Barak0b131562015-03-30 17:45:25 +03001196 DEV_CAP_EXT_2_FLAG_FSM | DEV_CAP_EXT_2_FLAG_PFC_COUNTERS);
Or Gerlitz383677d2014-12-11 10:57:52 +02001197 MLX4_PUT(outbox->buf, field32, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
1198
Shani Michaelid237baa2015-03-05 20:16:12 +02001199 /* turn off QCN for guests */
1200 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_ECN_QCN_VER_OFFSET);
1201 field &= 0xfe;
1202 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_ECN_QCN_VER_OFFSET);
1203
Or Gerlitzfc31e252015-03-18 14:57:34 +02001204 /* turn off QP max-rate limiting for guests */
1205 field16 = 0;
1206 MLX4_PUT(outbox->buf, field16, QUERY_DEV_CAP_QP_RATE_LIMIT_NUM_OFFSET);
1207
Ido Shamayd019fcb2015-04-02 16:31:13 +03001208 /* turn off QoS per VF support for guests */
1209 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE);
1210 field &= 0xef;
1211 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE);
1212
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001213 return 0;
1214}
1215
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001216int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
1217 struct mlx4_vhcr *vhcr,
1218 struct mlx4_cmd_mailbox *inbox,
1219 struct mlx4_cmd_mailbox *outbox,
1220 struct mlx4_cmd_info *cmd)
1221{
Rony Efraim0eb62b92013-04-25 05:22:26 +00001222 struct mlx4_priv *priv = mlx4_priv(dev);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001223 u64 def_mac;
1224 u8 port_type;
Jack Morgenstein66349612012-06-19 11:21:44 +03001225 u16 short_field;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001226 int err;
Rony Efraim948e3062013-06-13 13:19:11 +03001227 int admin_link_state;
Matan Barak449fc482014-03-19 18:11:52 +02001228 int port = mlx4_slave_convert_port(dev, slave,
1229 vhcr->in_modifier & 0xFF);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001230
Jack Morgenstein105c3202012-06-19 11:21:43 +03001231#define MLX4_VF_PORT_NO_LINK_SENSE_MASK 0xE0
Rony Efraim948e3062013-06-13 13:19:11 +03001232#define MLX4_PORT_LINK_UP_MASK 0x80
Jack Morgenstein66349612012-06-19 11:21:44 +03001233#define QUERY_PORT_CUR_MAX_PKEY_OFFSET 0x0c
1234#define QUERY_PORT_CUR_MAX_GID_OFFSET 0x0e
Yevgeny Petrilin95f56e72011-12-29 07:42:39 +00001235
Matan Barak449fc482014-03-19 18:11:52 +02001236 if (port < 0)
1237 return -EINVAL;
1238
Jack Morgensteina7401b92014-09-30 12:03:49 +03001239 /* Protect against untrusted guests: enforce that this is the
1240 * QUERY_PORT general query.
1241 */
1242 if (vhcr->op_modifier || vhcr->in_modifier & ~0xFF)
1243 return -EINVAL;
1244
1245 vhcr->in_modifier = port;
Matan Barak449fc482014-03-19 18:11:52 +02001246
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001247 err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
1248 MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
1249 MLX4_CMD_NATIVE);
1250
1251 if (!err && dev->caps.function != slave) {
Or Gerlitz0508ad62013-08-01 19:55:00 +03001252 def_mac = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.mac;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001253 MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
1254
1255 /* get port type - currently only eth is enabled */
1256 MLX4_GET(port_type, outbox->buf,
1257 QUERY_PORT_SUPPORTED_TYPE_OFFSET);
1258
Jack Morgenstein105c3202012-06-19 11:21:43 +03001259 /* No link sensing allowed */
1260 port_type &= MLX4_VF_PORT_NO_LINK_SENSE_MASK;
1261 /* set port type to currently operating port type */
1262 port_type |= (dev->caps.port_type[vhcr->in_modifier] & 0x3);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001263
Rony Efraim948e3062013-06-13 13:19:11 +03001264 admin_link_state = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.link_state;
1265 if (IFLA_VF_LINK_STATE_ENABLE == admin_link_state)
1266 port_type |= MLX4_PORT_LINK_UP_MASK;
1267 else if (IFLA_VF_LINK_STATE_DISABLE == admin_link_state)
1268 port_type &= ~MLX4_PORT_LINK_UP_MASK;
1269
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001270 MLX4_PUT(outbox->buf, port_type,
1271 QUERY_PORT_SUPPORTED_TYPE_OFFSET);
Jack Morgenstein66349612012-06-19 11:21:44 +03001272
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02001273 if (dev->caps.port_type[vhcr->in_modifier] == MLX4_PORT_TYPE_ETH)
Matan Barak449fc482014-03-19 18:11:52 +02001274 short_field = mlx4_get_slave_num_gids(dev, slave, port);
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02001275 else
1276 short_field = 1; /* slave max gids */
Jack Morgenstein66349612012-06-19 11:21:44 +03001277 MLX4_PUT(outbox->buf, short_field,
1278 QUERY_PORT_CUR_MAX_GID_OFFSET);
1279
1280 short_field = dev->caps.pkey_table_len[vhcr->in_modifier];
1281 MLX4_PUT(outbox->buf, short_field,
1282 QUERY_PORT_CUR_MAX_PKEY_OFFSET);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001283 }
1284
1285 return err;
1286}
1287
Jack Morgenstein66349612012-06-19 11:21:44 +03001288int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
1289 int *gid_tbl_len, int *pkey_tbl_len)
1290{
1291 struct mlx4_cmd_mailbox *mailbox;
1292 u32 *outbox;
1293 u16 field;
1294 int err;
1295
1296 mailbox = mlx4_alloc_cmd_mailbox(dev);
1297 if (IS_ERR(mailbox))
1298 return PTR_ERR(mailbox);
1299
1300 err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0,
1301 MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
1302 MLX4_CMD_WRAPPED);
1303 if (err)
1304 goto out;
1305
1306 outbox = mailbox->buf;
1307
1308 MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_GID_OFFSET);
1309 *gid_tbl_len = field;
1310
1311 MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_PKEY_OFFSET);
1312 *pkey_tbl_len = field;
1313
1314out:
1315 mlx4_free_cmd_mailbox(dev, mailbox);
1316 return err;
1317}
1318EXPORT_SYMBOL(mlx4_get_slave_pkey_gid_tbl_len);
1319
Roland Dreier225c7b12007-05-08 18:00:38 -07001320int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
1321{
1322 struct mlx4_cmd_mailbox *mailbox;
1323 struct mlx4_icm_iter iter;
1324 __be64 *pages;
1325 int lg;
1326 int nent = 0;
1327 int i;
1328 int err = 0;
1329 int ts = 0, tc = 0;
1330
1331 mailbox = mlx4_alloc_cmd_mailbox(dev);
1332 if (IS_ERR(mailbox))
1333 return PTR_ERR(mailbox);
Roland Dreier225c7b12007-05-08 18:00:38 -07001334 pages = mailbox->buf;
1335
1336 for (mlx4_icm_first(icm, &iter);
1337 !mlx4_icm_last(&iter);
1338 mlx4_icm_next(&iter)) {
1339 /*
1340 * We have to pass pages that are aligned to their
1341 * size, so find the least significant 1 in the
1342 * address or size and use that as our log2 size.
1343 */
1344 lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
1345 if (lg < MLX4_ICM_PAGE_SHIFT) {
Joe Perches1a91de22014-05-07 12:52:57 -07001346 mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx)\n",
1347 MLX4_ICM_PAGE_SIZE,
1348 (unsigned long long) mlx4_icm_addr(&iter),
1349 mlx4_icm_size(&iter));
Roland Dreier225c7b12007-05-08 18:00:38 -07001350 err = -EINVAL;
1351 goto out;
1352 }
1353
1354 for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
1355 if (virt != -1) {
1356 pages[nent * 2] = cpu_to_be64(virt);
1357 virt += 1 << lg;
1358 }
1359
1360 pages[nent * 2 + 1] =
1361 cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
1362 (lg - MLX4_ICM_PAGE_SHIFT));
1363 ts += 1 << (lg - 10);
1364 ++tc;
1365
1366 if (++nent == MLX4_MAILBOX_SIZE / 16) {
1367 err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001368 MLX4_CMD_TIME_CLASS_B,
1369 MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001370 if (err)
1371 goto out;
1372 nent = 0;
1373 }
1374 }
1375 }
1376
1377 if (nent)
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001378 err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
1379 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001380 if (err)
1381 goto out;
1382
1383 switch (op) {
1384 case MLX4_CMD_MAP_FA:
Joe Perches1a91de22014-05-07 12:52:57 -07001385 mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW\n", tc, ts);
Roland Dreier225c7b12007-05-08 18:00:38 -07001386 break;
1387 case MLX4_CMD_MAP_ICM_AUX:
Joe Perches1a91de22014-05-07 12:52:57 -07001388 mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux\n", tc, ts);
Roland Dreier225c7b12007-05-08 18:00:38 -07001389 break;
1390 case MLX4_CMD_MAP_ICM:
Joe Perches1a91de22014-05-07 12:52:57 -07001391 mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM\n",
1392 tc, ts, (unsigned long long) virt - (ts << 10));
Roland Dreier225c7b12007-05-08 18:00:38 -07001393 break;
1394 }
1395
1396out:
1397 mlx4_free_cmd_mailbox(dev, mailbox);
1398 return err;
1399}
1400
1401int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
1402{
1403 return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
1404}
1405
1406int mlx4_UNMAP_FA(struct mlx4_dev *dev)
1407{
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001408 return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
1409 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001410}
1411
1412
1413int mlx4_RUN_FW(struct mlx4_dev *dev)
1414{
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001415 return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
1416 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001417}
1418
1419int mlx4_QUERY_FW(struct mlx4_dev *dev)
1420{
1421 struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
1422 struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
1423 struct mlx4_cmd_mailbox *mailbox;
1424 u32 *outbox;
1425 int err = 0;
1426 u64 fw_ver;
Roland Dreierfe409002007-06-07 23:24:36 -07001427 u16 cmd_if_rev;
Roland Dreier225c7b12007-05-08 18:00:38 -07001428 u8 lg;
1429
1430#define QUERY_FW_OUT_SIZE 0x100
1431#define QUERY_FW_VER_OFFSET 0x00
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001432#define QUERY_FW_PPF_ID 0x09
Roland Dreierfe409002007-06-07 23:24:36 -07001433#define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
Roland Dreier225c7b12007-05-08 18:00:38 -07001434#define QUERY_FW_MAX_CMD_OFFSET 0x0f
1435#define QUERY_FW_ERR_START_OFFSET 0x30
1436#define QUERY_FW_ERR_SIZE_OFFSET 0x38
1437#define QUERY_FW_ERR_BAR_OFFSET 0x3c
1438
1439#define QUERY_FW_SIZE_OFFSET 0x00
1440#define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
1441#define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
1442
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001443#define QUERY_FW_COMM_BASE_OFFSET 0x40
1444#define QUERY_FW_COMM_BAR_OFFSET 0x48
1445
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001446#define QUERY_FW_CLOCK_OFFSET 0x50
1447#define QUERY_FW_CLOCK_BAR 0x58
1448
Roland Dreier225c7b12007-05-08 18:00:38 -07001449 mailbox = mlx4_alloc_cmd_mailbox(dev);
1450 if (IS_ERR(mailbox))
1451 return PTR_ERR(mailbox);
1452 outbox = mailbox->buf;
1453
1454 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001455 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001456 if (err)
1457 goto out;
1458
1459 MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
1460 /*
Roland Dreier3e1db332007-06-03 19:47:10 -07001461 * FW subminor version is at more significant bits than minor
Roland Dreier225c7b12007-05-08 18:00:38 -07001462 * version, so swap here.
1463 */
1464 dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
1465 ((fw_ver & 0xffff0000ull) >> 16) |
1466 ((fw_ver & 0x0000ffffull) << 16);
1467
Jack Morgenstein752a50c2012-06-19 11:21:33 +03001468 MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
1469 dev->caps.function = lg;
1470
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001471 if (mlx4_is_slave(dev))
1472 goto out;
1473
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001474
Roland Dreierfe409002007-06-07 23:24:36 -07001475 MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001476 if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
1477 cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
Joe Perches1a91de22014-05-07 12:52:57 -07001478 mlx4_err(dev, "Installed FW has unsupported command interface revision %d\n",
Roland Dreierfe409002007-06-07 23:24:36 -07001479 cmd_if_rev);
1480 mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
1481 (int) (dev->caps.fw_ver >> 32),
1482 (int) (dev->caps.fw_ver >> 16) & 0xffff,
1483 (int) dev->caps.fw_ver & 0xffff);
Joe Perches1a91de22014-05-07 12:52:57 -07001484 mlx4_err(dev, "This driver version supports only revisions %d to %d\n",
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001485 MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
Roland Dreierfe409002007-06-07 23:24:36 -07001486 err = -ENODEV;
1487 goto out;
1488 }
1489
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001490 if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
1491 dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
1492
Roland Dreier225c7b12007-05-08 18:00:38 -07001493 MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
1494 cmd->max_cmds = 1 << lg;
1495
Roland Dreierfe409002007-06-07 23:24:36 -07001496 mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001497 (int) (dev->caps.fw_ver >> 32),
1498 (int) (dev->caps.fw_ver >> 16) & 0xffff,
1499 (int) dev->caps.fw_ver & 0xffff,
Roland Dreierfe409002007-06-07 23:24:36 -07001500 cmd_if_rev, cmd->max_cmds);
Roland Dreier225c7b12007-05-08 18:00:38 -07001501
1502 MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
1503 MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
1504 MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
1505 fw->catas_bar = (fw->catas_bar >> 6) * 2;
1506
1507 mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
1508 (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
1509
1510 MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
1511 MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
1512 MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
1513 fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
1514
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001515 MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
1516 MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
1517 fw->comm_bar = (fw->comm_bar >> 6) * 2;
1518 mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
1519 fw->comm_bar, fw->comm_base);
Roland Dreier225c7b12007-05-08 18:00:38 -07001520 mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
1521
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001522 MLX4_GET(fw->clock_offset, outbox, QUERY_FW_CLOCK_OFFSET);
1523 MLX4_GET(fw->clock_bar, outbox, QUERY_FW_CLOCK_BAR);
1524 fw->clock_bar = (fw->clock_bar >> 6) * 2;
1525 mlx4_dbg(dev, "Internal clock bar:%d offset:0x%llx\n",
1526 fw->clock_bar, fw->clock_offset);
1527
Roland Dreier225c7b12007-05-08 18:00:38 -07001528 /*
1529 * Round up number of system pages needed in case
1530 * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
1531 */
1532 fw->fw_pages =
1533 ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
1534 (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
1535
1536 mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
1537 (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
1538
1539out:
1540 mlx4_free_cmd_mailbox(dev, mailbox);
1541 return err;
1542}
1543
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001544int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
1545 struct mlx4_vhcr *vhcr,
1546 struct mlx4_cmd_mailbox *inbox,
1547 struct mlx4_cmd_mailbox *outbox,
1548 struct mlx4_cmd_info *cmd)
1549{
1550 u8 *outbuf;
1551 int err;
1552
1553 outbuf = outbox->buf;
1554 err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
1555 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1556 if (err)
1557 return err;
1558
Jack Morgenstein752a50c2012-06-19 11:21:33 +03001559 /* for slaves, set pci PPF ID to invalid and zero out everything
1560 * else except FW version */
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001561 outbuf[0] = outbuf[1] = 0;
1562 memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
Jack Morgenstein752a50c2012-06-19 11:21:33 +03001563 outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
1564
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001565 return 0;
1566}
1567
Roland Dreier225c7b12007-05-08 18:00:38 -07001568static void get_board_id(void *vsd, char *board_id)
1569{
1570 int i;
1571
1572#define VSD_OFFSET_SIG1 0x00
1573#define VSD_OFFSET_SIG2 0xde
1574#define VSD_OFFSET_MLX_BOARD_ID 0xd0
1575#define VSD_OFFSET_TS_BOARD_ID 0x20
1576
1577#define VSD_SIGNATURE_TOPSPIN 0x5ad
1578
1579 memset(board_id, 0, MLX4_BOARD_ID_LEN);
1580
1581 if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
1582 be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
1583 strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
1584 } else {
1585 /*
1586 * The board ID is a string but the firmware byte
1587 * swaps each 4-byte word before passing it back to
1588 * us. Therefore we need to swab it before printing.
1589 */
1590 for (i = 0; i < 4; ++i)
1591 ((u32 *) board_id)[i] =
1592 swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
1593 }
1594}
1595
1596int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
1597{
1598 struct mlx4_cmd_mailbox *mailbox;
1599 u32 *outbox;
1600 int err;
1601
1602#define QUERY_ADAPTER_OUT_SIZE 0x100
Roland Dreier225c7b12007-05-08 18:00:38 -07001603#define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
1604#define QUERY_ADAPTER_VSD_OFFSET 0x20
1605
1606 mailbox = mlx4_alloc_cmd_mailbox(dev);
1607 if (IS_ERR(mailbox))
1608 return PTR_ERR(mailbox);
1609 outbox = mailbox->buf;
1610
1611 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001612 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001613 if (err)
1614 goto out;
1615
Roland Dreier225c7b12007-05-08 18:00:38 -07001616 MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
1617
1618 get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
1619 adapter->board_id);
1620
1621out:
1622 mlx4_free_cmd_mailbox(dev, mailbox);
1623 return err;
1624}
1625
1626int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
1627{
1628 struct mlx4_cmd_mailbox *mailbox;
1629 __be32 *inbox;
1630 int err;
Matan Barak7d077cd2014-12-11 10:58:00 +02001631 static const u8 a0_dmfs_hw_steering[] = {
1632 [MLX4_STEERING_DMFS_A0_DEFAULT] = 0,
1633 [MLX4_STEERING_DMFS_A0_DYNAMIC] = 1,
1634 [MLX4_STEERING_DMFS_A0_STATIC] = 2,
1635 [MLX4_STEERING_DMFS_A0_DISABLE] = 3
1636 };
Roland Dreier225c7b12007-05-08 18:00:38 -07001637
1638#define INIT_HCA_IN_SIZE 0x200
1639#define INIT_HCA_VERSION_OFFSET 0x000
1640#define INIT_HCA_VERSION 2
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001641#define INIT_HCA_VXLAN_OFFSET 0x0c
Eli Cohenc57e20dcf2009-09-24 11:03:03 -07001642#define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
Roland Dreier225c7b12007-05-08 18:00:38 -07001643#define INIT_HCA_FLAGS_OFFSET 0x014
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +02001644#define INIT_HCA_RECOVERABLE_ERROR_EVENT_OFFSET 0x018
Roland Dreier225c7b12007-05-08 18:00:38 -07001645#define INIT_HCA_QPC_OFFSET 0x020
1646#define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
1647#define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
1648#define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
1649#define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
1650#define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
1651#define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001652#define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
Ido Shamay77507aa2014-09-18 11:50:59 +03001653#define INIT_HCA_EQE_CQE_STRIDE_OFFSET (INIT_HCA_QPC_OFFSET + 0x3b)
Roland Dreier225c7b12007-05-08 18:00:38 -07001654#define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
1655#define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
1656#define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
1657#define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
Matan Barak7ae0e402014-11-13 14:45:32 +02001658#define INIT_HCA_NUM_SYS_EQS_OFFSET (INIT_HCA_QPC_OFFSET + 0x6a)
Roland Dreier225c7b12007-05-08 18:00:38 -07001659#define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
1660#define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
1661#define INIT_HCA_MCAST_OFFSET 0x0c0
1662#define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
1663#define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
1664#define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
Yevgeny Petrilin16792002011-03-22 22:38:31 +00001665#define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
Roland Dreier225c7b12007-05-08 18:00:38 -07001666#define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001667#define INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN 0x6
1668#define INIT_HCA_FS_PARAM_OFFSET 0x1d0
1669#define INIT_HCA_FS_BASE_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x00)
1670#define INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x12)
Matan Barak7d077cd2014-12-11 10:58:00 +02001671#define INIT_HCA_FS_A0_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x18)
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001672#define INIT_HCA_FS_LOG_TABLE_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x1b)
1673#define INIT_HCA_FS_ETH_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x21)
1674#define INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x22)
1675#define INIT_HCA_FS_IB_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x25)
1676#define INIT_HCA_FS_IB_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x26)
Roland Dreier225c7b12007-05-08 18:00:38 -07001677#define INIT_HCA_TPT_OFFSET 0x0f0
1678#define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
Shani Michaelie4488342013-02-06 16:19:11 +00001679#define INIT_HCA_TPT_MW_OFFSET (INIT_HCA_TPT_OFFSET + 0x08)
Roland Dreier225c7b12007-05-08 18:00:38 -07001680#define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
1681#define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
1682#define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
1683#define INIT_HCA_UAR_OFFSET 0x120
1684#define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
1685#define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
1686
1687 mailbox = mlx4_alloc_cmd_mailbox(dev);
1688 if (IS_ERR(mailbox))
1689 return PTR_ERR(mailbox);
1690 inbox = mailbox->buf;
1691
Roland Dreier225c7b12007-05-08 18:00:38 -07001692 *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
1693
Eli Cohenc57e20dcf2009-09-24 11:03:03 -07001694 *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
1695 (ilog2(cache_line_size()) - 4) << 5;
1696
Roland Dreier225c7b12007-05-08 18:00:38 -07001697#if defined(__LITTLE_ENDIAN)
1698 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
1699#elif defined(__BIG_ENDIAN)
1700 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
1701#else
1702#error Host endianness not defined
1703#endif
1704 /* Check port for UD address vector: */
1705 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
1706
Eli Cohen8ff095e2008-04-16 21:01:10 -07001707 /* Enable IPoIB checksumming if we can: */
1708 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
1709 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
1710
Jack Morgenstein51f5f0e2008-07-22 14:19:37 -07001711 /* Enable QoS support if module parameter set */
Ido Shamay38438f72015-04-02 16:31:18 +03001712 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ETS_CFG && enable_qos)
Jack Morgenstein51f5f0e2008-07-22 14:19:37 -07001713 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
1714
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001715 /* enable counters */
1716 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
1717 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
1718
Ido Shamay802f42a2015-04-02 16:31:06 +03001719 /* Enable RSS spread to fragmented IP packets when supported */
1720 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_RSS_IP_FRAG)
1721 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 13);
1722
Or Gerlitz08ff3232012-10-21 14:59:24 +00001723 /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
1724 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_EQE) {
1725 *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 29);
1726 dev->caps.eqe_size = 64;
1727 dev->caps.eqe_factor = 1;
1728 } else {
1729 dev->caps.eqe_size = 32;
1730 dev->caps.eqe_factor = 0;
1731 }
1732
1733 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_CQE) {
1734 *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 30);
1735 dev->caps.cqe_size = 64;
Ido Shamay77507aa2014-09-18 11:50:59 +03001736 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
Or Gerlitz08ff3232012-10-21 14:59:24 +00001737 } else {
1738 dev->caps.cqe_size = 32;
1739 }
1740
Ido Shamay77507aa2014-09-18 11:50:59 +03001741 /* CX3 is capable of extending CQEs\EQEs to strides larger than 64B */
1742 if ((dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_EQE_STRIDE) &&
1743 (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_CQE_STRIDE)) {
1744 dev->caps.eqe_size = cache_line_size();
1745 dev->caps.cqe_size = cache_line_size();
1746 dev->caps.eqe_factor = 0;
1747 MLX4_PUT(inbox, (u8)((ilog2(dev->caps.eqe_size) - 5) << 4 |
1748 (ilog2(dev->caps.eqe_size) - 5)),
1749 INIT_HCA_EQE_CQE_STRIDE_OFFSET);
1750
1751 /* User still need to know to support CQE > 32B */
1752 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
1753 }
1754
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +02001755 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT)
1756 *(inbox + INIT_HCA_RECOVERABLE_ERROR_EVENT_OFFSET / 4) |= cpu_to_be32(1 << 31);
1757
Roland Dreier225c7b12007-05-08 18:00:38 -07001758 /* QPC/EEC/CQC/EQC/RDMARC attributes */
1759
1760 MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
1761 MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
1762 MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
1763 MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
1764 MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
1765 MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
1766 MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
1767 MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
1768 MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
1769 MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
Matan Barak7ae0e402014-11-13 14:45:32 +02001770 MLX4_PUT(inbox, param->num_sys_eqs, INIT_HCA_NUM_SYS_EQS_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07001771 MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
1772 MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
1773
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001774 /* steering attributes */
1775 if (dev->caps.steering_mode ==
1776 MLX4_STEERING_MODE_DEVICE_MANAGED) {
1777 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |=
1778 cpu_to_be32(1 <<
1779 INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN);
Roland Dreier225c7b12007-05-08 18:00:38 -07001780
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001781 MLX4_PUT(inbox, param->mc_base, INIT_HCA_FS_BASE_OFFSET);
1782 MLX4_PUT(inbox, param->log_mc_entry_sz,
1783 INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
1784 MLX4_PUT(inbox, param->log_mc_table_sz,
1785 INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
1786 /* Enable Ethernet flow steering
1787 * with udp unicast and tcp unicast
1788 */
Matan Barak7d077cd2014-12-11 10:58:00 +02001789 if (dev->caps.dmfs_high_steer_mode !=
1790 MLX4_STEERING_DMFS_A0_STATIC)
1791 MLX4_PUT(inbox,
1792 (u8)(MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
1793 INIT_HCA_FS_ETH_BITS_OFFSET);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001794 MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
1795 INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET);
1796 /* Enable IPoIB flow steering
1797 * with udp unicast and tcp unicast
1798 */
Hadar Hen Zion23537b72013-01-30 23:07:09 +00001799 MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001800 INIT_HCA_FS_IB_BITS_OFFSET);
1801 MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
1802 INIT_HCA_FS_IB_NUM_ADDRS_OFFSET);
Matan Barak7d077cd2014-12-11 10:58:00 +02001803
1804 if (dev->caps.dmfs_high_steer_mode !=
1805 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
1806 MLX4_PUT(inbox,
1807 ((u8)(a0_dmfs_hw_steering[dev->caps.dmfs_high_steer_mode]
1808 << 6)),
1809 INIT_HCA_FS_A0_OFFSET);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001810 } else {
1811 MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
1812 MLX4_PUT(inbox, param->log_mc_entry_sz,
1813 INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
1814 MLX4_PUT(inbox, param->log_mc_hash_sz,
1815 INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
1816 MLX4_PUT(inbox, param->log_mc_table_sz,
1817 INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
1818 if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0)
1819 MLX4_PUT(inbox, (u8) (1 << 3),
1820 INIT_HCA_UC_STEERING_OFFSET);
1821 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001822
1823 /* TPT attributes */
1824
1825 MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
Shani Michaelie4488342013-02-06 16:19:11 +00001826 MLX4_PUT(inbox, param->mw_enabled, INIT_HCA_TPT_MW_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07001827 MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
1828 MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
1829 MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
1830
1831 /* UAR attributes */
1832
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001833 MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07001834 MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
1835
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001836 /* set parser VXLAN attributes */
1837 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS) {
1838 u8 parser_params = 0;
1839 MLX4_PUT(inbox, parser_params, INIT_HCA_VXLAN_OFFSET);
1840 }
1841
Jack Morgenstein5a031082015-01-27 15:58:02 +02001842 err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA,
1843 MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001844
1845 if (err)
1846 mlx4_err(dev, "INIT_HCA returns %d\n", err);
1847
1848 mlx4_free_cmd_mailbox(dev, mailbox);
1849 return err;
1850}
1851
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001852int mlx4_QUERY_HCA(struct mlx4_dev *dev,
1853 struct mlx4_init_hca_param *param)
1854{
1855 struct mlx4_cmd_mailbox *mailbox;
1856 __be32 *outbox;
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001857 u32 dword_field;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001858 int err;
Or Gerlitz08ff3232012-10-21 14:59:24 +00001859 u8 byte_field;
Matan Barak7d077cd2014-12-11 10:58:00 +02001860 static const u8 a0_dmfs_query_hw_steering[] = {
1861 [0] = MLX4_STEERING_DMFS_A0_DEFAULT,
1862 [1] = MLX4_STEERING_DMFS_A0_DYNAMIC,
1863 [2] = MLX4_STEERING_DMFS_A0_STATIC,
1864 [3] = MLX4_STEERING_DMFS_A0_DISABLE
1865 };
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001866
1867#define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001868#define QUERY_HCA_CORE_CLOCK_OFFSET 0x0c
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001869
1870 mailbox = mlx4_alloc_cmd_mailbox(dev);
1871 if (IS_ERR(mailbox))
1872 return PTR_ERR(mailbox);
1873 outbox = mailbox->buf;
1874
1875 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
1876 MLX4_CMD_QUERY_HCA,
1877 MLX4_CMD_TIME_CLASS_B,
1878 !mlx4_is_slave(dev));
1879 if (err)
1880 goto out;
1881
1882 MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001883 MLX4_GET(param->hca_core_clock, outbox, QUERY_HCA_CORE_CLOCK_OFFSET);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001884
1885 /* QPC/EEC/CQC/EQC/RDMARC attributes */
1886
1887 MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
1888 MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
1889 MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
1890 MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
1891 MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
1892 MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
1893 MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
1894 MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
1895 MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
1896 MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
Matan Barak7ae0e402014-11-13 14:45:32 +02001897 MLX4_GET(param->num_sys_eqs, outbox, INIT_HCA_NUM_SYS_EQS_OFFSET);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001898 MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
1899 MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
1900
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001901 MLX4_GET(dword_field, outbox, INIT_HCA_FLAGS_OFFSET);
1902 if (dword_field & (1 << INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN)) {
1903 param->steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
1904 } else {
1905 MLX4_GET(byte_field, outbox, INIT_HCA_UC_STEERING_OFFSET);
1906 if (byte_field & 0x8)
1907 param->steering_mode = MLX4_STEERING_MODE_B0;
1908 else
1909 param->steering_mode = MLX4_STEERING_MODE_A0;
1910 }
Ido Shamay802f42a2015-04-02 16:31:06 +03001911
1912 if (dword_field & (1 << 13))
1913 param->rss_ip_frags = 1;
1914
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001915 /* steering attributes */
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001916 if (param->steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001917 MLX4_GET(param->mc_base, outbox, INIT_HCA_FS_BASE_OFFSET);
1918 MLX4_GET(param->log_mc_entry_sz, outbox,
1919 INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
1920 MLX4_GET(param->log_mc_table_sz, outbox,
1921 INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
Matan Barak7d077cd2014-12-11 10:58:00 +02001922 MLX4_GET(byte_field, outbox,
1923 INIT_HCA_FS_A0_OFFSET);
1924 param->dmfs_high_steer_mode =
1925 a0_dmfs_query_hw_steering[(byte_field >> 6) & 3];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001926 } else {
1927 MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
1928 MLX4_GET(param->log_mc_entry_sz, outbox,
1929 INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
1930 MLX4_GET(param->log_mc_hash_sz, outbox,
1931 INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
1932 MLX4_GET(param->log_mc_table_sz, outbox,
1933 INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
1934 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001935
Or Gerlitz08ff3232012-10-21 14:59:24 +00001936 /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
1937 MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_OFFSETS);
1938 if (byte_field & 0x20) /* 64-bytes eqe enabled */
1939 param->dev_cap_enabled |= MLX4_DEV_CAP_64B_EQE_ENABLED;
1940 if (byte_field & 0x40) /* 64-bytes cqe enabled */
1941 param->dev_cap_enabled |= MLX4_DEV_CAP_64B_CQE_ENABLED;
1942
Ido Shamay77507aa2014-09-18 11:50:59 +03001943 /* CX3 is capable of extending CQEs\EQEs to strides larger than 64B */
1944 MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_STRIDE_OFFSET);
1945 if (byte_field) {
Ido Shamayc3f25112014-12-16 13:28:54 +02001946 param->dev_cap_enabled |= MLX4_DEV_CAP_EQE_STRIDE_ENABLED;
1947 param->dev_cap_enabled |= MLX4_DEV_CAP_CQE_STRIDE_ENABLED;
Ido Shamay77507aa2014-09-18 11:50:59 +03001948 param->cqe_size = 1 << ((byte_field &
1949 MLX4_CQE_SIZE_MASK_STRIDE) + 5);
1950 param->eqe_size = 1 << (((byte_field &
1951 MLX4_EQE_SIZE_MASK_STRIDE) >> 4) + 5);
1952 }
1953
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001954 /* TPT attributes */
1955
1956 MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
Shani Michaelie4488342013-02-06 16:19:11 +00001957 MLX4_GET(param->mw_enabled, outbox, INIT_HCA_TPT_MW_OFFSET);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001958 MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
1959 MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
1960 MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
1961
1962 /* UAR attributes */
1963
1964 MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
1965 MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
1966
1967out:
1968 mlx4_free_cmd_mailbox(dev, mailbox);
1969
1970 return err;
1971}
1972
Majd Dibbiny6d6e9962015-01-27 15:58:09 +02001973static int mlx4_hca_core_clock_update(struct mlx4_dev *dev)
1974{
1975 struct mlx4_cmd_mailbox *mailbox;
1976 __be32 *outbox;
1977 int err;
1978
1979 mailbox = mlx4_alloc_cmd_mailbox(dev);
1980 if (IS_ERR(mailbox)) {
1981 mlx4_warn(dev, "hca_core_clock mailbox allocation failed\n");
1982 return PTR_ERR(mailbox);
1983 }
1984 outbox = mailbox->buf;
1985
1986 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
1987 MLX4_CMD_QUERY_HCA,
1988 MLX4_CMD_TIME_CLASS_B,
1989 !mlx4_is_slave(dev));
1990 if (err) {
1991 mlx4_warn(dev, "hca_core_clock update failed\n");
1992 goto out;
1993 }
1994
1995 MLX4_GET(dev->caps.hca_core_clock, outbox, QUERY_HCA_CORE_CLOCK_OFFSET);
1996
1997out:
1998 mlx4_free_cmd_mailbox(dev, mailbox);
1999
2000 return err;
2001}
2002
Jack Morgenstein980e9002012-08-03 08:40:53 +00002003/* for IB-type ports only in SRIOV mode. Checks that both proxy QP0
2004 * and real QP0 are active, so that the paravirtualized QP0 is ready
2005 * to operate */
2006static int check_qp0_state(struct mlx4_dev *dev, int function, int port)
2007{
2008 struct mlx4_priv *priv = mlx4_priv(dev);
2009 /* irrelevant if not infiniband */
2010 if (priv->mfunc.master.qp0_state[port].proxy_qp0_active &&
2011 priv->mfunc.master.qp0_state[port].qp0_active)
2012 return 1;
2013 return 0;
2014}
2015
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002016int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
2017 struct mlx4_vhcr *vhcr,
2018 struct mlx4_cmd_mailbox *inbox,
2019 struct mlx4_cmd_mailbox *outbox,
2020 struct mlx4_cmd_info *cmd)
2021{
2022 struct mlx4_priv *priv = mlx4_priv(dev);
Matan Barak449fc482014-03-19 18:11:52 +02002023 int port = mlx4_slave_convert_port(dev, slave, vhcr->in_modifier);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002024 int err;
2025
Matan Barak449fc482014-03-19 18:11:52 +02002026 if (port < 0)
2027 return -EINVAL;
2028
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002029 if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
2030 return 0;
2031
Jack Morgenstein980e9002012-08-03 08:40:53 +00002032 if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
2033 /* Enable port only if it was previously disabled */
2034 if (!priv->mfunc.master.init_port_ref[port]) {
2035 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
2036 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
2037 if (err)
2038 return err;
2039 }
2040 priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
2041 } else {
2042 if (slave == mlx4_master_func_num(dev)) {
2043 if (check_qp0_state(dev, slave, port) &&
2044 !priv->mfunc.master.qp0_state[port].port_active) {
2045 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
2046 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
2047 if (err)
2048 return err;
2049 priv->mfunc.master.qp0_state[port].port_active = 1;
2050 priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
2051 }
2052 } else
2053 priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002054 }
2055 ++priv->mfunc.master.init_port_ref[port];
2056 return 0;
2057}
2058
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002059int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
Roland Dreier225c7b12007-05-08 18:00:38 -07002060{
2061 struct mlx4_cmd_mailbox *mailbox;
2062 u32 *inbox;
2063 int err;
2064 u32 flags;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002065 u16 field;
Roland Dreier225c7b12007-05-08 18:00:38 -07002066
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002067 if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002068#define INIT_PORT_IN_SIZE 256
2069#define INIT_PORT_FLAGS_OFFSET 0x00
2070#define INIT_PORT_FLAG_SIG (1 << 18)
2071#define INIT_PORT_FLAG_NG (1 << 17)
2072#define INIT_PORT_FLAG_G0 (1 << 16)
2073#define INIT_PORT_VL_SHIFT 4
2074#define INIT_PORT_PORT_WIDTH_SHIFT 8
2075#define INIT_PORT_MTU_OFFSET 0x04
2076#define INIT_PORT_MAX_GID_OFFSET 0x06
2077#define INIT_PORT_MAX_PKEY_OFFSET 0x0a
2078#define INIT_PORT_GUID0_OFFSET 0x10
2079#define INIT_PORT_NODE_GUID_OFFSET 0x18
2080#define INIT_PORT_SI_GUID_OFFSET 0x20
2081
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002082 mailbox = mlx4_alloc_cmd_mailbox(dev);
2083 if (IS_ERR(mailbox))
2084 return PTR_ERR(mailbox);
2085 inbox = mailbox->buf;
Roland Dreier225c7b12007-05-08 18:00:38 -07002086
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002087 flags = 0;
2088 flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
2089 flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
2090 MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07002091
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -07002092 field = 128 << dev->caps.ib_mtu_cap[port];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002093 MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
2094 field = dev->caps.gid_table_len[port];
2095 MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
2096 field = dev->caps.pkey_table_len[port];
2097 MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07002098
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002099 err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00002100 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07002101
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002102 mlx4_free_cmd_mailbox(dev, mailbox);
2103 } else
2104 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00002105 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
Roland Dreier225c7b12007-05-08 18:00:38 -07002106
Majd Dibbiny6d6e9962015-01-27 15:58:09 +02002107 if (!err)
2108 mlx4_hca_core_clock_update(dev);
2109
Roland Dreier225c7b12007-05-08 18:00:38 -07002110 return err;
2111}
2112EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
2113
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002114int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
2115 struct mlx4_vhcr *vhcr,
2116 struct mlx4_cmd_mailbox *inbox,
2117 struct mlx4_cmd_mailbox *outbox,
2118 struct mlx4_cmd_info *cmd)
2119{
2120 struct mlx4_priv *priv = mlx4_priv(dev);
Matan Barak449fc482014-03-19 18:11:52 +02002121 int port = mlx4_slave_convert_port(dev, slave, vhcr->in_modifier);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002122 int err;
2123
Matan Barak449fc482014-03-19 18:11:52 +02002124 if (port < 0)
2125 return -EINVAL;
2126
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002127 if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
2128 (1 << port)))
2129 return 0;
2130
Jack Morgenstein980e9002012-08-03 08:40:53 +00002131 if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
2132 if (priv->mfunc.master.init_port_ref[port] == 1) {
2133 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
Jack Morgenstein5a031082015-01-27 15:58:02 +02002134 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Jack Morgenstein980e9002012-08-03 08:40:53 +00002135 if (err)
2136 return err;
2137 }
2138 priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
2139 } else {
2140 /* infiniband port */
2141 if (slave == mlx4_master_func_num(dev)) {
2142 if (!priv->mfunc.master.qp0_state[port].qp0_active &&
2143 priv->mfunc.master.qp0_state[port].port_active) {
2144 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
Jack Morgenstein5a031082015-01-27 15:58:02 +02002145 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Jack Morgenstein980e9002012-08-03 08:40:53 +00002146 if (err)
2147 return err;
2148 priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
2149 priv->mfunc.master.qp0_state[port].port_active = 0;
2150 }
2151 } else
2152 priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002153 }
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002154 --priv->mfunc.master.init_port_ref[port];
2155 return 0;
2156}
2157
Roland Dreier225c7b12007-05-08 18:00:38 -07002158int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
2159{
Jack Morgenstein5a031082015-01-27 15:58:02 +02002160 return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
2161 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
Roland Dreier225c7b12007-05-08 18:00:38 -07002162}
2163EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
2164
2165int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
2166{
Jack Morgenstein5a031082015-01-27 15:58:02 +02002167 return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA,
2168 MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07002169}
2170
Or Gerlitzd18f1412014-03-27 14:02:03 +02002171struct mlx4_config_dev {
2172 __be32 update_flags;
Matan Barakd475c952014-11-02 16:26:17 +02002173 __be32 rsvd1[3];
Or Gerlitzd18f1412014-03-27 14:02:03 +02002174 __be16 vxlan_udp_dport;
2175 __be16 rsvd2;
Moni Shoua59e14e32015-02-03 16:48:32 +02002176 __be32 rsvd3;
2177 __be32 roce_flags;
2178 __be32 rsvd4[25];
2179 __be16 rsvd5;
2180 u8 rsvd6;
Matan Barakd475c952014-11-02 16:26:17 +02002181 u8 rx_checksum_val;
Or Gerlitzd18f1412014-03-27 14:02:03 +02002182};
2183
2184#define MLX4_VXLAN_UDP_DPORT (1 << 0)
Moni Shoua59e14e32015-02-03 16:48:32 +02002185#define MLX4_DISABLE_RX_PORT BIT(18)
Or Gerlitzd18f1412014-03-27 14:02:03 +02002186
Matan Barakd475c952014-11-02 16:26:17 +02002187static int mlx4_CONFIG_DEV_set(struct mlx4_dev *dev, struct mlx4_config_dev *config_dev)
Or Gerlitzd18f1412014-03-27 14:02:03 +02002188{
2189 int err;
2190 struct mlx4_cmd_mailbox *mailbox;
2191
2192 mailbox = mlx4_alloc_cmd_mailbox(dev);
2193 if (IS_ERR(mailbox))
2194 return PTR_ERR(mailbox);
2195
2196 memcpy(mailbox->buf, config_dev, sizeof(*config_dev));
2197
2198 err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_CONFIG_DEV,
2199 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
2200
2201 mlx4_free_cmd_mailbox(dev, mailbox);
2202 return err;
2203}
2204
Matan Barakd475c952014-11-02 16:26:17 +02002205static int mlx4_CONFIG_DEV_get(struct mlx4_dev *dev, struct mlx4_config_dev *config_dev)
2206{
2207 int err;
2208 struct mlx4_cmd_mailbox *mailbox;
2209
2210 mailbox = mlx4_alloc_cmd_mailbox(dev);
2211 if (IS_ERR(mailbox))
2212 return PTR_ERR(mailbox);
2213
2214 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 1, MLX4_CMD_CONFIG_DEV,
2215 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
2216
2217 if (!err)
2218 memcpy(config_dev, mailbox->buf, sizeof(*config_dev));
2219
2220 mlx4_free_cmd_mailbox(dev, mailbox);
2221 return err;
2222}
2223
2224/* Conversion between the HW values and the actual functionality.
2225 * The value represented by the array index,
2226 * and the functionality determined by the flags.
2227 */
2228static const u8 config_dev_csum_flags[] = {
2229 [0] = 0,
2230 [1] = MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP,
2231 [2] = MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP |
2232 MLX4_RX_CSUM_MODE_L4,
2233 [3] = MLX4_RX_CSUM_MODE_L4 |
2234 MLX4_RX_CSUM_MODE_IP_OK_IP_NON_TCP_UDP |
2235 MLX4_RX_CSUM_MODE_MULTI_VLAN
2236};
2237
2238int mlx4_config_dev_retrieval(struct mlx4_dev *dev,
2239 struct mlx4_config_dev_params *params)
2240{
Maor Gottlieb6af0a522015-02-03 17:57:16 +02002241 struct mlx4_config_dev config_dev = {0};
Matan Barakd475c952014-11-02 16:26:17 +02002242 int err;
2243 u8 csum_mask;
2244
2245#define CONFIG_DEV_RX_CSUM_MODE_MASK 0x7
2246#define CONFIG_DEV_RX_CSUM_MODE_PORT1_BIT_OFFSET 0
2247#define CONFIG_DEV_RX_CSUM_MODE_PORT2_BIT_OFFSET 4
2248
2249 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_CONFIG_DEV))
2250 return -ENOTSUPP;
2251
2252 err = mlx4_CONFIG_DEV_get(dev, &config_dev);
2253 if (err)
2254 return err;
2255
2256 csum_mask = (config_dev.rx_checksum_val >> CONFIG_DEV_RX_CSUM_MODE_PORT1_BIT_OFFSET) &
2257 CONFIG_DEV_RX_CSUM_MODE_MASK;
2258
2259 if (csum_mask >= sizeof(config_dev_csum_flags)/sizeof(config_dev_csum_flags[0]))
2260 return -EINVAL;
2261 params->rx_csum_flags_port_1 = config_dev_csum_flags[csum_mask];
2262
2263 csum_mask = (config_dev.rx_checksum_val >> CONFIG_DEV_RX_CSUM_MODE_PORT2_BIT_OFFSET) &
2264 CONFIG_DEV_RX_CSUM_MODE_MASK;
2265
2266 if (csum_mask >= sizeof(config_dev_csum_flags)/sizeof(config_dev_csum_flags[0]))
2267 return -EINVAL;
2268 params->rx_csum_flags_port_2 = config_dev_csum_flags[csum_mask];
2269
2270 params->vxlan_udp_dport = be16_to_cpu(config_dev.vxlan_udp_dport);
2271
2272 return 0;
2273}
2274EXPORT_SYMBOL_GPL(mlx4_config_dev_retrieval);
2275
Or Gerlitzd18f1412014-03-27 14:02:03 +02002276int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port)
2277{
2278 struct mlx4_config_dev config_dev;
2279
2280 memset(&config_dev, 0, sizeof(config_dev));
2281 config_dev.update_flags = cpu_to_be32(MLX4_VXLAN_UDP_DPORT);
2282 config_dev.vxlan_udp_dport = udp_port;
2283
Matan Barakd475c952014-11-02 16:26:17 +02002284 return mlx4_CONFIG_DEV_set(dev, &config_dev);
Or Gerlitzd18f1412014-03-27 14:02:03 +02002285}
2286EXPORT_SYMBOL_GPL(mlx4_config_vxlan_port);
2287
Moni Shoua59e14e32015-02-03 16:48:32 +02002288#define CONFIG_DISABLE_RX_PORT BIT(15)
2289int mlx4_disable_rx_port_check(struct mlx4_dev *dev, bool dis)
2290{
2291 struct mlx4_config_dev config_dev;
2292
2293 memset(&config_dev, 0, sizeof(config_dev));
2294 config_dev.update_flags = cpu_to_be32(MLX4_DISABLE_RX_PORT);
2295 if (dis)
2296 config_dev.roce_flags =
2297 cpu_to_be32(CONFIG_DISABLE_RX_PORT);
2298
2299 return mlx4_CONFIG_DEV_set(dev, &config_dev);
2300}
2301
2302int mlx4_virt2phy_port_map(struct mlx4_dev *dev, u32 port1, u32 port2)
2303{
2304 struct mlx4_cmd_mailbox *mailbox;
2305 struct {
2306 __be32 v_port1;
2307 __be32 v_port2;
2308 } *v2p;
2309 int err;
2310
2311 mailbox = mlx4_alloc_cmd_mailbox(dev);
2312 if (IS_ERR(mailbox))
2313 return -ENOMEM;
2314
2315 v2p = mailbox->buf;
2316 v2p->v_port1 = cpu_to_be32(port1);
2317 v2p->v_port2 = cpu_to_be32(port2);
2318
2319 err = mlx4_cmd(dev, mailbox->dma, 0,
2320 MLX4_SET_PORT_VIRT2PHY, MLX4_CMD_VIRT_PORT_MAP,
2321 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
2322
2323 mlx4_free_cmd_mailbox(dev, mailbox);
2324 return err;
2325}
2326
Or Gerlitzd18f1412014-03-27 14:02:03 +02002327
Roland Dreier225c7b12007-05-08 18:00:38 -07002328int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
2329{
2330 int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
2331 MLX4_CMD_SET_ICM_SIZE,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00002332 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07002333 if (ret)
2334 return ret;
2335
2336 /*
2337 * Round up number of system pages needed in case
2338 * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
2339 */
2340 *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
2341 (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
2342
2343 return 0;
2344}
2345
2346int mlx4_NOP(struct mlx4_dev *dev)
2347{
2348 /* Input modifier of 0x1f means "finish as soon as possible." */
Jack Morgenstein5a031082015-01-27 15:58:02 +02002349 return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, MLX4_CMD_TIME_CLASS_A,
2350 MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07002351}
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00002352
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02002353int mlx4_get_phys_port_id(struct mlx4_dev *dev)
2354{
2355 u8 port;
2356 u32 *outbox;
2357 struct mlx4_cmd_mailbox *mailbox;
2358 u32 in_mod;
2359 u32 guid_hi, guid_lo;
2360 int err, ret = 0;
2361#define MOD_STAT_CFG_PORT_OFFSET 8
2362#define MOD_STAT_CFG_GUID_H 0X14
2363#define MOD_STAT_CFG_GUID_L 0X1c
2364
2365 mailbox = mlx4_alloc_cmd_mailbox(dev);
2366 if (IS_ERR(mailbox))
2367 return PTR_ERR(mailbox);
2368 outbox = mailbox->buf;
2369
2370 for (port = 1; port <= dev->caps.num_ports; port++) {
2371 in_mod = port << MOD_STAT_CFG_PORT_OFFSET;
2372 err = mlx4_cmd_box(dev, 0, mailbox->dma, in_mod, 0x2,
2373 MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
2374 MLX4_CMD_NATIVE);
2375 if (err) {
2376 mlx4_err(dev, "Fail to get port %d uplink guid\n",
2377 port);
2378 ret = err;
2379 } else {
2380 MLX4_GET(guid_hi, outbox, MOD_STAT_CFG_GUID_H);
2381 MLX4_GET(guid_lo, outbox, MOD_STAT_CFG_GUID_L);
2382 dev->caps.phys_port_id[port] = (u64)guid_lo |
2383 (u64)guid_hi << 32;
2384 }
2385 }
2386 mlx4_free_cmd_mailbox(dev, mailbox);
2387 return ret;
2388}
2389
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00002390#define MLX4_WOL_SETUP_MODE (5 << 28)
2391int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
2392{
2393 u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
2394
2395 return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00002396 MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
2397 MLX4_CMD_NATIVE);
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00002398}
2399EXPORT_SYMBOL_GPL(mlx4_wol_read);
2400
2401int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
2402{
2403 u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
2404
2405 return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00002406 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00002407}
2408EXPORT_SYMBOL_GPL(mlx4_wol_write);
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002409
2410enum {
2411 ADD_TO_MCG = 0x26,
2412};
2413
2414
2415void mlx4_opreq_action(struct work_struct *work)
2416{
2417 struct mlx4_priv *priv = container_of(work, struct mlx4_priv,
2418 opreq_task);
2419 struct mlx4_dev *dev = &priv->dev;
2420 int num_tasks = atomic_read(&priv->opreq_count);
2421 struct mlx4_cmd_mailbox *mailbox;
2422 struct mlx4_mgm *mgm;
2423 u32 *outbox;
2424 u32 modifier;
2425 u16 token;
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002426 u16 type;
2427 int err;
2428 u32 num_qps;
2429 struct mlx4_qp qp;
2430 int i;
2431 u8 rem_mcg;
2432 u8 prot;
2433
2434#define GET_OP_REQ_MODIFIER_OFFSET 0x08
2435#define GET_OP_REQ_TOKEN_OFFSET 0x14
2436#define GET_OP_REQ_TYPE_OFFSET 0x1a
2437#define GET_OP_REQ_DATA_OFFSET 0x20
2438
2439 mailbox = mlx4_alloc_cmd_mailbox(dev);
2440 if (IS_ERR(mailbox)) {
2441 mlx4_err(dev, "Failed to allocate mailbox for GET_OP_REQ\n");
2442 return;
2443 }
2444 outbox = mailbox->buf;
2445
2446 while (num_tasks) {
2447 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
2448 MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
2449 MLX4_CMD_NATIVE);
2450 if (err) {
Masanari Iida6d3be302013-09-30 23:19:09 +09002451 mlx4_err(dev, "Failed to retrieve required operation: %d\n",
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002452 err);
2453 return;
2454 }
2455 MLX4_GET(modifier, outbox, GET_OP_REQ_MODIFIER_OFFSET);
2456 MLX4_GET(token, outbox, GET_OP_REQ_TOKEN_OFFSET);
2457 MLX4_GET(type, outbox, GET_OP_REQ_TYPE_OFFSET);
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002458 type &= 0xfff;
2459
2460 switch (type) {
2461 case ADD_TO_MCG:
2462 if (dev->caps.steering_mode ==
2463 MLX4_STEERING_MODE_DEVICE_MANAGED) {
2464 mlx4_warn(dev, "ADD MCG operation is not supported in DEVICE_MANAGED steering mode\n");
2465 err = EPERM;
2466 break;
2467 }
2468 mgm = (struct mlx4_mgm *)((u8 *)(outbox) +
2469 GET_OP_REQ_DATA_OFFSET);
2470 num_qps = be32_to_cpu(mgm->members_count) &
2471 MGM_QPN_MASK;
2472 rem_mcg = ((u8 *)(&mgm->members_count))[0] & 1;
2473 prot = ((u8 *)(&mgm->members_count))[0] >> 6;
2474
2475 for (i = 0; i < num_qps; i++) {
2476 qp.qpn = be32_to_cpu(mgm->qp[i]);
2477 if (rem_mcg)
2478 err = mlx4_multicast_detach(dev, &qp,
2479 mgm->gid,
2480 prot, 0);
2481 else
2482 err = mlx4_multicast_attach(dev, &qp,
2483 mgm->gid,
2484 mgm->gid[5]
2485 , 0, prot,
2486 NULL);
2487 if (err)
2488 break;
2489 }
2490 break;
2491 default:
2492 mlx4_warn(dev, "Bad type for required operation\n");
2493 err = EINVAL;
2494 break;
2495 }
Eyal Perry28d222b2014-03-02 10:25:03 +02002496 err = mlx4_cmd(dev, 0, ((u32) err |
2497 (__force u32)cpu_to_be32(token) << 16),
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002498 1, MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
2499 MLX4_CMD_NATIVE);
2500 if (err) {
2501 mlx4_err(dev, "Failed to acknowledge required request: %d\n",
2502 err);
2503 goto out;
2504 }
2505 memset(outbox, 0, 0xffc);
2506 num_tasks = atomic_dec_return(&priv->opreq_count);
2507 }
2508
2509out:
2510 mlx4_free_cmd_mailbox(dev, mailbox);
2511}
Jack Morgenstein114840c2014-06-01 11:53:50 +03002512
2513static int mlx4_check_smp_firewall_active(struct mlx4_dev *dev,
2514 struct mlx4_cmd_mailbox *mailbox)
2515{
2516#define MLX4_CMD_MAD_DEMUX_SET_ATTR_OFFSET 0x10
2517#define MLX4_CMD_MAD_DEMUX_GETRESP_ATTR_OFFSET 0x20
2518#define MLX4_CMD_MAD_DEMUX_TRAP_ATTR_OFFSET 0x40
2519#define MLX4_CMD_MAD_DEMUX_TRAP_REPRESS_ATTR_OFFSET 0x70
2520
2521 u32 set_attr_mask, getresp_attr_mask;
2522 u32 trap_attr_mask, traprepress_attr_mask;
2523
2524 MLX4_GET(set_attr_mask, mailbox->buf,
2525 MLX4_CMD_MAD_DEMUX_SET_ATTR_OFFSET);
2526 mlx4_dbg(dev, "SMP firewall set_attribute_mask = 0x%x\n",
2527 set_attr_mask);
2528
2529 MLX4_GET(getresp_attr_mask, mailbox->buf,
2530 MLX4_CMD_MAD_DEMUX_GETRESP_ATTR_OFFSET);
2531 mlx4_dbg(dev, "SMP firewall getresp_attribute_mask = 0x%x\n",
2532 getresp_attr_mask);
2533
2534 MLX4_GET(trap_attr_mask, mailbox->buf,
2535 MLX4_CMD_MAD_DEMUX_TRAP_ATTR_OFFSET);
2536 mlx4_dbg(dev, "SMP firewall trap_attribute_mask = 0x%x\n",
2537 trap_attr_mask);
2538
2539 MLX4_GET(traprepress_attr_mask, mailbox->buf,
2540 MLX4_CMD_MAD_DEMUX_TRAP_REPRESS_ATTR_OFFSET);
2541 mlx4_dbg(dev, "SMP firewall traprepress_attribute_mask = 0x%x\n",
2542 traprepress_attr_mask);
2543
2544 if (set_attr_mask && getresp_attr_mask && trap_attr_mask &&
2545 traprepress_attr_mask)
2546 return 1;
2547
2548 return 0;
2549}
2550
2551int mlx4_config_mad_demux(struct mlx4_dev *dev)
2552{
2553 struct mlx4_cmd_mailbox *mailbox;
2554 int secure_host_active;
2555 int err;
2556
2557 /* Check if mad_demux is supported */
2558 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_MAD_DEMUX))
2559 return 0;
2560
2561 mailbox = mlx4_alloc_cmd_mailbox(dev);
2562 if (IS_ERR(mailbox)) {
2563 mlx4_warn(dev, "Failed to allocate mailbox for cmd MAD_DEMUX");
2564 return -ENOMEM;
2565 }
2566
2567 /* Query mad_demux to find out which MADs are handled by internal sma */
2568 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0x01 /* subn mgmt class */,
2569 MLX4_CMD_MAD_DEMUX_QUERY_RESTR, MLX4_CMD_MAD_DEMUX,
2570 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
2571 if (err) {
2572 mlx4_warn(dev, "MLX4_CMD_MAD_DEMUX: query restrictions failed (%d)\n",
2573 err);
2574 goto out;
2575 }
2576
2577 secure_host_active = mlx4_check_smp_firewall_active(dev, mailbox);
2578
2579 /* Config mad_demux to handle all MADs returned by the query above */
2580 err = mlx4_cmd(dev, mailbox->dma, 0x01 /* subn mgmt class */,
2581 MLX4_CMD_MAD_DEMUX_CONFIG, MLX4_CMD_MAD_DEMUX,
2582 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
2583 if (err) {
2584 mlx4_warn(dev, "MLX4_CMD_MAD_DEMUX: configure failed (%d)\n", err);
2585 goto out;
2586 }
2587
2588 if (secure_host_active)
2589 mlx4_warn(dev, "HCA operating in secure-host mode. SMP firewall activated.\n");
2590out:
2591 mlx4_free_cmd_mailbox(dev, mailbox);
2592 return err;
2593}
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +02002594
2595/* Access Reg commands */
2596enum mlx4_access_reg_masks {
2597 MLX4_ACCESS_REG_STATUS_MASK = 0x7f,
2598 MLX4_ACCESS_REG_METHOD_MASK = 0x7f,
2599 MLX4_ACCESS_REG_LEN_MASK = 0x7ff
2600};
2601
2602struct mlx4_access_reg {
2603 __be16 constant1;
2604 u8 status;
2605 u8 resrvd1;
2606 __be16 reg_id;
2607 u8 method;
2608 u8 constant2;
2609 __be32 resrvd2[2];
2610 __be16 len_const;
2611 __be16 resrvd3;
2612#define MLX4_ACCESS_REG_HEADER_SIZE (20)
2613 u8 reg_data[MLX4_MAILBOX_SIZE-MLX4_ACCESS_REG_HEADER_SIZE];
2614} __attribute__((__packed__));
2615
2616/**
2617 * mlx4_ACCESS_REG - Generic access reg command.
2618 * @dev: mlx4_dev.
2619 * @reg_id: register ID to access.
2620 * @method: Access method Read/Write.
2621 * @reg_len: register length to Read/Write in bytes.
2622 * @reg_data: reg_data pointer to Read/Write From/To.
2623 *
2624 * Access ConnectX registers FW command.
2625 * Returns 0 on success and copies outbox mlx4_access_reg data
2626 * field into reg_data or a negative error code.
2627 */
2628static int mlx4_ACCESS_REG(struct mlx4_dev *dev, u16 reg_id,
2629 enum mlx4_access_reg_method method,
2630 u16 reg_len, void *reg_data)
2631{
2632 struct mlx4_cmd_mailbox *inbox, *outbox;
2633 struct mlx4_access_reg *inbuf, *outbuf;
2634 int err;
2635
2636 inbox = mlx4_alloc_cmd_mailbox(dev);
2637 if (IS_ERR(inbox))
2638 return PTR_ERR(inbox);
2639
2640 outbox = mlx4_alloc_cmd_mailbox(dev);
2641 if (IS_ERR(outbox)) {
2642 mlx4_free_cmd_mailbox(dev, inbox);
2643 return PTR_ERR(outbox);
2644 }
2645
2646 inbuf = inbox->buf;
2647 outbuf = outbox->buf;
2648
2649 inbuf->constant1 = cpu_to_be16(0x1<<11 | 0x4);
2650 inbuf->constant2 = 0x1;
2651 inbuf->reg_id = cpu_to_be16(reg_id);
2652 inbuf->method = method & MLX4_ACCESS_REG_METHOD_MASK;
2653
2654 reg_len = min(reg_len, (u16)(sizeof(inbuf->reg_data)));
2655 inbuf->len_const =
2656 cpu_to_be16(((reg_len/4 + 1) & MLX4_ACCESS_REG_LEN_MASK) |
2657 ((0x3) << 12));
2658
2659 memcpy(inbuf->reg_data, reg_data, reg_len);
2660 err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, 0, 0,
2661 MLX4_CMD_ACCESS_REG, MLX4_CMD_TIME_CLASS_C,
Saeed Mahameed6e806692014-11-02 16:26:13 +02002662 MLX4_CMD_WRAPPED);
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +02002663 if (err)
2664 goto out;
2665
2666 if (outbuf->status & MLX4_ACCESS_REG_STATUS_MASK) {
2667 err = outbuf->status & MLX4_ACCESS_REG_STATUS_MASK;
2668 mlx4_err(dev,
2669 "MLX4_CMD_ACCESS_REG(%x) returned REG status (%x)\n",
2670 reg_id, err);
2671 goto out;
2672 }
2673
2674 memcpy(reg_data, outbuf->reg_data, reg_len);
2675out:
2676 mlx4_free_cmd_mailbox(dev, inbox);
2677 mlx4_free_cmd_mailbox(dev, outbox);
2678 return err;
2679}
2680
2681/* ConnectX registers IDs */
2682enum mlx4_reg_id {
2683 MLX4_REG_ID_PTYS = 0x5004,
2684};
2685
2686/**
2687 * mlx4_ACCESS_PTYS_REG - Access PTYs (Port Type and Speed)
2688 * register
2689 * @dev: mlx4_dev.
2690 * @method: Access method Read/Write.
2691 * @ptys_reg: PTYS register data pointer.
2692 *
2693 * Access ConnectX PTYS register, to Read/Write Port Type/Speed
2694 * configuration
2695 * Returns 0 on success or a negative error code.
2696 */
2697int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
2698 enum mlx4_access_reg_method method,
2699 struct mlx4_ptys_reg *ptys_reg)
2700{
2701 return mlx4_ACCESS_REG(dev, MLX4_REG_ID_PTYS,
2702 method, sizeof(*ptys_reg), ptys_reg);
2703}
2704EXPORT_SYMBOL_GPL(mlx4_ACCESS_PTYS_REG);
Saeed Mahameed6e806692014-11-02 16:26:13 +02002705
2706int mlx4_ACCESS_REG_wrapper(struct mlx4_dev *dev, int slave,
2707 struct mlx4_vhcr *vhcr,
2708 struct mlx4_cmd_mailbox *inbox,
2709 struct mlx4_cmd_mailbox *outbox,
2710 struct mlx4_cmd_info *cmd)
2711{
2712 struct mlx4_access_reg *inbuf = inbox->buf;
2713 u8 method = inbuf->method & MLX4_ACCESS_REG_METHOD_MASK;
2714 u16 reg_id = be16_to_cpu(inbuf->reg_id);
2715
2716 if (slave != mlx4_master_func_num(dev) &&
2717 method == MLX4_ACCESS_REG_WRITE)
2718 return -EPERM;
2719
2720 if (reg_id == MLX4_REG_ID_PTYS) {
2721 struct mlx4_ptys_reg *ptys_reg =
2722 (struct mlx4_ptys_reg *)inbuf->reg_data;
2723
2724 ptys_reg->local_port =
2725 mlx4_slave_convert_port(dev, slave,
2726 ptys_reg->local_port);
2727 }
2728
2729 return mlx4_cmd_box(dev, inbox->dma, outbox->dma, vhcr->in_modifier,
2730 0, MLX4_CMD_ACCESS_REG, MLX4_CMD_TIME_CLASS_C,
2731 MLX4_CMD_NATIVE);
2732}