blob: 7da9621d2c60c7e4f2b44509646c31e68c71ddb3 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Chris Wilsonaae4a3d2017-02-13 17:15:44 +000026#include <linux/slab.h> /* fault-inject.h is not standalone! */
27
28#include <linux/fault-inject.h>
Chris Wilsone007b192017-01-11 11:23:10 +000029#include <linux/log2.h>
Chris Wilson606fec92017-01-11 11:23:12 +000030#include <linux/random.h>
Daniel Vetter0e46ce22014-01-08 16:10:27 +010031#include <linux/seq_file.h>
Chris Wilson5bab6f62015-10-23 18:43:32 +010032#include <linux/stop_machine.h>
Chris Wilsone007b192017-01-11 11:23:10 +000033
Laura Abbotted3ba072017-05-08 15:58:17 -070034#include <asm/set_memory.h>
35
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/drmP.h>
37#include <drm/i915_drm.h>
Chris Wilsone007b192017-01-11 11:23:10 +000038
Daniel Vetter76aaf222010-11-05 22:23:30 +010039#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080040#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010041#include "i915_trace.h"
42#include "intel_drv.h"
Chris Wilsond07f0e52016-10-28 13:58:44 +010043#include "intel_frontbuffer.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010044
Chris Wilsonbb8f9cf2016-08-22 08:44:31 +010045#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)
46
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000047/**
48 * DOC: Global GTT views
49 *
50 * Background and previous state
51 *
52 * Historically objects could exists (be bound) in global GTT space only as
53 * singular instances with a view representing all of the object's backing pages
54 * in a linear fashion. This view will be called a normal view.
55 *
56 * To support multiple views of the same object, where the number of mapped
57 * pages is not equal to the backing store, or where the layout of the pages
58 * is not linear, concept of a GGTT view was added.
59 *
60 * One example of an alternative view is a stereo display driven by a single
61 * image. In this case we would have a framebuffer looking like this
62 * (2x2 pages):
63 *
64 * 12
65 * 34
66 *
67 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
68 * rendering. In contrast, fed to the display engine would be an alternative
69 * view which could look something like this:
70 *
71 * 1212
72 * 3434
73 *
74 * In this example both the size and layout of pages in the alternative view is
75 * different from the normal view.
76 *
77 * Implementation and usage
78 *
79 * GGTT views are implemented using VMAs and are distinguished via enum
80 * i915_ggtt_view_type and struct i915_ggtt_view.
81 *
82 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020083 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
84 * renaming in large amounts of code. They take the struct i915_ggtt_view
85 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000086 *
87 * As a helper for callers which are only interested in the normal view,
88 * globally const i915_ggtt_view_normal singleton instance exists. All old core
89 * GEM API functions, the ones not taking the view parameter, are operating on,
90 * or with the normal GGTT view.
91 *
92 * Code wanting to add or use a new GGTT view needs to:
93 *
94 * 1. Add a new enum with a suitable name.
95 * 2. Extend the metadata in the i915_ggtt_view structure if required.
96 * 3. Add support to i915_get_vma_pages().
97 *
98 * New views are required to build a scatter-gather table from within the
99 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
100 * exists for the lifetime of an VMA.
101 *
102 * Core API is designed to have copy semantics which means that passed in
103 * struct i915_ggtt_view does not need to be persistent (left around after
104 * calling the core API functions).
105 *
106 */
107
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200108static int
109i915_get_ggtt_vma_pages(struct i915_vma *vma);
110
Chris Wilson7c3f86b2017-01-12 11:00:49 +0000111static void gen6_ggtt_invalidate(struct drm_i915_private *dev_priv)
112{
113 /* Note that as an uncached mmio write, this should flush the
114 * WCB of the writes into the GGTT before it triggers the invalidate.
115 */
116 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
117}
118
119static void guc_ggtt_invalidate(struct drm_i915_private *dev_priv)
120{
121 gen6_ggtt_invalidate(dev_priv);
122 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
123}
124
125static void gmch_ggtt_invalidate(struct drm_i915_private *dev_priv)
126{
127 intel_gtt_chipset_flush();
128}
129
130static inline void i915_ggtt_invalidate(struct drm_i915_private *i915)
131{
132 i915->ggtt.invalidate(i915);
133}
134
Chris Wilsonc0336662016-05-06 15:40:21 +0100135int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
136 int enable_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200137{
Chris Wilson1893a712014-09-19 11:56:27 +0100138 bool has_aliasing_ppgtt;
139 bool has_full_ppgtt;
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100140 bool has_full_48bit_ppgtt;
Chris Wilson1893a712014-09-19 11:56:27 +0100141
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800142 has_aliasing_ppgtt = dev_priv->info.has_aliasing_ppgtt;
143 has_full_ppgtt = dev_priv->info.has_full_ppgtt;
144 has_full_48bit_ppgtt = dev_priv->info.has_full_48bit_ppgtt;
Chris Wilson1893a712014-09-19 11:56:27 +0100145
Zhi Wange320d402016-09-06 12:04:12 +0800146 if (intel_vgpu_active(dev_priv)) {
Tina Zhang8a4ab662017-08-14 15:20:46 +0800147 /* GVT-g has no support for 32bit ppgtt */
Zhi Wange320d402016-09-06 12:04:12 +0800148 has_full_ppgtt = false;
Tina Zhang8a4ab662017-08-14 15:20:46 +0800149 has_full_48bit_ppgtt = intel_vgpu_has_full_48bit_ppgtt(dev_priv);
Zhi Wange320d402016-09-06 12:04:12 +0800150 }
Yu Zhang71ba2d62015-02-10 19:05:54 +0800151
Chris Wilson0e4ca102016-04-29 13:18:22 +0100152 if (!has_aliasing_ppgtt)
153 return 0;
154
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000155 /*
156 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
157 * execlists, the sole mechanism available to submit work.
158 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100159 if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200160 return 0;
161
162 if (enable_ppgtt == 1)
163 return 1;
164
Chris Wilson1893a712014-09-19 11:56:27 +0100165 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200166 return 2;
167
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100168 if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
169 return 3;
170
Daniel Vetter93a25a92014-03-06 09:40:43 +0100171 /* Disable ppgtt on SNB if VT-d is on. */
Chris Wilson80debff2017-05-25 13:16:12 +0100172 if (IS_GEN6(dev_priv) && intel_vtd_active()) {
Daniel Vetter93a25a92014-03-06 09:40:43 +0100173 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200174 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100175 }
Daniel Vetter93a25a92014-03-06 09:40:43 +0100176
Jesse Barnes62942ed2014-06-13 09:28:33 -0700177 /* Early VLV doesn't have this */
Chris Wilson91c8a322016-07-05 10:40:23 +0100178 if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700179 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
180 return 0;
181 }
182
Joonas Lahtinen4fc05062017-08-11 12:51:26 +0300183 if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists) {
184 if (has_full_48bit_ppgtt)
185 return 3;
186
187 if (has_full_ppgtt)
188 return 2;
189 }
190
191 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100192}
193
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200194static int ppgtt_bind_vma(struct i915_vma *vma,
195 enum i915_cache_level cache_level,
196 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200197{
Chris Wilsonff685972017-02-15 08:43:42 +0000198 u32 pte_flags;
199 int ret;
200
Matthew Auld1f234752017-05-12 10:14:23 +0100201 if (!(vma->flags & I915_VMA_LOCAL_BIND)) {
202 ret = vma->vm->allocate_va_range(vma->vm, vma->node.start,
203 vma->size);
204 if (ret)
205 return ret;
206 }
Daniel Vetter47552652015-04-14 17:35:24 +0200207
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100208 vma->pages = vma->obj->mm.pages;
Chris Wilson247177d2016-08-15 10:48:47 +0100209
Daniel Vetter47552652015-04-14 17:35:24 +0200210 /* Currently applicable only to VLV */
Chris Wilsonff685972017-02-15 08:43:42 +0000211 pte_flags = 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200212 if (vma->obj->gt_ro)
213 pte_flags |= PTE_READ_ONLY;
214
Matthew Auld4a234c52017-06-22 10:58:36 +0100215 vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200216
217 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200218}
219
220static void ppgtt_unbind_vma(struct i915_vma *vma)
221{
Chris Wilsonff685972017-02-15 08:43:42 +0000222 vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
Daniel Vetter47552652015-04-14 17:35:24 +0200223}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800224
Daniel Vetter2c642b02015-04-14 17:35:26 +0200225static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200226 enum i915_cache_level level)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700227{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200228 gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700229 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300230
231 switch (level) {
232 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800233 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300234 break;
235 case I915_CACHE_WT:
236 pte |= PPAT_DISPLAY_ELLC_INDEX;
237 break;
238 default:
239 pte |= PPAT_CACHED_INDEX;
240 break;
241 }
242
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700243 return pte;
244}
245
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300246static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
247 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800248{
Michel Thierry07749ef2015-03-16 16:00:54 +0000249 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800250 pde |= addr;
251 if (level != I915_CACHE_NONE)
252 pde |= PPAT_CACHED_PDE_INDEX;
253 else
254 pde |= PPAT_UNCACHED_INDEX;
255 return pde;
256}
257
Michel Thierry762d9932015-07-30 11:05:29 +0100258#define gen8_pdpe_encode gen8_pde_encode
259#define gen8_pml4e_encode gen8_pde_encode
260
Michel Thierry07749ef2015-03-16 16:00:54 +0000261static gen6_pte_t snb_pte_encode(dma_addr_t addr,
262 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200263 u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700264{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200265 gen6_pte_t pte = GEN6_PTE_VALID;
Ben Widawsky54d12522012-09-24 16:44:32 -0700266 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700267
268 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100269 case I915_CACHE_L3_LLC:
270 case I915_CACHE_LLC:
271 pte |= GEN6_PTE_CACHE_LLC;
272 break;
273 case I915_CACHE_NONE:
274 pte |= GEN6_PTE_UNCACHED;
275 break;
276 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100277 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100278 }
279
280 return pte;
281}
282
Michel Thierry07749ef2015-03-16 16:00:54 +0000283static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
284 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200285 u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100286{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200287 gen6_pte_t pte = GEN6_PTE_VALID;
Chris Wilson350ec882013-08-06 13:17:02 +0100288 pte |= GEN6_PTE_ADDR_ENCODE(addr);
289
290 switch (level) {
291 case I915_CACHE_L3_LLC:
292 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700293 break;
294 case I915_CACHE_LLC:
295 pte |= GEN6_PTE_CACHE_LLC;
296 break;
297 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700298 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700299 break;
300 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100301 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700302 }
303
Ben Widawsky54d12522012-09-24 16:44:32 -0700304 return pte;
305}
306
Michel Thierry07749ef2015-03-16 16:00:54 +0000307static gen6_pte_t byt_pte_encode(dma_addr_t addr,
308 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200309 u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700310{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200311 gen6_pte_t pte = GEN6_PTE_VALID;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700312 pte |= GEN6_PTE_ADDR_ENCODE(addr);
313
Akash Goel24f3a8c2014-06-17 10:59:42 +0530314 if (!(flags & PTE_READ_ONLY))
315 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700316
317 if (level != I915_CACHE_NONE)
318 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
319
320 return pte;
321}
322
Michel Thierry07749ef2015-03-16 16:00:54 +0000323static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
324 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200325 u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700326{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200327 gen6_pte_t pte = GEN6_PTE_VALID;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700328 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700329
330 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700331 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700332
333 return pte;
334}
335
Michel Thierry07749ef2015-03-16 16:00:54 +0000336static gen6_pte_t iris_pte_encode(dma_addr_t addr,
337 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200338 u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700339{
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200340 gen6_pte_t pte = GEN6_PTE_VALID;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700341 pte |= HSW_PTE_ADDR_ENCODE(addr);
342
Chris Wilson651d7942013-08-08 14:41:10 +0100343 switch (level) {
344 case I915_CACHE_NONE:
345 break;
346 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000347 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100348 break;
349 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000350 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100351 break;
352 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700353
354 return pte;
355}
356
Chris Wilson84486612017-02-15 08:43:40 +0000357static struct page *vm_alloc_page(struct i915_address_space *vm, gfp_t gfp)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000358{
Chris Wilson66df1012017-08-22 18:38:28 +0100359 struct pagevec *pvec = &vm->free_pages;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000360
Chris Wilson84486612017-02-15 08:43:40 +0000361 if (I915_SELFTEST_ONLY(should_fail(&vm->fault_attr, 1)))
362 i915_gem_shrink_all(vm->i915);
Chris Wilsonaae4a3d2017-02-13 17:15:44 +0000363
Chris Wilson66df1012017-08-22 18:38:28 +0100364 if (likely(pvec->nr))
365 return pvec->pages[--pvec->nr];
Chris Wilson84486612017-02-15 08:43:40 +0000366
Chris Wilson66df1012017-08-22 18:38:28 +0100367 if (!vm->pt_kmap_wc)
368 return alloc_page(gfp);
369
370 /* A placeholder for a specific mutex to guard the WC stash */
371 lockdep_assert_held(&vm->i915->drm.struct_mutex);
372
373 /* Look in our global stash of WC pages... */
374 pvec = &vm->i915->mm.wc_stash;
375 if (likely(pvec->nr))
376 return pvec->pages[--pvec->nr];
377
378 /* Otherwise batch allocate pages to amoritize cost of set_pages_wc. */
379 do {
380 struct page *page;
381
382 page = alloc_page(gfp);
383 if (unlikely(!page))
384 break;
385
386 pvec->pages[pvec->nr++] = page;
387 } while (pagevec_space(pvec));
388
389 if (unlikely(!pvec->nr))
Chris Wilson84486612017-02-15 08:43:40 +0000390 return NULL;
391
Chris Wilson66df1012017-08-22 18:38:28 +0100392 set_pages_array_wc(pvec->pages, pvec->nr);
Chris Wilson84486612017-02-15 08:43:40 +0000393
Chris Wilson66df1012017-08-22 18:38:28 +0100394 return pvec->pages[--pvec->nr];
Chris Wilson84486612017-02-15 08:43:40 +0000395}
396
Chris Wilson66df1012017-08-22 18:38:28 +0100397static void vm_free_pages_release(struct i915_address_space *vm,
398 bool immediate)
Chris Wilson84486612017-02-15 08:43:40 +0000399{
Chris Wilson66df1012017-08-22 18:38:28 +0100400 struct pagevec *pvec = &vm->free_pages;
Chris Wilson84486612017-02-15 08:43:40 +0000401
Chris Wilson66df1012017-08-22 18:38:28 +0100402 GEM_BUG_ON(!pagevec_count(pvec));
Chris Wilson84486612017-02-15 08:43:40 +0000403
Chris Wilson66df1012017-08-22 18:38:28 +0100404 if (vm->pt_kmap_wc) {
405 struct pagevec *stash = &vm->i915->mm.wc_stash;
406
407 /* When we use WC, first fill up the global stash and then
408 * only if full immediately free the overflow.
409 */
410
411 lockdep_assert_held(&vm->i915->drm.struct_mutex);
412 if (pagevec_space(stash)) {
413 do {
414 stash->pages[stash->nr++] =
415 pvec->pages[--pvec->nr];
416 if (!pvec->nr)
417 return;
418 } while (pagevec_space(stash));
419
420 /* As we have made some room in the VM's free_pages,
421 * we can wait for it to fill again. Unless we are
422 * inside i915_address_space_fini() and must
423 * immediately release the pages!
424 */
425 if (!immediate)
426 return;
427 }
428
429 set_pages_array_wb(pvec->pages, pvec->nr);
430 }
431
432 __pagevec_release(pvec);
Chris Wilson84486612017-02-15 08:43:40 +0000433}
434
435static void vm_free_page(struct i915_address_space *vm, struct page *page)
436{
437 if (!pagevec_add(&vm->free_pages, page))
Chris Wilson66df1012017-08-22 18:38:28 +0100438 vm_free_pages_release(vm, false);
Chris Wilson84486612017-02-15 08:43:40 +0000439}
440
441static int __setup_page_dma(struct i915_address_space *vm,
442 struct i915_page_dma *p,
443 gfp_t gfp)
444{
445 p->page = vm_alloc_page(vm, gfp | __GFP_NOWARN | __GFP_NORETRY);
446 if (unlikely(!p->page))
Michel Thierry1266cdb2015-03-24 17:06:33 +0000447 return -ENOMEM;
448
Chris Wilson84486612017-02-15 08:43:40 +0000449 p->daddr = dma_map_page(vm->dma, p->page, 0, PAGE_SIZE,
450 PCI_DMA_BIDIRECTIONAL);
451 if (unlikely(dma_mapping_error(vm->dma, p->daddr))) {
452 vm_free_page(vm, p->page);
453 return -ENOMEM;
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300454 }
455
Michel Thierry1266cdb2015-03-24 17:06:33 +0000456 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000457}
458
Chris Wilson84486612017-02-15 08:43:40 +0000459static int setup_page_dma(struct i915_address_space *vm,
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000460 struct i915_page_dma *p)
Mika Kuoppalac114f762015-06-25 18:35:13 +0300461{
Chris Wilson84486612017-02-15 08:43:40 +0000462 return __setup_page_dma(vm, p, I915_GFP_DMA);
Mika Kuoppalac114f762015-06-25 18:35:13 +0300463}
464
Chris Wilson84486612017-02-15 08:43:40 +0000465static void cleanup_page_dma(struct i915_address_space *vm,
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000466 struct i915_page_dma *p)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300467{
Chris Wilson84486612017-02-15 08:43:40 +0000468 dma_unmap_page(vm->dma, p->daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
469 vm_free_page(vm, p->page);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300470}
471
Chris Wilson9231da72017-02-15 08:43:41 +0000472#define kmap_atomic_px(px) kmap_atomic(px_base(px)->page)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300473
Chris Wilson84486612017-02-15 08:43:40 +0000474#define setup_px(vm, px) setup_page_dma((vm), px_base(px))
475#define cleanup_px(vm, px) cleanup_page_dma((vm), px_base(px))
476#define fill_px(ppgtt, px, v) fill_page_dma((vm), px_base(px), (v))
477#define fill32_px(ppgtt, px, v) fill_page_dma_32((vm), px_base(px), (v))
Mika Kuoppala567047b2015-06-25 18:35:12 +0300478
Chris Wilson84486612017-02-15 08:43:40 +0000479static void fill_page_dma(struct i915_address_space *vm,
480 struct i915_page_dma *p,
481 const u64 val)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300482{
Chris Wilson9231da72017-02-15 08:43:41 +0000483 u64 * const vaddr = kmap_atomic(p->page);
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300484 int i;
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300485
486 for (i = 0; i < 512; i++)
487 vaddr[i] = val;
488
Chris Wilson9231da72017-02-15 08:43:41 +0000489 kunmap_atomic(vaddr);
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300490}
491
Chris Wilson84486612017-02-15 08:43:40 +0000492static void fill_page_dma_32(struct i915_address_space *vm,
493 struct i915_page_dma *p,
494 const u32 v)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300495{
Chris Wilson84486612017-02-15 08:43:40 +0000496 fill_page_dma(vm, p, (u64)v << 32 | v);
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300497}
498
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100499static int
Chris Wilson84486612017-02-15 08:43:40 +0000500setup_scratch_page(struct i915_address_space *vm, gfp_t gfp)
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300501{
Chris Wilson66df1012017-08-22 18:38:28 +0100502 struct page *page;
503 dma_addr_t addr;
504
505 page = alloc_page(gfp | __GFP_ZERO);
506 if (unlikely(!page))
507 return -ENOMEM;
508
509 addr = dma_map_page(vm->dma, page, 0, PAGE_SIZE,
510 PCI_DMA_BIDIRECTIONAL);
511 if (unlikely(dma_mapping_error(vm->dma, addr))) {
512 __free_page(page);
513 return -ENOMEM;
514 }
515
516 vm->scratch_page.page = page;
517 vm->scratch_page.daddr = addr;
518 return 0;
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300519}
520
Chris Wilson84486612017-02-15 08:43:40 +0000521static void cleanup_scratch_page(struct i915_address_space *vm)
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300522{
Chris Wilson66df1012017-08-22 18:38:28 +0100523 struct i915_page_dma *p = &vm->scratch_page;
524
525 dma_unmap_page(vm->dma, p->daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
526 __free_page(p->page);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300527}
528
Chris Wilson84486612017-02-15 08:43:40 +0000529static struct i915_page_table *alloc_pt(struct i915_address_space *vm)
Ben Widawsky06fda602015-02-24 16:22:36 +0000530{
Michel Thierryec565b32015-04-08 12:13:23 +0100531 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000532
Chris Wilsondd196742017-02-15 08:43:46 +0000533 pt = kmalloc(sizeof(*pt), GFP_KERNEL | __GFP_NOWARN);
534 if (unlikely(!pt))
Ben Widawsky06fda602015-02-24 16:22:36 +0000535 return ERR_PTR(-ENOMEM);
536
Chris Wilsondd196742017-02-15 08:43:46 +0000537 if (unlikely(setup_px(vm, pt))) {
538 kfree(pt);
539 return ERR_PTR(-ENOMEM);
540 }
Ben Widawsky678d96f2015-03-16 16:00:56 +0000541
Chris Wilsondd196742017-02-15 08:43:46 +0000542 pt->used_ptes = 0;
Ben Widawsky06fda602015-02-24 16:22:36 +0000543 return pt;
544}
545
Chris Wilson84486612017-02-15 08:43:40 +0000546static void free_pt(struct i915_address_space *vm, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000547{
Chris Wilson84486612017-02-15 08:43:40 +0000548 cleanup_px(vm, pt);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300549 kfree(pt);
550}
551
552static void gen8_initialize_pt(struct i915_address_space *vm,
553 struct i915_page_table *pt)
554{
Chris Wilsondd196742017-02-15 08:43:46 +0000555 fill_px(vm, pt,
556 gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC));
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300557}
558
559static void gen6_initialize_pt(struct i915_address_space *vm,
560 struct i915_page_table *pt)
561{
Chris Wilsondd196742017-02-15 08:43:46 +0000562 fill32_px(vm, pt,
563 vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0));
Ben Widawsky06fda602015-02-24 16:22:36 +0000564}
565
Chris Wilson84486612017-02-15 08:43:40 +0000566static struct i915_page_directory *alloc_pd(struct i915_address_space *vm)
Ben Widawsky06fda602015-02-24 16:22:36 +0000567{
Michel Thierryec565b32015-04-08 12:13:23 +0100568 struct i915_page_directory *pd;
Ben Widawsky06fda602015-02-24 16:22:36 +0000569
Chris Wilsonfe52e372017-02-15 08:43:47 +0000570 pd = kzalloc(sizeof(*pd), GFP_KERNEL | __GFP_NOWARN);
571 if (unlikely(!pd))
Ben Widawsky06fda602015-02-24 16:22:36 +0000572 return ERR_PTR(-ENOMEM);
573
Chris Wilsonfe52e372017-02-15 08:43:47 +0000574 if (unlikely(setup_px(vm, pd))) {
575 kfree(pd);
576 return ERR_PTR(-ENOMEM);
577 }
Michel Thierry33c88192015-04-08 12:13:33 +0100578
Chris Wilsonfe52e372017-02-15 08:43:47 +0000579 pd->used_pdes = 0;
Ben Widawsky06fda602015-02-24 16:22:36 +0000580 return pd;
581}
582
Chris Wilson84486612017-02-15 08:43:40 +0000583static void free_pd(struct i915_address_space *vm,
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000584 struct i915_page_directory *pd)
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300585{
Chris Wilsonfe52e372017-02-15 08:43:47 +0000586 cleanup_px(vm, pd);
587 kfree(pd);
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300588}
589
590static void gen8_initialize_pd(struct i915_address_space *vm,
591 struct i915_page_directory *pd)
592{
Chris Wilsondd196742017-02-15 08:43:46 +0000593 unsigned int i;
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300594
Chris Wilsondd196742017-02-15 08:43:46 +0000595 fill_px(vm, pd,
596 gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC));
597 for (i = 0; i < I915_PDES; i++)
598 pd->page_table[i] = vm->scratch_pt;
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300599}
600
Chris Wilsonfe52e372017-02-15 08:43:47 +0000601static int __pdp_init(struct i915_address_space *vm,
Michel Thierry6ac18502015-07-29 17:23:46 +0100602 struct i915_page_directory_pointer *pdp)
603{
Mika Kuoppala3e490042017-02-28 17:28:07 +0200604 const unsigned int pdpes = i915_pdpes_per_pdp(vm);
Chris Wilsone2b763c2017-02-15 08:43:48 +0000605 unsigned int i;
Michel Thierry6ac18502015-07-29 17:23:46 +0100606
Chris Wilsonfe52e372017-02-15 08:43:47 +0000607 pdp->page_directory = kmalloc_array(pdpes, sizeof(*pdp->page_directory),
Chris Wilsone2b763c2017-02-15 08:43:48 +0000608 GFP_KERNEL | __GFP_NOWARN);
609 if (unlikely(!pdp->page_directory))
Michel Thierry6ac18502015-07-29 17:23:46 +0100610 return -ENOMEM;
Michel Thierry6ac18502015-07-29 17:23:46 +0100611
Chris Wilsonfe52e372017-02-15 08:43:47 +0000612 for (i = 0; i < pdpes; i++)
613 pdp->page_directory[i] = vm->scratch_pd;
614
Michel Thierry6ac18502015-07-29 17:23:46 +0100615 return 0;
616}
617
618static void __pdp_fini(struct i915_page_directory_pointer *pdp)
619{
Michel Thierry6ac18502015-07-29 17:23:46 +0100620 kfree(pdp->page_directory);
621 pdp->page_directory = NULL;
622}
623
Mika Kuoppala1e6437b2017-02-28 17:28:09 +0200624static inline bool use_4lvl(const struct i915_address_space *vm)
625{
626 return i915_vm_is_48bit(vm);
627}
628
Chris Wilson84486612017-02-15 08:43:40 +0000629static struct i915_page_directory_pointer *
630alloc_pdp(struct i915_address_space *vm)
Michel Thierry762d9932015-07-30 11:05:29 +0100631{
632 struct i915_page_directory_pointer *pdp;
633 int ret = -ENOMEM;
634
Mika Kuoppala1e6437b2017-02-28 17:28:09 +0200635 WARN_ON(!use_4lvl(vm));
Michel Thierry762d9932015-07-30 11:05:29 +0100636
637 pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
638 if (!pdp)
639 return ERR_PTR(-ENOMEM);
640
Chris Wilsonfe52e372017-02-15 08:43:47 +0000641 ret = __pdp_init(vm, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100642 if (ret)
643 goto fail_bitmap;
644
Chris Wilson84486612017-02-15 08:43:40 +0000645 ret = setup_px(vm, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100646 if (ret)
647 goto fail_page_m;
648
649 return pdp;
650
651fail_page_m:
652 __pdp_fini(pdp);
653fail_bitmap:
654 kfree(pdp);
655
656 return ERR_PTR(ret);
657}
658
Chris Wilson84486612017-02-15 08:43:40 +0000659static void free_pdp(struct i915_address_space *vm,
Michel Thierry6ac18502015-07-29 17:23:46 +0100660 struct i915_page_directory_pointer *pdp)
661{
662 __pdp_fini(pdp);
Mika Kuoppala1e6437b2017-02-28 17:28:09 +0200663
664 if (!use_4lvl(vm))
665 return;
666
667 cleanup_px(vm, pdp);
668 kfree(pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100669}
670
Michel Thierry69ab76f2015-07-29 17:23:55 +0100671static void gen8_initialize_pdp(struct i915_address_space *vm,
672 struct i915_page_directory_pointer *pdp)
673{
674 gen8_ppgtt_pdpe_t scratch_pdpe;
675
676 scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
677
Chris Wilson84486612017-02-15 08:43:40 +0000678 fill_px(vm, pdp, scratch_pdpe);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100679}
680
681static void gen8_initialize_pml4(struct i915_address_space *vm,
682 struct i915_pml4 *pml4)
683{
Chris Wilsone2b763c2017-02-15 08:43:48 +0000684 unsigned int i;
Michel Thierry69ab76f2015-07-29 17:23:55 +0100685
Chris Wilsone2b763c2017-02-15 08:43:48 +0000686 fill_px(vm, pml4,
687 gen8_pml4e_encode(px_dma(vm->scratch_pdp), I915_CACHE_LLC));
688 for (i = 0; i < GEN8_PML4ES_PER_PML4; i++)
689 pml4->pdps[i] = vm->scratch_pdp;
Michel Thierry6ac18502015-07-29 17:23:46 +0100690}
691
Ben Widawsky94e409c2013-11-04 22:29:36 -0800692/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100693static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100694 unsigned entry,
695 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800696{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000697 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000698 u32 *cs;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800699
700 BUG_ON(entry >= 4);
701
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000702 cs = intel_ring_begin(req, 6);
703 if (IS_ERR(cs))
704 return PTR_ERR(cs);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800705
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000706 *cs++ = MI_LOAD_REGISTER_IMM(1);
707 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, entry));
708 *cs++ = upper_32_bits(addr);
709 *cs++ = MI_LOAD_REGISTER_IMM(1);
710 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, entry));
711 *cs++ = lower_32_bits(addr);
712 intel_ring_advance(req, cs);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800713
714 return 0;
715}
716
Mika Kuoppalae7167762017-02-28 17:28:10 +0200717static int gen8_mm_switch_3lvl(struct i915_hw_ppgtt *ppgtt,
718 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800719{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800720 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800721
Mika Kuoppalae7167762017-02-28 17:28:10 +0200722 for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300723 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
724
John Harrisone85b26d2015-05-29 17:43:56 +0100725 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800726 if (ret)
727 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800728 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800729
Ben Widawskyeeb94882013-12-06 14:11:10 -0800730 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800731}
732
Mika Kuoppalae7167762017-02-28 17:28:10 +0200733static int gen8_mm_switch_4lvl(struct i915_hw_ppgtt *ppgtt,
734 struct drm_i915_gem_request *req)
Michel Thierry2dba3232015-07-30 11:06:23 +0100735{
736 return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
737}
738
Mika Kuoppalafce93752016-10-31 17:24:46 +0200739/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
740 * the page table structures, we mark them dirty so that
741 * context switching/execlist queuing code takes extra steps
742 * to ensure that tlbs are flushed.
743 */
744static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
745{
Chris Wilson49d73912016-11-29 09:50:08 +0000746 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.i915)->ring_mask;
Mika Kuoppalafce93752016-10-31 17:24:46 +0200747}
748
Michał Winiarski2ce51792016-10-13 14:02:42 +0200749/* Removes entries from a single page table, releasing it if it's empty.
750 * Caller can use the return value to update higher-level entries.
751 */
752static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200753 struct i915_page_table *pt,
Chris Wilsondd196742017-02-15 08:43:46 +0000754 u64 start, u64 length)
Ben Widawsky459108b2013-11-02 21:07:23 -0700755{
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200756 unsigned int num_entries = gen8_pte_count(start, length);
Mika Kuoppala37c63932016-11-01 15:27:36 +0200757 unsigned int pte = gen8_pte_index(start);
758 unsigned int pte_end = pte + num_entries;
Chris Wilson894cceb2017-02-15 08:43:37 +0000759 const gen8_pte_t scratch_pte =
760 gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
761 gen8_pte_t *vaddr;
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200762
Chris Wilsondd196742017-02-15 08:43:46 +0000763 GEM_BUG_ON(num_entries > pt->used_ptes);
Ben Widawsky459108b2013-11-02 21:07:23 -0700764
Chris Wilsondd196742017-02-15 08:43:46 +0000765 pt->used_ptes -= num_entries;
766 if (!pt->used_ptes)
767 return true;
Michał Winiarski2ce51792016-10-13 14:02:42 +0200768
Chris Wilson9231da72017-02-15 08:43:41 +0000769 vaddr = kmap_atomic_px(pt);
Mika Kuoppala37c63932016-11-01 15:27:36 +0200770 while (pte < pte_end)
Chris Wilson894cceb2017-02-15 08:43:37 +0000771 vaddr[pte++] = scratch_pte;
Chris Wilson9231da72017-02-15 08:43:41 +0000772 kunmap_atomic(vaddr);
Michał Winiarski2ce51792016-10-13 14:02:42 +0200773
774 return false;
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200775}
776
Chris Wilsondd196742017-02-15 08:43:46 +0000777static void gen8_ppgtt_set_pde(struct i915_address_space *vm,
778 struct i915_page_directory *pd,
779 struct i915_page_table *pt,
780 unsigned int pde)
781{
782 gen8_pde_t *vaddr;
783
784 pd->page_table[pde] = pt;
785
786 vaddr = kmap_atomic_px(pd);
787 vaddr[pde] = gen8_pde_encode(px_dma(pt), I915_CACHE_LLC);
788 kunmap_atomic(vaddr);
789}
790
Michał Winiarski2ce51792016-10-13 14:02:42 +0200791static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200792 struct i915_page_directory *pd,
Chris Wilsondd196742017-02-15 08:43:46 +0000793 u64 start, u64 length)
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200794{
795 struct i915_page_table *pt;
Chris Wilsondd196742017-02-15 08:43:46 +0000796 u32 pde;
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200797
798 gen8_for_each_pde(pt, pd, start, length, pde) {
Chris Wilsonbf75d592017-02-27 12:26:52 +0000799 GEM_BUG_ON(pt == vm->scratch_pt);
800
Chris Wilsondd196742017-02-15 08:43:46 +0000801 if (!gen8_ppgtt_clear_pt(vm, pt, start, length))
802 continue;
Ben Widawsky06fda602015-02-24 16:22:36 +0000803
Chris Wilsondd196742017-02-15 08:43:46 +0000804 gen8_ppgtt_set_pde(vm, pd, vm->scratch_pt, pde);
Chris Wilsonbf75d592017-02-27 12:26:52 +0000805 GEM_BUG_ON(!pd->used_pdes);
Chris Wilsonfe52e372017-02-15 08:43:47 +0000806 pd->used_pdes--;
Chris Wilsondd196742017-02-15 08:43:46 +0000807
808 free_pt(vm, pt);
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200809 }
Michał Winiarski2ce51792016-10-13 14:02:42 +0200810
Chris Wilsonfe52e372017-02-15 08:43:47 +0000811 return !pd->used_pdes;
812}
Michał Winiarski2ce51792016-10-13 14:02:42 +0200813
Chris Wilsonfe52e372017-02-15 08:43:47 +0000814static void gen8_ppgtt_set_pdpe(struct i915_address_space *vm,
815 struct i915_page_directory_pointer *pdp,
816 struct i915_page_directory *pd,
817 unsigned int pdpe)
818{
819 gen8_ppgtt_pdpe_t *vaddr;
820
821 pdp->page_directory[pdpe] = pd;
Mika Kuoppala1e6437b2017-02-28 17:28:09 +0200822 if (!use_4lvl(vm))
Chris Wilsonfe52e372017-02-15 08:43:47 +0000823 return;
824
825 vaddr = kmap_atomic_px(pdp);
826 vaddr[pdpe] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
827 kunmap_atomic(vaddr);
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200828}
Ben Widawsky06fda602015-02-24 16:22:36 +0000829
Michał Winiarski2ce51792016-10-13 14:02:42 +0200830/* Removes entries from a single page dir pointer, releasing it if it's empty.
831 * Caller can use the return value to update higher-level entries
832 */
833static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200834 struct i915_page_directory_pointer *pdp,
Chris Wilsonfe52e372017-02-15 08:43:47 +0000835 u64 start, u64 length)
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200836{
837 struct i915_page_directory *pd;
Chris Wilsonfe52e372017-02-15 08:43:47 +0000838 unsigned int pdpe;
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200839
840 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Chris Wilsonbf75d592017-02-27 12:26:52 +0000841 GEM_BUG_ON(pd == vm->scratch_pd);
842
Chris Wilsonfe52e372017-02-15 08:43:47 +0000843 if (!gen8_ppgtt_clear_pd(vm, pd, start, length))
844 continue;
Ben Widawsky06fda602015-02-24 16:22:36 +0000845
Chris Wilsonfe52e372017-02-15 08:43:47 +0000846 gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
Chris Wilsonbf75d592017-02-27 12:26:52 +0000847 GEM_BUG_ON(!pdp->used_pdpes);
Chris Wilsone2b763c2017-02-15 08:43:48 +0000848 pdp->used_pdpes--;
Chris Wilsonfe52e372017-02-15 08:43:47 +0000849
850 free_pd(vm, pd);
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200851 }
Michał Winiarski2ce51792016-10-13 14:02:42 +0200852
Chris Wilsone2b763c2017-02-15 08:43:48 +0000853 return !pdp->used_pdpes;
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200854}
Ben Widawsky459108b2013-11-02 21:07:23 -0700855
Chris Wilsonfe52e372017-02-15 08:43:47 +0000856static void gen8_ppgtt_clear_3lvl(struct i915_address_space *vm,
857 u64 start, u64 length)
858{
859 gen8_ppgtt_clear_pdp(vm, &i915_vm_to_ppgtt(vm)->pdp, start, length);
860}
861
Chris Wilsone2b763c2017-02-15 08:43:48 +0000862static void gen8_ppgtt_set_pml4e(struct i915_pml4 *pml4,
863 struct i915_page_directory_pointer *pdp,
864 unsigned int pml4e)
865{
866 gen8_ppgtt_pml4e_t *vaddr;
867
868 pml4->pdps[pml4e] = pdp;
869
870 vaddr = kmap_atomic_px(pml4);
871 vaddr[pml4e] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
872 kunmap_atomic(vaddr);
873}
874
Michał Winiarski2ce51792016-10-13 14:02:42 +0200875/* Removes entries from a single pml4.
876 * This is the top-level structure in 4-level page tables used on gen8+.
877 * Empty entries are always scratch pml4e.
878 */
Chris Wilsonfe52e372017-02-15 08:43:47 +0000879static void gen8_ppgtt_clear_4lvl(struct i915_address_space *vm,
880 u64 start, u64 length)
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200881{
Chris Wilsonfe52e372017-02-15 08:43:47 +0000882 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
883 struct i915_pml4 *pml4 = &ppgtt->pml4;
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200884 struct i915_page_directory_pointer *pdp;
Chris Wilsone2b763c2017-02-15 08:43:48 +0000885 unsigned int pml4e;
Michał Winiarski2ce51792016-10-13 14:02:42 +0200886
Mika Kuoppala1e6437b2017-02-28 17:28:09 +0200887 GEM_BUG_ON(!use_4lvl(vm));
Ben Widawsky459108b2013-11-02 21:07:23 -0700888
Michał Winiarskid209b9c2016-10-13 14:02:41 +0200889 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Chris Wilsonbf75d592017-02-27 12:26:52 +0000890 GEM_BUG_ON(pdp == vm->scratch_pdp);
891
Chris Wilsone2b763c2017-02-15 08:43:48 +0000892 if (!gen8_ppgtt_clear_pdp(vm, pdp, start, length))
893 continue;
Ben Widawsky459108b2013-11-02 21:07:23 -0700894
Chris Wilsone2b763c2017-02-15 08:43:48 +0000895 gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);
Chris Wilsone2b763c2017-02-15 08:43:48 +0000896
897 free_pdp(vm, pdp);
Ben Widawsky459108b2013-11-02 21:07:23 -0700898 }
899}
900
Chris Wilson894cceb2017-02-15 08:43:37 +0000901struct sgt_dma {
902 struct scatterlist *sg;
903 dma_addr_t dma, max;
904};
905
Chris Wilson9e89f9e2017-02-25 18:11:22 +0000906struct gen8_insert_pte {
907 u16 pml4e;
908 u16 pdpe;
909 u16 pde;
910 u16 pte;
911};
912
913static __always_inline struct gen8_insert_pte gen8_insert_pte(u64 start)
914{
915 return (struct gen8_insert_pte) {
916 gen8_pml4e_index(start),
917 gen8_pdpe_index(start),
918 gen8_pde_index(start),
919 gen8_pte_index(start),
920 };
921}
922
Chris Wilson894cceb2017-02-15 08:43:37 +0000923static __always_inline bool
924gen8_ppgtt_insert_pte_entries(struct i915_hw_ppgtt *ppgtt,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100925 struct i915_page_directory_pointer *pdp,
Chris Wilson894cceb2017-02-15 08:43:37 +0000926 struct sgt_dma *iter,
Chris Wilson9e89f9e2017-02-25 18:11:22 +0000927 struct gen8_insert_pte *idx,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100928 enum i915_cache_level cache_level)
929{
Chris Wilson894cceb2017-02-15 08:43:37 +0000930 struct i915_page_directory *pd;
931 const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level);
932 gen8_pte_t *vaddr;
933 bool ret;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700934
Mika Kuoppala3e490042017-02-28 17:28:07 +0200935 GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
Chris Wilson9e89f9e2017-02-25 18:11:22 +0000936 pd = pdp->page_directory[idx->pdpe];
937 vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
Chris Wilson894cceb2017-02-15 08:43:37 +0000938 do {
Chris Wilson9e89f9e2017-02-25 18:11:22 +0000939 vaddr[idx->pte] = pte_encode | iter->dma;
940
Chris Wilson894cceb2017-02-15 08:43:37 +0000941 iter->dma += PAGE_SIZE;
942 if (iter->dma >= iter->max) {
943 iter->sg = __sg_next(iter->sg);
944 if (!iter->sg) {
945 ret = false;
946 break;
947 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700948
Chris Wilson894cceb2017-02-15 08:43:37 +0000949 iter->dma = sg_dma_address(iter->sg);
950 iter->max = iter->dma + iter->sg->length;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000951 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800952
Chris Wilson9e89f9e2017-02-25 18:11:22 +0000953 if (++idx->pte == GEN8_PTES) {
954 idx->pte = 0;
955
956 if (++idx->pde == I915_PDES) {
957 idx->pde = 0;
958
Chris Wilson894cceb2017-02-15 08:43:37 +0000959 /* Limited by sg length for 3lvl */
Chris Wilson9e89f9e2017-02-25 18:11:22 +0000960 if (++idx->pdpe == GEN8_PML4ES_PER_PML4) {
961 idx->pdpe = 0;
Chris Wilson894cceb2017-02-15 08:43:37 +0000962 ret = true;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100963 break;
Chris Wilson894cceb2017-02-15 08:43:37 +0000964 }
965
Mika Kuoppala3e490042017-02-28 17:28:07 +0200966 GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
Chris Wilson9e89f9e2017-02-25 18:11:22 +0000967 pd = pdp->page_directory[idx->pdpe];
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800968 }
Chris Wilson894cceb2017-02-15 08:43:37 +0000969
Chris Wilson9231da72017-02-15 08:43:41 +0000970 kunmap_atomic(vaddr);
Chris Wilson9e89f9e2017-02-25 18:11:22 +0000971 vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700972 }
Chris Wilson894cceb2017-02-15 08:43:37 +0000973 } while (1);
Chris Wilson9231da72017-02-15 08:43:41 +0000974 kunmap_atomic(vaddr);
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300975
Chris Wilson894cceb2017-02-15 08:43:37 +0000976 return ret;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700977}
978
Chris Wilson894cceb2017-02-15 08:43:37 +0000979static void gen8_ppgtt_insert_3lvl(struct i915_address_space *vm,
Matthew Auld4a234c52017-06-22 10:58:36 +0100980 struct i915_vma *vma,
Chris Wilson894cceb2017-02-15 08:43:37 +0000981 enum i915_cache_level cache_level,
982 u32 unused)
Michel Thierryf9b5b782015-07-30 11:02:49 +0100983{
Chuanxiao Dong17369ba2017-07-07 17:50:59 +0800984 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Chris Wilson894cceb2017-02-15 08:43:37 +0000985 struct sgt_dma iter = {
Matthew Auld4a234c52017-06-22 10:58:36 +0100986 .sg = vma->pages->sgl,
Chris Wilson894cceb2017-02-15 08:43:37 +0000987 .dma = sg_dma_address(iter.sg),
988 .max = iter.dma + iter.sg->length,
989 };
Matthew Auld4a234c52017-06-22 10:58:36 +0100990 struct gen8_insert_pte idx = gen8_insert_pte(vma->node.start);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100991
Chris Wilson9e89f9e2017-02-25 18:11:22 +0000992 gen8_ppgtt_insert_pte_entries(ppgtt, &ppgtt->pdp, &iter, &idx,
993 cache_level);
Chris Wilson894cceb2017-02-15 08:43:37 +0000994}
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100995
Chris Wilson894cceb2017-02-15 08:43:37 +0000996static void gen8_ppgtt_insert_4lvl(struct i915_address_space *vm,
Matthew Auld4a234c52017-06-22 10:58:36 +0100997 struct i915_vma *vma,
Chris Wilson894cceb2017-02-15 08:43:37 +0000998 enum i915_cache_level cache_level,
999 u32 unused)
1000{
1001 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1002 struct sgt_dma iter = {
Matthew Auld4a234c52017-06-22 10:58:36 +01001003 .sg = vma->pages->sgl,
Chris Wilson894cceb2017-02-15 08:43:37 +00001004 .dma = sg_dma_address(iter.sg),
1005 .max = iter.dma + iter.sg->length,
1006 };
1007 struct i915_page_directory_pointer **pdps = ppgtt->pml4.pdps;
Matthew Auld4a234c52017-06-22 10:58:36 +01001008 struct gen8_insert_pte idx = gen8_insert_pte(vma->node.start);
Michel Thierryde5ba8e2015-08-03 09:53:27 +01001009
Chris Wilson9e89f9e2017-02-25 18:11:22 +00001010 while (gen8_ppgtt_insert_pte_entries(ppgtt, pdps[idx.pml4e++], &iter,
1011 &idx, cache_level))
1012 GEM_BUG_ON(idx.pml4e >= GEN8_PML4ES_PER_PML4);
Michel Thierryf9b5b782015-07-30 11:02:49 +01001013}
1014
Chris Wilson84486612017-02-15 08:43:40 +00001015static void gen8_free_page_tables(struct i915_address_space *vm,
Michel Thierryf37c0502015-06-10 17:46:39 +01001016 struct i915_page_directory *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -08001017{
1018 int i;
1019
Mika Kuoppala567047b2015-06-25 18:35:12 +03001020 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -08001021 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -08001022
Chris Wilsonfe52e372017-02-15 08:43:47 +00001023 for (i = 0; i < I915_PDES; i++) {
1024 if (pd->page_table[i] != vm->scratch_pt)
1025 free_pt(vm, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +00001026 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001027}
1028
Mika Kuoppala8776f022015-06-30 18:16:40 +03001029static int gen8_init_scratch(struct i915_address_space *vm)
1030{
Matthew Auld64c050d2016-04-27 13:19:25 +01001031 int ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001032
Chris Wilson84486612017-02-15 08:43:40 +00001033 ret = setup_scratch_page(vm, I915_GFP_DMA);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001034 if (ret)
1035 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001036
Chris Wilson84486612017-02-15 08:43:40 +00001037 vm->scratch_pt = alloc_pt(vm);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001038 if (IS_ERR(vm->scratch_pt)) {
Matthew Auld64c050d2016-04-27 13:19:25 +01001039 ret = PTR_ERR(vm->scratch_pt);
1040 goto free_scratch_page;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001041 }
1042
Chris Wilson84486612017-02-15 08:43:40 +00001043 vm->scratch_pd = alloc_pd(vm);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001044 if (IS_ERR(vm->scratch_pd)) {
Matthew Auld64c050d2016-04-27 13:19:25 +01001045 ret = PTR_ERR(vm->scratch_pd);
1046 goto free_pt;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001047 }
1048
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001049 if (use_4lvl(vm)) {
Chris Wilson84486612017-02-15 08:43:40 +00001050 vm->scratch_pdp = alloc_pdp(vm);
Michel Thierry69ab76f2015-07-29 17:23:55 +01001051 if (IS_ERR(vm->scratch_pdp)) {
Matthew Auld64c050d2016-04-27 13:19:25 +01001052 ret = PTR_ERR(vm->scratch_pdp);
1053 goto free_pd;
Michel Thierry69ab76f2015-07-29 17:23:55 +01001054 }
1055 }
1056
Mika Kuoppala8776f022015-06-30 18:16:40 +03001057 gen8_initialize_pt(vm, vm->scratch_pt);
1058 gen8_initialize_pd(vm, vm->scratch_pd);
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001059 if (use_4lvl(vm))
Michel Thierry69ab76f2015-07-29 17:23:55 +01001060 gen8_initialize_pdp(vm, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001061
1062 return 0;
Matthew Auld64c050d2016-04-27 13:19:25 +01001063
1064free_pd:
Chris Wilson84486612017-02-15 08:43:40 +00001065 free_pd(vm, vm->scratch_pd);
Matthew Auld64c050d2016-04-27 13:19:25 +01001066free_pt:
Chris Wilson84486612017-02-15 08:43:40 +00001067 free_pt(vm, vm->scratch_pt);
Matthew Auld64c050d2016-04-27 13:19:25 +01001068free_scratch_page:
Chris Wilson84486612017-02-15 08:43:40 +00001069 cleanup_scratch_page(vm);
Matthew Auld64c050d2016-04-27 13:19:25 +01001070
1071 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001072}
1073
Zhiyuan Lv650da342015-08-28 15:41:18 +08001074static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
1075{
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001076 struct i915_address_space *vm = &ppgtt->base;
1077 struct drm_i915_private *dev_priv = vm->i915;
Zhiyuan Lv650da342015-08-28 15:41:18 +08001078 enum vgt_g2v_type msg;
Zhiyuan Lv650da342015-08-28 15:41:18 +08001079 int i;
1080
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001081 if (use_4lvl(vm)) {
1082 const u64 daddr = px_dma(&ppgtt->pml4);
Zhiyuan Lv650da342015-08-28 15:41:18 +08001083
Ville Syrjäläab75bb52015-11-04 23:20:12 +02001084 I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
1085 I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +08001086
1087 msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
1088 VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
1089 } else {
Mika Kuoppalae7167762017-02-28 17:28:10 +02001090 for (i = 0; i < GEN8_3LVL_PDPES; i++) {
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001091 const u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
Zhiyuan Lv650da342015-08-28 15:41:18 +08001092
Ville Syrjäläab75bb52015-11-04 23:20:12 +02001093 I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
1094 I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +08001095 }
1096
1097 msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
1098 VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
1099 }
1100
1101 I915_WRITE(vgtif_reg(g2v_notify), msg);
1102
1103 return 0;
1104}
1105
Mika Kuoppala8776f022015-06-30 18:16:40 +03001106static void gen8_free_scratch(struct i915_address_space *vm)
1107{
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001108 if (use_4lvl(vm))
Chris Wilson84486612017-02-15 08:43:40 +00001109 free_pdp(vm, vm->scratch_pdp);
1110 free_pd(vm, vm->scratch_pd);
1111 free_pt(vm, vm->scratch_pt);
1112 cleanup_scratch_page(vm);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001113}
1114
Chris Wilson84486612017-02-15 08:43:40 +00001115static void gen8_ppgtt_cleanup_3lvl(struct i915_address_space *vm,
Michel Thierry762d9932015-07-30 11:05:29 +01001116 struct i915_page_directory_pointer *pdp)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -08001117{
Mika Kuoppala3e490042017-02-28 17:28:07 +02001118 const unsigned int pdpes = i915_pdpes_per_pdp(vm);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -08001119 int i;
1120
Mika Kuoppala3e490042017-02-28 17:28:07 +02001121 for (i = 0; i < pdpes; i++) {
Chris Wilsonfe52e372017-02-15 08:43:47 +00001122 if (pdp->page_directory[i] == vm->scratch_pd)
Ben Widawsky06fda602015-02-24 16:22:36 +00001123 continue;
1124
Chris Wilson84486612017-02-15 08:43:40 +00001125 gen8_free_page_tables(vm, pdp->page_directory[i]);
1126 free_pd(vm, pdp->page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -08001127 }
Michel Thierry69876be2015-04-08 12:13:27 +01001128
Chris Wilson84486612017-02-15 08:43:40 +00001129 free_pdp(vm, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +01001130}
1131
1132static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
1133{
1134 int i;
1135
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001136 for (i = 0; i < GEN8_PML4ES_PER_PML4; i++) {
1137 if (ppgtt->pml4.pdps[i] == ppgtt->base.scratch_pdp)
Michel Thierry762d9932015-07-30 11:05:29 +01001138 continue;
1139
Chris Wilson84486612017-02-15 08:43:40 +00001140 gen8_ppgtt_cleanup_3lvl(&ppgtt->base, ppgtt->pml4.pdps[i]);
Michel Thierry762d9932015-07-30 11:05:29 +01001141 }
1142
Chris Wilson84486612017-02-15 08:43:40 +00001143 cleanup_px(&ppgtt->base, &ppgtt->pml4);
Michel Thierry762d9932015-07-30 11:05:29 +01001144}
1145
1146static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
1147{
Chris Wilson49d73912016-11-29 09:50:08 +00001148 struct drm_i915_private *dev_priv = vm->i915;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001149 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001150
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001151 if (intel_vgpu_active(dev_priv))
Zhiyuan Lv650da342015-08-28 15:41:18 +08001152 gen8_ppgtt_notify_vgt(ppgtt, false);
1153
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001154 if (use_4lvl(vm))
Michel Thierry762d9932015-07-30 11:05:29 +01001155 gen8_ppgtt_cleanup_4lvl(ppgtt);
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001156 else
1157 gen8_ppgtt_cleanup_3lvl(&ppgtt->base, &ppgtt->pdp);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001158
Mika Kuoppala8776f022015-06-30 18:16:40 +03001159 gen8_free_scratch(vm);
Ben Widawskyb45a6712014-02-12 14:28:44 -08001160}
1161
Chris Wilsonfe52e372017-02-15 08:43:47 +00001162static int gen8_ppgtt_alloc_pd(struct i915_address_space *vm,
1163 struct i915_page_directory *pd,
1164 u64 start, u64 length)
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001165{
Michel Thierryd7b26332015-04-08 12:13:34 +01001166 struct i915_page_table *pt;
Chris Wilsondd196742017-02-15 08:43:46 +00001167 u64 from = start;
Chris Wilsonfe52e372017-02-15 08:43:47 +00001168 unsigned int pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001169
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001170 gen8_for_each_pde(pt, pd, start, length, pde) {
Chris Wilsonfe52e372017-02-15 08:43:47 +00001171 if (pt == vm->scratch_pt) {
Chris Wilsondd196742017-02-15 08:43:46 +00001172 pt = alloc_pt(vm);
1173 if (IS_ERR(pt))
1174 goto unwind;
1175
1176 gen8_initialize_pt(vm, pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001177
Chris Wilsonfe52e372017-02-15 08:43:47 +00001178 gen8_ppgtt_set_pde(vm, pd, pt, pde);
1179 pd->used_pdes++;
Chris Wilsonbf75d592017-02-27 12:26:52 +00001180 GEM_BUG_ON(pd->used_pdes > I915_PDES);
Chris Wilsonfe52e372017-02-15 08:43:47 +00001181 }
1182
1183 pt->used_ptes += gen8_pte_count(start, length);
1184 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001185 return 0;
1186
Chris Wilsondd196742017-02-15 08:43:46 +00001187unwind:
1188 gen8_ppgtt_clear_pd(vm, pd, from, start - from);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001189 return -ENOMEM;
1190}
1191
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001192static int gen8_ppgtt_alloc_pdp(struct i915_address_space *vm,
1193 struct i915_page_directory_pointer *pdp,
1194 u64 start, u64 length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001195{
Michel Thierry5441f0c2015-04-08 12:13:28 +01001196 struct i915_page_directory *pd;
Chris Wilsone2b763c2017-02-15 08:43:48 +00001197 u64 from = start;
1198 unsigned int pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001199 int ret;
1200
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001201 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Chris Wilsone2b763c2017-02-15 08:43:48 +00001202 if (pd == vm->scratch_pd) {
1203 pd = alloc_pd(vm);
1204 if (IS_ERR(pd))
1205 goto unwind;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001206
Chris Wilsone2b763c2017-02-15 08:43:48 +00001207 gen8_initialize_pd(vm, pd);
Chris Wilsonfe52e372017-02-15 08:43:47 +00001208 gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
Chris Wilsone2b763c2017-02-15 08:43:48 +00001209 pdp->used_pdpes++;
Mika Kuoppala3e490042017-02-28 17:28:07 +02001210 GEM_BUG_ON(pdp->used_pdpes > i915_pdpes_per_pdp(vm));
Chris Wilson75afcf72017-02-15 08:43:51 +00001211
1212 mark_tlbs_dirty(i915_vm_to_ppgtt(vm));
Chris Wilsone2b763c2017-02-15 08:43:48 +00001213 }
1214
1215 ret = gen8_ppgtt_alloc_pd(vm, pd, start, length);
Chris Wilsonbf75d592017-02-27 12:26:52 +00001216 if (unlikely(ret))
1217 goto unwind_pd;
Chris Wilsonfe52e372017-02-15 08:43:47 +00001218 }
Michel Thierry33c88192015-04-08 12:13:33 +01001219
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001220 return 0;
1221
Chris Wilsonbf75d592017-02-27 12:26:52 +00001222unwind_pd:
1223 if (!pd->used_pdes) {
1224 gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
1225 GEM_BUG_ON(!pdp->used_pdpes);
1226 pdp->used_pdpes--;
1227 free_pd(vm, pd);
1228 }
Chris Wilsone2b763c2017-02-15 08:43:48 +00001229unwind:
1230 gen8_ppgtt_clear_pdp(vm, pdp, from, start - from);
1231 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001232}
1233
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001234static int gen8_ppgtt_alloc_3lvl(struct i915_address_space *vm,
1235 u64 start, u64 length)
Michel Thierry762d9932015-07-30 11:05:29 +01001236{
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001237 return gen8_ppgtt_alloc_pdp(vm,
1238 &i915_vm_to_ppgtt(vm)->pdp, start, length);
1239}
1240
1241static int gen8_ppgtt_alloc_4lvl(struct i915_address_space *vm,
1242 u64 start, u64 length)
1243{
1244 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1245 struct i915_pml4 *pml4 = &ppgtt->pml4;
Michel Thierry762d9932015-07-30 11:05:29 +01001246 struct i915_page_directory_pointer *pdp;
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001247 u64 from = start;
1248 u32 pml4e;
1249 int ret;
Michel Thierry762d9932015-07-30 11:05:29 +01001250
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001251 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001252 if (pml4->pdps[pml4e] == vm->scratch_pdp) {
1253 pdp = alloc_pdp(vm);
1254 if (IS_ERR(pdp))
1255 goto unwind;
Michel Thierry762d9932015-07-30 11:05:29 +01001256
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001257 gen8_initialize_pdp(vm, pdp);
1258 gen8_ppgtt_set_pml4e(pml4, pdp, pml4e);
1259 }
Michel Thierry762d9932015-07-30 11:05:29 +01001260
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001261 ret = gen8_ppgtt_alloc_pdp(vm, pdp, start, length);
Chris Wilsonbf75d592017-02-27 12:26:52 +00001262 if (unlikely(ret))
1263 goto unwind_pdp;
Michel Thierry762d9932015-07-30 11:05:29 +01001264 }
1265
Michel Thierry762d9932015-07-30 11:05:29 +01001266 return 0;
1267
Chris Wilsonbf75d592017-02-27 12:26:52 +00001268unwind_pdp:
1269 if (!pdp->used_pdpes) {
1270 gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);
1271 free_pdp(vm, pdp);
1272 }
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001273unwind:
1274 gen8_ppgtt_clear_4lvl(vm, from, start - from);
1275 return -ENOMEM;
Michel Thierry762d9932015-07-30 11:05:29 +01001276}
1277
Chris Wilson84486612017-02-15 08:43:40 +00001278static void gen8_dump_pdp(struct i915_hw_ppgtt *ppgtt,
1279 struct i915_page_directory_pointer *pdp,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001280 u64 start, u64 length,
Michel Thierryea91e402015-07-29 17:23:57 +01001281 gen8_pte_t scratch_pte,
1282 struct seq_file *m)
1283{
Mika Kuoppala3e490042017-02-28 17:28:07 +02001284 struct i915_address_space *vm = &ppgtt->base;
Michel Thierryea91e402015-07-29 17:23:57 +01001285 struct i915_page_directory *pd;
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001286 u32 pdpe;
Michel Thierryea91e402015-07-29 17:23:57 +01001287
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001288 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryea91e402015-07-29 17:23:57 +01001289 struct i915_page_table *pt;
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001290 u64 pd_len = length;
1291 u64 pd_start = start;
1292 u32 pde;
Michel Thierryea91e402015-07-29 17:23:57 +01001293
Chris Wilsone2b763c2017-02-15 08:43:48 +00001294 if (pdp->page_directory[pdpe] == ppgtt->base.scratch_pd)
Michel Thierryea91e402015-07-29 17:23:57 +01001295 continue;
1296
1297 seq_printf(m, "\tPDPE #%d\n", pdpe);
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001298 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001299 u32 pte;
Michel Thierryea91e402015-07-29 17:23:57 +01001300 gen8_pte_t *pt_vaddr;
1301
Chris Wilsonfe52e372017-02-15 08:43:47 +00001302 if (pd->page_table[pde] == ppgtt->base.scratch_pt)
Michel Thierryea91e402015-07-29 17:23:57 +01001303 continue;
1304
Chris Wilson9231da72017-02-15 08:43:41 +00001305 pt_vaddr = kmap_atomic_px(pt);
Michel Thierryea91e402015-07-29 17:23:57 +01001306 for (pte = 0; pte < GEN8_PTES; pte += 4) {
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001307 u64 va = (pdpe << GEN8_PDPE_SHIFT |
1308 pde << GEN8_PDE_SHIFT |
1309 pte << GEN8_PTE_SHIFT);
Michel Thierryea91e402015-07-29 17:23:57 +01001310 int i;
1311 bool found = false;
1312
1313 for (i = 0; i < 4; i++)
1314 if (pt_vaddr[pte + i] != scratch_pte)
1315 found = true;
1316 if (!found)
1317 continue;
1318
1319 seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
1320 for (i = 0; i < 4; i++) {
1321 if (pt_vaddr[pte + i] != scratch_pte)
1322 seq_printf(m, " %llx", pt_vaddr[pte + i]);
1323 else
1324 seq_puts(m, " SCRATCH ");
1325 }
1326 seq_puts(m, "\n");
1327 }
Michel Thierryea91e402015-07-29 17:23:57 +01001328 kunmap_atomic(pt_vaddr);
1329 }
1330 }
1331}
1332
1333static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1334{
1335 struct i915_address_space *vm = &ppgtt->base;
Chris Wilson894cceb2017-02-15 08:43:37 +00001336 const gen8_pte_t scratch_pte =
1337 gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
Chris Wilson381b9432017-02-15 08:43:54 +00001338 u64 start = 0, length = ppgtt->base.total;
Michel Thierryea91e402015-07-29 17:23:57 +01001339
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001340 if (use_4lvl(vm)) {
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001341 u64 pml4e;
Michel Thierryea91e402015-07-29 17:23:57 +01001342 struct i915_pml4 *pml4 = &ppgtt->pml4;
1343 struct i915_page_directory_pointer *pdp;
1344
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001345 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001346 if (pml4->pdps[pml4e] == ppgtt->base.scratch_pdp)
Michel Thierryea91e402015-07-29 17:23:57 +01001347 continue;
1348
1349 seq_printf(m, " PML4E #%llu\n", pml4e);
Chris Wilson84486612017-02-15 08:43:40 +00001350 gen8_dump_pdp(ppgtt, pdp, start, length, scratch_pte, m);
Michel Thierryea91e402015-07-29 17:23:57 +01001351 }
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001352 } else {
1353 gen8_dump_pdp(ppgtt, &ppgtt->pdp, start, length, scratch_pte, m);
Michel Thierryea91e402015-07-29 17:23:57 +01001354 }
1355}
1356
Chris Wilsone2b763c2017-02-15 08:43:48 +00001357static int gen8_preallocate_top_level_pdp(struct i915_hw_ppgtt *ppgtt)
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001358{
Chris Wilsone2b763c2017-02-15 08:43:48 +00001359 struct i915_address_space *vm = &ppgtt->base;
1360 struct i915_page_directory_pointer *pdp = &ppgtt->pdp;
1361 struct i915_page_directory *pd;
1362 u64 start = 0, length = ppgtt->base.total;
1363 u64 from = start;
1364 unsigned int pdpe;
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001365
Chris Wilsone2b763c2017-02-15 08:43:48 +00001366 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1367 pd = alloc_pd(vm);
1368 if (IS_ERR(pd))
1369 goto unwind;
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001370
Chris Wilsone2b763c2017-02-15 08:43:48 +00001371 gen8_initialize_pd(vm, pd);
1372 gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
1373 pdp->used_pdpes++;
1374 }
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001375
Chris Wilsone2b763c2017-02-15 08:43:48 +00001376 pdp->used_pdpes++; /* never remove */
1377 return 0;
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001378
Chris Wilsone2b763c2017-02-15 08:43:48 +00001379unwind:
1380 start -= from;
1381 gen8_for_each_pdpe(pd, pdp, from, start, pdpe) {
1382 gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
1383 free_pd(vm, pd);
1384 }
1385 pdp->used_pdpes = 0;
1386 return -ENOMEM;
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001387}
1388
Daniel Vettereb0b44a2015-03-18 14:47:59 +01001389/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001390 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1391 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1392 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1393 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -08001394 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001395 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001396static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -08001397{
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001398 struct i915_address_space *vm = &ppgtt->base;
1399 struct drm_i915_private *dev_priv = vm->i915;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001400 int ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001401
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001402 ppgtt->base.total = USES_FULL_48BIT_PPGTT(dev_priv) ?
1403 1ULL << 48 :
1404 1ULL << 32;
1405
Chris Wilson84486612017-02-15 08:43:40 +00001406 /* There are only few exceptions for gen >=6. chv and bxt.
1407 * And we are not sure about the latter so play safe for now.
1408 */
1409 if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
1410 ppgtt->base.pt_kmap_wc = true;
1411
Chris Wilson66df1012017-08-22 18:38:28 +01001412 ret = gen8_init_scratch(&ppgtt->base);
1413 if (ret) {
1414 ppgtt->base.total = 0;
1415 return ret;
1416 }
1417
Mika Kuoppala1e6437b2017-02-28 17:28:09 +02001418 if (use_4lvl(vm)) {
Chris Wilson84486612017-02-15 08:43:40 +00001419 ret = setup_px(&ppgtt->base, &ppgtt->pml4);
Michel Thierry762d9932015-07-30 11:05:29 +01001420 if (ret)
1421 goto free_scratch;
Michel Thierry6ac18502015-07-29 17:23:46 +01001422
Michel Thierry69ab76f2015-07-29 17:23:55 +01001423 gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);
1424
Mika Kuoppalae7167762017-02-28 17:28:10 +02001425 ppgtt->switch_mm = gen8_mm_switch_4lvl;
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001426 ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_4lvl;
Chris Wilson894cceb2017-02-15 08:43:37 +00001427 ppgtt->base.insert_entries = gen8_ppgtt_insert_4lvl;
Chris Wilsonfe52e372017-02-15 08:43:47 +00001428 ppgtt->base.clear_range = gen8_ppgtt_clear_4lvl;
Michel Thierry762d9932015-07-30 11:05:29 +01001429 } else {
Chris Wilsonfe52e372017-02-15 08:43:47 +00001430 ret = __pdp_init(&ppgtt->base, &ppgtt->pdp);
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001431 if (ret)
1432 goto free_scratch;
1433
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001434 if (intel_vgpu_active(dev_priv)) {
Chris Wilsone2b763c2017-02-15 08:43:48 +00001435 ret = gen8_preallocate_top_level_pdp(ppgtt);
1436 if (ret) {
1437 __pdp_fini(&ppgtt->pdp);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001438 goto free_scratch;
Chris Wilsone2b763c2017-02-15 08:43:48 +00001439 }
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001440 }
Chris Wilson894cceb2017-02-15 08:43:37 +00001441
Mika Kuoppalae7167762017-02-28 17:28:10 +02001442 ppgtt->switch_mm = gen8_mm_switch_3lvl;
Chris Wilsonc5d092a2017-02-15 08:43:49 +00001443 ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_3lvl;
Chris Wilson894cceb2017-02-15 08:43:37 +00001444 ppgtt->base.insert_entries = gen8_ppgtt_insert_3lvl;
Chris Wilsonfe52e372017-02-15 08:43:47 +00001445 ppgtt->base.clear_range = gen8_ppgtt_clear_3lvl;
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001446 }
Michel Thierry6ac18502015-07-29 17:23:46 +01001447
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001448 if (intel_vgpu_active(dev_priv))
Zhiyuan Lv650da342015-08-28 15:41:18 +08001449 gen8_ppgtt_notify_vgt(ppgtt, true);
1450
Mika Kuoppala054b9ac2017-02-28 17:28:11 +02001451 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1452 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1453 ppgtt->base.bind_vma = ppgtt_bind_vma;
1454 ppgtt->debug_dump = gen8_dump_ppgtt;
1455
Michel Thierryd7b26332015-04-08 12:13:34 +01001456 return 0;
Michel Thierry6ac18502015-07-29 17:23:46 +01001457
1458free_scratch:
1459 gen8_free_scratch(&ppgtt->base);
1460 return ret;
Michel Thierryd7b26332015-04-08 12:13:34 +01001461}
1462
Ben Widawsky87d60b62013-12-06 14:11:29 -08001463static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1464{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001465 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001466 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001467 gen6_pte_t scratch_pte;
Chris Wilson381b9432017-02-15 08:43:54 +00001468 u32 pd_entry, pte, pde;
1469 u32 start = 0, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001470
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001471 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001472 I915_CACHE_LLC, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001473
Dave Gordon731f74c2016-06-24 19:37:46 +01001474 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001475 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001476 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +03001477 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +01001478 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001479 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1480
1481 if (pd_entry != expected)
1482 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1483 pde,
1484 pd_entry,
1485 expected);
1486 seq_printf(m, "\tPDE: %x\n", pd_entry);
1487
Chris Wilson9231da72017-02-15 08:43:41 +00001488 pt_vaddr = kmap_atomic_px(ppgtt->pd.page_table[pde]);
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001489
Michel Thierry07749ef2015-03-16 16:00:54 +00001490 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001491 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001492 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001493 (pte * PAGE_SIZE);
1494 int i;
1495 bool found = false;
1496 for (i = 0; i < 4; i++)
1497 if (pt_vaddr[pte + i] != scratch_pte)
1498 found = true;
1499 if (!found)
1500 continue;
1501
1502 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1503 for (i = 0; i < 4; i++) {
1504 if (pt_vaddr[pte + i] != scratch_pte)
1505 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1506 else
1507 seq_puts(m, " SCRATCH ");
1508 }
1509 seq_puts(m, "\n");
1510 }
Chris Wilson9231da72017-02-15 08:43:41 +00001511 kunmap_atomic(pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001512 }
1513}
1514
Ben Widawsky678d96f2015-03-16 16:00:56 +00001515/* Write pde (index) from the page directory @pd to the page table @pt */
Chris Wilson16a011c2017-02-15 08:43:45 +00001516static inline void gen6_write_pde(const struct i915_hw_ppgtt *ppgtt,
1517 const unsigned int pde,
1518 const struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001519{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001520 /* Caller needs to make sure the write completes if necessary */
Chris Wilson16a011c2017-02-15 08:43:45 +00001521 writel_relaxed(GEN6_PDE_ADDR_ENCODE(px_dma(pt)) | GEN6_PDE_VALID,
1522 ppgtt->pd_addr + pde);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001523}
Ben Widawsky61973492013-04-08 18:43:54 -07001524
Ben Widawsky678d96f2015-03-16 16:00:56 +00001525/* Write all the page tables found in the ppgtt structure to incrementing page
1526 * directories. */
Chris Wilson16a011c2017-02-15 08:43:45 +00001527static void gen6_write_page_range(struct i915_hw_ppgtt *ppgtt,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001528 u32 start, u32 length)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001529{
Michel Thierryec565b32015-04-08 12:13:23 +01001530 struct i915_page_table *pt;
Chris Wilson16a011c2017-02-15 08:43:45 +00001531 unsigned int pde;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001532
Chris Wilson16a011c2017-02-15 08:43:45 +00001533 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde)
1534 gen6_write_pde(ppgtt, pde, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001535
Chris Wilson16a011c2017-02-15 08:43:45 +00001536 mark_tlbs_dirty(ppgtt);
Chris Wilsondd196742017-02-15 08:43:46 +00001537 wmb();
Ben Widawsky3e302542013-04-23 23:15:32 -07001538}
1539
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001540static inline u32 get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001541{
Chris Wilsondd196742017-02-15 08:43:46 +00001542 GEM_BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1543 return ppgtt->pd.base.ggtt_offset << 10;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001544}
Ben Widawsky61973492013-04-08 18:43:54 -07001545
Ben Widawsky90252e52013-12-06 14:11:12 -08001546static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001547 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001548{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001549 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001550 u32 *cs;
Ben Widawsky61973492013-04-08 18:43:54 -07001551
Ben Widawsky90252e52013-12-06 14:11:12 -08001552 /* NB: TLBs must be flushed and invalidated before a switch */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001553 cs = intel_ring_begin(req, 6);
1554 if (IS_ERR(cs))
1555 return PTR_ERR(cs);
Ben Widawsky90252e52013-12-06 14:11:12 -08001556
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001557 *cs++ = MI_LOAD_REGISTER_IMM(2);
1558 *cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
1559 *cs++ = PP_DIR_DCLV_2G;
1560 *cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
1561 *cs++ = get_pd_offset(ppgtt);
1562 *cs++ = MI_NOOP;
1563 intel_ring_advance(req, cs);
Ben Widawsky90252e52013-12-06 14:11:12 -08001564
1565 return 0;
1566}
1567
Ben Widawsky48a10382013-12-06 14:11:11 -08001568static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001569 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001570{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001571 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001572 u32 *cs;
Ben Widawsky48a10382013-12-06 14:11:11 -08001573
Ben Widawsky48a10382013-12-06 14:11:11 -08001574 /* NB: TLBs must be flushed and invalidated before a switch */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001575 cs = intel_ring_begin(req, 6);
1576 if (IS_ERR(cs))
1577 return PTR_ERR(cs);
Ben Widawsky48a10382013-12-06 14:11:11 -08001578
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001579 *cs++ = MI_LOAD_REGISTER_IMM(2);
1580 *cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
1581 *cs++ = PP_DIR_DCLV_2G;
1582 *cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
1583 *cs++ = get_pd_offset(ppgtt);
1584 *cs++ = MI_NOOP;
1585 intel_ring_advance(req, cs);
Ben Widawsky48a10382013-12-06 14:11:11 -08001586
1587 return 0;
1588}
1589
Ben Widawskyeeb94882013-12-06 14:11:10 -08001590static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001591 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001592{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001593 struct intel_engine_cs *engine = req->engine;
Chris Wilson8eb95202016-07-04 08:48:31 +01001594 struct drm_i915_private *dev_priv = req->i915;
Ben Widawsky48a10382013-12-06 14:11:11 -08001595
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001596 I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
1597 I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001598 return 0;
1599}
1600
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001601static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001602{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001603 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301604 enum intel_engine_id id;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001605
Akash Goel3b3f1652016-10-13 22:44:48 +05301606 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001607 u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
1608 GEN8_GFX_PPGTT_48B : 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001609 I915_WRITE(RING_MODE_GEN7(engine),
Michel Thierry2dba3232015-07-30 11:06:23 +01001610 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001611 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001612}
1613
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001614static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001615{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001616 struct intel_engine_cs *engine;
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001617 u32 ecochk, ecobits;
Akash Goel3b3f1652016-10-13 22:44:48 +05301618 enum intel_engine_id id;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001619
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001620 ecobits = I915_READ(GAC_ECO_BITS);
1621 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1622
1623 ecochk = I915_READ(GAM_ECOCHK);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01001624 if (IS_HASWELL(dev_priv)) {
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001625 ecochk |= ECOCHK_PPGTT_WB_HSW;
1626 } else {
1627 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1628 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1629 }
1630 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001631
Akash Goel3b3f1652016-10-13 22:44:48 +05301632 for_each_engine(engine, dev_priv, id) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001633 /* GFX_MODE is per-ring on gen7+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001634 I915_WRITE(RING_MODE_GEN7(engine),
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001635 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001636 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001637}
1638
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001639static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
Ben Widawsky61973492013-04-08 18:43:54 -07001640{
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001641 u32 ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001642
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001643 ecobits = I915_READ(GAC_ECO_BITS);
1644 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1645 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001646
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001647 gab_ctl = I915_READ(GAB_CTL);
1648 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001649
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001650 ecochk = I915_READ(GAM_ECOCHK);
1651 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001652
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001653 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001654}
1655
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001656/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001657static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Chris Wilsondd196742017-02-15 08:43:46 +00001658 u64 start, u64 length)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001659{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001660 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Chris Wilsondd196742017-02-15 08:43:46 +00001661 unsigned int first_entry = start >> PAGE_SHIFT;
1662 unsigned int pde = first_entry / GEN6_PTES;
1663 unsigned int pte = first_entry % GEN6_PTES;
1664 unsigned int num_entries = length >> PAGE_SHIFT;
1665 gen6_pte_t scratch_pte =
1666 vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001667
Daniel Vetter7bddb012012-02-09 17:15:47 +01001668 while (num_entries) {
Chris Wilsondd196742017-02-15 08:43:46 +00001669 struct i915_page_table *pt = ppgtt->pd.page_table[pde++];
1670 unsigned int end = min(pte + num_entries, GEN6_PTES);
1671 gen6_pte_t *vaddr;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001672
Chris Wilsondd196742017-02-15 08:43:46 +00001673 num_entries -= end - pte;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001674
Chris Wilsondd196742017-02-15 08:43:46 +00001675 /* Note that the hw doesn't support removing PDE on the fly
1676 * (they are cached inside the context with no means to
1677 * invalidate the cache), so we can only reset the PTE
1678 * entries back to scratch.
1679 */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001680
Chris Wilsondd196742017-02-15 08:43:46 +00001681 vaddr = kmap_atomic_px(pt);
1682 do {
1683 vaddr[pte++] = scratch_pte;
1684 } while (pte < end);
1685 kunmap_atomic(vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001686
Chris Wilsondd196742017-02-15 08:43:46 +00001687 pte = 0;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001688 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001689}
1690
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001691static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Matthew Auld4a234c52017-06-22 10:58:36 +01001692 struct i915_vma *vma,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001693 enum i915_cache_level cache_level,
1694 u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001695{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001696 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Matthew Auld4a234c52017-06-22 10:58:36 +01001697 unsigned first_entry = vma->node.start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001698 unsigned act_pt = first_entry / GEN6_PTES;
1699 unsigned act_pte = first_entry % GEN6_PTES;
Chris Wilsonb31144c2017-02-15 08:43:36 +00001700 const u32 pte_encode = vm->pte_encode(0, cache_level, flags);
1701 struct sgt_dma iter;
1702 gen6_pte_t *vaddr;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001703
Chris Wilson9231da72017-02-15 08:43:41 +00001704 vaddr = kmap_atomic_px(ppgtt->pd.page_table[act_pt]);
Matthew Auld4a234c52017-06-22 10:58:36 +01001705 iter.sg = vma->pages->sgl;
Chris Wilsonb31144c2017-02-15 08:43:36 +00001706 iter.dma = sg_dma_address(iter.sg);
1707 iter.max = iter.dma + iter.sg->length;
1708 do {
1709 vaddr[act_pte] = pte_encode | GEN6_PTE_ADDR_ENCODE(iter.dma);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001710
Chris Wilsonb31144c2017-02-15 08:43:36 +00001711 iter.dma += PAGE_SIZE;
1712 if (iter.dma == iter.max) {
1713 iter.sg = __sg_next(iter.sg);
1714 if (!iter.sg)
1715 break;
1716
1717 iter.dma = sg_dma_address(iter.sg);
1718 iter.max = iter.dma + iter.sg->length;
1719 }
Akash Goel24f3a8c2014-06-17 10:59:42 +05301720
Michel Thierry07749ef2015-03-16 16:00:54 +00001721 if (++act_pte == GEN6_PTES) {
Chris Wilson9231da72017-02-15 08:43:41 +00001722 kunmap_atomic(vaddr);
1723 vaddr = kmap_atomic_px(ppgtt->pd.page_table[++act_pt]);
Imre Deak6e995e22013-02-18 19:28:04 +02001724 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001725 }
Chris Wilsonb31144c2017-02-15 08:43:36 +00001726 } while (1);
Chris Wilson9231da72017-02-15 08:43:41 +00001727 kunmap_atomic(vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001728}
1729
Ben Widawsky678d96f2015-03-16 16:00:56 +00001730static int gen6_alloc_va_range(struct i915_address_space *vm,
Chris Wilsondd196742017-02-15 08:43:46 +00001731 u64 start, u64 length)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001732{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001733 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryec565b32015-04-08 12:13:23 +01001734 struct i915_page_table *pt;
Chris Wilsondd196742017-02-15 08:43:46 +00001735 u64 from = start;
1736 unsigned int pde;
1737 bool flush = false;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001738
Dave Gordon731f74c2016-06-24 19:37:46 +01001739 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
Chris Wilsondd196742017-02-15 08:43:46 +00001740 if (pt == vm->scratch_pt) {
1741 pt = alloc_pt(vm);
1742 if (IS_ERR(pt))
1743 goto unwind_out;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001744
Chris Wilsondd196742017-02-15 08:43:46 +00001745 gen6_initialize_pt(vm, pt);
1746 ppgtt->pd.page_table[pde] = pt;
Chris Wilson16a011c2017-02-15 08:43:45 +00001747 gen6_write_pde(ppgtt, pde, pt);
Chris Wilsondd196742017-02-15 08:43:46 +00001748 flush = true;
1749 }
Ben Widawsky678d96f2015-03-16 16:00:56 +00001750 }
1751
Chris Wilsondd196742017-02-15 08:43:46 +00001752 if (flush) {
1753 mark_tlbs_dirty(ppgtt);
1754 wmb();
1755 }
Michel Thierry4933d512015-03-24 15:46:22 +00001756
Ben Widawsky678d96f2015-03-16 16:00:56 +00001757 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001758
1759unwind_out:
Chris Wilsondd196742017-02-15 08:43:46 +00001760 gen6_ppgtt_clear_range(vm, from, start);
1761 return -ENOMEM;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001762}
1763
Mika Kuoppala8776f022015-06-30 18:16:40 +03001764static int gen6_init_scratch(struct i915_address_space *vm)
1765{
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001766 int ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001767
Chris Wilson84486612017-02-15 08:43:40 +00001768 ret = setup_scratch_page(vm, I915_GFP_DMA);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01001769 if (ret)
1770 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +03001771
Chris Wilson84486612017-02-15 08:43:40 +00001772 vm->scratch_pt = alloc_pt(vm);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001773 if (IS_ERR(vm->scratch_pt)) {
Chris Wilson84486612017-02-15 08:43:40 +00001774 cleanup_scratch_page(vm);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001775 return PTR_ERR(vm->scratch_pt);
1776 }
1777
1778 gen6_initialize_pt(vm, vm->scratch_pt);
1779
1780 return 0;
1781}
1782
1783static void gen6_free_scratch(struct i915_address_space *vm)
1784{
Chris Wilson84486612017-02-15 08:43:40 +00001785 free_pt(vm, vm->scratch_pt);
1786 cleanup_scratch_page(vm);
Mika Kuoppala8776f022015-06-30 18:16:40 +03001787}
1788
Daniel Vetter061dd492015-04-14 17:35:13 +02001789static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001790{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001791 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Dave Gordon731f74c2016-06-24 19:37:46 +01001792 struct i915_page_directory *pd = &ppgtt->pd;
Michel Thierry09942c62015-04-08 12:13:30 +01001793 struct i915_page_table *pt;
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001794 u32 pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001795
Daniel Vetter061dd492015-04-14 17:35:13 +02001796 drm_mm_remove_node(&ppgtt->node);
1797
Dave Gordon731f74c2016-06-24 19:37:46 +01001798 gen6_for_all_pdes(pt, pd, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001799 if (pt != vm->scratch_pt)
Chris Wilson84486612017-02-15 08:43:40 +00001800 free_pt(vm, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001801
Mika Kuoppala8776f022015-06-30 18:16:40 +03001802 gen6_free_scratch(vm);
Daniel Vetter3440d262013-01-24 13:49:56 -08001803}
1804
Ben Widawskyb1465202014-02-19 22:05:49 -08001805static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001806{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001807 struct i915_address_space *vm = &ppgtt->base;
Chris Wilson49d73912016-11-29 09:50:08 +00001808 struct drm_i915_private *dev_priv = ppgtt->base.i915;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001809 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyb1465202014-02-19 22:05:49 -08001810 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001811
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001812 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1813 * allocator works in address space sizes, so it's multiplied by page
1814 * size. We allocate at the top of the GTT to avoid fragmentation.
1815 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001816 BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00001817
Mika Kuoppala8776f022015-06-30 18:16:40 +03001818 ret = gen6_init_scratch(vm);
1819 if (ret)
1820 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00001821
Chris Wilsone007b192017-01-11 11:23:10 +00001822 ret = i915_gem_gtt_insert(&ggtt->base, &ppgtt->node,
1823 GEN6_PD_SIZE, GEN6_PD_ALIGN,
1824 I915_COLOR_UNEVICTABLE,
1825 0, ggtt->base.total,
1826 PIN_HIGH);
Ben Widawskyc8c26622015-01-22 17:01:25 +00001827 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001828 goto err_out;
1829
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001830 if (ppgtt->node.start < ggtt->mappable_end)
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001831 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001832
Chris Wilson52c126e2017-02-15 08:43:43 +00001833 ppgtt->pd.base.ggtt_offset =
1834 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
1835
1836 ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
1837 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
1838
Ben Widawskyc8c26622015-01-22 17:01:25 +00001839 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001840
1841err_out:
Mika Kuoppala8776f022015-06-30 18:16:40 +03001842 gen6_free_scratch(vm);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001843 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001844}
1845
Ben Widawskyb1465202014-02-19 22:05:49 -08001846static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1847{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001848 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001849}
1850
Michel Thierry4933d512015-03-24 15:46:22 +00001851static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001852 u64 start, u64 length)
Michel Thierry4933d512015-03-24 15:46:22 +00001853{
Michel Thierryec565b32015-04-08 12:13:23 +01001854 struct i915_page_table *unused;
Chris Wilson75c7b0b2017-02-15 08:43:57 +00001855 u32 pde;
Michel Thierry4933d512015-03-24 15:46:22 +00001856
Dave Gordon731f74c2016-06-24 19:37:46 +01001857 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001858 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00001859}
1860
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001861static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08001862{
Chris Wilson49d73912016-11-29 09:50:08 +00001863 struct drm_i915_private *dev_priv = ppgtt->base.i915;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001864 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyb1465202014-02-19 22:05:49 -08001865 int ret;
1866
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001867 ppgtt->base.pte_encode = ggtt->base.pte_encode;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001868 if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
Ben Widawsky48a10382013-12-06 14:11:11 -08001869 ppgtt->switch_mm = gen6_mm_switch;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01001870 else if (IS_HASWELL(dev_priv))
Ben Widawsky90252e52013-12-06 14:11:12 -08001871 ppgtt->switch_mm = hsw_mm_switch;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001872 else if (IS_GEN7(dev_priv))
Ben Widawsky48a10382013-12-06 14:11:11 -08001873 ppgtt->switch_mm = gen7_mm_switch;
Chris Wilson8eb95202016-07-04 08:48:31 +01001874 else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001875 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001876
1877 ret = gen6_ppgtt_alloc(ppgtt);
1878 if (ret)
1879 return ret;
1880
Michel Thierry09942c62015-04-08 12:13:30 +01001881 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001882
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001883 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Chris Wilson16a011c2017-02-15 08:43:45 +00001884 gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001885
Chris Wilson52c126e2017-02-15 08:43:43 +00001886 ret = gen6_alloc_va_range(&ppgtt->base, 0, ppgtt->base.total);
1887 if (ret) {
1888 gen6_ppgtt_cleanup(&ppgtt->base);
1889 return ret;
1890 }
1891
Mika Kuoppala054b9ac2017-02-28 17:28:11 +02001892 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1893 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1894 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1895 ppgtt->base.bind_vma = ppgtt_bind_vma;
1896 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
1897 ppgtt->debug_dump = gen6_dump_ppgtt;
1898
Thierry Reding440fd522015-01-23 09:05:06 +01001899 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001900 ppgtt->node.size >> 20,
1901 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001902
Chris Wilson52c126e2017-02-15 08:43:43 +00001903 DRM_DEBUG_DRIVER("Adding PPGTT at offset %x\n",
1904 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001905
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001906 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001907}
1908
Chris Wilson2bfa9962016-08-04 07:52:25 +01001909static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
1910 struct drm_i915_private *dev_priv)
Daniel Vetter3440d262013-01-24 13:49:56 -08001911{
Chris Wilson49d73912016-11-29 09:50:08 +00001912 ppgtt->base.i915 = dev_priv;
Chris Wilson84486612017-02-15 08:43:40 +00001913 ppgtt->base.dma = &dev_priv->drm.pdev->dev;
Daniel Vetter3440d262013-01-24 13:49:56 -08001914
Chris Wilson2bfa9962016-08-04 07:52:25 +01001915 if (INTEL_INFO(dev_priv)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001916 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001917 else
Michel Thierryd7b26332015-04-08 12:13:34 +01001918 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001919}
Mika Kuoppalac114f762015-06-25 18:35:13 +03001920
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02001921static void i915_address_space_init(struct i915_address_space *vm,
Chris Wilson80b204b2016-10-28 13:58:58 +01001922 struct drm_i915_private *dev_priv,
1923 const char *name)
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02001924{
Chris Wilson80b204b2016-10-28 13:58:58 +01001925 i915_gem_timeline_init(dev_priv, &vm->timeline, name);
Chris Wilson47db9222017-02-06 08:45:46 +00001926
Chris Wilson381b9432017-02-15 08:43:54 +00001927 drm_mm_init(&vm->mm, 0, vm->total);
Chris Wilson47db9222017-02-06 08:45:46 +00001928 vm->mm.head_node.color = I915_COLOR_UNEVICTABLE;
1929
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02001930 INIT_LIST_HEAD(&vm->active_list);
1931 INIT_LIST_HEAD(&vm->inactive_list);
Chris Wilson50e046b2016-08-04 07:52:46 +01001932 INIT_LIST_HEAD(&vm->unbound_list);
Chris Wilson47db9222017-02-06 08:45:46 +00001933
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02001934 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Chris Wilson84486612017-02-15 08:43:40 +00001935 pagevec_init(&vm->free_pages, false);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02001936}
1937
Matthew Aulded9724d2016-11-17 21:04:10 +00001938static void i915_address_space_fini(struct i915_address_space *vm)
1939{
Chris Wilson84486612017-02-15 08:43:40 +00001940 if (pagevec_count(&vm->free_pages))
Chris Wilson66df1012017-08-22 18:38:28 +01001941 vm_free_pages_release(vm, true);
Chris Wilson84486612017-02-15 08:43:40 +00001942
Matthew Aulded9724d2016-11-17 21:04:10 +00001943 i915_gem_timeline_fini(&vm->timeline);
1944 drm_mm_takedown(&vm->mm);
1945 list_del(&vm->global_link);
1946}
1947
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001948static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
Tim Gored5165eb2016-02-04 11:49:34 +00001949{
Tim Gored5165eb2016-02-04 11:49:34 +00001950 /* This function is for gtt related workarounds. This function is
1951 * called on driver load and after a GPU reset, so you can place
1952 * workarounds here even if they get overwritten by GPU reset.
1953 */
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001954 /* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt,kbl,glk,cfl,cnl */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001955 if (IS_BROADWELL(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00001956 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001957 else if (IS_CHERRYVIEW(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00001958 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001959 else if (IS_GEN9_BC(dev_priv) || IS_GEN10(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00001960 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001961 else if (IS_GEN9_LP(dev_priv))
Tim Gored5165eb2016-02-04 11:49:34 +00001962 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
1963}
1964
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001965int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
Daniel Vetter82460d92014-08-06 20:19:53 +02001966{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001967 gtt_write_workarounds(dev_priv);
Tim Gored5165eb2016-02-04 11:49:34 +00001968
Thomas Daniel671b50132014-08-20 16:24:50 +01001969 /* In the case of execlists, PPGTT is enabled by the context descriptor
1970 * and the PDPs are contained within the context itself. We don't
1971 * need to do anything here. */
1972 if (i915.enable_execlists)
1973 return 0;
1974
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001975 if (!USES_PPGTT(dev_priv))
Daniel Vetter82460d92014-08-06 20:19:53 +02001976 return 0;
1977
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001978 if (IS_GEN6(dev_priv))
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001979 gen6_ppgtt_enable(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001980 else if (IS_GEN7(dev_priv))
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001981 gen7_ppgtt_enable(dev_priv);
1982 else if (INTEL_GEN(dev_priv) >= 8)
1983 gen8_ppgtt_enable(dev_priv);
Daniel Vetter82460d92014-08-06 20:19:53 +02001984 else
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00001985 MISSING_CASE(INTEL_GEN(dev_priv));
Daniel Vetter82460d92014-08-06 20:19:53 +02001986
John Harrison4ad2fd82015-06-18 13:11:20 +01001987 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001988}
John Harrison4ad2fd82015-06-18 13:11:20 +01001989
Daniel Vetter4d884702014-08-06 15:04:47 +02001990struct i915_hw_ppgtt *
Chris Wilson2bfa9962016-08-04 07:52:25 +01001991i915_ppgtt_create(struct drm_i915_private *dev_priv,
Chris Wilson80b204b2016-10-28 13:58:58 +01001992 struct drm_i915_file_private *fpriv,
1993 const char *name)
Daniel Vetter4d884702014-08-06 15:04:47 +02001994{
1995 struct i915_hw_ppgtt *ppgtt;
1996 int ret;
1997
1998 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1999 if (!ppgtt)
2000 return ERR_PTR(-ENOMEM);
2001
Chris Wilson1188bc62017-02-15 08:43:38 +00002002 ret = __hw_ppgtt_init(ppgtt, dev_priv);
Daniel Vetter4d884702014-08-06 15:04:47 +02002003 if (ret) {
2004 kfree(ppgtt);
2005 return ERR_PTR(ret);
2006 }
2007
Chris Wilson1188bc62017-02-15 08:43:38 +00002008 kref_init(&ppgtt->ref);
2009 i915_address_space_init(&ppgtt->base, dev_priv, name);
2010 ppgtt->base.file = fpriv;
2011
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002012 trace_i915_ppgtt_create(&ppgtt->base);
2013
Daniel Vetter4d884702014-08-06 15:04:47 +02002014 return ppgtt;
2015}
2016
Chris Wilson0c7eeda2017-01-11 21:09:25 +00002017void i915_ppgtt_close(struct i915_address_space *vm)
2018{
2019 struct list_head *phases[] = {
2020 &vm->active_list,
2021 &vm->inactive_list,
2022 &vm->unbound_list,
2023 NULL,
2024 }, **phase;
2025
2026 GEM_BUG_ON(vm->closed);
2027 vm->closed = true;
2028
2029 for (phase = phases; *phase; phase++) {
2030 struct i915_vma *vma, *vn;
2031
2032 list_for_each_entry_safe(vma, vn, *phase, vm_link)
2033 if (!i915_vma_is_closed(vma))
2034 i915_vma_close(vma);
2035 }
2036}
2037
Matthew Aulded9724d2016-11-17 21:04:10 +00002038void i915_ppgtt_release(struct kref *kref)
Daniel Vetteree960be2014-08-06 15:04:45 +02002039{
2040 struct i915_hw_ppgtt *ppgtt =
2041 container_of(kref, struct i915_hw_ppgtt, ref);
2042
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002043 trace_i915_ppgtt_release(&ppgtt->base);
2044
Chris Wilson50e046b2016-08-04 07:52:46 +01002045 /* vmas should already be unbound and destroyed */
Daniel Vetteree960be2014-08-06 15:04:45 +02002046 WARN_ON(!list_empty(&ppgtt->base.active_list));
2047 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
Chris Wilson50e046b2016-08-04 07:52:46 +01002048 WARN_ON(!list_empty(&ppgtt->base.unbound_list));
Daniel Vetteree960be2014-08-06 15:04:45 +02002049
2050 ppgtt->base.cleanup(&ppgtt->base);
Chris Wilson84486612017-02-15 08:43:40 +00002051 i915_address_space_fini(&ppgtt->base);
Daniel Vetteree960be2014-08-06 15:04:45 +02002052 kfree(ppgtt);
2053}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002054
Ben Widawskya81cc002013-01-18 12:30:31 -08002055/* Certain Gen5 chipsets require require idling the GPU before
2056 * unmapping anything from the GTT when VT-d is enabled.
2057 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002058static bool needs_idle_maps(struct drm_i915_private *dev_priv)
Ben Widawskya81cc002013-01-18 12:30:31 -08002059{
Ben Widawskya81cc002013-01-18 12:30:31 -08002060 /* Query intel_iommu to see if we need the workaround. Presumably that
2061 * was loaded first.
2062 */
Chris Wilson80debff2017-05-25 13:16:12 +01002063 return IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_vtd_active();
Ben Widawskya81cc002013-01-18 12:30:31 -08002064}
2065
Chris Wilsondc979972016-05-10 14:10:04 +01002066void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
Ben Widawsky828c7902013-10-16 09:21:30 -07002067{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002068 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302069 enum intel_engine_id id;
Ben Widawsky828c7902013-10-16 09:21:30 -07002070
Chris Wilsondc979972016-05-10 14:10:04 +01002071 if (INTEL_INFO(dev_priv)->gen < 6)
Ben Widawsky828c7902013-10-16 09:21:30 -07002072 return;
2073
Akash Goel3b3f1652016-10-13 22:44:48 +05302074 for_each_engine(engine, dev_priv, id) {
Ben Widawsky828c7902013-10-16 09:21:30 -07002075 u32 fault_reg;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002076 fault_reg = I915_READ(RING_FAULT_REG(engine));
Ben Widawsky828c7902013-10-16 09:21:30 -07002077 if (fault_reg & RING_FAULT_VALID) {
2078 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02002079 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07002080 "\tAddress space: %s\n"
2081 "\tSource ID: %d\n"
2082 "\tType: %d\n",
2083 fault_reg & PAGE_MASK,
2084 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
2085 RING_FAULT_SRCID(fault_reg),
2086 RING_FAULT_FAULT_TYPE(fault_reg));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002087 I915_WRITE(RING_FAULT_REG(engine),
Ben Widawsky828c7902013-10-16 09:21:30 -07002088 fault_reg & ~RING_FAULT_VALID);
2089 }
2090 }
Akash Goel3b3f1652016-10-13 22:44:48 +05302091
2092 /* Engine specific init may not have been done till this point. */
2093 if (dev_priv->engine[RCS])
2094 POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
Ben Widawsky828c7902013-10-16 09:21:30 -07002095}
2096
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00002097void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
Ben Widawsky828c7902013-10-16 09:21:30 -07002098{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002099 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky828c7902013-10-16 09:21:30 -07002100
2101 /* Don't bother messing with faults pre GEN6 as we have little
2102 * documentation supporting that it's a good idea.
2103 */
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00002104 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky828c7902013-10-16 09:21:30 -07002105 return;
2106
Chris Wilsondc979972016-05-10 14:10:04 +01002107 i915_check_and_clear_faults(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002108
Chris Wilson381b9432017-02-15 08:43:54 +00002109 ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
Chris Wilson91e56492014-09-25 10:13:12 +01002110
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002111 i915_ggtt_invalidate(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002112}
2113
Chris Wilson03ac84f2016-10-28 13:58:36 +01002114int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
2115 struct sg_table *pages)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002116{
Chris Wilson1a292fa2017-01-06 15:22:39 +00002117 do {
2118 if (dma_map_sg(&obj->base.dev->pdev->dev,
2119 pages->sgl, pages->nents,
2120 PCI_DMA_BIDIRECTIONAL))
2121 return 0;
2122
2123 /* If the DMA remap fails, one cause can be that we have
2124 * too many objects pinned in a small remapping table,
2125 * such as swiotlb. Incrementally purge all other objects and
2126 * try again - if there are no more pages to remove from
2127 * the DMA remapper, i915_gem_shrink will return 0.
2128 */
2129 GEM_BUG_ON(obj->mm.pages == pages);
2130 } while (i915_gem_shrink(to_i915(obj->base.dev),
2131 obj->base.size >> PAGE_SHIFT,
2132 I915_SHRINK_BOUND |
2133 I915_SHRINK_UNBOUND |
2134 I915_SHRINK_ACTIVE));
Chris Wilson9da3da62012-06-01 15:20:22 +01002135
Chris Wilson03ac84f2016-10-28 13:58:36 +01002136 return -ENOSPC;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002137}
2138
Daniel Vetter2c642b02015-04-14 17:35:26 +02002139static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002140{
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002141 writeq(pte, addr);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002142}
2143
Chris Wilsond6473f52016-06-10 14:22:59 +05302144static void gen8_ggtt_insert_page(struct i915_address_space *vm,
2145 dma_addr_t addr,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002146 u64 offset,
Chris Wilsond6473f52016-06-10 14:22:59 +05302147 enum i915_cache_level level,
2148 u32 unused)
2149{
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002150 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Chris Wilsond6473f52016-06-10 14:22:59 +05302151 gen8_pte_t __iomem *pte =
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002152 (gen8_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
Chris Wilsond6473f52016-06-10 14:22:59 +05302153
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002154 gen8_set_pte(pte, gen8_pte_encode(addr, level));
Chris Wilsond6473f52016-06-10 14:22:59 +05302155
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002156 ggtt->invalidate(vm->i915);
Chris Wilsond6473f52016-06-10 14:22:59 +05302157}
2158
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002159static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
Matthew Auld4a234c52017-06-22 10:58:36 +01002160 struct i915_vma *vma,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002161 enum i915_cache_level level,
2162 u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002163{
Chris Wilsonce7fda22016-04-28 09:56:38 +01002164 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Dave Gordon85d12252016-05-20 11:54:06 +01002165 struct sgt_iter sgt_iter;
2166 gen8_pte_t __iomem *gtt_entries;
Chris Wilson894cceb2017-02-15 08:43:37 +00002167 const gen8_pte_t pte_encode = gen8_pte_encode(0, level);
Dave Gordon85d12252016-05-20 11:54:06 +01002168 dma_addr_t addr;
Imre Deakbe694592015-12-15 20:10:38 +02002169
Chris Wilson894cceb2017-02-15 08:43:37 +00002170 gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm;
Matthew Auld4a234c52017-06-22 10:58:36 +01002171 gtt_entries += vma->node.start >> PAGE_SHIFT;
2172 for_each_sgt_dma(addr, sgt_iter, vma->pages)
Chris Wilson894cceb2017-02-15 08:43:37 +00002173 gen8_set_pte(gtt_entries++, pte_encode | addr);
Dave Gordon85d12252016-05-20 11:54:06 +01002174
Chris Wilson894cceb2017-02-15 08:43:37 +00002175 wmb();
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002176
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002177 /* This next bit makes the above posting read even more important. We
2178 * want to flush the TLBs only after we're certain all the PTE updates
2179 * have finished.
2180 */
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002181 ggtt->invalidate(vm->i915);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002182}
2183
Chris Wilsond6473f52016-06-10 14:22:59 +05302184static void gen6_ggtt_insert_page(struct i915_address_space *vm,
2185 dma_addr_t addr,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002186 u64 offset,
Chris Wilsond6473f52016-06-10 14:22:59 +05302187 enum i915_cache_level level,
2188 u32 flags)
2189{
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002190 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Chris Wilsond6473f52016-06-10 14:22:59 +05302191 gen6_pte_t __iomem *pte =
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002192 (gen6_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
Chris Wilsond6473f52016-06-10 14:22:59 +05302193
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002194 iowrite32(vm->pte_encode(addr, level, flags), pte);
Chris Wilsond6473f52016-06-10 14:22:59 +05302195
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002196 ggtt->invalidate(vm->i915);
Chris Wilsond6473f52016-06-10 14:22:59 +05302197}
2198
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002199/*
2200 * Binds an object into the global gtt with the specified cache level. The object
2201 * will be accessible to the GPU via commands whose operands reference offsets
2202 * within the global GTT as well as accessible by the GPU through the GMADR
2203 * mapped BAR (dev_priv->mm.gtt->gtt).
2204 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002205static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Matthew Auld4a234c52017-06-22 10:58:36 +01002206 struct i915_vma *vma,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002207 enum i915_cache_level level,
2208 u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002209{
Chris Wilsonce7fda22016-04-28 09:56:38 +01002210 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Chris Wilsonb31144c2017-02-15 08:43:36 +00002211 gen6_pte_t __iomem *entries = (gen6_pte_t __iomem *)ggtt->gsm;
Matthew Auld4a234c52017-06-22 10:58:36 +01002212 unsigned int i = vma->node.start >> PAGE_SHIFT;
Chris Wilsonb31144c2017-02-15 08:43:36 +00002213 struct sgt_iter iter;
Dave Gordon85d12252016-05-20 11:54:06 +01002214 dma_addr_t addr;
Matthew Auld4a234c52017-06-22 10:58:36 +01002215 for_each_sgt_dma(addr, iter, vma->pages)
Chris Wilsonb31144c2017-02-15 08:43:36 +00002216 iowrite32(vm->pte_encode(addr, level, flags), &entries[i++]);
2217 wmb();
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002218
2219 /* This next bit makes the above posting read even more important. We
2220 * want to flush the TLBs only after we're certain all the PTE updates
2221 * have finished.
2222 */
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002223 ggtt->invalidate(vm->i915);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002224}
2225
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002226static void nop_clear_range(struct i915_address_space *vm,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002227 u64 start, u64 length)
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002228{
2229}
2230
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002231static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002232 u64 start, u64 length)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002233{
Chris Wilsonce7fda22016-04-28 09:56:38 +01002234 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002235 unsigned first_entry = start >> PAGE_SHIFT;
2236 unsigned num_entries = length >> PAGE_SHIFT;
Chris Wilson894cceb2017-02-15 08:43:37 +00002237 const gen8_pte_t scratch_pte =
2238 gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
2239 gen8_pte_t __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002240 (gen8_pte_t __iomem *)ggtt->gsm + first_entry;
2241 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002242 int i;
2243
2244 if (WARN(num_entries > max_entries,
2245 "First entry = %d; Num entries = %d (max=%d)\n",
2246 first_entry, num_entries, max_entries))
2247 num_entries = max_entries;
2248
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002249 for (i = 0; i < num_entries; i++)
2250 gen8_set_pte(&gtt_base[i], scratch_pte);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002251}
2252
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002253static void bxt_vtd_ggtt_wa(struct i915_address_space *vm)
2254{
2255 struct drm_i915_private *dev_priv = vm->i915;
2256
2257 /*
2258 * Make sure the internal GAM fifo has been cleared of all GTT
2259 * writes before exiting stop_machine(). This guarantees that
2260 * any aperture accesses waiting to start in another process
2261 * cannot back up behind the GTT writes causing a hang.
2262 * The register can be any arbitrary GAM register.
2263 */
2264 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2265}
2266
2267struct insert_page {
2268 struct i915_address_space *vm;
2269 dma_addr_t addr;
2270 u64 offset;
2271 enum i915_cache_level level;
2272};
2273
2274static int bxt_vtd_ggtt_insert_page__cb(void *_arg)
2275{
2276 struct insert_page *arg = _arg;
2277
2278 gen8_ggtt_insert_page(arg->vm, arg->addr, arg->offset, arg->level, 0);
2279 bxt_vtd_ggtt_wa(arg->vm);
2280
2281 return 0;
2282}
2283
2284static void bxt_vtd_ggtt_insert_page__BKL(struct i915_address_space *vm,
2285 dma_addr_t addr,
2286 u64 offset,
2287 enum i915_cache_level level,
2288 u32 unused)
2289{
2290 struct insert_page arg = { vm, addr, offset, level };
2291
2292 stop_machine(bxt_vtd_ggtt_insert_page__cb, &arg, NULL);
2293}
2294
2295struct insert_entries {
2296 struct i915_address_space *vm;
Matthew Auld4a234c52017-06-22 10:58:36 +01002297 struct i915_vma *vma;
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002298 enum i915_cache_level level;
2299};
2300
2301static int bxt_vtd_ggtt_insert_entries__cb(void *_arg)
2302{
2303 struct insert_entries *arg = _arg;
2304
Matthew Auld4a234c52017-06-22 10:58:36 +01002305 gen8_ggtt_insert_entries(arg->vm, arg->vma, arg->level, 0);
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002306 bxt_vtd_ggtt_wa(arg->vm);
2307
2308 return 0;
2309}
2310
2311static void bxt_vtd_ggtt_insert_entries__BKL(struct i915_address_space *vm,
Matthew Auld4a234c52017-06-22 10:58:36 +01002312 struct i915_vma *vma,
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002313 enum i915_cache_level level,
2314 u32 unused)
2315{
Chuanxiao Dong17369ba2017-07-07 17:50:59 +08002316 struct insert_entries arg = { vm, vma, level };
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002317
2318 stop_machine(bxt_vtd_ggtt_insert_entries__cb, &arg, NULL);
2319}
2320
2321struct clear_range {
2322 struct i915_address_space *vm;
2323 u64 start;
2324 u64 length;
2325};
2326
2327static int bxt_vtd_ggtt_clear_range__cb(void *_arg)
2328{
2329 struct clear_range *arg = _arg;
2330
2331 gen8_ggtt_clear_range(arg->vm, arg->start, arg->length);
2332 bxt_vtd_ggtt_wa(arg->vm);
2333
2334 return 0;
2335}
2336
2337static void bxt_vtd_ggtt_clear_range__BKL(struct i915_address_space *vm,
2338 u64 start,
2339 u64 length)
2340{
2341 struct clear_range arg = { vm, start, length };
2342
2343 stop_machine(bxt_vtd_ggtt_clear_range__cb, &arg, NULL);
2344}
2345
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002346static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002347 u64 start, u64 length)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002348{
Chris Wilsonce7fda22016-04-28 09:56:38 +01002349 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002350 unsigned first_entry = start >> PAGE_SHIFT;
2351 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002352 gen6_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002353 (gen6_pte_t __iomem *)ggtt->gsm + first_entry;
2354 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002355 int i;
2356
2357 if (WARN(num_entries > max_entries,
2358 "First entry = %d; Num entries = %d (max=%d)\n",
2359 first_entry, num_entries, max_entries))
2360 num_entries = max_entries;
2361
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002362 scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002363 I915_CACHE_LLC, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002364
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002365 for (i = 0; i < num_entries; i++)
2366 iowrite32(scratch_pte, &gtt_base[i]);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002367}
2368
Chris Wilsond6473f52016-06-10 14:22:59 +05302369static void i915_ggtt_insert_page(struct i915_address_space *vm,
2370 dma_addr_t addr,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002371 u64 offset,
Chris Wilsond6473f52016-06-10 14:22:59 +05302372 enum i915_cache_level cache_level,
2373 u32 unused)
2374{
Chris Wilsond6473f52016-06-10 14:22:59 +05302375 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2376 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
Chris Wilsond6473f52016-06-10 14:22:59 +05302377
2378 intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
Chris Wilsond6473f52016-06-10 14:22:59 +05302379}
2380
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002381static void i915_ggtt_insert_entries(struct i915_address_space *vm,
Matthew Auld4a234c52017-06-22 10:58:36 +01002382 struct i915_vma *vma,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002383 enum i915_cache_level cache_level,
2384 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002385{
2386 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2387 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2388
Matthew Auld4a234c52017-06-22 10:58:36 +01002389 intel_gtt_insert_sg_entries(vma->pages, vma->node.start >> PAGE_SHIFT,
2390 flags);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002391}
2392
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002393static void i915_ggtt_clear_range(struct i915_address_space *vm,
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002394 u64 start, u64 length)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002395{
Chris Wilson2eedfc72016-10-24 13:42:17 +01002396 intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002397}
2398
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002399static int ggtt_bind_vma(struct i915_vma *vma,
2400 enum i915_cache_level cache_level,
2401 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002402{
Chris Wilson49d73912016-11-29 09:50:08 +00002403 struct drm_i915_private *i915 = vma->vm->i915;
Daniel Vetter0a878712015-10-15 14:23:01 +02002404 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonba7a5742017-02-15 08:43:35 +00002405 u32 pte_flags;
Daniel Vetter0a878712015-10-15 14:23:01 +02002406
Chris Wilsonba7a5742017-02-15 08:43:35 +00002407 if (unlikely(!vma->pages)) {
2408 int ret = i915_get_ggtt_vma_pages(vma);
2409 if (ret)
2410 return ret;
2411 }
Daniel Vetter0a878712015-10-15 14:23:01 +02002412
2413 /* Currently applicable only to VLV */
Chris Wilsonba7a5742017-02-15 08:43:35 +00002414 pte_flags = 0;
Daniel Vetter0a878712015-10-15 14:23:01 +02002415 if (obj->gt_ro)
2416 pte_flags |= PTE_READ_ONLY;
2417
Chris Wilson9c870d02016-10-24 13:42:15 +01002418 intel_runtime_pm_get(i915);
Matthew Auld4a234c52017-06-22 10:58:36 +01002419 vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
Chris Wilson9c870d02016-10-24 13:42:15 +01002420 intel_runtime_pm_put(i915);
Daniel Vetter0a878712015-10-15 14:23:01 +02002421
2422 /*
2423 * Without aliasing PPGTT there's no difference between
2424 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
2425 * upgrade to both bound if we bind either to avoid double-binding.
2426 */
Chris Wilson3272db52016-08-04 16:32:32 +01002427 vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
Daniel Vetter0a878712015-10-15 14:23:01 +02002428
2429 return 0;
2430}
2431
Chris Wilsoncbc4e9e2017-02-15 08:43:39 +00002432static void ggtt_unbind_vma(struct i915_vma *vma)
2433{
2434 struct drm_i915_private *i915 = vma->vm->i915;
2435
2436 intel_runtime_pm_get(i915);
2437 vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
2438 intel_runtime_pm_put(i915);
2439}
2440
Daniel Vetter0a878712015-10-15 14:23:01 +02002441static int aliasing_gtt_bind_vma(struct i915_vma *vma,
2442 enum i915_cache_level cache_level,
2443 u32 flags)
2444{
Chris Wilson49d73912016-11-29 09:50:08 +00002445 struct drm_i915_private *i915 = vma->vm->i915;
Chris Wilson321d1782015-11-20 10:27:18 +00002446 u32 pte_flags;
Chris Wilsonff685972017-02-15 08:43:42 +00002447 int ret;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002448
Chris Wilsonba7a5742017-02-15 08:43:35 +00002449 if (unlikely(!vma->pages)) {
Chris Wilsonff685972017-02-15 08:43:42 +00002450 ret = i915_get_ggtt_vma_pages(vma);
Chris Wilsonba7a5742017-02-15 08:43:35 +00002451 if (ret)
2452 return ret;
2453 }
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002454
Akash Goel24f3a8c2014-06-17 10:59:42 +05302455 /* Currently applicable only to VLV */
Chris Wilson321d1782015-11-20 10:27:18 +00002456 pte_flags = 0;
2457 if (vma->obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002458 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05302459
Chris Wilsonff685972017-02-15 08:43:42 +00002460 if (flags & I915_VMA_LOCAL_BIND) {
2461 struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2462
Matthew Auld1f234752017-05-12 10:14:23 +01002463 if (!(vma->flags & I915_VMA_LOCAL_BIND) &&
2464 appgtt->base.allocate_va_range) {
Chris Wilsonff685972017-02-15 08:43:42 +00002465 ret = appgtt->base.allocate_va_range(&appgtt->base,
2466 vma->node.start,
Matthew Auldd5672322017-05-16 09:55:14 +01002467 vma->size);
Chris Wilsonff685972017-02-15 08:43:42 +00002468 if (ret)
Chris Wilson2f7399a2017-02-27 12:26:53 +00002469 goto err_pages;
Chris Wilsonff685972017-02-15 08:43:42 +00002470 }
2471
Matthew Auld4a234c52017-06-22 10:58:36 +01002472 appgtt->base.insert_entries(&appgtt->base, vma, cache_level,
2473 pte_flags);
Chris Wilsonff685972017-02-15 08:43:42 +00002474 }
2475
Chris Wilson3272db52016-08-04 16:32:32 +01002476 if (flags & I915_VMA_GLOBAL_BIND) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002477 intel_runtime_pm_get(i915);
Matthew Auld4a234c52017-06-22 10:58:36 +01002478 vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
Chris Wilson9c870d02016-10-24 13:42:15 +01002479 intel_runtime_pm_put(i915);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002480 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002481
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002482 return 0;
Chris Wilson2f7399a2017-02-27 12:26:53 +00002483
2484err_pages:
2485 if (!(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND))) {
2486 if (vma->pages != vma->obj->mm.pages) {
2487 GEM_BUG_ON(!vma->pages);
2488 sg_free_table(vma->pages);
2489 kfree(vma->pages);
2490 }
2491 vma->pages = NULL;
2492 }
2493 return ret;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002494}
2495
Chris Wilsoncbc4e9e2017-02-15 08:43:39 +00002496static void aliasing_gtt_unbind_vma(struct i915_vma *vma)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002497{
Chris Wilson49d73912016-11-29 09:50:08 +00002498 struct drm_i915_private *i915 = vma->vm->i915;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002499
Chris Wilson9c870d02016-10-24 13:42:15 +01002500 if (vma->flags & I915_VMA_GLOBAL_BIND) {
2501 intel_runtime_pm_get(i915);
Chris Wilsoncbc4e9e2017-02-15 08:43:39 +00002502 vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
Chris Wilson9c870d02016-10-24 13:42:15 +01002503 intel_runtime_pm_put(i915);
2504 }
Ben Widawsky6f65e292013-12-06 14:10:56 -08002505
Chris Wilsoncbc4e9e2017-02-15 08:43:39 +00002506 if (vma->flags & I915_VMA_LOCAL_BIND) {
2507 struct i915_address_space *vm = &i915->mm.aliasing_ppgtt->base;
2508
2509 vm->clear_range(vm, vma->node.start, vma->size);
2510 }
Daniel Vetter74163902012-02-15 23:50:21 +01002511}
2512
Chris Wilson03ac84f2016-10-28 13:58:36 +01002513void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
2514 struct sg_table *pages)
Daniel Vetter74163902012-02-15 23:50:21 +01002515{
David Weinehall52a05c32016-08-22 13:32:44 +03002516 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2517 struct device *kdev = &dev_priv->drm.pdev->dev;
Chris Wilson307dc252016-08-05 10:14:12 +01002518 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky5c042282011-10-17 15:51:55 -07002519
Chris Wilson307dc252016-08-05 10:14:12 +01002520 if (unlikely(ggtt->do_idle_maps)) {
Chris Wilson228ec872017-03-30 09:53:41 +01002521 if (i915_gem_wait_for_idle(dev_priv, 0)) {
Chris Wilson307dc252016-08-05 10:14:12 +01002522 DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
2523 /* Wait a bit, in hopes it avoids the hang */
2524 udelay(10);
2525 }
2526 }
Ben Widawsky5c042282011-10-17 15:51:55 -07002527
Chris Wilson03ac84f2016-10-28 13:58:36 +01002528 dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002529}
Daniel Vetter644ec022012-03-26 09:45:40 +02002530
Chris Wilson45b186f2016-12-16 07:46:42 +00002531static void i915_gtt_color_adjust(const struct drm_mm_node *node,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002532 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002533 u64 *start,
2534 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002535{
Chris Wilsona6508de2017-02-06 08:45:47 +00002536 if (node->allocated && node->color != color)
Chris Wilsonf51455d2017-01-10 14:47:34 +00002537 *start += I915_GTT_PAGE_SIZE;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002538
Chris Wilsona6508de2017-02-06 08:45:47 +00002539 /* Also leave a space between the unallocated reserved node after the
2540 * GTT and any objects within the GTT, i.e. we use the color adjustment
2541 * to insert a guard page to prevent prefetches crossing over the
2542 * GTT boundary.
2543 */
Chris Wilsonb44f97f2016-12-16 07:46:40 +00002544 node = list_next_entry(node, node_list);
Chris Wilsona6508de2017-02-06 08:45:47 +00002545 if (node->color != color)
Chris Wilsonf51455d2017-01-10 14:47:34 +00002546 *end -= I915_GTT_PAGE_SIZE;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002547}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002548
Chris Wilson6cde9a02017-02-13 17:15:50 +00002549int i915_gem_init_aliasing_ppgtt(struct drm_i915_private *i915)
2550{
2551 struct i915_ggtt *ggtt = &i915->ggtt;
2552 struct i915_hw_ppgtt *ppgtt;
2553 int err;
2554
Chris Wilson57202f42017-02-15 08:43:56 +00002555 ppgtt = i915_ppgtt_create(i915, ERR_PTR(-EPERM), "[alias]");
Chris Wilson1188bc62017-02-15 08:43:38 +00002556 if (IS_ERR(ppgtt))
2557 return PTR_ERR(ppgtt);
Chris Wilson6cde9a02017-02-13 17:15:50 +00002558
Chris Wilsone565ceb2017-02-15 08:43:55 +00002559 if (WARN_ON(ppgtt->base.total < ggtt->base.total)) {
2560 err = -ENODEV;
2561 goto err_ppgtt;
2562 }
2563
Chris Wilson6cde9a02017-02-13 17:15:50 +00002564 if (ppgtt->base.allocate_va_range) {
Chris Wilsone565ceb2017-02-15 08:43:55 +00002565 /* Note we only pre-allocate as far as the end of the global
2566 * GTT. On 48b / 4-level page-tables, the difference is very,
2567 * very significant! We have to preallocate as GVT/vgpu does
2568 * not like the page directory disappearing.
2569 */
Chris Wilson6cde9a02017-02-13 17:15:50 +00002570 err = ppgtt->base.allocate_va_range(&ppgtt->base,
Chris Wilsone565ceb2017-02-15 08:43:55 +00002571 0, ggtt->base.total);
Chris Wilson6cde9a02017-02-13 17:15:50 +00002572 if (err)
Chris Wilson1188bc62017-02-15 08:43:38 +00002573 goto err_ppgtt;
Chris Wilson6cde9a02017-02-13 17:15:50 +00002574 }
2575
Chris Wilson6cde9a02017-02-13 17:15:50 +00002576 i915->mm.aliasing_ppgtt = ppgtt;
Chris Wilsoncbc4e9e2017-02-15 08:43:39 +00002577
Chris Wilson6cde9a02017-02-13 17:15:50 +00002578 WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
2579 ggtt->base.bind_vma = aliasing_gtt_bind_vma;
2580
Chris Wilsoncbc4e9e2017-02-15 08:43:39 +00002581 WARN_ON(ggtt->base.unbind_vma != ggtt_unbind_vma);
2582 ggtt->base.unbind_vma = aliasing_gtt_unbind_vma;
2583
Chris Wilson6cde9a02017-02-13 17:15:50 +00002584 return 0;
2585
Chris Wilson6cde9a02017-02-13 17:15:50 +00002586err_ppgtt:
Chris Wilson1188bc62017-02-15 08:43:38 +00002587 i915_ppgtt_put(ppgtt);
Chris Wilson6cde9a02017-02-13 17:15:50 +00002588 return err;
2589}
2590
2591void i915_gem_fini_aliasing_ppgtt(struct drm_i915_private *i915)
2592{
2593 struct i915_ggtt *ggtt = &i915->ggtt;
2594 struct i915_hw_ppgtt *ppgtt;
2595
2596 ppgtt = fetch_and_zero(&i915->mm.aliasing_ppgtt);
2597 if (!ppgtt)
2598 return;
2599
Chris Wilson1188bc62017-02-15 08:43:38 +00002600 i915_ppgtt_put(ppgtt);
Chris Wilson6cde9a02017-02-13 17:15:50 +00002601
2602 ggtt->base.bind_vma = ggtt_bind_vma;
Chris Wilsoncbc4e9e2017-02-15 08:43:39 +00002603 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilson6cde9a02017-02-13 17:15:50 +00002604}
2605
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002606int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
Daniel Vetter644ec022012-03-26 09:45:40 +02002607{
Ben Widawskye78891c2013-01-25 16:41:04 -08002608 /* Let GEM Manage all of the aperture.
2609 *
2610 * However, leave one page at the end still bound to the scratch page.
2611 * There are a number of places where the hardware apparently prefetches
2612 * past the end of the object, and we've seen multiple hangs with the
2613 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2614 * aperture. One page should be enough to keep any prefetching inside
2615 * of the aperture.
2616 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002617 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002618 unsigned long hole_start, hole_end;
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002619 struct drm_mm_node *entry;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002620 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002621
Zhi Wangb02d22a2016-06-16 08:06:59 -04002622 ret = intel_vgt_balloon(dev_priv);
2623 if (ret)
2624 return ret;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002625
Chris Wilson95374d72016-10-12 10:05:20 +01002626 /* Reserve a mappable slot for our lockless error capture */
Chris Wilson4e64e552017-02-02 21:04:38 +00002627 ret = drm_mm_insert_node_in_range(&ggtt->base.mm, &ggtt->error_capture,
2628 PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE,
2629 0, ggtt->mappable_end,
2630 DRM_MM_INSERT_LOW);
Chris Wilson95374d72016-10-12 10:05:20 +01002631 if (ret)
2632 return ret;
2633
Chris Wilsoned2f3452012-11-15 11:32:19 +00002634 /* Clear any non-preallocated blocks */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002635 drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002636 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2637 hole_start, hole_end);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002638 ggtt->base.clear_range(&ggtt->base, hole_start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002639 hole_end - hole_start);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002640 }
2641
2642 /* And finally clear the reserved guard page */
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002643 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02002644 ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002645
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002646 if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
Chris Wilson6cde9a02017-02-13 17:15:50 +00002647 ret = i915_gem_init_aliasing_ppgtt(dev_priv);
Chris Wilson95374d72016-10-12 10:05:20 +01002648 if (ret)
Chris Wilson6cde9a02017-02-13 17:15:50 +00002649 goto err;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002650 }
2651
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002652 return 0;
Chris Wilson95374d72016-10-12 10:05:20 +01002653
Chris Wilson95374d72016-10-12 10:05:20 +01002654err:
2655 drm_mm_remove_node(&ggtt->error_capture);
2656 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002657}
2658
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002659/**
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002660 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002661 * @dev_priv: i915 device
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002662 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002663void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002664{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002665 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson94d4a2a2017-02-10 16:35:22 +00002666 struct i915_vma *vma, *vn;
Chris Wilson66df1012017-08-22 18:38:28 +01002667 struct pagevec *pvec;
Chris Wilson94d4a2a2017-02-10 16:35:22 +00002668
2669 ggtt->base.closed = true;
2670
2671 mutex_lock(&dev_priv->drm.struct_mutex);
2672 WARN_ON(!list_empty(&ggtt->base.active_list));
2673 list_for_each_entry_safe(vma, vn, &ggtt->base.inactive_list, vm_link)
2674 WARN_ON(i915_vma_unbind(vma));
2675 mutex_unlock(&dev_priv->drm.struct_mutex);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002676
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002677 i915_gem_cleanup_stolen(&dev_priv->drm);
Imre Deaka4eba472016-01-19 15:26:32 +02002678
Chris Wilson1188bc62017-02-15 08:43:38 +00002679 mutex_lock(&dev_priv->drm.struct_mutex);
2680 i915_gem_fini_aliasing_ppgtt(dev_priv);
2681
Chris Wilson95374d72016-10-12 10:05:20 +01002682 if (drm_mm_node_allocated(&ggtt->error_capture))
2683 drm_mm_remove_node(&ggtt->error_capture);
2684
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002685 if (drm_mm_initialized(&ggtt->base.mm)) {
Zhi Wangb02d22a2016-06-16 08:06:59 -04002686 intel_vgt_deballoon(dev_priv);
Matthew Aulded9724d2016-11-17 21:04:10 +00002687 i915_address_space_fini(&ggtt->base);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002688 }
2689
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002690 ggtt->base.cleanup(&ggtt->base);
Chris Wilson66df1012017-08-22 18:38:28 +01002691
2692 pvec = &dev_priv->mm.wc_stash;
2693 if (pvec->nr) {
2694 set_pages_array_wb(pvec->pages, pvec->nr);
2695 __pagevec_release(pvec);
2696 }
2697
Chris Wilson1188bc62017-02-15 08:43:38 +00002698 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01002699
2700 arch_phys_wc_del(ggtt->mtrr);
Chris Wilsonf7bbe782016-08-19 16:54:27 +01002701 io_mapping_fini(&ggtt->mappable);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002702}
Daniel Vetter70e32542014-08-06 15:04:57 +02002703
Daniel Vetter2c642b02015-04-14 17:35:26 +02002704static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002705{
2706 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2707 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2708 return snb_gmch_ctl << 20;
2709}
2710
Daniel Vetter2c642b02015-04-14 17:35:26 +02002711static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002712{
2713 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2714 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2715 if (bdw_gmch_ctl)
2716 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002717
2718#ifdef CONFIG_X86_32
2719 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2720 if (bdw_gmch_ctl > 4)
2721 bdw_gmch_ctl = 4;
2722#endif
2723
Ben Widawsky9459d252013-11-03 16:53:55 -08002724 return bdw_gmch_ctl << 20;
2725}
2726
Daniel Vetter2c642b02015-04-14 17:35:26 +02002727static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002728{
2729 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2730 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2731
2732 if (gmch_ctrl)
2733 return 1 << (20 + gmch_ctrl);
2734
2735 return 0;
2736}
2737
Daniel Vetter2c642b02015-04-14 17:35:26 +02002738static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002739{
2740 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2741 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
Imre Deaka92d1a92017-05-10 12:21:52 +03002742 return (size_t)snb_gmch_ctl << 25; /* 32 MB units */
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002743}
2744
Daniel Vetter2c642b02015-04-14 17:35:26 +02002745static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002746{
2747 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2748 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
Imre Deaka92d1a92017-05-10 12:21:52 +03002749 return (size_t)bdw_gmch_ctl << 25; /* 32 MB units */
Ben Widawsky9459d252013-11-03 16:53:55 -08002750}
2751
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002752static size_t chv_get_stolen_size(u16 gmch_ctrl)
2753{
2754 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2755 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2756
2757 /*
2758 * 0x0 to 0x10: 32MB increments starting at 0MB
2759 * 0x11 to 0x16: 4MB increments starting at 8MB
2760 * 0x17 to 0x1d: 4MB increments start at 36MB
2761 */
2762 if (gmch_ctrl < 0x11)
Imre Deaka92d1a92017-05-10 12:21:52 +03002763 return (size_t)gmch_ctrl << 25;
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002764 else if (gmch_ctrl < 0x17)
Imre Deaka92d1a92017-05-10 12:21:52 +03002765 return (size_t)(gmch_ctrl - 0x11 + 2) << 22;
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002766 else
Imre Deaka92d1a92017-05-10 12:21:52 +03002767 return (size_t)(gmch_ctrl - 0x17 + 9) << 22;
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002768}
2769
Damien Lespiau66375012014-01-09 18:02:46 +00002770static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2771{
2772 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2773 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2774
2775 if (gen9_gmch_ctl < 0xf0)
Imre Deaka92d1a92017-05-10 12:21:52 +03002776 return (size_t)gen9_gmch_ctl << 25; /* 32 MB units */
Damien Lespiau66375012014-01-09 18:02:46 +00002777 else
2778 /* 4MB increments starting at 0xf0 for 4MB */
Imre Deaka92d1a92017-05-10 12:21:52 +03002779 return (size_t)(gen9_gmch_ctl - 0xf0 + 1) << 22;
Damien Lespiau66375012014-01-09 18:02:46 +00002780}
2781
Chris Wilson34c998b2016-08-04 07:52:24 +01002782static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
Ben Widawsky63340132013-11-04 19:32:22 -08002783{
Chris Wilson49d73912016-11-29 09:50:08 +00002784 struct drm_i915_private *dev_priv = ggtt->base.i915;
2785 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01002786 phys_addr_t phys_addr;
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002787 int ret;
Ben Widawsky63340132013-11-04 19:32:22 -08002788
2789 /* For Modern GENs the PTEs and register space are split in the BAR */
Chris Wilson34c998b2016-08-04 07:52:24 +01002790 phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
Ben Widawsky63340132013-11-04 19:32:22 -08002791
Imre Deak2a073f892015-03-27 13:07:33 +02002792 /*
Rodrigo Vivi385db982017-08-29 16:09:07 -07002793 * On BXT+/CNL+ writes larger than 64 bit to the GTT pagetable range
2794 * will be dropped. For WC mappings in general we have 64 byte burst
2795 * writes when the WC buffer is flushed, so we can't use it, but have to
Imre Deak2a073f892015-03-27 13:07:33 +02002796 * resort to an uncached mapping. The WC issue is easily caught by the
2797 * readback check when writing GTT PTE entries.
2798 */
Rodrigo Vivi385db982017-08-29 16:09:07 -07002799 if (IS_GEN9_LP(dev_priv) || INTEL_GEN(dev_priv) >= 10)
Chris Wilson34c998b2016-08-04 07:52:24 +01002800 ggtt->gsm = ioremap_nocache(phys_addr, size);
Imre Deak2a073f892015-03-27 13:07:33 +02002801 else
Chris Wilson34c998b2016-08-04 07:52:24 +01002802 ggtt->gsm = ioremap_wc(phys_addr, size);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002803 if (!ggtt->gsm) {
Chris Wilson34c998b2016-08-04 07:52:24 +01002804 DRM_ERROR("Failed to map the ggtt page table\n");
Ben Widawsky63340132013-11-04 19:32:22 -08002805 return -ENOMEM;
2806 }
2807
Chris Wilson84486612017-02-15 08:43:40 +00002808 ret = setup_scratch_page(&ggtt->base, GFP_DMA32);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002809 if (ret) {
Ben Widawsky63340132013-11-04 19:32:22 -08002810 DRM_ERROR("Scratch setup failed\n");
2811 /* iounmap will also get called at remove, but meh */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002812 iounmap(ggtt->gsm);
Chris Wilson8bcdd0f72016-08-22 08:44:30 +01002813 return ret;
Ben Widawsky63340132013-11-04 19:32:22 -08002814 }
2815
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002816 return 0;
Ben Widawsky63340132013-11-04 19:32:22 -08002817}
2818
Rodrigo Vivi4e349352017-08-15 16:25:39 -07002819static void cnl_setup_private_ppat(struct drm_i915_private *dev_priv)
2820{
2821 /* XXX: spec is unclear if this is still needed for CNL+ */
2822 if (!USES_PPGTT(dev_priv)) {
2823 I915_WRITE(GEN10_PAT_INDEX(0), GEN8_PPAT_UC);
2824 return;
2825 }
2826
2827 I915_WRITE(GEN10_PAT_INDEX(0), GEN8_PPAT_WB | GEN8_PPAT_LLC);
2828 I915_WRITE(GEN10_PAT_INDEX(1), GEN8_PPAT_WC | GEN8_PPAT_LLCELLC);
2829 I915_WRITE(GEN10_PAT_INDEX(2), GEN8_PPAT_WT | GEN8_PPAT_LLCELLC);
2830 I915_WRITE(GEN10_PAT_INDEX(3), GEN8_PPAT_UC);
2831 I915_WRITE(GEN10_PAT_INDEX(4), GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0));
2832 I915_WRITE(GEN10_PAT_INDEX(5), GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1));
2833 I915_WRITE(GEN10_PAT_INDEX(6), GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2));
2834 I915_WRITE(GEN10_PAT_INDEX(7), GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2835}
2836
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002837/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2838 * bits. When using advanced contexts each context stores its own PAT, but
2839 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002840static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002841{
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002842 u64 pat;
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002843
2844 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2845 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2846 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2847 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2848 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2849 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2850 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2851 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2852
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002853 if (!USES_PPGTT(dev_priv))
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002854 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2855 * so RTL will always use the value corresponding to
2856 * pat_sel = 000".
2857 * So let's disable cache for GGTT to avoid screen corruptions.
2858 * MOCS still can be used though.
2859 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2860 * before this patch, i.e. the same uncached + snooping access
2861 * like on gen6/7 seems to be in effect.
2862 * - So this just fixes blitter/render access. Again it looks
2863 * like it's not just uncached access, but uncached + snooping.
2864 * So we can still hold onto all our assumptions wrt cpu
2865 * clflushing on LLC machines.
2866 */
2867 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2868
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002869 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2870 * write would work. */
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03002871 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
2872 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002873}
2874
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002875static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2876{
Chris Wilson75c7b0b2017-02-15 08:43:57 +00002877 u64 pat;
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002878
2879 /*
2880 * Map WB on BDW to snooped on CHV.
2881 *
2882 * Only the snoop bit has meaning for CHV, the rest is
2883 * ignored.
2884 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002885 * The hardware will never snoop for certain types of accesses:
2886 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2887 * - PPGTT page tables
2888 * - some other special cycles
2889 *
2890 * As with BDW, we also need to consider the following for GT accesses:
2891 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2892 * so RTL will always use the value corresponding to
2893 * pat_sel = 000".
2894 * Which means we must set the snoop bit in PAT entry 0
2895 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002896 */
2897 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2898 GEN8_PPAT(1, 0) |
2899 GEN8_PPAT(2, 0) |
2900 GEN8_PPAT(3, 0) |
2901 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2902 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2903 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2904 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2905
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03002906 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
2907 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002908}
2909
Chris Wilson34c998b2016-08-04 07:52:24 +01002910static void gen6_gmch_remove(struct i915_address_space *vm)
2911{
2912 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2913
2914 iounmap(ggtt->gsm);
Chris Wilson84486612017-02-15 08:43:40 +00002915 cleanup_scratch_page(vm);
Chris Wilson34c998b2016-08-04 07:52:24 +01002916}
2917
Joonas Lahtinend507d732016-03-18 10:42:58 +02002918static int gen8_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawsky63340132013-11-04 19:32:22 -08002919{
Chris Wilson49d73912016-11-29 09:50:08 +00002920 struct drm_i915_private *dev_priv = ggtt->base.i915;
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002921 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01002922 unsigned int size;
Ben Widawsky63340132013-11-04 19:32:22 -08002923 u16 snb_gmch_ctl;
Imre Deak45192902017-05-10 12:21:50 +03002924 int err;
Ben Widawsky63340132013-11-04 19:32:22 -08002925
2926 /* TODO: We're not aware of mappable constraints on gen8 yet */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002927 ggtt->mappable_base = pci_resource_start(pdev, 2);
2928 ggtt->mappable_end = pci_resource_len(pdev, 2);
Ben Widawsky63340132013-11-04 19:32:22 -08002929
Imre Deak45192902017-05-10 12:21:50 +03002930 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(39));
2931 if (!err)
2932 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
2933 if (err)
2934 DRM_ERROR("Can't set DMA mask/consistent mask (%d)\n", err);
Ben Widawsky63340132013-11-04 19:32:22 -08002935
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002936 pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawsky63340132013-11-04 19:32:22 -08002937
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002938 if (INTEL_GEN(dev_priv) >= 9) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02002939 ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01002940 size = gen8_get_total_gtt_size(snb_gmch_ctl);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002941 } else if (IS_CHERRYVIEW(dev_priv)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02002942 ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01002943 size = chv_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002944 } else {
Joonas Lahtinend507d732016-03-18 10:42:58 +02002945 ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
Chris Wilson34c998b2016-08-04 07:52:24 +01002946 size = gen8_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002947 }
Ben Widawsky63340132013-11-04 19:32:22 -08002948
Chris Wilson34c998b2016-08-04 07:52:24 +01002949 ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002950
Rodrigo Vivi4e349352017-08-15 16:25:39 -07002951 if (INTEL_GEN(dev_priv) >= 10)
2952 cnl_setup_private_ppat(dev_priv);
2953 else if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002954 chv_setup_private_ppat(dev_priv);
2955 else
2956 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002957
Chris Wilson34c998b2016-08-04 07:52:24 +01002958 ggtt->base.cleanup = gen6_gmch_remove;
Joonas Lahtinend507d732016-03-18 10:42:58 +02002959 ggtt->base.bind_vma = ggtt_bind_vma;
2960 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilsond6473f52016-06-10 14:22:59 +05302961 ggtt->base.insert_page = gen8_ggtt_insert_page;
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002962 ggtt->base.clear_range = nop_clear_range;
Chris Wilson48f112f2016-06-24 14:07:14 +01002963 if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002964 ggtt->base.clear_range = gen8_ggtt_clear_range;
2965
2966 ggtt->base.insert_entries = gen8_ggtt_insert_entries;
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002967
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002968 /* Serialize GTT updates with aperture access on BXT if VT-d is on. */
2969 if (intel_ggtt_update_needs_vtd_wa(dev_priv)) {
2970 ggtt->base.insert_entries = bxt_vtd_ggtt_insert_entries__BKL;
2971 ggtt->base.insert_page = bxt_vtd_ggtt_insert_page__BKL;
2972 if (ggtt->base.clear_range != nop_clear_range)
2973 ggtt->base.clear_range = bxt_vtd_ggtt_clear_range__BKL;
2974 }
2975
Chris Wilson7c3f86b2017-01-12 11:00:49 +00002976 ggtt->invalidate = gen6_ggtt_invalidate;
2977
Chris Wilson34c998b2016-08-04 07:52:24 +01002978 return ggtt_probe_common(ggtt, size);
Ben Widawsky63340132013-11-04 19:32:22 -08002979}
2980
Joonas Lahtinend507d732016-03-18 10:42:58 +02002981static int gen6_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002982{
Chris Wilson49d73912016-11-29 09:50:08 +00002983 struct drm_i915_private *dev_priv = ggtt->base.i915;
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002984 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson34c998b2016-08-04 07:52:24 +01002985 unsigned int size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002986 u16 snb_gmch_ctl;
Imre Deak45192902017-05-10 12:21:50 +03002987 int err;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002988
Chris Wilson97d6d7a2016-08-04 07:52:22 +01002989 ggtt->mappable_base = pci_resource_start(pdev, 2);
2990 ggtt->mappable_end = pci_resource_len(pdev, 2);
Ben Widawsky41907dd2013-02-08 11:32:47 -08002991
Ben Widawskybaa09f52013-01-24 13:49:57 -08002992 /* 64/512MB is the current min/max we actually know of, but this is just
2993 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002994 */
Chris Wilson34c998b2016-08-04 07:52:24 +01002995 if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02002996 DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002997 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002998 }
2999
Imre Deak45192902017-05-10 12:21:50 +03003000 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(40));
3001 if (!err)
3002 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
3003 if (err)
3004 DRM_ERROR("Can't set DMA mask/consistent mask (%d)\n", err);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003005 pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003006
Joonas Lahtinend507d732016-03-18 10:42:58 +02003007 ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003008
Chris Wilson34c998b2016-08-04 07:52:24 +01003009 size = gen6_get_total_gtt_size(snb_gmch_ctl);
3010 ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003011
Joonas Lahtinend507d732016-03-18 10:42:58 +02003012 ggtt->base.clear_range = gen6_ggtt_clear_range;
Chris Wilsond6473f52016-06-10 14:22:59 +05303013 ggtt->base.insert_page = gen6_ggtt_insert_page;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003014 ggtt->base.insert_entries = gen6_ggtt_insert_entries;
3015 ggtt->base.bind_vma = ggtt_bind_vma;
3016 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilson34c998b2016-08-04 07:52:24 +01003017 ggtt->base.cleanup = gen6_gmch_remove;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003018
Chris Wilson7c3f86b2017-01-12 11:00:49 +00003019 ggtt->invalidate = gen6_ggtt_invalidate;
3020
Chris Wilson34c998b2016-08-04 07:52:24 +01003021 if (HAS_EDRAM(dev_priv))
3022 ggtt->base.pte_encode = iris_pte_encode;
3023 else if (IS_HASWELL(dev_priv))
3024 ggtt->base.pte_encode = hsw_pte_encode;
3025 else if (IS_VALLEYVIEW(dev_priv))
3026 ggtt->base.pte_encode = byt_pte_encode;
3027 else if (INTEL_GEN(dev_priv) >= 7)
3028 ggtt->base.pte_encode = ivb_pte_encode;
3029 else
3030 ggtt->base.pte_encode = snb_pte_encode;
3031
3032 return ggtt_probe_common(ggtt, size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003033}
3034
Chris Wilson34c998b2016-08-04 07:52:24 +01003035static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003036{
Chris Wilson34c998b2016-08-04 07:52:24 +01003037 intel_gmch_remove();
Ben Widawskybaa09f52013-01-24 13:49:57 -08003038}
3039
Joonas Lahtinend507d732016-03-18 10:42:58 +02003040static int i915_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003041{
Chris Wilson49d73912016-11-29 09:50:08 +00003042 struct drm_i915_private *dev_priv = ggtt->base.i915;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003043 int ret;
3044
Chris Wilson91c8a322016-07-05 10:40:23 +01003045 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003046 if (!ret) {
3047 DRM_ERROR("failed to set up gmch\n");
3048 return -EIO;
3049 }
3050
Chris Wilsonedd1f2f2017-01-06 15:20:11 +00003051 intel_gtt_get(&ggtt->base.total,
3052 &ggtt->stolen_size,
3053 &ggtt->mappable_base,
3054 &ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003055
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003056 ggtt->do_idle_maps = needs_idle_maps(dev_priv);
Chris Wilsond6473f52016-06-10 14:22:59 +05303057 ggtt->base.insert_page = i915_ggtt_insert_page;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003058 ggtt->base.insert_entries = i915_ggtt_insert_entries;
3059 ggtt->base.clear_range = i915_ggtt_clear_range;
3060 ggtt->base.bind_vma = ggtt_bind_vma;
3061 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilson34c998b2016-08-04 07:52:24 +01003062 ggtt->base.cleanup = i915_gmch_remove;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003063
Chris Wilson7c3f86b2017-01-12 11:00:49 +00003064 ggtt->invalidate = gmch_ggtt_invalidate;
3065
Joonas Lahtinend507d732016-03-18 10:42:58 +02003066 if (unlikely(ggtt->do_idle_maps))
Chris Wilsonc0a7f812013-12-30 12:16:15 +00003067 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
3068
Ben Widawskybaa09f52013-01-24 13:49:57 -08003069 return 0;
3070}
3071
Joonas Lahtinend85489d2016-03-24 16:47:46 +02003072/**
Chris Wilson0088e522016-08-04 07:52:21 +01003073 * i915_ggtt_probe_hw - Probe GGTT hardware location
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003074 * @dev_priv: i915 device
Joonas Lahtinend85489d2016-03-24 16:47:46 +02003075 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003076int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003077{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003078 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003079 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003080
Chris Wilson49d73912016-11-29 09:50:08 +00003081 ggtt->base.i915 = dev_priv;
Chris Wilson84486612017-02-15 08:43:40 +00003082 ggtt->base.dma = &dev_priv->drm.pdev->dev;
Mika Kuoppalac114f762015-06-25 18:35:13 +03003083
Chris Wilson34c998b2016-08-04 07:52:24 +01003084 if (INTEL_GEN(dev_priv) <= 5)
3085 ret = i915_gmch_probe(ggtt);
3086 else if (INTEL_GEN(dev_priv) < 8)
3087 ret = gen6_gmch_probe(ggtt);
3088 else
3089 ret = gen8_gmch_probe(ggtt);
Ben Widawskya54c0c22013-01-24 14:45:00 -08003090 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003091 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003092
Chris Wilsondb9309a2017-01-05 15:30:23 +00003093 /* Trim the GGTT to fit the GuC mappable upper range (when enabled).
3094 * This is easier than doing range restriction on the fly, as we
3095 * currently don't have any bits spare to pass in this upper
3096 * restriction!
3097 */
3098 if (HAS_GUC(dev_priv) && i915.enable_guc_loading) {
3099 ggtt->base.total = min_t(u64, ggtt->base.total, GUC_GGTT_TOP);
3100 ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
3101 }
3102
Chris Wilsonc890e2d2016-03-18 10:42:59 +02003103 if ((ggtt->base.total - 1) >> 32) {
3104 DRM_ERROR("We never expected a Global GTT with more than 32bits"
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003105 " of address space! Found %lldM!\n",
Chris Wilsonc890e2d2016-03-18 10:42:59 +02003106 ggtt->base.total >> 20);
3107 ggtt->base.total = 1ULL << 32;
3108 ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
3109 }
3110
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003111 if (ggtt->mappable_end > ggtt->base.total) {
3112 DRM_ERROR("mappable aperture extends past end of GGTT,"
3113 " aperture=%llx, total=%llx\n",
3114 ggtt->mappable_end, ggtt->base.total);
3115 ggtt->mappable_end = ggtt->base.total;
3116 }
3117
Ben Widawskybaa09f52013-01-24 13:49:57 -08003118 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003119 DRM_INFO("Memory usable by graphics device = %lluM\n",
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003120 ggtt->base.total >> 20);
3121 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
Chris Wilsonedd1f2f2017-01-06 15:20:11 +00003122 DRM_DEBUG_DRIVER("GTT stolen size = %uM\n", ggtt->stolen_size >> 20);
Chris Wilson80debff2017-05-25 13:16:12 +01003123 if (intel_vtd_active())
Daniel Vetter5db6c732014-03-31 16:23:04 +02003124 DRM_INFO("VT-d active for gfx access\n");
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08003125
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003126 return 0;
Chris Wilson0088e522016-08-04 07:52:21 +01003127}
3128
3129/**
3130 * i915_ggtt_init_hw - Initialize GGTT hardware
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003131 * @dev_priv: i915 device
Chris Wilson0088e522016-08-04 07:52:21 +01003132 */
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003133int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
Chris Wilson0088e522016-08-04 07:52:21 +01003134{
Chris Wilson0088e522016-08-04 07:52:21 +01003135 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3136 int ret;
3137
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003138 INIT_LIST_HEAD(&dev_priv->vm_list);
3139
Chris Wilsona6508de2017-02-06 08:45:47 +00003140 /* Note that we use page colouring to enforce a guard page at the
3141 * end of the address space. This is required as the CS may prefetch
3142 * beyond the end of the batch buffer, across the page boundary,
3143 * and beyond the end of the GTT if we do not provide a guard.
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003144 */
Chris Wilson80b204b2016-10-28 13:58:58 +01003145 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson80b204b2016-10-28 13:58:58 +01003146 i915_address_space_init(&ggtt->base, dev_priv, "[global]");
Chris Wilsona6508de2017-02-06 08:45:47 +00003147 if (!HAS_LLC(dev_priv) && !USES_PPGTT(dev_priv))
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003148 ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
Chris Wilson80b204b2016-10-28 13:58:58 +01003149 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003150
Chris Wilsonf7bbe782016-08-19 16:54:27 +01003151 if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
3152 dev_priv->ggtt.mappable_base,
3153 dev_priv->ggtt.mappable_end)) {
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01003154 ret = -EIO;
3155 goto out_gtt_cleanup;
3156 }
3157
3158 ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);
3159
Chris Wilson0088e522016-08-04 07:52:21 +01003160 /*
3161 * Initialise stolen early so that we may reserve preallocated
3162 * objects for the BIOS to KMS transition.
3163 */
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003164 ret = i915_gem_init_stolen(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01003165 if (ret)
3166 goto out_gtt_cleanup;
3167
3168 return 0;
Imre Deaka4eba472016-01-19 15:26:32 +02003169
3170out_gtt_cleanup:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003171 ggtt->base.cleanup(&ggtt->base);
Imre Deaka4eba472016-01-19 15:26:32 +02003172 return ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02003173}
Ben Widawsky6f65e292013-12-06 14:10:56 -08003174
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003175int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
Ville Syrjäläac840ae2016-05-06 21:35:55 +03003176{
Chris Wilson97d6d7a2016-08-04 07:52:22 +01003177 if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
Ville Syrjäläac840ae2016-05-06 21:35:55 +03003178 return -EIO;
3179
3180 return 0;
3181}
3182
Chris Wilson7c3f86b2017-01-12 11:00:49 +00003183void i915_ggtt_enable_guc(struct drm_i915_private *i915)
3184{
Chris Wilson04f7b24e2017-06-01 10:04:46 +01003185 GEM_BUG_ON(i915->ggtt.invalidate != gen6_ggtt_invalidate);
3186
Chris Wilson7c3f86b2017-01-12 11:00:49 +00003187 i915->ggtt.invalidate = guc_ggtt_invalidate;
3188}
3189
3190void i915_ggtt_disable_guc(struct drm_i915_private *i915)
3191{
Chris Wilson04f7b24e2017-06-01 10:04:46 +01003192 /* We should only be called after i915_ggtt_enable_guc() */
3193 GEM_BUG_ON(i915->ggtt.invalidate != guc_ggtt_invalidate);
3194
3195 i915->ggtt.invalidate = gen6_ggtt_invalidate;
Chris Wilson7c3f86b2017-01-12 11:00:49 +00003196}
3197
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00003198void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
Daniel Vetterfa423312015-04-14 17:35:23 +02003199{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003200 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003201 struct drm_i915_gem_object *obj, *on;
Daniel Vetterfa423312015-04-14 17:35:23 +02003202
Chris Wilsondc979972016-05-10 14:10:04 +01003203 i915_check_and_clear_faults(dev_priv);
Daniel Vetterfa423312015-04-14 17:35:23 +02003204
3205 /* First fill our portion of the GTT with scratch pages */
Chris Wilson381b9432017-02-15 08:43:54 +00003206 ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
Daniel Vetterfa423312015-04-14 17:35:23 +02003207
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003208 ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */
3209
3210 /* clflush objects bound into the GGTT and rebind them. */
3211 list_for_each_entry_safe(obj, on,
Joonas Lahtinen56cea322016-11-02 12:16:04 +02003212 &dev_priv->mm.bound_list, global_link) {
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003213 bool ggtt_bound = false;
3214 struct i915_vma *vma;
3215
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003216 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003217 if (vma->vm != &ggtt->base)
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003218 continue;
Daniel Vetterfa423312015-04-14 17:35:23 +02003219
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003220 if (!i915_vma_unbind(vma))
3221 continue;
3222
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003223 WARN_ON(i915_vma_bind(vma, obj->cache_level,
3224 PIN_UPDATE));
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003225 ggtt_bound = true;
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003226 }
3227
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003228 if (ggtt_bound)
Chris Wilson975f7ff2016-05-14 07:26:34 +01003229 WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
Daniel Vetterfa423312015-04-14 17:35:23 +02003230 }
3231
Chris Wilsonfbb30a5c2016-09-09 21:19:57 +01003232 ggtt->base.closed = false;
3233
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00003234 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi4e349352017-08-15 16:25:39 -07003235 if (INTEL_GEN(dev_priv) >= 10)
3236 cnl_setup_private_ppat(dev_priv);
3237 else if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
Daniel Vetterfa423312015-04-14 17:35:23 +02003238 chv_setup_private_ppat(dev_priv);
3239 else
3240 bdw_setup_private_ppat(dev_priv);
3241
3242 return;
3243 }
3244
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00003245 if (USES_PPGTT(dev_priv)) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003246 struct i915_address_space *vm;
3247
Daniel Vetterfa423312015-04-14 17:35:23 +02003248 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003249 struct i915_hw_ppgtt *ppgtt;
Daniel Vetterfa423312015-04-14 17:35:23 +02003250
Chris Wilson2bfa9962016-08-04 07:52:25 +01003251 if (i915_is_ggtt(vm))
Daniel Vetterfa423312015-04-14 17:35:23 +02003252 ppgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003253 else
3254 ppgtt = i915_vm_to_ppgtt(vm);
Daniel Vetterfa423312015-04-14 17:35:23 +02003255
Chris Wilson16a011c2017-02-15 08:43:45 +00003256 gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetterfa423312015-04-14 17:35:23 +02003257 }
3258 }
3259
Chris Wilson7c3f86b2017-01-12 11:00:49 +00003260 i915_ggtt_invalidate(dev_priv);
Daniel Vetterfa423312015-04-14 17:35:23 +02003261}
3262
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003263static struct scatterlist *
Ville Syrjälä2d7f3bd2016-01-14 15:22:11 +02003264rotate_pages(const dma_addr_t *in, unsigned int offset,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003265 unsigned int width, unsigned int height,
Ville Syrjälä87130252016-01-20 21:05:23 +02003266 unsigned int stride,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003267 struct sg_table *st, struct scatterlist *sg)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003268{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003269 unsigned int column, row;
3270 unsigned int src_idx;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003271
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003272 for (column = 0; column < width; column++) {
Ville Syrjälä87130252016-01-20 21:05:23 +02003273 src_idx = stride * (height - 1) + column;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003274 for (row = 0; row < height; row++) {
3275 st->nents++;
3276 /* We don't need the pages, but need to initialize
3277 * the entries so the sg list can be happily traversed.
3278 * The only thing we need are DMA addresses.
3279 */
3280 sg_set_page(sg, NULL, PAGE_SIZE, 0);
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003281 sg_dma_address(sg) = in[offset + src_idx];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003282 sg_dma_len(sg) = PAGE_SIZE;
3283 sg = sg_next(sg);
Ville Syrjälä87130252016-01-20 21:05:23 +02003284 src_idx -= stride;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003285 }
3286 }
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003287
3288 return sg;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003289}
3290
Chris Wilsonba7a5742017-02-15 08:43:35 +00003291static noinline struct sg_table *
3292intel_rotate_pages(struct intel_rotation_info *rot_info,
3293 struct drm_i915_gem_object *obj)
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003294{
Chris Wilson75c7b0b2017-02-15 08:43:57 +00003295 const unsigned long n_pages = obj->base.size / PAGE_SIZE;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003296 unsigned int size = intel_rotation_info_size(rot_info);
Dave Gordon85d12252016-05-20 11:54:06 +01003297 struct sgt_iter sgt_iter;
3298 dma_addr_t dma_addr;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003299 unsigned long i;
3300 dma_addr_t *page_addr_list;
3301 struct sg_table *st;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003302 struct scatterlist *sg;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00003303 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003304
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003305 /* Allocate a temporary list of source pages for random access. */
Michal Hocko20981052017-05-17 14:23:12 +02003306 page_addr_list = kvmalloc_array(n_pages,
Chris Wilsonf2a85e12016-04-08 12:11:13 +01003307 sizeof(dma_addr_t),
3308 GFP_TEMPORARY);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003309 if (!page_addr_list)
3310 return ERR_PTR(ret);
3311
3312 /* Allocate target SG list. */
3313 st = kmalloc(sizeof(*st), GFP_KERNEL);
3314 if (!st)
3315 goto err_st_alloc;
3316
Ville Syrjälä6687c902015-09-15 13:16:41 +03003317 ret = sg_alloc_table(st, size, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003318 if (ret)
3319 goto err_sg_alloc;
3320
3321 /* Populate source page list from the object. */
3322 i = 0;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003323 for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
Dave Gordon85d12252016-05-20 11:54:06 +01003324 page_addr_list[i++] = dma_addr;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003325
Dave Gordon85d12252016-05-20 11:54:06 +01003326 GEM_BUG_ON(i != n_pages);
Ville Syrjälä11f20322016-02-15 22:54:46 +02003327 st->nents = 0;
3328 sg = st->sgl;
3329
Ville Syrjälä6687c902015-09-15 13:16:41 +03003330 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
3331 sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
3332 rot_info->plane[i].width, rot_info->plane[i].height,
3333 rot_info->plane[i].stride, st, sg);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003334 }
3335
Ville Syrjälä6687c902015-09-15 13:16:41 +03003336 DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
3337 obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003338
Michal Hocko20981052017-05-17 14:23:12 +02003339 kvfree(page_addr_list);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003340
3341 return st;
3342
3343err_sg_alloc:
3344 kfree(st);
3345err_st_alloc:
Michal Hocko20981052017-05-17 14:23:12 +02003346 kvfree(page_addr_list);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003347
Ville Syrjälä6687c902015-09-15 13:16:41 +03003348 DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
3349 obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3350
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003351 return ERR_PTR(ret);
3352}
3353
Chris Wilsonba7a5742017-02-15 08:43:35 +00003354static noinline struct sg_table *
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003355intel_partial_pages(const struct i915_ggtt_view *view,
3356 struct drm_i915_gem_object *obj)
3357{
3358 struct sg_table *st;
Chris Wilsond2a84a72016-10-28 13:58:34 +01003359 struct scatterlist *sg, *iter;
Chris Wilson8bab11932017-01-14 00:28:25 +00003360 unsigned int count = view->partial.size;
Chris Wilsond2a84a72016-10-28 13:58:34 +01003361 unsigned int offset;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003362 int ret = -ENOMEM;
3363
3364 st = kmalloc(sizeof(*st), GFP_KERNEL);
3365 if (!st)
3366 goto err_st_alloc;
3367
Chris Wilsond2a84a72016-10-28 13:58:34 +01003368 ret = sg_alloc_table(st, count, GFP_KERNEL);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003369 if (ret)
3370 goto err_sg_alloc;
3371
Chris Wilson8bab11932017-01-14 00:28:25 +00003372 iter = i915_gem_object_get_sg(obj, view->partial.offset, &offset);
Chris Wilsond2a84a72016-10-28 13:58:34 +01003373 GEM_BUG_ON(!iter);
3374
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003375 sg = st->sgl;
3376 st->nents = 0;
Chris Wilsond2a84a72016-10-28 13:58:34 +01003377 do {
3378 unsigned int len;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003379
Chris Wilsond2a84a72016-10-28 13:58:34 +01003380 len = min(iter->length - (offset << PAGE_SHIFT),
3381 count << PAGE_SHIFT);
3382 sg_set_page(sg, NULL, len, 0);
3383 sg_dma_address(sg) =
3384 sg_dma_address(iter) + (offset << PAGE_SHIFT);
3385 sg_dma_len(sg) = len;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003386
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003387 st->nents++;
Chris Wilsond2a84a72016-10-28 13:58:34 +01003388 count -= len >> PAGE_SHIFT;
3389 if (count == 0) {
3390 sg_mark_end(sg);
3391 return st;
3392 }
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003393
Chris Wilsond2a84a72016-10-28 13:58:34 +01003394 sg = __sg_next(sg);
3395 iter = __sg_next(iter);
3396 offset = 0;
3397 } while (1);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003398
3399err_sg_alloc:
3400 kfree(st);
3401err_st_alloc:
3402 return ERR_PTR(ret);
3403}
3404
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003405static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003406i915_get_ggtt_vma_pages(struct i915_vma *vma)
3407{
Chris Wilsonba7a5742017-02-15 08:43:35 +00003408 int ret;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003409
Chris Wilson2c3a3f42016-11-04 10:30:01 +00003410 /* The vma->pages are only valid within the lifespan of the borrowed
3411 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
3412 * must be the vma->pages. A simple rule is that vma->pages must only
3413 * be accessed when the obj->mm.pages are pinned.
3414 */
3415 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));
3416
Chris Wilsonba7a5742017-02-15 08:43:35 +00003417 switch (vma->ggtt_view.type) {
3418 case I915_GGTT_VIEW_NORMAL:
3419 vma->pages = vma->obj->mm.pages;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003420 return 0;
3421
Chris Wilsonba7a5742017-02-15 08:43:35 +00003422 case I915_GGTT_VIEW_ROTATED:
Chris Wilson247177d2016-08-15 10:48:47 +01003423 vma->pages =
Chris Wilsonba7a5742017-02-15 08:43:35 +00003424 intel_rotate_pages(&vma->ggtt_view.rotated, vma->obj);
3425 break;
3426
3427 case I915_GGTT_VIEW_PARTIAL:
Chris Wilson247177d2016-08-15 10:48:47 +01003428 vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
Chris Wilsonba7a5742017-02-15 08:43:35 +00003429 break;
3430
3431 default:
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003432 WARN_ONCE(1, "GGTT view %u not implemented!\n",
3433 vma->ggtt_view.type);
Chris Wilsonba7a5742017-02-15 08:43:35 +00003434 return -EINVAL;
3435 }
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003436
Chris Wilsonba7a5742017-02-15 08:43:35 +00003437 ret = 0;
3438 if (unlikely(IS_ERR(vma->pages))) {
Chris Wilson247177d2016-08-15 10:48:47 +01003439 ret = PTR_ERR(vma->pages);
3440 vma->pages = NULL;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003441 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
3442 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003443 }
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003444 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003445}
3446
Chris Wilsone007b192017-01-11 11:23:10 +00003447/**
Chris Wilson625d9882017-01-11 11:23:11 +00003448 * i915_gem_gtt_reserve - reserve a node in an address_space (GTT)
Chris Wilsona4dbf7c2017-01-12 16:45:59 +00003449 * @vm: the &struct i915_address_space
3450 * @node: the &struct drm_mm_node (typically i915_vma.mode)
3451 * @size: how much space to allocate inside the GTT,
3452 * must be #I915_GTT_PAGE_SIZE aligned
3453 * @offset: where to insert inside the GTT,
3454 * must be #I915_GTT_MIN_ALIGNMENT aligned, and the node
3455 * (@offset + @size) must fit within the address space
3456 * @color: color to apply to node, if this node is not from a VMA,
3457 * color must be #I915_COLOR_UNEVICTABLE
3458 * @flags: control search and eviction behaviour
Chris Wilson625d9882017-01-11 11:23:11 +00003459 *
3460 * i915_gem_gtt_reserve() tries to insert the @node at the exact @offset inside
3461 * the address space (using @size and @color). If the @node does not fit, it
3462 * tries to evict any overlapping nodes from the GTT, including any
3463 * neighbouring nodes if the colors do not match (to ensure guard pages between
3464 * differing domains). See i915_gem_evict_for_node() for the gory details
3465 * on the eviction algorithm. #PIN_NONBLOCK may used to prevent waiting on
3466 * evicting active overlapping objects, and any overlapping node that is pinned
3467 * or marked as unevictable will also result in failure.
3468 *
3469 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
3470 * asked to wait for eviction and interrupted.
3471 */
3472int i915_gem_gtt_reserve(struct i915_address_space *vm,
3473 struct drm_mm_node *node,
3474 u64 size, u64 offset, unsigned long color,
3475 unsigned int flags)
3476{
3477 int err;
3478
3479 GEM_BUG_ON(!size);
3480 GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
3481 GEM_BUG_ON(!IS_ALIGNED(offset, I915_GTT_MIN_ALIGNMENT));
3482 GEM_BUG_ON(range_overflows(offset, size, vm->total));
Chris Wilson3fec7ec2017-01-15 13:47:46 +00003483 GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
Chris Wilson9734ad12017-01-15 17:27:40 +00003484 GEM_BUG_ON(drm_mm_node_allocated(node));
Chris Wilson625d9882017-01-11 11:23:11 +00003485
3486 node->size = size;
3487 node->start = offset;
3488 node->color = color;
3489
3490 err = drm_mm_reserve_node(&vm->mm, node);
3491 if (err != -ENOSPC)
3492 return err;
3493
Chris Wilson616d9ce2017-06-16 15:05:21 +01003494 if (flags & PIN_NOEVICT)
3495 return -ENOSPC;
3496
Chris Wilson625d9882017-01-11 11:23:11 +00003497 err = i915_gem_evict_for_node(vm, node, flags);
3498 if (err == 0)
3499 err = drm_mm_reserve_node(&vm->mm, node);
3500
3501 return err;
3502}
3503
Chris Wilson606fec92017-01-11 11:23:12 +00003504static u64 random_offset(u64 start, u64 end, u64 len, u64 align)
3505{
3506 u64 range, addr;
3507
3508 GEM_BUG_ON(range_overflows(start, len, end));
3509 GEM_BUG_ON(round_up(start, align) > round_down(end - len, align));
3510
3511 range = round_down(end - len, align) - round_up(start, align);
3512 if (range) {
3513 if (sizeof(unsigned long) == sizeof(u64)) {
3514 addr = get_random_long();
3515 } else {
3516 addr = get_random_int();
3517 if (range > U32_MAX) {
3518 addr <<= 32;
3519 addr |= get_random_int();
3520 }
3521 }
3522 div64_u64_rem(addr, range, &addr);
3523 start += addr;
3524 }
3525
3526 return round_up(start, align);
3527}
3528
Chris Wilson625d9882017-01-11 11:23:11 +00003529/**
Chris Wilsone007b192017-01-11 11:23:10 +00003530 * i915_gem_gtt_insert - insert a node into an address_space (GTT)
Chris Wilsona4dbf7c2017-01-12 16:45:59 +00003531 * @vm: the &struct i915_address_space
3532 * @node: the &struct drm_mm_node (typically i915_vma.node)
3533 * @size: how much space to allocate inside the GTT,
3534 * must be #I915_GTT_PAGE_SIZE aligned
3535 * @alignment: required alignment of starting offset, may be 0 but
3536 * if specified, this must be a power-of-two and at least
3537 * #I915_GTT_MIN_ALIGNMENT
3538 * @color: color to apply to node
3539 * @start: start of any range restriction inside GTT (0 for all),
Chris Wilsone007b192017-01-11 11:23:10 +00003540 * must be #I915_GTT_PAGE_SIZE aligned
Chris Wilsona4dbf7c2017-01-12 16:45:59 +00003541 * @end: end of any range restriction inside GTT (U64_MAX for all),
3542 * must be #I915_GTT_PAGE_SIZE aligned if not U64_MAX
3543 * @flags: control search and eviction behaviour
Chris Wilsone007b192017-01-11 11:23:10 +00003544 *
3545 * i915_gem_gtt_insert() first searches for an available hole into which
3546 * is can insert the node. The hole address is aligned to @alignment and
3547 * its @size must then fit entirely within the [@start, @end] bounds. The
3548 * nodes on either side of the hole must match @color, or else a guard page
3549 * will be inserted between the two nodes (or the node evicted). If no
Chris Wilson606fec92017-01-11 11:23:12 +00003550 * suitable hole is found, first a victim is randomly selected and tested
3551 * for eviction, otherwise then the LRU list of objects within the GTT
Chris Wilsone007b192017-01-11 11:23:10 +00003552 * is scanned to find the first set of replacement nodes to create the hole.
3553 * Those old overlapping nodes are evicted from the GTT (and so must be
3554 * rebound before any future use). Any node that is currently pinned cannot
3555 * be evicted (see i915_vma_pin()). Similar if the node's VMA is currently
3556 * active and #PIN_NONBLOCK is specified, that node is also skipped when
3557 * searching for an eviction candidate. See i915_gem_evict_something() for
3558 * the gory details on the eviction algorithm.
3559 *
3560 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
3561 * asked to wait for eviction and interrupted.
3562 */
3563int i915_gem_gtt_insert(struct i915_address_space *vm,
3564 struct drm_mm_node *node,
3565 u64 size, u64 alignment, unsigned long color,
3566 u64 start, u64 end, unsigned int flags)
3567{
Chris Wilson4e64e552017-02-02 21:04:38 +00003568 enum drm_mm_insert_mode mode;
Chris Wilson606fec92017-01-11 11:23:12 +00003569 u64 offset;
Chris Wilsone007b192017-01-11 11:23:10 +00003570 int err;
3571
3572 lockdep_assert_held(&vm->i915->drm.struct_mutex);
3573 GEM_BUG_ON(!size);
3574 GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
3575 GEM_BUG_ON(alignment && !is_power_of_2(alignment));
3576 GEM_BUG_ON(alignment && !IS_ALIGNED(alignment, I915_GTT_MIN_ALIGNMENT));
3577 GEM_BUG_ON(start >= end);
3578 GEM_BUG_ON(start > 0 && !IS_ALIGNED(start, I915_GTT_PAGE_SIZE));
3579 GEM_BUG_ON(end < U64_MAX && !IS_ALIGNED(end, I915_GTT_PAGE_SIZE));
Chris Wilson3fec7ec2017-01-15 13:47:46 +00003580 GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
Chris Wilson9734ad12017-01-15 17:27:40 +00003581 GEM_BUG_ON(drm_mm_node_allocated(node));
Chris Wilsone007b192017-01-11 11:23:10 +00003582
3583 if (unlikely(range_overflows(start, size, end)))
3584 return -ENOSPC;
3585
3586 if (unlikely(round_up(start, alignment) > round_down(end - size, alignment)))
3587 return -ENOSPC;
3588
Chris Wilson4e64e552017-02-02 21:04:38 +00003589 mode = DRM_MM_INSERT_BEST;
3590 if (flags & PIN_HIGH)
3591 mode = DRM_MM_INSERT_HIGH;
3592 if (flags & PIN_MAPPABLE)
3593 mode = DRM_MM_INSERT_LOW;
Chris Wilsone007b192017-01-11 11:23:10 +00003594
3595 /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
3596 * so we know that we always have a minimum alignment of 4096.
3597 * The drm_mm range manager is optimised to return results
3598 * with zero alignment, so where possible use the optimal
3599 * path.
3600 */
3601 BUILD_BUG_ON(I915_GTT_MIN_ALIGNMENT > I915_GTT_PAGE_SIZE);
3602 if (alignment <= I915_GTT_MIN_ALIGNMENT)
3603 alignment = 0;
3604
Chris Wilson4e64e552017-02-02 21:04:38 +00003605 err = drm_mm_insert_node_in_range(&vm->mm, node,
3606 size, alignment, color,
3607 start, end, mode);
Chris Wilsone007b192017-01-11 11:23:10 +00003608 if (err != -ENOSPC)
3609 return err;
3610
Chris Wilson616d9ce2017-06-16 15:05:21 +01003611 if (flags & PIN_NOEVICT)
3612 return -ENOSPC;
3613
Chris Wilson606fec92017-01-11 11:23:12 +00003614 /* No free space, pick a slot at random.
3615 *
3616 * There is a pathological case here using a GTT shared between
3617 * mmap and GPU (i.e. ggtt/aliasing_ppgtt but not full-ppgtt):
3618 *
3619 * |<-- 256 MiB aperture -->||<-- 1792 MiB unmappable -->|
3620 * (64k objects) (448k objects)
3621 *
3622 * Now imagine that the eviction LRU is ordered top-down (just because
3623 * pathology meets real life), and that we need to evict an object to
3624 * make room inside the aperture. The eviction scan then has to walk
3625 * the 448k list before it finds one within range. And now imagine that
3626 * it has to search for a new hole between every byte inside the memcpy,
3627 * for several simultaneous clients.
3628 *
3629 * On a full-ppgtt system, if we have run out of available space, there
3630 * will be lots and lots of objects in the eviction list! Again,
3631 * searching that LRU list may be slow if we are also applying any
3632 * range restrictions (e.g. restriction to low 4GiB) and so, for
3633 * simplicity and similarilty between different GTT, try the single
3634 * random replacement first.
3635 */
3636 offset = random_offset(start, end,
3637 size, alignment ?: I915_GTT_MIN_ALIGNMENT);
3638 err = i915_gem_gtt_reserve(vm, node, size, offset, color, flags);
3639 if (err != -ENOSPC)
3640 return err;
3641
3642 /* Randomly selected placement is pinned, do a search */
Chris Wilsone007b192017-01-11 11:23:10 +00003643 err = i915_gem_evict_something(vm, size, alignment, color,
3644 start, end, flags);
3645 if (err)
3646 return err;
3647
Chris Wilson4e64e552017-02-02 21:04:38 +00003648 return drm_mm_insert_node_in_range(&vm->mm, node,
3649 size, alignment, color,
3650 start, end, DRM_MM_INSERT_EVICT);
Chris Wilsone007b192017-01-11 11:23:10 +00003651}
Chris Wilson3b5bb0a2017-02-13 17:15:18 +00003652
3653#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
3654#include "selftests/mock_gtt.c"
Chris Wilson1c428192017-02-13 17:15:38 +00003655#include "selftests/i915_gem_gtt.c"
Chris Wilson3b5bb0a2017-02-13 17:15:18 +00003656#endif