blob: 714d4364ef87b0def49700dab228d70d573c7b10 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Josh Poimboeufc207aee2017-06-28 10:11:06 -050036#include <linux/frame.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030037#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030038#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040039
Feng Wu28b835d2015-09-18 22:29:54 +080040#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080041#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080042#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020043#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020044#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080045#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020046#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020047#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010048#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080049#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010050#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080051#include <asm/irq_remapping.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070052#include <asm/mmu_context.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080053
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020055#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030056
Avi Kivity4ecac3f2008-05-13 13:23:38 +030057#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040058#define __ex_clear(x, reg) \
59 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030060
Avi Kivity6aa8b732006-12-10 02:21:36 -080061MODULE_AUTHOR("Qumranet");
62MODULE_LICENSE("GPL");
63
Josh Triplette9bda3b2012-03-20 23:33:51 -070064static const struct x86_cpu_id vmx_cpu_id[] = {
65 X86_FEATURE_MATCH(X86_FEATURE_VMX),
66 {}
67};
68MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
69
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020071module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080072
Rusty Russell476bc002012-01-13 09:32:18 +103073static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020075
Rusty Russell476bc002012-01-13 09:32:18 +103076static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020077module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080078
Rusty Russell476bc002012-01-13 09:32:18 +103079static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070080module_param_named(unrestricted_guest,
81 enable_unrestricted_guest, bool, S_IRUGO);
82
Xudong Hao83c3a332012-05-28 19:33:35 +080083static bool __read_mostly enable_ept_ad_bits = 1;
84module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
85
Avi Kivitya27685c2012-06-12 20:30:18 +030086static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020087module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030088
Rusty Russell476bc002012-01-13 09:32:18 +103089static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030090module_param(fasteoi, bool, S_IRUGO);
91
Yang Zhang5a717852013-04-11 19:25:16 +080092static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080093module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080094
Abel Gordonabc4fc52013-04-18 14:35:25 +030095static bool __read_mostly enable_shadow_vmcs = 1;
96module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030097/*
98 * If nested=1, nested virtualization is supported, i.e., guests may use
99 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
100 * use VMX instructions.
101 */
Rusty Russell476bc002012-01-13 09:32:18 +1030102static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300103module_param(nested, bool, S_IRUGO);
104
Wanpeng Li20300092014-12-02 19:14:59 +0800105static u64 __read_mostly host_xss;
106
Kai Huang843e4332015-01-28 10:54:28 +0800107static bool __read_mostly enable_pml = 1;
108module_param_named(pml, enable_pml, bool, S_IRUGO);
109
Haozhong Zhang64903d62015-10-20 15:39:09 +0800110#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
111
Yunhong Jiang64672c92016-06-13 14:19:59 -0700112/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
113static int __read_mostly cpu_preemption_timer_multi;
114static bool __read_mostly enable_preemption_timer = 1;
115#ifdef CONFIG_X86_64
116module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
117#endif
118
Gleb Natapov50378782013-02-04 16:00:28 +0200119#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
120#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200121#define KVM_VM_CR0_ALWAYS_ON \
122 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200123#define KVM_CR4_GUEST_OWNED_BITS \
124 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700125 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200126
Avi Kivitycdc0e242009-12-06 17:21:14 +0200127#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
128#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
129
Avi Kivity78ac8b42010-04-08 18:19:35 +0300130#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
131
Jan Kiszkaf4124502014-03-07 20:03:13 +0100132#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
133
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800134/*
Jan Dakinevich16c2aec2016-10-28 07:00:30 +0300135 * Hyper-V requires all of these, so mark them as supported even though
136 * they are just treated the same as all-context.
137 */
138#define VMX_VPID_EXTENT_SUPPORTED_MASK \
139 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
140 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
141 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
142 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
143
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800144/*
145 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
146 * ple_gap: upper bound on the amount of time between two successive
147 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500148 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800149 * ple_window: upper bound on the amount of time a guest is allowed to execute
150 * in a PAUSE loop. Tests indicate that most spinlocks are held for
151 * less than 2^12 cycles
152 * Time is measured based on a counter that runs at the same rate as the TSC,
153 * refer SDM volume 3b section 21.6.13 & 22.1.3.
154 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200155#define KVM_VMX_DEFAULT_PLE_GAP 128
156#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
157#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
158#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
159#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
160 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
161
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800162static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
163module_param(ple_gap, int, S_IRUGO);
164
165static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
166module_param(ple_window, int, S_IRUGO);
167
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200168/* Default doubles per-vcpu window every exit. */
169static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
170module_param(ple_window_grow, int, S_IRUGO);
171
172/* Default resets per-vcpu window every exit to ple_window. */
173static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
174module_param(ple_window_shrink, int, S_IRUGO);
175
176/* Default is to compute the maximum so we can never overflow. */
177static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
178static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
179module_param(ple_window_max, int, S_IRUGO);
180
Avi Kivity83287ea422012-09-16 15:10:57 +0300181extern const ulong vmx_return;
182
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200183#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300184#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300185
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400186struct vmcs {
187 u32 revision_id;
188 u32 abort;
189 char data[0];
190};
191
Nadav Har'Eld462b812011-05-24 15:26:10 +0300192/*
193 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
194 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
195 * loaded on this CPU (so we can clear them if the CPU goes down).
196 */
197struct loaded_vmcs {
198 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700199 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300200 int cpu;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +0200201 bool launched;
202 bool nmi_known_unmasked;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300203 struct list_head loaded_vmcss_on_cpu_link;
204};
205
Avi Kivity26bb0982009-09-07 11:14:12 +0300206struct shared_msr_entry {
207 unsigned index;
208 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200209 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300210};
211
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300212/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300213 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
214 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
215 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
216 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
217 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
218 * More than one of these structures may exist, if L1 runs multiple L2 guests.
219 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
220 * underlying hardware which will be used to run L2.
221 * This structure is packed to ensure that its layout is identical across
222 * machines (necessary for live migration).
223 * If there are changes in this struct, VMCS12_REVISION must be changed.
224 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300225typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300226struct __packed vmcs12 {
227 /* According to the Intel spec, a VMCS region must start with the
228 * following two fields. Then follow implementation-specific data.
229 */
230 u32 revision_id;
231 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300232
Nadav Har'El27d6c862011-05-25 23:06:59 +0300233 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
234 u32 padding[7]; /* room for future expansion */
235
Nadav Har'El22bd0352011-05-25 23:05:57 +0300236 u64 io_bitmap_a;
237 u64 io_bitmap_b;
238 u64 msr_bitmap;
239 u64 vm_exit_msr_store_addr;
240 u64 vm_exit_msr_load_addr;
241 u64 vm_entry_msr_load_addr;
242 u64 tsc_offset;
243 u64 virtual_apic_page_addr;
244 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800245 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300246 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800247 u64 eoi_exit_bitmap0;
248 u64 eoi_exit_bitmap1;
249 u64 eoi_exit_bitmap2;
250 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800251 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300252 u64 guest_physical_address;
253 u64 vmcs_link_pointer;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400254 u64 pml_address;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300255 u64 guest_ia32_debugctl;
256 u64 guest_ia32_pat;
257 u64 guest_ia32_efer;
258 u64 guest_ia32_perf_global_ctrl;
259 u64 guest_pdptr0;
260 u64 guest_pdptr1;
261 u64 guest_pdptr2;
262 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100263 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300264 u64 host_ia32_pat;
265 u64 host_ia32_efer;
266 u64 host_ia32_perf_global_ctrl;
267 u64 padding64[8]; /* room for future expansion */
268 /*
269 * To allow migration of L1 (complete with its L2 guests) between
270 * machines of different natural widths (32 or 64 bit), we cannot have
271 * unsigned long fields with no explict size. We use u64 (aliased
272 * natural_width) instead. Luckily, x86 is little-endian.
273 */
274 natural_width cr0_guest_host_mask;
275 natural_width cr4_guest_host_mask;
276 natural_width cr0_read_shadow;
277 natural_width cr4_read_shadow;
278 natural_width cr3_target_value0;
279 natural_width cr3_target_value1;
280 natural_width cr3_target_value2;
281 natural_width cr3_target_value3;
282 natural_width exit_qualification;
283 natural_width guest_linear_address;
284 natural_width guest_cr0;
285 natural_width guest_cr3;
286 natural_width guest_cr4;
287 natural_width guest_es_base;
288 natural_width guest_cs_base;
289 natural_width guest_ss_base;
290 natural_width guest_ds_base;
291 natural_width guest_fs_base;
292 natural_width guest_gs_base;
293 natural_width guest_ldtr_base;
294 natural_width guest_tr_base;
295 natural_width guest_gdtr_base;
296 natural_width guest_idtr_base;
297 natural_width guest_dr7;
298 natural_width guest_rsp;
299 natural_width guest_rip;
300 natural_width guest_rflags;
301 natural_width guest_pending_dbg_exceptions;
302 natural_width guest_sysenter_esp;
303 natural_width guest_sysenter_eip;
304 natural_width host_cr0;
305 natural_width host_cr3;
306 natural_width host_cr4;
307 natural_width host_fs_base;
308 natural_width host_gs_base;
309 natural_width host_tr_base;
310 natural_width host_gdtr_base;
311 natural_width host_idtr_base;
312 natural_width host_ia32_sysenter_esp;
313 natural_width host_ia32_sysenter_eip;
314 natural_width host_rsp;
315 natural_width host_rip;
316 natural_width paddingl[8]; /* room for future expansion */
317 u32 pin_based_vm_exec_control;
318 u32 cpu_based_vm_exec_control;
319 u32 exception_bitmap;
320 u32 page_fault_error_code_mask;
321 u32 page_fault_error_code_match;
322 u32 cr3_target_count;
323 u32 vm_exit_controls;
324 u32 vm_exit_msr_store_count;
325 u32 vm_exit_msr_load_count;
326 u32 vm_entry_controls;
327 u32 vm_entry_msr_load_count;
328 u32 vm_entry_intr_info_field;
329 u32 vm_entry_exception_error_code;
330 u32 vm_entry_instruction_len;
331 u32 tpr_threshold;
332 u32 secondary_vm_exec_control;
333 u32 vm_instruction_error;
334 u32 vm_exit_reason;
335 u32 vm_exit_intr_info;
336 u32 vm_exit_intr_error_code;
337 u32 idt_vectoring_info_field;
338 u32 idt_vectoring_error_code;
339 u32 vm_exit_instruction_len;
340 u32 vmx_instruction_info;
341 u32 guest_es_limit;
342 u32 guest_cs_limit;
343 u32 guest_ss_limit;
344 u32 guest_ds_limit;
345 u32 guest_fs_limit;
346 u32 guest_gs_limit;
347 u32 guest_ldtr_limit;
348 u32 guest_tr_limit;
349 u32 guest_gdtr_limit;
350 u32 guest_idtr_limit;
351 u32 guest_es_ar_bytes;
352 u32 guest_cs_ar_bytes;
353 u32 guest_ss_ar_bytes;
354 u32 guest_ds_ar_bytes;
355 u32 guest_fs_ar_bytes;
356 u32 guest_gs_ar_bytes;
357 u32 guest_ldtr_ar_bytes;
358 u32 guest_tr_ar_bytes;
359 u32 guest_interruptibility_info;
360 u32 guest_activity_state;
361 u32 guest_sysenter_cs;
362 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100363 u32 vmx_preemption_timer_value;
364 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300365 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800366 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300367 u16 guest_es_selector;
368 u16 guest_cs_selector;
369 u16 guest_ss_selector;
370 u16 guest_ds_selector;
371 u16 guest_fs_selector;
372 u16 guest_gs_selector;
373 u16 guest_ldtr_selector;
374 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800375 u16 guest_intr_status;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400376 u16 guest_pml_index;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300377 u16 host_es_selector;
378 u16 host_cs_selector;
379 u16 host_ss_selector;
380 u16 host_ds_selector;
381 u16 host_fs_selector;
382 u16 host_gs_selector;
383 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300384};
385
386/*
387 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
388 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
389 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
390 */
391#define VMCS12_REVISION 0x11e57ed0
392
393/*
394 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
395 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
396 * current implementation, 4K are reserved to avoid future complications.
397 */
398#define VMCS12_SIZE 0x1000
399
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300400/* Used to remember the last vmcs02 used for some recently used vmcs12s */
401struct vmcs02_list {
402 struct list_head list;
403 gpa_t vmptr;
404 struct loaded_vmcs vmcs02;
405};
406
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300407/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300408 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
409 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
410 */
411struct nested_vmx {
412 /* Has the level1 guest done vmxon? */
413 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400414 gpa_t vmxon_ptr;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400415 bool pml_full;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300416
417 /* The guest-physical address of the current VMCS L1 keeps for L2 */
418 gpa_t current_vmptr;
419 /* The host-usable pointer to the above */
420 struct page *current_vmcs12_page;
421 struct vmcs12 *current_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -0700422 /*
423 * Cache of the guest's VMCS, existing outside of guest memory.
424 * Loaded from guest memory during VMPTRLD. Flushed to guest
425 * memory during VMXOFF, VMCLEAR, VMPTRLD.
426 */
427 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300428 /*
429 * Indicates if the shadow vmcs must be updated with the
430 * data hold by vmcs12
431 */
432 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300433
434 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
435 struct list_head vmcs02_pool;
436 int vmcs02_num;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200437 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300438 /* L2 must run next, and mustn't decide to exit to L1. */
439 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300440 /*
441 * Guest pages referred to in vmcs02 with host-physical pointers, so
442 * we must keep them pinned while L2 runs.
443 */
444 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800445 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800446 struct page *pi_desc_page;
447 struct pi_desc *pi_desc;
448 bool pi_pending;
449 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100450
Radim Krčmářd048c092016-08-08 20:16:22 +0200451 unsigned long *msr_bitmap;
452
Jan Kiszkaf4124502014-03-07 20:03:13 +0100453 struct hrtimer preemption_timer;
454 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200455
456 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
457 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800458
Wanpeng Li5c614b32015-10-13 09:18:36 -0700459 u16 vpid02;
460 u16 last_vpid;
461
David Matlack0115f9c2016-11-29 18:14:06 -0800462 /*
463 * We only store the "true" versions of the VMX capability MSRs. We
464 * generate the "non-true" versions by setting the must-be-1 bits
465 * according to the SDM.
466 */
Wincy Vanb9c237b2015-02-03 23:56:30 +0800467 u32 nested_vmx_procbased_ctls_low;
468 u32 nested_vmx_procbased_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800469 u32 nested_vmx_secondary_ctls_low;
470 u32 nested_vmx_secondary_ctls_high;
471 u32 nested_vmx_pinbased_ctls_low;
472 u32 nested_vmx_pinbased_ctls_high;
473 u32 nested_vmx_exit_ctls_low;
474 u32 nested_vmx_exit_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800475 u32 nested_vmx_entry_ctls_low;
476 u32 nested_vmx_entry_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800477 u32 nested_vmx_misc_low;
478 u32 nested_vmx_misc_high;
479 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700480 u32 nested_vmx_vpid_caps;
David Matlack62cc6b9d2016-11-29 18:14:07 -0800481 u64 nested_vmx_basic;
482 u64 nested_vmx_cr0_fixed0;
483 u64 nested_vmx_cr0_fixed1;
484 u64 nested_vmx_cr4_fixed0;
485 u64 nested_vmx_cr4_fixed1;
486 u64 nested_vmx_vmcs_enum;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300487};
488
Yang Zhang01e439b2013-04-11 19:25:12 +0800489#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800490#define POSTED_INTR_SN 1
491
Yang Zhang01e439b2013-04-11 19:25:12 +0800492/* Posted-Interrupt Descriptor */
493struct pi_desc {
494 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800495 union {
496 struct {
497 /* bit 256 - Outstanding Notification */
498 u16 on : 1,
499 /* bit 257 - Suppress Notification */
500 sn : 1,
501 /* bit 271:258 - Reserved */
502 rsvd_1 : 14;
503 /* bit 279:272 - Notification Vector */
504 u8 nv;
505 /* bit 287:280 - Reserved */
506 u8 rsvd_2;
507 /* bit 319:288 - Notification Destination */
508 u32 ndst;
509 };
510 u64 control;
511 };
512 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800513} __aligned(64);
514
Yang Zhanga20ed542013-04-11 19:25:15 +0800515static bool pi_test_and_set_on(struct pi_desc *pi_desc)
516{
517 return test_and_set_bit(POSTED_INTR_ON,
518 (unsigned long *)&pi_desc->control);
519}
520
521static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
522{
523 return test_and_clear_bit(POSTED_INTR_ON,
524 (unsigned long *)&pi_desc->control);
525}
526
527static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
528{
529 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
530}
531
Feng Wuebbfc762015-09-18 22:29:46 +0800532static inline void pi_clear_sn(struct pi_desc *pi_desc)
533{
534 return clear_bit(POSTED_INTR_SN,
535 (unsigned long *)&pi_desc->control);
536}
537
538static inline void pi_set_sn(struct pi_desc *pi_desc)
539{
540 return set_bit(POSTED_INTR_SN,
541 (unsigned long *)&pi_desc->control);
542}
543
Paolo Bonziniad361092016-09-20 16:15:05 +0200544static inline void pi_clear_on(struct pi_desc *pi_desc)
545{
546 clear_bit(POSTED_INTR_ON,
547 (unsigned long *)&pi_desc->control);
548}
549
Feng Wuebbfc762015-09-18 22:29:46 +0800550static inline int pi_test_on(struct pi_desc *pi_desc)
551{
552 return test_bit(POSTED_INTR_ON,
553 (unsigned long *)&pi_desc->control);
554}
555
556static inline int pi_test_sn(struct pi_desc *pi_desc)
557{
558 return test_bit(POSTED_INTR_SN,
559 (unsigned long *)&pi_desc->control);
560}
561
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400562struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000563 struct kvm_vcpu vcpu;
Avi Kivity313dbd492008-07-17 18:04:30 +0300564 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300565 u8 fail;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300566 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200567 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200568 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300569 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400570 int nmsrs;
571 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800572 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400573#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300574 u64 msr_host_kernel_gs_base;
575 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400576#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200577 u32 vm_entry_controls_shadow;
578 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300579 /*
580 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
581 * non-nested (L1) guest, it always points to vmcs01. For a nested
582 * guest (L2), it points to a different VMCS.
583 */
584 struct loaded_vmcs vmcs01;
585 struct loaded_vmcs *loaded_vmcs;
586 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300587 struct msr_autoload {
588 unsigned nr;
589 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
590 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
591 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400592 struct {
593 int loaded;
594 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300595#ifdef CONFIG_X86_64
596 u16 ds_sel, es_sel;
597#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200598 int gs_ldt_reload_needed;
599 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000600 u64 msr_host_bndcfgs;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -0700601 unsigned long vmcs_host_cr3; /* May not match real cr3 */
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700602 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400603 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200604 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300605 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300606 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300607 struct kvm_segment segs[8];
608 } rmode;
609 struct {
610 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300611 struct kvm_save_segment {
612 u16 selector;
613 unsigned long base;
614 u32 limit;
615 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300616 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300617 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800618 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300619 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200620
Andi Kleena0861c02009-06-08 17:37:09 +0800621 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800622
Yang Zhang01e439b2013-04-11 19:25:12 +0800623 /* Posted interrupt descriptor */
624 struct pi_desc pi_desc;
625
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300626 /* Support for a guest hypervisor (nested VMX) */
627 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200628
629 /* Dynamic PLE window. */
630 int ple_window;
631 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800632
633 /* Support for PML */
634#define PML_ENTITY_NUM 512
635 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800636
Yunhong Jiang64672c92016-06-13 14:19:59 -0700637 /* apic deadline value in host tsc */
638 u64 hv_deadline_tsc;
639
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800640 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800641
642 bool guest_pkru_valid;
643 u32 guest_pkru;
644 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800645
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800646 /*
647 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
648 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
649 * in msr_ia32_feature_control_valid_bits.
650 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800651 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800652 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400653};
654
Avi Kivity2fb92db2011-04-27 19:42:18 +0300655enum segment_cache_field {
656 SEG_FIELD_SEL = 0,
657 SEG_FIELD_BASE = 1,
658 SEG_FIELD_LIMIT = 2,
659 SEG_FIELD_AR = 3,
660
661 SEG_FIELD_NR = 4
662};
663
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400664static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
665{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000666 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400667}
668
Feng Wuefc64402015-09-18 22:29:51 +0800669static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
670{
671 return &(to_vmx(vcpu)->pi_desc);
672}
673
Nadav Har'El22bd0352011-05-25 23:05:57 +0300674#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
675#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
676#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
677 [number##_HIGH] = VMCS12_OFFSET(name)+4
678
Abel Gordon4607c2d2013-04-18 14:35:55 +0300679
Bandan Dasfe2b2012014-04-21 15:20:14 -0400680static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300681 /*
682 * We do NOT shadow fields that are modified when L0
683 * traps and emulates any vmx instruction (e.g. VMPTRLD,
684 * VMXON...) executed by L1.
685 * For example, VM_INSTRUCTION_ERROR is read
686 * by L1 if a vmx instruction fails (part of the error path).
687 * Note the code assumes this logic. If for some reason
688 * we start shadowing these fields then we need to
689 * force a shadow sync when L0 emulates vmx instructions
690 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
691 * by nested_vmx_failValid)
692 */
693 VM_EXIT_REASON,
694 VM_EXIT_INTR_INFO,
695 VM_EXIT_INSTRUCTION_LEN,
696 IDT_VECTORING_INFO_FIELD,
697 IDT_VECTORING_ERROR_CODE,
698 VM_EXIT_INTR_ERROR_CODE,
699 EXIT_QUALIFICATION,
700 GUEST_LINEAR_ADDRESS,
701 GUEST_PHYSICAL_ADDRESS
702};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400703static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300704 ARRAY_SIZE(shadow_read_only_fields);
705
Bandan Dasfe2b2012014-04-21 15:20:14 -0400706static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800707 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300708 GUEST_RIP,
709 GUEST_RSP,
710 GUEST_CR0,
711 GUEST_CR3,
712 GUEST_CR4,
713 GUEST_INTERRUPTIBILITY_INFO,
714 GUEST_RFLAGS,
715 GUEST_CS_SELECTOR,
716 GUEST_CS_AR_BYTES,
717 GUEST_CS_LIMIT,
718 GUEST_CS_BASE,
719 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100720 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300721 CR0_GUEST_HOST_MASK,
722 CR0_READ_SHADOW,
723 CR4_READ_SHADOW,
724 TSC_OFFSET,
725 EXCEPTION_BITMAP,
726 CPU_BASED_VM_EXEC_CONTROL,
727 VM_ENTRY_EXCEPTION_ERROR_CODE,
728 VM_ENTRY_INTR_INFO_FIELD,
729 VM_ENTRY_INSTRUCTION_LEN,
730 VM_ENTRY_EXCEPTION_ERROR_CODE,
731 HOST_FS_BASE,
732 HOST_GS_BASE,
733 HOST_FS_SELECTOR,
734 HOST_GS_SELECTOR
735};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400736static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300737 ARRAY_SIZE(shadow_read_write_fields);
738
Mathias Krause772e0312012-08-30 01:30:19 +0200739static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300740 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800741 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300742 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
743 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
744 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
745 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
746 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
747 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
748 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
749 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800750 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400751 FIELD(GUEST_PML_INDEX, guest_pml_index),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300752 FIELD(HOST_ES_SELECTOR, host_es_selector),
753 FIELD(HOST_CS_SELECTOR, host_cs_selector),
754 FIELD(HOST_SS_SELECTOR, host_ss_selector),
755 FIELD(HOST_DS_SELECTOR, host_ds_selector),
756 FIELD(HOST_FS_SELECTOR, host_fs_selector),
757 FIELD(HOST_GS_SELECTOR, host_gs_selector),
758 FIELD(HOST_TR_SELECTOR, host_tr_selector),
759 FIELD64(IO_BITMAP_A, io_bitmap_a),
760 FIELD64(IO_BITMAP_B, io_bitmap_b),
761 FIELD64(MSR_BITMAP, msr_bitmap),
762 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
763 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
764 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
765 FIELD64(TSC_OFFSET, tsc_offset),
766 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
767 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800768 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300769 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800770 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
771 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
772 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
773 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800774 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300775 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
776 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400777 FIELD64(PML_ADDRESS, pml_address),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300778 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
779 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
780 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
781 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
782 FIELD64(GUEST_PDPTR0, guest_pdptr0),
783 FIELD64(GUEST_PDPTR1, guest_pdptr1),
784 FIELD64(GUEST_PDPTR2, guest_pdptr2),
785 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100786 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300787 FIELD64(HOST_IA32_PAT, host_ia32_pat),
788 FIELD64(HOST_IA32_EFER, host_ia32_efer),
789 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
790 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
791 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
792 FIELD(EXCEPTION_BITMAP, exception_bitmap),
793 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
794 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
795 FIELD(CR3_TARGET_COUNT, cr3_target_count),
796 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
797 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
798 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
799 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
800 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
801 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
802 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
803 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
804 FIELD(TPR_THRESHOLD, tpr_threshold),
805 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
806 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
807 FIELD(VM_EXIT_REASON, vm_exit_reason),
808 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
809 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
810 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
811 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
812 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
813 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
814 FIELD(GUEST_ES_LIMIT, guest_es_limit),
815 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
816 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
817 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
818 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
819 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
820 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
821 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
822 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
823 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
824 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
825 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
826 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
827 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
828 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
829 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
830 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
831 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
832 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
833 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
834 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
835 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100836 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300837 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
838 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
839 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
840 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
841 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
842 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
843 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
844 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
845 FIELD(EXIT_QUALIFICATION, exit_qualification),
846 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
847 FIELD(GUEST_CR0, guest_cr0),
848 FIELD(GUEST_CR3, guest_cr3),
849 FIELD(GUEST_CR4, guest_cr4),
850 FIELD(GUEST_ES_BASE, guest_es_base),
851 FIELD(GUEST_CS_BASE, guest_cs_base),
852 FIELD(GUEST_SS_BASE, guest_ss_base),
853 FIELD(GUEST_DS_BASE, guest_ds_base),
854 FIELD(GUEST_FS_BASE, guest_fs_base),
855 FIELD(GUEST_GS_BASE, guest_gs_base),
856 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
857 FIELD(GUEST_TR_BASE, guest_tr_base),
858 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
859 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
860 FIELD(GUEST_DR7, guest_dr7),
861 FIELD(GUEST_RSP, guest_rsp),
862 FIELD(GUEST_RIP, guest_rip),
863 FIELD(GUEST_RFLAGS, guest_rflags),
864 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
865 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
866 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
867 FIELD(HOST_CR0, host_cr0),
868 FIELD(HOST_CR3, host_cr3),
869 FIELD(HOST_CR4, host_cr4),
870 FIELD(HOST_FS_BASE, host_fs_base),
871 FIELD(HOST_GS_BASE, host_gs_base),
872 FIELD(HOST_TR_BASE, host_tr_base),
873 FIELD(HOST_GDTR_BASE, host_gdtr_base),
874 FIELD(HOST_IDTR_BASE, host_idtr_base),
875 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
876 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
877 FIELD(HOST_RSP, host_rsp),
878 FIELD(HOST_RIP, host_rip),
879};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300880
881static inline short vmcs_field_to_offset(unsigned long field)
882{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100883 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
884
885 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
886 vmcs_field_to_offset_table[field] == 0)
887 return -ENOENT;
888
Nadav Har'El22bd0352011-05-25 23:05:57 +0300889 return vmcs_field_to_offset_table[field];
890}
891
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300892static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
893{
David Matlack4f2777b2016-07-13 17:16:37 -0700894 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300895}
896
897static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
898{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200899 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800900 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300901 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800902
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300903 return page;
904}
905
906static void nested_release_page(struct page *page)
907{
908 kvm_release_page_dirty(page);
909}
910
911static void nested_release_page_clean(struct page *page)
912{
913 kvm_release_page_clean(page);
914}
915
Peter Feiner995f00a2017-06-30 17:26:32 -0700916static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300917static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Peter Feiner995f00a2017-06-30 17:26:32 -0700918static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800919static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200920static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300921static void vmx_set_segment(struct kvm_vcpu *vcpu,
922 struct kvm_segment *var, int seg);
923static void vmx_get_segment(struct kvm_vcpu *vcpu,
924 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200925static bool guest_state_valid(struct kvm_vcpu *vcpu);
926static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300927static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300928static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800929static int alloc_identity_pagetable(struct kvm *kvm);
Paolo Bonzinib96fb432017-07-27 12:29:32 +0200930static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu);
931static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked);
932static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
933 u16 error_code);
Avi Kivity75880a02007-06-20 11:20:04 +0300934
Avi Kivity6aa8b732006-12-10 02:21:36 -0800935static DEFINE_PER_CPU(struct vmcs *, vmxarea);
936static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300937/*
938 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
939 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
940 */
941static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800942
Feng Wubf9f6ac2015-09-18 22:29:55 +0800943/*
944 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
945 * can find which vCPU should be waken up.
946 */
947static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
948static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
949
Radim Krčmář23611332016-09-29 22:41:33 +0200950enum {
951 VMX_IO_BITMAP_A,
952 VMX_IO_BITMAP_B,
953 VMX_MSR_BITMAP_LEGACY,
954 VMX_MSR_BITMAP_LONGMODE,
955 VMX_MSR_BITMAP_LEGACY_X2APIC_APICV,
956 VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV,
957 VMX_MSR_BITMAP_LEGACY_X2APIC,
958 VMX_MSR_BITMAP_LONGMODE_X2APIC,
959 VMX_VMREAD_BITMAP,
960 VMX_VMWRITE_BITMAP,
961 VMX_BITMAP_NR
962};
963
964static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
965
966#define vmx_io_bitmap_a (vmx_bitmap[VMX_IO_BITMAP_A])
967#define vmx_io_bitmap_b (vmx_bitmap[VMX_IO_BITMAP_B])
968#define vmx_msr_bitmap_legacy (vmx_bitmap[VMX_MSR_BITMAP_LEGACY])
969#define vmx_msr_bitmap_longmode (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE])
970#define vmx_msr_bitmap_legacy_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC_APICV])
971#define vmx_msr_bitmap_longmode_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV])
972#define vmx_msr_bitmap_legacy_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC])
973#define vmx_msr_bitmap_longmode_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC])
974#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
975#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +0300976
Avi Kivity110312c2010-12-21 12:54:20 +0200977static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200978static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200979
Sheng Yang2384d2b2008-01-17 15:14:33 +0800980static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
981static DEFINE_SPINLOCK(vmx_vpid_lock);
982
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300983static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800984 int size;
985 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300986 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800987 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300988 u32 pin_based_exec_ctrl;
989 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800990 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300991 u32 vmexit_ctrl;
992 u32 vmentry_ctrl;
993} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800994
Hannes Ederefff9e52008-11-28 17:02:06 +0100995static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800996 u32 ept;
997 u32 vpid;
998} vmx_capability;
999
Avi Kivity6aa8b732006-12-10 02:21:36 -08001000#define VMX_SEGMENT_FIELD(seg) \
1001 [VCPU_SREG_##seg] = { \
1002 .selector = GUEST_##seg##_SELECTOR, \
1003 .base = GUEST_##seg##_BASE, \
1004 .limit = GUEST_##seg##_LIMIT, \
1005 .ar_bytes = GUEST_##seg##_AR_BYTES, \
1006 }
1007
Mathias Krause772e0312012-08-30 01:30:19 +02001008static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001009 unsigned selector;
1010 unsigned base;
1011 unsigned limit;
1012 unsigned ar_bytes;
1013} kvm_vmx_segment_fields[] = {
1014 VMX_SEGMENT_FIELD(CS),
1015 VMX_SEGMENT_FIELD(DS),
1016 VMX_SEGMENT_FIELD(ES),
1017 VMX_SEGMENT_FIELD(FS),
1018 VMX_SEGMENT_FIELD(GS),
1019 VMX_SEGMENT_FIELD(SS),
1020 VMX_SEGMENT_FIELD(TR),
1021 VMX_SEGMENT_FIELD(LDTR),
1022};
1023
Avi Kivity26bb0982009-09-07 11:14:12 +03001024static u64 host_efer;
1025
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001026static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1027
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001028/*
Brian Gerst8c065852010-07-17 09:03:26 -04001029 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001030 * away by decrementing the array size.
1031 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001032static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001033#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001034 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001035#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001036 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001037};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001038
Jan Kiszka5bb16012016-02-09 20:14:21 +01001039static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001040{
1041 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1042 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001043 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1044}
1045
Jan Kiszka6f054852016-02-09 20:15:18 +01001046static inline bool is_debug(u32 intr_info)
1047{
1048 return is_exception_n(intr_info, DB_VECTOR);
1049}
1050
1051static inline bool is_breakpoint(u32 intr_info)
1052{
1053 return is_exception_n(intr_info, BP_VECTOR);
1054}
1055
Jan Kiszka5bb16012016-02-09 20:14:21 +01001056static inline bool is_page_fault(u32 intr_info)
1057{
1058 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001059}
1060
Gui Jianfeng31299942010-03-15 17:29:09 +08001061static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001062{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001063 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001064}
1065
Gui Jianfeng31299942010-03-15 17:29:09 +08001066static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001067{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001068 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001069}
1070
Gui Jianfeng31299942010-03-15 17:29:09 +08001071static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001072{
1073 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1074 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1075}
1076
Gui Jianfeng31299942010-03-15 17:29:09 +08001077static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001078{
1079 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1080 INTR_INFO_VALID_MASK)) ==
1081 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1082}
1083
Gui Jianfeng31299942010-03-15 17:29:09 +08001084static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001085{
Sheng Yang04547152009-04-01 15:52:31 +08001086 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001087}
1088
Gui Jianfeng31299942010-03-15 17:29:09 +08001089static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001090{
Sheng Yang04547152009-04-01 15:52:31 +08001091 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001092}
1093
Paolo Bonzini35754c92015-07-29 12:05:37 +02001094static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001095{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001096 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001097}
1098
Gui Jianfeng31299942010-03-15 17:29:09 +08001099static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001100{
Sheng Yang04547152009-04-01 15:52:31 +08001101 return vmcs_config.cpu_based_exec_ctrl &
1102 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001103}
1104
Avi Kivity774ead32007-12-26 13:57:04 +02001105static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001106{
Sheng Yang04547152009-04-01 15:52:31 +08001107 return vmcs_config.cpu_based_2nd_exec_ctrl &
1108 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1109}
1110
Yang Zhang8d146952013-01-25 10:18:50 +08001111static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1112{
1113 return vmcs_config.cpu_based_2nd_exec_ctrl &
1114 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1115}
1116
Yang Zhang83d4c282013-01-25 10:18:49 +08001117static inline bool cpu_has_vmx_apic_register_virt(void)
1118{
1119 return vmcs_config.cpu_based_2nd_exec_ctrl &
1120 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1121}
1122
Yang Zhangc7c9c562013-01-25 10:18:51 +08001123static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1124{
1125 return vmcs_config.cpu_based_2nd_exec_ctrl &
1126 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1127}
1128
Yunhong Jiang64672c92016-06-13 14:19:59 -07001129/*
1130 * Comment's format: document - errata name - stepping - processor name.
1131 * Refer from
1132 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1133 */
1134static u32 vmx_preemption_cpu_tfms[] = {
1135/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
11360x000206E6,
1137/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1138/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1139/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
11400x00020652,
1141/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
11420x00020655,
1143/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1144/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1145/*
1146 * 320767.pdf - AAP86 - B1 -
1147 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1148 */
11490x000106E5,
1150/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11510x000106A0,
1152/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11530x000106A1,
1154/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11550x000106A4,
1156 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1157 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1158 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11590x000106A5,
1160};
1161
1162static inline bool cpu_has_broken_vmx_preemption_timer(void)
1163{
1164 u32 eax = cpuid_eax(0x00000001), i;
1165
1166 /* Clear the reserved bits */
1167 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001168 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001169 if (eax == vmx_preemption_cpu_tfms[i])
1170 return true;
1171
1172 return false;
1173}
1174
1175static inline bool cpu_has_vmx_preemption_timer(void)
1176{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001177 return vmcs_config.pin_based_exec_ctrl &
1178 PIN_BASED_VMX_PREEMPTION_TIMER;
1179}
1180
Yang Zhang01e439b2013-04-11 19:25:12 +08001181static inline bool cpu_has_vmx_posted_intr(void)
1182{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001183 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1184 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001185}
1186
1187static inline bool cpu_has_vmx_apicv(void)
1188{
1189 return cpu_has_vmx_apic_register_virt() &&
1190 cpu_has_vmx_virtual_intr_delivery() &&
1191 cpu_has_vmx_posted_intr();
1192}
1193
Sheng Yang04547152009-04-01 15:52:31 +08001194static inline bool cpu_has_vmx_flexpriority(void)
1195{
1196 return cpu_has_vmx_tpr_shadow() &&
1197 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001198}
1199
Marcelo Tosattie7997942009-06-11 12:07:40 -03001200static inline bool cpu_has_vmx_ept_execute_only(void)
1201{
Gui Jianfeng31299942010-03-15 17:29:09 +08001202 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001203}
1204
Marcelo Tosattie7997942009-06-11 12:07:40 -03001205static inline bool cpu_has_vmx_ept_2m_page(void)
1206{
Gui Jianfeng31299942010-03-15 17:29:09 +08001207 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001208}
1209
Sheng Yang878403b2010-01-05 19:02:29 +08001210static inline bool cpu_has_vmx_ept_1g_page(void)
1211{
Gui Jianfeng31299942010-03-15 17:29:09 +08001212 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001213}
1214
Sheng Yang4bc9b982010-06-02 14:05:24 +08001215static inline bool cpu_has_vmx_ept_4levels(void)
1216{
1217 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1218}
1219
Xudong Hao83c3a332012-05-28 19:33:35 +08001220static inline bool cpu_has_vmx_ept_ad_bits(void)
1221{
1222 return vmx_capability.ept & VMX_EPT_AD_BIT;
1223}
1224
Gui Jianfeng31299942010-03-15 17:29:09 +08001225static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001226{
Gui Jianfeng31299942010-03-15 17:29:09 +08001227 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001228}
1229
Gui Jianfeng31299942010-03-15 17:29:09 +08001230static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001231{
Gui Jianfeng31299942010-03-15 17:29:09 +08001232 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001233}
1234
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001235static inline bool cpu_has_vmx_invvpid_single(void)
1236{
1237 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1238}
1239
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001240static inline bool cpu_has_vmx_invvpid_global(void)
1241{
1242 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1243}
1244
Wanpeng Li08d839c2017-03-23 05:30:08 -07001245static inline bool cpu_has_vmx_invvpid(void)
1246{
1247 return vmx_capability.vpid & VMX_VPID_INVVPID_BIT;
1248}
1249
Gui Jianfeng31299942010-03-15 17:29:09 +08001250static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001251{
Sheng Yang04547152009-04-01 15:52:31 +08001252 return vmcs_config.cpu_based_2nd_exec_ctrl &
1253 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001254}
1255
Gui Jianfeng31299942010-03-15 17:29:09 +08001256static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001257{
1258 return vmcs_config.cpu_based_2nd_exec_ctrl &
1259 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1260}
1261
Gui Jianfeng31299942010-03-15 17:29:09 +08001262static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001263{
1264 return vmcs_config.cpu_based_2nd_exec_ctrl &
1265 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1266}
1267
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001268static inline bool cpu_has_vmx_basic_inout(void)
1269{
1270 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1271}
1272
Paolo Bonzini35754c92015-07-29 12:05:37 +02001273static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001274{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001275 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001276}
1277
Gui Jianfeng31299942010-03-15 17:29:09 +08001278static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001279{
Sheng Yang04547152009-04-01 15:52:31 +08001280 return vmcs_config.cpu_based_2nd_exec_ctrl &
1281 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001282}
1283
Gui Jianfeng31299942010-03-15 17:29:09 +08001284static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001285{
1286 return vmcs_config.cpu_based_2nd_exec_ctrl &
1287 SECONDARY_EXEC_RDTSCP;
1288}
1289
Mao, Junjiead756a12012-07-02 01:18:48 +00001290static inline bool cpu_has_vmx_invpcid(void)
1291{
1292 return vmcs_config.cpu_based_2nd_exec_ctrl &
1293 SECONDARY_EXEC_ENABLE_INVPCID;
1294}
1295
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001296static inline bool cpu_has_vmx_wbinvd_exit(void)
1297{
1298 return vmcs_config.cpu_based_2nd_exec_ctrl &
1299 SECONDARY_EXEC_WBINVD_EXITING;
1300}
1301
Abel Gordonabc4fc52013-04-18 14:35:25 +03001302static inline bool cpu_has_vmx_shadow_vmcs(void)
1303{
1304 u64 vmx_msr;
1305 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1306 /* check if the cpu supports writing r/o exit information fields */
1307 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1308 return false;
1309
1310 return vmcs_config.cpu_based_2nd_exec_ctrl &
1311 SECONDARY_EXEC_SHADOW_VMCS;
1312}
1313
Kai Huang843e4332015-01-28 10:54:28 +08001314static inline bool cpu_has_vmx_pml(void)
1315{
1316 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1317}
1318
Haozhong Zhang64903d62015-10-20 15:39:09 +08001319static inline bool cpu_has_vmx_tsc_scaling(void)
1320{
1321 return vmcs_config.cpu_based_2nd_exec_ctrl &
1322 SECONDARY_EXEC_TSC_SCALING;
1323}
1324
Sheng Yang04547152009-04-01 15:52:31 +08001325static inline bool report_flexpriority(void)
1326{
1327 return flexpriority_enabled;
1328}
1329
Jim Mattsonc7c2c702017-05-05 11:28:09 -07001330static inline unsigned nested_cpu_vmx_misc_cr3_count(struct kvm_vcpu *vcpu)
1331{
1332 return vmx_misc_cr3_count(to_vmx(vcpu)->nested.nested_vmx_misc_low);
1333}
1334
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001335static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1336{
1337 return vmcs12->cpu_based_vm_exec_control & bit;
1338}
1339
1340static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1341{
1342 return (vmcs12->cpu_based_vm_exec_control &
1343 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1344 (vmcs12->secondary_vm_exec_control & bit);
1345}
1346
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001347static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001348{
1349 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1350}
1351
Jan Kiszkaf4124502014-03-07 20:03:13 +01001352static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1353{
1354 return vmcs12->pin_based_vm_exec_control &
1355 PIN_BASED_VMX_PREEMPTION_TIMER;
1356}
1357
Nadav Har'El155a97a2013-08-05 11:07:16 +03001358static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1359{
1360 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1361}
1362
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001363static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1364{
1365 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1366 vmx_xsaves_supported();
1367}
1368
Bandan Dasc5f983f2017-05-05 15:25:14 -04001369static inline bool nested_cpu_has_pml(struct vmcs12 *vmcs12)
1370{
1371 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML);
1372}
1373
Wincy Vanf2b93282015-02-03 23:56:03 +08001374static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1375{
1376 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1377}
1378
Wanpeng Li5c614b32015-10-13 09:18:36 -07001379static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1380{
1381 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1382}
1383
Wincy Van82f0dd42015-02-03 23:57:18 +08001384static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1385{
1386 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1387}
1388
Wincy Van608406e2015-02-03 23:57:51 +08001389static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1390{
1391 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1392}
1393
Wincy Van705699a2015-02-03 23:58:17 +08001394static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1395{
1396 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1397}
1398
Jim Mattsonef85b672016-12-12 11:01:37 -08001399static inline bool is_nmi(u32 intr_info)
Nadav Har'El644d7112011-05-25 23:12:35 +03001400{
1401 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
Jim Mattsonef85b672016-12-12 11:01:37 -08001402 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
Nadav Har'El644d7112011-05-25 23:12:35 +03001403}
1404
Jan Kiszka533558b2014-01-04 18:47:20 +01001405static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1406 u32 exit_intr_info,
1407 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001408static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1409 struct vmcs12 *vmcs12,
1410 u32 reason, unsigned long qualification);
1411
Rusty Russell8b9cf982007-07-30 16:31:43 +10001412static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001413{
1414 int i;
1415
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001416 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001417 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001418 return i;
1419 return -1;
1420}
1421
Sheng Yang2384d2b2008-01-17 15:14:33 +08001422static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1423{
1424 struct {
1425 u64 vpid : 16;
1426 u64 rsvd : 48;
1427 u64 gva;
1428 } operand = { vpid, 0, gva };
1429
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001430 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001431 /* CF==1 or ZF==1 --> rc = -1 */
1432 "; ja 1f ; ud2 ; 1:"
1433 : : "a"(&operand), "c"(ext) : "cc", "memory");
1434}
1435
Sheng Yang14394422008-04-28 12:24:45 +08001436static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1437{
1438 struct {
1439 u64 eptp, gpa;
1440 } operand = {eptp, gpa};
1441
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001442 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001443 /* CF==1 or ZF==1 --> rc = -1 */
1444 "; ja 1f ; ud2 ; 1:\n"
1445 : : "a" (&operand), "c" (ext) : "cc", "memory");
1446}
1447
Avi Kivity26bb0982009-09-07 11:14:12 +03001448static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001449{
1450 int i;
1451
Rusty Russell8b9cf982007-07-30 16:31:43 +10001452 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001453 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001454 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001455 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001456}
1457
Avi Kivity6aa8b732006-12-10 02:21:36 -08001458static void vmcs_clear(struct vmcs *vmcs)
1459{
1460 u64 phys_addr = __pa(vmcs);
1461 u8 error;
1462
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001463 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001464 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001465 : "cc", "memory");
1466 if (error)
1467 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1468 vmcs, phys_addr);
1469}
1470
Nadav Har'Eld462b812011-05-24 15:26:10 +03001471static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1472{
1473 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001474 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1475 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001476 loaded_vmcs->cpu = -1;
1477 loaded_vmcs->launched = 0;
1478}
1479
Dongxiao Xu7725b892010-05-11 18:29:38 +08001480static void vmcs_load(struct vmcs *vmcs)
1481{
1482 u64 phys_addr = __pa(vmcs);
1483 u8 error;
1484
1485 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001486 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001487 : "cc", "memory");
1488 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001489 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001490 vmcs, phys_addr);
1491}
1492
Dave Young2965faa2015-09-09 15:38:55 -07001493#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001494/*
1495 * This bitmap is used to indicate whether the vmclear
1496 * operation is enabled on all cpus. All disabled by
1497 * default.
1498 */
1499static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1500
1501static inline void crash_enable_local_vmclear(int cpu)
1502{
1503 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1504}
1505
1506static inline void crash_disable_local_vmclear(int cpu)
1507{
1508 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1509}
1510
1511static inline int crash_local_vmclear_enabled(int cpu)
1512{
1513 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1514}
1515
1516static void crash_vmclear_local_loaded_vmcss(void)
1517{
1518 int cpu = raw_smp_processor_id();
1519 struct loaded_vmcs *v;
1520
1521 if (!crash_local_vmclear_enabled(cpu))
1522 return;
1523
1524 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1525 loaded_vmcss_on_cpu_link)
1526 vmcs_clear(v->vmcs);
1527}
1528#else
1529static inline void crash_enable_local_vmclear(int cpu) { }
1530static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001531#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001532
Nadav Har'Eld462b812011-05-24 15:26:10 +03001533static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001534{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001535 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001536 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001537
Nadav Har'Eld462b812011-05-24 15:26:10 +03001538 if (loaded_vmcs->cpu != cpu)
1539 return; /* vcpu migration can race with cpu offline */
1540 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001541 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001542 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001543 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001544
1545 /*
1546 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1547 * is before setting loaded_vmcs->vcpu to -1 which is done in
1548 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1549 * then adds the vmcs into percpu list before it is deleted.
1550 */
1551 smp_wmb();
1552
Nadav Har'Eld462b812011-05-24 15:26:10 +03001553 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001554 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001555}
1556
Nadav Har'Eld462b812011-05-24 15:26:10 +03001557static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001558{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001559 int cpu = loaded_vmcs->cpu;
1560
1561 if (cpu != -1)
1562 smp_call_function_single(cpu,
1563 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001564}
1565
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001566static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001567{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001568 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001569 return;
1570
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001571 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001572 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001573}
1574
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001575static inline void vpid_sync_vcpu_global(void)
1576{
1577 if (cpu_has_vmx_invvpid_global())
1578 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1579}
1580
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001581static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001582{
1583 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001584 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001585 else
1586 vpid_sync_vcpu_global();
1587}
1588
Sheng Yang14394422008-04-28 12:24:45 +08001589static inline void ept_sync_global(void)
1590{
1591 if (cpu_has_vmx_invept_global())
1592 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1593}
1594
1595static inline void ept_sync_context(u64 eptp)
1596{
Avi Kivity089d0342009-03-23 18:26:32 +02001597 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001598 if (cpu_has_vmx_invept_context())
1599 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1600 else
1601 ept_sync_global();
1602 }
1603}
1604
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001605static __always_inline void vmcs_check16(unsigned long field)
1606{
1607 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1608 "16-bit accessor invalid for 64-bit field");
1609 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1610 "16-bit accessor invalid for 64-bit high field");
1611 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1612 "16-bit accessor invalid for 32-bit high field");
1613 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1614 "16-bit accessor invalid for natural width field");
1615}
1616
1617static __always_inline void vmcs_check32(unsigned long field)
1618{
1619 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1620 "32-bit accessor invalid for 16-bit field");
1621 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1622 "32-bit accessor invalid for natural width field");
1623}
1624
1625static __always_inline void vmcs_check64(unsigned long field)
1626{
1627 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1628 "64-bit accessor invalid for 16-bit field");
1629 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1630 "64-bit accessor invalid for 64-bit high field");
1631 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1632 "64-bit accessor invalid for 32-bit field");
1633 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1634 "64-bit accessor invalid for natural width field");
1635}
1636
1637static __always_inline void vmcs_checkl(unsigned long field)
1638{
1639 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1640 "Natural width accessor invalid for 16-bit field");
1641 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1642 "Natural width accessor invalid for 64-bit field");
1643 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1644 "Natural width accessor invalid for 64-bit high field");
1645 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1646 "Natural width accessor invalid for 32-bit field");
1647}
1648
1649static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001650{
Avi Kivity5e520e62011-05-15 10:13:12 -04001651 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001652
Avi Kivity5e520e62011-05-15 10:13:12 -04001653 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1654 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001655 return value;
1656}
1657
Avi Kivity96304212011-05-15 10:13:13 -04001658static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001659{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001660 vmcs_check16(field);
1661 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001662}
1663
Avi Kivity96304212011-05-15 10:13:13 -04001664static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001665{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001666 vmcs_check32(field);
1667 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001668}
1669
Avi Kivity96304212011-05-15 10:13:13 -04001670static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001671{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001672 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001673#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001674 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001675#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001676 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001677#endif
1678}
1679
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001680static __always_inline unsigned long vmcs_readl(unsigned long field)
1681{
1682 vmcs_checkl(field);
1683 return __vmcs_readl(field);
1684}
1685
Avi Kivitye52de1b2007-01-05 16:36:56 -08001686static noinline void vmwrite_error(unsigned long field, unsigned long value)
1687{
1688 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1689 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1690 dump_stack();
1691}
1692
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001693static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001694{
1695 u8 error;
1696
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001697 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001698 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001699 if (unlikely(error))
1700 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001701}
1702
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001703static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001704{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001705 vmcs_check16(field);
1706 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001707}
1708
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001709static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001710{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001711 vmcs_check32(field);
1712 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001713}
1714
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001715static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001716{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001717 vmcs_check64(field);
1718 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001719#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001720 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001721 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001722#endif
1723}
1724
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001725static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001726{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001727 vmcs_checkl(field);
1728 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001729}
1730
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001731static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001732{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001733 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1734 "vmcs_clear_bits does not support 64-bit fields");
1735 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1736}
1737
1738static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1739{
1740 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1741 "vmcs_set_bits does not support 64-bit fields");
1742 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001743}
1744
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001745static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1746{
1747 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1748}
1749
Gleb Natapov2961e8762013-11-25 15:37:13 +02001750static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1751{
1752 vmcs_write32(VM_ENTRY_CONTROLS, val);
1753 vmx->vm_entry_controls_shadow = val;
1754}
1755
1756static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1757{
1758 if (vmx->vm_entry_controls_shadow != val)
1759 vm_entry_controls_init(vmx, val);
1760}
1761
1762static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1763{
1764 return vmx->vm_entry_controls_shadow;
1765}
1766
1767
1768static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1769{
1770 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1771}
1772
1773static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1774{
1775 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1776}
1777
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001778static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1779{
1780 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1781}
1782
Gleb Natapov2961e8762013-11-25 15:37:13 +02001783static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1784{
1785 vmcs_write32(VM_EXIT_CONTROLS, val);
1786 vmx->vm_exit_controls_shadow = val;
1787}
1788
1789static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1790{
1791 if (vmx->vm_exit_controls_shadow != val)
1792 vm_exit_controls_init(vmx, val);
1793}
1794
1795static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1796{
1797 return vmx->vm_exit_controls_shadow;
1798}
1799
1800
1801static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1802{
1803 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1804}
1805
1806static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1807{
1808 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1809}
1810
Avi Kivity2fb92db2011-04-27 19:42:18 +03001811static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1812{
1813 vmx->segment_cache.bitmask = 0;
1814}
1815
1816static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1817 unsigned field)
1818{
1819 bool ret;
1820 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1821
1822 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1823 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1824 vmx->segment_cache.bitmask = 0;
1825 }
1826 ret = vmx->segment_cache.bitmask & mask;
1827 vmx->segment_cache.bitmask |= mask;
1828 return ret;
1829}
1830
1831static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1832{
1833 u16 *p = &vmx->segment_cache.seg[seg].selector;
1834
1835 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1836 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1837 return *p;
1838}
1839
1840static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1841{
1842 ulong *p = &vmx->segment_cache.seg[seg].base;
1843
1844 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1845 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1846 return *p;
1847}
1848
1849static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1850{
1851 u32 *p = &vmx->segment_cache.seg[seg].limit;
1852
1853 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1854 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1855 return *p;
1856}
1857
1858static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1859{
1860 u32 *p = &vmx->segment_cache.seg[seg].ar;
1861
1862 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1863 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1864 return *p;
1865}
1866
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001867static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1868{
1869 u32 eb;
1870
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001871 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08001872 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001873 if ((vcpu->guest_debug &
1874 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1875 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1876 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001877 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001878 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001879 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001880 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001881
1882 /* When we are running a nested L2 guest and L1 specified for it a
1883 * certain exception bitmap, we must trap the same exceptions and pass
1884 * them to L1. When running L2, we will only handle the exceptions
1885 * specified above if L1 did not want them.
1886 */
1887 if (is_guest_mode(vcpu))
1888 eb |= get_vmcs12(vcpu)->exception_bitmap;
1889
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001890 vmcs_write32(EXCEPTION_BITMAP, eb);
1891}
1892
Gleb Natapov2961e8762013-11-25 15:37:13 +02001893static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1894 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001895{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001896 vm_entry_controls_clearbit(vmx, entry);
1897 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001898}
1899
Avi Kivity61d2ef22010-04-28 16:40:38 +03001900static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1901{
1902 unsigned i;
1903 struct msr_autoload *m = &vmx->msr_autoload;
1904
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001905 switch (msr) {
1906 case MSR_EFER:
1907 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001908 clear_atomic_switch_msr_special(vmx,
1909 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001910 VM_EXIT_LOAD_IA32_EFER);
1911 return;
1912 }
1913 break;
1914 case MSR_CORE_PERF_GLOBAL_CTRL:
1915 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001916 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001917 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1918 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1919 return;
1920 }
1921 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001922 }
1923
Avi Kivity61d2ef22010-04-28 16:40:38 +03001924 for (i = 0; i < m->nr; ++i)
1925 if (m->guest[i].index == msr)
1926 break;
1927
1928 if (i == m->nr)
1929 return;
1930 --m->nr;
1931 m->guest[i] = m->guest[m->nr];
1932 m->host[i] = m->host[m->nr];
1933 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1934 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1935}
1936
Gleb Natapov2961e8762013-11-25 15:37:13 +02001937static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1938 unsigned long entry, unsigned long exit,
1939 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1940 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001941{
1942 vmcs_write64(guest_val_vmcs, guest_val);
1943 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001944 vm_entry_controls_setbit(vmx, entry);
1945 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001946}
1947
Avi Kivity61d2ef22010-04-28 16:40:38 +03001948static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1949 u64 guest_val, u64 host_val)
1950{
1951 unsigned i;
1952 struct msr_autoload *m = &vmx->msr_autoload;
1953
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001954 switch (msr) {
1955 case MSR_EFER:
1956 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001957 add_atomic_switch_msr_special(vmx,
1958 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001959 VM_EXIT_LOAD_IA32_EFER,
1960 GUEST_IA32_EFER,
1961 HOST_IA32_EFER,
1962 guest_val, host_val);
1963 return;
1964 }
1965 break;
1966 case MSR_CORE_PERF_GLOBAL_CTRL:
1967 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001968 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001969 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1970 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1971 GUEST_IA32_PERF_GLOBAL_CTRL,
1972 HOST_IA32_PERF_GLOBAL_CTRL,
1973 guest_val, host_val);
1974 return;
1975 }
1976 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001977 case MSR_IA32_PEBS_ENABLE:
1978 /* PEBS needs a quiescent period after being disabled (to write
1979 * a record). Disabling PEBS through VMX MSR swapping doesn't
1980 * provide that period, so a CPU could write host's record into
1981 * guest's memory.
1982 */
1983 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001984 }
1985
Avi Kivity61d2ef22010-04-28 16:40:38 +03001986 for (i = 0; i < m->nr; ++i)
1987 if (m->guest[i].index == msr)
1988 break;
1989
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001990 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001991 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001992 "Can't add msr %x\n", msr);
1993 return;
1994 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001995 ++m->nr;
1996 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1997 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1998 }
1999
2000 m->guest[i].index = msr;
2001 m->guest[i].value = guest_val;
2002 m->host[i].index = msr;
2003 m->host[i].value = host_val;
2004}
2005
Avi Kivity92c0d902009-10-29 11:00:16 +02002006static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03002007{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002008 u64 guest_efer = vmx->vcpu.arch.efer;
2009 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03002010
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002011 if (!enable_ept) {
2012 /*
2013 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2014 * host CPUID is more efficient than testing guest CPUID
2015 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2016 */
2017 if (boot_cpu_has(X86_FEATURE_SMEP))
2018 guest_efer |= EFER_NX;
2019 else if (!(guest_efer & EFER_NX))
2020 ignore_bits |= EFER_NX;
2021 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002022
Avi Kivity51c6cf62007-08-29 03:48:05 +03002023 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002024 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002025 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002026 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002027#ifdef CONFIG_X86_64
2028 ignore_bits |= EFER_LMA | EFER_LME;
2029 /* SCE is meaningful only in long mode on Intel */
2030 if (guest_efer & EFER_LMA)
2031 ignore_bits &= ~(u64)EFER_SCE;
2032#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002033
2034 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002035
2036 /*
2037 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2038 * On CPUs that support "load IA32_EFER", always switch EFER
2039 * atomically, since it's faster than switching it manually.
2040 */
2041 if (cpu_has_load_ia32_efer ||
2042 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002043 if (!(guest_efer & EFER_LMA))
2044 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002045 if (guest_efer != host_efer)
2046 add_atomic_switch_msr(vmx, MSR_EFER,
2047 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002048 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002049 } else {
2050 guest_efer &= ~ignore_bits;
2051 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002052
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002053 vmx->guest_msrs[efer_offset].data = guest_efer;
2054 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2055
2056 return true;
2057 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002058}
2059
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002060#ifdef CONFIG_X86_32
2061/*
2062 * On 32-bit kernels, VM exits still load the FS and GS bases from the
2063 * VMCS rather than the segment table. KVM uses this helper to figure
2064 * out the current bases to poke them into the VMCS before entry.
2065 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002066static unsigned long segment_base(u16 selector)
2067{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002068 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002069 unsigned long v;
2070
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002071 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002072 return 0;
2073
Thomas Garnier45fc8752017-03-14 10:05:08 -07002074 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002075
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002076 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002077 u16 ldt_selector = kvm_read_ldt();
2078
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002079 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002080 return 0;
2081
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002082 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002083 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002084 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002085 return v;
2086}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002087#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002088
Avi Kivity04d2cc72007-09-10 18:10:54 +03002089static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002090{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002091 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002092 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002093
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002094 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002095 return;
2096
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002097 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002098 /*
2099 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2100 * allow segment selectors with cpl > 0 or ti == 1.
2101 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002102 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002103 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002104 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002105 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002106 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002107 vmx->host_state.fs_reload_needed = 0;
2108 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002109 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002110 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002111 }
Avi Kivity9581d442010-10-19 16:46:55 +02002112 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002113 if (!(vmx->host_state.gs_sel & 7))
2114 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002115 else {
2116 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002117 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002118 }
2119
2120#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002121 savesegment(ds, vmx->host_state.ds_sel);
2122 savesegment(es, vmx->host_state.es_sel);
2123#endif
2124
2125#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002126 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2127 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2128#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002129 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2130 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002131#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002132
2133#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002134 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2135 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002136 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002137#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002138 if (boot_cpu_has(X86_FEATURE_MPX))
2139 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002140 for (i = 0; i < vmx->save_nmsrs; ++i)
2141 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002142 vmx->guest_msrs[i].data,
2143 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002144}
2145
Avi Kivitya9b21b62008-06-24 11:48:49 +03002146static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002147{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002148 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002149 return;
2150
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002151 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002152 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002153#ifdef CONFIG_X86_64
2154 if (is_long_mode(&vmx->vcpu))
2155 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2156#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002157 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002158 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002159#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002160 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002161#else
2162 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002163#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002164 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002165 if (vmx->host_state.fs_reload_needed)
2166 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002167#ifdef CONFIG_X86_64
2168 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2169 loadsegment(ds, vmx->host_state.ds_sel);
2170 loadsegment(es, vmx->host_state.es_sel);
2171 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002172#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002173 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002174#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002175 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002176#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002177 if (vmx->host_state.msr_host_bndcfgs)
2178 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Thomas Garnier45fc8752017-03-14 10:05:08 -07002179 load_fixmap_gdt(raw_smp_processor_id());
Avi Kivity33ed6322007-05-02 16:54:03 +03002180}
2181
Avi Kivitya9b21b62008-06-24 11:48:49 +03002182static void vmx_load_host_state(struct vcpu_vmx *vmx)
2183{
2184 preempt_disable();
2185 __vmx_load_host_state(vmx);
2186 preempt_enable();
2187}
2188
Feng Wu28b835d2015-09-18 22:29:54 +08002189static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2190{
2191 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2192 struct pi_desc old, new;
2193 unsigned int dest;
2194
2195 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002196 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2197 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002198 return;
2199
2200 do {
2201 old.control = new.control = pi_desc->control;
2202
2203 /*
2204 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2205 * are two possible cases:
2206 * 1. After running 'pre_block', context switch
2207 * happened. For this case, 'sn' was set in
2208 * vmx_vcpu_put(), so we need to clear it here.
2209 * 2. After running 'pre_block', we were blocked,
2210 * and woken up by some other guy. For this case,
2211 * we don't need to do anything, 'pi_post_block'
2212 * will do everything for us. However, we cannot
2213 * check whether it is case #1 or case #2 here
2214 * (maybe, not needed), so we also clear sn here,
2215 * I think it is not a big deal.
2216 */
2217 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2218 if (vcpu->cpu != cpu) {
2219 dest = cpu_physical_id(cpu);
2220
2221 if (x2apic_enabled())
2222 new.ndst = dest;
2223 else
2224 new.ndst = (dest << 8) & 0xFF00;
2225 }
2226
2227 /* set 'NV' to 'notification vector' */
2228 new.nv = POSTED_INTR_VECTOR;
2229 }
2230
2231 /* Allow posting non-urgent interrupts */
2232 new.sn = 0;
2233 } while (cmpxchg(&pi_desc->control, old.control,
2234 new.control) != old.control);
2235}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002236
Peter Feinerc95ba922016-08-17 09:36:47 -07002237static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2238{
2239 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2240 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2241}
2242
Avi Kivity6aa8b732006-12-10 02:21:36 -08002243/*
2244 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2245 * vcpu mutex is already taken.
2246 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002247static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002248{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002249 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002250 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002251
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002252 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002253 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002254 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002255 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002256
2257 /*
2258 * Read loaded_vmcs->cpu should be before fetching
2259 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2260 * See the comments in __loaded_vmcs_clear().
2261 */
2262 smp_rmb();
2263
Nadav Har'Eld462b812011-05-24 15:26:10 +03002264 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2265 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002266 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002267 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002268 }
2269
2270 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2271 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2272 vmcs_load(vmx->loaded_vmcs->vmcs);
2273 }
2274
2275 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002276 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002277 unsigned long sysenter_esp;
2278
2279 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002280
Avi Kivity6aa8b732006-12-10 02:21:36 -08002281 /*
2282 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002283 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08002284 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002285 vmcs_writel(HOST_TR_BASE,
2286 (unsigned long)this_cpu_ptr(&cpu_tss));
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002287 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002288
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002289 /*
2290 * VM exits change the host TR limit to 0x67 after a VM
2291 * exit. This is okay, since 0x67 covers everything except
2292 * the IO bitmap and have have code to handle the IO bitmap
2293 * being lost after a VM exit.
2294 */
2295 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
2296
Avi Kivity6aa8b732006-12-10 02:21:36 -08002297 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2298 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002299
Nadav Har'Eld462b812011-05-24 15:26:10 +03002300 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002301 }
Feng Wu28b835d2015-09-18 22:29:54 +08002302
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002303 /* Setup TSC multiplier */
2304 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002305 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2306 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002307
Feng Wu28b835d2015-09-18 22:29:54 +08002308 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002309 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002310}
2311
2312static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2313{
2314 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2315
2316 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002317 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2318 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002319 return;
2320
2321 /* Set SN when the vCPU is preempted */
2322 if (vcpu->preempted)
2323 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002324}
2325
2326static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2327{
Feng Wu28b835d2015-09-18 22:29:54 +08002328 vmx_vcpu_pi_put(vcpu);
2329
Avi Kivitya9b21b62008-06-24 11:48:49 +03002330 __vmx_load_host_state(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002331}
2332
Wanpeng Lif244dee2017-07-20 01:11:54 -07002333static bool emulation_required(struct kvm_vcpu *vcpu)
2334{
2335 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
2336}
2337
Avi Kivityedcafe32009-12-30 18:07:40 +02002338static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2339
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002340/*
2341 * Return the cr0 value that a nested guest would read. This is a combination
2342 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2343 * its hypervisor (cr0_read_shadow).
2344 */
2345static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2346{
2347 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2348 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2349}
2350static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2351{
2352 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2353 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2354}
2355
Avi Kivity6aa8b732006-12-10 02:21:36 -08002356static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2357{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002358 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002359
Avi Kivity6de12732011-03-07 12:51:22 +02002360 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2361 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2362 rflags = vmcs_readl(GUEST_RFLAGS);
2363 if (to_vmx(vcpu)->rmode.vm86_active) {
2364 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2365 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2366 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2367 }
2368 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002369 }
Avi Kivity6de12732011-03-07 12:51:22 +02002370 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002371}
2372
2373static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2374{
Wanpeng Lif244dee2017-07-20 01:11:54 -07002375 unsigned long old_rflags = vmx_get_rflags(vcpu);
2376
Avi Kivity6de12732011-03-07 12:51:22 +02002377 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2378 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002379 if (to_vmx(vcpu)->rmode.vm86_active) {
2380 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002381 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002382 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002383 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07002384
2385 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
2386 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002387}
2388
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002389static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2390{
2391 return to_vmx(vcpu)->guest_pkru;
2392}
2393
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002394static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002395{
2396 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2397 int ret = 0;
2398
2399 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002400 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002401 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002402 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002403
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002404 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002405}
2406
2407static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2408{
2409 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2410 u32 interruptibility = interruptibility_old;
2411
2412 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2413
Jan Kiszka48005f62010-02-19 19:38:07 +01002414 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002415 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002416 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002417 interruptibility |= GUEST_INTR_STATE_STI;
2418
2419 if ((interruptibility != interruptibility_old))
2420 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2421}
2422
Avi Kivity6aa8b732006-12-10 02:21:36 -08002423static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2424{
2425 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002426
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002427 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002428 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002429 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002430
Glauber Costa2809f5d2009-05-12 16:21:05 -04002431 /* skipping an emulated instruction also counts */
2432 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002433}
2434
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002435static void nested_vmx_inject_exception_vmexit(struct kvm_vcpu *vcpu,
2436 unsigned long exit_qual)
2437{
2438 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2439 unsigned int nr = vcpu->arch.exception.nr;
2440 u32 intr_info = nr | INTR_INFO_VALID_MASK;
2441
2442 if (vcpu->arch.exception.has_error_code) {
2443 vmcs12->vm_exit_intr_error_code = vcpu->arch.exception.error_code;
2444 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2445 }
2446
2447 if (kvm_exception_is_soft(nr))
2448 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2449 else
2450 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2451
2452 if (!(vmcs12->idt_vectoring_info_field & VECTORING_INFO_VALID_MASK) &&
2453 vmx_get_nmi_mask(vcpu))
2454 intr_info |= INTR_INFO_UNBLOCK_NMI;
2455
2456 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI, intr_info, exit_qual);
2457}
2458
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002459/*
2460 * KVM wants to inject page-faults which it got to the guest. This function
2461 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002462 */
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002463static int nested_vmx_check_exception(struct kvm_vcpu *vcpu)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002464{
2465 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002466 unsigned int nr = vcpu->arch.exception.nr;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002467
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002468 if (nr == PF_VECTOR) {
2469 if (vcpu->arch.exception.nested_apf) {
2470 nested_vmx_inject_exception_vmexit(vcpu,
2471 vcpu->arch.apf.nested_apf_token);
2472 return 1;
2473 }
2474 /*
2475 * FIXME: we must not write CR2 when L1 intercepts an L2 #PF exception.
2476 * The fix is to add the ancillary datum (CR2 or DR6) to structs
2477 * kvm_queued_exception and kvm_vcpu_events, so that CR2 and DR6
2478 * can be written only when inject_pending_event runs. This should be
2479 * conditional on a new capability---if the capability is disabled,
2480 * kvm_multiple_exception would write the ancillary information to
2481 * CR2 or DR6, for backwards ABI-compatibility.
2482 */
2483 if (nested_vmx_is_page_fault_vmexit(vmcs12,
2484 vcpu->arch.exception.error_code)) {
2485 nested_vmx_inject_exception_vmexit(vcpu, vcpu->arch.cr2);
2486 return 1;
2487 }
2488 } else {
2489 unsigned long exit_qual = 0;
2490 if (nr == DB_VECTOR)
2491 exit_qual = vcpu->arch.dr6;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002492
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002493 if (vmcs12->exception_bitmap & (1u << nr)) {
2494 nested_vmx_inject_exception_vmexit(vcpu, exit_qual);
2495 return 1;
2496 }
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002497 }
2498
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002499 return 0;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002500}
2501
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002502static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02002503{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002504 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002505 unsigned nr = vcpu->arch.exception.nr;
2506 bool has_error_code = vcpu->arch.exception.has_error_code;
2507 bool reinject = vcpu->arch.exception.reinject;
2508 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002509 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002510
Gleb Natapove011c662013-09-25 12:51:35 +03002511 if (!reinject && is_guest_mode(vcpu) &&
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002512 nested_vmx_check_exception(vcpu))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002513 return;
2514
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002515 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002516 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002517 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2518 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002519
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002520 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002521 int inc_eip = 0;
2522 if (kvm_exception_is_soft(nr))
2523 inc_eip = vcpu->arch.event_exit_inst_len;
2524 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002525 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002526 return;
2527 }
2528
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002529 if (kvm_exception_is_soft(nr)) {
2530 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2531 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002532 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2533 } else
2534 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2535
2536 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002537}
2538
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002539static bool vmx_rdtscp_supported(void)
2540{
2541 return cpu_has_vmx_rdtscp();
2542}
2543
Mao, Junjiead756a12012-07-02 01:18:48 +00002544static bool vmx_invpcid_supported(void)
2545{
2546 return cpu_has_vmx_invpcid() && enable_ept;
2547}
2548
Avi Kivity6aa8b732006-12-10 02:21:36 -08002549/*
Eddie Donga75beee2007-05-17 18:55:15 +03002550 * Swap MSR entry in host/guest MSR entry array.
2551 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002552static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002553{
Avi Kivity26bb0982009-09-07 11:14:12 +03002554 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002555
2556 tmp = vmx->guest_msrs[to];
2557 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2558 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002559}
2560
Yang Zhang8d146952013-01-25 10:18:50 +08002561static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2562{
2563 unsigned long *msr_bitmap;
2564
Wincy Van670125b2015-03-04 14:31:56 +08002565 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002566 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002567 else if (cpu_has_secondary_exec_ctrls() &&
2568 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2569 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002570 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2571 if (is_long_mode(vcpu))
Wanpeng Lic63e4562016-09-23 19:17:16 +08002572 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
2573 else
2574 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
2575 } else {
2576 if (is_long_mode(vcpu))
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002577 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2578 else
2579 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002580 }
Yang Zhang8d146952013-01-25 10:18:50 +08002581 } else {
2582 if (is_long_mode(vcpu))
2583 msr_bitmap = vmx_msr_bitmap_longmode;
2584 else
2585 msr_bitmap = vmx_msr_bitmap_legacy;
2586 }
2587
2588 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2589}
2590
Eddie Donga75beee2007-05-17 18:55:15 +03002591/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002592 * Set up the vmcs to automatically save and restore system
2593 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2594 * mode, as fiddling with msrs is very expensive.
2595 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002596static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002597{
Avi Kivity26bb0982009-09-07 11:14:12 +03002598 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002599
Eddie Donga75beee2007-05-17 18:55:15 +03002600 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002601#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002602 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002603 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002604 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002605 move_msr_up(vmx, index, save_nmsrs++);
2606 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002607 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002608 move_msr_up(vmx, index, save_nmsrs++);
2609 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002610 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002611 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002612 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002613 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002614 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002615 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002616 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002617 * if efer.sce is enabled.
2618 */
Brian Gerst8c065852010-07-17 09:03:26 -04002619 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002620 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002621 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002622 }
Eddie Donga75beee2007-05-17 18:55:15 +03002623#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002624 index = __find_msr_index(vmx, MSR_EFER);
2625 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002626 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002627
Avi Kivity26bb0982009-09-07 11:14:12 +03002628 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002629
Yang Zhang8d146952013-01-25 10:18:50 +08002630 if (cpu_has_vmx_msr_bitmap())
2631 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002632}
2633
2634/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002635 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002636 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2637 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002638 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002639static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002640{
2641 u64 host_tsc, tsc_offset;
2642
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002643 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002644 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002645 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002646}
2647
2648/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002649 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002650 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002651static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002652{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002653 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002654 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002655 * We're here if L1 chose not to trap WRMSR to TSC. According
2656 * to the spec, this should set L1's TSC; The offset that L1
2657 * set for L2 remains unchanged, and still needs to be added
2658 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002659 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002660 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002661 /* recalculate vmcs02.TSC_OFFSET: */
2662 vmcs12 = get_vmcs12(vcpu);
2663 vmcs_write64(TSC_OFFSET, offset +
2664 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2665 vmcs12->tsc_offset : 0));
2666 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002667 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2668 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002669 vmcs_write64(TSC_OFFSET, offset);
2670 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002671}
2672
Nadav Har'El801d3422011-05-25 23:02:23 +03002673static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2674{
2675 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2676 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2677}
2678
2679/*
2680 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2681 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2682 * all guests if the "nested" module option is off, and can also be disabled
2683 * for a single guest by disabling its VMX cpuid bit.
2684 */
2685static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2686{
2687 return nested && guest_cpuid_has_vmx(vcpu);
2688}
2689
Avi Kivity6aa8b732006-12-10 02:21:36 -08002690/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002691 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2692 * returned for the various VMX controls MSRs when nested VMX is enabled.
2693 * The same values should also be used to verify that vmcs12 control fields are
2694 * valid during nested entry from L1 to L2.
2695 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2696 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2697 * bit in the high half is on if the corresponding bit in the control field
2698 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002699 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002700static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002701{
2702 /*
2703 * Note that as a general rule, the high half of the MSRs (bits in
2704 * the control fields which may be 1) should be initialized by the
2705 * intersection of the underlying hardware's MSR (i.e., features which
2706 * can be supported) and the list of features we want to expose -
2707 * because they are known to be properly supported in our code.
2708 * Also, usually, the low half of the MSRs (bits which must be 1) can
2709 * be set to 0, meaning that L1 may turn off any of these bits. The
2710 * reason is that if one of these bits is necessary, it will appear
2711 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2712 * fields of vmcs01 and vmcs02, will turn these bits off - and
Paolo Bonzini7313c692017-07-27 10:31:25 +02002713 * nested_vmx_exit_reflected() will not pass related exits to L1.
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002714 * These rules have exceptions below.
2715 */
2716
2717 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002718 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002719 vmx->nested.nested_vmx_pinbased_ctls_low,
2720 vmx->nested.nested_vmx_pinbased_ctls_high);
2721 vmx->nested.nested_vmx_pinbased_ctls_low |=
2722 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2723 vmx->nested.nested_vmx_pinbased_ctls_high &=
2724 PIN_BASED_EXT_INTR_MASK |
2725 PIN_BASED_NMI_EXITING |
2726 PIN_BASED_VIRTUAL_NMIS;
2727 vmx->nested.nested_vmx_pinbased_ctls_high |=
2728 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002729 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002730 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002731 vmx->nested.nested_vmx_pinbased_ctls_high |=
2732 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002733
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002734 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002735 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002736 vmx->nested.nested_vmx_exit_ctls_low,
2737 vmx->nested.nested_vmx_exit_ctls_high);
2738 vmx->nested.nested_vmx_exit_ctls_low =
2739 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002740
Wincy Vanb9c237b2015-02-03 23:56:30 +08002741 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002742#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002743 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002744#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002745 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002746 vmx->nested.nested_vmx_exit_ctls_high |=
2747 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002748 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002749 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2750
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002751 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002752 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002753
Jan Kiszka2996fca2014-06-16 13:59:43 +02002754 /* We support free control of debug control saving. */
David Matlack0115f9c2016-11-29 18:14:06 -08002755 vmx->nested.nested_vmx_exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002756
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002757 /* entry controls */
2758 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002759 vmx->nested.nested_vmx_entry_ctls_low,
2760 vmx->nested.nested_vmx_entry_ctls_high);
2761 vmx->nested.nested_vmx_entry_ctls_low =
2762 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2763 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002764#ifdef CONFIG_X86_64
2765 VM_ENTRY_IA32E_MODE |
2766#endif
2767 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002768 vmx->nested.nested_vmx_entry_ctls_high |=
2769 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002770 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002771 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002772
Jan Kiszka2996fca2014-06-16 13:59:43 +02002773 /* We support free control of debug control loading. */
David Matlack0115f9c2016-11-29 18:14:06 -08002774 vmx->nested.nested_vmx_entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002775
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002776 /* cpu-based controls */
2777 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002778 vmx->nested.nested_vmx_procbased_ctls_low,
2779 vmx->nested.nested_vmx_procbased_ctls_high);
2780 vmx->nested.nested_vmx_procbased_ctls_low =
2781 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2782 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002783 CPU_BASED_VIRTUAL_INTR_PENDING |
2784 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002785 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2786 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2787 CPU_BASED_CR3_STORE_EXITING |
2788#ifdef CONFIG_X86_64
2789 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2790#endif
2791 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002792 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2793 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2794 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2795 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002796 /*
2797 * We can allow some features even when not supported by the
2798 * hardware. For example, L1 can specify an MSR bitmap - and we
2799 * can use it to avoid exits to L1 - even when L0 runs L2
2800 * without MSR bitmaps.
2801 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002802 vmx->nested.nested_vmx_procbased_ctls_high |=
2803 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002804 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002805
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002806 /* We support free control of CR3 access interception. */
David Matlack0115f9c2016-11-29 18:14:06 -08002807 vmx->nested.nested_vmx_procbased_ctls_low &=
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002808 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2809
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002810 /* secondary cpu-based controls */
2811 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002812 vmx->nested.nested_vmx_secondary_ctls_low,
2813 vmx->nested.nested_vmx_secondary_ctls_high);
2814 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2815 vmx->nested.nested_vmx_secondary_ctls_high &=
Paolo Bonzinia5f46452017-03-30 11:55:32 +02002816 SECONDARY_EXEC_RDRAND | SECONDARY_EXEC_RDSEED |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002817 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002818 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini1b073042016-10-25 16:06:30 +02002819 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08002820 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08002821 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002822 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002823 SECONDARY_EXEC_WBINVD_EXITING |
Dan Williamsdfa169b2016-06-02 11:17:24 -07002824 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002825
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002826 if (enable_ept) {
2827 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002828 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002829 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002830 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002831 VMX_EPTP_WB_BIT | VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002832 if (cpu_has_vmx_ept_execute_only())
2833 vmx->nested.nested_vmx_ept_caps |=
2834 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002835 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002836 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002837 VMX_EPT_EXTENT_CONTEXT_BIT | VMX_EPT_2MB_PAGE_BIT |
2838 VMX_EPT_1GB_PAGE_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002839 if (enable_ept_ad_bits) {
2840 vmx->nested.nested_vmx_secondary_ctls_high |=
2841 SECONDARY_EXEC_ENABLE_PML;
Dan Carpenter7461fbc2017-05-18 10:41:15 +03002842 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_AD_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002843 }
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002844 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002845 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002846
Paolo Bonzinief697a72016-03-18 16:58:38 +01002847 /*
2848 * Old versions of KVM use the single-context version without
2849 * checking for support, so declare that it is supported even
2850 * though it is treated as global context. The alternative is
2851 * not failing the single-context invvpid, and it is worse.
2852 */
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002853 if (enable_vpid) {
2854 vmx->nested.nested_vmx_secondary_ctls_high |=
2855 SECONDARY_EXEC_ENABLE_VPID;
Wanpeng Li089d7b62015-10-13 09:18:37 -07002856 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03002857 VMX_VPID_EXTENT_SUPPORTED_MASK;
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002858 } else
Wanpeng Li089d7b62015-10-13 09:18:37 -07002859 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002860
Radim Krčmář0790ec12015-03-17 14:02:32 +01002861 if (enable_unrestricted_guest)
2862 vmx->nested.nested_vmx_secondary_ctls_high |=
2863 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2864
Jan Kiszkac18911a2013-03-13 16:06:41 +01002865 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002866 rdmsr(MSR_IA32_VMX_MISC,
2867 vmx->nested.nested_vmx_misc_low,
2868 vmx->nested.nested_vmx_misc_high);
2869 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2870 vmx->nested.nested_vmx_misc_low |=
2871 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002872 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002873 vmx->nested.nested_vmx_misc_high = 0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002874
2875 /*
2876 * This MSR reports some information about VMX support. We
2877 * should return information about the VMX we emulate for the
2878 * guest, and the VMCS structure we give it - not about the
2879 * VMX support of the underlying hardware.
2880 */
2881 vmx->nested.nested_vmx_basic =
2882 VMCS12_REVISION |
2883 VMX_BASIC_TRUE_CTLS |
2884 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2885 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2886
2887 if (cpu_has_vmx_basic_inout())
2888 vmx->nested.nested_vmx_basic |= VMX_BASIC_INOUT;
2889
2890 /*
David Matlack8322ebb2016-11-29 18:14:09 -08002891 * These MSRs specify bits which the guest must keep fixed on
David Matlack62cc6b9d2016-11-29 18:14:07 -08002892 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2893 * We picked the standard core2 setting.
2894 */
2895#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2896#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2897 vmx->nested.nested_vmx_cr0_fixed0 = VMXON_CR0_ALWAYSON;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002898 vmx->nested.nested_vmx_cr4_fixed0 = VMXON_CR4_ALWAYSON;
David Matlack8322ebb2016-11-29 18:14:09 -08002899
2900 /* These MSRs specify bits which the guest must keep fixed off. */
2901 rdmsrl(MSR_IA32_VMX_CR0_FIXED1, vmx->nested.nested_vmx_cr0_fixed1);
2902 rdmsrl(MSR_IA32_VMX_CR4_FIXED1, vmx->nested.nested_vmx_cr4_fixed1);
David Matlack62cc6b9d2016-11-29 18:14:07 -08002903
2904 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
2905 vmx->nested.nested_vmx_vmcs_enum = 0x2e;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002906}
2907
David Matlack38991522016-11-29 18:14:08 -08002908/*
2909 * if fixed0[i] == 1: val[i] must be 1
2910 * if fixed1[i] == 0: val[i] must be 0
2911 */
2912static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
2913{
2914 return ((val & fixed1) | fixed0) == val;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002915}
2916
2917static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2918{
David Matlack38991522016-11-29 18:14:08 -08002919 return fixed_bits_valid(control, low, high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002920}
2921
2922static inline u64 vmx_control_msr(u32 low, u32 high)
2923{
2924 return low | ((u64)high << 32);
2925}
2926
David Matlack62cc6b9d2016-11-29 18:14:07 -08002927static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
2928{
2929 superset &= mask;
2930 subset &= mask;
2931
2932 return (superset | subset) == superset;
2933}
2934
2935static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
2936{
2937 const u64 feature_and_reserved =
2938 /* feature (except bit 48; see below) */
2939 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
2940 /* reserved */
2941 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
2942 u64 vmx_basic = vmx->nested.nested_vmx_basic;
2943
2944 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
2945 return -EINVAL;
2946
2947 /*
2948 * KVM does not emulate a version of VMX that constrains physical
2949 * addresses of VMX structures (e.g. VMCS) to 32-bits.
2950 */
2951 if (data & BIT_ULL(48))
2952 return -EINVAL;
2953
2954 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
2955 vmx_basic_vmcs_revision_id(data))
2956 return -EINVAL;
2957
2958 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
2959 return -EINVAL;
2960
2961 vmx->nested.nested_vmx_basic = data;
2962 return 0;
2963}
2964
2965static int
2966vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
2967{
2968 u64 supported;
2969 u32 *lowp, *highp;
2970
2971 switch (msr_index) {
2972 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2973 lowp = &vmx->nested.nested_vmx_pinbased_ctls_low;
2974 highp = &vmx->nested.nested_vmx_pinbased_ctls_high;
2975 break;
2976 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2977 lowp = &vmx->nested.nested_vmx_procbased_ctls_low;
2978 highp = &vmx->nested.nested_vmx_procbased_ctls_high;
2979 break;
2980 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2981 lowp = &vmx->nested.nested_vmx_exit_ctls_low;
2982 highp = &vmx->nested.nested_vmx_exit_ctls_high;
2983 break;
2984 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2985 lowp = &vmx->nested.nested_vmx_entry_ctls_low;
2986 highp = &vmx->nested.nested_vmx_entry_ctls_high;
2987 break;
2988 case MSR_IA32_VMX_PROCBASED_CTLS2:
2989 lowp = &vmx->nested.nested_vmx_secondary_ctls_low;
2990 highp = &vmx->nested.nested_vmx_secondary_ctls_high;
2991 break;
2992 default:
2993 BUG();
2994 }
2995
2996 supported = vmx_control_msr(*lowp, *highp);
2997
2998 /* Check must-be-1 bits are still 1. */
2999 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
3000 return -EINVAL;
3001
3002 /* Check must-be-0 bits are still 0. */
3003 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
3004 return -EINVAL;
3005
3006 *lowp = data;
3007 *highp = data >> 32;
3008 return 0;
3009}
3010
3011static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
3012{
3013 const u64 feature_and_reserved_bits =
3014 /* feature */
3015 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
3016 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
3017 /* reserved */
3018 GENMASK_ULL(13, 9) | BIT_ULL(31);
3019 u64 vmx_misc;
3020
3021 vmx_misc = vmx_control_msr(vmx->nested.nested_vmx_misc_low,
3022 vmx->nested.nested_vmx_misc_high);
3023
3024 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
3025 return -EINVAL;
3026
3027 if ((vmx->nested.nested_vmx_pinbased_ctls_high &
3028 PIN_BASED_VMX_PREEMPTION_TIMER) &&
3029 vmx_misc_preemption_timer_rate(data) !=
3030 vmx_misc_preemption_timer_rate(vmx_misc))
3031 return -EINVAL;
3032
3033 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
3034 return -EINVAL;
3035
3036 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
3037 return -EINVAL;
3038
3039 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
3040 return -EINVAL;
3041
3042 vmx->nested.nested_vmx_misc_low = data;
3043 vmx->nested.nested_vmx_misc_high = data >> 32;
3044 return 0;
3045}
3046
3047static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
3048{
3049 u64 vmx_ept_vpid_cap;
3050
3051 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.nested_vmx_ept_caps,
3052 vmx->nested.nested_vmx_vpid_caps);
3053
3054 /* Every bit is either reserved or a feature bit. */
3055 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
3056 return -EINVAL;
3057
3058 vmx->nested.nested_vmx_ept_caps = data;
3059 vmx->nested.nested_vmx_vpid_caps = data >> 32;
3060 return 0;
3061}
3062
3063static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3064{
3065 u64 *msr;
3066
3067 switch (msr_index) {
3068 case MSR_IA32_VMX_CR0_FIXED0:
3069 msr = &vmx->nested.nested_vmx_cr0_fixed0;
3070 break;
3071 case MSR_IA32_VMX_CR4_FIXED0:
3072 msr = &vmx->nested.nested_vmx_cr4_fixed0;
3073 break;
3074 default:
3075 BUG();
3076 }
3077
3078 /*
3079 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3080 * must be 1 in the restored value.
3081 */
3082 if (!is_bitwise_subset(data, *msr, -1ULL))
3083 return -EINVAL;
3084
3085 *msr = data;
3086 return 0;
3087}
3088
3089/*
3090 * Called when userspace is restoring VMX MSRs.
3091 *
3092 * Returns 0 on success, non-0 otherwise.
3093 */
3094static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3095{
3096 struct vcpu_vmx *vmx = to_vmx(vcpu);
3097
3098 switch (msr_index) {
3099 case MSR_IA32_VMX_BASIC:
3100 return vmx_restore_vmx_basic(vmx, data);
3101 case MSR_IA32_VMX_PINBASED_CTLS:
3102 case MSR_IA32_VMX_PROCBASED_CTLS:
3103 case MSR_IA32_VMX_EXIT_CTLS:
3104 case MSR_IA32_VMX_ENTRY_CTLS:
3105 /*
3106 * The "non-true" VMX capability MSRs are generated from the
3107 * "true" MSRs, so we do not support restoring them directly.
3108 *
3109 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3110 * should restore the "true" MSRs with the must-be-1 bits
3111 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3112 * DEFAULT SETTINGS".
3113 */
3114 return -EINVAL;
3115 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3116 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3117 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3118 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3119 case MSR_IA32_VMX_PROCBASED_CTLS2:
3120 return vmx_restore_control_msr(vmx, msr_index, data);
3121 case MSR_IA32_VMX_MISC:
3122 return vmx_restore_vmx_misc(vmx, data);
3123 case MSR_IA32_VMX_CR0_FIXED0:
3124 case MSR_IA32_VMX_CR4_FIXED0:
3125 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3126 case MSR_IA32_VMX_CR0_FIXED1:
3127 case MSR_IA32_VMX_CR4_FIXED1:
3128 /*
3129 * These MSRs are generated based on the vCPU's CPUID, so we
3130 * do not support restoring them directly.
3131 */
3132 return -EINVAL;
3133 case MSR_IA32_VMX_EPT_VPID_CAP:
3134 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3135 case MSR_IA32_VMX_VMCS_ENUM:
3136 vmx->nested.nested_vmx_vmcs_enum = data;
3137 return 0;
3138 default:
3139 /*
3140 * The rest of the VMX capability MSRs do not support restore.
3141 */
3142 return -EINVAL;
3143 }
3144}
3145
Jan Kiszkacae50132014-01-04 18:47:22 +01003146/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003147static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
3148{
Wincy Vanb9c237b2015-02-03 23:56:30 +08003149 struct vcpu_vmx *vmx = to_vmx(vcpu);
3150
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003151 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003152 case MSR_IA32_VMX_BASIC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003153 *pdata = vmx->nested.nested_vmx_basic;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003154 break;
3155 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3156 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003157 *pdata = vmx_control_msr(
3158 vmx->nested.nested_vmx_pinbased_ctls_low,
3159 vmx->nested.nested_vmx_pinbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003160 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3161 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003162 break;
3163 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3164 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003165 *pdata = vmx_control_msr(
3166 vmx->nested.nested_vmx_procbased_ctls_low,
3167 vmx->nested.nested_vmx_procbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003168 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3169 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003170 break;
3171 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3172 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003173 *pdata = vmx_control_msr(
3174 vmx->nested.nested_vmx_exit_ctls_low,
3175 vmx->nested.nested_vmx_exit_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003176 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3177 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003178 break;
3179 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3180 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003181 *pdata = vmx_control_msr(
3182 vmx->nested.nested_vmx_entry_ctls_low,
3183 vmx->nested.nested_vmx_entry_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003184 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3185 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003186 break;
3187 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003188 *pdata = vmx_control_msr(
3189 vmx->nested.nested_vmx_misc_low,
3190 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003191 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003192 case MSR_IA32_VMX_CR0_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003193 *pdata = vmx->nested.nested_vmx_cr0_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003194 break;
3195 case MSR_IA32_VMX_CR0_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003196 *pdata = vmx->nested.nested_vmx_cr0_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003197 break;
3198 case MSR_IA32_VMX_CR4_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003199 *pdata = vmx->nested.nested_vmx_cr4_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003200 break;
3201 case MSR_IA32_VMX_CR4_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003202 *pdata = vmx->nested.nested_vmx_cr4_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003203 break;
3204 case MSR_IA32_VMX_VMCS_ENUM:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003205 *pdata = vmx->nested.nested_vmx_vmcs_enum;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003206 break;
3207 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003208 *pdata = vmx_control_msr(
3209 vmx->nested.nested_vmx_secondary_ctls_low,
3210 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003211 break;
3212 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07003213 *pdata = vmx->nested.nested_vmx_ept_caps |
3214 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003215 break;
3216 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003217 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08003218 }
3219
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003220 return 0;
3221}
3222
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003223static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
3224 uint64_t val)
3225{
3226 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
3227
3228 return !(val & ~valid_bits);
3229}
3230
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003231/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003232 * Reads an msr value (of 'msr_index') into 'pdata'.
3233 * Returns 0 on success, non-0 otherwise.
3234 * Assumes vcpu_load() was already called.
3235 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003236static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003237{
Avi Kivity26bb0982009-09-07 11:14:12 +03003238 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003239
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003240 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003241#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003242 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003243 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003244 break;
3245 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003246 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003247 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003248 case MSR_KERNEL_GS_BASE:
3249 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003250 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003251 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03003252#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003253 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003254 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303255 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08003256 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003257 break;
3258 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003259 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003260 break;
3261 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003262 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003263 break;
3264 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003265 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003266 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003267 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003268 if (!kvm_mpx_supported() ||
3269 (!msr_info->host_initiated && !guest_cpuid_has_mpx(vcpu)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003270 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003271 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003272 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003273 case MSR_IA32_MCG_EXT_CTL:
3274 if (!msr_info->host_initiated &&
3275 !(to_vmx(vcpu)->msr_ia32_feature_control &
3276 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003277 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003278 msr_info->data = vcpu->arch.mcg_ext_ctl;
3279 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003280 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003281 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003282 break;
3283 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3284 if (!nested_vmx_allowed(vcpu))
3285 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003286 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003287 case MSR_IA32_XSS:
3288 if (!vmx_xsaves_supported())
3289 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003290 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003291 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003292 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003293 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003294 return 1;
3295 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003296 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003297 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003298 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003299 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003300 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003301 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003302 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003303 }
3304
Avi Kivity6aa8b732006-12-10 02:21:36 -08003305 return 0;
3306}
3307
Jan Kiszkacae50132014-01-04 18:47:22 +01003308static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3309
Avi Kivity6aa8b732006-12-10 02:21:36 -08003310/*
3311 * Writes msr value into into the appropriate "register".
3312 * Returns 0 on success, non-0 otherwise.
3313 * Assumes vcpu_load() was already called.
3314 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003315static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003316{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003317 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003318 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003319 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003320 u32 msr_index = msr_info->index;
3321 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003322
Avi Kivity6aa8b732006-12-10 02:21:36 -08003323 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003324 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003325 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003326 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003327#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003328 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003329 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003330 vmcs_writel(GUEST_FS_BASE, data);
3331 break;
3332 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003333 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003334 vmcs_writel(GUEST_GS_BASE, data);
3335 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003336 case MSR_KERNEL_GS_BASE:
3337 vmx_load_host_state(vmx);
3338 vmx->msr_guest_kernel_gs_base = data;
3339 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003340#endif
3341 case MSR_IA32_SYSENTER_CS:
3342 vmcs_write32(GUEST_SYSENTER_CS, data);
3343 break;
3344 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003345 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003346 break;
3347 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003348 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003349 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003350 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003351 if (!kvm_mpx_supported() ||
3352 (!msr_info->host_initiated && !guest_cpuid_has_mpx(vcpu)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003353 return 1;
Jim Mattson45316622017-05-23 11:52:54 -07003354 if (is_noncanonical_address(data & PAGE_MASK) ||
3355 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003356 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003357 vmcs_write64(GUEST_BNDCFGS, data);
3358 break;
3359 case MSR_IA32_TSC:
3360 kvm_write_tsc(vcpu, msr_info);
3361 break;
3362 case MSR_IA32_CR_PAT:
Will Auld8fe8ab42012-11-29 12:42:12 -08003363 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003364 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3365 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003366 vmcs_write64(GUEST_IA32_PAT, data);
3367 vcpu->arch.pat = data;
3368 break;
3369 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003370 ret = kvm_set_msr_common(vcpu, msr_info);
3371 break;
Will Auldba904632012-11-29 12:42:50 -08003372 case MSR_IA32_TSC_ADJUST:
3373 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003374 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003375 case MSR_IA32_MCG_EXT_CTL:
3376 if ((!msr_info->host_initiated &&
3377 !(to_vmx(vcpu)->msr_ia32_feature_control &
3378 FEATURE_CONTROL_LMCE)) ||
3379 (data & ~MCG_EXT_CTL_LMCE_EN))
3380 return 1;
3381 vcpu->arch.mcg_ext_ctl = data;
3382 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003383 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003384 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003385 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003386 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3387 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003388 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003389 if (msr_info->host_initiated && data == 0)
3390 vmx_leave_nested(vcpu);
3391 break;
3392 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003393 if (!msr_info->host_initiated)
3394 return 1; /* they are read-only */
3395 if (!nested_vmx_allowed(vcpu))
3396 return 1;
3397 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08003398 case MSR_IA32_XSS:
3399 if (!vmx_xsaves_supported())
3400 return 1;
3401 /*
3402 * The only supported bit as of Skylake is bit 8, but
3403 * it is not supported on KVM.
3404 */
3405 if (data != 0)
3406 return 1;
3407 vcpu->arch.ia32_xss = data;
3408 if (vcpu->arch.ia32_xss != host_xss)
3409 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3410 vcpu->arch.ia32_xss, host_xss);
3411 else
3412 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3413 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003414 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003415 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003416 return 1;
3417 /* Check reserved bit, higher 32 bits should be zero */
3418 if ((data >> 32) != 0)
3419 return 1;
3420 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003421 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003422 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003423 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003424 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003425 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003426 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3427 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003428 ret = kvm_set_shared_msr(msr->index, msr->data,
3429 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003430 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003431 if (ret)
3432 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003433 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003434 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003435 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003436 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003437 }
3438
Eddie Dong2cc51562007-05-21 07:28:09 +03003439 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003440}
3441
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003442static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003443{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003444 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3445 switch (reg) {
3446 case VCPU_REGS_RSP:
3447 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3448 break;
3449 case VCPU_REGS_RIP:
3450 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3451 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003452 case VCPU_EXREG_PDPTR:
3453 if (enable_ept)
3454 ept_save_pdptrs(vcpu);
3455 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003456 default:
3457 break;
3458 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003459}
3460
Avi Kivity6aa8b732006-12-10 02:21:36 -08003461static __init int cpu_has_kvm_support(void)
3462{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003463 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003464}
3465
3466static __init int vmx_disabled_by_bios(void)
3467{
3468 u64 msr;
3469
3470 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003471 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003472 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003473 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3474 && tboot_enabled())
3475 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003476 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003477 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003478 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003479 && !tboot_enabled()) {
3480 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003481 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003482 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003483 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003484 /* launched w/o TXT and VMX disabled */
3485 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3486 && !tboot_enabled())
3487 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003488 }
3489
3490 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003491}
3492
Dongxiao Xu7725b892010-05-11 18:29:38 +08003493static void kvm_cpu_vmxon(u64 addr)
3494{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003495 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003496 intel_pt_handle_vmx(1);
3497
Dongxiao Xu7725b892010-05-11 18:29:38 +08003498 asm volatile (ASM_VMX_VMXON_RAX
3499 : : "a"(&addr), "m"(addr)
3500 : "memory", "cc");
3501}
3502
Radim Krčmář13a34e02014-08-28 15:13:03 +02003503static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003504{
3505 int cpu = raw_smp_processor_id();
3506 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003507 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003508
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003509 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003510 return -EBUSY;
3511
Nadav Har'Eld462b812011-05-24 15:26:10 +03003512 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003513 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3514 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003515
3516 /*
3517 * Now we can enable the vmclear operation in kdump
3518 * since the loaded_vmcss_on_cpu list on this cpu
3519 * has been initialized.
3520 *
3521 * Though the cpu is not in VMX operation now, there
3522 * is no problem to enable the vmclear operation
3523 * for the loaded_vmcss_on_cpu list is empty!
3524 */
3525 crash_enable_local_vmclear(cpu);
3526
Avi Kivity6aa8b732006-12-10 02:21:36 -08003527 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003528
3529 test_bits = FEATURE_CONTROL_LOCKED;
3530 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3531 if (tboot_enabled())
3532 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3533
3534 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003535 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003536 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3537 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003538 kvm_cpu_vmxon(phys_addr);
3539 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02003540
3541 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003542}
3543
Nadav Har'Eld462b812011-05-24 15:26:10 +03003544static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003545{
3546 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003547 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003548
Nadav Har'Eld462b812011-05-24 15:26:10 +03003549 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3550 loaded_vmcss_on_cpu_link)
3551 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003552}
3553
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003554
3555/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3556 * tricks.
3557 */
3558static void kvm_cpu_vmxoff(void)
3559{
3560 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003561
3562 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003563 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003564}
3565
Radim Krčmář13a34e02014-08-28 15:13:03 +02003566static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003567{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003568 vmclear_local_loaded_vmcss();
3569 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003570}
3571
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003572static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003573 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003574{
3575 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003576 u32 ctl = ctl_min | ctl_opt;
3577
3578 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3579
3580 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3581 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3582
3583 /* Ensure minimum (required) set of control bits are supported. */
3584 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003585 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003586
3587 *result = ctl;
3588 return 0;
3589}
3590
Avi Kivity110312c2010-12-21 12:54:20 +02003591static __init bool allow_1_setting(u32 msr, u32 ctl)
3592{
3593 u32 vmx_msr_low, vmx_msr_high;
3594
3595 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3596 return vmx_msr_high & ctl;
3597}
3598
Yang, Sheng002c7f72007-07-31 14:23:01 +03003599static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003600{
3601 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003602 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003603 u32 _pin_based_exec_control = 0;
3604 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003605 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003606 u32 _vmexit_control = 0;
3607 u32 _vmentry_control = 0;
3608
Raghavendra K T10166742012-02-07 23:19:20 +05303609 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003610#ifdef CONFIG_X86_64
3611 CPU_BASED_CR8_LOAD_EXITING |
3612 CPU_BASED_CR8_STORE_EXITING |
3613#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003614 CPU_BASED_CR3_LOAD_EXITING |
3615 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003616 CPU_BASED_USE_IO_BITMAPS |
3617 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003618 CPU_BASED_USE_TSC_OFFSETING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003619 CPU_BASED_INVLPG_EXITING |
3620 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003621
Michael S. Tsirkin668fffa32017-04-21 12:27:17 +02003622 if (!kvm_mwait_in_guest())
3623 min |= CPU_BASED_MWAIT_EXITING |
3624 CPU_BASED_MONITOR_EXITING;
3625
Sheng Yangf78e0e22007-10-29 09:40:42 +08003626 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003627 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003628 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003629 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3630 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003631 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003632#ifdef CONFIG_X86_64
3633 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3634 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3635 ~CPU_BASED_CR8_STORE_EXITING;
3636#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003637 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003638 min2 = 0;
3639 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003640 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003641 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003642 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003643 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003644 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003645 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003646 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003647 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003648 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003649 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003650 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003651 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003652 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003653 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003654 if (adjust_vmx_controls(min2, opt2,
3655 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003656 &_cpu_based_2nd_exec_control) < 0)
3657 return -EIO;
3658 }
3659#ifndef CONFIG_X86_64
3660 if (!(_cpu_based_2nd_exec_control &
3661 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3662 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3663#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003664
3665 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3666 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003667 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003668 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3669 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003670
Sheng Yangd56f5462008-04-25 10:13:16 +08003671 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003672 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3673 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003674 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3675 CPU_BASED_CR3_STORE_EXITING |
3676 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003677 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3678 vmx_capability.ept, vmx_capability.vpid);
3679 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003680
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003681 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003682#ifdef CONFIG_X86_64
3683 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3684#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003685 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003686 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003687 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3688 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003689 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003690
Paolo Bonzini2c828782017-03-27 14:37:28 +02003691 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
3692 PIN_BASED_VIRTUAL_NMIS;
3693 opt = PIN_BASED_POSTED_INTR | PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003694 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3695 &_pin_based_exec_control) < 0)
3696 return -EIO;
3697
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003698 if (cpu_has_broken_vmx_preemption_timer())
3699 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003700 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003701 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003702 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3703
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003704 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003705 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003706 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3707 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003708 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003709
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003710 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003711
3712 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3713 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003714 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003715
3716#ifdef CONFIG_X86_64
3717 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3718 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003719 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003720#endif
3721
3722 /* Require Write-Back (WB) memory type for VMCS accesses. */
3723 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003724 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003725
Yang, Sheng002c7f72007-07-31 14:23:01 +03003726 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02003727 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03003728 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003729 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003730
Yang, Sheng002c7f72007-07-31 14:23:01 +03003731 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3732 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003733 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003734 vmcs_conf->vmexit_ctrl = _vmexit_control;
3735 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003736
Avi Kivity110312c2010-12-21 12:54:20 +02003737 cpu_has_load_ia32_efer =
3738 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3739 VM_ENTRY_LOAD_IA32_EFER)
3740 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3741 VM_EXIT_LOAD_IA32_EFER);
3742
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003743 cpu_has_load_perf_global_ctrl =
3744 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3745 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3746 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3747 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3748
3749 /*
3750 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003751 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003752 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3753 *
3754 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3755 *
3756 * AAK155 (model 26)
3757 * AAP115 (model 30)
3758 * AAT100 (model 37)
3759 * BC86,AAY89,BD102 (model 44)
3760 * BA97 (model 46)
3761 *
3762 */
3763 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3764 switch (boot_cpu_data.x86_model) {
3765 case 26:
3766 case 30:
3767 case 37:
3768 case 44:
3769 case 46:
3770 cpu_has_load_perf_global_ctrl = false;
3771 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3772 "does not work properly. Using workaround\n");
3773 break;
3774 default:
3775 break;
3776 }
3777 }
3778
Borislav Petkov782511b2016-04-04 22:25:03 +02003779 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003780 rdmsrl(MSR_IA32_XSS, host_xss);
3781
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003782 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003783}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003784
3785static struct vmcs *alloc_vmcs_cpu(int cpu)
3786{
3787 int node = cpu_to_node(cpu);
3788 struct page *pages;
3789 struct vmcs *vmcs;
3790
Vlastimil Babka96db8002015-09-08 15:03:50 -07003791 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003792 if (!pages)
3793 return NULL;
3794 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003795 memset(vmcs, 0, vmcs_config.size);
3796 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003797 return vmcs;
3798}
3799
3800static struct vmcs *alloc_vmcs(void)
3801{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003802 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003803}
3804
3805static void free_vmcs(struct vmcs *vmcs)
3806{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003807 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003808}
3809
Nadav Har'Eld462b812011-05-24 15:26:10 +03003810/*
3811 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3812 */
3813static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3814{
3815 if (!loaded_vmcs->vmcs)
3816 return;
3817 loaded_vmcs_clear(loaded_vmcs);
3818 free_vmcs(loaded_vmcs->vmcs);
3819 loaded_vmcs->vmcs = NULL;
Jim Mattson355f4fb2016-10-28 08:29:39 -07003820 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03003821}
3822
Sam Ravnborg39959582007-06-01 00:47:13 -07003823static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003824{
3825 int cpu;
3826
Zachary Amsden3230bb42009-09-29 11:38:37 -10003827 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003828 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003829 per_cpu(vmxarea, cpu) = NULL;
3830 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003831}
3832
Jim Mattson85fd5142017-07-07 12:51:41 -07003833enum vmcs_field_type {
3834 VMCS_FIELD_TYPE_U16 = 0,
3835 VMCS_FIELD_TYPE_U64 = 1,
3836 VMCS_FIELD_TYPE_U32 = 2,
3837 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
3838};
3839
3840static inline int vmcs_field_type(unsigned long field)
3841{
3842 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
3843 return VMCS_FIELD_TYPE_U32;
3844 return (field >> 13) & 0x3 ;
3845}
3846
3847static inline int vmcs_field_readonly(unsigned long field)
3848{
3849 return (((field >> 10) & 0x3) == 1);
3850}
3851
Bandan Dasfe2b2012014-04-21 15:20:14 -04003852static void init_vmcs_shadow_fields(void)
3853{
3854 int i, j;
3855
3856 /* No checks for read only fields yet */
3857
3858 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3859 switch (shadow_read_write_fields[i]) {
3860 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003861 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003862 continue;
3863 break;
3864 default:
3865 break;
3866 }
3867
3868 if (j < i)
3869 shadow_read_write_fields[j] =
3870 shadow_read_write_fields[i];
3871 j++;
3872 }
3873 max_shadow_read_write_fields = j;
3874
3875 /* shadowed fields guest access without vmexit */
3876 for (i = 0; i < max_shadow_read_write_fields; i++) {
Jim Mattson85fd5142017-07-07 12:51:41 -07003877 unsigned long field = shadow_read_write_fields[i];
3878
3879 clear_bit(field, vmx_vmwrite_bitmap);
3880 clear_bit(field, vmx_vmread_bitmap);
3881 if (vmcs_field_type(field) == VMCS_FIELD_TYPE_U64) {
3882 clear_bit(field + 1, vmx_vmwrite_bitmap);
3883 clear_bit(field + 1, vmx_vmread_bitmap);
3884 }
Bandan Dasfe2b2012014-04-21 15:20:14 -04003885 }
Jim Mattson85fd5142017-07-07 12:51:41 -07003886 for (i = 0; i < max_shadow_read_only_fields; i++) {
3887 unsigned long field = shadow_read_only_fields[i];
3888
3889 clear_bit(field, vmx_vmread_bitmap);
3890 if (vmcs_field_type(field) == VMCS_FIELD_TYPE_U64)
3891 clear_bit(field + 1, vmx_vmread_bitmap);
3892 }
Bandan Dasfe2b2012014-04-21 15:20:14 -04003893}
3894
Avi Kivity6aa8b732006-12-10 02:21:36 -08003895static __init int alloc_kvm_area(void)
3896{
3897 int cpu;
3898
Zachary Amsden3230bb42009-09-29 11:38:37 -10003899 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003900 struct vmcs *vmcs;
3901
3902 vmcs = alloc_vmcs_cpu(cpu);
3903 if (!vmcs) {
3904 free_kvm_area();
3905 return -ENOMEM;
3906 }
3907
3908 per_cpu(vmxarea, cpu) = vmcs;
3909 }
3910 return 0;
3911}
3912
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003913static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003914 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003915{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003916 if (!emulate_invalid_guest_state) {
3917 /*
3918 * CS and SS RPL should be equal during guest entry according
3919 * to VMX spec, but in reality it is not always so. Since vcpu
3920 * is in the middle of the transition from real mode to
3921 * protected mode it is safe to assume that RPL 0 is a good
3922 * default value.
3923 */
3924 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003925 save->selector &= ~SEGMENT_RPL_MASK;
3926 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003927 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003928 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003929 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003930}
3931
3932static void enter_pmode(struct kvm_vcpu *vcpu)
3933{
3934 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003935 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003936
Gleb Natapovd99e4152012-12-20 16:57:45 +02003937 /*
3938 * Update real mode segment cache. It may be not up-to-date if sement
3939 * register was written while vcpu was in a guest mode.
3940 */
3941 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3942 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3943 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3944 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3945 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3946 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3947
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003948 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003949
Avi Kivity2fb92db2011-04-27 19:42:18 +03003950 vmx_segment_cache_clear(vmx);
3951
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003952 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003953
3954 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003955 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3956 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003957 vmcs_writel(GUEST_RFLAGS, flags);
3958
Rusty Russell66aee912007-07-17 23:34:16 +10003959 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3960 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003961
3962 update_exception_bitmap(vcpu);
3963
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003964 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3965 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3966 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3967 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3968 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3969 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003970}
3971
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003972static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003973{
Mathias Krause772e0312012-08-30 01:30:19 +02003974 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003975 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003976
Gleb Natapovd99e4152012-12-20 16:57:45 +02003977 var.dpl = 0x3;
3978 if (seg == VCPU_SREG_CS)
3979 var.type = 0x3;
3980
3981 if (!emulate_invalid_guest_state) {
3982 var.selector = var.base >> 4;
3983 var.base = var.base & 0xffff0;
3984 var.limit = 0xffff;
3985 var.g = 0;
3986 var.db = 0;
3987 var.present = 1;
3988 var.s = 1;
3989 var.l = 0;
3990 var.unusable = 0;
3991 var.type = 0x3;
3992 var.avl = 0;
3993 if (save->base & 0xf)
3994 printk_once(KERN_WARNING "kvm: segment base is not "
3995 "paragraph aligned when entering "
3996 "protected mode (seg=%d)", seg);
3997 }
3998
3999 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05004000 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004001 vmcs_write32(sf->limit, var.limit);
4002 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004003}
4004
4005static void enter_rmode(struct kvm_vcpu *vcpu)
4006{
4007 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004008 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004009
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004010 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
4011 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
4012 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
4013 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
4014 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004015 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
4016 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004017
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004018 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004019
Gleb Natapov776e58e2011-03-13 12:34:27 +02004020 /*
4021 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004022 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02004023 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004024 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02004025 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
4026 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02004027
Avi Kivity2fb92db2011-04-27 19:42:18 +03004028 vmx_segment_cache_clear(vmx);
4029
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004030 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004031 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004032 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4033
4034 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03004035 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004036
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004037 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004038
4039 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10004040 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004041 update_exception_bitmap(vcpu);
4042
Gleb Natapovd99e4152012-12-20 16:57:45 +02004043 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
4044 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
4045 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
4046 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
4047 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
4048 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004049
Eddie Dong8668a3c2007-10-10 14:26:45 +08004050 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004051}
4052
Amit Shah401d10d2009-02-20 22:53:37 +05304053static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
4054{
4055 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03004056 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
4057
4058 if (!msr)
4059 return;
Amit Shah401d10d2009-02-20 22:53:37 +05304060
Avi Kivity44ea2b12009-09-06 15:55:37 +03004061 /*
4062 * Force kernel_gs_base reloading before EFER changes, as control
4063 * of this msr depends on is_long_mode().
4064 */
4065 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02004066 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05304067 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004068 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304069 msr->data = efer;
4070 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004071 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304072
4073 msr->data = efer & ~EFER_LME;
4074 }
4075 setup_msrs(vmx);
4076}
4077
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004078#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004079
4080static void enter_lmode(struct kvm_vcpu *vcpu)
4081{
4082 u32 guest_tr_ar;
4083
Avi Kivity2fb92db2011-04-27 19:42:18 +03004084 vmx_segment_cache_clear(to_vmx(vcpu));
4085
Avi Kivity6aa8b732006-12-10 02:21:36 -08004086 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004087 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02004088 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
4089 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004090 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004091 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
4092 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004093 }
Avi Kivityda38f432010-07-06 11:30:49 +03004094 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004095}
4096
4097static void exit_lmode(struct kvm_vcpu *vcpu)
4098{
Gleb Natapov2961e8762013-11-25 15:37:13 +02004099 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03004100 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004101}
4102
4103#endif
4104
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004105static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004106{
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004107 if (enable_ept) {
4108 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
4109 return;
Peter Feiner995f00a2017-06-30 17:26:32 -07004110 ept_sync_context(construct_eptp(vcpu, vcpu->arch.mmu.root_hpa));
Jim Mattsonf0b98c02017-03-15 07:56:11 -07004111 } else {
4112 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004113 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08004114}
4115
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004116static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
4117{
4118 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
4119}
4120
Jim Mattsonfb6c8192017-03-16 13:53:59 -07004121static void vmx_flush_tlb_ept_only(struct kvm_vcpu *vcpu)
4122{
4123 if (enable_ept)
4124 vmx_flush_tlb(vcpu);
4125}
4126
Avi Kivitye8467fd2009-12-29 18:43:06 +02004127static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
4128{
4129 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
4130
4131 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
4132 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
4133}
4134
Avi Kivityaff48ba2010-12-05 18:56:11 +02004135static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
4136{
4137 if (enable_ept && is_paging(vcpu))
4138 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
4139 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
4140}
4141
Anthony Liguori25c4c272007-04-27 09:29:21 +03004142static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08004143{
Avi Kivityfc78f512009-12-07 12:16:48 +02004144 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
4145
4146 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
4147 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08004148}
4149
Sheng Yang14394422008-04-28 12:24:45 +08004150static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
4151{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004152 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4153
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004154 if (!test_bit(VCPU_EXREG_PDPTR,
4155 (unsigned long *)&vcpu->arch.regs_dirty))
4156 return;
4157
Sheng Yang14394422008-04-28 12:24:45 +08004158 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004159 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
4160 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
4161 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
4162 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08004163 }
4164}
4165
Avi Kivity8f5d5492009-05-31 18:41:29 +03004166static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
4167{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004168 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4169
Avi Kivity8f5d5492009-05-31 18:41:29 +03004170 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004171 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
4172 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
4173 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
4174 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004175 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004176
4177 __set_bit(VCPU_EXREG_PDPTR,
4178 (unsigned long *)&vcpu->arch.regs_avail);
4179 __set_bit(VCPU_EXREG_PDPTR,
4180 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004181}
4182
David Matlack38991522016-11-29 18:14:08 -08004183static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4184{
4185 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4186 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4187 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4188
4189 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
4190 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4191 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4192 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
4193
4194 return fixed_bits_valid(val, fixed0, fixed1);
4195}
4196
4197static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4198{
4199 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4200 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4201
4202 return fixed_bits_valid(val, fixed0, fixed1);
4203}
4204
4205static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
4206{
4207 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed0;
4208 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed1;
4209
4210 return fixed_bits_valid(val, fixed0, fixed1);
4211}
4212
4213/* No difference in the restrictions on guest and host CR4 in VMX operation. */
4214#define nested_guest_cr4_valid nested_cr4_valid
4215#define nested_host_cr4_valid nested_cr4_valid
4216
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004217static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08004218
4219static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
4220 unsigned long cr0,
4221 struct kvm_vcpu *vcpu)
4222{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03004223 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
4224 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004225 if (!(cr0 & X86_CR0_PG)) {
4226 /* From paging/starting to nonpaging */
4227 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004228 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08004229 (CPU_BASED_CR3_LOAD_EXITING |
4230 CPU_BASED_CR3_STORE_EXITING));
4231 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004232 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004233 } else if (!is_paging(vcpu)) {
4234 /* From nonpaging to paging */
4235 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004236 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08004237 ~(CPU_BASED_CR3_LOAD_EXITING |
4238 CPU_BASED_CR3_STORE_EXITING));
4239 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004240 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004241 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08004242
4243 if (!(cr0 & X86_CR0_WP))
4244 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08004245}
4246
Avi Kivity6aa8b732006-12-10 02:21:36 -08004247static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
4248{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004249 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004250 unsigned long hw_cr0;
4251
Gleb Natapov50378782013-02-04 16:00:28 +02004252 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004253 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02004254 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02004255 else {
Gleb Natapov50378782013-02-04 16:00:28 +02004256 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004257
Gleb Natapov218e7632013-01-21 15:36:45 +02004258 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
4259 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004260
Gleb Natapov218e7632013-01-21 15:36:45 +02004261 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
4262 enter_rmode(vcpu);
4263 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004264
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004265#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02004266 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10004267 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004268 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10004269 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004270 exit_lmode(vcpu);
4271 }
4272#endif
4273
Avi Kivity089d0342009-03-23 18:26:32 +02004274 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08004275 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
4276
Avi Kivity6aa8b732006-12-10 02:21:36 -08004277 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08004278 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004279 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02004280
4281 /* depends on vcpu->arch.cr0 to be set to a new value */
4282 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004283}
4284
Peter Feiner995f00a2017-06-30 17:26:32 -07004285static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08004286{
4287 u64 eptp;
4288
4289 /* TODO write the value reading from MSR */
4290 eptp = VMX_EPT_DEFAULT_MT |
4291 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Peter Feiner995f00a2017-06-30 17:26:32 -07004292 if (enable_ept_ad_bits &&
4293 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
Xudong Haob38f9932012-05-28 19:33:36 +08004294 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08004295 eptp |= (root_hpa & PAGE_MASK);
4296
4297 return eptp;
4298}
4299
Avi Kivity6aa8b732006-12-10 02:21:36 -08004300static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
4301{
Sheng Yang14394422008-04-28 12:24:45 +08004302 unsigned long guest_cr3;
4303 u64 eptp;
4304
4305 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02004306 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07004307 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08004308 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02004309 if (is_paging(vcpu) || is_guest_mode(vcpu))
4310 guest_cr3 = kvm_read_cr3(vcpu);
4311 else
4312 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02004313 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004314 }
4315
Sheng Yang2384d2b2008-01-17 15:14:33 +08004316 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004317 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004318}
4319
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004320static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004321{
Ben Serebrin085e68e2015-04-16 11:58:05 -07004322 /*
4323 * Pass through host's Machine Check Enable value to hw_cr4, which
4324 * is in force while we are in guest mode. Do not let guests control
4325 * this bit, even if host CR4.MCE == 0.
4326 */
4327 unsigned long hw_cr4 =
4328 (cr4_read_shadow() & X86_CR4_MCE) |
4329 (cr4 & ~X86_CR4_MCE) |
4330 (to_vmx(vcpu)->rmode.vm86_active ?
4331 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08004332
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004333 if (cr4 & X86_CR4_VMXE) {
4334 /*
4335 * To use VMXON (and later other VMX instructions), a guest
4336 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4337 * So basically the check on whether to allow nested VMX
4338 * is here.
4339 */
4340 if (!nested_vmx_allowed(vcpu))
4341 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004342 }
David Matlack38991522016-11-29 18:14:08 -08004343
4344 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004345 return 1;
4346
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004347 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004348 if (enable_ept) {
4349 if (!is_paging(vcpu)) {
4350 hw_cr4 &= ~X86_CR4_PAE;
4351 hw_cr4 |= X86_CR4_PSE;
4352 } else if (!(cr4 & X86_CR4_PAE)) {
4353 hw_cr4 &= ~X86_CR4_PAE;
4354 }
4355 }
Sheng Yang14394422008-04-28 12:24:45 +08004356
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004357 if (!enable_unrestricted_guest && !is_paging(vcpu))
4358 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004359 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4360 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4361 * to be manually disabled when guest switches to non-paging
4362 * mode.
4363 *
4364 * If !enable_unrestricted_guest, the CPU is always running
4365 * with CR0.PG=1 and CR4 needs to be modified.
4366 * If enable_unrestricted_guest, the CPU automatically
4367 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004368 */
Huaitong Handdba2622016-03-22 16:51:15 +08004369 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004370
Sheng Yang14394422008-04-28 12:24:45 +08004371 vmcs_writel(CR4_READ_SHADOW, cr4);
4372 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004373 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004374}
4375
Avi Kivity6aa8b732006-12-10 02:21:36 -08004376static void vmx_get_segment(struct kvm_vcpu *vcpu,
4377 struct kvm_segment *var, int seg)
4378{
Avi Kivitya9179492011-01-03 14:28:52 +02004379 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004380 u32 ar;
4381
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004382 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004383 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004384 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004385 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004386 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004387 var->base = vmx_read_guest_seg_base(vmx, seg);
4388 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4389 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004390 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004391 var->base = vmx_read_guest_seg_base(vmx, seg);
4392 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4393 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4394 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004395 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004396 var->type = ar & 15;
4397 var->s = (ar >> 4) & 1;
4398 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004399 /*
4400 * Some userspaces do not preserve unusable property. Since usable
4401 * segment has to be present according to VMX spec we can use present
4402 * property to amend userspace bug by making unusable segment always
4403 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4404 * segment as unusable.
4405 */
4406 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004407 var->avl = (ar >> 12) & 1;
4408 var->l = (ar >> 13) & 1;
4409 var->db = (ar >> 14) & 1;
4410 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004411}
4412
Avi Kivitya9179492011-01-03 14:28:52 +02004413static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4414{
Avi Kivitya9179492011-01-03 14:28:52 +02004415 struct kvm_segment s;
4416
4417 if (to_vmx(vcpu)->rmode.vm86_active) {
4418 vmx_get_segment(vcpu, &s, seg);
4419 return s.base;
4420 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004421 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004422}
4423
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004424static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004425{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004426 struct vcpu_vmx *vmx = to_vmx(vcpu);
4427
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004428 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004429 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004430 else {
4431 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004432 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004433 }
Avi Kivity69c73022011-03-07 15:26:44 +02004434}
4435
Avi Kivity653e3102007-05-07 10:55:37 +03004436static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004437{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004438 u32 ar;
4439
Avi Kivityf0495f92012-06-07 17:06:10 +03004440 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004441 ar = 1 << 16;
4442 else {
4443 ar = var->type & 15;
4444 ar |= (var->s & 1) << 4;
4445 ar |= (var->dpl & 3) << 5;
4446 ar |= (var->present & 1) << 7;
4447 ar |= (var->avl & 1) << 12;
4448 ar |= (var->l & 1) << 13;
4449 ar |= (var->db & 1) << 14;
4450 ar |= (var->g & 1) << 15;
4451 }
Avi Kivity653e3102007-05-07 10:55:37 +03004452
4453 return ar;
4454}
4455
4456static void vmx_set_segment(struct kvm_vcpu *vcpu,
4457 struct kvm_segment *var, int seg)
4458{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004459 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004460 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004461
Avi Kivity2fb92db2011-04-27 19:42:18 +03004462 vmx_segment_cache_clear(vmx);
4463
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004464 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4465 vmx->rmode.segs[seg] = *var;
4466 if (seg == VCPU_SREG_TR)
4467 vmcs_write16(sf->selector, var->selector);
4468 else if (var->s)
4469 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004470 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004471 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004472
Avi Kivity653e3102007-05-07 10:55:37 +03004473 vmcs_writel(sf->base, var->base);
4474 vmcs_write32(sf->limit, var->limit);
4475 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004476
4477 /*
4478 * Fix the "Accessed" bit in AR field of segment registers for older
4479 * qemu binaries.
4480 * IA32 arch specifies that at the time of processor reset the
4481 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004482 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004483 * state vmexit when "unrestricted guest" mode is turned on.
4484 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4485 * tree. Newer qemu binaries with that qemu fix would not need this
4486 * kvm hack.
4487 */
4488 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004489 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004490
Gleb Natapovf924d662012-12-12 19:10:55 +02004491 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004492
4493out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004494 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004495}
4496
Avi Kivity6aa8b732006-12-10 02:21:36 -08004497static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4498{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004499 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004500
4501 *db = (ar >> 14) & 1;
4502 *l = (ar >> 13) & 1;
4503}
4504
Gleb Natapov89a27f42010-02-16 10:51:48 +02004505static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004506{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004507 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4508 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004509}
4510
Gleb Natapov89a27f42010-02-16 10:51:48 +02004511static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004512{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004513 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4514 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004515}
4516
Gleb Natapov89a27f42010-02-16 10:51:48 +02004517static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004518{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004519 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4520 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004521}
4522
Gleb Natapov89a27f42010-02-16 10:51:48 +02004523static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004524{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004525 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4526 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004527}
4528
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004529static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4530{
4531 struct kvm_segment var;
4532 u32 ar;
4533
4534 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004535 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004536 if (seg == VCPU_SREG_CS)
4537 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004538 ar = vmx_segment_access_rights(&var);
4539
4540 if (var.base != (var.selector << 4))
4541 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004542 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004543 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004544 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004545 return false;
4546
4547 return true;
4548}
4549
4550static bool code_segment_valid(struct kvm_vcpu *vcpu)
4551{
4552 struct kvm_segment cs;
4553 unsigned int cs_rpl;
4554
4555 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004556 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004557
Avi Kivity1872a3f2009-01-04 23:26:52 +02004558 if (cs.unusable)
4559 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004560 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004561 return false;
4562 if (!cs.s)
4563 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004564 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004565 if (cs.dpl > cs_rpl)
4566 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004567 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004568 if (cs.dpl != cs_rpl)
4569 return false;
4570 }
4571 if (!cs.present)
4572 return false;
4573
4574 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4575 return true;
4576}
4577
4578static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4579{
4580 struct kvm_segment ss;
4581 unsigned int ss_rpl;
4582
4583 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004584 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004585
Avi Kivity1872a3f2009-01-04 23:26:52 +02004586 if (ss.unusable)
4587 return true;
4588 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004589 return false;
4590 if (!ss.s)
4591 return false;
4592 if (ss.dpl != ss_rpl) /* DPL != RPL */
4593 return false;
4594 if (!ss.present)
4595 return false;
4596
4597 return true;
4598}
4599
4600static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4601{
4602 struct kvm_segment var;
4603 unsigned int rpl;
4604
4605 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004606 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004607
Avi Kivity1872a3f2009-01-04 23:26:52 +02004608 if (var.unusable)
4609 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004610 if (!var.s)
4611 return false;
4612 if (!var.present)
4613 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004614 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004615 if (var.dpl < rpl) /* DPL < RPL */
4616 return false;
4617 }
4618
4619 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4620 * rights flags
4621 */
4622 return true;
4623}
4624
4625static bool tr_valid(struct kvm_vcpu *vcpu)
4626{
4627 struct kvm_segment tr;
4628
4629 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4630
Avi Kivity1872a3f2009-01-04 23:26:52 +02004631 if (tr.unusable)
4632 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004633 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004634 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004635 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004636 return false;
4637 if (!tr.present)
4638 return false;
4639
4640 return true;
4641}
4642
4643static bool ldtr_valid(struct kvm_vcpu *vcpu)
4644{
4645 struct kvm_segment ldtr;
4646
4647 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4648
Avi Kivity1872a3f2009-01-04 23:26:52 +02004649 if (ldtr.unusable)
4650 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004651 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004652 return false;
4653 if (ldtr.type != 2)
4654 return false;
4655 if (!ldtr.present)
4656 return false;
4657
4658 return true;
4659}
4660
4661static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4662{
4663 struct kvm_segment cs, ss;
4664
4665 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4666 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4667
Nadav Amitb32a9912015-03-29 16:33:04 +03004668 return ((cs.selector & SEGMENT_RPL_MASK) ==
4669 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004670}
4671
4672/*
4673 * Check if guest state is valid. Returns true if valid, false if
4674 * not.
4675 * We assume that registers are always usable
4676 */
4677static bool guest_state_valid(struct kvm_vcpu *vcpu)
4678{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004679 if (enable_unrestricted_guest)
4680 return true;
4681
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004682 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004683 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004684 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4685 return false;
4686 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4687 return false;
4688 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4689 return false;
4690 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4691 return false;
4692 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4693 return false;
4694 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4695 return false;
4696 } else {
4697 /* protected mode guest state checks */
4698 if (!cs_ss_rpl_check(vcpu))
4699 return false;
4700 if (!code_segment_valid(vcpu))
4701 return false;
4702 if (!stack_segment_valid(vcpu))
4703 return false;
4704 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4705 return false;
4706 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4707 return false;
4708 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4709 return false;
4710 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4711 return false;
4712 if (!tr_valid(vcpu))
4713 return false;
4714 if (!ldtr_valid(vcpu))
4715 return false;
4716 }
4717 /* TODO:
4718 * - Add checks on RIP
4719 * - Add checks on RFLAGS
4720 */
4721
4722 return true;
4723}
4724
Jim Mattson5fa99cb2017-07-06 16:33:07 -07004725static bool page_address_valid(struct kvm_vcpu *vcpu, gpa_t gpa)
4726{
4727 return PAGE_ALIGNED(gpa) && !(gpa >> cpuid_maxphyaddr(vcpu));
4728}
4729
Mike Dayd77c26f2007-10-08 09:02:08 -04004730static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004731{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004732 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004733 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004734 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004735
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004736 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004737 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004738 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4739 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004740 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004741 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004742 r = kvm_write_guest_page(kvm, fn++, &data,
4743 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004744 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004745 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004746 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4747 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004748 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004749 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4750 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004751 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004752 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004753 r = kvm_write_guest_page(kvm, fn, &data,
4754 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4755 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004756out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004757 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004758 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004759}
4760
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004761static int init_rmode_identity_map(struct kvm *kvm)
4762{
Tang Chenf51770e2014-09-16 18:41:59 +08004763 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004764 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004765 u32 tmp;
4766
Avi Kivity089d0342009-03-23 18:26:32 +02004767 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004768 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004769
4770 /* Protect kvm->arch.ept_identity_pagetable_done. */
4771 mutex_lock(&kvm->slots_lock);
4772
Tang Chenf51770e2014-09-16 18:41:59 +08004773 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004774 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004775
Sheng Yangb927a3c2009-07-21 10:42:48 +08004776 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004777
4778 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004779 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004780 goto out2;
4781
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004782 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004783 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4784 if (r < 0)
4785 goto out;
4786 /* Set up identity-mapping pagetable for EPT in real mode */
4787 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4788 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4789 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4790 r = kvm_write_guest_page(kvm, identity_map_pfn,
4791 &tmp, i * sizeof(tmp), sizeof(tmp));
4792 if (r < 0)
4793 goto out;
4794 }
4795 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004796
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004797out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004798 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004799
4800out2:
4801 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004802 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004803}
4804
Avi Kivity6aa8b732006-12-10 02:21:36 -08004805static void seg_setup(int seg)
4806{
Mathias Krause772e0312012-08-30 01:30:19 +02004807 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004808 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004809
4810 vmcs_write16(sf->selector, 0);
4811 vmcs_writel(sf->base, 0);
4812 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004813 ar = 0x93;
4814 if (seg == VCPU_SREG_CS)
4815 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004816
4817 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004818}
4819
Sheng Yangf78e0e22007-10-29 09:40:42 +08004820static int alloc_apic_access_page(struct kvm *kvm)
4821{
Xiao Guangrong44841412012-09-07 14:14:20 +08004822 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004823 int r = 0;
4824
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004825 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004826 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004827 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004828 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4829 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004830 if (r)
4831 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004832
Tang Chen73a6d942014-09-11 13:38:00 +08004833 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004834 if (is_error_page(page)) {
4835 r = -EFAULT;
4836 goto out;
4837 }
4838
Tang Chenc24ae0d2014-09-24 15:57:58 +08004839 /*
4840 * Do not pin the page in memory, so that memory hot-unplug
4841 * is able to migrate it.
4842 */
4843 put_page(page);
4844 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004845out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004846 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004847 return r;
4848}
4849
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004850static int alloc_identity_pagetable(struct kvm *kvm)
4851{
Tang Chena255d472014-09-16 18:41:58 +08004852 /* Called with kvm->slots_lock held. */
4853
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004854 int r = 0;
4855
Tang Chena255d472014-09-16 18:41:58 +08004856 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4857
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004858 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4859 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004860
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004861 return r;
4862}
4863
Wanpeng Li991e7a02015-09-16 17:30:05 +08004864static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004865{
4866 int vpid;
4867
Avi Kivity919818a2009-03-23 18:01:29 +02004868 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004869 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004870 spin_lock(&vmx_vpid_lock);
4871 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004872 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004873 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004874 else
4875 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004876 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004877 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004878}
4879
Wanpeng Li991e7a02015-09-16 17:30:05 +08004880static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004881{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004882 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004883 return;
4884 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004885 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004886 spin_unlock(&vmx_vpid_lock);
4887}
4888
Yang Zhang8d146952013-01-25 10:18:50 +08004889#define MSR_TYPE_R 1
4890#define MSR_TYPE_W 2
4891static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4892 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004893{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004894 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004895
4896 if (!cpu_has_vmx_msr_bitmap())
4897 return;
4898
4899 /*
4900 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4901 * have the write-low and read-high bitmap offsets the wrong way round.
4902 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4903 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004904 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004905 if (type & MSR_TYPE_R)
4906 /* read-low */
4907 __clear_bit(msr, msr_bitmap + 0x000 / f);
4908
4909 if (type & MSR_TYPE_W)
4910 /* write-low */
4911 __clear_bit(msr, msr_bitmap + 0x800 / f);
4912
Sheng Yang25c5f222008-03-28 13:18:56 +08004913 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4914 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004915 if (type & MSR_TYPE_R)
4916 /* read-high */
4917 __clear_bit(msr, msr_bitmap + 0x400 / f);
4918
4919 if (type & MSR_TYPE_W)
4920 /* write-high */
4921 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4922
4923 }
4924}
4925
Wincy Vanf2b93282015-02-03 23:56:03 +08004926/*
4927 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4928 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4929 */
4930static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4931 unsigned long *msr_bitmap_nested,
4932 u32 msr, int type)
4933{
4934 int f = sizeof(unsigned long);
4935
4936 if (!cpu_has_vmx_msr_bitmap()) {
4937 WARN_ON(1);
4938 return;
4939 }
4940
4941 /*
4942 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4943 * have the write-low and read-high bitmap offsets the wrong way round.
4944 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4945 */
4946 if (msr <= 0x1fff) {
4947 if (type & MSR_TYPE_R &&
4948 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4949 /* read-low */
4950 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4951
4952 if (type & MSR_TYPE_W &&
4953 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4954 /* write-low */
4955 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4956
4957 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4958 msr &= 0x1fff;
4959 if (type & MSR_TYPE_R &&
4960 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4961 /* read-high */
4962 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4963
4964 if (type & MSR_TYPE_W &&
4965 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4966 /* write-high */
4967 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4968
4969 }
4970}
4971
Avi Kivity58972972009-02-24 22:26:47 +02004972static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4973{
4974 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004975 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4976 msr, MSR_TYPE_R | MSR_TYPE_W);
4977 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4978 msr, MSR_TYPE_R | MSR_TYPE_W);
4979}
4980
Radim Krčmář2e69f862016-09-29 22:41:32 +02004981static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004982{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004983 if (apicv_active) {
Wanpeng Lic63e4562016-09-23 19:17:16 +08004984 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004985 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08004986 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004987 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004988 } else {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004989 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004990 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004991 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004992 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004993 }
Avi Kivity58972972009-02-24 22:26:47 +02004994}
4995
Andrey Smetanind62caab2015-11-10 15:36:33 +03004996static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004997{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004998 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004999}
5000
David Hildenbrand6342c502017-01-25 11:58:58 +01005001static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
Wincy Van705699a2015-02-03 23:58:17 +08005002{
5003 struct vcpu_vmx *vmx = to_vmx(vcpu);
5004 int max_irr;
5005 void *vapic_page;
5006 u16 status;
5007
5008 if (vmx->nested.pi_desc &&
5009 vmx->nested.pi_pending) {
5010 vmx->nested.pi_pending = false;
5011 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
David Hildenbrand6342c502017-01-25 11:58:58 +01005012 return;
Wincy Van705699a2015-02-03 23:58:17 +08005013
5014 max_irr = find_last_bit(
5015 (unsigned long *)vmx->nested.pi_desc->pir, 256);
5016
5017 if (max_irr == 256)
David Hildenbrand6342c502017-01-25 11:58:58 +01005018 return;
Wincy Van705699a2015-02-03 23:58:17 +08005019
5020 vapic_page = kmap(vmx->nested.virtual_apic_page);
Wincy Van705699a2015-02-03 23:58:17 +08005021 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
5022 kunmap(vmx->nested.virtual_apic_page);
5023
5024 status = vmcs_read16(GUEST_INTR_STATUS);
5025 if ((u8)max_irr > ((u8)status & 0xff)) {
5026 status &= ~0xff;
5027 status |= (u8)max_irr;
5028 vmcs_write16(GUEST_INTR_STATUS, status);
5029 }
5030 }
Wincy Van705699a2015-02-03 23:58:17 +08005031}
5032
Wincy Van06a55242017-04-28 13:13:59 +08005033static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
5034 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005035{
5036#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08005037 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
5038
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005039 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08005040 struct vcpu_vmx *vmx = to_vmx(vcpu);
5041
5042 /*
5043 * Currently, we don't support urgent interrupt,
5044 * all interrupts are recognized as non-urgent
5045 * interrupt, so we cannot post interrupts when
5046 * 'SN' is set.
5047 *
5048 * If the vcpu is in guest mode, it means it is
5049 * running instead of being scheduled out and
5050 * waiting in the run queue, and that's the only
5051 * case when 'SN' is set currently, warning if
5052 * 'SN' is set.
5053 */
5054 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
5055
Wincy Van06a55242017-04-28 13:13:59 +08005056 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005057 return true;
5058 }
5059#endif
5060 return false;
5061}
5062
Wincy Van705699a2015-02-03 23:58:17 +08005063static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
5064 int vector)
5065{
5066 struct vcpu_vmx *vmx = to_vmx(vcpu);
5067
5068 if (is_guest_mode(vcpu) &&
5069 vector == vmx->nested.posted_intr_nv) {
5070 /* the PIR and ON have been set by L1. */
Wincy Van06a55242017-04-28 13:13:59 +08005071 kvm_vcpu_trigger_posted_interrupt(vcpu, true);
Wincy Van705699a2015-02-03 23:58:17 +08005072 /*
5073 * If a posted intr is not recognized by hardware,
5074 * we will accomplish it in the next vmentry.
5075 */
5076 vmx->nested.pi_pending = true;
5077 kvm_make_request(KVM_REQ_EVENT, vcpu);
5078 return 0;
5079 }
5080 return -1;
5081}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005082/*
Yang Zhanga20ed542013-04-11 19:25:15 +08005083 * Send interrupt to vcpu via posted interrupt way.
5084 * 1. If target vcpu is running(non-root mode), send posted interrupt
5085 * notification to vcpu and hardware will sync PIR to vIRR atomically.
5086 * 2. If target vcpu isn't running(root mode), kick it to pick up the
5087 * interrupt from PIR in next vmentry.
5088 */
5089static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
5090{
5091 struct vcpu_vmx *vmx = to_vmx(vcpu);
5092 int r;
5093
Wincy Van705699a2015-02-03 23:58:17 +08005094 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
5095 if (!r)
5096 return;
5097
Yang Zhanga20ed542013-04-11 19:25:15 +08005098 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
5099 return;
5100
Paolo Bonzinib95234c2016-12-19 13:57:33 +01005101 /* If a previous notification has sent the IPI, nothing to do. */
5102 if (pi_test_and_set_on(&vmx->pi_desc))
5103 return;
5104
Wincy Van06a55242017-04-28 13:13:59 +08005105 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08005106 kvm_vcpu_kick(vcpu);
5107}
5108
Avi Kivity6aa8b732006-12-10 02:21:36 -08005109/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005110 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
5111 * will not change in the lifetime of the guest.
5112 * Note that host-state that does change is set elsewhere. E.g., host-state
5113 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
5114 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005115static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005116{
5117 u32 low32, high32;
5118 unsigned long tmpl;
5119 struct desc_ptr dt;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005120 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005121
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07005122 cr0 = read_cr0();
5123 WARN_ON(cr0 & X86_CR0_TS);
5124 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005125
5126 /*
5127 * Save the most likely value for this task's CR3 in the VMCS.
5128 * We can't use __get_current_cr3_fast() because we're not atomic.
5129 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07005130 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005131 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
5132 vmx->host_state.vmcs_host_cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005133
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005134 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07005135 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005136 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
5137 vmx->host_state.vmcs_host_cr4 = cr4;
5138
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005139 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005140#ifdef CONFIG_X86_64
5141 /*
5142 * Load null selectors, so we can avoid reloading them in
5143 * __vmx_load_host_state(), in case userspace uses the null selectors
5144 * too (the expected case).
5145 */
5146 vmcs_write16(HOST_DS_SELECTOR, 0);
5147 vmcs_write16(HOST_ES_SELECTOR, 0);
5148#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005149 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5150 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005151#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005152 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5153 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
5154
5155 native_store_idt(&dt);
5156 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005157 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005158
Avi Kivity83287ea422012-09-16 15:10:57 +03005159 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005160
5161 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
5162 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
5163 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
5164 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
5165
5166 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
5167 rdmsr(MSR_IA32_CR_PAT, low32, high32);
5168 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
5169 }
5170}
5171
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005172static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
5173{
5174 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
5175 if (enable_ept)
5176 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005177 if (is_guest_mode(&vmx->vcpu))
5178 vmx->vcpu.arch.cr4_guest_owned_bits &=
5179 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005180 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
5181}
5182
Yang Zhang01e439b2013-04-11 19:25:12 +08005183static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
5184{
5185 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
5186
Andrey Smetanind62caab2015-11-10 15:36:33 +03005187 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005188 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07005189 /* Enable the preemption timer dynamically */
5190 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08005191 return pin_based_exec_ctrl;
5192}
5193
Andrey Smetanind62caab2015-11-10 15:36:33 +03005194static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
5195{
5196 struct vcpu_vmx *vmx = to_vmx(vcpu);
5197
5198 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03005199 if (cpu_has_secondary_exec_ctrls()) {
5200 if (kvm_vcpu_apicv_active(vcpu))
5201 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
5202 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5203 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5204 else
5205 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5206 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5207 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5208 }
5209
5210 if (cpu_has_vmx_msr_bitmap())
5211 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03005212}
5213
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005214static u32 vmx_exec_control(struct vcpu_vmx *vmx)
5215{
5216 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01005217
5218 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
5219 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5220
Paolo Bonzini35754c92015-07-29 12:05:37 +02005221 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005222 exec_control &= ~CPU_BASED_TPR_SHADOW;
5223#ifdef CONFIG_X86_64
5224 exec_control |= CPU_BASED_CR8_STORE_EXITING |
5225 CPU_BASED_CR8_LOAD_EXITING;
5226#endif
5227 }
5228 if (!enable_ept)
5229 exec_control |= CPU_BASED_CR3_STORE_EXITING |
5230 CPU_BASED_CR3_LOAD_EXITING |
5231 CPU_BASED_INVLPG_EXITING;
5232 return exec_control;
5233}
5234
5235static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
5236{
5237 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02005238 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005239 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
5240 if (vmx->vpid == 0)
5241 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
5242 if (!enable_ept) {
5243 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
5244 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00005245 /* Enable INVPCID for non-ept guests may cause performance regression. */
5246 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005247 }
5248 if (!enable_unrestricted_guest)
5249 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
5250 if (!ple_gap)
5251 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03005252 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08005253 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
5254 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08005255 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03005256 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
5257 (handle_vmptrld).
5258 We can NOT enable shadow_vmcs here because we don't have yet
5259 a current VMCS12
5260 */
5261 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08005262
5263 if (!enable_pml)
5264 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08005265
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005266 return exec_control;
5267}
5268
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005269static void ept_set_mmio_spte_mask(void)
5270{
5271 /*
5272 * EPT Misconfigurations can be generated if the value of bits 2:0
5273 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005274 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07005275 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
5276 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005277}
5278
Wanpeng Lif53cd632014-12-02 19:14:58 +08005279#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005280/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005281 * Sets up the vmcs for emulated real mode.
5282 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10005283static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005284{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005285#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005286 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005287#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08005288 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005289
Avi Kivity6aa8b732006-12-10 02:21:36 -08005290 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005291 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
5292 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005293
Abel Gordon4607c2d2013-04-18 14:35:55 +03005294 if (enable_shadow_vmcs) {
5295 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5296 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5297 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005298 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02005299 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08005300
Avi Kivity6aa8b732006-12-10 02:21:36 -08005301 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5302
Avi Kivity6aa8b732006-12-10 02:21:36 -08005303 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005304 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005305 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005306
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005307 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005308
Dan Williamsdfa169b2016-06-02 11:17:24 -07005309 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005310 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
5311 vmx_secondary_exec_control(vmx));
Dan Williamsdfa169b2016-06-02 11:17:24 -07005312 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005313
Andrey Smetanind62caab2015-11-10 15:36:33 +03005314 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005315 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5316 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5317 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5318 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5319
5320 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005321
Li RongQing0bcf2612015-12-03 13:29:34 +08005322 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005323 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005324 }
5325
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005326 if (ple_gap) {
5327 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005328 vmx->ple_window = ple_window;
5329 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005330 }
5331
Xiao Guangrongc3707952011-07-12 03:28:04 +08005332 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5333 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005334 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5335
Avi Kivity9581d442010-10-19 16:46:55 +02005336 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5337 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005338 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005339#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005340 rdmsrl(MSR_FS_BASE, a);
5341 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5342 rdmsrl(MSR_GS_BASE, a);
5343 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5344#else
5345 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5346 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5347#endif
5348
Eddie Dong2cc51562007-05-21 07:28:09 +03005349 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5350 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005351 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005352 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005353 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005354
Radim Krčmář74545702015-04-27 15:11:25 +02005355 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5356 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005357
Paolo Bonzini03916db2014-07-24 14:21:57 +02005358 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005359 u32 index = vmx_msr_index[i];
5360 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005361 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005362
5363 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5364 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005365 if (wrmsr_safe(index, data_low, data_high) < 0)
5366 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005367 vmx->guest_msrs[j].index = i;
5368 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005369 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005370 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005371 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005372
Gleb Natapov2961e8762013-11-25 15:37:13 +02005373
5374 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005375
5376 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005377 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005378
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005379 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
5380 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
5381
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005382 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005383
Wanpeng Lif53cd632014-12-02 19:14:58 +08005384 if (vmx_xsaves_supported())
5385 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5386
Peter Feiner4e595162016-07-07 14:49:58 -07005387 if (enable_pml) {
5388 ASSERT(vmx->pml_pg);
5389 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5390 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5391 }
5392
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005393 return 0;
5394}
5395
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005396static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005397{
5398 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005399 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005400 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005401
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005402 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005403
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005404 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005405 kvm_set_cr8(vcpu, 0);
5406
5407 if (!init_event) {
5408 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5409 MSR_IA32_APICBASE_ENABLE;
5410 if (kvm_vcpu_is_reset_bsp(vcpu))
5411 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5412 apic_base_msr.host_initiated = true;
5413 kvm_set_apic_base(vcpu, &apic_base_msr);
5414 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005415
Avi Kivity2fb92db2011-04-27 19:42:18 +03005416 vmx_segment_cache_clear(vmx);
5417
Avi Kivity5706be02008-08-20 15:07:31 +03005418 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005419 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005420 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005421
5422 seg_setup(VCPU_SREG_DS);
5423 seg_setup(VCPU_SREG_ES);
5424 seg_setup(VCPU_SREG_FS);
5425 seg_setup(VCPU_SREG_GS);
5426 seg_setup(VCPU_SREG_SS);
5427
5428 vmcs_write16(GUEST_TR_SELECTOR, 0);
5429 vmcs_writel(GUEST_TR_BASE, 0);
5430 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5431 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5432
5433 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5434 vmcs_writel(GUEST_LDTR_BASE, 0);
5435 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5436 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5437
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005438 if (!init_event) {
5439 vmcs_write32(GUEST_SYSENTER_CS, 0);
5440 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5441 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5442 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5443 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005444
5445 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005446 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005447
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005448 vmcs_writel(GUEST_GDTR_BASE, 0);
5449 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5450
5451 vmcs_writel(GUEST_IDTR_BASE, 0);
5452 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5453
Anthony Liguori443381a2010-12-06 10:53:38 -06005454 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005455 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005456 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005457
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005458 setup_msrs(vmx);
5459
Avi Kivity6aa8b732006-12-10 02:21:36 -08005460 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5461
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005462 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005463 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005464 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005465 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005466 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005467 vmcs_write32(TPR_THRESHOLD, 0);
5468 }
5469
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005470 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005471
Andrey Smetanind62caab2015-11-10 15:36:33 +03005472 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005473 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5474
Sheng Yang2384d2b2008-01-17 15:14:33 +08005475 if (vmx->vpid != 0)
5476 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5477
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005478 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005479 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005480 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005481 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005482 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005483
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005484 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005485
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005486 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005487}
5488
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005489/*
5490 * In nested virtualization, check if L1 asked to exit on external interrupts.
5491 * For most existing hypervisors, this will always return true.
5492 */
5493static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5494{
5495 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5496 PIN_BASED_EXT_INTR_MASK;
5497}
5498
Bandan Das77b0f5d2014-04-19 18:17:45 -04005499/*
5500 * In nested virtualization, check if L1 has set
5501 * VM_EXIT_ACK_INTR_ON_EXIT
5502 */
5503static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5504{
5505 return get_vmcs12(vcpu)->vm_exit_controls &
5506 VM_EXIT_ACK_INTR_ON_EXIT;
5507}
5508
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005509static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5510{
5511 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5512 PIN_BASED_NMI_EXITING;
5513}
5514
Jan Kiszkac9a79532014-03-07 20:03:15 +01005515static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005516{
Paolo Bonzini47c01522016-12-19 11:44:07 +01005517 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5518 CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005519}
5520
Jan Kiszkac9a79532014-03-07 20:03:15 +01005521static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005522{
Paolo Bonzini2c828782017-03-27 14:37:28 +02005523 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01005524 enable_irq_window(vcpu);
5525 return;
5526 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005527
Paolo Bonzini47c01522016-12-19 11:44:07 +01005528 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5529 CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005530}
5531
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005532static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005533{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005534 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005535 uint32_t intr;
5536 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005537
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005538 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005539
Avi Kivityfa89a812008-09-01 15:57:51 +03005540 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005541 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005542 int inc_eip = 0;
5543 if (vcpu->arch.interrupt.soft)
5544 inc_eip = vcpu->arch.event_exit_inst_len;
5545 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005546 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005547 return;
5548 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005549 intr = irq | INTR_INFO_VALID_MASK;
5550 if (vcpu->arch.interrupt.soft) {
5551 intr |= INTR_TYPE_SOFT_INTR;
5552 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5553 vmx->vcpu.arch.event_exit_inst_len);
5554 } else
5555 intr |= INTR_TYPE_EXT_INTR;
5556 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005557}
5558
Sheng Yangf08864b2008-05-15 18:23:25 +08005559static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5560{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005561 struct vcpu_vmx *vmx = to_vmx(vcpu);
5562
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005563 ++vcpu->stat.nmi_injections;
5564 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005565
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005566 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005567 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005568 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005569 return;
5570 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005571
Sheng Yangf08864b2008-05-15 18:23:25 +08005572 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5573 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005574}
5575
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005576static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5577{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005578 struct vcpu_vmx *vmx = to_vmx(vcpu);
5579 bool masked;
5580
5581 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02005582 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005583 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
5584 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
5585 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005586}
5587
5588static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5589{
5590 struct vcpu_vmx *vmx = to_vmx(vcpu);
5591
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005592 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
Paolo Bonzini2c828782017-03-27 14:37:28 +02005593 if (masked)
5594 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5595 GUEST_INTR_STATE_NMI);
5596 else
5597 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5598 GUEST_INTR_STATE_NMI);
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005599}
5600
Jan Kiszka2505dc92013-04-14 12:12:47 +02005601static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5602{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005603 if (to_vmx(vcpu)->nested.nested_run_pending)
5604 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005605
Jan Kiszka2505dc92013-04-14 12:12:47 +02005606 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5607 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5608 | GUEST_INTR_STATE_NMI));
5609}
5610
Gleb Natapov78646122009-03-23 12:12:11 +02005611static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5612{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005613 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5614 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005615 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5616 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005617}
5618
Izik Eiduscbc94022007-10-25 00:29:55 +02005619static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5620{
5621 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005622
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005623 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5624 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005625 if (ret)
5626 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005627 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005628 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005629}
5630
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005631static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005632{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005633 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005634 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005635 /*
5636 * Update instruction length as we may reinject the exception
5637 * from user space while in guest debugging mode.
5638 */
5639 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5640 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005641 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005642 return false;
5643 /* fall through */
5644 case DB_VECTOR:
5645 if (vcpu->guest_debug &
5646 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5647 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005648 /* fall through */
5649 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005650 case OF_VECTOR:
5651 case BR_VECTOR:
5652 case UD_VECTOR:
5653 case DF_VECTOR:
5654 case SS_VECTOR:
5655 case GP_VECTOR:
5656 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005657 return true;
5658 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005659 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005660 return false;
5661}
5662
5663static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5664 int vec, u32 err_code)
5665{
5666 /*
5667 * Instruction with address size override prefix opcode 0x67
5668 * Cause the #SS fault with 0 error code in VM86 mode.
5669 */
5670 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5671 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5672 if (vcpu->arch.halt_request) {
5673 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005674 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005675 }
5676 return 1;
5677 }
5678 return 0;
5679 }
5680
5681 /*
5682 * Forward all other exceptions that are valid in real mode.
5683 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5684 * the required debugging infrastructure rework.
5685 */
5686 kvm_queue_exception(vcpu, vec);
5687 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005688}
5689
Andi Kleena0861c02009-06-08 17:37:09 +08005690/*
5691 * Trigger machine check on the host. We assume all the MSRs are already set up
5692 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5693 * We pass a fake environment to the machine check handler because we want
5694 * the guest to be always treated like user space, no matter what context
5695 * it used internally.
5696 */
5697static void kvm_machine_check(void)
5698{
5699#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5700 struct pt_regs regs = {
5701 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5702 .flags = X86_EFLAGS_IF,
5703 };
5704
5705 do_machine_check(&regs, 0);
5706#endif
5707}
5708
Avi Kivity851ba692009-08-24 11:10:17 +03005709static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005710{
5711 /* already handled by vcpu_run */
5712 return 1;
5713}
5714
Avi Kivity851ba692009-08-24 11:10:17 +03005715static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005716{
Avi Kivity1155f762007-11-22 11:30:47 +02005717 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005718 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005719 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005720 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005721 u32 vect_info;
5722 enum emulation_result er;
5723
Avi Kivity1155f762007-11-22 11:30:47 +02005724 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005725 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005726
Andi Kleena0861c02009-06-08 17:37:09 +08005727 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005728 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005729
Jim Mattsonef85b672016-12-12 11:01:37 -08005730 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02005731 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005732
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005733 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005734 if (is_guest_mode(vcpu)) {
5735 kvm_queue_exception(vcpu, UD_VECTOR);
5736 return 1;
5737 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005738 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005739 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005740 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005741 return 1;
5742 }
5743
Avi Kivity6aa8b732006-12-10 02:21:36 -08005744 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005745 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005746 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005747
5748 /*
5749 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5750 * MMIO, it is better to report an internal error.
5751 * See the comments in vmx_handle_exit.
5752 */
5753 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5754 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5755 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5756 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005757 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005758 vcpu->run->internal.data[0] = vect_info;
5759 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005760 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005761 return 0;
5762 }
5763
Avi Kivity6aa8b732006-12-10 02:21:36 -08005764 if (is_page_fault(intr_info)) {
5765 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07005766 /* EPT won't cause page fault directly */
5767 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
5768 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0,
5769 true);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005770 }
5771
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005772 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005773
5774 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5775 return handle_rmode_exception(vcpu, ex_no, error_code);
5776
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005777 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005778 case AC_VECTOR:
5779 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5780 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005781 case DB_VECTOR:
5782 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5783 if (!(vcpu->guest_debug &
5784 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005785 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005786 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005787 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5788 skip_emulated_instruction(vcpu);
5789
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005790 kvm_queue_exception(vcpu, DB_VECTOR);
5791 return 1;
5792 }
5793 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5794 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5795 /* fall through */
5796 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005797 /*
5798 * Update instruction length as we may reinject #BP from
5799 * user space while in guest debugging mode. Reading it for
5800 * #DB as well causes no harm, it is not used in that case.
5801 */
5802 vmx->vcpu.arch.event_exit_inst_len =
5803 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005804 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005805 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005806 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5807 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005808 break;
5809 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005810 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5811 kvm_run->ex.exception = ex_no;
5812 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005813 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005814 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005815 return 0;
5816}
5817
Avi Kivity851ba692009-08-24 11:10:17 +03005818static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005819{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005820 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005821 return 1;
5822}
5823
Avi Kivity851ba692009-08-24 11:10:17 +03005824static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005825{
Avi Kivity851ba692009-08-24 11:10:17 +03005826 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005827 return 0;
5828}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005829
Avi Kivity851ba692009-08-24 11:10:17 +03005830static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005831{
He, Qingbfdaab02007-09-12 14:18:28 +08005832 unsigned long exit_qualification;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005833 int size, in, string, ret;
Avi Kivity039576c2007-03-20 12:46:50 +02005834 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005835
He, Qingbfdaab02007-09-12 14:18:28 +08005836 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005837 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005838 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005839
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005840 ++vcpu->stat.io_exits;
5841
5842 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005843 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005844
5845 port = exit_qualification >> 16;
5846 size = (exit_qualification & 7) + 1;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005847
Kyle Huey6affcbe2016-11-29 12:40:40 -08005848 ret = kvm_skip_emulated_instruction(vcpu);
5849
5850 /*
5851 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
5852 * KVM_EXIT_DEBUG here.
5853 */
5854 return kvm_fast_pio_out(vcpu, size, port) && ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005855}
5856
Ingo Molnar102d8322007-02-19 14:37:47 +02005857static void
5858vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5859{
5860 /*
5861 * Patch in the VMCALL instruction:
5862 */
5863 hypercall[0] = 0x0f;
5864 hypercall[1] = 0x01;
5865 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005866}
5867
Guo Chao0fa06072012-06-28 15:16:19 +08005868/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005869static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5870{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005871 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005872 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5873 unsigned long orig_val = val;
5874
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005875 /*
5876 * We get here when L2 changed cr0 in a way that did not change
5877 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005878 * but did change L0 shadowed bits. So we first calculate the
5879 * effective cr0 value that L1 would like to write into the
5880 * hardware. It consists of the L2-owned bits from the new
5881 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005882 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005883 val = (val & ~vmcs12->cr0_guest_host_mask) |
5884 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5885
David Matlack38991522016-11-29 18:14:08 -08005886 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005887 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005888
5889 if (kvm_set_cr0(vcpu, val))
5890 return 1;
5891 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005892 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005893 } else {
5894 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08005895 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005896 return 1;
David Matlack38991522016-11-29 18:14:08 -08005897
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005898 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005899 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005900}
5901
5902static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5903{
5904 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005905 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5906 unsigned long orig_val = val;
5907
5908 /* analogously to handle_set_cr0 */
5909 val = (val & ~vmcs12->cr4_guest_host_mask) |
5910 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5911 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005912 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005913 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005914 return 0;
5915 } else
5916 return kvm_set_cr4(vcpu, val);
5917}
5918
Avi Kivity851ba692009-08-24 11:10:17 +03005919static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005920{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005921 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005922 int cr;
5923 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005924 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005925 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005926
He, Qingbfdaab02007-09-12 14:18:28 +08005927 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005928 cr = exit_qualification & 15;
5929 reg = (exit_qualification >> 8) & 15;
5930 switch ((exit_qualification >> 4) & 3) {
5931 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005932 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005933 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005934 switch (cr) {
5935 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005936 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005937 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005938 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005939 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005940 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005941 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005942 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005943 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005944 case 8: {
5945 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005946 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005947 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005948 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005949 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08005950 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005951 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005952 return ret;
5953 /*
5954 * TODO: we might be squashing a
5955 * KVM_GUESTDBG_SINGLESTEP-triggered
5956 * KVM_EXIT_DEBUG here.
5957 */
Avi Kivity851ba692009-08-24 11:10:17 +03005958 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005959 return 0;
5960 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005961 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005962 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005963 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005964 WARN_ONCE(1, "Guest should always own CR0.TS");
5965 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02005966 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08005967 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005968 case 1: /*mov from cr*/
5969 switch (cr) {
5970 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005971 val = kvm_read_cr3(vcpu);
5972 kvm_register_write(vcpu, reg, val);
5973 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005974 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005975 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005976 val = kvm_get_cr8(vcpu);
5977 kvm_register_write(vcpu, reg, val);
5978 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005979 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005980 }
5981 break;
5982 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005983 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005984 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005985 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005986
Kyle Huey6affcbe2016-11-29 12:40:40 -08005987 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005988 default:
5989 break;
5990 }
Avi Kivity851ba692009-08-24 11:10:17 +03005991 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005992 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005993 (int)(exit_qualification >> 4) & 3, cr);
5994 return 0;
5995}
5996
Avi Kivity851ba692009-08-24 11:10:17 +03005997static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005998{
He, Qingbfdaab02007-09-12 14:18:28 +08005999 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006000 int dr, dr7, reg;
6001
6002 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6003 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
6004
6005 /* First, if DR does not exist, trigger UD */
6006 if (!kvm_require_dr(vcpu, dr))
6007 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006008
Jan Kiszkaf2483412010-01-20 18:20:20 +01006009 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03006010 if (!kvm_require_cpl(vcpu, 0))
6011 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006012 dr7 = vmcs_readl(GUEST_DR7);
6013 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006014 /*
6015 * As the vm-exit takes precedence over the debug trap, we
6016 * need to emulate the latter, either for the host or the
6017 * guest debugging itself.
6018 */
6019 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03006020 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006021 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02006022 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03006023 vcpu->run->debug.arch.exception = DB_VECTOR;
6024 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006025 return 0;
6026 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02006027 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03006028 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006029 kvm_queue_exception(vcpu, DB_VECTOR);
6030 return 1;
6031 }
6032 }
6033
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006034 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01006035 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6036 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006037
6038 /*
6039 * No more DR vmexits; force a reload of the debug registers
6040 * and reenter on this instruction. The next vmexit will
6041 * retrieve the full state of the debug registers.
6042 */
6043 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
6044 return 1;
6045 }
6046
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006047 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
6048 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03006049 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006050
6051 if (kvm_get_dr(vcpu, dr, &val))
6052 return 1;
6053 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03006054 } else
Nadav Amit57773922014-06-18 17:19:23 +03006055 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006056 return 1;
6057
Kyle Huey6affcbe2016-11-29 12:40:40 -08006058 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006059}
6060
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01006061static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
6062{
6063 return vcpu->arch.dr6;
6064}
6065
6066static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
6067{
6068}
6069
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006070static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
6071{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006072 get_debugreg(vcpu->arch.db[0], 0);
6073 get_debugreg(vcpu->arch.db[1], 1);
6074 get_debugreg(vcpu->arch.db[2], 2);
6075 get_debugreg(vcpu->arch.db[3], 3);
6076 get_debugreg(vcpu->arch.dr6, 6);
6077 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
6078
6079 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01006080 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006081}
6082
Gleb Natapov020df072010-04-13 10:05:23 +03006083static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
6084{
6085 vmcs_writel(GUEST_DR7, val);
6086}
6087
Avi Kivity851ba692009-08-24 11:10:17 +03006088static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006089{
Kyle Huey6a908b62016-11-29 12:40:37 -08006090 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006091}
6092
Avi Kivity851ba692009-08-24 11:10:17 +03006093static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006094{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006095 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006096 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006097
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006098 msr_info.index = ecx;
6099 msr_info.host_initiated = false;
6100 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02006101 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006102 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006103 return 1;
6104 }
6105
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006106 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006107
Avi Kivity6aa8b732006-12-10 02:21:36 -08006108 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006109 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
6110 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006111 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006112}
6113
Avi Kivity851ba692009-08-24 11:10:17 +03006114static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006115{
Will Auld8fe8ab42012-11-29 12:42:12 -08006116 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006117 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
6118 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
6119 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006120
Will Auld8fe8ab42012-11-29 12:42:12 -08006121 msr.data = data;
6122 msr.index = ecx;
6123 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03006124 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02006125 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006126 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006127 return 1;
6128 }
6129
Avi Kivity59200272010-01-25 19:47:02 +02006130 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006131 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006132}
6133
Avi Kivity851ba692009-08-24 11:10:17 +03006134static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006135{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01006136 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006137 return 1;
6138}
6139
Avi Kivity851ba692009-08-24 11:10:17 +03006140static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006141{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006142 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6143 CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006144
Avi Kivity3842d132010-07-27 12:30:24 +03006145 kvm_make_request(KVM_REQ_EVENT, vcpu);
6146
Jan Kiszkaa26bf122008-09-26 09:30:45 +02006147 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006148 return 1;
6149}
6150
Avi Kivity851ba692009-08-24 11:10:17 +03006151static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006152{
Avi Kivityd3bef152007-06-05 15:53:05 +03006153 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006154}
6155
Avi Kivity851ba692009-08-24 11:10:17 +03006156static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02006157{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03006158 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02006159}
6160
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006161static int handle_invd(struct kvm_vcpu *vcpu)
6162{
Andre Przywara51d8b662010-12-21 11:12:02 +01006163 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006164}
6165
Avi Kivity851ba692009-08-24 11:10:17 +03006166static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03006167{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006168 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006169
6170 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006171 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006172}
6173
Avi Kivityfee84b02011-11-10 14:57:25 +02006174static int handle_rdpmc(struct kvm_vcpu *vcpu)
6175{
6176 int err;
6177
6178 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006179 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02006180}
6181
Avi Kivity851ba692009-08-24 11:10:17 +03006182static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02006183{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006184 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02006185}
6186
Dexuan Cui2acf9232010-06-10 11:27:12 +08006187static int handle_xsetbv(struct kvm_vcpu *vcpu)
6188{
6189 u64 new_bv = kvm_read_edx_eax(vcpu);
6190 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
6191
6192 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006193 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08006194 return 1;
6195}
6196
Wanpeng Lif53cd632014-12-02 19:14:58 +08006197static int handle_xsaves(struct kvm_vcpu *vcpu)
6198{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006199 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006200 WARN(1, "this should never happen\n");
6201 return 1;
6202}
6203
6204static int handle_xrstors(struct kvm_vcpu *vcpu)
6205{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006206 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006207 WARN(1, "this should never happen\n");
6208 return 1;
6209}
6210
Avi Kivity851ba692009-08-24 11:10:17 +03006211static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08006212{
Kevin Tian58fbbf22011-08-30 13:56:17 +03006213 if (likely(fasteoi)) {
6214 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6215 int access_type, offset;
6216
6217 access_type = exit_qualification & APIC_ACCESS_TYPE;
6218 offset = exit_qualification & APIC_ACCESS_OFFSET;
6219 /*
6220 * Sane guest uses MOV to write EOI, with written value
6221 * not cared. So make a short-circuit here by avoiding
6222 * heavy instruction emulation.
6223 */
6224 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6225 (offset == APIC_EOI)) {
6226 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006227 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03006228 }
6229 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006230 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006231}
6232
Yang Zhangc7c9c562013-01-25 10:18:51 +08006233static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6234{
6235 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6236 int vector = exit_qualification & 0xff;
6237
6238 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6239 kvm_apic_set_eoi_accelerated(vcpu, vector);
6240 return 1;
6241}
6242
Yang Zhang83d4c282013-01-25 10:18:49 +08006243static int handle_apic_write(struct kvm_vcpu *vcpu)
6244{
6245 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6246 u32 offset = exit_qualification & 0xfff;
6247
6248 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6249 kvm_apic_write_nodecode(vcpu, offset);
6250 return 1;
6251}
6252
Avi Kivity851ba692009-08-24 11:10:17 +03006253static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006254{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006255 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006256 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006257 bool has_error_code = false;
6258 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006259 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006260 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006261
6262 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006263 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006264 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006265
6266 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6267
6268 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006269 if (reason == TASK_SWITCH_GATE && idt_v) {
6270 switch (type) {
6271 case INTR_TYPE_NMI_INTR:
6272 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006273 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006274 break;
6275 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006276 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006277 kvm_clear_interrupt_queue(vcpu);
6278 break;
6279 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006280 if (vmx->idt_vectoring_info &
6281 VECTORING_INFO_DELIVER_CODE_MASK) {
6282 has_error_code = true;
6283 error_code =
6284 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6285 }
6286 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006287 case INTR_TYPE_SOFT_EXCEPTION:
6288 kvm_clear_exception_queue(vcpu);
6289 break;
6290 default:
6291 break;
6292 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006293 }
Izik Eidus37817f22008-03-24 23:14:53 +02006294 tss_selector = exit_qualification;
6295
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006296 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6297 type != INTR_TYPE_EXT_INTR &&
6298 type != INTR_TYPE_NMI_INTR))
6299 skip_emulated_instruction(vcpu);
6300
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006301 if (kvm_task_switch(vcpu, tss_selector,
6302 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6303 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006304 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6305 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6306 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006307 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006308 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006309
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006310 /*
6311 * TODO: What about debug traps on tss switch?
6312 * Are we supposed to inject them and update dr6?
6313 */
6314
6315 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006316}
6317
Avi Kivity851ba692009-08-24 11:10:17 +03006318static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006319{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006320 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006321 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006322 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006323
Sheng Yangf9c617f2009-03-25 10:08:52 +08006324 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006325
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006326 /*
6327 * EPT violation happened while executing iret from NMI,
6328 * "blocked by NMI" bit has to be set before next VM entry.
6329 * There are errata that may cause this bit to not be set:
6330 * AAK134, BY25.
6331 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006332 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006333 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006334 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6335
Sheng Yang14394422008-04-28 12:24:45 +08006336 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006337 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006338
Junaid Shahid27959a42016-12-06 16:46:10 -08006339 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006340 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08006341 ? PFERR_USER_MASK : 0;
6342 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006343 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08006344 ? PFERR_WRITE_MASK : 0;
6345 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006346 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08006347 ? PFERR_FETCH_MASK : 0;
6348 /* ept page table entry is present? */
6349 error_code |= (exit_qualification &
6350 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
6351 EPT_VIOLATION_EXECUTABLE))
6352 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006353
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01006354 vcpu->arch.gpa_available = true;
Yang Zhang25d92082013-08-06 12:00:32 +03006355 vcpu->arch.exit_qualification = exit_qualification;
6356
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006357 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006358}
6359
Avi Kivity851ba692009-08-24 11:10:17 +03006360static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006361{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006362 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006363 gpa_t gpa;
6364
6365 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006366 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08006367 trace_kvm_fast_mmio(gpa);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006368 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006369 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006370
Paolo Bonzini450869d2015-11-04 13:41:21 +01006371 ret = handle_mmio_page_fault(vcpu, gpa, true);
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01006372 vcpu->arch.gpa_available = true;
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006373 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006374 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6375 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006376
6377 if (unlikely(ret == RET_MMIO_PF_INVALID))
6378 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6379
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006380 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006381 return 1;
6382
6383 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006384 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006385
Avi Kivity851ba692009-08-24 11:10:17 +03006386 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6387 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006388
6389 return 0;
6390}
6391
Avi Kivity851ba692009-08-24 11:10:17 +03006392static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006393{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006394 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6395 CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08006396 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006397 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006398
6399 return 1;
6400}
6401
Mohammed Gamal80ced182009-09-01 12:48:18 +02006402static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006403{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006404 struct vcpu_vmx *vmx = to_vmx(vcpu);
6405 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006406 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006407 u32 cpu_exec_ctrl;
6408 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006409 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006410
6411 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6412 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006413
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006414 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006415 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006416 return handle_interrupt_window(&vmx->vcpu);
6417
Radim Krčmář72875d82017-04-26 22:32:19 +02006418 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006419 return 1;
6420
Gleb Natapov991eebf2013-04-11 12:10:51 +03006421 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006422
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006423 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006424 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006425 ret = 0;
6426 goto out;
6427 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006428
Avi Kivityde5f70e2012-06-12 20:22:28 +03006429 if (err != EMULATE_DONE) {
6430 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6431 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6432 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006433 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006434 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006435
Gleb Natapov8d76c492013-05-08 18:38:44 +03006436 if (vcpu->arch.halt_request) {
6437 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006438 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006439 goto out;
6440 }
6441
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006442 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006443 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006444 if (need_resched())
6445 schedule();
6446 }
6447
Mohammed Gamal80ced182009-09-01 12:48:18 +02006448out:
6449 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006450}
6451
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006452static int __grow_ple_window(int val)
6453{
6454 if (ple_window_grow < 1)
6455 return ple_window;
6456
6457 val = min(val, ple_window_actual_max);
6458
6459 if (ple_window_grow < ple_window)
6460 val *= ple_window_grow;
6461 else
6462 val += ple_window_grow;
6463
6464 return val;
6465}
6466
6467static int __shrink_ple_window(int val, int modifier, int minimum)
6468{
6469 if (modifier < 1)
6470 return ple_window;
6471
6472 if (modifier < ple_window)
6473 val /= modifier;
6474 else
6475 val -= modifier;
6476
6477 return max(val, minimum);
6478}
6479
6480static void grow_ple_window(struct kvm_vcpu *vcpu)
6481{
6482 struct vcpu_vmx *vmx = to_vmx(vcpu);
6483 int old = vmx->ple_window;
6484
6485 vmx->ple_window = __grow_ple_window(old);
6486
6487 if (vmx->ple_window != old)
6488 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006489
6490 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006491}
6492
6493static void shrink_ple_window(struct kvm_vcpu *vcpu)
6494{
6495 struct vcpu_vmx *vmx = to_vmx(vcpu);
6496 int old = vmx->ple_window;
6497
6498 vmx->ple_window = __shrink_ple_window(old,
6499 ple_window_shrink, ple_window);
6500
6501 if (vmx->ple_window != old)
6502 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006503
6504 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006505}
6506
6507/*
6508 * ple_window_actual_max is computed to be one grow_ple_window() below
6509 * ple_window_max. (See __grow_ple_window for the reason.)
6510 * This prevents overflows, because ple_window_max is int.
6511 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6512 * this process.
6513 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6514 */
6515static void update_ple_window_actual_max(void)
6516{
6517 ple_window_actual_max =
6518 __shrink_ple_window(max(ple_window_max, ple_window),
6519 ple_window_grow, INT_MIN);
6520}
6521
Feng Wubf9f6ac2015-09-18 22:29:55 +08006522/*
6523 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6524 */
6525static void wakeup_handler(void)
6526{
6527 struct kvm_vcpu *vcpu;
6528 int cpu = smp_processor_id();
6529
6530 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6531 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6532 blocked_vcpu_list) {
6533 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6534
6535 if (pi_test_on(pi_desc) == 1)
6536 kvm_vcpu_kick(vcpu);
6537 }
6538 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6539}
6540
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006541void vmx_enable_tdp(void)
6542{
6543 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
6544 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
6545 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
6546 0ull, VMX_EPT_EXECUTABLE_MASK,
6547 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Peter Feiner995f00a2017-06-30 17:26:32 -07006548 VMX_EPT_RWX_MASK);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006549
6550 ept_set_mmio_spte_mask();
6551 kvm_enable_tdp();
6552}
6553
Tiejun Chenf2c76482014-10-28 10:14:47 +08006554static __init int hardware_setup(void)
6555{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006556 int r = -ENOMEM, i, msr;
6557
6558 rdmsrl_safe(MSR_EFER, &host_efer);
6559
6560 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6561 kvm_define_shared_msr(i, vmx_msr_index[i]);
6562
Radim Krčmář23611332016-09-29 22:41:33 +02006563 for (i = 0; i < VMX_BITMAP_NR; i++) {
6564 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
6565 if (!vmx_bitmap[i])
6566 goto out;
6567 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006568
6569 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006570 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6571 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6572
6573 /*
6574 * Allow direct access to the PC debug port (it is often used for I/O
6575 * delays, but the vmexits simply slow things down).
6576 */
6577 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6578 clear_bit(0x80, vmx_io_bitmap_a);
6579
6580 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6581
6582 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6583 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6584
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006585 if (setup_vmcs_config(&vmcs_config) < 0) {
6586 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02006587 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006588 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006589
6590 if (boot_cpu_has(X86_FEATURE_NX))
6591 kvm_enable_efer_bits(EFER_NX);
6592
Wanpeng Li08d839c2017-03-23 05:30:08 -07006593 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
6594 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
Tiejun Chenf2c76482014-10-28 10:14:47 +08006595 enable_vpid = 0;
Wanpeng Li08d839c2017-03-23 05:30:08 -07006596
Tiejun Chenf2c76482014-10-28 10:14:47 +08006597 if (!cpu_has_vmx_shadow_vmcs())
6598 enable_shadow_vmcs = 0;
6599 if (enable_shadow_vmcs)
6600 init_vmcs_shadow_fields();
6601
6602 if (!cpu_has_vmx_ept() ||
6603 !cpu_has_vmx_ept_4levels()) {
6604 enable_ept = 0;
6605 enable_unrestricted_guest = 0;
6606 enable_ept_ad_bits = 0;
6607 }
6608
Wanpeng Lifce6ac42017-05-11 02:58:56 -07006609 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006610 enable_ept_ad_bits = 0;
6611
6612 if (!cpu_has_vmx_unrestricted_guest())
6613 enable_unrestricted_guest = 0;
6614
Paolo Bonziniad15a292015-01-30 16:18:49 +01006615 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006616 flexpriority_enabled = 0;
6617
Paolo Bonziniad15a292015-01-30 16:18:49 +01006618 /*
6619 * set_apic_access_page_addr() is used to reload apic access
6620 * page upon invalidation. No need to do anything if not
6621 * using the APIC_ACCESS_ADDR VMCS field.
6622 */
6623 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006624 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006625
6626 if (!cpu_has_vmx_tpr_shadow())
6627 kvm_x86_ops->update_cr8_intercept = NULL;
6628
6629 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6630 kvm_disable_largepages();
6631
6632 if (!cpu_has_vmx_ple())
6633 ple_gap = 0;
6634
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006635 if (!cpu_has_vmx_apicv()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08006636 enable_apicv = 0;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006637 kvm_x86_ops->sync_pir_to_irr = NULL;
6638 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006639
Haozhong Zhang64903d62015-10-20 15:39:09 +08006640 if (cpu_has_vmx_tsc_scaling()) {
6641 kvm_has_tsc_control = true;
6642 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6643 kvm_tsc_scaling_ratio_frac_bits = 48;
6644 }
6645
Tiejun Chenbaa03522014-12-23 16:21:11 +08006646 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6647 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6648 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6649 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6650 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6651 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006652
Wanpeng Lic63e4562016-09-23 19:17:16 +08006653 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
6654 vmx_msr_bitmap_legacy, PAGE_SIZE);
6655 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
6656 vmx_msr_bitmap_longmode, PAGE_SIZE);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006657 memcpy(vmx_msr_bitmap_legacy_x2apic,
6658 vmx_msr_bitmap_legacy, PAGE_SIZE);
6659 memcpy(vmx_msr_bitmap_longmode_x2apic,
6660 vmx_msr_bitmap_longmode, PAGE_SIZE);
6661
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006662 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6663
Radim Krčmář40d83382016-09-29 22:41:31 +02006664 for (msr = 0x800; msr <= 0x8ff; msr++) {
6665 if (msr == 0x839 /* TMCCT */)
6666 continue;
Radim Krčmář2e69f862016-09-29 22:41:32 +02006667 vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
Radim Krčmář40d83382016-09-29 22:41:31 +02006668 }
Tiejun Chenbaa03522014-12-23 16:21:11 +08006669
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006670 /*
Radim Krčmář2e69f862016-09-29 22:41:32 +02006671 * TPR reads and writes can be virtualized even if virtual interrupt
6672 * delivery is not in use.
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006673 */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006674 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
6675 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);
6676
Roman Kagan3ce424e2016-05-18 17:48:20 +03006677 /* EOI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006678 vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
Roman Kagan3ce424e2016-05-18 17:48:20 +03006679 /* SELF-IPI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006680 vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006681
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006682 if (enable_ept)
6683 vmx_enable_tdp();
6684 else
Tiejun Chenbaa03522014-12-23 16:21:11 +08006685 kvm_disable_tdp();
6686
6687 update_ple_window_actual_max();
6688
Kai Huang843e4332015-01-28 10:54:28 +08006689 /*
6690 * Only enable PML when hardware supports PML feature, and both EPT
6691 * and EPT A/D bit features are enabled -- PML depends on them to work.
6692 */
6693 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6694 enable_pml = 0;
6695
6696 if (!enable_pml) {
6697 kvm_x86_ops->slot_enable_log_dirty = NULL;
6698 kvm_x86_ops->slot_disable_log_dirty = NULL;
6699 kvm_x86_ops->flush_log_dirty = NULL;
6700 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6701 }
6702
Yunhong Jiang64672c92016-06-13 14:19:59 -07006703 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6704 u64 vmx_msr;
6705
6706 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6707 cpu_preemption_timer_multi =
6708 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6709 } else {
6710 kvm_x86_ops->set_hv_timer = NULL;
6711 kvm_x86_ops->cancel_hv_timer = NULL;
6712 }
6713
Feng Wubf9f6ac2015-09-18 22:29:55 +08006714 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6715
Ashok Rajc45dcc72016-06-22 14:59:56 +08006716 kvm_mce_cap_supported |= MCG_LMCE_P;
6717
Tiejun Chenf2c76482014-10-28 10:14:47 +08006718 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006719
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006720out:
Radim Krčmář23611332016-09-29 22:41:33 +02006721 for (i = 0; i < VMX_BITMAP_NR; i++)
6722 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006723
6724 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006725}
6726
6727static __exit void hardware_unsetup(void)
6728{
Radim Krčmář23611332016-09-29 22:41:33 +02006729 int i;
6730
6731 for (i = 0; i < VMX_BITMAP_NR; i++)
6732 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006733
Tiejun Chenf2c76482014-10-28 10:14:47 +08006734 free_kvm_area();
6735}
6736
Avi Kivity6aa8b732006-12-10 02:21:36 -08006737/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006738 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6739 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6740 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006741static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006742{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006743 if (ple_gap)
6744 grow_ple_window(vcpu);
6745
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006746 kvm_vcpu_on_spin(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006747 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006748}
6749
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006750static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006751{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006752 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006753}
6754
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006755static int handle_mwait(struct kvm_vcpu *vcpu)
6756{
6757 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6758 return handle_nop(vcpu);
6759}
6760
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006761static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6762{
6763 return 1;
6764}
6765
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006766static int handle_monitor(struct kvm_vcpu *vcpu)
6767{
6768 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6769 return handle_nop(vcpu);
6770}
6771
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006772/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006773 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6774 * We could reuse a single VMCS for all the L2 guests, but we also want the
6775 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6776 * allows keeping them loaded on the processor, and in the future will allow
6777 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6778 * every entry if they never change.
6779 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6780 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6781 *
6782 * The following functions allocate and free a vmcs02 in this pool.
6783 */
6784
6785/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6786static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6787{
6788 struct vmcs02_list *item;
6789 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6790 if (item->vmptr == vmx->nested.current_vmptr) {
6791 list_move(&item->list, &vmx->nested.vmcs02_pool);
6792 return &item->vmcs02;
6793 }
6794
6795 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6796 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006797 item = list_last_entry(&vmx->nested.vmcs02_pool,
6798 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006799 item->vmptr = vmx->nested.current_vmptr;
6800 list_move(&item->list, &vmx->nested.vmcs02_pool);
6801 return &item->vmcs02;
6802 }
6803
6804 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006805 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006806 if (!item)
6807 return NULL;
6808 item->vmcs02.vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07006809 item->vmcs02.shadow_vmcs = NULL;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006810 if (!item->vmcs02.vmcs) {
6811 kfree(item);
6812 return NULL;
6813 }
6814 loaded_vmcs_init(&item->vmcs02);
6815 item->vmptr = vmx->nested.current_vmptr;
6816 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6817 vmx->nested.vmcs02_num++;
6818 return &item->vmcs02;
6819}
6820
6821/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6822static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6823{
6824 struct vmcs02_list *item;
6825 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6826 if (item->vmptr == vmptr) {
6827 free_loaded_vmcs(&item->vmcs02);
6828 list_del(&item->list);
6829 kfree(item);
6830 vmx->nested.vmcs02_num--;
6831 return;
6832 }
6833}
6834
6835/*
6836 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006837 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6838 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006839 */
6840static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6841{
6842 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006843
6844 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006845 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006846 /*
6847 * Something will leak if the above WARN triggers. Better than
6848 * a use-after-free.
6849 */
6850 if (vmx->loaded_vmcs == &item->vmcs02)
6851 continue;
6852
6853 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006854 list_del(&item->list);
6855 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006856 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006857 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006858}
6859
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006860/*
6861 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6862 * set the success or error code of an emulated VMX instruction, as specified
6863 * by Vol 2B, VMX Instruction Reference, "Conventions".
6864 */
6865static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6866{
6867 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6868 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6869 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6870}
6871
6872static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6873{
6874 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6875 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6876 X86_EFLAGS_SF | X86_EFLAGS_OF))
6877 | X86_EFLAGS_CF);
6878}
6879
Abel Gordon145c28d2013-04-18 14:36:55 +03006880static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006881 u32 vm_instruction_error)
6882{
6883 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6884 /*
6885 * failValid writes the error number to the current VMCS, which
6886 * can't be done there isn't a current VMCS.
6887 */
6888 nested_vmx_failInvalid(vcpu);
6889 return;
6890 }
6891 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6892 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6893 X86_EFLAGS_SF | X86_EFLAGS_OF))
6894 | X86_EFLAGS_ZF);
6895 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6896 /*
6897 * We don't need to force a shadow sync because
6898 * VM_INSTRUCTION_ERROR is not shadowed
6899 */
6900}
Abel Gordon145c28d2013-04-18 14:36:55 +03006901
Wincy Vanff651cb2014-12-11 08:52:58 +03006902static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6903{
6904 /* TODO: not to reset guest simply here. */
6905 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02006906 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03006907}
6908
Jan Kiszkaf4124502014-03-07 20:03:13 +01006909static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6910{
6911 struct vcpu_vmx *vmx =
6912 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6913
6914 vmx->nested.preemption_timer_expired = true;
6915 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6916 kvm_vcpu_kick(&vmx->vcpu);
6917
6918 return HRTIMER_NORESTART;
6919}
6920
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006921/*
Bandan Das19677e32014-05-06 02:19:15 -04006922 * Decode the memory-address operand of a vmx instruction, as recorded on an
6923 * exit caused by such an instruction (run by a guest hypervisor).
6924 * On success, returns 0. When the operand is invalid, returns 1 and throws
6925 * #UD or #GP.
6926 */
6927static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6928 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006929 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006930{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006931 gva_t off;
6932 bool exn;
6933 struct kvm_segment s;
6934
Bandan Das19677e32014-05-06 02:19:15 -04006935 /*
6936 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6937 * Execution", on an exit, vmx_instruction_info holds most of the
6938 * addressing components of the operand. Only the displacement part
6939 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6940 * For how an actual address is calculated from all these components,
6941 * refer to Vol. 1, "Operand Addressing".
6942 */
6943 int scaling = vmx_instruction_info & 3;
6944 int addr_size = (vmx_instruction_info >> 7) & 7;
6945 bool is_reg = vmx_instruction_info & (1u << 10);
6946 int seg_reg = (vmx_instruction_info >> 15) & 7;
6947 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6948 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6949 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6950 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6951
6952 if (is_reg) {
6953 kvm_queue_exception(vcpu, UD_VECTOR);
6954 return 1;
6955 }
6956
6957 /* Addr = segment_base + offset */
6958 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006959 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006960 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006961 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006962 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006963 off += kvm_register_read(vcpu, index_reg)<<scaling;
6964 vmx_get_segment(vcpu, &s, seg_reg);
6965 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006966
6967 if (addr_size == 1) /* 32 bit */
6968 *ret &= 0xffffffff;
6969
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006970 /* Checks for #GP/#SS exceptions. */
6971 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006972 if (is_long_mode(vcpu)) {
6973 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6974 * non-canonical form. This is the only check on the memory
6975 * destination for long mode!
6976 */
6977 exn = is_noncanonical_address(*ret);
6978 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006979 /* Protected mode: apply checks for segment validity in the
6980 * following order:
6981 * - segment type check (#GP(0) may be thrown)
6982 * - usability check (#GP(0)/#SS(0))
6983 * - limit check (#GP(0)/#SS(0))
6984 */
6985 if (wr)
6986 /* #GP(0) if the destination operand is located in a
6987 * read-only data segment or any code segment.
6988 */
6989 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6990 else
6991 /* #GP(0) if the source operand is located in an
6992 * execute-only code segment
6993 */
6994 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006995 if (exn) {
6996 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6997 return 1;
6998 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006999 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
7000 */
7001 exn = (s.unusable != 0);
7002 /* Protected mode: #GP(0)/#SS(0) if the memory
7003 * operand is outside the segment limit.
7004 */
7005 exn = exn || (off + sizeof(u64) > s.limit);
7006 }
7007 if (exn) {
7008 kvm_queue_exception_e(vcpu,
7009 seg_reg == VCPU_SREG_SS ?
7010 SS_VECTOR : GP_VECTOR,
7011 0);
7012 return 1;
7013 }
7014
Bandan Das19677e32014-05-06 02:19:15 -04007015 return 0;
7016}
7017
Radim Krčmářcbf71272017-05-19 15:48:51 +02007018static int nested_vmx_get_vmptr(struct kvm_vcpu *vcpu, gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04007019{
7020 gva_t gva;
Bandan Das3573e222014-05-06 02:19:16 -04007021 struct x86_exception e;
Bandan Das3573e222014-05-06 02:19:16 -04007022
7023 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007024 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04007025 return 1;
7026
Radim Krčmářcbf71272017-05-19 15:48:51 +02007027 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, vmpointer,
7028 sizeof(*vmpointer), &e)) {
Bandan Das3573e222014-05-06 02:19:16 -04007029 kvm_inject_page_fault(vcpu, &e);
7030 return 1;
7031 }
7032
Bandan Das3573e222014-05-06 02:19:16 -04007033 return 0;
7034}
7035
Jim Mattsone29acc52016-11-30 12:03:43 -08007036static int enter_vmx_operation(struct kvm_vcpu *vcpu)
7037{
7038 struct vcpu_vmx *vmx = to_vmx(vcpu);
7039 struct vmcs *shadow_vmcs;
7040
7041 if (cpu_has_vmx_msr_bitmap()) {
7042 vmx->nested.msr_bitmap =
7043 (unsigned long *)__get_free_page(GFP_KERNEL);
7044 if (!vmx->nested.msr_bitmap)
7045 goto out_msr_bitmap;
7046 }
7047
7048 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
7049 if (!vmx->nested.cached_vmcs12)
7050 goto out_cached_vmcs12;
7051
7052 if (enable_shadow_vmcs) {
7053 shadow_vmcs = alloc_vmcs();
7054 if (!shadow_vmcs)
7055 goto out_shadow_vmcs;
7056 /* mark vmcs as shadow */
7057 shadow_vmcs->revision_id |= (1u << 31);
7058 /* init shadow vmcs */
7059 vmcs_clear(shadow_vmcs);
7060 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
7061 }
7062
7063 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
7064 vmx->nested.vmcs02_num = 0;
7065
7066 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
7067 HRTIMER_MODE_REL_PINNED);
7068 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7069
7070 vmx->nested.vmxon = true;
7071 return 0;
7072
7073out_shadow_vmcs:
7074 kfree(vmx->nested.cached_vmcs12);
7075
7076out_cached_vmcs12:
7077 free_page((unsigned long)vmx->nested.msr_bitmap);
7078
7079out_msr_bitmap:
7080 return -ENOMEM;
7081}
7082
Bandan Das3573e222014-05-06 02:19:16 -04007083/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007084 * Emulate the VMXON instruction.
7085 * Currently, we just remember that VMX is active, and do not save or even
7086 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
7087 * do not currently need to store anything in that guest-allocated memory
7088 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
7089 * argument is different from the VMXON pointer (which the spec says they do).
7090 */
7091static int handle_vmon(struct kvm_vcpu *vcpu)
7092{
Jim Mattsone29acc52016-11-30 12:03:43 -08007093 int ret;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007094 gpa_t vmptr;
7095 struct page *page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007096 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007097 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7098 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007099
Jim Mattson70f3aac2017-04-26 08:53:46 -07007100 /*
7101 * The Intel VMX Instruction Reference lists a bunch of bits that are
7102 * prerequisite to running VMXON, most notably cr4.VMXE must be set to
7103 * 1 (see vmx_set_cr4() for when we allow the guest to set this).
7104 * Otherwise, we should fail with #UD. But most faulting conditions
7105 * have already been checked by hardware, prior to the VM-exit for
7106 * VMXON. We do test guest cr4.VMXE because processor CR4 always has
7107 * that bit set to 1 in non-root mode.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007108 */
Jim Mattson70f3aac2017-04-26 08:53:46 -07007109 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE)) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007110 kvm_queue_exception(vcpu, UD_VECTOR);
7111 return 1;
7112 }
7113
Abel Gordon145c28d2013-04-18 14:36:55 +03007114 if (vmx->nested.vmxon) {
7115 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007116 return kvm_skip_emulated_instruction(vcpu);
Abel Gordon145c28d2013-04-18 14:36:55 +03007117 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007118
Haozhong Zhang3b840802016-06-22 14:59:54 +08007119 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007120 != VMXON_NEEDED_FEATURES) {
7121 kvm_inject_gp(vcpu, 0);
7122 return 1;
7123 }
7124
Radim Krčmářcbf71272017-05-19 15:48:51 +02007125 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Jim Mattson21e7fbe2016-12-22 15:49:55 -08007126 return 1;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007127
7128 /*
7129 * SDM 3: 24.11.5
7130 * The first 4 bytes of VMXON region contain the supported
7131 * VMCS revision identifier
7132 *
7133 * Note - IA32_VMX_BASIC[48] will never be 1 for the nested case;
7134 * which replaces physical address width with 32
7135 */
7136 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7137 nested_vmx_failInvalid(vcpu);
7138 return kvm_skip_emulated_instruction(vcpu);
7139 }
7140
7141 page = nested_get_page(vcpu, vmptr);
7142 if (page == NULL) {
7143 nested_vmx_failInvalid(vcpu);
7144 return kvm_skip_emulated_instruction(vcpu);
7145 }
7146 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
7147 kunmap(page);
7148 nested_release_page_clean(page);
7149 nested_vmx_failInvalid(vcpu);
7150 return kvm_skip_emulated_instruction(vcpu);
7151 }
7152 kunmap(page);
7153 nested_release_page_clean(page);
7154
7155 vmx->nested.vmxon_ptr = vmptr;
Jim Mattsone29acc52016-11-30 12:03:43 -08007156 ret = enter_vmx_operation(vcpu);
7157 if (ret)
7158 return ret;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007159
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007160 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007161 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007162}
7163
7164/*
7165 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7166 * for running VMX instructions (except VMXON, whose prerequisites are
7167 * slightly different). It also specifies what exception to inject otherwise.
Jim Mattson70f3aac2017-04-26 08:53:46 -07007168 * Note that many of these exceptions have priority over VM exits, so they
7169 * don't have to be checked again here.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007170 */
7171static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7172{
Jim Mattson70f3aac2017-04-26 08:53:46 -07007173 if (!to_vmx(vcpu)->nested.vmxon) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007174 kvm_queue_exception(vcpu, UD_VECTOR);
7175 return 0;
7176 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007177 return 1;
7178}
7179
Abel Gordone7953d72013-04-18 14:37:55 +03007180static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7181{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007182 if (vmx->nested.current_vmptr == -1ull)
7183 return;
7184
7185 /* current_vmptr and current_vmcs12 are always set/reset together */
7186 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
7187 return;
7188
Abel Gordon012f83c2013-04-18 14:39:25 +03007189 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007190 /* copy to memory all shadowed fields in case
7191 they were modified */
7192 copy_shadow_to_vmcs12(vmx);
7193 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007194 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
7195 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007196 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03007197 }
Wincy Van705699a2015-02-03 23:58:17 +08007198 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007199
7200 /* Flush VMCS12 to guest memory */
7201 memcpy(vmx->nested.current_vmcs12, vmx->nested.cached_vmcs12,
7202 VMCS12_SIZE);
7203
Abel Gordone7953d72013-04-18 14:37:55 +03007204 kunmap(vmx->nested.current_vmcs12_page);
7205 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007206 vmx->nested.current_vmptr = -1ull;
7207 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03007208}
7209
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007210/*
7211 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7212 * just stops using VMX.
7213 */
7214static void free_nested(struct vcpu_vmx *vmx)
7215{
7216 if (!vmx->nested.vmxon)
7217 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007218
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007219 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007220 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007221 nested_release_vmcs12(vmx);
Radim Krčmářd048c092016-08-08 20:16:22 +02007222 if (vmx->nested.msr_bitmap) {
7223 free_page((unsigned long)vmx->nested.msr_bitmap);
7224 vmx->nested.msr_bitmap = NULL;
7225 }
Jim Mattson355f4fb2016-10-28 08:29:39 -07007226 if (enable_shadow_vmcs) {
7227 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7228 free_vmcs(vmx->vmcs01.shadow_vmcs);
7229 vmx->vmcs01.shadow_vmcs = NULL;
7230 }
David Matlack4f2777b2016-07-13 17:16:37 -07007231 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007232 /* Unpin physical memory we referred to in current vmcs02 */
7233 if (vmx->nested.apic_access_page) {
7234 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007235 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007236 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007237 if (vmx->nested.virtual_apic_page) {
7238 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007239 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007240 }
Wincy Van705699a2015-02-03 23:58:17 +08007241 if (vmx->nested.pi_desc_page) {
7242 kunmap(vmx->nested.pi_desc_page);
7243 nested_release_page(vmx->nested.pi_desc_page);
7244 vmx->nested.pi_desc_page = NULL;
7245 vmx->nested.pi_desc = NULL;
7246 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007247
7248 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007249}
7250
7251/* Emulate the VMXOFF instruction */
7252static int handle_vmoff(struct kvm_vcpu *vcpu)
7253{
7254 if (!nested_vmx_check_permission(vcpu))
7255 return 1;
7256 free_nested(to_vmx(vcpu));
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007257 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007258 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007259}
7260
Nadav Har'El27d6c862011-05-25 23:06:59 +03007261/* Emulate the VMCLEAR instruction */
7262static int handle_vmclear(struct kvm_vcpu *vcpu)
7263{
7264 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson587d7e722017-03-02 12:41:48 -08007265 u32 zero = 0;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007266 gpa_t vmptr;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007267
7268 if (!nested_vmx_check_permission(vcpu))
7269 return 1;
7270
Radim Krčmářcbf71272017-05-19 15:48:51 +02007271 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007272 return 1;
7273
Radim Krčmářcbf71272017-05-19 15:48:51 +02007274 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7275 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
7276 return kvm_skip_emulated_instruction(vcpu);
7277 }
7278
7279 if (vmptr == vmx->nested.vmxon_ptr) {
7280 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_VMXON_POINTER);
7281 return kvm_skip_emulated_instruction(vcpu);
7282 }
7283
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007284 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007285 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007286
Jim Mattson587d7e722017-03-02 12:41:48 -08007287 kvm_vcpu_write_guest(vcpu,
7288 vmptr + offsetof(struct vmcs12, launch_state),
7289 &zero, sizeof(zero));
Nadav Har'El27d6c862011-05-25 23:06:59 +03007290
7291 nested_free_vmcs02(vmx, vmptr);
7292
Nadav Har'El27d6c862011-05-25 23:06:59 +03007293 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007294 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007295}
7296
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007297static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7298
7299/* Emulate the VMLAUNCH instruction */
7300static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7301{
7302 return nested_vmx_run(vcpu, true);
7303}
7304
7305/* Emulate the VMRESUME instruction */
7306static int handle_vmresume(struct kvm_vcpu *vcpu)
7307{
7308
7309 return nested_vmx_run(vcpu, false);
7310}
7311
Nadav Har'El49f705c2011-05-25 23:08:30 +03007312/*
7313 * Read a vmcs12 field. Since these can have varying lengths and we return
7314 * one type, we chose the biggest type (u64) and zero-extend the return value
7315 * to that size. Note that the caller, handle_vmread, might need to use only
7316 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7317 * 64-bit fields are to be returned).
7318 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007319static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7320 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007321{
7322 short offset = vmcs_field_to_offset(field);
7323 char *p;
7324
7325 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007326 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007327
7328 p = ((char *)(get_vmcs12(vcpu))) + offset;
7329
7330 switch (vmcs_field_type(field)) {
7331 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7332 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007333 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007334 case VMCS_FIELD_TYPE_U16:
7335 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007336 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007337 case VMCS_FIELD_TYPE_U32:
7338 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007339 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007340 case VMCS_FIELD_TYPE_U64:
7341 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007342 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007343 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007344 WARN_ON(1);
7345 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007346 }
7347}
7348
Abel Gordon20b97fe2013-04-18 14:36:25 +03007349
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007350static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7351 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007352 short offset = vmcs_field_to_offset(field);
7353 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7354 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007355 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007356
7357 switch (vmcs_field_type(field)) {
7358 case VMCS_FIELD_TYPE_U16:
7359 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007360 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007361 case VMCS_FIELD_TYPE_U32:
7362 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007363 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007364 case VMCS_FIELD_TYPE_U64:
7365 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007366 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007367 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7368 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007369 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007370 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007371 WARN_ON(1);
7372 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007373 }
7374
7375}
7376
Abel Gordon16f5b902013-04-18 14:38:25 +03007377static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7378{
7379 int i;
7380 unsigned long field;
7381 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007382 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007383 const unsigned long *fields = shadow_read_write_fields;
7384 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007385
Jan Kiszka282da872014-10-08 18:05:39 +02007386 preempt_disable();
7387
Abel Gordon16f5b902013-04-18 14:38:25 +03007388 vmcs_load(shadow_vmcs);
7389
7390 for (i = 0; i < num_fields; i++) {
7391 field = fields[i];
7392 switch (vmcs_field_type(field)) {
7393 case VMCS_FIELD_TYPE_U16:
7394 field_value = vmcs_read16(field);
7395 break;
7396 case VMCS_FIELD_TYPE_U32:
7397 field_value = vmcs_read32(field);
7398 break;
7399 case VMCS_FIELD_TYPE_U64:
7400 field_value = vmcs_read64(field);
7401 break;
7402 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7403 field_value = vmcs_readl(field);
7404 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007405 default:
7406 WARN_ON(1);
7407 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007408 }
7409 vmcs12_write_any(&vmx->vcpu, field, field_value);
7410 }
7411
7412 vmcs_clear(shadow_vmcs);
7413 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007414
7415 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007416}
7417
Abel Gordonc3114422013-04-18 14:38:55 +03007418static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7419{
Mathias Krausec2bae892013-06-26 20:36:21 +02007420 const unsigned long *fields[] = {
7421 shadow_read_write_fields,
7422 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007423 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007424 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007425 max_shadow_read_write_fields,
7426 max_shadow_read_only_fields
7427 };
7428 int i, q;
7429 unsigned long field;
7430 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007431 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007432
7433 vmcs_load(shadow_vmcs);
7434
Mathias Krausec2bae892013-06-26 20:36:21 +02007435 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007436 for (i = 0; i < max_fields[q]; i++) {
7437 field = fields[q][i];
7438 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7439
7440 switch (vmcs_field_type(field)) {
7441 case VMCS_FIELD_TYPE_U16:
7442 vmcs_write16(field, (u16)field_value);
7443 break;
7444 case VMCS_FIELD_TYPE_U32:
7445 vmcs_write32(field, (u32)field_value);
7446 break;
7447 case VMCS_FIELD_TYPE_U64:
7448 vmcs_write64(field, (u64)field_value);
7449 break;
7450 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7451 vmcs_writel(field, (long)field_value);
7452 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007453 default:
7454 WARN_ON(1);
7455 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007456 }
7457 }
7458 }
7459
7460 vmcs_clear(shadow_vmcs);
7461 vmcs_load(vmx->loaded_vmcs->vmcs);
7462}
7463
Nadav Har'El49f705c2011-05-25 23:08:30 +03007464/*
7465 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7466 * used before) all generate the same failure when it is missing.
7467 */
7468static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7469{
7470 struct vcpu_vmx *vmx = to_vmx(vcpu);
7471 if (vmx->nested.current_vmptr == -1ull) {
7472 nested_vmx_failInvalid(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007473 return 0;
7474 }
7475 return 1;
7476}
7477
7478static int handle_vmread(struct kvm_vcpu *vcpu)
7479{
7480 unsigned long field;
7481 u64 field_value;
7482 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7483 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7484 gva_t gva = 0;
7485
Kyle Hueyeb277562016-11-29 12:40:39 -08007486 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007487 return 1;
7488
Kyle Huey6affcbe2016-11-29 12:40:40 -08007489 if (!nested_vmx_check_vmcs12(vcpu))
7490 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007491
Nadav Har'El49f705c2011-05-25 23:08:30 +03007492 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007493 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007494 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007495 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007496 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007497 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007498 }
7499 /*
7500 * Now copy part of this value to register or memory, as requested.
7501 * Note that the number of bits actually copied is 32 or 64 depending
7502 * on the guest's mode (32 or 64 bit), not on the given field's length.
7503 */
7504 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007505 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007506 field_value);
7507 } else {
7508 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007509 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007510 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007511 /* _system ok, as hardware has verified cpl=0 */
Nadav Har'El49f705c2011-05-25 23:08:30 +03007512 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7513 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7514 }
7515
7516 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007517 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007518}
7519
7520
7521static int handle_vmwrite(struct kvm_vcpu *vcpu)
7522{
7523 unsigned long field;
7524 gva_t gva;
7525 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7526 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007527 /* The value to write might be 32 or 64 bits, depending on L1's long
7528 * mode, and eventually we need to write that into a field of several
7529 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007530 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007531 * bits into the vmcs12 field.
7532 */
7533 u64 field_value = 0;
7534 struct x86_exception e;
7535
Kyle Hueyeb277562016-11-29 12:40:39 -08007536 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007537 return 1;
7538
Kyle Huey6affcbe2016-11-29 12:40:40 -08007539 if (!nested_vmx_check_vmcs12(vcpu))
7540 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007541
Nadav Har'El49f705c2011-05-25 23:08:30 +03007542 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007543 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007544 (((vmx_instruction_info) >> 3) & 0xf));
7545 else {
7546 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007547 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007548 return 1;
7549 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007550 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007551 kvm_inject_page_fault(vcpu, &e);
7552 return 1;
7553 }
7554 }
7555
7556
Nadav Amit27e6fb52014-06-18 17:19:26 +03007557 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007558 if (vmcs_field_readonly(field)) {
7559 nested_vmx_failValid(vcpu,
7560 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007561 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007562 }
7563
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007564 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007565 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007566 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007567 }
7568
7569 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007570 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007571}
7572
Jim Mattsona8bc2842016-11-30 12:03:44 -08007573static void set_current_vmptr(struct vcpu_vmx *vmx, gpa_t vmptr)
7574{
7575 vmx->nested.current_vmptr = vmptr;
7576 if (enable_shadow_vmcs) {
7577 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7578 SECONDARY_EXEC_SHADOW_VMCS);
7579 vmcs_write64(VMCS_LINK_POINTER,
7580 __pa(vmx->vmcs01.shadow_vmcs));
7581 vmx->nested.sync_shadow_vmcs = true;
7582 }
7583}
7584
Nadav Har'El63846662011-05-25 23:07:29 +03007585/* Emulate the VMPTRLD instruction */
7586static int handle_vmptrld(struct kvm_vcpu *vcpu)
7587{
7588 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007589 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007590
7591 if (!nested_vmx_check_permission(vcpu))
7592 return 1;
7593
Radim Krčmářcbf71272017-05-19 15:48:51 +02007594 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007595 return 1;
7596
Radim Krčmářcbf71272017-05-19 15:48:51 +02007597 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7598 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
7599 return kvm_skip_emulated_instruction(vcpu);
7600 }
7601
7602 if (vmptr == vmx->nested.vmxon_ptr) {
7603 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_VMXON_POINTER);
7604 return kvm_skip_emulated_instruction(vcpu);
7605 }
7606
Nadav Har'El63846662011-05-25 23:07:29 +03007607 if (vmx->nested.current_vmptr != vmptr) {
7608 struct vmcs12 *new_vmcs12;
7609 struct page *page;
7610 page = nested_get_page(vcpu, vmptr);
7611 if (page == NULL) {
7612 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007613 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007614 }
7615 new_vmcs12 = kmap(page);
7616 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7617 kunmap(page);
7618 nested_release_page_clean(page);
7619 nested_vmx_failValid(vcpu,
7620 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007621 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007622 }
Nadav Har'El63846662011-05-25 23:07:29 +03007623
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007624 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007625 vmx->nested.current_vmcs12 = new_vmcs12;
7626 vmx->nested.current_vmcs12_page = page;
David Matlack4f2777b2016-07-13 17:16:37 -07007627 /*
7628 * Load VMCS12 from guest memory since it is not already
7629 * cached.
7630 */
7631 memcpy(vmx->nested.cached_vmcs12,
7632 vmx->nested.current_vmcs12, VMCS12_SIZE);
Jim Mattsona8bc2842016-11-30 12:03:44 -08007633 set_current_vmptr(vmx, vmptr);
Nadav Har'El63846662011-05-25 23:07:29 +03007634 }
7635
7636 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007637 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007638}
7639
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007640/* Emulate the VMPTRST instruction */
7641static int handle_vmptrst(struct kvm_vcpu *vcpu)
7642{
7643 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7644 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7645 gva_t vmcs_gva;
7646 struct x86_exception e;
7647
7648 if (!nested_vmx_check_permission(vcpu))
7649 return 1;
7650
7651 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007652 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007653 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007654 /* ok to use *_system, as hardware has verified cpl=0 */
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007655 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7656 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7657 sizeof(u64), &e)) {
7658 kvm_inject_page_fault(vcpu, &e);
7659 return 1;
7660 }
7661 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007662 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007663}
7664
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007665/* Emulate the INVEPT instruction */
7666static int handle_invept(struct kvm_vcpu *vcpu)
7667{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007668 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007669 u32 vmx_instruction_info, types;
7670 unsigned long type;
7671 gva_t gva;
7672 struct x86_exception e;
7673 struct {
7674 u64 eptp, gpa;
7675 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007676
Wincy Vanb9c237b2015-02-03 23:56:30 +08007677 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7678 SECONDARY_EXEC_ENABLE_EPT) ||
7679 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007680 kvm_queue_exception(vcpu, UD_VECTOR);
7681 return 1;
7682 }
7683
7684 if (!nested_vmx_check_permission(vcpu))
7685 return 1;
7686
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007687 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007688 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007689
Wincy Vanb9c237b2015-02-03 23:56:30 +08007690 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007691
Jim Mattson85c856b2016-10-26 08:38:38 -07007692 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007693 nested_vmx_failValid(vcpu,
7694 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007695 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007696 }
7697
7698 /* According to the Intel VMX instruction reference, the memory
7699 * operand is read even if it isn't needed (e.g., for type==global)
7700 */
7701 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007702 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007703 return 1;
7704 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7705 sizeof(operand), &e)) {
7706 kvm_inject_page_fault(vcpu, &e);
7707 return 1;
7708 }
7709
7710 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007711 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007712 /*
7713 * TODO: track mappings and invalidate
7714 * single context requests appropriately
7715 */
7716 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007717 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007718 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007719 nested_vmx_succeed(vcpu);
7720 break;
7721 default:
7722 BUG_ON(1);
7723 break;
7724 }
7725
Kyle Huey6affcbe2016-11-29 12:40:40 -08007726 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007727}
7728
Petr Matouseka642fc32014-09-23 20:22:30 +02007729static int handle_invvpid(struct kvm_vcpu *vcpu)
7730{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007731 struct vcpu_vmx *vmx = to_vmx(vcpu);
7732 u32 vmx_instruction_info;
7733 unsigned long type, types;
7734 gva_t gva;
7735 struct x86_exception e;
Jim Mattson40352602017-06-28 09:37:37 -07007736 struct {
7737 u64 vpid;
7738 u64 gla;
7739 } operand;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007740
7741 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7742 SECONDARY_EXEC_ENABLE_VPID) ||
7743 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7744 kvm_queue_exception(vcpu, UD_VECTOR);
7745 return 1;
7746 }
7747
7748 if (!nested_vmx_check_permission(vcpu))
7749 return 1;
7750
7751 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7752 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7753
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007754 types = (vmx->nested.nested_vmx_vpid_caps &
7755 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007756
Jim Mattson85c856b2016-10-26 08:38:38 -07007757 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007758 nested_vmx_failValid(vcpu,
7759 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007760 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007761 }
7762
7763 /* according to the intel vmx instruction reference, the memory
7764 * operand is read even if it isn't needed (e.g., for type==global)
7765 */
7766 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7767 vmx_instruction_info, false, &gva))
7768 return 1;
Jim Mattson40352602017-06-28 09:37:37 -07007769 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7770 sizeof(operand), &e)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007771 kvm_inject_page_fault(vcpu, &e);
7772 return 1;
7773 }
Jim Mattson40352602017-06-28 09:37:37 -07007774 if (operand.vpid >> 16) {
7775 nested_vmx_failValid(vcpu,
7776 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7777 return kvm_skip_emulated_instruction(vcpu);
7778 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007779
7780 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007781 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Jim Mattson40352602017-06-28 09:37:37 -07007782 if (is_noncanonical_address(operand.gla)) {
7783 nested_vmx_failValid(vcpu,
7784 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7785 return kvm_skip_emulated_instruction(vcpu);
7786 }
7787 /* fall through */
Paolo Bonzinief697a72016-03-18 16:58:38 +01007788 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007789 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
Jim Mattson40352602017-06-28 09:37:37 -07007790 if (!operand.vpid) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007791 nested_vmx_failValid(vcpu,
7792 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007793 return kvm_skip_emulated_instruction(vcpu);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007794 }
7795 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007796 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007797 break;
7798 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007799 WARN_ON_ONCE(1);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007800 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007801 }
7802
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007803 __vmx_flush_tlb(vcpu, vmx->nested.vpid02);
7804 nested_vmx_succeed(vcpu);
7805
Kyle Huey6affcbe2016-11-29 12:40:40 -08007806 return kvm_skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007807}
7808
Kai Huang843e4332015-01-28 10:54:28 +08007809static int handle_pml_full(struct kvm_vcpu *vcpu)
7810{
7811 unsigned long exit_qualification;
7812
7813 trace_kvm_pml_full(vcpu->vcpu_id);
7814
7815 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7816
7817 /*
7818 * PML buffer FULL happened while executing iret from NMI,
7819 * "blocked by NMI" bit has to be set before next VM entry.
7820 */
7821 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Kai Huang843e4332015-01-28 10:54:28 +08007822 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7823 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7824 GUEST_INTR_STATE_NMI);
7825
7826 /*
7827 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7828 * here.., and there's no userspace involvement needed for PML.
7829 */
7830 return 1;
7831}
7832
Yunhong Jiang64672c92016-06-13 14:19:59 -07007833static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7834{
7835 kvm_lapic_expired_hv_timer(vcpu);
7836 return 1;
7837}
7838
Nadav Har'El0140cae2011-05-25 23:06:28 +03007839/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007840 * The exit handlers return 1 if the exit was handled fully and guest execution
7841 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7842 * to be done to userspace and return 0.
7843 */
Mathias Krause772e0312012-08-30 01:30:19 +02007844static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007845 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7846 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007847 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007848 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007849 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007850 [EXIT_REASON_CR_ACCESS] = handle_cr,
7851 [EXIT_REASON_DR_ACCESS] = handle_dr,
7852 [EXIT_REASON_CPUID] = handle_cpuid,
7853 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7854 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7855 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7856 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007857 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007858 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007859 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007860 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007861 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007862 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007863 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007864 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007865 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007866 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007867 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007868 [EXIT_REASON_VMOFF] = handle_vmoff,
7869 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007870 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7871 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007872 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007873 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007874 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007875 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007876 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007877 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007878 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7879 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007880 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007881 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007882 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007883 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007884 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007885 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007886 [EXIT_REASON_XSAVES] = handle_xsaves,
7887 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007888 [EXIT_REASON_PML_FULL] = handle_pml_full,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007889 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007890};
7891
7892static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007893 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007894
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007895static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7896 struct vmcs12 *vmcs12)
7897{
7898 unsigned long exit_qualification;
7899 gpa_t bitmap, last_bitmap;
7900 unsigned int port;
7901 int size;
7902 u8 b;
7903
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007904 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007905 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007906
7907 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7908
7909 port = exit_qualification >> 16;
7910 size = (exit_qualification & 7) + 1;
7911
7912 last_bitmap = (gpa_t)-1;
7913 b = -1;
7914
7915 while (size > 0) {
7916 if (port < 0x8000)
7917 bitmap = vmcs12->io_bitmap_a;
7918 else if (port < 0x10000)
7919 bitmap = vmcs12->io_bitmap_b;
7920 else
Joe Perches1d804d02015-03-30 16:46:09 -07007921 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007922 bitmap += (port & 0x7fff) / 8;
7923
7924 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007925 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007926 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007927 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007928 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007929
7930 port++;
7931 size--;
7932 last_bitmap = bitmap;
7933 }
7934
Joe Perches1d804d02015-03-30 16:46:09 -07007935 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007936}
7937
Nadav Har'El644d7112011-05-25 23:12:35 +03007938/*
7939 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7940 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7941 * disinterest in the current event (read or write a specific MSR) by using an
7942 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7943 */
7944static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7945 struct vmcs12 *vmcs12, u32 exit_reason)
7946{
7947 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7948 gpa_t bitmap;
7949
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007950 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007951 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007952
7953 /*
7954 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7955 * for the four combinations of read/write and low/high MSR numbers.
7956 * First we need to figure out which of the four to use:
7957 */
7958 bitmap = vmcs12->msr_bitmap;
7959 if (exit_reason == EXIT_REASON_MSR_WRITE)
7960 bitmap += 2048;
7961 if (msr_index >= 0xc0000000) {
7962 msr_index -= 0xc0000000;
7963 bitmap += 1024;
7964 }
7965
7966 /* Then read the msr_index'th bit from this bitmap: */
7967 if (msr_index < 1024*8) {
7968 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007969 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007970 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007971 return 1 & (b >> (msr_index & 7));
7972 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007973 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007974}
7975
7976/*
7977 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7978 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7979 * intercept (via guest_host_mask etc.) the current event.
7980 */
7981static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7982 struct vmcs12 *vmcs12)
7983{
7984 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7985 int cr = exit_qualification & 15;
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02007986 int reg;
7987 unsigned long val;
Nadav Har'El644d7112011-05-25 23:12:35 +03007988
7989 switch ((exit_qualification >> 4) & 3) {
7990 case 0: /* mov to cr */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02007991 reg = (exit_qualification >> 8) & 15;
7992 val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007993 switch (cr) {
7994 case 0:
7995 if (vmcs12->cr0_guest_host_mask &
7996 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007997 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007998 break;
7999 case 3:
8000 if ((vmcs12->cr3_target_count >= 1 &&
8001 vmcs12->cr3_target_value0 == val) ||
8002 (vmcs12->cr3_target_count >= 2 &&
8003 vmcs12->cr3_target_value1 == val) ||
8004 (vmcs12->cr3_target_count >= 3 &&
8005 vmcs12->cr3_target_value2 == val) ||
8006 (vmcs12->cr3_target_count >= 4 &&
8007 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07008008 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008009 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008010 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008011 break;
8012 case 4:
8013 if (vmcs12->cr4_guest_host_mask &
8014 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07008015 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008016 break;
8017 case 8:
8018 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008019 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008020 break;
8021 }
8022 break;
8023 case 2: /* clts */
8024 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
8025 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008026 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008027 break;
8028 case 1: /* mov from cr */
8029 switch (cr) {
8030 case 3:
8031 if (vmcs12->cpu_based_vm_exec_control &
8032 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008033 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008034 break;
8035 case 8:
8036 if (vmcs12->cpu_based_vm_exec_control &
8037 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008038 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008039 break;
8040 }
8041 break;
8042 case 3: /* lmsw */
8043 /*
8044 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
8045 * cr0. Other attempted changes are ignored, with no exit.
8046 */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008047 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Nadav Har'El644d7112011-05-25 23:12:35 +03008048 if (vmcs12->cr0_guest_host_mask & 0xe &
8049 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008050 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008051 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
8052 !(vmcs12->cr0_read_shadow & 0x1) &&
8053 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07008054 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008055 break;
8056 }
Joe Perches1d804d02015-03-30 16:46:09 -07008057 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008058}
8059
8060/*
8061 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
8062 * should handle it ourselves in L0 (and then continue L2). Only call this
8063 * when in is_guest_mode (L2).
8064 */
Paolo Bonzini7313c692017-07-27 10:31:25 +02008065static bool nested_vmx_exit_reflected(struct kvm_vcpu *vcpu, u32 exit_reason)
Nadav Har'El644d7112011-05-25 23:12:35 +03008066{
Nadav Har'El644d7112011-05-25 23:12:35 +03008067 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8068 struct vcpu_vmx *vmx = to_vmx(vcpu);
8069 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8070
Jan Kiszka542060e2014-01-04 18:47:21 +01008071 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
8072 vmcs_readl(EXIT_QUALIFICATION),
8073 vmx->idt_vectoring_info,
8074 intr_info,
8075 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8076 KVM_ISA_VMX);
8077
Nadav Har'El644d7112011-05-25 23:12:35 +03008078 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07008079 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008080
8081 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02008082 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
8083 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07008084 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008085 }
8086
8087 switch (exit_reason) {
8088 case EXIT_REASON_EXCEPTION_NMI:
Jim Mattsonef85b672016-12-12 11:01:37 -08008089 if (is_nmi(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07008090 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008091 else if (is_page_fault(intr_info))
Wanpeng Li52a5c152017-07-13 18:30:42 -07008092 return !vmx->vcpu.arch.apf.host_apf_reason && enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01008093 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01008094 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008095 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01008096 else if (is_debug(intr_info) &&
8097 vcpu->guest_debug &
8098 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
8099 return false;
8100 else if (is_breakpoint(intr_info) &&
8101 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
8102 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008103 return vmcs12->exception_bitmap &
8104 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
8105 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07008106 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008107 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07008108 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008109 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008110 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008111 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008112 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008113 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008114 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008115 case EXIT_REASON_CPUID:
Joe Perches1d804d02015-03-30 16:46:09 -07008116 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008117 case EXIT_REASON_HLT:
8118 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8119 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008120 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008121 case EXIT_REASON_INVLPG:
8122 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8123 case EXIT_REASON_RDPMC:
8124 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02008125 case EXIT_REASON_RDRAND:
8126 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDRAND);
8127 case EXIT_REASON_RDSEED:
8128 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDSEED);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008129 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008130 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8131 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8132 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8133 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8134 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8135 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008136 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008137 /*
8138 * VMX instructions trap unconditionally. This allows L1 to
8139 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8140 */
Joe Perches1d804d02015-03-30 16:46:09 -07008141 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008142 case EXIT_REASON_CR_ACCESS:
8143 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8144 case EXIT_REASON_DR_ACCESS:
8145 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8146 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008147 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02008148 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
8149 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03008150 case EXIT_REASON_MSR_READ:
8151 case EXIT_REASON_MSR_WRITE:
8152 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8153 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008154 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008155 case EXIT_REASON_MWAIT_INSTRUCTION:
8156 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008157 case EXIT_REASON_MONITOR_TRAP_FLAG:
8158 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008159 case EXIT_REASON_MONITOR_INSTRUCTION:
8160 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8161 case EXIT_REASON_PAUSE_INSTRUCTION:
8162 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8163 nested_cpu_has2(vmcs12,
8164 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8165 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008166 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008167 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008168 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008169 case EXIT_REASON_APIC_ACCESS:
8170 return nested_cpu_has2(vmcs12,
8171 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008172 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008173 case EXIT_REASON_EOI_INDUCED:
8174 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008175 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008176 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008177 /*
8178 * L0 always deals with the EPT violation. If nested EPT is
8179 * used, and the nested mmu code discovers that the address is
8180 * missing in the guest EPT table (EPT12), the EPT violation
8181 * will be injected with nested_ept_inject_page_fault()
8182 */
Joe Perches1d804d02015-03-30 16:46:09 -07008183 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008184 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008185 /*
8186 * L2 never uses directly L1's EPT, but rather L0's own EPT
8187 * table (shadow on EPT) or a merged EPT table that L0 built
8188 * (EPT on EPT). So any problems with the structure of the
8189 * table is L0's fault.
8190 */
Joe Perches1d804d02015-03-30 16:46:09 -07008191 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008192 case EXIT_REASON_WBINVD:
8193 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8194 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008195 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008196 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8197 /*
8198 * This should never happen, since it is not possible to
8199 * set XSS to a non-zero value---neither in L1 nor in L2.
8200 * If if it were, XSS would have to be checked against
8201 * the XSS exit bitmap in vmcs12.
8202 */
8203 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008204 case EXIT_REASON_PREEMPTION_TIMER:
8205 return false;
Ladi Prosekab007cc2017-03-31 10:19:26 +02008206 case EXIT_REASON_PML_FULL:
Bandan Das03efce62017-05-05 15:25:15 -04008207 /* We emulate PML support to L1. */
Ladi Prosekab007cc2017-03-31 10:19:26 +02008208 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008209 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008210 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008211 }
8212}
8213
Paolo Bonzini7313c692017-07-27 10:31:25 +02008214static int nested_vmx_reflect_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason)
8215{
8216 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8217
8218 /*
8219 * At this point, the exit interruption info in exit_intr_info
8220 * is only valid for EXCEPTION_NMI exits. For EXTERNAL_INTERRUPT
8221 * we need to query the in-kernel LAPIC.
8222 */
8223 WARN_ON(exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT);
8224 if ((exit_intr_info &
8225 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
8226 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) {
8227 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8228 vmcs12->vm_exit_intr_error_code =
8229 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
8230 }
8231
8232 nested_vmx_vmexit(vcpu, exit_reason, exit_intr_info,
8233 vmcs_readl(EXIT_QUALIFICATION));
8234 return 1;
8235}
8236
Avi Kivity586f9602010-11-18 13:09:54 +02008237static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8238{
8239 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8240 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8241}
8242
Kai Huanga3eaa862015-11-04 13:46:05 +08008243static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008244{
Kai Huanga3eaa862015-11-04 13:46:05 +08008245 if (vmx->pml_pg) {
8246 __free_page(vmx->pml_pg);
8247 vmx->pml_pg = NULL;
8248 }
Kai Huang843e4332015-01-28 10:54:28 +08008249}
8250
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008251static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008252{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008253 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008254 u64 *pml_buf;
8255 u16 pml_idx;
8256
8257 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8258
8259 /* Do nothing if PML buffer is empty */
8260 if (pml_idx == (PML_ENTITY_NUM - 1))
8261 return;
8262
8263 /* PML index always points to next available PML buffer entity */
8264 if (pml_idx >= PML_ENTITY_NUM)
8265 pml_idx = 0;
8266 else
8267 pml_idx++;
8268
8269 pml_buf = page_address(vmx->pml_pg);
8270 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8271 u64 gpa;
8272
8273 gpa = pml_buf[pml_idx];
8274 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008275 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008276 }
8277
8278 /* reset PML index */
8279 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8280}
8281
8282/*
8283 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8284 * Called before reporting dirty_bitmap to userspace.
8285 */
8286static void kvm_flush_pml_buffers(struct kvm *kvm)
8287{
8288 int i;
8289 struct kvm_vcpu *vcpu;
8290 /*
8291 * We only need to kick vcpu out of guest mode here, as PML buffer
8292 * is flushed at beginning of all VMEXITs, and it's obvious that only
8293 * vcpus running in guest are possible to have unflushed GPAs in PML
8294 * buffer.
8295 */
8296 kvm_for_each_vcpu(i, vcpu, kvm)
8297 kvm_vcpu_kick(vcpu);
8298}
8299
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008300static void vmx_dump_sel(char *name, uint32_t sel)
8301{
8302 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05008303 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008304 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8305 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8306 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8307}
8308
8309static void vmx_dump_dtsel(char *name, uint32_t limit)
8310{
8311 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8312 name, vmcs_read32(limit),
8313 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8314}
8315
8316static void dump_vmcs(void)
8317{
8318 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8319 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8320 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8321 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8322 u32 secondary_exec_control = 0;
8323 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008324 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008325 int i, n;
8326
8327 if (cpu_has_secondary_exec_ctrls())
8328 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8329
8330 pr_err("*** Guest State ***\n");
8331 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8332 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8333 vmcs_readl(CR0_GUEST_HOST_MASK));
8334 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8335 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8336 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8337 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8338 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8339 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008340 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8341 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8342 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8343 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008344 }
8345 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8346 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8347 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8348 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8349 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8350 vmcs_readl(GUEST_SYSENTER_ESP),
8351 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8352 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8353 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8354 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8355 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8356 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8357 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8358 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8359 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8360 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8361 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8362 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8363 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008364 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8365 efer, vmcs_read64(GUEST_IA32_PAT));
8366 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8367 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008368 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8369 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008370 pr_err("PerfGlobCtl = 0x%016llx\n",
8371 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008372 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008373 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008374 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8375 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8376 vmcs_read32(GUEST_ACTIVITY_STATE));
8377 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8378 pr_err("InterruptStatus = %04x\n",
8379 vmcs_read16(GUEST_INTR_STATUS));
8380
8381 pr_err("*** Host State ***\n");
8382 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8383 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8384 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8385 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8386 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8387 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8388 vmcs_read16(HOST_TR_SELECTOR));
8389 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8390 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8391 vmcs_readl(HOST_TR_BASE));
8392 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8393 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8394 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8395 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8396 vmcs_readl(HOST_CR4));
8397 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8398 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8399 vmcs_read32(HOST_IA32_SYSENTER_CS),
8400 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8401 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008402 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8403 vmcs_read64(HOST_IA32_EFER),
8404 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008405 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008406 pr_err("PerfGlobCtl = 0x%016llx\n",
8407 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008408
8409 pr_err("*** Control State ***\n");
8410 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8411 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8412 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8413 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8414 vmcs_read32(EXCEPTION_BITMAP),
8415 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8416 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8417 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8418 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8419 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8420 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8421 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8422 vmcs_read32(VM_EXIT_INTR_INFO),
8423 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8424 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8425 pr_err(" reason=%08x qualification=%016lx\n",
8426 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8427 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8428 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8429 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008430 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008431 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008432 pr_err("TSC Multiplier = 0x%016llx\n",
8433 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008434 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8435 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8436 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8437 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8438 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008439 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008440 n = vmcs_read32(CR3_TARGET_COUNT);
8441 for (i = 0; i + 1 < n; i += 4)
8442 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8443 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8444 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8445 if (i < n)
8446 pr_err("CR3 target%u=%016lx\n",
8447 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8448 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8449 pr_err("PLE Gap=%08x Window=%08x\n",
8450 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8451 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8452 pr_err("Virtual processor ID = 0x%04x\n",
8453 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8454}
8455
Avi Kivity6aa8b732006-12-10 02:21:36 -08008456/*
8457 * The guest has exited. See if we can fix it or if we need userspace
8458 * assistance.
8459 */
Avi Kivity851ba692009-08-24 11:10:17 +03008460static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008461{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008462 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008463 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008464 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008465
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008466 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01008467 vcpu->arch.gpa_available = false;
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008468
Kai Huang843e4332015-01-28 10:54:28 +08008469 /*
8470 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8471 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8472 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8473 * mode as if vcpus is in root mode, the PML buffer must has been
8474 * flushed already.
8475 */
8476 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008477 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008478
Mohammed Gamal80ced182009-09-01 12:48:18 +02008479 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008480 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008481 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008482
Paolo Bonzini7313c692017-07-27 10:31:25 +02008483 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
8484 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03008485
Mohammed Gamal51207022010-05-31 22:40:54 +03008486 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008487 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008488 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8489 vcpu->run->fail_entry.hardware_entry_failure_reason
8490 = exit_reason;
8491 return 0;
8492 }
8493
Avi Kivity29bd8a72007-09-10 17:27:03 +03008494 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008495 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8496 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008497 = vmcs_read32(VM_INSTRUCTION_ERROR);
8498 return 0;
8499 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008500
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008501 /*
8502 * Note:
8503 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8504 * delivery event since it indicates guest is accessing MMIO.
8505 * The vm-exit can be triggered again after return to guest that
8506 * will cause infinite loop.
8507 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008508 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008509 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008510 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008511 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008512 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8513 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8514 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008515 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008516 vcpu->run->internal.data[0] = vectoring_info;
8517 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008518 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
8519 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
8520 vcpu->run->internal.ndata++;
8521 vcpu->run->internal.data[3] =
8522 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
8523 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008524 return 0;
8525 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008526
Avi Kivity6aa8b732006-12-10 02:21:36 -08008527 if (exit_reason < kvm_vmx_max_exit_handlers
8528 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008529 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008530 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01008531 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
8532 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008533 kvm_queue_exception(vcpu, UD_VECTOR);
8534 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008535 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008536}
8537
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008538static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008539{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008540 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8541
8542 if (is_guest_mode(vcpu) &&
8543 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8544 return;
8545
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008546 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008547 vmcs_write32(TPR_THRESHOLD, 0);
8548 return;
8549 }
8550
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008551 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008552}
8553
Yang Zhang8d146952013-01-25 10:18:50 +08008554static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8555{
8556 u32 sec_exec_control;
8557
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008558 /* Postpone execution until vmcs01 is the current VMCS. */
8559 if (is_guest_mode(vcpu)) {
8560 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8561 return;
8562 }
8563
Wanpeng Lif6e90f92016-09-22 07:43:25 +08008564 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08008565 return;
8566
Paolo Bonzini35754c92015-07-29 12:05:37 +02008567 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008568 return;
8569
8570 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8571
8572 if (set) {
8573 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8574 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8575 } else {
8576 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8577 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008578 vmx_flush_tlb_ept_only(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08008579 }
8580 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8581
8582 vmx_set_msr_bitmap(vcpu);
8583}
8584
Tang Chen38b99172014-09-24 15:57:54 +08008585static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8586{
8587 struct vcpu_vmx *vmx = to_vmx(vcpu);
8588
8589 /*
8590 * Currently we do not handle the nested case where L2 has an
8591 * APIC access page of its own; that page is still pinned.
8592 * Hence, we skip the case where the VCPU is in guest mode _and_
8593 * L1 prepared an APIC access page for L2.
8594 *
8595 * For the case where L1 and L2 share the same APIC access page
8596 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8597 * in the vmcs12), this function will only update either the vmcs01
8598 * or the vmcs02. If the former, the vmcs02 will be updated by
8599 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8600 * the next L2->L1 exit.
8601 */
8602 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008603 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008604 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Tang Chen38b99172014-09-24 15:57:54 +08008605 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008606 vmx_flush_tlb_ept_only(vcpu);
8607 }
Tang Chen38b99172014-09-24 15:57:54 +08008608}
8609
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008610static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008611{
8612 u16 status;
8613 u8 old;
8614
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008615 if (max_isr == -1)
8616 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008617
8618 status = vmcs_read16(GUEST_INTR_STATUS);
8619 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008620 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008621 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008622 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008623 vmcs_write16(GUEST_INTR_STATUS, status);
8624 }
8625}
8626
8627static void vmx_set_rvi(int vector)
8628{
8629 u16 status;
8630 u8 old;
8631
Wei Wang4114c272014-11-05 10:53:43 +08008632 if (vector == -1)
8633 vector = 0;
8634
Yang Zhangc7c9c562013-01-25 10:18:51 +08008635 status = vmcs_read16(GUEST_INTR_STATUS);
8636 old = (u8)status & 0xff;
8637 if ((u8)vector != old) {
8638 status &= ~0xff;
8639 status |= (u8)vector;
8640 vmcs_write16(GUEST_INTR_STATUS, status);
8641 }
8642}
8643
8644static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8645{
Wanpeng Li963fee12014-07-17 19:03:00 +08008646 if (!is_guest_mode(vcpu)) {
8647 vmx_set_rvi(max_irr);
8648 return;
8649 }
8650
Wei Wang4114c272014-11-05 10:53:43 +08008651 if (max_irr == -1)
8652 return;
8653
Wanpeng Li963fee12014-07-17 19:03:00 +08008654 /*
Wei Wang4114c272014-11-05 10:53:43 +08008655 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8656 * handles it.
8657 */
8658 if (nested_exit_on_intr(vcpu))
8659 return;
8660
8661 /*
8662 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008663 * is run without virtual interrupt delivery.
8664 */
8665 if (!kvm_event_needs_reinjection(vcpu) &&
8666 vmx_interrupt_allowed(vcpu)) {
8667 kvm_queue_interrupt(vcpu, max_irr, false);
8668 vmx_inject_irq(vcpu);
8669 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008670}
8671
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008672static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008673{
8674 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008675 int max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008676
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008677 WARN_ON(!vcpu->arch.apicv_active);
8678 if (pi_test_on(&vmx->pi_desc)) {
8679 pi_clear_on(&vmx->pi_desc);
8680 /*
8681 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
8682 * But on x86 this is just a compiler barrier anyway.
8683 */
8684 smp_mb__after_atomic();
8685 max_irr = kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
8686 } else {
8687 max_irr = kvm_lapic_find_highest_irr(vcpu);
8688 }
8689 vmx_hwapic_irr_update(vcpu, max_irr);
8690 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008691}
8692
Andrey Smetanin63086302015-11-10 15:36:32 +03008693static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008694{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008695 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008696 return;
8697
Yang Zhangc7c9c562013-01-25 10:18:51 +08008698 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8699 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8700 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8701 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8702}
8703
Paolo Bonzini967235d2016-12-19 14:03:45 +01008704static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
8705{
8706 struct vcpu_vmx *vmx = to_vmx(vcpu);
8707
8708 pi_clear_on(&vmx->pi_desc);
8709 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
8710}
8711
Avi Kivity51aa01d2010-07-20 14:31:20 +03008712static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008713{
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008714 u32 exit_intr_info = 0;
8715 u16 basic_exit_reason = (u16)vmx->exit_reason;
Avi Kivity00eba012011-03-07 17:24:54 +02008716
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008717 if (!(basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8718 || basic_exit_reason == EXIT_REASON_EXCEPTION_NMI))
Avi Kivity00eba012011-03-07 17:24:54 +02008719 return;
8720
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008721 if (!(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
8722 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8723 vmx->exit_intr_info = exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008724
Wanpeng Li1261bfa2017-07-13 18:30:40 -07008725 /* if exit due to PF check for async PF */
8726 if (is_page_fault(exit_intr_info))
8727 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
8728
Andi Kleena0861c02009-06-08 17:37:09 +08008729 /* Handle machine checks before interrupts are enabled */
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008730 if (basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY ||
8731 is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008732 kvm_machine_check();
8733
Gleb Natapov20f65982009-05-11 13:35:55 +03008734 /* We need to handle NMIs before interrupts are enabled */
Jim Mattsonef85b672016-12-12 11:01:37 -08008735 if (is_nmi(exit_intr_info)) {
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008736 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008737 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008738 kvm_after_handle_nmi(&vmx->vcpu);
8739 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008740}
Gleb Natapov20f65982009-05-11 13:35:55 +03008741
Yang Zhanga547c6d2013-04-11 19:25:10 +08008742static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8743{
8744 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008745 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008746
Yang Zhanga547c6d2013-04-11 19:25:10 +08008747 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8748 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8749 unsigned int vector;
8750 unsigned long entry;
8751 gate_desc *desc;
8752 struct vcpu_vmx *vmx = to_vmx(vcpu);
8753#ifdef CONFIG_X86_64
8754 unsigned long tmp;
8755#endif
8756
8757 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8758 desc = (gate_desc *)vmx->host_idt_base + vector;
8759 entry = gate_offset(*desc);
8760 asm volatile(
8761#ifdef CONFIG_X86_64
8762 "mov %%" _ASM_SP ", %[sp]\n\t"
8763 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8764 "push $%c[ss]\n\t"
8765 "push %[sp]\n\t"
8766#endif
8767 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008768 __ASM_SIZE(push) " $%c[cs]\n\t"
8769 "call *%[entry]\n\t"
8770 :
8771#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008772 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008773#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008774 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008775 :
8776 [entry]"r"(entry),
8777 [ss]"i"(__KERNEL_DS),
8778 [cs]"i"(__KERNEL_CS)
8779 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008780 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008781}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05008782STACK_FRAME_NON_STANDARD(vmx_handle_external_intr);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008783
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008784static bool vmx_has_high_real_mode_segbase(void)
8785{
8786 return enable_unrestricted_guest || emulate_invalid_guest_state;
8787}
8788
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008789static bool vmx_mpx_supported(void)
8790{
8791 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8792 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8793}
8794
Wanpeng Li55412b22014-12-02 19:21:30 +08008795static bool vmx_xsaves_supported(void)
8796{
8797 return vmcs_config.cpu_based_2nd_exec_ctrl &
8798 SECONDARY_EXEC_XSAVES;
8799}
8800
Avi Kivity51aa01d2010-07-20 14:31:20 +03008801static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8802{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008803 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008804 bool unblock_nmi;
8805 u8 vector;
8806 bool idtv_info_valid;
8807
8808 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008809
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02008810 if (vmx->loaded_vmcs->nmi_known_unmasked)
Paolo Bonzini2c828782017-03-27 14:37:28 +02008811 return;
8812 /*
8813 * Can't use vmx->exit_intr_info since we're not sure what
8814 * the exit reason is.
8815 */
8816 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8817 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8818 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8819 /*
8820 * SDM 3: 27.7.1.2 (September 2008)
8821 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8822 * a guest IRET fault.
8823 * SDM 3: 23.2.2 (September 2008)
8824 * Bit 12 is undefined in any of the following cases:
8825 * If the VM exit sets the valid bit in the IDT-vectoring
8826 * information field.
8827 * If the VM exit is due to a double fault.
8828 */
8829 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8830 vector != DF_VECTOR && !idtv_info_valid)
8831 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8832 GUEST_INTR_STATE_NMI);
8833 else
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02008834 vmx->loaded_vmcs->nmi_known_unmasked =
Paolo Bonzini2c828782017-03-27 14:37:28 +02008835 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8836 & GUEST_INTR_STATE_NMI);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008837}
8838
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008839static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008840 u32 idt_vectoring_info,
8841 int instr_len_field,
8842 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008843{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008844 u8 vector;
8845 int type;
8846 bool idtv_info_valid;
8847
8848 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008849
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008850 vcpu->arch.nmi_injected = false;
8851 kvm_clear_exception_queue(vcpu);
8852 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008853
8854 if (!idtv_info_valid)
8855 return;
8856
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008857 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008858
Avi Kivity668f6122008-07-02 09:28:55 +03008859 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8860 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008861
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008862 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008863 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008864 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008865 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008866 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008867 * Clear bit "block by NMI" before VM entry if a NMI
8868 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008869 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008870 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008871 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008872 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008873 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008874 /* fall through */
8875 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008876 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008877 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008878 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008879 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008880 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008881 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008882 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008883 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008884 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008885 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008886 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008887 break;
8888 default:
8889 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008890 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008891}
8892
Avi Kivity83422e12010-07-20 14:43:23 +03008893static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8894{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008895 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008896 VM_EXIT_INSTRUCTION_LEN,
8897 IDT_VECTORING_ERROR_CODE);
8898}
8899
Avi Kivityb463a6f2010-07-20 15:06:17 +03008900static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8901{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008902 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008903 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8904 VM_ENTRY_INSTRUCTION_LEN,
8905 VM_ENTRY_EXCEPTION_ERROR_CODE);
8906
8907 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8908}
8909
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008910static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8911{
8912 int i, nr_msrs;
8913 struct perf_guest_switch_msr *msrs;
8914
8915 msrs = perf_guest_get_msrs(&nr_msrs);
8916
8917 if (!msrs)
8918 return;
8919
8920 for (i = 0; i < nr_msrs; i++)
8921 if (msrs[i].host == msrs[i].guest)
8922 clear_atomic_switch_msr(vmx, msrs[i].msr);
8923 else
8924 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8925 msrs[i].host);
8926}
8927
Jiang Biao33365e72016-11-03 15:03:37 +08008928static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07008929{
8930 struct vcpu_vmx *vmx = to_vmx(vcpu);
8931 u64 tscl;
8932 u32 delta_tsc;
8933
8934 if (vmx->hv_deadline_tsc == -1)
8935 return;
8936
8937 tscl = rdtsc();
8938 if (vmx->hv_deadline_tsc > tscl)
8939 /* sure to be 32 bit only because checked on set_hv_timer */
8940 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8941 cpu_preemption_timer_multi);
8942 else
8943 delta_tsc = 0;
8944
8945 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8946}
8947
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008948static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008949{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008950 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07008951 unsigned long debugctlmsr, cr3, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008952
Avi Kivity104f2262010-11-18 13:12:52 +02008953 /* Don't enter VMX if guest state is invalid, let the exit handler
8954 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008955 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008956 return;
8957
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008958 if (vmx->ple_window_dirty) {
8959 vmx->ple_window_dirty = false;
8960 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8961 }
8962
Abel Gordon012f83c2013-04-18 14:39:25 +03008963 if (vmx->nested.sync_shadow_vmcs) {
8964 copy_vmcs12_to_shadow(vmx);
8965 vmx->nested.sync_shadow_vmcs = false;
8966 }
8967
Avi Kivity104f2262010-11-18 13:12:52 +02008968 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8969 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8970 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8971 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8972
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07008973 cr3 = __get_current_cr3_fast();
8974 if (unlikely(cr3 != vmx->host_state.vmcs_host_cr3)) {
8975 vmcs_writel(HOST_CR3, cr3);
8976 vmx->host_state.vmcs_host_cr3 = cr3;
8977 }
8978
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008979 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008980 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8981 vmcs_writel(HOST_CR4, cr4);
8982 vmx->host_state.vmcs_host_cr4 = cr4;
8983 }
8984
Avi Kivity104f2262010-11-18 13:12:52 +02008985 /* When single-stepping over STI and MOV SS, we must clear the
8986 * corresponding interruptibility bits in the guest state. Otherwise
8987 * vmentry fails as it then expects bit 14 (BS) in pending debug
8988 * exceptions being set, but that's not correct for the guest debugging
8989 * case. */
8990 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8991 vmx_set_interrupt_shadow(vcpu, 0);
8992
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008993 if (vmx->guest_pkru_valid)
8994 __write_pkru(vmx->guest_pkru);
8995
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008996 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008997 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008998
Yunhong Jiang64672c92016-06-13 14:19:59 -07008999 vmx_arm_hv_timer(vcpu);
9000
Nadav Har'Eld462b812011-05-24 15:26:10 +03009001 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02009002 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08009003 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009004 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
9005 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
9006 "push %%" _ASM_CX " \n\t"
9007 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03009008 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009009 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009010 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03009011 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009012 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009013 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
9014 "mov %%cr2, %%" _ASM_DX " \n\t"
9015 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009016 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009017 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009018 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009019 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02009020 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009021 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009022 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
9023 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
9024 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
9025 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
9026 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
9027 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009028#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009029 "mov %c[r8](%0), %%r8 \n\t"
9030 "mov %c[r9](%0), %%r9 \n\t"
9031 "mov %c[r10](%0), %%r10 \n\t"
9032 "mov %c[r11](%0), %%r11 \n\t"
9033 "mov %c[r12](%0), %%r12 \n\t"
9034 "mov %c[r13](%0), %%r13 \n\t"
9035 "mov %c[r14](%0), %%r14 \n\t"
9036 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009037#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009038 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03009039
Avi Kivity6aa8b732006-12-10 02:21:36 -08009040 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03009041 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009042 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009043 "jmp 2f \n\t"
9044 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
9045 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08009046 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009047 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02009048 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009049 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
9050 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
9051 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
9052 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
9053 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
9054 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
9055 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009056#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009057 "mov %%r8, %c[r8](%0) \n\t"
9058 "mov %%r9, %c[r9](%0) \n\t"
9059 "mov %%r10, %c[r10](%0) \n\t"
9060 "mov %%r11, %c[r11](%0) \n\t"
9061 "mov %%r12, %c[r12](%0) \n\t"
9062 "mov %%r13, %c[r13](%0) \n\t"
9063 "mov %%r14, %c[r14](%0) \n\t"
9064 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009065#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009066 "mov %%cr2, %%" _ASM_AX " \n\t"
9067 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03009068
Avi Kivityb188c81f2012-09-16 15:10:58 +03009069 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02009070 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009071 ".pushsection .rodata \n\t"
9072 ".global vmx_return \n\t"
9073 "vmx_return: " _ASM_PTR " 2b \n\t"
9074 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02009075 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03009076 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02009077 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd492008-07-17 18:04:30 +03009078 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009079 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
9080 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
9081 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
9082 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
9083 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
9084 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
9085 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009086#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009087 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
9088 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
9089 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
9090 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
9091 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
9092 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
9093 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
9094 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08009095#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02009096 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
9097 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02009098 : "cc", "memory"
9099#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03009100 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009101 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009102#else
9103 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009104#endif
9105 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08009106
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009107 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
9108 if (debugctlmsr)
9109 update_debugctlmsr(debugctlmsr);
9110
Avi Kivityaa67f602012-08-01 16:48:03 +03009111#ifndef CONFIG_X86_64
9112 /*
9113 * The sysexit path does not restore ds/es, so we must set them to
9114 * a reasonable value ourselves.
9115 *
9116 * We can't defer this to vmx_load_host_state() since that function
9117 * may be executed in interrupt context, which saves and restore segments
9118 * around it, nullifying its effect.
9119 */
9120 loadsegment(ds, __USER_DS);
9121 loadsegment(es, __USER_DS);
9122#endif
9123
Avi Kivity6de4f3a2009-05-31 22:58:47 +03009124 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02009125 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009126 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03009127 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009128 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009129 vcpu->arch.regs_dirty = 0;
9130
Avi Kivity1155f762007-11-22 11:30:47 +02009131 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
9132
Nadav Har'Eld462b812011-05-24 15:26:10 +03009133 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02009134
Avi Kivity51aa01d2010-07-20 14:31:20 +03009135 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03009136
Gleb Natapove0b890d2013-09-25 12:51:33 +03009137 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009138 * eager fpu is enabled if PKEY is supported and CR4 is switched
9139 * back on host, so it is safe to read guest PKRU from current
9140 * XSAVE.
9141 */
9142 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
9143 vmx->guest_pkru = __read_pkru();
9144 if (vmx->guest_pkru != vmx->host_pkru) {
9145 vmx->guest_pkru_valid = true;
9146 __write_pkru(vmx->host_pkru);
9147 } else
9148 vmx->guest_pkru_valid = false;
9149 }
9150
9151 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03009152 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
9153 * we did not inject a still-pending event to L1 now because of
9154 * nested_run_pending, we need to re-enable this bit.
9155 */
9156 if (vmx->nested.nested_run_pending)
9157 kvm_make_request(KVM_REQ_EVENT, vcpu);
9158
9159 vmx->nested.nested_run_pending = 0;
9160
Avi Kivity51aa01d2010-07-20 14:31:20 +03009161 vmx_complete_atomic_exit(vmx);
9162 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03009163 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009164}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05009165STACK_FRAME_NON_STANDARD(vmx_vcpu_run);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009166
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009167static void vmx_switch_vmcs(struct kvm_vcpu *vcpu, struct loaded_vmcs *vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009168{
9169 struct vcpu_vmx *vmx = to_vmx(vcpu);
9170 int cpu;
9171
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009172 if (vmx->loaded_vmcs == vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009173 return;
9174
9175 cpu = get_cpu();
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009176 vmx->loaded_vmcs = vmcs;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009177 vmx_vcpu_put(vcpu);
9178 vmx_vcpu_load(vcpu, cpu);
9179 vcpu->cpu = cpu;
9180 put_cpu();
9181}
9182
Jim Mattson2f1fe812016-07-08 15:36:06 -07009183/*
9184 * Ensure that the current vmcs of the logical processor is the
9185 * vmcs01 of the vcpu before calling free_nested().
9186 */
9187static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9188{
9189 struct vcpu_vmx *vmx = to_vmx(vcpu);
9190 int r;
9191
9192 r = vcpu_load(vcpu);
9193 BUG_ON(r);
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009194 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009195 free_nested(vmx);
9196 vcpu_put(vcpu);
9197}
9198
Avi Kivity6aa8b732006-12-10 02:21:36 -08009199static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9200{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009201 struct vcpu_vmx *vmx = to_vmx(vcpu);
9202
Kai Huang843e4332015-01-28 10:54:28 +08009203 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009204 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009205 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009206 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009207 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009208 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009209 kfree(vmx->guest_msrs);
9210 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009211 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009212}
9213
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009214static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009215{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009216 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009217 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009218 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009219
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009220 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009221 return ERR_PTR(-ENOMEM);
9222
Wanpeng Li991e7a02015-09-16 17:30:05 +08009223 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009224
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009225 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9226 if (err)
9227 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009228
Peter Feiner4e595162016-07-07 14:49:58 -07009229 err = -ENOMEM;
9230
9231 /*
9232 * If PML is turned on, failure on enabling PML just results in failure
9233 * of creating the vcpu, therefore we can simplify PML logic (by
9234 * avoiding dealing with cases, such as enabling PML partially on vcpus
9235 * for the guest, etc.
9236 */
9237 if (enable_pml) {
9238 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9239 if (!vmx->pml_pg)
9240 goto uninit_vcpu;
9241 }
9242
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009243 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009244 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9245 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009246
Peter Feiner4e595162016-07-07 14:49:58 -07009247 if (!vmx->guest_msrs)
9248 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009249
Nadav Har'Eld462b812011-05-24 15:26:10 +03009250 vmx->loaded_vmcs = &vmx->vmcs01;
9251 vmx->loaded_vmcs->vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07009252 vmx->loaded_vmcs->shadow_vmcs = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009253 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009254 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009255 loaded_vmcs_init(vmx->loaded_vmcs);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009256
Avi Kivity15ad7142007-07-11 18:17:21 +03009257 cpu = get_cpu();
9258 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009259 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009260 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009261 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009262 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009263 if (err)
9264 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009265 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009266 err = alloc_apic_access_page(kvm);
9267 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009268 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009269 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009270
Sheng Yangb927a3c2009-07-21 10:42:48 +08009271 if (enable_ept) {
9272 if (!kvm->arch.ept_identity_map_addr)
9273 kvm->arch.ept_identity_map_addr =
9274 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009275 err = init_rmode_identity_map(kvm);
9276 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009277 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009278 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009279
Wanpeng Li5c614b32015-10-13 09:18:36 -07009280 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009281 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009282 vmx->nested.vpid02 = allocate_vpid();
9283 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009284
Wincy Van705699a2015-02-03 23:58:17 +08009285 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009286 vmx->nested.current_vmptr = -1ull;
9287 vmx->nested.current_vmcs12 = NULL;
9288
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009289 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9290
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009291 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009292
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009293free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009294 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009295 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009296free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009297 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009298free_pml:
9299 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009300uninit_vcpu:
9301 kvm_vcpu_uninit(&vmx->vcpu);
9302free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009303 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009304 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009305 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009306}
9307
Yang, Sheng002c7f72007-07-31 14:23:01 +03009308static void __init vmx_check_processor_compat(void *rtn)
9309{
9310 struct vmcs_config vmcs_conf;
9311
9312 *(int *)rtn = 0;
9313 if (setup_vmcs_config(&vmcs_conf) < 0)
9314 *(int *)rtn = -EIO;
9315 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9316 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9317 smp_processor_id());
9318 *(int *)rtn = -EIO;
9319 }
9320}
9321
Sheng Yang67253af2008-04-25 10:20:22 +08009322static int get_ept_level(void)
9323{
9324 return VMX_EPT_DEFAULT_GAW + 1;
9325}
9326
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009327static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009328{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009329 u8 cache;
9330 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009331
Sheng Yang522c68c2009-04-27 20:35:43 +08009332 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009333 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009334 * 2. EPT with VT-d:
9335 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009336 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009337 * b. VT-d with snooping control feature: snooping control feature of
9338 * VT-d engine can guarantee the cache correctness. Just set it
9339 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009340 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009341 * consistent with host MTRR
9342 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009343 if (is_mmio) {
9344 cache = MTRR_TYPE_UNCACHABLE;
9345 goto exit;
9346 }
9347
9348 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009349 ipat = VMX_EPT_IPAT_BIT;
9350 cache = MTRR_TYPE_WRBACK;
9351 goto exit;
9352 }
9353
9354 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9355 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009356 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009357 cache = MTRR_TYPE_WRBACK;
9358 else
9359 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009360 goto exit;
9361 }
9362
Xiao Guangrongff536042015-06-15 16:55:22 +08009363 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009364
9365exit:
9366 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009367}
9368
Sheng Yang17cc3932010-01-05 19:02:27 +08009369static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009370{
Sheng Yang878403b2010-01-05 19:02:29 +08009371 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9372 return PT_DIRECTORY_LEVEL;
9373 else
9374 /* For shadow and EPT supported 1GB page */
9375 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009376}
9377
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009378static void vmcs_set_secondary_exec_control(u32 new_ctl)
9379{
9380 /*
9381 * These bits in the secondary execution controls field
9382 * are dynamic, the others are mostly based on the hypervisor
9383 * architecture and the guest's CPUID. Do not touch the
9384 * dynamic bits.
9385 */
9386 u32 mask =
9387 SECONDARY_EXEC_SHADOW_VMCS |
9388 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9389 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9390
9391 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9392
9393 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9394 (new_ctl & ~mask) | (cur_ctl & mask));
9395}
9396
David Matlack8322ebb2016-11-29 18:14:09 -08009397/*
9398 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
9399 * (indicating "allowed-1") if they are supported in the guest's CPUID.
9400 */
9401static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
9402{
9403 struct vcpu_vmx *vmx = to_vmx(vcpu);
9404 struct kvm_cpuid_entry2 *entry;
9405
9406 vmx->nested.nested_vmx_cr0_fixed1 = 0xffffffff;
9407 vmx->nested.nested_vmx_cr4_fixed1 = X86_CR4_PCE;
9408
9409#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
9410 if (entry && (entry->_reg & (_cpuid_mask))) \
9411 vmx->nested.nested_vmx_cr4_fixed1 |= (_cr4_mask); \
9412} while (0)
9413
9414 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
9415 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
9416 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
9417 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
9418 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
9419 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
9420 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
9421 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
9422 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
9423 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
9424 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
9425 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
9426 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
9427 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
9428 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
9429
9430 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9431 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
9432 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
9433 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
9434 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
9435 /* TODO: Use X86_CR4_UMIP and X86_FEATURE_UMIP macros */
9436 cr4_fixed1_update(bit(11), ecx, bit(2));
9437
9438#undef cr4_fixed1_update
9439}
9440
Sheng Yang0e851882009-12-18 16:48:46 +08009441static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9442{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009443 struct kvm_cpuid_entry2 *best;
9444 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009445 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009446
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009447 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009448 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9449 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009450 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009451
Paolo Bonzini8b972652015-09-15 17:34:42 +02009452 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009453 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009454 vmx->nested.nested_vmx_secondary_ctls_high |=
9455 SECONDARY_EXEC_RDTSCP;
9456 else
9457 vmx->nested.nested_vmx_secondary_ctls_high &=
9458 ~SECONDARY_EXEC_RDTSCP;
9459 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009460 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009461
Mao, Junjiead756a12012-07-02 01:18:48 +00009462 /* Exposing INVPCID only when PCID is exposed */
9463 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9464 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009465 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9466 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009467 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009468
Mao, Junjiead756a12012-07-02 01:18:48 +00009469 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009470 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009471 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009472
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009473 if (cpu_has_secondary_exec_ctrls())
9474 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009475
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009476 if (nested_vmx_allowed(vcpu))
9477 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9478 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9479 else
9480 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9481 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08009482
9483 if (nested_vmx_allowed(vcpu))
9484 nested_vmx_cr_fixed1_bits_update(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08009485}
9486
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009487static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9488{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009489 if (func == 1 && nested)
9490 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009491}
9492
Yang Zhang25d92082013-08-06 12:00:32 +03009493static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9494 struct x86_exception *fault)
9495{
Jan Kiszka533558b2014-01-04 18:47:20 +01009496 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Bandan Dasc5f983f2017-05-05 15:25:14 -04009497 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +01009498 u32 exit_reason;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009499 unsigned long exit_qualification = vcpu->arch.exit_qualification;
Yang Zhang25d92082013-08-06 12:00:32 +03009500
Bandan Dasc5f983f2017-05-05 15:25:14 -04009501 if (vmx->nested.pml_full) {
9502 exit_reason = EXIT_REASON_PML_FULL;
9503 vmx->nested.pml_full = false;
9504 exit_qualification &= INTR_INFO_UNBLOCK_NMI;
9505 } else if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009506 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009507 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009508 exit_reason = EXIT_REASON_EPT_VIOLATION;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009509
9510 nested_vmx_vmexit(vcpu, exit_reason, 0, exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009511 vmcs12->guest_physical_address = fault->address;
9512}
9513
Peter Feiner995f00a2017-06-30 17:26:32 -07009514static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu)
9515{
9516 return nested_ept_get_cr3(vcpu) & VMX_EPT_AD_ENABLE_BIT;
9517}
9518
Nadav Har'El155a97a2013-08-05 11:07:16 +03009519/* Callbacks for nested_ept_init_mmu_context: */
9520
9521static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9522{
9523 /* return the page table to be shadowed - in our case, EPT12 */
9524 return get_vmcs12(vcpu)->ept_pointer;
9525}
9526
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009527static int nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009528{
Peter Feiner995f00a2017-06-30 17:26:32 -07009529 bool wants_ad;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009530
Paolo Bonziniad896af2013-10-02 16:56:14 +02009531 WARN_ON(mmu_is_nested(vcpu));
Peter Feiner995f00a2017-06-30 17:26:32 -07009532 wants_ad = nested_ept_ad_enabled(vcpu);
9533 if (wants_ad && !enable_ept_ad_bits)
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009534 return 1;
9535
9536 kvm_mmu_unload(vcpu);
Paolo Bonziniad896af2013-10-02 16:56:14 +02009537 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009538 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009539 VMX_EPT_EXECUTE_ONLY_BIT,
Peter Feiner995f00a2017-06-30 17:26:32 -07009540 wants_ad);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009541 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9542 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9543 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9544
9545 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009546 return 0;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009547}
9548
9549static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9550{
9551 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9552}
9553
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009554static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9555 u16 error_code)
9556{
9557 bool inequality, bit;
9558
9559 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9560 inequality =
9561 (error_code & vmcs12->page_fault_error_code_mask) !=
9562 vmcs12->page_fault_error_code_match;
9563 return inequality ^ bit;
9564}
9565
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009566static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9567 struct x86_exception *fault)
9568{
9569 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9570
9571 WARN_ON(!is_guest_mode(vcpu));
9572
Paolo Bonzini7313c692017-07-27 10:31:25 +02009573 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code)) {
Paolo Bonzinib96fb432017-07-27 12:29:32 +02009574 vmcs12->vm_exit_intr_error_code = fault->error_code;
9575 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
9576 PF_VECTOR | INTR_TYPE_HARD_EXCEPTION |
9577 INTR_INFO_DELIVER_CODE_MASK | INTR_INFO_VALID_MASK,
9578 fault->address);
Paolo Bonzini7313c692017-07-27 10:31:25 +02009579 } else {
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009580 kvm_inject_page_fault(vcpu, fault);
Paolo Bonzini7313c692017-07-27 10:31:25 +02009581 }
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009582}
9583
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009584static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9585 struct vmcs12 *vmcs12);
9586
9587static void nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009588 struct vmcs12 *vmcs12)
9589{
9590 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009591 u64 hpa;
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009592
9593 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009594 /*
9595 * Translate L1 physical address to host physical
9596 * address for vmcs02. Keep the page pinned, so this
9597 * physical address remains valid. We keep a reference
9598 * to it so we can release it later.
9599 */
9600 if (vmx->nested.apic_access_page) /* shouldn't happen */
9601 nested_release_page(vmx->nested.apic_access_page);
9602 vmx->nested.apic_access_page =
9603 nested_get_page(vcpu, vmcs12->apic_access_addr);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009604 /*
9605 * If translation failed, no matter: This feature asks
9606 * to exit when accessing the given address, and if it
9607 * can never be accessed, this feature won't do
9608 * anything anyway.
9609 */
9610 if (vmx->nested.apic_access_page) {
9611 hpa = page_to_phys(vmx->nested.apic_access_page);
9612 vmcs_write64(APIC_ACCESS_ADDR, hpa);
9613 } else {
9614 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
9615 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9616 }
9617 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
9618 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
9619 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
9620 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9621 kvm_vcpu_reload_apic_access_page(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009622 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009623
9624 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009625 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9626 nested_release_page(vmx->nested.virtual_apic_page);
9627 vmx->nested.virtual_apic_page =
9628 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9629
9630 /*
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009631 * If translation failed, VM entry will fail because
9632 * prepare_vmcs02 set VIRTUAL_APIC_PAGE_ADDR to -1ull.
9633 * Failing the vm entry is _not_ what the processor
9634 * does but it's basically the only possibility we
9635 * have. We could still enter the guest if CR8 load
9636 * exits are enabled, CR8 store exits are enabled, and
9637 * virtualize APIC access is disabled; in this case
9638 * the processor would never use the TPR shadow and we
9639 * could simply clear the bit from the execution
9640 * control. But such a configuration is useless, so
9641 * let's keep the code simple.
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009642 */
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009643 if (vmx->nested.virtual_apic_page) {
9644 hpa = page_to_phys(vmx->nested.virtual_apic_page);
9645 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, hpa);
9646 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009647 }
9648
Wincy Van705699a2015-02-03 23:58:17 +08009649 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +08009650 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9651 kunmap(vmx->nested.pi_desc_page);
9652 nested_release_page(vmx->nested.pi_desc_page);
9653 }
9654 vmx->nested.pi_desc_page =
9655 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
Wincy Van705699a2015-02-03 23:58:17 +08009656 vmx->nested.pi_desc =
9657 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9658 if (!vmx->nested.pi_desc) {
9659 nested_release_page_clean(vmx->nested.pi_desc_page);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009660 return;
Wincy Van705699a2015-02-03 23:58:17 +08009661 }
9662 vmx->nested.pi_desc =
9663 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9664 (unsigned long)(vmcs12->posted_intr_desc_addr &
9665 (PAGE_SIZE - 1)));
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009666 vmcs_write64(POSTED_INTR_DESC_ADDR,
9667 page_to_phys(vmx->nested.pi_desc_page) +
9668 (unsigned long)(vmcs12->posted_intr_desc_addr &
9669 (PAGE_SIZE - 1)));
Wincy Van705699a2015-02-03 23:58:17 +08009670 }
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009671 if (cpu_has_vmx_msr_bitmap() &&
9672 nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS) &&
9673 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
9674 ;
9675 else
9676 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
9677 CPU_BASED_USE_MSR_BITMAPS);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009678}
9679
Jan Kiszkaf4124502014-03-07 20:03:13 +01009680static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9681{
9682 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9683 struct vcpu_vmx *vmx = to_vmx(vcpu);
9684
9685 if (vcpu->arch.virtual_tsc_khz == 0)
9686 return;
9687
9688 /* Make sure short timeouts reliably trigger an immediate vmexit.
9689 * hrtimer_start does not guarantee this. */
9690 if (preemption_timeout <= 1) {
9691 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9692 return;
9693 }
9694
9695 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9696 preemption_timeout *= 1000000;
9697 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9698 hrtimer_start(&vmx->nested.preemption_timer,
9699 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9700}
9701
Jim Mattson56a20512017-07-06 16:33:06 -07009702static int nested_vmx_check_io_bitmap_controls(struct kvm_vcpu *vcpu,
9703 struct vmcs12 *vmcs12)
9704{
9705 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
9706 return 0;
9707
9708 if (!page_address_valid(vcpu, vmcs12->io_bitmap_a) ||
9709 !page_address_valid(vcpu, vmcs12->io_bitmap_b))
9710 return -EINVAL;
9711
9712 return 0;
9713}
9714
Wincy Van3af18d92015-02-03 23:49:31 +08009715static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9716 struct vmcs12 *vmcs12)
9717{
Wincy Van3af18d92015-02-03 23:49:31 +08009718 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9719 return 0;
9720
Jim Mattson5fa99cb2017-07-06 16:33:07 -07009721 if (!page_address_valid(vcpu, vmcs12->msr_bitmap))
Wincy Van3af18d92015-02-03 23:49:31 +08009722 return -EINVAL;
9723
9724 return 0;
9725}
9726
9727/*
9728 * Merge L0's and L1's MSR bitmap, return false to indicate that
9729 * we do not use the hardware.
9730 */
9731static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9732 struct vmcs12 *vmcs12)
9733{
Wincy Van82f0dd42015-02-03 23:57:18 +08009734 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009735 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +02009736 unsigned long *msr_bitmap_l1;
9737 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +08009738
Radim Krčmářd048c092016-08-08 20:16:22 +02009739 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +08009740 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9741 return false;
9742
9743 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
Radim Krčmář05d8d342017-03-07 17:51:49 +01009744 if (!page)
Wincy Vanf2b93282015-02-03 23:56:03 +08009745 return false;
Radim Krčmářd048c092016-08-08 20:16:22 +02009746 msr_bitmap_l1 = (unsigned long *)kmap(page);
Wincy Vanf2b93282015-02-03 23:56:03 +08009747
Radim Krčmářd048c092016-08-08 20:16:22 +02009748 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
9749
Wincy Vanf2b93282015-02-03 23:56:03 +08009750 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009751 if (nested_cpu_has_apic_reg_virt(vmcs12))
9752 for (msr = 0x800; msr <= 0x8ff; msr++)
9753 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009754 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +08009755 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +02009756
9757 nested_vmx_disable_intercept_for_msr(
9758 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +08009759 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9760 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +02009761
Wincy Van608406e2015-02-03 23:57:51 +08009762 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +08009763 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009764 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009765 APIC_BASE_MSR + (APIC_EOI >> 4),
9766 MSR_TYPE_W);
9767 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009768 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009769 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9770 MSR_TYPE_W);
9771 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009772 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009773 kunmap(page);
9774 nested_release_page_clean(page);
9775
9776 return true;
9777}
9778
9779static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9780 struct vmcs12 *vmcs12)
9781{
Wincy Van82f0dd42015-02-03 23:57:18 +08009782 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009783 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009784 !nested_cpu_has_vid(vmcs12) &&
9785 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009786 return 0;
9787
9788 /*
9789 * If virtualize x2apic mode is enabled,
9790 * virtualize apic access must be disabled.
9791 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009792 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9793 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009794 return -EINVAL;
9795
Wincy Van608406e2015-02-03 23:57:51 +08009796 /*
9797 * If virtual interrupt delivery is enabled,
9798 * we must exit on external interrupts.
9799 */
9800 if (nested_cpu_has_vid(vmcs12) &&
9801 !nested_exit_on_intr(vcpu))
9802 return -EINVAL;
9803
Wincy Van705699a2015-02-03 23:58:17 +08009804 /*
9805 * bits 15:8 should be zero in posted_intr_nv,
9806 * the descriptor address has been already checked
9807 * in nested_get_vmcs12_pages.
9808 */
9809 if (nested_cpu_has_posted_intr(vmcs12) &&
9810 (!nested_cpu_has_vid(vmcs12) ||
9811 !nested_exit_intr_ack_set(vcpu) ||
9812 vmcs12->posted_intr_nv & 0xff00))
9813 return -EINVAL;
9814
Wincy Vanf2b93282015-02-03 23:56:03 +08009815 /* tpr shadow is needed by all apicv features. */
9816 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9817 return -EINVAL;
9818
9819 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009820}
9821
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009822static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9823 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009824 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009825{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009826 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009827 u64 count, addr;
9828
9829 if (vmcs12_read_any(vcpu, count_field, &count) ||
9830 vmcs12_read_any(vcpu, addr_field, &addr)) {
9831 WARN_ON(1);
9832 return -EINVAL;
9833 }
9834 if (count == 0)
9835 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009836 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009837 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9838 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009839 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009840 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9841 addr_field, maxphyaddr, count, addr);
9842 return -EINVAL;
9843 }
9844 return 0;
9845}
9846
9847static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9848 struct vmcs12 *vmcs12)
9849{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009850 if (vmcs12->vm_exit_msr_load_count == 0 &&
9851 vmcs12->vm_exit_msr_store_count == 0 &&
9852 vmcs12->vm_entry_msr_load_count == 0)
9853 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009854 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009855 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009856 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009857 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009858 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009859 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009860 return -EINVAL;
9861 return 0;
9862}
9863
Bandan Dasc5f983f2017-05-05 15:25:14 -04009864static int nested_vmx_check_pml_controls(struct kvm_vcpu *vcpu,
9865 struct vmcs12 *vmcs12)
9866{
9867 u64 address = vmcs12->pml_address;
9868 int maxphyaddr = cpuid_maxphyaddr(vcpu);
9869
9870 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML)) {
9871 if (!nested_cpu_has_ept(vmcs12) ||
9872 !IS_ALIGNED(address, 4096) ||
9873 address >> maxphyaddr)
9874 return -EINVAL;
9875 }
9876
9877 return 0;
9878}
9879
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009880static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9881 struct vmx_msr_entry *e)
9882{
9883 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009884 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009885 return -EINVAL;
9886 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9887 e->index == MSR_IA32_UCODE_REV)
9888 return -EINVAL;
9889 if (e->reserved != 0)
9890 return -EINVAL;
9891 return 0;
9892}
9893
9894static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9895 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009896{
9897 if (e->index == MSR_FS_BASE ||
9898 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009899 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9900 nested_vmx_msr_check_common(vcpu, e))
9901 return -EINVAL;
9902 return 0;
9903}
9904
9905static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9906 struct vmx_msr_entry *e)
9907{
9908 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9909 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009910 return -EINVAL;
9911 return 0;
9912}
9913
9914/*
9915 * Load guest's/host's msr at nested entry/exit.
9916 * return 0 for success, entry index for failure.
9917 */
9918static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9919{
9920 u32 i;
9921 struct vmx_msr_entry e;
9922 struct msr_data msr;
9923
9924 msr.host_initiated = false;
9925 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009926 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9927 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009928 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009929 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9930 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009931 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009932 }
9933 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009934 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009935 "%s check failed (%u, 0x%x, 0x%x)\n",
9936 __func__, i, e.index, e.reserved);
9937 goto fail;
9938 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009939 msr.index = e.index;
9940 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009941 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009942 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009943 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9944 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009945 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009946 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009947 }
9948 return 0;
9949fail:
9950 return i + 1;
9951}
9952
9953static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9954{
9955 u32 i;
9956 struct vmx_msr_entry e;
9957
9958 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009959 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009960 if (kvm_vcpu_read_guest(vcpu,
9961 gpa + i * sizeof(e),
9962 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009963 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009964 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9965 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009966 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009967 }
9968 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009969 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009970 "%s check failed (%u, 0x%x, 0x%x)\n",
9971 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009972 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009973 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009974 msr_info.host_initiated = false;
9975 msr_info.index = e.index;
9976 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009977 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009978 "%s cannot read MSR (%u, 0x%x)\n",
9979 __func__, i, e.index);
9980 return -EINVAL;
9981 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009982 if (kvm_vcpu_write_guest(vcpu,
9983 gpa + i * sizeof(e) +
9984 offsetof(struct vmx_msr_entry, value),
9985 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009986 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009987 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009988 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009989 return -EINVAL;
9990 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009991 }
9992 return 0;
9993}
9994
Ladi Prosek1dc35da2016-11-30 16:03:11 +01009995static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
9996{
9997 unsigned long invalid_mask;
9998
9999 invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
10000 return (val & invalid_mask) == 0;
10001}
10002
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010003/*
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010004 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
10005 * emulating VM entry into a guest with EPT enabled.
10006 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
10007 * is assigned to entry_failure_code on failure.
10008 */
10009static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
Jim Mattsonca0bde22016-11-30 12:03:46 -080010010 u32 *entry_failure_code)
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010011{
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010012 if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010013 if (!nested_cr3_valid(vcpu, cr3)) {
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010014 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10015 return 1;
10016 }
10017
10018 /*
10019 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
10020 * must not be dereferenced.
10021 */
10022 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
10023 !nested_ept) {
10024 if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
10025 *entry_failure_code = ENTRY_FAIL_PDPTE;
10026 return 1;
10027 }
10028 }
10029
10030 vcpu->arch.cr3 = cr3;
10031 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
10032 }
10033
10034 kvm_mmu_reset_context(vcpu);
10035 return 0;
10036}
10037
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010038/*
10039 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
10040 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +080010041 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010042 * guest in a way that will both be appropriate to L1's requests, and our
10043 * needs. In addition to modifying the active vmcs (which is vmcs02), this
10044 * function also has additional necessary side-effects, like setting various
10045 * vcpu->arch fields.
Ladi Prosekee146c12016-11-30 16:03:09 +010010046 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
10047 * is assigned to entry_failure_code on failure.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010048 */
Ladi Prosekee146c12016-11-30 16:03:09 +010010049static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
Jim Mattsonca0bde22016-11-30 12:03:46 -080010050 bool from_vmentry, u32 *entry_failure_code)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010051{
10052 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das03efce62017-05-05 15:25:15 -040010053 u32 exec_control, vmcs12_exec_ctrl;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010054
10055 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
10056 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
10057 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
10058 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
10059 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
10060 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
10061 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
10062 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
10063 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
10064 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
10065 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
10066 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
10067 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
10068 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
10069 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
10070 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
10071 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
10072 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
10073 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
10074 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
10075 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
10076 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
10077 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
10078 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
10079 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
10080 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
10081 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
10082 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
10083 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
10084 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
10085 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
10086 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
10087 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
10088 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
10089 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
10090 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
10091
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010092 if (from_vmentry &&
10093 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS)) {
Jan Kiszka2996fca2014-06-16 13:59:43 +020010094 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
10095 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
10096 } else {
10097 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
10098 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
10099 }
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010100 if (from_vmentry) {
10101 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
10102 vmcs12->vm_entry_intr_info_field);
10103 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
10104 vmcs12->vm_entry_exception_error_code);
10105 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
10106 vmcs12->vm_entry_instruction_len);
10107 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
10108 vmcs12->guest_interruptibility_info);
Wanpeng Li2d6144e2017-07-25 03:40:46 -070010109 vmx->loaded_vmcs->nmi_known_unmasked =
10110 !(vmcs12->guest_interruptibility_info & GUEST_INTR_STATE_NMI);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010111 } else {
10112 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
10113 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010114 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +030010115 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010116 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
10117 vmcs12->guest_pending_dbg_exceptions);
10118 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
10119 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
10120
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010121 if (nested_cpu_has_xsaves(vmcs12))
10122 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010123 vmcs_write64(VMCS_LINK_POINTER, -1ull);
10124
Jan Kiszkaf4124502014-03-07 20:03:13 +010010125 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +080010126
Paolo Bonzini93140062016-07-06 13:23:51 +020010127 /* Preemption timer setting is only taken from vmcs01. */
10128 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10129 exec_control |= vmcs_config.pin_based_exec_ctrl;
10130 if (vmx->hv_deadline_tsc == -1)
10131 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10132
10133 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +080010134 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +080010135 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
10136 vmx->nested.pi_pending = false;
Wincy Van06a55242017-04-28 13:13:59 +080010137 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_NESTED_VECTOR);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010138 } else {
Wincy Van705699a2015-02-03 23:58:17 +080010139 exec_control &= ~PIN_BASED_POSTED_INTR;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010140 }
Wincy Van705699a2015-02-03 23:58:17 +080010141
Jan Kiszkaf4124502014-03-07 20:03:13 +010010142 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010143
Jan Kiszkaf4124502014-03-07 20:03:13 +010010144 vmx->nested.preemption_timer_expired = false;
10145 if (nested_cpu_has_preemption_timer(vmcs12))
10146 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +010010147
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010148 /*
10149 * Whether page-faults are trapped is determined by a combination of
10150 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
10151 * If enable_ept, L0 doesn't care about page faults and we should
10152 * set all of these to L1's desires. However, if !enable_ept, L0 does
10153 * care about (at least some) page faults, and because it is not easy
10154 * (if at all possible?) to merge L0 and L1's desires, we simply ask
10155 * to exit on each and every L2 page fault. This is done by setting
10156 * MASK=MATCH=0 and (see below) EB.PF=1.
10157 * Note that below we don't need special code to set EB.PF beyond the
10158 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
10159 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
10160 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010161 */
10162 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
10163 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
10164 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
10165 enable_ept ? vmcs12->page_fault_error_code_match : 0);
10166
10167 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +010010168 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +080010169
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010170 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010171 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +010010172 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010173 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Dan Williamsdfa169b2016-06-02 11:17:24 -070010174 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010175 if (nested_cpu_has(vmcs12,
Bandan Das03efce62017-05-05 15:25:15 -040010176 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS)) {
10177 vmcs12_exec_ctrl = vmcs12->secondary_vm_exec_control &
10178 ~SECONDARY_EXEC_ENABLE_PML;
10179 exec_control |= vmcs12_exec_ctrl;
10180 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010181
Wincy Van608406e2015-02-03 23:57:51 +080010182 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
10183 vmcs_write64(EOI_EXIT_BITMAP0,
10184 vmcs12->eoi_exit_bitmap0);
10185 vmcs_write64(EOI_EXIT_BITMAP1,
10186 vmcs12->eoi_exit_bitmap1);
10187 vmcs_write64(EOI_EXIT_BITMAP2,
10188 vmcs12->eoi_exit_bitmap2);
10189 vmcs_write64(EOI_EXIT_BITMAP3,
10190 vmcs12->eoi_exit_bitmap3);
10191 vmcs_write16(GUEST_INTR_STATUS,
10192 vmcs12->guest_intr_status);
10193 }
10194
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010195 /*
10196 * Write an illegal value to APIC_ACCESS_ADDR. Later,
10197 * nested_get_vmcs12_pages will either fix it up or
10198 * remove the VM execution control.
10199 */
10200 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
10201 vmcs_write64(APIC_ACCESS_ADDR, -1ull);
10202
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010203 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
10204 }
10205
10206
10207 /*
10208 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
10209 * Some constant fields are set here by vmx_set_constant_host_state().
10210 * Other fields are different per CPU, and will be set later when
10211 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
10212 */
Yang Zhanga547c6d2013-04-11 19:25:10 +080010213 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010214
10215 /*
Jim Mattson83bafef2016-10-04 10:48:38 -070010216 * Set the MSR load/store lists to match L0's settings.
10217 */
10218 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
10219 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10220 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
10221 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10222 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
10223
10224 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010225 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
10226 * entry, but only if the current (host) sp changed from the value
10227 * we wrote last (vmx->host_rsp). This cache is no longer relevant
10228 * if we switch vmcs, and rather than hold a separate cache per vmcs,
10229 * here we just force the write to happen on entry.
10230 */
10231 vmx->host_rsp = 0;
10232
10233 exec_control = vmx_exec_control(vmx); /* L0's desires */
10234 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
10235 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
10236 exec_control &= ~CPU_BASED_TPR_SHADOW;
10237 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010238
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010239 /*
10240 * Write an illegal value to VIRTUAL_APIC_PAGE_ADDR. Later, if
10241 * nested_get_vmcs12_pages can't fix it up, the illegal value
10242 * will result in a VM entry failure.
10243 */
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010244 if (exec_control & CPU_BASED_TPR_SHADOW) {
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010245 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, -1ull);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010246 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
10247 }
10248
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010249 /*
Wincy Van3af18d92015-02-03 23:49:31 +080010250 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010251 * Rather, exit every time.
10252 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010253 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
10254 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
10255
10256 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
10257
10258 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
10259 * bitwise-or of what L1 wants to trap for L2, and what we want to
10260 * trap. Note that CR0.TS also needs updating - we do this later.
10261 */
10262 update_exception_bitmap(vcpu);
10263 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
10264 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10265
Nadav Har'El8049d652013-08-05 11:07:06 +030010266 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
10267 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
10268 * bits are further modified by vmx_set_efer() below.
10269 */
Jan Kiszkaf4124502014-03-07 20:03:13 +010010270 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030010271
10272 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
10273 * emulated by vmx_set_efer(), below.
10274 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020010275 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030010276 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
10277 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010278 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
10279
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010280 if (from_vmentry &&
10281 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010282 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010283 vcpu->arch.pat = vmcs12->guest_ia32_pat;
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010284 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010285 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010286 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010287
10288 set_cr4_guest_host_mask(vmx);
10289
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010290 if (from_vmentry &&
10291 vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010292 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10293
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010294 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
10295 vmcs_write64(TSC_OFFSET,
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010296 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010297 else
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010298 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -070010299 if (kvm_has_tsc_control)
10300 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010301
10302 if (enable_vpid) {
10303 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070010304 * There is no direct mapping between vpid02 and vpid12, the
10305 * vpid02 is per-vCPU for L0 and reused while the value of
10306 * vpid12 is changed w/ one invvpid during nested vmentry.
10307 * The vpid12 is allocated by L1 for L2, so it will not
10308 * influence global bitmap(for vpid01 and vpid02 allocation)
10309 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010310 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070010311 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10312 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10313 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10314 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10315 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10316 }
10317 } else {
10318 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10319 vmx_flush_tlb(vcpu);
10320 }
10321
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010322 }
10323
Ladi Prosek1fb883b2017-04-04 14:18:53 +020010324 if (enable_pml) {
10325 /*
10326 * Conceptually we want to copy the PML address and index from
10327 * vmcs01 here, and then back to vmcs01 on nested vmexit. But,
10328 * since we always flush the log on each vmexit, this happens
10329 * to be equivalent to simply resetting the fields in vmcs02.
10330 */
10331 ASSERT(vmx->pml_pg);
10332 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
10333 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
10334 }
10335
Nadav Har'El155a97a2013-08-05 11:07:16 +030010336 if (nested_cpu_has_ept(vmcs12)) {
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010337 if (nested_ept_init_mmu_context(vcpu)) {
10338 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10339 return 1;
10340 }
Jim Mattsonfb6c8192017-03-16 13:53:59 -070010341 } else if (nested_cpu_has2(vmcs12,
10342 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
10343 vmx_flush_tlb_ept_only(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010344 }
10345
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010346 /*
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010347 * This sets GUEST_CR0 to vmcs12->guest_cr0, possibly modifying those
10348 * bits which we consider mandatory enabled.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010349 * The CR0_READ_SHADOW is what L2 should have expected to read given
10350 * the specifications by L1; It's not enough to take
10351 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10352 * have more bits than L1 expected.
10353 */
10354 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10355 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10356
10357 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10358 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10359
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010360 if (from_vmentry &&
10361 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER))
David Matlack5a6a9742016-11-29 18:14:10 -080010362 vcpu->arch.efer = vmcs12->guest_ia32_efer;
10363 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
10364 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10365 else
10366 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10367 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10368 vmx_set_efer(vcpu, vcpu->arch.efer);
10369
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010370 /* Shadow page tables on either EPT or shadow page tables. */
Ladi Prosek7ad658b2017-03-23 07:18:08 +010010371 if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_cpu_has_ept(vmcs12),
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010372 entry_failure_code))
10373 return 1;
Ladi Prosek7ca29de2016-11-30 16:03:08 +010010374
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010375 if (!enable_ept)
10376 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10377
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010378 /*
10379 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10380 */
10381 if (enable_ept) {
10382 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10383 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10384 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10385 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10386 }
10387
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010388 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10389 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
Ladi Prosekee146c12016-11-30 16:03:09 +010010390 return 0;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010391}
10392
Jim Mattsonca0bde22016-11-30 12:03:46 -080010393static int check_vmentry_prereqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10394{
10395 struct vcpu_vmx *vmx = to_vmx(vcpu);
10396
10397 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10398 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT)
10399 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10400
Jim Mattson56a20512017-07-06 16:33:06 -070010401 if (nested_vmx_check_io_bitmap_controls(vcpu, vmcs12))
10402 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10403
Jim Mattsonca0bde22016-11-30 12:03:46 -080010404 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12))
10405 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10406
10407 if (nested_vmx_check_apicv_controls(vcpu, vmcs12))
10408 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10409
10410 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12))
10411 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10412
Bandan Dasc5f983f2017-05-05 15:25:14 -040010413 if (nested_vmx_check_pml_controls(vcpu, vmcs12))
10414 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10415
Jim Mattsonca0bde22016-11-30 12:03:46 -080010416 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
10417 vmx->nested.nested_vmx_procbased_ctls_low,
10418 vmx->nested.nested_vmx_procbased_ctls_high) ||
Jim Mattson2e5b0bd2017-05-04 11:51:58 -070010419 (nested_cpu_has(vmcs12, CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
10420 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
10421 vmx->nested.nested_vmx_secondary_ctls_low,
10422 vmx->nested.nested_vmx_secondary_ctls_high)) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080010423 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
10424 vmx->nested.nested_vmx_pinbased_ctls_low,
10425 vmx->nested.nested_vmx_pinbased_ctls_high) ||
10426 !vmx_control_verify(vmcs12->vm_exit_controls,
10427 vmx->nested.nested_vmx_exit_ctls_low,
10428 vmx->nested.nested_vmx_exit_ctls_high) ||
10429 !vmx_control_verify(vmcs12->vm_entry_controls,
10430 vmx->nested.nested_vmx_entry_ctls_low,
10431 vmx->nested.nested_vmx_entry_ctls_high))
10432 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10433
Jim Mattsonc7c2c702017-05-05 11:28:09 -070010434 if (vmcs12->cr3_target_count > nested_cpu_vmx_misc_cr3_count(vcpu))
10435 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10436
Jim Mattsonca0bde22016-11-30 12:03:46 -080010437 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
10438 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
10439 !nested_cr3_valid(vcpu, vmcs12->host_cr3))
10440 return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;
10441
10442 return 0;
10443}
10444
10445static int check_vmentry_postreqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10446 u32 *exit_qual)
10447{
10448 bool ia32e;
10449
10450 *exit_qual = ENTRY_FAIL_DEFAULT;
10451
10452 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
10453 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4))
10454 return 1;
10455
10456 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_SHADOW_VMCS) &&
10457 vmcs12->vmcs_link_pointer != -1ull) {
10458 *exit_qual = ENTRY_FAIL_VMCS_LINK_PTR;
10459 return 1;
10460 }
10461
10462 /*
10463 * If the load IA32_EFER VM-entry control is 1, the following checks
10464 * are performed on the field for the IA32_EFER MSR:
10465 * - Bits reserved in the IA32_EFER MSR must be 0.
10466 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10467 * the IA-32e mode guest VM-exit control. It must also be identical
10468 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10469 * CR0.PG) is 1.
10470 */
10471 if (to_vmx(vcpu)->nested.nested_run_pending &&
10472 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)) {
10473 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10474 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10475 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10476 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10477 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME)))
10478 return 1;
10479 }
10480
10481 /*
10482 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10483 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10484 * the values of the LMA and LME bits in the field must each be that of
10485 * the host address-space size VM-exit control.
10486 */
10487 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10488 ia32e = (vmcs12->vm_exit_controls &
10489 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10490 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10491 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10492 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME))
10493 return 1;
10494 }
10495
10496 return 0;
10497}
10498
Jim Mattson858e25c2016-11-30 12:03:47 -080010499static int enter_vmx_non_root_mode(struct kvm_vcpu *vcpu, bool from_vmentry)
10500{
10501 struct vcpu_vmx *vmx = to_vmx(vcpu);
10502 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10503 struct loaded_vmcs *vmcs02;
Jim Mattson858e25c2016-11-30 12:03:47 -080010504 u32 msr_entry_idx;
10505 u32 exit_qual;
10506
10507 vmcs02 = nested_get_current_vmcs02(vmx);
10508 if (!vmcs02)
10509 return -ENOMEM;
10510
10511 enter_guest_mode(vcpu);
10512
10513 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10514 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10515
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010516 vmx_switch_vmcs(vcpu, vmcs02);
Jim Mattson858e25c2016-11-30 12:03:47 -080010517 vmx_segment_cache_clear(vmx);
10518
10519 if (prepare_vmcs02(vcpu, vmcs12, from_vmentry, &exit_qual)) {
10520 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010521 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010522 nested_vmx_entry_failure(vcpu, vmcs12,
10523 EXIT_REASON_INVALID_STATE, exit_qual);
10524 return 1;
10525 }
10526
10527 nested_get_vmcs12_pages(vcpu, vmcs12);
10528
10529 msr_entry_idx = nested_vmx_load_msr(vcpu,
10530 vmcs12->vm_entry_msr_load_addr,
10531 vmcs12->vm_entry_msr_load_count);
10532 if (msr_entry_idx) {
10533 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010534 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010535 nested_vmx_entry_failure(vcpu, vmcs12,
10536 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10537 return 1;
10538 }
10539
Jim Mattson858e25c2016-11-30 12:03:47 -080010540 /*
10541 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10542 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10543 * returned as far as L1 is concerned. It will only return (and set
10544 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10545 */
10546 return 0;
10547}
10548
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010549/*
10550 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10551 * for running an L2 nested guest.
10552 */
10553static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10554{
10555 struct vmcs12 *vmcs12;
10556 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070010557 u32 interrupt_shadow = vmx_get_interrupt_shadow(vcpu);
Jim Mattsonca0bde22016-11-30 12:03:46 -080010558 u32 exit_qual;
10559 int ret;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010560
Kyle Hueyeb277562016-11-29 12:40:39 -080010561 if (!nested_vmx_check_permission(vcpu))
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010562 return 1;
10563
Kyle Hueyeb277562016-11-29 12:40:39 -080010564 if (!nested_vmx_check_vmcs12(vcpu))
10565 goto out;
10566
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010567 vmcs12 = get_vmcs12(vcpu);
10568
Abel Gordon012f83c2013-04-18 14:39:25 +030010569 if (enable_shadow_vmcs)
10570 copy_shadow_to_vmcs12(vmx);
10571
Nadav Har'El7c177932011-05-25 23:12:04 +030010572 /*
10573 * The nested entry process starts with enforcing various prerequisites
10574 * on vmcs12 as required by the Intel SDM, and act appropriately when
10575 * they fail: As the SDM explains, some conditions should cause the
10576 * instruction to fail, while others will cause the instruction to seem
10577 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10578 * To speed up the normal (success) code path, we should avoid checking
10579 * for misconfigurations which will anyway be caught by the processor
10580 * when using the merged vmcs02.
10581 */
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070010582 if (interrupt_shadow & KVM_X86_SHADOW_INT_MOV_SS) {
10583 nested_vmx_failValid(vcpu,
10584 VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS);
10585 goto out;
10586 }
10587
Nadav Har'El7c177932011-05-25 23:12:04 +030010588 if (vmcs12->launch_state == launch) {
10589 nested_vmx_failValid(vcpu,
10590 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10591 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
Kyle Hueyeb277562016-11-29 12:40:39 -080010592 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010593 }
10594
Jim Mattsonca0bde22016-11-30 12:03:46 -080010595 ret = check_vmentry_prereqs(vcpu, vmcs12);
10596 if (ret) {
10597 nested_vmx_failValid(vcpu, ret);
Kyle Hueyeb277562016-11-29 12:40:39 -080010598 goto out;
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010599 }
10600
Nadav Har'El7c177932011-05-25 23:12:04 +030010601 /*
Jim Mattsonca0bde22016-11-30 12:03:46 -080010602 * After this point, the trap flag no longer triggers a singlestep trap
10603 * on the vm entry instructions; don't call kvm_skip_emulated_instruction.
10604 * This is not 100% correct; for performance reasons, we delegate most
10605 * of the checks on host state to the processor. If those fail,
10606 * the singlestep trap is missed.
Jan Kiszka384bb782013-04-20 10:52:36 +020010607 */
Jim Mattsonca0bde22016-11-30 12:03:46 -080010608 skip_emulated_instruction(vcpu);
Jan Kiszka384bb782013-04-20 10:52:36 +020010609
Jim Mattsonca0bde22016-11-30 12:03:46 -080010610 ret = check_vmentry_postreqs(vcpu, vmcs12, &exit_qual);
10611 if (ret) {
10612 nested_vmx_entry_failure(vcpu, vmcs12,
10613 EXIT_REASON_INVALID_STATE, exit_qual);
10614 return 1;
Jan Kiszka384bb782013-04-20 10:52:36 +020010615 }
10616
10617 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010618 * We're finally done with prerequisite checking, and can start with
10619 * the nested entry.
10620 */
10621
Jim Mattson858e25c2016-11-30 12:03:47 -080010622 ret = enter_vmx_non_root_mode(vcpu, true);
10623 if (ret)
10624 return ret;
Wincy Vanff651cb2014-12-11 08:52:58 +030010625
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010626 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010627 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010628
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010629 vmx->nested.nested_run_pending = 1;
10630
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010631 return 1;
Kyle Hueyeb277562016-11-29 12:40:39 -080010632
10633out:
Kyle Huey6affcbe2016-11-29 12:40:40 -080010634 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010635}
10636
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010637/*
10638 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10639 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10640 * This function returns the new value we should put in vmcs12.guest_cr0.
10641 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10642 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10643 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10644 * didn't trap the bit, because if L1 did, so would L0).
10645 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10646 * been modified by L2, and L1 knows it. So just leave the old value of
10647 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10648 * isn't relevant, because if L0 traps this bit it can set it to anything.
10649 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10650 * changed these bits, and therefore they need to be updated, but L0
10651 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10652 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10653 */
10654static inline unsigned long
10655vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10656{
10657 return
10658 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10659 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10660 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10661 vcpu->arch.cr0_guest_owned_bits));
10662}
10663
10664static inline unsigned long
10665vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10666{
10667 return
10668 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10669 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10670 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10671 vcpu->arch.cr4_guest_owned_bits));
10672}
10673
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010674static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10675 struct vmcs12 *vmcs12)
10676{
10677 u32 idt_vectoring;
10678 unsigned int nr;
10679
Gleb Natapov851eb6672013-09-25 12:51:34 +030010680 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010681 nr = vcpu->arch.exception.nr;
10682 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10683
10684 if (kvm_exception_is_soft(nr)) {
10685 vmcs12->vm_exit_instruction_len =
10686 vcpu->arch.event_exit_inst_len;
10687 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10688 } else
10689 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10690
10691 if (vcpu->arch.exception.has_error_code) {
10692 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10693 vmcs12->idt_vectoring_error_code =
10694 vcpu->arch.exception.error_code;
10695 }
10696
10697 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010698 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010699 vmcs12->idt_vectoring_info_field =
10700 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10701 } else if (vcpu->arch.interrupt.pending) {
10702 nr = vcpu->arch.interrupt.nr;
10703 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10704
10705 if (vcpu->arch.interrupt.soft) {
10706 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10707 vmcs12->vm_entry_instruction_len =
10708 vcpu->arch.event_exit_inst_len;
10709 } else
10710 idt_vectoring |= INTR_TYPE_EXT_INTR;
10711
10712 vmcs12->idt_vectoring_info_field = idt_vectoring;
10713 }
10714}
10715
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010716static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10717{
10718 struct vcpu_vmx *vmx = to_vmx(vcpu);
10719
Wanpeng Liacc9ab62017-02-27 04:24:39 -080010720 if (vcpu->arch.exception.pending ||
10721 vcpu->arch.nmi_injected ||
10722 vcpu->arch.interrupt.pending)
10723 return -EBUSY;
10724
Jan Kiszkaf4124502014-03-07 20:03:13 +010010725 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10726 vmx->nested.preemption_timer_expired) {
10727 if (vmx->nested.nested_run_pending)
10728 return -EBUSY;
10729 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10730 return 0;
10731 }
10732
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010733 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Wanpeng Liacc9ab62017-02-27 04:24:39 -080010734 if (vmx->nested.nested_run_pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010735 return -EBUSY;
10736 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10737 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10738 INTR_INFO_VALID_MASK, 0);
10739 /*
10740 * The NMI-triggered VM exit counts as injection:
10741 * clear this one and block further NMIs.
10742 */
10743 vcpu->arch.nmi_pending = 0;
10744 vmx_set_nmi_mask(vcpu, true);
10745 return 0;
10746 }
10747
10748 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10749 nested_exit_on_intr(vcpu)) {
10750 if (vmx->nested.nested_run_pending)
10751 return -EBUSY;
10752 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010753 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010754 }
10755
David Hildenbrand6342c502017-01-25 11:58:58 +010010756 vmx_complete_nested_posted_interrupt(vcpu);
10757 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010758}
10759
Jan Kiszkaf4124502014-03-07 20:03:13 +010010760static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10761{
10762 ktime_t remaining =
10763 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10764 u64 value;
10765
10766 if (ktime_to_ns(remaining) <= 0)
10767 return 0;
10768
10769 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10770 do_div(value, 1000000);
10771 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10772}
10773
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010774/*
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010775 * Update the guest state fields of vmcs12 to reflect changes that
10776 * occurred while L2 was running. (The "IA-32e mode guest" bit of the
10777 * VM-entry controls is also updated, since this is really a guest
10778 * state bit.)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010779 */
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010780static void sync_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010781{
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010782 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10783 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10784
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010785 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10786 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10787 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10788
10789 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10790 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10791 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10792 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10793 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10794 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10795 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10796 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10797 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10798 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10799 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10800 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10801 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10802 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10803 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10804 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10805 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10806 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10807 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10808 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10809 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10810 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10811 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10812 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10813 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10814 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10815 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10816 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10817 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10818 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10819 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10820 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10821 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10822 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10823 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10824 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10825
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010826 vmcs12->guest_interruptibility_info =
10827 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10828 vmcs12->guest_pending_dbg_exceptions =
10829 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010830 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10831 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10832 else
10833 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010834
Jan Kiszkaf4124502014-03-07 20:03:13 +010010835 if (nested_cpu_has_preemption_timer(vmcs12)) {
10836 if (vmcs12->vm_exit_controls &
10837 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10838 vmcs12->vmx_preemption_timer_value =
10839 vmx_get_preemption_timer_value(vcpu);
10840 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10841 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010842
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010843 /*
10844 * In some cases (usually, nested EPT), L2 is allowed to change its
10845 * own CR3 without exiting. If it has changed it, we must keep it.
10846 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10847 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10848 *
10849 * Additionally, restore L2's PDPTR to vmcs12.
10850 */
10851 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010852 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010853 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10854 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10855 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10856 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10857 }
10858
Jim Mattsond281e132017-06-01 12:44:46 -070010859 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
Jan Dakinevich119a9c02016-09-04 21:22:47 +030010860
Wincy Van608406e2015-02-03 23:57:51 +080010861 if (nested_cpu_has_vid(vmcs12))
10862 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10863
Jan Kiszkac18911a2013-03-13 16:06:41 +010010864 vmcs12->vm_entry_controls =
10865 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010866 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010867
Jan Kiszka2996fca2014-06-16 13:59:43 +020010868 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10869 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10870 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10871 }
10872
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010873 /* TODO: These cannot have changed unless we have MSR bitmaps and
10874 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010875 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010876 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010877 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10878 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010879 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10880 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10881 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010882 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010883 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010884}
10885
10886/*
10887 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10888 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10889 * and this function updates it to reflect the changes to the guest state while
10890 * L2 was running (and perhaps made some exits which were handled directly by L0
10891 * without going back to L1), and to reflect the exit reason.
10892 * Note that we do not have to copy here all VMCS fields, just those that
10893 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10894 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10895 * which already writes to vmcs12 directly.
10896 */
10897static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10898 u32 exit_reason, u32 exit_intr_info,
10899 unsigned long exit_qualification)
10900{
10901 /* update guest state fields: */
10902 sync_vmcs12(vcpu, vmcs12);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010903
10904 /* update exit information fields: */
10905
Jan Kiszka533558b2014-01-04 18:47:20 +010010906 vmcs12->vm_exit_reason = exit_reason;
10907 vmcs12->exit_qualification = exit_qualification;
Jan Kiszka533558b2014-01-04 18:47:20 +010010908 vmcs12->vm_exit_intr_info = exit_intr_info;
Paolo Bonzini7313c692017-07-27 10:31:25 +020010909
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010910 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010911 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10912 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10913
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010914 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
Jim Mattson7cdc2d62017-07-06 16:33:05 -070010915 vmcs12->launch_state = 1;
10916
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010917 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10918 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010919 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010920
10921 /*
10922 * Transfer the event that L0 or L1 may wanted to inject into
10923 * L2 to IDT_VECTORING_INFO_FIELD.
10924 */
10925 vmcs12_save_pending_event(vcpu, vmcs12);
10926 }
10927
10928 /*
10929 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10930 * preserved above and would only end up incorrectly in L1.
10931 */
10932 vcpu->arch.nmi_injected = false;
10933 kvm_clear_exception_queue(vcpu);
10934 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010935}
10936
10937/*
10938 * A part of what we need to when the nested L2 guest exits and we want to
10939 * run its L1 parent, is to reset L1's guest state to the host state specified
10940 * in vmcs12.
10941 * This function is to be called not only on normal nested exit, but also on
10942 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10943 * Failures During or After Loading Guest State").
10944 * This function should be called when the active VMCS is L1's (vmcs01).
10945 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010946static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10947 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010948{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010949 struct kvm_segment seg;
Jim Mattsonca0bde22016-11-30 12:03:46 -080010950 u32 entry_failure_code;
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010951
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010952 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10953 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010954 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010955 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10956 else
10957 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10958 vmx_set_efer(vcpu, vcpu->arch.efer);
10959
10960 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10961 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010962 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010963 /*
10964 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010965 * actually changed, because vmx_set_cr0 refers to efer set above.
10966 *
10967 * CR0_GUEST_HOST_MASK is already set in the original vmcs01
10968 * (KVM doesn't change it);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010969 */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010970 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010971 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010972
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010973 /* Same as above - no reason to call set_cr4_guest_host_mask(). */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010974 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10975 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10976
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010977 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010978
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010979 /*
10980 * Only PDPTE load can fail as the value of cr3 was checked on entry and
10981 * couldn't have changed.
10982 */
10983 if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
10984 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010985
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010986 if (!enable_ept)
10987 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10988
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010989 if (enable_vpid) {
10990 /*
10991 * Trivially support vpid by letting L2s share their parent
10992 * L1's vpid. TODO: move to a more elaborate solution, giving
10993 * each L2 its own vpid and exposing the vpid feature to L1.
10994 */
10995 vmx_flush_tlb(vcpu);
10996 }
Wincy Van06a55242017-04-28 13:13:59 +080010997 /* Restore posted intr vector. */
10998 if (nested_cpu_has_posted_intr(vmcs12))
10999 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011000
11001 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
11002 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
11003 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
11004 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
11005 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011006
Paolo Bonzini36be0b92014-02-24 12:30:04 +010011007 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
11008 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
11009 vmcs_write64(GUEST_BNDCFGS, 0);
11010
Jan Kiszka44811c02013-08-04 17:17:27 +020011011 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011012 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020011013 vcpu->arch.pat = vmcs12->host_ia32_pat;
11014 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011015 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
11016 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
11017 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010011018
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011019 /* Set L1 segment info according to Intel SDM
11020 27.5.2 Loading Host Segment and Descriptor-Table Registers */
11021 seg = (struct kvm_segment) {
11022 .base = 0,
11023 .limit = 0xFFFFFFFF,
11024 .selector = vmcs12->host_cs_selector,
11025 .type = 11,
11026 .present = 1,
11027 .s = 1,
11028 .g = 1
11029 };
11030 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
11031 seg.l = 1;
11032 else
11033 seg.db = 1;
11034 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
11035 seg = (struct kvm_segment) {
11036 .base = 0,
11037 .limit = 0xFFFFFFFF,
11038 .type = 3,
11039 .present = 1,
11040 .s = 1,
11041 .db = 1,
11042 .g = 1
11043 };
11044 seg.selector = vmcs12->host_ds_selector;
11045 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
11046 seg.selector = vmcs12->host_es_selector;
11047 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
11048 seg.selector = vmcs12->host_ss_selector;
11049 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
11050 seg.selector = vmcs12->host_fs_selector;
11051 seg.base = vmcs12->host_fs_base;
11052 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
11053 seg.selector = vmcs12->host_gs_selector;
11054 seg.base = vmcs12->host_gs_base;
11055 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
11056 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030011057 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011058 .limit = 0x67,
11059 .selector = vmcs12->host_tr_selector,
11060 .type = 11,
11061 .present = 1
11062 };
11063 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
11064
Jan Kiszka503cd0c2013-03-03 13:05:44 +010011065 kvm_set_dr(vcpu, 7, 0x400);
11066 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030011067
Wincy Van3af18d92015-02-03 23:49:31 +080011068 if (cpu_has_vmx_msr_bitmap())
11069 vmx_set_msr_bitmap(vcpu);
11070
Wincy Vanff651cb2014-12-11 08:52:58 +030011071 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
11072 vmcs12->vm_exit_msr_load_count))
11073 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011074}
11075
11076/*
11077 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
11078 * and modify vmcs12 to make it see what it would expect to see there if
11079 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
11080 */
Jan Kiszka533558b2014-01-04 18:47:20 +010011081static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
11082 u32 exit_intr_info,
11083 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011084{
11085 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011086 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011087 u32 vm_inst_error = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011088
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011089 /* trying to cancel vmlaunch/vmresume is a bug */
11090 WARN_ON_ONCE(vmx->nested.nested_run_pending);
11091
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011092 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010011093 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
11094 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011095
Wincy Vanff651cb2014-12-11 08:52:58 +030011096 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
11097 vmcs12->vm_exit_msr_store_count))
11098 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
11099
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011100 if (unlikely(vmx->fail))
11101 vm_inst_error = vmcs_read32(VM_INSTRUCTION_ERROR);
11102
David Hildenbrand1279a6b12017-03-20 10:00:08 +010011103 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Wanpeng Lif3380ca2014-08-05 12:42:23 +080011104
Bandan Das77b0f5d2014-04-19 18:17:45 -040011105 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
11106 && nested_exit_intr_ack_set(vcpu)) {
11107 int irq = kvm_cpu_get_interrupt(vcpu);
11108 WARN_ON(irq < 0);
11109 vmcs12->vm_exit_intr_info = irq |
11110 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
11111 }
11112
Jan Kiszka542060e2014-01-04 18:47:21 +010011113 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
11114 vmcs12->exit_qualification,
11115 vmcs12->idt_vectoring_info_field,
11116 vmcs12->vm_exit_intr_info,
11117 vmcs12->vm_exit_intr_error_code,
11118 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011119
Paolo Bonzini8391ce42016-07-07 14:58:33 +020011120 vm_entry_controls_reset_shadow(vmx);
11121 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010011122 vmx_segment_cache_clear(vmx);
11123
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011124 /* if no vmcs02 cache requested, remove the one we used */
11125 if (VMCS02_POOL_SIZE == 0)
11126 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
11127
11128 load_vmcs12_host_state(vcpu, vmcs12);
11129
Paolo Bonzini93140062016-07-06 13:23:51 +020011130 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070011131 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
11132 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010011133 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020011134 if (vmx->hv_deadline_tsc == -1)
11135 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11136 PIN_BASED_VMX_PREEMPTION_TIMER);
11137 else
11138 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11139 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070011140 if (kvm_has_tsc_control)
11141 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011142
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011143 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
11144 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
11145 vmx_set_virtual_x2apic_mode(vcpu,
11146 vcpu->arch.apic_base & X2APIC_ENABLE);
Jim Mattsonfb6c8192017-03-16 13:53:59 -070011147 } else if (!nested_cpu_has_ept(vmcs12) &&
11148 nested_cpu_has2(vmcs12,
11149 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
11150 vmx_flush_tlb_ept_only(vcpu);
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011151 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011152
11153 /* This is needed for same reason as it was needed in prepare_vmcs02 */
11154 vmx->host_rsp = 0;
11155
11156 /* Unpin physical memory we referred to in vmcs02 */
11157 if (vmx->nested.apic_access_page) {
11158 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011159 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011160 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011161 if (vmx->nested.virtual_apic_page) {
11162 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011163 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011164 }
Wincy Van705699a2015-02-03 23:58:17 +080011165 if (vmx->nested.pi_desc_page) {
11166 kunmap(vmx->nested.pi_desc_page);
11167 nested_release_page(vmx->nested.pi_desc_page);
11168 vmx->nested.pi_desc_page = NULL;
11169 vmx->nested.pi_desc = NULL;
11170 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011171
11172 /*
Tang Chen38b99172014-09-24 15:57:54 +080011173 * We are now running in L2, mmu_notifier will force to reload the
11174 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
11175 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080011176 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080011177
11178 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011179 * Exiting from L2 to L1, we're now back to L1 which thinks it just
11180 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
11181 * success or failure flag accordingly.
11182 */
11183 if (unlikely(vmx->fail)) {
11184 vmx->fail = 0;
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011185 nested_vmx_failValid(vcpu, vm_inst_error);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011186 } else
11187 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011188 if (enable_shadow_vmcs)
11189 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011190
11191 /* in case we halted in L2 */
11192 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011193}
11194
Nadav Har'El7c177932011-05-25 23:12:04 +030011195/*
Jan Kiszka42124922014-01-04 18:47:19 +010011196 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
11197 */
11198static void vmx_leave_nested(struct kvm_vcpu *vcpu)
11199{
Wanpeng Li2f707d92017-03-06 04:03:28 -080011200 if (is_guest_mode(vcpu)) {
11201 to_vmx(vcpu)->nested.nested_run_pending = 0;
Jan Kiszka533558b2014-01-04 18:47:20 +010011202 nested_vmx_vmexit(vcpu, -1, 0, 0);
Wanpeng Li2f707d92017-03-06 04:03:28 -080011203 }
Jan Kiszka42124922014-01-04 18:47:19 +010011204 free_nested(to_vmx(vcpu));
11205}
11206
11207/*
Nadav Har'El7c177932011-05-25 23:12:04 +030011208 * L1's failure to enter L2 is a subset of a normal exit, as explained in
11209 * 23.7 "VM-entry failures during or after loading guest state" (this also
11210 * lists the acceptable exit-reason and exit-qualification parameters).
11211 * It should only be called before L2 actually succeeded to run, and when
11212 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
11213 */
11214static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
11215 struct vmcs12 *vmcs12,
11216 u32 reason, unsigned long qualification)
11217{
11218 load_vmcs12_host_state(vcpu, vmcs12);
11219 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
11220 vmcs12->exit_qualification = qualification;
11221 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011222 if (enable_shadow_vmcs)
11223 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030011224}
11225
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011226static int vmx_check_intercept(struct kvm_vcpu *vcpu,
11227 struct x86_instruction_info *info,
11228 enum x86_intercept_stage stage)
11229{
11230 return X86EMUL_CONTINUE;
11231}
11232
Yunhong Jiang64672c92016-06-13 14:19:59 -070011233#ifdef CONFIG_X86_64
11234/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
11235static inline int u64_shl_div_u64(u64 a, unsigned int shift,
11236 u64 divisor, u64 *result)
11237{
11238 u64 low = a << shift, high = a >> (64 - shift);
11239
11240 /* To avoid the overflow on divq */
11241 if (high >= divisor)
11242 return 1;
11243
11244 /* Low hold the result, high hold rem which is discarded */
11245 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
11246 "rm" (divisor), "0" (low), "1" (high));
11247 *result = low;
11248
11249 return 0;
11250}
11251
11252static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
11253{
11254 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020011255 u64 tscl = rdtsc();
11256 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
11257 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011258
11259 /* Convert to host delta tsc if tsc scaling is enabled */
11260 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
11261 u64_shl_div_u64(delta_tsc,
11262 kvm_tsc_scaling_ratio_frac_bits,
11263 vcpu->arch.tsc_scaling_ratio,
11264 &delta_tsc))
11265 return -ERANGE;
11266
11267 /*
11268 * If the delta tsc can't fit in the 32 bit after the multi shift,
11269 * we can't use the preemption timer.
11270 * It's possible that it fits on later vmentries, but checking
11271 * on every vmentry is costly so we just use an hrtimer.
11272 */
11273 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
11274 return -ERANGE;
11275
11276 vmx->hv_deadline_tsc = tscl + delta_tsc;
11277 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11278 PIN_BASED_VMX_PREEMPTION_TIMER);
Wanpeng Lic8533542017-06-29 06:28:09 -070011279
11280 return delta_tsc == 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011281}
11282
11283static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
11284{
11285 struct vcpu_vmx *vmx = to_vmx(vcpu);
11286 vmx->hv_deadline_tsc = -1;
11287 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11288 PIN_BASED_VMX_PREEMPTION_TIMER);
11289}
11290#endif
11291
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011292static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011293{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020011294 if (ple_gap)
11295 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011296}
11297
Kai Huang843e4332015-01-28 10:54:28 +080011298static void vmx_slot_enable_log_dirty(struct kvm *kvm,
11299 struct kvm_memory_slot *slot)
11300{
11301 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
11302 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
11303}
11304
11305static void vmx_slot_disable_log_dirty(struct kvm *kvm,
11306 struct kvm_memory_slot *slot)
11307{
11308 kvm_mmu_slot_set_dirty(kvm, slot);
11309}
11310
11311static void vmx_flush_log_dirty(struct kvm *kvm)
11312{
11313 kvm_flush_pml_buffers(kvm);
11314}
11315
Bandan Dasc5f983f2017-05-05 15:25:14 -040011316static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
11317{
11318 struct vmcs12 *vmcs12;
11319 struct vcpu_vmx *vmx = to_vmx(vcpu);
11320 gpa_t gpa;
11321 struct page *page = NULL;
11322 u64 *pml_address;
11323
11324 if (is_guest_mode(vcpu)) {
11325 WARN_ON_ONCE(vmx->nested.pml_full);
11326
11327 /*
11328 * Check if PML is enabled for the nested guest.
11329 * Whether eptp bit 6 is set is already checked
11330 * as part of A/D emulation.
11331 */
11332 vmcs12 = get_vmcs12(vcpu);
11333 if (!nested_cpu_has_pml(vmcs12))
11334 return 0;
11335
Dan Carpenter47698862017-05-10 22:43:17 +030011336 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -040011337 vmx->nested.pml_full = true;
11338 return 1;
11339 }
11340
11341 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
11342
11343 page = nested_get_page(vcpu, vmcs12->pml_address);
11344 if (!page)
11345 return 0;
11346
11347 pml_address = kmap(page);
11348 pml_address[vmcs12->guest_pml_index--] = gpa;
11349 kunmap(page);
11350 nested_release_page_clean(page);
11351 }
11352
11353 return 0;
11354}
11355
Kai Huang843e4332015-01-28 10:54:28 +080011356static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
11357 struct kvm_memory_slot *memslot,
11358 gfn_t offset, unsigned long mask)
11359{
11360 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
11361}
11362
Feng Wuefc64402015-09-18 22:29:51 +080011363/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080011364 * This routine does the following things for vCPU which is going
11365 * to be blocked if VT-d PI is enabled.
11366 * - Store the vCPU to the wakeup list, so when interrupts happen
11367 * we can find the right vCPU to wake up.
11368 * - Change the Posted-interrupt descriptor as below:
11369 * 'NDST' <-- vcpu->pre_pcpu
11370 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
11371 * - If 'ON' is set during this process, which means at least one
11372 * interrupt is posted for this vCPU, we cannot block it, in
11373 * this case, return 1, otherwise, return 0.
11374 *
11375 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070011376static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011377{
11378 unsigned long flags;
11379 unsigned int dest;
11380 struct pi_desc old, new;
11381 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11382
11383 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011384 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11385 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011386 return 0;
11387
11388 vcpu->pre_pcpu = vcpu->cpu;
11389 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11390 vcpu->pre_pcpu), flags);
11391 list_add_tail(&vcpu->blocked_vcpu_list,
11392 &per_cpu(blocked_vcpu_on_cpu,
11393 vcpu->pre_pcpu));
11394 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
11395 vcpu->pre_pcpu), flags);
11396
11397 do {
11398 old.control = new.control = pi_desc->control;
11399
11400 /*
11401 * We should not block the vCPU if
11402 * an interrupt is posted for it.
11403 */
11404 if (pi_test_on(pi_desc) == 1) {
11405 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11406 vcpu->pre_pcpu), flags);
11407 list_del(&vcpu->blocked_vcpu_list);
11408 spin_unlock_irqrestore(
11409 &per_cpu(blocked_vcpu_on_cpu_lock,
11410 vcpu->pre_pcpu), flags);
11411 vcpu->pre_pcpu = -1;
11412
11413 return 1;
11414 }
11415
11416 WARN((pi_desc->sn == 1),
11417 "Warning: SN field of posted-interrupts "
11418 "is set before blocking\n");
11419
11420 /*
11421 * Since vCPU can be preempted during this process,
11422 * vcpu->cpu could be different with pre_pcpu, we
11423 * need to set pre_pcpu as the destination of wakeup
11424 * notification event, then we can find the right vCPU
11425 * to wakeup in wakeup handler if interrupts happen
11426 * when the vCPU is in blocked state.
11427 */
11428 dest = cpu_physical_id(vcpu->pre_pcpu);
11429
11430 if (x2apic_enabled())
11431 new.ndst = dest;
11432 else
11433 new.ndst = (dest << 8) & 0xFF00;
11434
11435 /* set 'NV' to 'wakeup vector' */
11436 new.nv = POSTED_INTR_WAKEUP_VECTOR;
11437 } while (cmpxchg(&pi_desc->control, old.control,
11438 new.control) != old.control);
11439
11440 return 0;
11441}
11442
Yunhong Jiangbc225122016-06-13 14:19:58 -070011443static int vmx_pre_block(struct kvm_vcpu *vcpu)
11444{
11445 if (pi_pre_block(vcpu))
11446 return 1;
11447
Yunhong Jiang64672c92016-06-13 14:19:59 -070011448 if (kvm_lapic_hv_timer_in_use(vcpu))
11449 kvm_lapic_switch_to_sw_timer(vcpu);
11450
Yunhong Jiangbc225122016-06-13 14:19:58 -070011451 return 0;
11452}
11453
11454static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011455{
11456 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11457 struct pi_desc old, new;
11458 unsigned int dest;
11459 unsigned long flags;
11460
11461 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011462 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11463 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011464 return;
11465
11466 do {
11467 old.control = new.control = pi_desc->control;
11468
11469 dest = cpu_physical_id(vcpu->cpu);
11470
11471 if (x2apic_enabled())
11472 new.ndst = dest;
11473 else
11474 new.ndst = (dest << 8) & 0xFF00;
11475
11476 /* Allow posting non-urgent interrupts */
11477 new.sn = 0;
11478
11479 /* set 'NV' to 'notification vector' */
11480 new.nv = POSTED_INTR_VECTOR;
11481 } while (cmpxchg(&pi_desc->control, old.control,
11482 new.control) != old.control);
11483
11484 if(vcpu->pre_pcpu != -1) {
11485 spin_lock_irqsave(
11486 &per_cpu(blocked_vcpu_on_cpu_lock,
11487 vcpu->pre_pcpu), flags);
11488 list_del(&vcpu->blocked_vcpu_list);
11489 spin_unlock_irqrestore(
11490 &per_cpu(blocked_vcpu_on_cpu_lock,
11491 vcpu->pre_pcpu), flags);
11492 vcpu->pre_pcpu = -1;
11493 }
11494}
11495
Yunhong Jiangbc225122016-06-13 14:19:58 -070011496static void vmx_post_block(struct kvm_vcpu *vcpu)
11497{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011498 if (kvm_x86_ops->set_hv_timer)
11499 kvm_lapic_switch_to_hv_timer(vcpu);
11500
Yunhong Jiangbc225122016-06-13 14:19:58 -070011501 pi_post_block(vcpu);
11502}
11503
Feng Wubf9f6ac2015-09-18 22:29:55 +080011504/*
Feng Wuefc64402015-09-18 22:29:51 +080011505 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11506 *
11507 * @kvm: kvm
11508 * @host_irq: host irq of the interrupt
11509 * @guest_irq: gsi of the interrupt
11510 * @set: set or unset PI
11511 * returns 0 on success, < 0 on failure
11512 */
11513static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11514 uint32_t guest_irq, bool set)
11515{
11516 struct kvm_kernel_irq_routing_entry *e;
11517 struct kvm_irq_routing_table *irq_rt;
11518 struct kvm_lapic_irq irq;
11519 struct kvm_vcpu *vcpu;
11520 struct vcpu_data vcpu_info;
11521 int idx, ret = -EINVAL;
11522
11523 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011524 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11525 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011526 return 0;
11527
11528 idx = srcu_read_lock(&kvm->irq_srcu);
11529 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
11530 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
11531
11532 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11533 if (e->type != KVM_IRQ_ROUTING_MSI)
11534 continue;
11535 /*
11536 * VT-d PI cannot support posting multicast/broadcast
11537 * interrupts to a vCPU, we still use interrupt remapping
11538 * for these kind of interrupts.
11539 *
11540 * For lowest-priority interrupts, we only support
11541 * those with single CPU as the destination, e.g. user
11542 * configures the interrupts via /proc/irq or uses
11543 * irqbalance to make the interrupts single-CPU.
11544 *
11545 * We will support full lowest-priority interrupt later.
11546 */
11547
Radim Krčmář371313132016-07-12 22:09:27 +020011548 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011549 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11550 /*
11551 * Make sure the IRTE is in remapped mode if
11552 * we don't handle it in posted mode.
11553 */
11554 ret = irq_set_vcpu_affinity(host_irq, NULL);
11555 if (ret < 0) {
11556 printk(KERN_INFO
11557 "failed to back to remapped mode, irq: %u\n",
11558 host_irq);
11559 goto out;
11560 }
11561
Feng Wuefc64402015-09-18 22:29:51 +080011562 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011563 }
Feng Wuefc64402015-09-18 22:29:51 +080011564
11565 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11566 vcpu_info.vector = irq.vector;
11567
Feng Wub6ce9782016-01-25 16:53:35 +080011568 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011569 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11570
11571 if (set)
11572 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11573 else {
11574 /* suppress notification event before unposting */
11575 pi_set_sn(vcpu_to_pi_desc(vcpu));
11576 ret = irq_set_vcpu_affinity(host_irq, NULL);
11577 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11578 }
11579
11580 if (ret < 0) {
11581 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11582 __func__);
11583 goto out;
11584 }
11585 }
11586
11587 ret = 0;
11588out:
11589 srcu_read_unlock(&kvm->irq_srcu, idx);
11590 return ret;
11591}
11592
Ashok Rajc45dcc72016-06-22 14:59:56 +080011593static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11594{
11595 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11596 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11597 FEATURE_CONTROL_LMCE;
11598 else
11599 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11600 ~FEATURE_CONTROL_LMCE;
11601}
11602
Kees Cook404f6aa2016-08-08 16:29:06 -070011603static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011604 .cpu_has_kvm_support = cpu_has_kvm_support,
11605 .disabled_by_bios = vmx_disabled_by_bios,
11606 .hardware_setup = hardware_setup,
11607 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011608 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011609 .hardware_enable = hardware_enable,
11610 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011611 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011612 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011613
11614 .vcpu_create = vmx_create_vcpu,
11615 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011616 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011617
Avi Kivity04d2cc72007-09-10 18:10:54 +030011618 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011619 .vcpu_load = vmx_vcpu_load,
11620 .vcpu_put = vmx_vcpu_put,
11621
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011622 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011623 .get_msr = vmx_get_msr,
11624 .set_msr = vmx_set_msr,
11625 .get_segment_base = vmx_get_segment_base,
11626 .get_segment = vmx_get_segment,
11627 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011628 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011629 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011630 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011631 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011632 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011633 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011634 .set_cr3 = vmx_set_cr3,
11635 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011636 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011637 .get_idt = vmx_get_idt,
11638 .set_idt = vmx_set_idt,
11639 .get_gdt = vmx_get_gdt,
11640 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011641 .get_dr6 = vmx_get_dr6,
11642 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011643 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011644 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011645 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011646 .get_rflags = vmx_get_rflags,
11647 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011648
11649 .get_pkru = vmx_get_pkru,
11650
Avi Kivity6aa8b732006-12-10 02:21:36 -080011651 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011652
Avi Kivity6aa8b732006-12-10 02:21:36 -080011653 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011654 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011655 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011656 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11657 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011658 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011659 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011660 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011661 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011662 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011663 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011664 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011665 .get_nmi_mask = vmx_get_nmi_mask,
11666 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011667 .enable_nmi_window = enable_nmi_window,
11668 .enable_irq_window = enable_irq_window,
11669 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011670 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011671 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011672 .get_enable_apicv = vmx_get_enable_apicv,
11673 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011674 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +010011675 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011676 .hwapic_irr_update = vmx_hwapic_irr_update,
11677 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011678 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11679 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011680
Izik Eiduscbc94022007-10-25 00:29:55 +020011681 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011682 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011683 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011684
Avi Kivity586f9602010-11-18 13:09:54 +020011685 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011686
Sheng Yang17cc3932010-01-05 19:02:27 +080011687 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011688
11689 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011690
11691 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011692 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011693
11694 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011695
11696 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011697
11698 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011699
11700 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011701
11702 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011703 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011704 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011705 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011706
11707 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011708
11709 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011710
11711 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11712 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11713 .flush_log_dirty = vmx_flush_log_dirty,
11714 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -040011715 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +020011716
Feng Wubf9f6ac2015-09-18 22:29:55 +080011717 .pre_block = vmx_pre_block,
11718 .post_block = vmx_post_block,
11719
Wei Huang25462f72015-06-19 15:45:05 +020011720 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011721
11722 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011723
11724#ifdef CONFIG_X86_64
11725 .set_hv_timer = vmx_set_hv_timer,
11726 .cancel_hv_timer = vmx_cancel_hv_timer,
11727#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011728
11729 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011730};
11731
11732static int __init vmx_init(void)
11733{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011734 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11735 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011736 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011737 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011738
Dave Young2965faa2015-09-09 15:38:55 -070011739#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011740 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11741 crash_vmclear_local_loaded_vmcss);
11742#endif
11743
He, Qingfdef3ad2007-04-30 09:45:24 +030011744 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011745}
11746
11747static void __exit vmx_exit(void)
11748{
Dave Young2965faa2015-09-09 15:38:55 -070011749#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011750 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011751 synchronize_rcu();
11752#endif
11753
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011754 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011755}
11756
11757module_init(vmx_init)
11758module_exit(vmx_exit)