blob: 76aefd9264c203ce1e265bb88d6489f41b0bf342 [file] [log] [blame]
Beniamino Galvani30021e32014-11-13 20:32:01 +01001/*
2 * I2C bus driver for Amlogic Meson SoCs
3 *
4 * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/clk.h>
12#include <linux/completion.h>
13#include <linux/i2c.h>
14#include <linux/interrupt.h>
15#include <linux/io.h>
16#include <linux/kernel.h>
17#include <linux/module.h>
18#include <linux/of.h>
19#include <linux/platform_device.h>
20#include <linux/types.h>
21
22/* Meson I2C register map */
23#define REG_CTRL 0x00
24#define REG_SLAVE_ADDR 0x04
25#define REG_TOK_LIST0 0x08
26#define REG_TOK_LIST1 0x0c
27#define REG_TOK_WDATA0 0x10
28#define REG_TOK_WDATA1 0x14
29#define REG_TOK_RDATA0 0x18
30#define REG_TOK_RDATA1 0x1c
31
32/* Control register fields */
33#define REG_CTRL_START BIT(0)
34#define REG_CTRL_ACK_IGNORE BIT(1)
35#define REG_CTRL_STATUS BIT(2)
36#define REG_CTRL_ERROR BIT(3)
37#define REG_CTRL_CLKDIV_SHIFT 12
Heiner Kallweit47bb8f72017-03-25 14:07:57 +010038#define REG_CTRL_CLKDIV_MASK GENMASK(21, 12)
39#define REG_CTRL_CLKDIVEXT_SHIFT 28
40#define REG_CTRL_CLKDIVEXT_MASK GENMASK(29, 28)
Beniamino Galvani30021e32014-11-13 20:32:01 +010041
42#define I2C_TIMEOUT_MS 500
Beniamino Galvani30021e32014-11-13 20:32:01 +010043
44enum {
45 TOKEN_END = 0,
46 TOKEN_START,
47 TOKEN_SLAVE_ADDR_WRITE,
48 TOKEN_SLAVE_ADDR_READ,
49 TOKEN_DATA,
50 TOKEN_DATA_LAST,
51 TOKEN_STOP,
52};
53
54enum {
55 STATE_IDLE,
56 STATE_READ,
57 STATE_WRITE,
58 STATE_STOP,
59};
60
61/**
62 * struct meson_i2c - Meson I2C device private data
63 *
64 * @adap: I2C adapter instance
65 * @dev: Pointer to device structure
66 * @regs: Base address of the device memory mapped registers
67 * @clk: Pointer to clock structure
68 * @irq: IRQ number
69 * @msg: Pointer to the current I2C message
70 * @state: Current state in the driver state machine
71 * @last: Flag set for the last message in the transfer
72 * @count: Number of bytes to be sent/received in current transfer
73 * @pos: Current position in the send/receive buffer
74 * @error: Flag set when an error is received
75 * @lock: To avoid race conditions between irq handler and xfer code
76 * @done: Completion used to wait for transfer termination
Beniamino Galvani30021e32014-11-13 20:32:01 +010077 * @tokens: Sequence of tokens to be written to the device
78 * @num_tokens: Number of tokens
79 */
80struct meson_i2c {
81 struct i2c_adapter adap;
82 struct device *dev;
83 void __iomem *regs;
84 struct clk *clk;
Beniamino Galvani30021e32014-11-13 20:32:01 +010085
86 struct i2c_msg *msg;
87 int state;
88 bool last;
89 int count;
90 int pos;
91 int error;
92
93 spinlock_t lock;
94 struct completion done;
Beniamino Galvani30021e32014-11-13 20:32:01 +010095 u32 tokens[2];
96 int num_tokens;
97};
98
99static void meson_i2c_set_mask(struct meson_i2c *i2c, int reg, u32 mask,
100 u32 val)
101{
102 u32 data;
103
104 data = readl(i2c->regs + reg);
105 data &= ~mask;
106 data |= val & mask;
107 writel(data, i2c->regs + reg);
108}
109
110static void meson_i2c_reset_tokens(struct meson_i2c *i2c)
111{
112 i2c->tokens[0] = 0;
113 i2c->tokens[1] = 0;
114 i2c->num_tokens = 0;
115}
116
117static void meson_i2c_add_token(struct meson_i2c *i2c, int token)
118{
119 if (i2c->num_tokens < 8)
120 i2c->tokens[0] |= (token & 0xf) << (i2c->num_tokens * 4);
121 else
122 i2c->tokens[1] |= (token & 0xf) << ((i2c->num_tokens % 8) * 4);
123
124 i2c->num_tokens++;
125}
126
127static void meson_i2c_write_tokens(struct meson_i2c *i2c)
128{
129 writel(i2c->tokens[0], i2c->regs + REG_TOK_LIST0);
130 writel(i2c->tokens[1], i2c->regs + REG_TOK_LIST1);
131}
132
Heiner Kallweit09af1c22017-03-25 14:04:42 +0100133static void meson_i2c_set_clk_div(struct meson_i2c *i2c, unsigned int freq)
Beniamino Galvani30021e32014-11-13 20:32:01 +0100134{
135 unsigned long clk_rate = clk_get_rate(i2c->clk);
136 unsigned int div;
137
Heiner Kallweit09af1c22017-03-25 14:04:42 +0100138 div = DIV_ROUND_UP(clk_rate, freq * 4);
Heiner Kallweit47bb8f72017-03-25 14:07:57 +0100139
140 /* clock divider has 12 bits */
141 if (div >= (1 << 12)) {
142 dev_err(i2c->dev, "requested bus frequency too low\n");
143 div = (1 << 12) - 1;
144 }
145
Beniamino Galvani30021e32014-11-13 20:32:01 +0100146 meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_CLKDIV_MASK,
Heiner Kallweit47bb8f72017-03-25 14:07:57 +0100147 (div & GENMASK(9, 0)) << REG_CTRL_CLKDIV_SHIFT);
148
149 meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_CLKDIVEXT_MASK,
150 (div >> 10) << REG_CTRL_CLKDIVEXT_SHIFT);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100151
152 dev_dbg(i2c->dev, "%s: clk %lu, freq %u, div %u\n", __func__,
Heiner Kallweit09af1c22017-03-25 14:04:42 +0100153 clk_rate, freq, div);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100154}
155
156static void meson_i2c_get_data(struct meson_i2c *i2c, char *buf, int len)
157{
158 u32 rdata0, rdata1;
159 int i;
160
161 rdata0 = readl(i2c->regs + REG_TOK_RDATA0);
162 rdata1 = readl(i2c->regs + REG_TOK_RDATA1);
163
164 dev_dbg(i2c->dev, "%s: data %08x %08x len %d\n", __func__,
165 rdata0, rdata1, len);
166
Heiner Kallweit8edf52a2017-03-25 13:58:30 +0100167 for (i = 0; i < min(4, len); i++)
Beniamino Galvani30021e32014-11-13 20:32:01 +0100168 *buf++ = (rdata0 >> i * 8) & 0xff;
169
Heiner Kallweit8edf52a2017-03-25 13:58:30 +0100170 for (i = 4; i < min(8, len); i++)
Beniamino Galvani30021e32014-11-13 20:32:01 +0100171 *buf++ = (rdata1 >> (i - 4) * 8) & 0xff;
172}
173
174static void meson_i2c_put_data(struct meson_i2c *i2c, char *buf, int len)
175{
176 u32 wdata0 = 0, wdata1 = 0;
177 int i;
178
Heiner Kallweit8edf52a2017-03-25 13:58:30 +0100179 for (i = 0; i < min(4, len); i++)
Beniamino Galvani30021e32014-11-13 20:32:01 +0100180 wdata0 |= *buf++ << (i * 8);
181
Heiner Kallweit8edf52a2017-03-25 13:58:30 +0100182 for (i = 4; i < min(8, len); i++)
Beniamino Galvani30021e32014-11-13 20:32:01 +0100183 wdata1 |= *buf++ << ((i - 4) * 8);
184
185 writel(wdata0, i2c->regs + REG_TOK_WDATA0);
Heiner Kallweit3b0277f2017-03-07 21:06:38 +0100186 writel(wdata1, i2c->regs + REG_TOK_WDATA1);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100187
188 dev_dbg(i2c->dev, "%s: data %08x %08x len %d\n", __func__,
189 wdata0, wdata1, len);
190}
191
192static void meson_i2c_prepare_xfer(struct meson_i2c *i2c)
193{
194 bool write = !(i2c->msg->flags & I2C_M_RD);
195 int i;
196
Heiner Kallweit8edf52a2017-03-25 13:58:30 +0100197 i2c->count = min(i2c->msg->len - i2c->pos, 8);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100198
199 for (i = 0; i < i2c->count - 1; i++)
200 meson_i2c_add_token(i2c, TOKEN_DATA);
201
202 if (i2c->count) {
203 if (write || i2c->pos + i2c->count < i2c->msg->len)
204 meson_i2c_add_token(i2c, TOKEN_DATA);
205 else
206 meson_i2c_add_token(i2c, TOKEN_DATA_LAST);
207 }
208
209 if (write)
210 meson_i2c_put_data(i2c, i2c->msg->buf + i2c->pos, i2c->count);
211}
212
213static void meson_i2c_stop(struct meson_i2c *i2c)
214{
215 dev_dbg(i2c->dev, "%s: last %d\n", __func__, i2c->last);
216
217 if (i2c->last) {
218 i2c->state = STATE_STOP;
219 meson_i2c_add_token(i2c, TOKEN_STOP);
220 } else {
221 i2c->state = STATE_IDLE;
Daniel Wagner02682632016-08-03 14:03:11 +0200222 complete(&i2c->done);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100223 }
224}
225
226static irqreturn_t meson_i2c_irq(int irqno, void *dev_id)
227{
228 struct meson_i2c *i2c = dev_id;
229 unsigned int ctrl;
230
231 spin_lock(&i2c->lock);
232
233 meson_i2c_reset_tokens(i2c);
Heiner Kallweit38ed55c2017-03-25 14:10:08 +0100234 meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, 0);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100235 ctrl = readl(i2c->regs + REG_CTRL);
236
237 dev_dbg(i2c->dev, "irq: state %d, pos %d, count %d, ctrl %08x\n",
238 i2c->state, i2c->pos, i2c->count, ctrl);
239
Heiner Kallweit38ed55c2017-03-25 14:10:08 +0100240 if (i2c->state == STATE_IDLE) {
241 spin_unlock(&i2c->lock);
242 return IRQ_NONE;
243 }
244
245 if (ctrl & REG_CTRL_ERROR) {
Beniamino Galvani30021e32014-11-13 20:32:01 +0100246 /*
247 * The bit is set when the IGNORE_NAK bit is cleared
248 * and the device didn't respond. In this case, the
249 * I2C controller automatically generates a STOP
250 * condition.
251 */
252 dev_dbg(i2c->dev, "error bit set\n");
253 i2c->error = -ENXIO;
254 i2c->state = STATE_IDLE;
Daniel Wagner02682632016-08-03 14:03:11 +0200255 complete(&i2c->done);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100256 goto out;
257 }
258
259 switch (i2c->state) {
260 case STATE_READ:
261 if (i2c->count > 0) {
262 meson_i2c_get_data(i2c, i2c->msg->buf + i2c->pos,
263 i2c->count);
264 i2c->pos += i2c->count;
265 }
266
267 if (i2c->pos >= i2c->msg->len) {
268 meson_i2c_stop(i2c);
269 break;
270 }
271
272 meson_i2c_prepare_xfer(i2c);
273 break;
274 case STATE_WRITE:
275 i2c->pos += i2c->count;
276
277 if (i2c->pos >= i2c->msg->len) {
278 meson_i2c_stop(i2c);
279 break;
280 }
281
282 meson_i2c_prepare_xfer(i2c);
283 break;
284 case STATE_STOP:
285 i2c->state = STATE_IDLE;
Daniel Wagner02682632016-08-03 14:03:11 +0200286 complete(&i2c->done);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100287 break;
Beniamino Galvani30021e32014-11-13 20:32:01 +0100288 }
289
290out:
291 if (i2c->state != STATE_IDLE) {
292 /* Restart the processing */
293 meson_i2c_write_tokens(i2c);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100294 meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START,
295 REG_CTRL_START);
296 }
297
298 spin_unlock(&i2c->lock);
299
300 return IRQ_HANDLED;
301}
302
303static void meson_i2c_do_start(struct meson_i2c *i2c, struct i2c_msg *msg)
304{
305 int token;
306
307 token = (msg->flags & I2C_M_RD) ? TOKEN_SLAVE_ADDR_READ :
308 TOKEN_SLAVE_ADDR_WRITE;
309
310 writel(msg->addr << 1, i2c->regs + REG_SLAVE_ADDR);
311 meson_i2c_add_token(i2c, TOKEN_START);
312 meson_i2c_add_token(i2c, token);
313}
314
315static int meson_i2c_xfer_msg(struct meson_i2c *i2c, struct i2c_msg *msg,
316 int last)
317{
318 unsigned long time_left, flags;
319 int ret = 0;
320
321 i2c->msg = msg;
322 i2c->last = last;
323 i2c->pos = 0;
324 i2c->count = 0;
325 i2c->error = 0;
326
327 meson_i2c_reset_tokens(i2c);
328
329 flags = (msg->flags & I2C_M_IGNORE_NAK) ? REG_CTRL_ACK_IGNORE : 0;
330 meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_ACK_IGNORE, flags);
331
332 if (!(msg->flags & I2C_M_NOSTART))
333 meson_i2c_do_start(i2c, msg);
334
335 i2c->state = (msg->flags & I2C_M_RD) ? STATE_READ : STATE_WRITE;
336 meson_i2c_prepare_xfer(i2c);
337 meson_i2c_write_tokens(i2c);
338 reinit_completion(&i2c->done);
339
340 /* Start the transfer */
341 meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, REG_CTRL_START);
342
343 time_left = msecs_to_jiffies(I2C_TIMEOUT_MS);
344 time_left = wait_for_completion_timeout(&i2c->done, time_left);
345
346 /*
347 * Protect access to i2c struct and registers from interrupt
348 * handlers triggered by a transfer terminated after the
349 * timeout period
350 */
351 spin_lock_irqsave(&i2c->lock, flags);
352
353 /* Abort any active operation */
354 meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, 0);
355
356 if (!time_left) {
357 i2c->state = STATE_IDLE;
358 ret = -ETIMEDOUT;
359 }
360
361 if (i2c->error)
362 ret = i2c->error;
363
364 spin_unlock_irqrestore(&i2c->lock, flags);
365
366 return ret;
367}
368
369static int meson_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
370 int num)
371{
372 struct meson_i2c *i2c = adap->algo_data;
Heiner Kallweite4d6bc32017-03-25 14:09:03 +0100373 int i, ret = 0;
Beniamino Galvani30021e32014-11-13 20:32:01 +0100374
375 clk_enable(i2c->clk);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100376
377 for (i = 0; i < num; i++) {
378 ret = meson_i2c_xfer_msg(i2c, msgs + i, i == num - 1);
379 if (ret)
380 break;
Beniamino Galvani30021e32014-11-13 20:32:01 +0100381 }
382
383 clk_disable(i2c->clk);
384
Heiner Kallweite4d6bc32017-03-25 14:09:03 +0100385 return ret ?: i;
Beniamino Galvani30021e32014-11-13 20:32:01 +0100386}
387
388static u32 meson_i2c_func(struct i2c_adapter *adap)
389{
390 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
391}
392
393static const struct i2c_algorithm meson_i2c_algorithm = {
394 .master_xfer = meson_i2c_xfer,
395 .functionality = meson_i2c_func,
396};
397
398static int meson_i2c_probe(struct platform_device *pdev)
399{
400 struct device_node *np = pdev->dev.of_node;
401 struct meson_i2c *i2c;
402 struct resource *mem;
Heiner Kallweit39b2ca62017-03-25 14:06:35 +0100403 struct i2c_timings timings;
Heiner Kallweita55cc702017-03-25 14:01:32 +0100404 int irq, ret = 0;
Beniamino Galvani30021e32014-11-13 20:32:01 +0100405
406 i2c = devm_kzalloc(&pdev->dev, sizeof(struct meson_i2c), GFP_KERNEL);
407 if (!i2c)
408 return -ENOMEM;
409
Heiner Kallweit39b2ca62017-03-25 14:06:35 +0100410 i2c_parse_fw_timings(&pdev->dev, &timings, true);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100411
412 i2c->dev = &pdev->dev;
413 platform_set_drvdata(pdev, i2c);
414
415 spin_lock_init(&i2c->lock);
416 init_completion(&i2c->done);
417
418 i2c->clk = devm_clk_get(&pdev->dev, NULL);
419 if (IS_ERR(i2c->clk)) {
420 dev_err(&pdev->dev, "can't get device clock\n");
421 return PTR_ERR(i2c->clk);
422 }
423
424 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
425 i2c->regs = devm_ioremap_resource(&pdev->dev, mem);
426 if (IS_ERR(i2c->regs))
427 return PTR_ERR(i2c->regs);
428
Heiner Kallweita55cc702017-03-25 14:01:32 +0100429 irq = platform_get_irq(pdev, 0);
430 if (irq < 0) {
Beniamino Galvani30021e32014-11-13 20:32:01 +0100431 dev_err(&pdev->dev, "can't find IRQ\n");
Heiner Kallweita55cc702017-03-25 14:01:32 +0100432 return irq;
Beniamino Galvani30021e32014-11-13 20:32:01 +0100433 }
434
Heiner Kallweita55cc702017-03-25 14:01:32 +0100435 ret = devm_request_irq(&pdev->dev, irq, meson_i2c_irq, 0, NULL, i2c);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100436 if (ret < 0) {
437 dev_err(&pdev->dev, "can't request IRQ\n");
438 return ret;
439 }
440
441 ret = clk_prepare(i2c->clk);
442 if (ret < 0) {
443 dev_err(&pdev->dev, "can't prepare clock\n");
444 return ret;
445 }
446
447 strlcpy(i2c->adap.name, "Meson I2C adapter",
448 sizeof(i2c->adap.name));
449 i2c->adap.owner = THIS_MODULE;
450 i2c->adap.algo = &meson_i2c_algorithm;
451 i2c->adap.dev.parent = &pdev->dev;
452 i2c->adap.dev.of_node = np;
453 i2c->adap.algo_data = i2c;
454
455 /*
456 * A transfer is triggered when START bit changes from 0 to 1.
457 * Ensure that the bit is set to 0 after probe
458 */
459 meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, 0);
460
461 ret = i2c_add_adapter(&i2c->adap);
462 if (ret < 0) {
Beniamino Galvani30021e32014-11-13 20:32:01 +0100463 clk_unprepare(i2c->clk);
464 return ret;
465 }
466
Heiner Kallweit39b2ca62017-03-25 14:06:35 +0100467 meson_i2c_set_clk_div(i2c, timings.bus_freq_hz);
Heiner Kallweit09af1c22017-03-25 14:04:42 +0100468
Beniamino Galvani30021e32014-11-13 20:32:01 +0100469 return 0;
470}
471
472static int meson_i2c_remove(struct platform_device *pdev)
473{
474 struct meson_i2c *i2c = platform_get_drvdata(pdev);
475
476 i2c_del_adapter(&i2c->adap);
477 clk_unprepare(i2c->clk);
478
479 return 0;
480}
481
482static const struct of_device_id meson_i2c_match[] = {
483 { .compatible = "amlogic,meson6-i2c" },
Neil Armstrongd1050ca2016-09-14 11:49:16 +0200484 { .compatible = "amlogic,meson-gxbb-i2c" },
Beniamino Galvani30021e32014-11-13 20:32:01 +0100485 { },
486};
Luis de Bethencourt93ae9652015-10-20 15:16:28 +0100487MODULE_DEVICE_TABLE(of, meson_i2c_match);
Beniamino Galvani30021e32014-11-13 20:32:01 +0100488
489static struct platform_driver meson_i2c_driver = {
490 .probe = meson_i2c_probe,
491 .remove = meson_i2c_remove,
492 .driver = {
493 .name = "meson-i2c",
494 .of_match_table = meson_i2c_match,
495 },
496};
497
498module_platform_driver(meson_i2c_driver);
499
500MODULE_DESCRIPTION("Amlogic Meson I2C Bus driver");
501MODULE_AUTHOR("Beniamino Galvani <b.galvani@gmail.com>");
502MODULE_LICENSE("GPL v2");