blob: 8955efa01514a9da6250f8c519cb0262ba7d6fe6 [file] [log] [blame]
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Christian König.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Christian König
25 */
Thierry Redinge3b2e032013-01-14 13:36:30 +010026#include <linux/hdmi.h>
Pierre Ossmana2098252013-11-06 20:09:08 +010027#include <linux/gcd.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/radeon_drm.h>
Christian Koenigdafc3bd2009-10-11 23:49:13 +020030#include "radeon.h"
Daniel Vetter3574dda2011-02-18 17:59:19 +010031#include "radeon_asic.h"
Slava Grigorev3cdde022014-12-02 15:22:43 -050032#include "radeon_audio.h"
Rafał Miłeckic6543a62012-04-28 23:35:24 +020033#include "r600d.h"
Christian Koenigdafc3bd2009-10-11 23:49:13 +020034#include "atom.h"
35
36/*
37 * HDMI color format
38 */
39enum r600_hdmi_color_format {
40 RGB = 0,
41 YCC_422 = 1,
42 YCC_444 = 2
43};
44
45/*
46 * IEC60958 status bits
47 */
48enum r600_hdmi_iec_status_bits {
49 AUDIO_STATUS_DIG_ENABLE = 0x01,
Rafał Miłecki3fe373d2010-03-06 13:03:38 +000050 AUDIO_STATUS_V = 0x02,
51 AUDIO_STATUS_VCFG = 0x04,
Christian Koenigdafc3bd2009-10-11 23:49:13 +020052 AUDIO_STATUS_EMPHASIS = 0x08,
53 AUDIO_STATUS_COPYRIGHT = 0x10,
54 AUDIO_STATUS_NONAUDIO = 0x20,
55 AUDIO_STATUS_PROFESSIONAL = 0x40,
Rafał Miłecki3fe373d2010-03-06 13:03:38 +000056 AUDIO_STATUS_LEVEL = 0x80
Christian Koenigdafc3bd2009-10-11 23:49:13 +020057};
58
Alex Deucher72156672014-09-18 16:36:08 -040059static struct r600_audio_pin r600_audio_status(struct radeon_device *rdev)
60{
61 struct r600_audio_pin status;
62 uint32_t value;
63
64 value = RREG32(R600_AUDIO_RATE_BPS_CHANNEL);
65
66 /* number of channels */
67 status.channels = (value & 0x7) + 1;
68
69 /* bits per sample */
70 switch ((value & 0xF0) >> 4) {
71 case 0x0:
72 status.bits_per_sample = 8;
73 break;
74 case 0x1:
75 status.bits_per_sample = 16;
76 break;
77 case 0x2:
78 status.bits_per_sample = 20;
79 break;
80 case 0x3:
81 status.bits_per_sample = 24;
82 break;
83 case 0x4:
84 status.bits_per_sample = 32;
85 break;
86 default:
87 dev_err(rdev->dev, "Unknown bits per sample 0x%x, using 16\n",
88 (int)value);
89 status.bits_per_sample = 16;
90 }
91
92 /* current sampling rate in HZ */
93 if (value & 0x4000)
94 status.rate = 44100;
95 else
96 status.rate = 48000;
97 status.rate *= ((value >> 11) & 0x7) + 1;
98 status.rate /= ((value >> 8) & 0x7) + 1;
99
100 value = RREG32(R600_AUDIO_STATUS_BITS);
101
102 /* iec 60958 status bits */
103 status.status_bits = value & 0xff;
104
105 /* iec 60958 category code */
106 status.category_code = (value >> 8) & 0xff;
107
108 return status;
109}
110
111/*
112 * update all hdmi interfaces with current audio parameters
113 */
114void r600_audio_update_hdmi(struct work_struct *work)
115{
116 struct radeon_device *rdev = container_of(work, struct radeon_device,
117 audio_work);
118 struct drm_device *dev = rdev->ddev;
119 struct r600_audio_pin audio_status = r600_audio_status(rdev);
120 struct drm_encoder *encoder;
121 bool changed = false;
122
123 if (rdev->audio.pin[0].channels != audio_status.channels ||
124 rdev->audio.pin[0].rate != audio_status.rate ||
125 rdev->audio.pin[0].bits_per_sample != audio_status.bits_per_sample ||
126 rdev->audio.pin[0].status_bits != audio_status.status_bits ||
127 rdev->audio.pin[0].category_code != audio_status.category_code) {
128 rdev->audio.pin[0] = audio_status;
129 changed = true;
130 }
131
132 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
133 if (!radeon_encoder_is_digital(encoder))
134 continue;
135 if (changed || r600_hdmi_buffer_status_changed(encoder))
136 r600_hdmi_update_audio_settings(encoder);
137 }
138}
139
140/* enable the audio stream */
141void r600_audio_enable(struct radeon_device *rdev,
142 struct r600_audio_pin *pin,
Alex Deucherd3d8c142014-09-18 17:26:39 -0400143 u8 enable_mask)
Alex Deucher72156672014-09-18 16:36:08 -0400144{
Alex Deucherd3d8c142014-09-18 17:26:39 -0400145 u32 tmp = RREG32(AZ_HOT_PLUG_CONTROL);
Alex Deucher72156672014-09-18 16:36:08 -0400146
147 if (!pin)
148 return;
149
Alex Deucherd3d8c142014-09-18 17:26:39 -0400150 if (enable_mask) {
151 tmp |= AUDIO_ENABLED;
152 if (enable_mask & 1)
153 tmp |= PIN0_AUDIO_ENABLED;
154 if (enable_mask & 2)
155 tmp |= PIN1_AUDIO_ENABLED;
156 if (enable_mask & 4)
157 tmp |= PIN2_AUDIO_ENABLED;
158 if (enable_mask & 8)
159 tmp |= PIN3_AUDIO_ENABLED;
Alex Deucher72156672014-09-18 16:36:08 -0400160 } else {
Alex Deucherd3d8c142014-09-18 17:26:39 -0400161 tmp &= ~(AUDIO_ENABLED |
162 PIN0_AUDIO_ENABLED |
163 PIN1_AUDIO_ENABLED |
164 PIN2_AUDIO_ENABLED |
165 PIN3_AUDIO_ENABLED);
Alex Deucher72156672014-09-18 16:36:08 -0400166 }
Alex Deucherd3d8c142014-09-18 17:26:39 -0400167
168 WREG32(AZ_HOT_PLUG_CONTROL, tmp);
Alex Deucher72156672014-09-18 16:36:08 -0400169}
170
Alex Deucher72156672014-09-18 16:36:08 -0400171struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev)
172{
173 /* only one pin on 6xx-NI */
174 return &rdev->audio.pin[0];
175}
176
Slava Grigorev64424d6e2014-12-06 20:19:16 -0500177void r600_hdmi_update_acr(struct drm_encoder *encoder, long offset,
178 const struct radeon_hdmi_acr *acr)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200179{
180 struct drm_device *dev = encoder->dev;
181 struct radeon_device *rdev = dev->dev_private;
Slava Grigorev64424d6e2014-12-06 20:19:16 -0500182
183 /* DCE 3.0 uses register that's normally for CRC_CONTROL */
184 uint32_t acr_ctl = ASIC_IS_DCE3(rdev) ? DCE3_HDMI0_ACR_PACKET_CONTROL :
185 HDMI0_ACR_PACKET_CONTROL;
186 WREG32_P(acr_ctl + offset,
187 HDMI0_ACR_SOURCE | /* select SW CTS value */
188 HDMI0_ACR_AUTO_SEND, /* allow hw to sent ACR packets when required */
189 ~(HDMI0_ACR_SOURCE |
190 HDMI0_ACR_AUTO_SEND));
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200191
Rafał Miłecki68706332014-05-16 11:10:30 +0200192 WREG32_P(HDMI0_ACR_32_0 + offset,
Slava Grigorev64424d6e2014-12-06 20:19:16 -0500193 HDMI0_ACR_CTS_32(acr->cts_32khz),
194 ~HDMI0_ACR_CTS_32_MASK);
Rafał Miłecki68706332014-05-16 11:10:30 +0200195 WREG32_P(HDMI0_ACR_32_1 + offset,
Slava Grigorev64424d6e2014-12-06 20:19:16 -0500196 HDMI0_ACR_N_32(acr->n_32khz),
197 ~HDMI0_ACR_N_32_MASK);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200198
Rafał Miłecki68706332014-05-16 11:10:30 +0200199 WREG32_P(HDMI0_ACR_44_0 + offset,
Slava Grigorev64424d6e2014-12-06 20:19:16 -0500200 HDMI0_ACR_CTS_44(acr->cts_44_1khz),
201 ~HDMI0_ACR_CTS_44_MASK);
Rafał Miłecki68706332014-05-16 11:10:30 +0200202 WREG32_P(HDMI0_ACR_44_1 + offset,
Slava Grigorev64424d6e2014-12-06 20:19:16 -0500203 HDMI0_ACR_N_44(acr->n_44_1khz),
204 ~HDMI0_ACR_N_44_MASK);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200205
Rafał Miłecki68706332014-05-16 11:10:30 +0200206 WREG32_P(HDMI0_ACR_48_0 + offset,
Slava Grigorev64424d6e2014-12-06 20:19:16 -0500207 HDMI0_ACR_CTS_48(acr->cts_48khz),
208 ~HDMI0_ACR_CTS_48_MASK);
Rafał Miłecki68706332014-05-16 11:10:30 +0200209 WREG32_P(HDMI0_ACR_48_1 + offset,
Slava Grigorev64424d6e2014-12-06 20:19:16 -0500210 HDMI0_ACR_N_48(acr->n_48khz),
211 ~HDMI0_ACR_N_48_MASK);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200212}
213
214/*
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200215 * build a HDMI Video Info Frame
216 */
Slava Grigorevbaa7d8e2014-12-08 18:28:33 -0500217void r600_set_avi_packet(struct radeon_device *rdev, u32 offset,
Slava Grigorev96ea7af2014-12-05 17:59:56 -0500218 unsigned char *buffer, size_t size)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200219{
Thierry Redinge3b2e032013-01-14 13:36:30 +0100220 uint8_t *frame = buffer + 3;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200221
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200222 WREG32(HDMI0_AVI_INFO0 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200223 frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200224 WREG32(HDMI0_AVI_INFO1 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200225 frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200226 WREG32(HDMI0_AVI_INFO2 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200227 frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200228 WREG32(HDMI0_AVI_INFO3 + offset,
Slava Grigorev96ea7af2014-12-05 17:59:56 -0500229 frame[0xC] | (frame[0xD] << 8) | (buffer[1] << 24));
Slava Grigorevbaa7d8e2014-12-08 18:28:33 -0500230
231 WREG32_OR(HDMI0_INFOFRAME_CONTROL0 + offset,
232 HDMI0_AVI_INFO_SEND | /* enable AVI info frames */
233 HDMI0_AVI_INFO_CONT); /* send AVI info frames every frame/field */
234
235 WREG32_OR(HDMI0_INFOFRAME_CONTROL1 + offset,
236 HDMI0_AVI_INFO_LINE(2)); /* anything other than 0 */
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200237}
238
239/*
240 * build a Audio Info Frame
241 */
Thierry Redinge3b2e032013-01-14 13:36:30 +0100242static void r600_hdmi_update_audio_infoframe(struct drm_encoder *encoder,
243 const void *buffer, size_t size)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200244{
245 struct drm_device *dev = encoder->dev;
246 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200247 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
248 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
249 uint32_t offset = dig->afmt->offset;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100250 const u8 *frame = buffer + 3;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200251
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200252 WREG32(HDMI0_AUDIO_INFO0 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200253 frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200254 WREG32(HDMI0_AUDIO_INFO1 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200255 frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x8] << 24));
256}
257
258/*
259 * test if audio buffer is filled enough to start playing
260 */
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200261static bool r600_hdmi_is_audio_buffer_filled(struct drm_encoder *encoder)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200262{
263 struct drm_device *dev = encoder->dev;
264 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200265 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
266 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
267 uint32_t offset = dig->afmt->offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200268
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200269 return (RREG32(HDMI0_STATUS + offset) & 0x10) != 0;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200270}
271
272/*
273 * have buffer status changed since last call?
274 */
275int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder)
276{
277 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200278 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200279 int status, result;
280
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200281 if (!dig->afmt || !dig->afmt->enabled)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200282 return 0;
283
284 status = r600_hdmi_is_audio_buffer_filled(encoder);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200285 result = dig->afmt->last_buffer_filled_status != status;
286 dig->afmt->last_buffer_filled_status = status;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200287
288 return result;
289}
290
291/*
292 * write the audio workaround status to the hardware
293 */
Rafał Miłecki8f33a152014-05-16 11:36:24 +0200294void r600_hdmi_audio_workaround(struct drm_encoder *encoder)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200295{
296 struct drm_device *dev = encoder->dev;
297 struct radeon_device *rdev = dev->dev_private;
298 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200299 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
300 uint32_t offset = dig->afmt->offset;
301 bool hdmi_audio_workaround = false; /* FIXME */
302 u32 value;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200303
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200304 if (!hdmi_audio_workaround ||
305 r600_hdmi_is_audio_buffer_filled(encoder))
306 value = 0; /* disable workaround */
307 else
308 value = HDMI0_AUDIO_TEST_EN; /* enable workaround */
309 WREG32_P(HDMI0_AUDIO_PACKET_CONTROL + offset,
310 value, ~HDMI0_AUDIO_TEST_EN);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200311}
312
Slava Grigoreva85d6822014-12-05 13:38:31 -0500313void r600_hdmi_audio_set_dto(struct radeon_device *rdev,
314 struct radeon_crtc *crtc, unsigned int clock)
Alex Deucherb1f6f472013-04-18 10:50:55 -0400315{
Slava Grigoreva85d6822014-12-05 13:38:31 -0500316 struct radeon_encoder *radeon_encoder;
317 struct radeon_encoder_atom_dig *dig;
Alex Deucherb1f6f472013-04-18 10:50:55 -0400318
Slava Grigoreva85d6822014-12-05 13:38:31 -0500319 if (!crtc)
Alex Deucherb1f6f472013-04-18 10:50:55 -0400320 return;
321
Slava Grigoreva85d6822014-12-05 13:38:31 -0500322 radeon_encoder = to_radeon_encoder(crtc->encoder);
323 dig = radeon_encoder->enc_priv;
Alex Deucher1518dd82013-07-30 17:31:07 -0400324
Slava Grigoreva85d6822014-12-05 13:38:31 -0500325 if (!dig)
326 return;
327
328 if (dig->dig_encoder == 0) {
329 WREG32(DCCG_AUDIO_DTO0_PHASE, 24000 * 100);
330 WREG32(DCCG_AUDIO_DTO0_MODULE, clock * 100);
331 WREG32(DCCG_AUDIO_DTO_SELECT, 0); /* select DTO0 */
Alex Deucher55d4e022013-11-25 13:20:59 -0500332 } else {
Slava Grigoreva85d6822014-12-05 13:38:31 -0500333 WREG32(DCCG_AUDIO_DTO1_PHASE, 24000 * 100);
334 WREG32(DCCG_AUDIO_DTO1_MODULE, clock * 100);
335 WREG32(DCCG_AUDIO_DTO_SELECT, 1); /* select DTO1 */
Alex Deucher15865052013-04-22 09:42:07 -0400336 }
Alex Deucherb1f6f472013-04-18 10:50:55 -0400337}
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200338
Alex Deucher930a9782015-01-20 19:20:52 -0500339void r600_set_vbi_packet(struct drm_encoder *encoder, u32 offset)
340{
341 struct drm_device *dev = encoder->dev;
342 struct radeon_device *rdev = dev->dev_private;
343
344 WREG32_OR(HDMI0_VBI_PACKET_CONTROL + offset,
345 HDMI0_NULL_SEND | /* send null packets when required */
346 HDMI0_GC_SEND | /* send general control packets */
347 HDMI0_GC_CONT); /* send general control packets every frame */
348}
349
Slava Grigorev1852c9a2014-12-09 16:44:18 -0500350void r600_set_audio_packet(struct drm_encoder *encoder, u32 offset)
351{
352 struct drm_device *dev = encoder->dev;
353 struct radeon_device *rdev = dev->dev_private;
354
355 WREG32_P(HDMI0_AUDIO_PACKET_CONTROL + offset,
356 HDMI0_AUDIO_SAMPLE_SEND | /* send audio packets */
357 HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
358 HDMI0_AUDIO_PACKETS_PER_LINE(3) | /* should be suffient for all audio modes and small enough for all hblanks */
359 HDMI0_60958_CS_UPDATE, /* allow 60958 channel status fields to be updated */
360 ~(HDMI0_AUDIO_SAMPLE_SEND |
361 HDMI0_AUDIO_DELAY_EN_MASK |
362 HDMI0_AUDIO_PACKETS_PER_LINE_MASK |
363 HDMI0_60958_CS_UPDATE));
364
365 WREG32_OR(HDMI0_INFOFRAME_CONTROL0 + offset,
366 HDMI0_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
367 HDMI0_AUDIO_INFO_UPDATE); /* required for audio info values to be updated */
368
369 WREG32_P(HDMI0_INFOFRAME_CONTROL1 + offset,
370 HDMI0_AUDIO_INFO_LINE(2), /* anything other than 0 */
371 ~HDMI0_AUDIO_INFO_LINE_MASK);
372
373 WREG32_AND(HDMI0_GENERIC_PACKET_CONTROL + offset,
374 ~(HDMI0_GENERIC0_SEND |
375 HDMI0_GENERIC0_CONT |
376 HDMI0_GENERIC0_UPDATE |
377 HDMI0_GENERIC1_SEND |
378 HDMI0_GENERIC1_CONT |
379 HDMI0_GENERIC0_LINE_MASK |
380 HDMI0_GENERIC1_LINE_MASK));
381
382 WREG32_P(HDMI0_60958_0 + offset,
383 HDMI0_60958_CS_CHANNEL_NUMBER_L(1),
384 ~(HDMI0_60958_CS_CHANNEL_NUMBER_L_MASK |
385 HDMI0_60958_CS_CLOCK_ACCURACY_MASK));
386
387 WREG32_P(HDMI0_60958_1 + offset,
388 HDMI0_60958_CS_CHANNEL_NUMBER_R(2),
389 ~HDMI0_60958_CS_CHANNEL_NUMBER_R_MASK);
390}
391
Slava Grigorev3be2e7d2014-12-09 17:17:35 -0500392void r600_set_mute(struct drm_encoder *encoder, u32 offset, bool mute)
393{
394 struct drm_device *dev = encoder->dev;
395 struct radeon_device *rdev = dev->dev_private;
396
397 if (mute)
398 WREG32_OR(HDMI0_GC + offset, HDMI0_GC_AVMUTE);
399 else
400 WREG32_AND(HDMI0_GC + offset, ~HDMI0_GC_AVMUTE);
401}
402
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200403/*
404 * update the info frames with the data from the current display mode
405 */
406void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode)
407{
408 struct drm_device *dev = encoder->dev;
409 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200410 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
411 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
412 uint32_t offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200413
Alex Deucherc2b4cacf2013-07-08 18:16:56 -0400414 if (!dig || !dig->afmt)
415 return;
416
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200417 /* Silent, r600_hdmi_enable will raise WARN for us */
418 if (!dig->afmt->enabled)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200419 return;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200420 offset = dig->afmt->offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200421
Alex Deucher832eafa2014-02-18 11:07:55 -0500422 /* disable audio prior to setting up hw */
Slava Grigorev3cdde022014-12-02 15:22:43 -0500423 dig->afmt->pin = radeon_audio_get_pin(encoder);
Slava Grigorev8bf59822014-12-03 15:29:53 -0500424 radeon_audio_enable(rdev, dig->afmt->pin, 0);
Alex Deucher832eafa2014-02-18 11:07:55 -0500425
Slava Grigoreva85d6822014-12-05 13:38:31 -0500426 radeon_audio_set_dto(encoder, mode->clock);
Alex Deucher930a9782015-01-20 19:20:52 -0500427 radeon_audio_set_vbi_packet(encoder);
Slava Grigorevbe273e582014-12-08 16:25:37 -0500428 radeon_hdmi_set_color_depth(encoder);
Slava Grigorev3be2e7d2014-12-09 17:17:35 -0500429 radeon_audio_set_mute(encoder, false);
Slava Grigorev1852c9a2014-12-09 16:44:18 -0500430 radeon_audio_update_acr(encoder, mode->clock);
431 radeon_audio_set_audio_packet(encoder);
432
Slava Grigorevbaa7d8e2014-12-08 18:28:33 -0500433 if (radeon_audio_set_avi_packet(encoder, mode) < 0)
Thierry Redinge3b2e032013-01-14 13:36:30 +0100434 return;
Rafał Miłecki68706332014-05-16 11:10:30 +0200435
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300436 /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200437 WREG32(HDMI0_RAMP_CONTROL0 + offset, 0x00FFFFFF);
438 WREG32(HDMI0_RAMP_CONTROL1 + offset, 0x007FFFFF);
439 WREG32(HDMI0_RAMP_CONTROL2 + offset, 0x00000001);
440 WREG32(HDMI0_RAMP_CONTROL3 + offset, 0x00000001);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200441
Alex Deucher832eafa2014-02-18 11:07:55 -0500442 /* enable audio after to setting up hw */
Slava Grigorev8bf59822014-12-03 15:29:53 -0500443 radeon_audio_enable(rdev, dig->afmt->pin, 0xf);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200444}
445
Rafał Miłecki8e4d9f82014-05-16 11:10:31 +0200446/**
447 * r600_hdmi_update_audio_settings - Update audio infoframe
448 *
449 * @encoder: drm encoder
450 *
451 * Gets info about current audio stream and updates audio infoframe.
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200452 */
Christian König58bd0862010-04-05 22:14:55 +0200453void r600_hdmi_update_audio_settings(struct drm_encoder *encoder)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200454{
455 struct drm_device *dev = encoder->dev;
456 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200457 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
458 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucherb5306022013-07-31 16:51:33 -0400459 struct r600_audio_pin audio = r600_audio_status(rdev);
Thierry Redinge3b2e032013-01-14 13:36:30 +0100460 uint8_t buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AUDIO_INFOFRAME_SIZE];
461 struct hdmi_audio_infoframe frame;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200462 uint32_t offset;
Rafał Miłecki8e4d9f82014-05-16 11:10:31 +0200463 uint32_t value;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100464 ssize_t err;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200465
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200466 if (!dig->afmt || !dig->afmt->enabled)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200467 return;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200468 offset = dig->afmt->offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200469
470 DRM_DEBUG("%s with %d channels, %d Hz sampling rate, %d bits per sample,\n",
471 r600_hdmi_is_audio_buffer_filled(encoder) ? "playing" : "stopped",
Rafał Miłecki3299de92012-05-14 21:25:57 +0200472 audio.channels, audio.rate, audio.bits_per_sample);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200473 DRM_DEBUG("0x%02X IEC60958 status bits and 0x%02X category code\n",
Rafał Miłecki3299de92012-05-14 21:25:57 +0200474 (int)audio.status_bits, (int)audio.category_code);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200475
Thierry Redinge3b2e032013-01-14 13:36:30 +0100476 err = hdmi_audio_infoframe_init(&frame);
477 if (err < 0) {
478 DRM_ERROR("failed to setup audio infoframe\n");
479 return;
480 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200481
Thierry Redinge3b2e032013-01-14 13:36:30 +0100482 frame.channels = audio.channels;
483
484 err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
485 if (err < 0) {
486 DRM_ERROR("failed to pack audio infoframe\n");
487 return;
488 }
489
Rafał Miłecki8e4d9f82014-05-16 11:10:31 +0200490 value = RREG32(HDMI0_AUDIO_PACKET_CONTROL + offset);
491 if (value & HDMI0_AUDIO_TEST_EN)
492 WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
493 value & ~HDMI0_AUDIO_TEST_EN);
494
495 WREG32_OR(HDMI0_CONTROL + offset,
496 HDMI0_ERROR_ACK);
497
498 WREG32_AND(HDMI0_INFOFRAME_CONTROL0 + offset,
499 ~HDMI0_AUDIO_INFO_SOURCE);
500
Thierry Redinge3b2e032013-01-14 13:36:30 +0100501 r600_hdmi_update_audio_infoframe(encoder, buffer, sizeof(buffer));
Rafał Miłecki8e4d9f82014-05-16 11:10:31 +0200502
503 WREG32_OR(HDMI0_INFOFRAME_CONTROL0 + offset,
504 HDMI0_AUDIO_INFO_CONT |
505 HDMI0_AUDIO_INFO_UPDATE);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200506}
507
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200508/*
Rafał Miłecki2cd62182010-03-08 22:14:01 +0000509 * enable the HDMI engine
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200510 */
Alex Deuchera973bea2013-04-18 11:32:16 -0400511void r600_hdmi_enable(struct drm_encoder *encoder, bool enable)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200512{
Rafał Miłecki2cd62182010-03-08 22:14:01 +0000513 struct drm_device *dev = encoder->dev;
514 struct radeon_device *rdev = dev->dev_private;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200515 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200516 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deuchera973bea2013-04-18 11:32:16 -0400517 u32 hdmi = HDMI0_ERROR_ACK;
Alex Deucher16823d12010-04-16 11:35:30 -0400518
Alex Deucherc2b4cacf2013-07-08 18:16:56 -0400519 if (!dig || !dig->afmt)
520 return;
521
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200522 /* Silent, r600_hdmi_enable will raise WARN for us */
Alex Deuchera973bea2013-04-18 11:32:16 -0400523 if (enable && dig->afmt->enabled)
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200524 return;
Alex Deuchera973bea2013-04-18 11:32:16 -0400525 if (!enable && !dig->afmt->enabled)
526 return;
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200527
Alex Deucher4adb34e2014-09-18 18:07:08 -0400528 if (!enable && dig->afmt->pin) {
Slava Grigorev8bf59822014-12-03 15:29:53 -0500529 radeon_audio_enable(rdev, dig->afmt->pin, 0);
Alex Deucher4adb34e2014-09-18 18:07:08 -0400530 dig->afmt->pin = NULL;
531 }
532
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200533 /* Older chipsets require setting HDMI and routing manually */
Alex Deuchera973bea2013-04-18 11:32:16 -0400534 if (!ASIC_IS_DCE3(rdev)) {
535 if (enable)
536 hdmi |= HDMI0_ENABLE;
Rafał Miłecki5715f672010-03-06 13:03:35 +0000537 switch (radeon_encoder->encoder_id) {
538 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
Alex Deuchera973bea2013-04-18 11:32:16 -0400539 if (enable) {
540 WREG32_OR(AVIVO_TMDSA_CNTL, AVIVO_TMDSA_CNTL_HDMI_EN);
541 hdmi |= HDMI0_STREAM(HDMI0_STREAM_TMDSA);
542 } else {
543 WREG32_AND(AVIVO_TMDSA_CNTL, ~AVIVO_TMDSA_CNTL_HDMI_EN);
544 }
Rafał Miłecki5715f672010-03-06 13:03:35 +0000545 break;
546 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
Alex Deuchera973bea2013-04-18 11:32:16 -0400547 if (enable) {
548 WREG32_OR(AVIVO_LVTMA_CNTL, AVIVO_LVTMA_CNTL_HDMI_EN);
549 hdmi |= HDMI0_STREAM(HDMI0_STREAM_LVTMA);
550 } else {
551 WREG32_AND(AVIVO_LVTMA_CNTL, ~AVIVO_LVTMA_CNTL_HDMI_EN);
552 }
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200553 break;
554 case ENCODER_OBJECT_ID_INTERNAL_DDI:
Alex Deuchera973bea2013-04-18 11:32:16 -0400555 if (enable) {
556 WREG32_OR(DDIA_CNTL, DDIA_HDMI_EN);
557 hdmi |= HDMI0_STREAM(HDMI0_STREAM_DDIA);
558 } else {
559 WREG32_AND(DDIA_CNTL, ~DDIA_HDMI_EN);
560 }
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200561 break;
562 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
Alex Deuchera973bea2013-04-18 11:32:16 -0400563 if (enable)
564 hdmi |= HDMI0_STREAM(HDMI0_STREAM_DVOA);
Rafał Miłecki5715f672010-03-06 13:03:35 +0000565 break;
566 default:
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200567 dev_err(rdev->dev, "Invalid encoder for HDMI: 0x%X\n",
568 radeon_encoder->encoder_id);
Rafał Miłecki5715f672010-03-06 13:03:35 +0000569 break;
570 }
Alex Deuchera973bea2013-04-18 11:32:16 -0400571 WREG32(HDMI0_CONTROL + dig->afmt->offset, hdmi);
Rafał Miłecki5715f672010-03-06 13:03:35 +0000572 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200573
Alex Deucherf122c612012-03-30 08:59:57 -0400574 if (rdev->irq.installed) {
Christian Koenigf2594932010-04-10 03:13:16 +0200575 /* if irq is available use it */
Alex Deucher9054ae12013-04-18 09:42:13 -0400576 /* XXX: shouldn't need this on any asics. Double check DCE2/3 */
Alex Deuchera973bea2013-04-18 11:32:16 -0400577 if (enable)
Alex Deucher9054ae12013-04-18 09:42:13 -0400578 radeon_irq_kms_enable_afmt(rdev, dig->afmt->id);
Alex Deuchera973bea2013-04-18 11:32:16 -0400579 else
580 radeon_irq_kms_disable_afmt(rdev, dig->afmt->id);
Christian Koenigf2594932010-04-10 03:13:16 +0200581 }
Christian König58bd0862010-04-05 22:14:55 +0200582
Alex Deuchera973bea2013-04-18 11:32:16 -0400583 dig->afmt->enabled = enable;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200584
Alex Deuchera973bea2013-04-18 11:32:16 -0400585 DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
586 enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
Rafał Miłecki2cd62182010-03-08 22:14:01 +0000587}
588