Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Christian König. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Christian König |
| 25 | */ |
Thierry Reding | e3b2e03 | 2013-01-14 13:36:30 +0100 | [diff] [blame] | 26 | #include <linux/hdmi.h> |
Pierre Ossman | a209825 | 2013-11-06 20:09:08 +0100 | [diff] [blame] | 27 | #include <linux/gcd.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 28 | #include <drm/drmP.h> |
| 29 | #include <drm/radeon_drm.h> |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 30 | #include "radeon.h" |
Daniel Vetter | 3574dda | 2011-02-18 17:59:19 +0100 | [diff] [blame] | 31 | #include "radeon_asic.h" |
Rafał Miłecki | c6543a6 | 2012-04-28 23:35:24 +0200 | [diff] [blame] | 32 | #include "r600d.h" |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 33 | #include "atom.h" |
| 34 | |
| 35 | /* |
| 36 | * HDMI color format |
| 37 | */ |
| 38 | enum r600_hdmi_color_format { |
| 39 | RGB = 0, |
| 40 | YCC_422 = 1, |
| 41 | YCC_444 = 2 |
| 42 | }; |
| 43 | |
| 44 | /* |
| 45 | * IEC60958 status bits |
| 46 | */ |
| 47 | enum r600_hdmi_iec_status_bits { |
| 48 | AUDIO_STATUS_DIG_ENABLE = 0x01, |
Rafał Miłecki | 3fe373d | 2010-03-06 13:03:38 +0000 | [diff] [blame] | 49 | AUDIO_STATUS_V = 0x02, |
| 50 | AUDIO_STATUS_VCFG = 0x04, |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 51 | AUDIO_STATUS_EMPHASIS = 0x08, |
| 52 | AUDIO_STATUS_COPYRIGHT = 0x10, |
| 53 | AUDIO_STATUS_NONAUDIO = 0x20, |
| 54 | AUDIO_STATUS_PROFESSIONAL = 0x40, |
Rafał Miłecki | 3fe373d | 2010-03-06 13:03:38 +0000 | [diff] [blame] | 55 | AUDIO_STATUS_LEVEL = 0x80 |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 56 | }; |
| 57 | |
Lauri Kasanen | 1109ca0 | 2012-08-31 13:43:50 -0400 | [diff] [blame] | 58 | static const struct radeon_hdmi_acr r600_hdmi_predefined_acr[] = { |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 59 | /* 32kHz 44.1kHz 48kHz */ |
| 60 | /* Clock N CTS N CTS N CTS */ |
Pierre Ossman | 3e71985 | 2013-11-06 20:00:32 +0100 | [diff] [blame] | 61 | { 25175, 4096, 25175, 28224, 125875, 6144, 25175 }, /* 25,20/1.001 MHz */ |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 62 | { 25200, 4096, 25200, 6272, 28000, 6144, 25200 }, /* 25.20 MHz */ |
| 63 | { 27000, 4096, 27000, 6272, 30000, 6144, 27000 }, /* 27.00 MHz */ |
| 64 | { 27027, 4096, 27027, 6272, 30030, 6144, 27027 }, /* 27.00*1.001 MHz */ |
| 65 | { 54000, 4096, 54000, 6272, 60000, 6144, 54000 }, /* 54.00 MHz */ |
| 66 | { 54054, 4096, 54054, 6272, 60060, 6144, 54054 }, /* 54.00*1.001 MHz */ |
Pierre Ossman | 3e71985 | 2013-11-06 20:00:32 +0100 | [diff] [blame] | 67 | { 74176, 4096, 74176, 5733, 75335, 6144, 74176 }, /* 74.25/1.001 MHz */ |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 68 | { 74250, 4096, 74250, 6272, 82500, 6144, 74250 }, /* 74.25 MHz */ |
Pierre Ossman | 3e71985 | 2013-11-06 20:00:32 +0100 | [diff] [blame] | 69 | { 148352, 4096, 148352, 5733, 150670, 6144, 148352 }, /* 148.50/1.001 MHz */ |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 70 | { 148500, 4096, 148500, 6272, 165000, 6144, 148500 }, /* 148.50 MHz */ |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 71 | }; |
| 72 | |
Alex Deucher | 062c2e4 | 2013-09-27 18:09:54 -0400 | [diff] [blame] | 73 | |
Pierre Ossman | a209825 | 2013-11-06 20:09:08 +0100 | [diff] [blame] | 74 | /* |
| 75 | * calculate CTS and N values if they are not found in the table |
| 76 | */ |
| 77 | static void r600_hdmi_calc_cts(uint32_t clock, int *CTS, int *N, int freq) |
| 78 | { |
| 79 | int n, cts; |
| 80 | unsigned long div, mul; |
| 81 | |
| 82 | /* Safe, but overly large values */ |
| 83 | n = 128 * freq; |
| 84 | cts = clock * 1000; |
| 85 | |
| 86 | /* Smallest valid fraction */ |
| 87 | div = gcd(n, cts); |
| 88 | |
| 89 | n /= div; |
| 90 | cts /= div; |
| 91 | |
| 92 | /* |
| 93 | * The optimal N is 128*freq/1000. Calculate the closest larger |
| 94 | * value that doesn't truncate any bits. |
| 95 | */ |
| 96 | mul = ((128*freq/1000) + (n-1))/n; |
| 97 | |
| 98 | n *= mul; |
| 99 | cts *= mul; |
| 100 | |
| 101 | /* Check that we are in spec (not always possible) */ |
| 102 | if (n < (128*freq/1500)) |
| 103 | printk(KERN_WARNING "Calculated ACR N value is too small. You may experience audio problems.\n"); |
| 104 | if (n > (128*freq/300)) |
| 105 | printk(KERN_WARNING "Calculated ACR N value is too large. You may experience audio problems.\n"); |
| 106 | |
| 107 | *N = n; |
| 108 | *CTS = cts; |
| 109 | |
| 110 | DRM_DEBUG("Calculated ACR timing N=%d CTS=%d for frequency %d\n", |
| 111 | *N, *CTS, freq); |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 112 | } |
| 113 | |
Rafał Miłecki | 1b688d0 | 2012-04-30 15:44:54 +0200 | [diff] [blame] | 114 | struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock) |
| 115 | { |
| 116 | struct radeon_hdmi_acr res; |
| 117 | u8 i; |
| 118 | |
Pierre Ossman | a209825 | 2013-11-06 20:09:08 +0100 | [diff] [blame] | 119 | /* Precalculated values for common clocks */ |
| 120 | for (i = 0; i < ARRAY_SIZE(r600_hdmi_predefined_acr); i++) { |
| 121 | if (r600_hdmi_predefined_acr[i].clock == clock) |
| 122 | return r600_hdmi_predefined_acr[i]; |
| 123 | } |
Rafał Miłecki | 1b688d0 | 2012-04-30 15:44:54 +0200 | [diff] [blame] | 124 | |
Pierre Ossman | a209825 | 2013-11-06 20:09:08 +0100 | [diff] [blame] | 125 | /* And odd clocks get manually calculated */ |
| 126 | r600_hdmi_calc_cts(clock, &res.cts_32khz, &res.n_32khz, 32000); |
| 127 | r600_hdmi_calc_cts(clock, &res.cts_44_1khz, &res.n_44_1khz, 44100); |
| 128 | r600_hdmi_calc_cts(clock, &res.cts_48khz, &res.n_48khz, 48000); |
Rafał Miłecki | 1b688d0 | 2012-04-30 15:44:54 +0200 | [diff] [blame] | 129 | |
| 130 | return res; |
| 131 | } |
| 132 | |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 133 | /* |
| 134 | * update the N and CTS parameters for a given pixel clock rate |
| 135 | */ |
| 136 | static void r600_hdmi_update_ACR(struct drm_encoder *encoder, uint32_t clock) |
| 137 | { |
| 138 | struct drm_device *dev = encoder->dev; |
| 139 | struct radeon_device *rdev = dev->dev_private; |
Rafał Miłecki | 1b688d0 | 2012-04-30 15:44:54 +0200 | [diff] [blame] | 140 | struct radeon_hdmi_acr acr = r600_hdmi_acr(clock); |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 141 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 142 | struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; |
| 143 | uint32_t offset = dig->afmt->offset; |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 144 | |
Rafał Miłecki | 1b688d0 | 2012-04-30 15:44:54 +0200 | [diff] [blame] | 145 | WREG32(HDMI0_ACR_32_0 + offset, HDMI0_ACR_CTS_32(acr.cts_32khz)); |
| 146 | WREG32(HDMI0_ACR_32_1 + offset, acr.n_32khz); |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 147 | |
Rafał Miłecki | 1b688d0 | 2012-04-30 15:44:54 +0200 | [diff] [blame] | 148 | WREG32(HDMI0_ACR_44_0 + offset, HDMI0_ACR_CTS_44(acr.cts_44_1khz)); |
| 149 | WREG32(HDMI0_ACR_44_1 + offset, acr.n_44_1khz); |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 150 | |
Rafał Miłecki | 1b688d0 | 2012-04-30 15:44:54 +0200 | [diff] [blame] | 151 | WREG32(HDMI0_ACR_48_0 + offset, HDMI0_ACR_CTS_48(acr.cts_48khz)); |
| 152 | WREG32(HDMI0_ACR_48_1 + offset, acr.n_48khz); |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 153 | } |
| 154 | |
| 155 | /* |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 156 | * build a HDMI Video Info Frame |
| 157 | */ |
Thierry Reding | e3b2e03 | 2013-01-14 13:36:30 +0100 | [diff] [blame] | 158 | static void r600_hdmi_update_avi_infoframe(struct drm_encoder *encoder, |
| 159 | void *buffer, size_t size) |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 160 | { |
| 161 | struct drm_device *dev = encoder->dev; |
| 162 | struct radeon_device *rdev = dev->dev_private; |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 163 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 164 | struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; |
| 165 | uint32_t offset = dig->afmt->offset; |
Thierry Reding | e3b2e03 | 2013-01-14 13:36:30 +0100 | [diff] [blame] | 166 | uint8_t *frame = buffer + 3; |
Alex Deucher | f100380 | 2013-06-07 10:41:03 -0400 | [diff] [blame] | 167 | uint8_t *header = buffer; |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 168 | |
Rafał Miłecki | c6543a6 | 2012-04-28 23:35:24 +0200 | [diff] [blame] | 169 | WREG32(HDMI0_AVI_INFO0 + offset, |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 170 | frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24)); |
Rafał Miłecki | c6543a6 | 2012-04-28 23:35:24 +0200 | [diff] [blame] | 171 | WREG32(HDMI0_AVI_INFO1 + offset, |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 172 | frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24)); |
Rafał Miłecki | c6543a6 | 2012-04-28 23:35:24 +0200 | [diff] [blame] | 173 | WREG32(HDMI0_AVI_INFO2 + offset, |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 174 | frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24)); |
Rafał Miłecki | c6543a6 | 2012-04-28 23:35:24 +0200 | [diff] [blame] | 175 | WREG32(HDMI0_AVI_INFO3 + offset, |
Alex Deucher | f100380 | 2013-06-07 10:41:03 -0400 | [diff] [blame] | 176 | frame[0xC] | (frame[0xD] << 8) | (header[1] << 24)); |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 177 | } |
| 178 | |
| 179 | /* |
| 180 | * build a Audio Info Frame |
| 181 | */ |
Thierry Reding | e3b2e03 | 2013-01-14 13:36:30 +0100 | [diff] [blame] | 182 | static void r600_hdmi_update_audio_infoframe(struct drm_encoder *encoder, |
| 183 | const void *buffer, size_t size) |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 184 | { |
| 185 | struct drm_device *dev = encoder->dev; |
| 186 | struct radeon_device *rdev = dev->dev_private; |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 187 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 188 | struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; |
| 189 | uint32_t offset = dig->afmt->offset; |
Thierry Reding | e3b2e03 | 2013-01-14 13:36:30 +0100 | [diff] [blame] | 190 | const u8 *frame = buffer + 3; |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 191 | |
Rafał Miłecki | c6543a6 | 2012-04-28 23:35:24 +0200 | [diff] [blame] | 192 | WREG32(HDMI0_AUDIO_INFO0 + offset, |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 193 | frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24)); |
Rafał Miłecki | c6543a6 | 2012-04-28 23:35:24 +0200 | [diff] [blame] | 194 | WREG32(HDMI0_AUDIO_INFO1 + offset, |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 195 | frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x8] << 24)); |
| 196 | } |
| 197 | |
| 198 | /* |
| 199 | * test if audio buffer is filled enough to start playing |
| 200 | */ |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 201 | static bool r600_hdmi_is_audio_buffer_filled(struct drm_encoder *encoder) |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 202 | { |
| 203 | struct drm_device *dev = encoder->dev; |
| 204 | struct radeon_device *rdev = dev->dev_private; |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 205 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 206 | struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; |
| 207 | uint32_t offset = dig->afmt->offset; |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 208 | |
Rafał Miłecki | c6543a6 | 2012-04-28 23:35:24 +0200 | [diff] [blame] | 209 | return (RREG32(HDMI0_STATUS + offset) & 0x10) != 0; |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 210 | } |
| 211 | |
| 212 | /* |
| 213 | * have buffer status changed since last call? |
| 214 | */ |
| 215 | int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder) |
| 216 | { |
| 217 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 218 | struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 219 | int status, result; |
| 220 | |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 221 | if (!dig->afmt || !dig->afmt->enabled) |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 222 | return 0; |
| 223 | |
| 224 | status = r600_hdmi_is_audio_buffer_filled(encoder); |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 225 | result = dig->afmt->last_buffer_filled_status != status; |
| 226 | dig->afmt->last_buffer_filled_status = status; |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 227 | |
| 228 | return result; |
| 229 | } |
| 230 | |
| 231 | /* |
| 232 | * write the audio workaround status to the hardware |
| 233 | */ |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 234 | static void r600_hdmi_audio_workaround(struct drm_encoder *encoder) |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 235 | { |
| 236 | struct drm_device *dev = encoder->dev; |
| 237 | struct radeon_device *rdev = dev->dev_private; |
| 238 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 239 | struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; |
| 240 | uint32_t offset = dig->afmt->offset; |
| 241 | bool hdmi_audio_workaround = false; /* FIXME */ |
| 242 | u32 value; |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 243 | |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 244 | if (!hdmi_audio_workaround || |
| 245 | r600_hdmi_is_audio_buffer_filled(encoder)) |
| 246 | value = 0; /* disable workaround */ |
| 247 | else |
| 248 | value = HDMI0_AUDIO_TEST_EN; /* enable workaround */ |
| 249 | WREG32_P(HDMI0_AUDIO_PACKET_CONTROL + offset, |
| 250 | value, ~HDMI0_AUDIO_TEST_EN); |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 251 | } |
| 252 | |
Rashika Kheria | 27b8317 | 2014-01-06 21:18:08 +0530 | [diff] [blame] | 253 | static void r600_audio_set_dto(struct drm_encoder *encoder, u32 clock) |
Alex Deucher | b1f6f47 | 2013-04-18 10:50:55 -0400 | [diff] [blame] | 254 | { |
| 255 | struct drm_device *dev = encoder->dev; |
| 256 | struct radeon_device *rdev = dev->dev_private; |
| 257 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 258 | struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; |
Alex Deucher | 731da21 | 2013-05-13 11:35:26 -0400 | [diff] [blame] | 259 | u32 base_rate = 24000; |
Alex Deucher | 1518dd8 | 2013-07-30 17:31:07 -0400 | [diff] [blame] | 260 | u32 max_ratio = clock / base_rate; |
| 261 | u32 dto_phase; |
| 262 | u32 dto_modulo = clock; |
| 263 | u32 wallclock_ratio; |
| 264 | u32 dto_cntl; |
Alex Deucher | b1f6f47 | 2013-04-18 10:50:55 -0400 | [diff] [blame] | 265 | |
| 266 | if (!dig || !dig->afmt) |
| 267 | return; |
| 268 | |
Alex Deucher | 1518dd8 | 2013-07-30 17:31:07 -0400 | [diff] [blame] | 269 | if (max_ratio >= 8) { |
| 270 | dto_phase = 192 * 1000; |
| 271 | wallclock_ratio = 3; |
| 272 | } else if (max_ratio >= 4) { |
| 273 | dto_phase = 96 * 1000; |
| 274 | wallclock_ratio = 2; |
| 275 | } else if (max_ratio >= 2) { |
| 276 | dto_phase = 48 * 1000; |
| 277 | wallclock_ratio = 1; |
| 278 | } else { |
| 279 | dto_phase = 24 * 1000; |
| 280 | wallclock_ratio = 0; |
| 281 | } |
| 282 | |
Alex Deucher | b1f6f47 | 2013-04-18 10:50:55 -0400 | [diff] [blame] | 283 | /* there are two DTOs selected by DCCG_AUDIO_DTO_SELECT. |
| 284 | * doesn't matter which one you use. Just use the first one. |
| 285 | */ |
Alex Deucher | b1f6f47 | 2013-04-18 10:50:55 -0400 | [diff] [blame] | 286 | /* XXX two dtos; generally use dto0 for hdmi */ |
| 287 | /* Express [24MHz / target pixel clock] as an exact rational |
| 288 | * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE |
| 289 | * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator |
| 290 | */ |
Alex Deucher | 58d327d | 2013-09-25 12:04:37 -0400 | [diff] [blame] | 291 | if (ASIC_IS_DCE32(rdev)) { |
Alex Deucher | e1accbf | 2013-07-29 18:56:13 -0400 | [diff] [blame] | 292 | if (dig->dig_encoder == 0) { |
Alex Deucher | 1518dd8 | 2013-07-30 17:31:07 -0400 | [diff] [blame] | 293 | dto_cntl = RREG32(DCCG_AUDIO_DTO0_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK; |
| 294 | dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio); |
| 295 | WREG32(DCCG_AUDIO_DTO0_CNTL, dto_cntl); |
| 296 | WREG32(DCCG_AUDIO_DTO0_PHASE, dto_phase); |
| 297 | WREG32(DCCG_AUDIO_DTO0_MODULE, dto_modulo); |
Alex Deucher | e1accbf | 2013-07-29 18:56:13 -0400 | [diff] [blame] | 298 | WREG32(DCCG_AUDIO_DTO_SELECT, 0); /* select DTO0 */ |
| 299 | } else { |
Alex Deucher | 1518dd8 | 2013-07-30 17:31:07 -0400 | [diff] [blame] | 300 | dto_cntl = RREG32(DCCG_AUDIO_DTO1_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK; |
| 301 | dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio); |
| 302 | WREG32(DCCG_AUDIO_DTO1_CNTL, dto_cntl); |
| 303 | WREG32(DCCG_AUDIO_DTO1_PHASE, dto_phase); |
| 304 | WREG32(DCCG_AUDIO_DTO1_MODULE, dto_modulo); |
Alex Deucher | e1accbf | 2013-07-29 18:56:13 -0400 | [diff] [blame] | 305 | WREG32(DCCG_AUDIO_DTO_SELECT, 1); /* select DTO1 */ |
| 306 | } |
Alex Deucher | 55d4e02 | 2013-11-25 13:20:59 -0500 | [diff] [blame] | 307 | } else { |
Alex Deucher | 58d327d | 2013-09-25 12:04:37 -0400 | [diff] [blame] | 308 | /* according to the reg specs, this should DCE3.2 only, but in |
Alex Deucher | 55d4e02 | 2013-11-25 13:20:59 -0500 | [diff] [blame] | 309 | * practice it seems to cover DCE2.0/3.0/3.1 as well. |
Alex Deucher | 58d327d | 2013-09-25 12:04:37 -0400 | [diff] [blame] | 310 | */ |
| 311 | if (dig->dig_encoder == 0) { |
| 312 | WREG32(DCCG_AUDIO_DTO0_PHASE, base_rate * 100); |
| 313 | WREG32(DCCG_AUDIO_DTO0_MODULE, clock * 100); |
| 314 | WREG32(DCCG_AUDIO_DTO_SELECT, 0); /* select DTO0 */ |
| 315 | } else { |
| 316 | WREG32(DCCG_AUDIO_DTO1_PHASE, base_rate * 100); |
| 317 | WREG32(DCCG_AUDIO_DTO1_MODULE, clock * 100); |
| 318 | WREG32(DCCG_AUDIO_DTO_SELECT, 1); /* select DTO1 */ |
| 319 | } |
Alex Deucher | 1586505 | 2013-04-22 09:42:07 -0400 | [diff] [blame] | 320 | } |
Alex Deucher | b1f6f47 | 2013-04-18 10:50:55 -0400 | [diff] [blame] | 321 | } |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 322 | |
Alex Deucher | 0ffae60 | 2013-08-15 12:03:37 -0400 | [diff] [blame] | 323 | static void dce3_2_afmt_write_speaker_allocation(struct drm_encoder *encoder) |
| 324 | { |
| 325 | struct radeon_device *rdev = encoder->dev->dev_private; |
| 326 | struct drm_connector *connector; |
| 327 | struct radeon_connector *radeon_connector = NULL; |
| 328 | u32 tmp; |
| 329 | u8 *sadb; |
| 330 | int sad_count; |
| 331 | |
Alex Deucher | 4b74957 | 2013-10-17 16:11:27 -0400 | [diff] [blame] | 332 | /* XXX: setting this register causes hangs on some asics */ |
| 333 | return; |
| 334 | |
Alex Deucher | 0ffae60 | 2013-08-15 12:03:37 -0400 | [diff] [blame] | 335 | list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) { |
Alex Deucher | 8a992ee | 2013-10-10 17:58:27 -0400 | [diff] [blame] | 336 | if (connector->encoder == encoder) { |
Alex Deucher | 0ffae60 | 2013-08-15 12:03:37 -0400 | [diff] [blame] | 337 | radeon_connector = to_radeon_connector(connector); |
Alex Deucher | 8a992ee | 2013-10-10 17:58:27 -0400 | [diff] [blame] | 338 | break; |
| 339 | } |
Alex Deucher | 0ffae60 | 2013-08-15 12:03:37 -0400 | [diff] [blame] | 340 | } |
| 341 | |
| 342 | if (!radeon_connector) { |
| 343 | DRM_ERROR("Couldn't find encoder's connector\n"); |
| 344 | return; |
| 345 | } |
| 346 | |
| 347 | sad_count = drm_edid_to_speaker_allocation(radeon_connector->edid, &sadb); |
| 348 | if (sad_count < 0) { |
| 349 | DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count); |
| 350 | return; |
| 351 | } |
| 352 | |
| 353 | /* program the speaker allocation */ |
| 354 | tmp = RREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER); |
| 355 | tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK); |
| 356 | /* set HDMI mode */ |
| 357 | tmp |= HDMI_CONNECTION; |
| 358 | if (sad_count) |
| 359 | tmp |= SPEAKER_ALLOCATION(sadb[0]); |
| 360 | else |
| 361 | tmp |= SPEAKER_ALLOCATION(5); /* stereo */ |
| 362 | WREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp); |
| 363 | |
| 364 | kfree(sadb); |
| 365 | } |
| 366 | |
Alex Deucher | c1cbee0 | 2013-08-29 10:51:04 -0400 | [diff] [blame] | 367 | static void dce3_2_afmt_write_sad_regs(struct drm_encoder *encoder) |
| 368 | { |
| 369 | struct radeon_device *rdev = encoder->dev->dev_private; |
| 370 | struct drm_connector *connector; |
| 371 | struct radeon_connector *radeon_connector = NULL; |
| 372 | struct cea_sad *sads; |
| 373 | int i, sad_count; |
| 374 | |
| 375 | static const u16 eld_reg_to_type[][2] = { |
| 376 | { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM }, |
| 377 | { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 }, |
| 378 | { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 }, |
| 379 | { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 }, |
| 380 | { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 }, |
| 381 | { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC }, |
| 382 | { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS }, |
| 383 | { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC }, |
| 384 | { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 }, |
| 385 | { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD }, |
| 386 | { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP }, |
| 387 | { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO }, |
| 388 | }; |
| 389 | |
| 390 | list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) { |
Alex Deucher | 8a992ee | 2013-10-10 17:58:27 -0400 | [diff] [blame] | 391 | if (connector->encoder == encoder) { |
Alex Deucher | c1cbee0 | 2013-08-29 10:51:04 -0400 | [diff] [blame] | 392 | radeon_connector = to_radeon_connector(connector); |
Alex Deucher | 8a992ee | 2013-10-10 17:58:27 -0400 | [diff] [blame] | 393 | break; |
| 394 | } |
Alex Deucher | c1cbee0 | 2013-08-29 10:51:04 -0400 | [diff] [blame] | 395 | } |
| 396 | |
| 397 | if (!radeon_connector) { |
| 398 | DRM_ERROR("Couldn't find encoder's connector\n"); |
| 399 | return; |
| 400 | } |
| 401 | |
| 402 | sad_count = drm_edid_to_sad(radeon_connector->edid, &sads); |
| 403 | if (sad_count < 0) { |
| 404 | DRM_ERROR("Couldn't read SADs: %d\n", sad_count); |
| 405 | return; |
| 406 | } |
| 407 | BUG_ON(!sads); |
| 408 | |
| 409 | for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) { |
| 410 | u32 value = 0; |
Anssi Hannula | 0f57bca | 2013-10-29 01:19:16 +0200 | [diff] [blame] | 411 | u8 stereo_freqs = 0; |
| 412 | int max_channels = -1; |
Alex Deucher | c1cbee0 | 2013-08-29 10:51:04 -0400 | [diff] [blame] | 413 | int j; |
| 414 | |
| 415 | for (j = 0; j < sad_count; j++) { |
| 416 | struct cea_sad *sad = &sads[j]; |
| 417 | |
| 418 | if (sad->format == eld_reg_to_type[i][1]) { |
Anssi Hannula | 0f57bca | 2013-10-29 01:19:16 +0200 | [diff] [blame] | 419 | if (sad->channels > max_channels) { |
| 420 | value = MAX_CHANNELS(sad->channels) | |
| 421 | DESCRIPTOR_BYTE_2(sad->byte2) | |
| 422 | SUPPORTED_FREQUENCIES(sad->freq); |
| 423 | max_channels = sad->channels; |
| 424 | } |
| 425 | |
Alex Deucher | c1cbee0 | 2013-08-29 10:51:04 -0400 | [diff] [blame] | 426 | if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM) |
Anssi Hannula | 0f57bca | 2013-10-29 01:19:16 +0200 | [diff] [blame] | 427 | stereo_freqs |= sad->freq; |
| 428 | else |
| 429 | break; |
Alex Deucher | c1cbee0 | 2013-08-29 10:51:04 -0400 | [diff] [blame] | 430 | } |
| 431 | } |
Anssi Hannula | 0f57bca | 2013-10-29 01:19:16 +0200 | [diff] [blame] | 432 | |
| 433 | value |= SUPPORTED_FREQUENCIES_STEREO(stereo_freqs); |
| 434 | |
Alex Deucher | c1cbee0 | 2013-08-29 10:51:04 -0400 | [diff] [blame] | 435 | WREG32(eld_reg_to_type[i][0], value); |
| 436 | } |
| 437 | |
| 438 | kfree(sads); |
| 439 | } |
| 440 | |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 441 | /* |
| 442 | * update the info frames with the data from the current display mode |
| 443 | */ |
| 444 | void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode) |
| 445 | { |
| 446 | struct drm_device *dev = encoder->dev; |
| 447 | struct radeon_device *rdev = dev->dev_private; |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 448 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 449 | struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; |
Thierry Reding | e3b2e03 | 2013-01-14 13:36:30 +0100 | [diff] [blame] | 450 | u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE]; |
| 451 | struct hdmi_avi_infoframe frame; |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 452 | uint32_t offset; |
Thierry Reding | e3b2e03 | 2013-01-14 13:36:30 +0100 | [diff] [blame] | 453 | ssize_t err; |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 454 | |
Alex Deucher | c2b4cacf | 2013-07-08 18:16:56 -0400 | [diff] [blame] | 455 | if (!dig || !dig->afmt) |
| 456 | return; |
| 457 | |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 458 | /* Silent, r600_hdmi_enable will raise WARN for us */ |
| 459 | if (!dig->afmt->enabled) |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 460 | return; |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 461 | offset = dig->afmt->offset; |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 462 | |
Alex Deucher | 832eafa | 2014-02-18 11:07:55 -0500 | [diff] [blame^] | 463 | /* disable audio prior to setting up hw */ |
| 464 | dig->afmt->pin = r600_audio_get_pin(rdev); |
| 465 | r600_audio_enable(rdev, dig->afmt->pin, false); |
| 466 | |
Alex Deucher | b1f6f47 | 2013-04-18 10:50:55 -0400 | [diff] [blame] | 467 | r600_audio_set_dto(encoder, mode->clock); |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 468 | |
Rafał Miłecki | 1c3439f | 2012-05-06 17:29:45 +0200 | [diff] [blame] | 469 | WREG32(HDMI0_VBI_PACKET_CONTROL + offset, |
| 470 | HDMI0_NULL_SEND); /* send null packets when required */ |
| 471 | |
Rafał Miłecki | c6543a6 | 2012-04-28 23:35:24 +0200 | [diff] [blame] | 472 | WREG32(HDMI0_AUDIO_CRC_CONTROL + offset, 0x1000); |
Rafał Miłecki | a273a90 | 2012-04-30 15:44:52 +0200 | [diff] [blame] | 473 | |
Rafał Miłecki | 1c3439f | 2012-05-06 17:29:45 +0200 | [diff] [blame] | 474 | if (ASIC_IS_DCE32(rdev)) { |
| 475 | WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset, |
| 476 | HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */ |
| 477 | HDMI0_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */ |
| 478 | WREG32(AFMT_AUDIO_PACKET_CONTROL + offset, |
| 479 | AFMT_AUDIO_SAMPLE_SEND | /* send audio packets */ |
| 480 | AFMT_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */ |
| 481 | } else { |
| 482 | WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset, |
| 483 | HDMI0_AUDIO_SAMPLE_SEND | /* send audio packets */ |
| 484 | HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */ |
Rafał Miłecki | 1c3439f | 2012-05-06 17:29:45 +0200 | [diff] [blame] | 485 | HDMI0_AUDIO_PACKETS_PER_LINE(3) | /* should be suffient for all audio modes and small enough for all hblanks */ |
| 486 | HDMI0_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */ |
| 487 | } |
Rafał Miłecki | a273a90 | 2012-04-30 15:44:52 +0200 | [diff] [blame] | 488 | |
Alex Deucher | c1cbee0 | 2013-08-29 10:51:04 -0400 | [diff] [blame] | 489 | if (ASIC_IS_DCE32(rdev)) { |
Alex Deucher | 0ffae60 | 2013-08-15 12:03:37 -0400 | [diff] [blame] | 490 | dce3_2_afmt_write_speaker_allocation(encoder); |
Alex Deucher | c1cbee0 | 2013-08-29 10:51:04 -0400 | [diff] [blame] | 491 | dce3_2_afmt_write_sad_regs(encoder); |
| 492 | } |
Alex Deucher | 0ffae60 | 2013-08-15 12:03:37 -0400 | [diff] [blame] | 493 | |
Rafał Miłecki | 1c3439f | 2012-05-06 17:29:45 +0200 | [diff] [blame] | 494 | WREG32(HDMI0_ACR_PACKET_CONTROL + offset, |
Alex Deucher | b852c98 | 2013-10-10 11:47:01 -0400 | [diff] [blame] | 495 | HDMI0_ACR_SOURCE | /* select SW CTS value - XXX verify that hw CTS works on all families */ |
Alex Deucher | ee0fec3 | 2013-09-27 18:22:15 -0400 | [diff] [blame] | 496 | HDMI0_ACR_AUTO_SEND); /* allow hw to sent ACR packets when required */ |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 497 | |
Rafał Miłecki | 1c3439f | 2012-05-06 17:29:45 +0200 | [diff] [blame] | 498 | WREG32(HDMI0_VBI_PACKET_CONTROL + offset, |
| 499 | HDMI0_NULL_SEND | /* send null packets when required */ |
| 500 | HDMI0_GC_SEND | /* send general control packets */ |
| 501 | HDMI0_GC_CONT); /* send general control packets every frame */ |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 502 | |
Rafał Miłecki | 1c3439f | 2012-05-06 17:29:45 +0200 | [diff] [blame] | 503 | /* TODO: HDMI0_AUDIO_INFO_UPDATE */ |
| 504 | WREG32(HDMI0_INFOFRAME_CONTROL0 + offset, |
| 505 | HDMI0_AVI_INFO_SEND | /* enable AVI info frames */ |
| 506 | HDMI0_AVI_INFO_CONT | /* send AVI info frames every frame/field */ |
| 507 | HDMI0_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */ |
| 508 | HDMI0_AUDIO_INFO_CONT); /* send audio info frames every frame/field */ |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 509 | |
Rafał Miłecki | 1c3439f | 2012-05-06 17:29:45 +0200 | [diff] [blame] | 510 | WREG32(HDMI0_INFOFRAME_CONTROL1 + offset, |
| 511 | HDMI0_AVI_INFO_LINE(2) | /* anything other than 0 */ |
| 512 | HDMI0_AUDIO_INFO_LINE(2)); /* anything other than 0 */ |
| 513 | |
| 514 | WREG32(HDMI0_GC + offset, 0); /* unset HDMI0_GC_AVMUTE */ |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 515 | |
Thierry Reding | e3b2e03 | 2013-01-14 13:36:30 +0100 | [diff] [blame] | 516 | err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode); |
| 517 | if (err < 0) { |
| 518 | DRM_ERROR("failed to setup AVI infoframe: %zd\n", err); |
| 519 | return; |
| 520 | } |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 521 | |
Thierry Reding | e3b2e03 | 2013-01-14 13:36:30 +0100 | [diff] [blame] | 522 | err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer)); |
| 523 | if (err < 0) { |
| 524 | DRM_ERROR("failed to pack AVI infoframe: %zd\n", err); |
| 525 | return; |
| 526 | } |
| 527 | |
| 528 | r600_hdmi_update_avi_infoframe(encoder, buffer, sizeof(buffer)); |
Rafał Miłecki | 1c3439f | 2012-05-06 17:29:45 +0200 | [diff] [blame] | 529 | r600_hdmi_update_ACR(encoder, mode->clock); |
| 530 | |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 531 | /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */ |
Rafał Miłecki | c6543a6 | 2012-04-28 23:35:24 +0200 | [diff] [blame] | 532 | WREG32(HDMI0_RAMP_CONTROL0 + offset, 0x00FFFFFF); |
| 533 | WREG32(HDMI0_RAMP_CONTROL1 + offset, 0x007FFFFF); |
| 534 | WREG32(HDMI0_RAMP_CONTROL2 + offset, 0x00000001); |
| 535 | WREG32(HDMI0_RAMP_CONTROL3 + offset, 0x00000001); |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 536 | |
| 537 | r600_hdmi_audio_workaround(encoder); |
Alex Deucher | 832eafa | 2014-02-18 11:07:55 -0500 | [diff] [blame^] | 538 | |
| 539 | /* enable audio after to setting up hw */ |
| 540 | r600_audio_enable(rdev, dig->afmt->pin, true); |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 541 | } |
| 542 | |
| 543 | /* |
| 544 | * update settings with current parameters from audio engine |
| 545 | */ |
Christian König | 58bd086 | 2010-04-05 22:14:55 +0200 | [diff] [blame] | 546 | void r600_hdmi_update_audio_settings(struct drm_encoder *encoder) |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 547 | { |
| 548 | struct drm_device *dev = encoder->dev; |
| 549 | struct radeon_device *rdev = dev->dev_private; |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 550 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 551 | struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 552 | struct r600_audio_pin audio = r600_audio_status(rdev); |
Thierry Reding | e3b2e03 | 2013-01-14 13:36:30 +0100 | [diff] [blame] | 553 | uint8_t buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AUDIO_INFOFRAME_SIZE]; |
| 554 | struct hdmi_audio_infoframe frame; |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 555 | uint32_t offset; |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 556 | uint32_t iec; |
Thierry Reding | e3b2e03 | 2013-01-14 13:36:30 +0100 | [diff] [blame] | 557 | ssize_t err; |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 558 | |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 559 | if (!dig->afmt || !dig->afmt->enabled) |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 560 | return; |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 561 | offset = dig->afmt->offset; |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 562 | |
| 563 | DRM_DEBUG("%s with %d channels, %d Hz sampling rate, %d bits per sample,\n", |
| 564 | r600_hdmi_is_audio_buffer_filled(encoder) ? "playing" : "stopped", |
Rafał Miłecki | 3299de9 | 2012-05-14 21:25:57 +0200 | [diff] [blame] | 565 | audio.channels, audio.rate, audio.bits_per_sample); |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 566 | DRM_DEBUG("0x%02X IEC60958 status bits and 0x%02X category code\n", |
Rafał Miłecki | 3299de9 | 2012-05-14 21:25:57 +0200 | [diff] [blame] | 567 | (int)audio.status_bits, (int)audio.category_code); |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 568 | |
| 569 | iec = 0; |
Rafał Miłecki | 3299de9 | 2012-05-14 21:25:57 +0200 | [diff] [blame] | 570 | if (audio.status_bits & AUDIO_STATUS_PROFESSIONAL) |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 571 | iec |= 1 << 0; |
Rafał Miłecki | 3299de9 | 2012-05-14 21:25:57 +0200 | [diff] [blame] | 572 | if (audio.status_bits & AUDIO_STATUS_NONAUDIO) |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 573 | iec |= 1 << 1; |
Rafał Miłecki | 3299de9 | 2012-05-14 21:25:57 +0200 | [diff] [blame] | 574 | if (audio.status_bits & AUDIO_STATUS_COPYRIGHT) |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 575 | iec |= 1 << 2; |
Rafał Miłecki | 3299de9 | 2012-05-14 21:25:57 +0200 | [diff] [blame] | 576 | if (audio.status_bits & AUDIO_STATUS_EMPHASIS) |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 577 | iec |= 1 << 3; |
| 578 | |
Rafał Miłecki | 3299de9 | 2012-05-14 21:25:57 +0200 | [diff] [blame] | 579 | iec |= HDMI0_60958_CS_CATEGORY_CODE(audio.category_code); |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 580 | |
Rafał Miłecki | 3299de9 | 2012-05-14 21:25:57 +0200 | [diff] [blame] | 581 | switch (audio.rate) { |
Rafał Miłecki | a366e39 | 2012-05-06 17:29:46 +0200 | [diff] [blame] | 582 | case 32000: |
| 583 | iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x3); |
| 584 | break; |
| 585 | case 44100: |
| 586 | iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x0); |
| 587 | break; |
| 588 | case 48000: |
| 589 | iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x2); |
| 590 | break; |
| 591 | case 88200: |
| 592 | iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x8); |
| 593 | break; |
| 594 | case 96000: |
| 595 | iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xa); |
| 596 | break; |
| 597 | case 176400: |
| 598 | iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xc); |
| 599 | break; |
| 600 | case 192000: |
| 601 | iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xe); |
| 602 | break; |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 603 | } |
| 604 | |
Rafał Miłecki | c6543a6 | 2012-04-28 23:35:24 +0200 | [diff] [blame] | 605 | WREG32(HDMI0_60958_0 + offset, iec); |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 606 | |
| 607 | iec = 0; |
Rafał Miłecki | 3299de9 | 2012-05-14 21:25:57 +0200 | [diff] [blame] | 608 | switch (audio.bits_per_sample) { |
Rafał Miłecki | a366e39 | 2012-05-06 17:29:46 +0200 | [diff] [blame] | 609 | case 16: |
| 610 | iec |= HDMI0_60958_CS_WORD_LENGTH(0x2); |
| 611 | break; |
| 612 | case 20: |
| 613 | iec |= HDMI0_60958_CS_WORD_LENGTH(0x3); |
| 614 | break; |
| 615 | case 24: |
| 616 | iec |= HDMI0_60958_CS_WORD_LENGTH(0xb); |
| 617 | break; |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 618 | } |
Rafał Miłecki | 3299de9 | 2012-05-14 21:25:57 +0200 | [diff] [blame] | 619 | if (audio.status_bits & AUDIO_STATUS_V) |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 620 | iec |= 0x5 << 16; |
Rafał Miłecki | c6543a6 | 2012-04-28 23:35:24 +0200 | [diff] [blame] | 621 | WREG32_P(HDMI0_60958_1 + offset, iec, ~0x5000f); |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 622 | |
Thierry Reding | e3b2e03 | 2013-01-14 13:36:30 +0100 | [diff] [blame] | 623 | err = hdmi_audio_infoframe_init(&frame); |
| 624 | if (err < 0) { |
| 625 | DRM_ERROR("failed to setup audio infoframe\n"); |
| 626 | return; |
| 627 | } |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 628 | |
Thierry Reding | e3b2e03 | 2013-01-14 13:36:30 +0100 | [diff] [blame] | 629 | frame.channels = audio.channels; |
| 630 | |
| 631 | err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer)); |
| 632 | if (err < 0) { |
| 633 | DRM_ERROR("failed to pack audio infoframe\n"); |
| 634 | return; |
| 635 | } |
| 636 | |
| 637 | r600_hdmi_update_audio_infoframe(encoder, buffer, sizeof(buffer)); |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 638 | r600_hdmi_audio_workaround(encoder); |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 639 | } |
| 640 | |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 641 | /* |
Rafał Miłecki | 2cd6218 | 2010-03-08 22:14:01 +0000 | [diff] [blame] | 642 | * enable the HDMI engine |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 643 | */ |
Alex Deucher | a973bea | 2013-04-18 11:32:16 -0400 | [diff] [blame] | 644 | void r600_hdmi_enable(struct drm_encoder *encoder, bool enable) |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 645 | { |
Rafał Miłecki | 2cd6218 | 2010-03-08 22:14:01 +0000 | [diff] [blame] | 646 | struct drm_device *dev = encoder->dev; |
| 647 | struct radeon_device *rdev = dev->dev_private; |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 648 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 649 | struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; |
Alex Deucher | a973bea | 2013-04-18 11:32:16 -0400 | [diff] [blame] | 650 | u32 hdmi = HDMI0_ERROR_ACK; |
Alex Deucher | 16823d1 | 2010-04-16 11:35:30 -0400 | [diff] [blame] | 651 | |
Alex Deucher | c2b4cacf | 2013-07-08 18:16:56 -0400 | [diff] [blame] | 652 | if (!dig || !dig->afmt) |
| 653 | return; |
| 654 | |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 655 | /* Silent, r600_hdmi_enable will raise WARN for us */ |
Alex Deucher | a973bea | 2013-04-18 11:32:16 -0400 | [diff] [blame] | 656 | if (enable && dig->afmt->enabled) |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 657 | return; |
Alex Deucher | a973bea | 2013-04-18 11:32:16 -0400 | [diff] [blame] | 658 | if (!enable && !dig->afmt->enabled) |
| 659 | return; |
Rafał Miłecki | 64fb4fb | 2012-04-30 15:44:53 +0200 | [diff] [blame] | 660 | |
| 661 | /* Older chipsets require setting HDMI and routing manually */ |
Alex Deucher | a973bea | 2013-04-18 11:32:16 -0400 | [diff] [blame] | 662 | if (!ASIC_IS_DCE3(rdev)) { |
| 663 | if (enable) |
| 664 | hdmi |= HDMI0_ENABLE; |
Rafał Miłecki | 5715f67 | 2010-03-06 13:03:35 +0000 | [diff] [blame] | 665 | switch (radeon_encoder->encoder_id) { |
| 666 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: |
Alex Deucher | a973bea | 2013-04-18 11:32:16 -0400 | [diff] [blame] | 667 | if (enable) { |
| 668 | WREG32_OR(AVIVO_TMDSA_CNTL, AVIVO_TMDSA_CNTL_HDMI_EN); |
| 669 | hdmi |= HDMI0_STREAM(HDMI0_STREAM_TMDSA); |
| 670 | } else { |
| 671 | WREG32_AND(AVIVO_TMDSA_CNTL, ~AVIVO_TMDSA_CNTL_HDMI_EN); |
| 672 | } |
Rafał Miłecki | 5715f67 | 2010-03-06 13:03:35 +0000 | [diff] [blame] | 673 | break; |
| 674 | case ENCODER_OBJECT_ID_INTERNAL_LVTM1: |
Alex Deucher | a973bea | 2013-04-18 11:32:16 -0400 | [diff] [blame] | 675 | if (enable) { |
| 676 | WREG32_OR(AVIVO_LVTMA_CNTL, AVIVO_LVTMA_CNTL_HDMI_EN); |
| 677 | hdmi |= HDMI0_STREAM(HDMI0_STREAM_LVTMA); |
| 678 | } else { |
| 679 | WREG32_AND(AVIVO_LVTMA_CNTL, ~AVIVO_LVTMA_CNTL_HDMI_EN); |
| 680 | } |
Rafał Miłecki | 64fb4fb | 2012-04-30 15:44:53 +0200 | [diff] [blame] | 681 | break; |
| 682 | case ENCODER_OBJECT_ID_INTERNAL_DDI: |
Alex Deucher | a973bea | 2013-04-18 11:32:16 -0400 | [diff] [blame] | 683 | if (enable) { |
| 684 | WREG32_OR(DDIA_CNTL, DDIA_HDMI_EN); |
| 685 | hdmi |= HDMI0_STREAM(HDMI0_STREAM_DDIA); |
| 686 | } else { |
| 687 | WREG32_AND(DDIA_CNTL, ~DDIA_HDMI_EN); |
| 688 | } |
Rafał Miłecki | 64fb4fb | 2012-04-30 15:44:53 +0200 | [diff] [blame] | 689 | break; |
| 690 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: |
Alex Deucher | a973bea | 2013-04-18 11:32:16 -0400 | [diff] [blame] | 691 | if (enable) |
| 692 | hdmi |= HDMI0_STREAM(HDMI0_STREAM_DVOA); |
Rafał Miłecki | 5715f67 | 2010-03-06 13:03:35 +0000 | [diff] [blame] | 693 | break; |
| 694 | default: |
Rafał Miłecki | 64fb4fb | 2012-04-30 15:44:53 +0200 | [diff] [blame] | 695 | dev_err(rdev->dev, "Invalid encoder for HDMI: 0x%X\n", |
| 696 | radeon_encoder->encoder_id); |
Rafał Miłecki | 5715f67 | 2010-03-06 13:03:35 +0000 | [diff] [blame] | 697 | break; |
| 698 | } |
Alex Deucher | a973bea | 2013-04-18 11:32:16 -0400 | [diff] [blame] | 699 | WREG32(HDMI0_CONTROL + dig->afmt->offset, hdmi); |
Rafał Miłecki | 5715f67 | 2010-03-06 13:03:35 +0000 | [diff] [blame] | 700 | } |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 701 | |
Alex Deucher | f122c61 | 2012-03-30 08:59:57 -0400 | [diff] [blame] | 702 | if (rdev->irq.installed) { |
Christian Koenig | f259493 | 2010-04-10 03:13:16 +0200 | [diff] [blame] | 703 | /* if irq is available use it */ |
Alex Deucher | 9054ae1 | 2013-04-18 09:42:13 -0400 | [diff] [blame] | 704 | /* XXX: shouldn't need this on any asics. Double check DCE2/3 */ |
Alex Deucher | a973bea | 2013-04-18 11:32:16 -0400 | [diff] [blame] | 705 | if (enable) |
Alex Deucher | 9054ae1 | 2013-04-18 09:42:13 -0400 | [diff] [blame] | 706 | radeon_irq_kms_enable_afmt(rdev, dig->afmt->id); |
Alex Deucher | a973bea | 2013-04-18 11:32:16 -0400 | [diff] [blame] | 707 | else |
| 708 | radeon_irq_kms_disable_afmt(rdev, dig->afmt->id); |
Christian Koenig | f259493 | 2010-04-10 03:13:16 +0200 | [diff] [blame] | 709 | } |
Christian König | 58bd086 | 2010-04-05 22:14:55 +0200 | [diff] [blame] | 710 | |
Alex Deucher | a973bea | 2013-04-18 11:32:16 -0400 | [diff] [blame] | 711 | dig->afmt->enabled = enable; |
Rafał Miłecki | cfcbd6d | 2012-05-14 16:52:30 +0200 | [diff] [blame] | 712 | |
Alex Deucher | a973bea | 2013-04-18 11:32:16 -0400 | [diff] [blame] | 713 | DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n", |
| 714 | enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id); |
Rafał Miłecki | 2cd6218 | 2010-03-08 22:14:01 +0000 | [diff] [blame] | 715 | } |
| 716 | |