blob: 0feeae845f12c562506930d034b05c6e0b6aeec3 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030029#include "i915_drv.h"
30#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020031#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
Paulo Zanonif9dcb0d2013-12-11 18:50:10 -020033#include <linux/vgaarb.h>
Damien Lespiauf4db9322013-06-24 22:59:50 +010034#include <drm/i915_powerwell.h>
Paulo Zanoni8a187452013-12-06 20:32:13 -020035#include <linux/pm_runtime.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036
Ben Widawskydc39fff2013-10-18 12:32:07 -070037/**
38 * RC6 is a special power stage which allows the GPU to enter an very
39 * low-voltage mode when idle, using down to 0V while at this stage. This
40 * stage is entered automatically when the GPU is idle when RC6 support is
41 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
42 *
43 * There are different RC6 modes available in Intel GPU, which differentiate
44 * among each other with the latency required to enter and leave RC6 and
45 * voltage consumed by the GPU in different states.
46 *
47 * The combination of the following flags define which states GPU is allowed
48 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
49 * RC6pp is deepest RC6. Their support by hardware varies according to the
50 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
51 * which brings the most power savings; deeper states save more power, but
52 * require higher latency to switch to and wake up.
53 */
54#define INTEL_RC6_ENABLE (1<<0)
55#define INTEL_RC6p_ENABLE (1<<1)
56#define INTEL_RC6pp_ENABLE (1<<2)
57
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030058/* FBC, or Frame Buffer Compression, is a technique employed to compress the
59 * framebuffer contents in-memory, aiming at reducing the required bandwidth
60 * during in-memory transfers and, therefore, reduce the power packet.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030061 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030062 * The benefits of FBC are mostly visible with solid backgrounds and
63 * variation-less patterns.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030064 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030065 * FBC-related functionality can be enabled by the means of the
66 * i915.i915_enable_fbc parameter
Eugeni Dodonov85208be2012-04-16 22:20:34 -030067 */
68
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030069static void i8xx_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030070{
71 struct drm_i915_private *dev_priv = dev->dev_private;
72 u32 fbc_ctl;
73
74 /* Disable compression */
75 fbc_ctl = I915_READ(FBC_CONTROL);
76 if ((fbc_ctl & FBC_CTL_EN) == 0)
77 return;
78
79 fbc_ctl &= ~FBC_CTL_EN;
80 I915_WRITE(FBC_CONTROL, fbc_ctl);
81
82 /* Wait for compressing bit to clear */
83 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
84 DRM_DEBUG_KMS("FBC idle timed out\n");
85 return;
86 }
87
88 DRM_DEBUG_KMS("disabled FBC\n");
89}
90
Ville Syrjälä993495a2013-12-12 17:27:40 +020091static void i8xx_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030092{
93 struct drm_device *dev = crtc->dev;
94 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070095 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070096 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -030097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
98 int cfb_pitch;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +020099 int i;
Ville Syrjälä159f9872013-11-28 17:29:57 +0200100 u32 fbc_ctl;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300101
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700102 cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300103 if (fb->pitches[0] < cfb_pitch)
104 cfb_pitch = fb->pitches[0];
105
Ville Syrjälä42a430f2013-11-28 17:29:56 +0200106 /* FBC_CTL wants 32B or 64B units */
107 if (IS_GEN2(dev))
108 cfb_pitch = (cfb_pitch / 32) - 1;
109 else
110 cfb_pitch = (cfb_pitch / 64) - 1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300111
112 /* Clear old tags */
113 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
114 I915_WRITE(FBC_TAG + (i * 4), 0);
115
Ville Syrjälä159f9872013-11-28 17:29:57 +0200116 if (IS_GEN4(dev)) {
117 u32 fbc_ctl2;
118
119 /* Set it up... */
120 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +0200121 fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä159f9872013-11-28 17:29:57 +0200122 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
123 I915_WRITE(FBC_FENCE_OFF, crtc->y);
124 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300125
126 /* enable it... */
Ville Syrjälä993495a2013-12-12 17:27:40 +0200127 fbc_ctl = I915_READ(FBC_CONTROL);
128 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
129 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300130 if (IS_I945GM(dev))
131 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
132 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300133 fbc_ctl |= obj->fence_reg;
134 I915_WRITE(FBC_CONTROL, fbc_ctl);
135
Ville Syrjälä5cd54102014-01-23 16:49:16 +0200136 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300137 cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300138}
139
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300140static bool i8xx_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300141{
142 struct drm_i915_private *dev_priv = dev->dev_private;
143
144 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
145}
146
Ville Syrjälä993495a2013-12-12 17:27:40 +0200147static void g4x_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300148{
149 struct drm_device *dev = crtc->dev;
150 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700151 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700152 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300154 u32 dpfc_ctl;
155
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200156 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN;
157 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
158 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
159 else
160 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300161 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300162
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300163 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
164
165 /* enable it... */
Ville Syrjäläfe74c1a2014-01-23 16:49:13 +0200166 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300167
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300168 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300169}
170
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300171static void g4x_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300172{
173 struct drm_i915_private *dev_priv = dev->dev_private;
174 u32 dpfc_ctl;
175
176 /* Disable compression */
177 dpfc_ctl = I915_READ(DPFC_CONTROL);
178 if (dpfc_ctl & DPFC_CTL_EN) {
179 dpfc_ctl &= ~DPFC_CTL_EN;
180 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
181
182 DRM_DEBUG_KMS("disabled FBC\n");
183 }
184}
185
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300186static bool g4x_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300187{
188 struct drm_i915_private *dev_priv = dev->dev_private;
189
190 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
191}
192
193static void sandybridge_blit_fbc_update(struct drm_device *dev)
194{
195 struct drm_i915_private *dev_priv = dev->dev_private;
196 u32 blt_ecoskpd;
197
198 /* Make sure blitter notifies FBC of writes */
Deepak S940aece2013-11-23 14:55:43 +0530199
200 /* Blitter is part of Media powerwell on VLV. No impact of
201 * his param in other platforms for now */
202 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA);
Deepak Sc8d9a592013-11-23 14:55:42 +0530203
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300204 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
205 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
206 GEN6_BLITTER_LOCK_SHIFT;
207 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
208 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
209 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
210 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
211 GEN6_BLITTER_LOCK_SHIFT);
212 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
213 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Deepak Sc8d9a592013-11-23 14:55:42 +0530214
Deepak S940aece2013-11-23 14:55:43 +0530215 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300216}
217
Ville Syrjälä993495a2013-12-12 17:27:40 +0200218static void ironlake_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300219{
220 struct drm_device *dev = crtc->dev;
221 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700222 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700223 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300225 u32 dpfc_ctl;
226
Ville Syrjälä46f3dab2014-01-23 16:49:14 +0200227 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200228 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
Ben Widawsky5e59f712014-06-30 10:41:24 -0700229 dev_priv->fbc.threshold++;
230
231 switch (dev_priv->fbc.threshold) {
232 case 4:
233 case 3:
234 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
235 break;
236 case 2:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200237 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700238 break;
239 case 1:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200240 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700241 break;
242 }
Ville Syrjäläd6293362013-11-21 21:29:45 +0200243 dpfc_ctl |= DPFC_CTL_FENCE_EN;
244 if (IS_GEN5(dev))
245 dpfc_ctl |= obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300246
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300247 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700248 I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300249 /* enable it... */
250 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
251
252 if (IS_GEN6(dev)) {
253 I915_WRITE(SNB_DPFC_CTL_SA,
254 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
255 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
256 sandybridge_blit_fbc_update(dev);
257 }
258
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300259 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300260}
261
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300262static void ironlake_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300263{
264 struct drm_i915_private *dev_priv = dev->dev_private;
265 u32 dpfc_ctl;
266
267 /* Disable compression */
268 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
269 if (dpfc_ctl & DPFC_CTL_EN) {
270 dpfc_ctl &= ~DPFC_CTL_EN;
271 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
272
273 DRM_DEBUG_KMS("disabled FBC\n");
274 }
275}
276
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300277static bool ironlake_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300278{
279 struct drm_i915_private *dev_priv = dev->dev_private;
280
281 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
282}
283
Ville Syrjälä993495a2013-12-12 17:27:40 +0200284static void gen7_enable_fbc(struct drm_crtc *crtc)
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300285{
286 struct drm_device *dev = crtc->dev;
287 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700288 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700289 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200291 u32 dpfc_ctl;
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300292
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200293 dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane);
294 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
Ben Widawsky5e59f712014-06-30 10:41:24 -0700295 dev_priv->fbc.threshold++;
296
297 switch (dev_priv->fbc.threshold) {
298 case 4:
299 case 3:
300 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
301 break;
302 case 2:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200303 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700304 break;
305 case 1:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200306 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700307 break;
308 }
309
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200310 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
311
Rodrigo Vivida46f932014-08-01 02:04:45 -0700312 if (dev_priv->fbc.false_color)
313 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
314
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200315 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300316
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300317 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100318 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200319 I915_WRITE(ILK_DISPLAY_CHICKEN1,
320 I915_READ(ILK_DISPLAY_CHICKEN1) |
321 ILK_FBCQ_DIS);
Rodrigo Vivi28554162013-05-06 19:37:37 -0300322 } else {
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200323 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Ville Syrjälä8f670bb2014-03-05 13:05:47 +0200324 I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe),
325 I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) |
326 HSW_FBCQ_DIS);
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300327 }
Rodrigo Vivib74ea102013-05-09 14:08:38 -0300328
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300329 I915_WRITE(SNB_DPFC_CTL_SA,
330 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
331 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
332
333 sandybridge_blit_fbc_update(dev);
334
Ville Syrjäläb19870e2013-11-06 23:02:25 +0200335 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300336}
337
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300338bool intel_fbc_enabled(struct drm_device *dev)
339{
340 struct drm_i915_private *dev_priv = dev->dev_private;
341
342 if (!dev_priv->display.fbc_enabled)
343 return false;
344
345 return dev_priv->display.fbc_enabled(dev);
346}
347
348static void intel_fbc_work_fn(struct work_struct *__work)
349{
350 struct intel_fbc_work *work =
351 container_of(to_delayed_work(__work),
352 struct intel_fbc_work, work);
353 struct drm_device *dev = work->crtc->dev;
354 struct drm_i915_private *dev_priv = dev->dev_private;
355
356 mutex_lock(&dev->struct_mutex);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700357 if (work == dev_priv->fbc.fbc_work) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300358 /* Double check that we haven't switched fb without cancelling
359 * the prior work.
360 */
Matt Roperf4510a22014-04-01 15:22:40 -0700361 if (work->crtc->primary->fb == work->fb) {
Ville Syrjälä993495a2013-12-12 17:27:40 +0200362 dev_priv->display.enable_fbc(work->crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300363
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700364 dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
Matt Roperf4510a22014-04-01 15:22:40 -0700365 dev_priv->fbc.fb_id = work->crtc->primary->fb->base.id;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700366 dev_priv->fbc.y = work->crtc->y;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300367 }
368
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700369 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300370 }
371 mutex_unlock(&dev->struct_mutex);
372
373 kfree(work);
374}
375
376static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
377{
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700378 if (dev_priv->fbc.fbc_work == NULL)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300379 return;
380
381 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
382
383 /* Synchronisation is provided by struct_mutex and checking of
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700384 * dev_priv->fbc.fbc_work, so we can perform the cancellation
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300385 * entirely asynchronously.
386 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700387 if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300388 /* tasklet was killed before being run, clean up */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700389 kfree(dev_priv->fbc.fbc_work);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300390
391 /* Mark the work as no longer wanted so that if it does
392 * wake-up (because the work was already running and waiting
393 * for our mutex), it will discover that is no longer
394 * necessary to run.
395 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700396 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300397}
398
Ville Syrjälä993495a2013-12-12 17:27:40 +0200399static void intel_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300400{
401 struct intel_fbc_work *work;
402 struct drm_device *dev = crtc->dev;
403 struct drm_i915_private *dev_priv = dev->dev_private;
404
405 if (!dev_priv->display.enable_fbc)
406 return;
407
408 intel_cancel_fbc_work(dev_priv);
409
Daniel Vetterb14c5672013-09-19 12:18:32 +0200410 work = kzalloc(sizeof(*work), GFP_KERNEL);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300411 if (work == NULL) {
Paulo Zanoni6cdcb5e2013-06-12 17:27:29 -0300412 DRM_ERROR("Failed to allocate FBC work structure\n");
Ville Syrjälä993495a2013-12-12 17:27:40 +0200413 dev_priv->display.enable_fbc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300414 return;
415 }
416
417 work->crtc = crtc;
Matt Roperf4510a22014-04-01 15:22:40 -0700418 work->fb = crtc->primary->fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300419 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
420
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700421 dev_priv->fbc.fbc_work = work;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300422
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300423 /* Delay the actual enabling to let pageflipping cease and the
424 * display to settle before starting the compression. Note that
425 * this delay also serves a second purpose: it allows for a
426 * vblank to pass after disabling the FBC before we attempt
427 * to modify the control registers.
428 *
429 * A more complicated solution would involve tracking vblanks
430 * following the termination of the page-flipping sequence
431 * and indeed performing the enable as a co-routine and not
432 * waiting synchronously upon the vblank.
Damien Lespiau7457d612013-06-07 17:41:07 +0100433 *
434 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300435 */
436 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
437}
438
439void intel_disable_fbc(struct drm_device *dev)
440{
441 struct drm_i915_private *dev_priv = dev->dev_private;
442
443 intel_cancel_fbc_work(dev_priv);
444
445 if (!dev_priv->display.disable_fbc)
446 return;
447
448 dev_priv->display.disable_fbc(dev);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700449 dev_priv->fbc.plane = -1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300450}
451
Chris Wilson29ebf902013-07-27 17:23:55 +0100452static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
453 enum no_fbc_reason reason)
454{
455 if (dev_priv->fbc.no_fbc_reason == reason)
456 return false;
457
458 dev_priv->fbc.no_fbc_reason = reason;
459 return true;
460}
461
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300462/**
463 * intel_update_fbc - enable/disable FBC as needed
464 * @dev: the drm_device
465 *
466 * Set up the framebuffer compression hardware at mode set time. We
467 * enable it if possible:
468 * - plane A only (on pre-965)
469 * - no pixel mulitply/line duplication
470 * - no alpha buffer discard
471 * - no dual wide
Paulo Zanonif85da862013-06-04 16:53:39 -0300472 * - framebuffer <= max_hdisplay in width, max_vdisplay in height
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300473 *
474 * We can't assume that any compression will take place (worst case),
475 * so the compressed buffer has to be the same size as the uncompressed
476 * one. It also must reside (along with the line length buffer) in
477 * stolen memory.
478 *
479 * We need to enable/disable FBC on a global basis.
480 */
481void intel_update_fbc(struct drm_device *dev)
482{
483 struct drm_i915_private *dev_priv = dev->dev_private;
484 struct drm_crtc *crtc = NULL, *tmp_crtc;
485 struct intel_crtc *intel_crtc;
486 struct drm_framebuffer *fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300487 struct drm_i915_gem_object *obj;
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300488 const struct drm_display_mode *adjusted_mode;
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300489 unsigned int max_width, max_height;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300490
Daniel Vetter3a77c4c2014-01-10 08:50:12 +0100491 if (!HAS_FBC(dev)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100492 set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300493 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100494 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300495
Jani Nikulad330a952014-01-21 11:24:25 +0200496 if (!i915.powersave) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100497 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
498 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300499 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100500 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300501
502 /*
503 * If FBC is already on, we just have to verify that we can
504 * keep it that way...
505 * Need to disable if:
506 * - more than one pipe is active
507 * - changing FBC params (stride, fence, mode)
508 * - new fb is too large to fit in compressed buffer
509 * - going to an unsupported config (interlace, pixel multiply, etc.)
510 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100511 for_each_crtc(dev, tmp_crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000512 if (intel_crtc_active(tmp_crtc) &&
Ville Syrjälä4c445e02013-10-09 17:24:58 +0300513 to_intel_crtc(tmp_crtc)->primary_enabled) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300514 if (crtc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100515 if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
516 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300517 goto out_disable;
518 }
519 crtc = tmp_crtc;
520 }
521 }
522
Matt Roperf4510a22014-04-01 15:22:40 -0700523 if (!crtc || crtc->primary->fb == NULL) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100524 if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
525 DRM_DEBUG_KMS("no output, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300526 goto out_disable;
527 }
528
529 intel_crtc = to_intel_crtc(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -0700530 fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700531 obj = intel_fb_obj(fb);
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300532 adjusted_mode = &intel_crtc->config.adjusted_mode;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300533
Chris Wilson03689202014-06-06 10:37:11 +0100534 if (i915.enable_fbc < 0) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100535 if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
536 DRM_DEBUG_KMS("disabled per chip default\n");
Damien Lespiau8a5729a2013-06-24 16:22:02 +0100537 goto out_disable;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300538 }
Jani Nikulad330a952014-01-21 11:24:25 +0200539 if (!i915.enable_fbc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100540 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
541 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300542 goto out_disable;
543 }
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300544 if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
545 (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100546 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
547 DRM_DEBUG_KMS("mode incompatible with compression, "
548 "disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300549 goto out_disable;
550 }
Paulo Zanonif85da862013-06-04 16:53:39 -0300551
Daisy Sun032843a2014-06-16 15:48:18 -0700552 if (INTEL_INFO(dev)->gen >= 8 || IS_HASWELL(dev)) {
553 max_width = 4096;
554 max_height = 4096;
555 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300556 max_width = 4096;
557 max_height = 2048;
Paulo Zanonif85da862013-06-04 16:53:39 -0300558 } else {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300559 max_width = 2048;
560 max_height = 1536;
Paulo Zanonif85da862013-06-04 16:53:39 -0300561 }
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300562 if (intel_crtc->config.pipe_src_w > max_width ||
563 intel_crtc->config.pipe_src_h > max_height) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100564 if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
565 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300566 goto out_disable;
567 }
Ben Widawsky8f94d242014-02-20 16:01:20 -0800568 if ((INTEL_INFO(dev)->gen < 4 || HAS_DDI(dev)) &&
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200569 intel_crtc->plane != PLANE_A) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100570 if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200571 DRM_DEBUG_KMS("plane not A, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300572 goto out_disable;
573 }
574
575 /* The use of a CPU fence is mandatory in order to detect writes
576 * by the CPU to the scanout and trigger updates to the FBC.
577 */
578 if (obj->tiling_mode != I915_TILING_X ||
579 obj->fence_reg == I915_FENCE_REG_NONE) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100580 if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
581 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300582 goto out_disable;
583 }
584
585 /* If the kernel debugger is active, always disable compression */
586 if (in_dbg_master())
587 goto out_disable;
588
Matt Roper2ff8fde2014-07-08 07:50:07 -0700589 if (i915_gem_stolen_setup_compression(dev, obj->base.size,
Ben Widawsky5e59f712014-06-30 10:41:24 -0700590 drm_format_plane_cpp(fb->pixel_format, 0))) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100591 if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
592 DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
Chris Wilson11be49e2012-11-15 11:32:20 +0000593 goto out_disable;
594 }
595
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300596 /* If the scanout has not changed, don't modify the FBC settings.
597 * Note that we make the fundamental assumption that the fb->obj
598 * cannot be unpinned (and have its GTT offset and fence revoked)
599 * without first being decoupled from the scanout and FBC disabled.
600 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700601 if (dev_priv->fbc.plane == intel_crtc->plane &&
602 dev_priv->fbc.fb_id == fb->base.id &&
603 dev_priv->fbc.y == crtc->y)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300604 return;
605
606 if (intel_fbc_enabled(dev)) {
607 /* We update FBC along two paths, after changing fb/crtc
608 * configuration (modeswitching) and after page-flipping
609 * finishes. For the latter, we know that not only did
610 * we disable the FBC at the start of the page-flip
611 * sequence, but also more than one vblank has passed.
612 *
613 * For the former case of modeswitching, it is possible
614 * to switch between two FBC valid configurations
615 * instantaneously so we do need to disable the FBC
616 * before we can modify its control registers. We also
617 * have to wait for the next vblank for that to take
618 * effect. However, since we delay enabling FBC we can
619 * assume that a vblank has passed since disabling and
620 * that we can safely alter the registers in the deferred
621 * callback.
622 *
623 * In the scenario that we go from a valid to invalid
624 * and then back to valid FBC configuration we have
625 * no strict enforcement that a vblank occurred since
626 * disabling the FBC. However, along all current pipe
627 * disabling paths we do need to wait for a vblank at
628 * some point. And we wait before enabling FBC anyway.
629 */
630 DRM_DEBUG_KMS("disabling active FBC for update\n");
631 intel_disable_fbc(dev);
632 }
633
Ville Syrjälä993495a2013-12-12 17:27:40 +0200634 intel_enable_fbc(crtc);
Chris Wilson29ebf902013-07-27 17:23:55 +0100635 dev_priv->fbc.no_fbc_reason = FBC_OK;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300636 return;
637
638out_disable:
639 /* Multiple disables should be harmless */
640 if (intel_fbc_enabled(dev)) {
641 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
642 intel_disable_fbc(dev);
643 }
Chris Wilson11be49e2012-11-15 11:32:20 +0000644 i915_gem_stolen_cleanup_compression(dev);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300645}
646
Daniel Vetterc921aba2012-04-26 23:28:17 +0200647static void i915_pineview_get_mem_freq(struct drm_device *dev)
648{
Jani Nikula50227e12014-03-31 14:27:21 +0300649 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200650 u32 tmp;
651
652 tmp = I915_READ(CLKCFG);
653
654 switch (tmp & CLKCFG_FSB_MASK) {
655 case CLKCFG_FSB_533:
656 dev_priv->fsb_freq = 533; /* 133*4 */
657 break;
658 case CLKCFG_FSB_800:
659 dev_priv->fsb_freq = 800; /* 200*4 */
660 break;
661 case CLKCFG_FSB_667:
662 dev_priv->fsb_freq = 667; /* 167*4 */
663 break;
664 case CLKCFG_FSB_400:
665 dev_priv->fsb_freq = 400; /* 100*4 */
666 break;
667 }
668
669 switch (tmp & CLKCFG_MEM_MASK) {
670 case CLKCFG_MEM_533:
671 dev_priv->mem_freq = 533;
672 break;
673 case CLKCFG_MEM_667:
674 dev_priv->mem_freq = 667;
675 break;
676 case CLKCFG_MEM_800:
677 dev_priv->mem_freq = 800;
678 break;
679 }
680
681 /* detect pineview DDR3 setting */
682 tmp = I915_READ(CSHRDDR3CTL);
683 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
684}
685
686static void i915_ironlake_get_mem_freq(struct drm_device *dev)
687{
Jani Nikula50227e12014-03-31 14:27:21 +0300688 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200689 u16 ddrpll, csipll;
690
691 ddrpll = I915_READ16(DDRMPLL1);
692 csipll = I915_READ16(CSIPLL0);
693
694 switch (ddrpll & 0xff) {
695 case 0xc:
696 dev_priv->mem_freq = 800;
697 break;
698 case 0x10:
699 dev_priv->mem_freq = 1066;
700 break;
701 case 0x14:
702 dev_priv->mem_freq = 1333;
703 break;
704 case 0x18:
705 dev_priv->mem_freq = 1600;
706 break;
707 default:
708 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
709 ddrpll & 0xff);
710 dev_priv->mem_freq = 0;
711 break;
712 }
713
Daniel Vetter20e4d402012-08-08 23:35:39 +0200714 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200715
716 switch (csipll & 0x3ff) {
717 case 0x00c:
718 dev_priv->fsb_freq = 3200;
719 break;
720 case 0x00e:
721 dev_priv->fsb_freq = 3733;
722 break;
723 case 0x010:
724 dev_priv->fsb_freq = 4266;
725 break;
726 case 0x012:
727 dev_priv->fsb_freq = 4800;
728 break;
729 case 0x014:
730 dev_priv->fsb_freq = 5333;
731 break;
732 case 0x016:
733 dev_priv->fsb_freq = 5866;
734 break;
735 case 0x018:
736 dev_priv->fsb_freq = 6400;
737 break;
738 default:
739 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
740 csipll & 0x3ff);
741 dev_priv->fsb_freq = 0;
742 break;
743 }
744
745 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200746 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200747 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200748 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200749 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200750 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200751 }
752}
753
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300754static const struct cxsr_latency cxsr_latency_table[] = {
755 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
756 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
757 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
758 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
759 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
760
761 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
762 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
763 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
764 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
765 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
766
767 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
768 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
769 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
770 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
771 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
772
773 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
774 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
775 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
776 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
777 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
778
779 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
780 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
781 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
782 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
783 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
784
785 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
786 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
787 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
788 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
789 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
790};
791
Daniel Vetter63c62272012-04-21 23:17:55 +0200792static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300793 int is_ddr3,
794 int fsb,
795 int mem)
796{
797 const struct cxsr_latency *latency;
798 int i;
799
800 if (fsb == 0 || mem == 0)
801 return NULL;
802
803 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
804 latency = &cxsr_latency_table[i];
805 if (is_desktop == latency->is_desktop &&
806 is_ddr3 == latency->is_ddr3 &&
807 fsb == latency->fsb_freq && mem == latency->mem_freq)
808 return latency;
809 }
810
811 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
812
813 return NULL;
814}
815
Imre Deak5209b1f2014-07-01 12:36:17 +0300816void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300817{
Imre Deak5209b1f2014-07-01 12:36:17 +0300818 struct drm_device *dev = dev_priv->dev;
819 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300820
Imre Deak5209b1f2014-07-01 12:36:17 +0300821 if (IS_VALLEYVIEW(dev)) {
822 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
823 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
824 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
825 } else if (IS_PINEVIEW(dev)) {
826 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
827 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
828 I915_WRITE(DSPFW3, val);
829 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
830 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
831 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
832 I915_WRITE(FW_BLC_SELF, val);
833 } else if (IS_I915GM(dev)) {
834 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
835 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
836 I915_WRITE(INSTPM, val);
837 } else {
838 return;
839 }
840
841 DRM_DEBUG_KMS("memory self-refresh is %s\n",
842 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300843}
844
845/*
846 * Latency for FIFO fetches is dependent on several factors:
847 * - memory configuration (speed, channels)
848 * - chipset
849 * - current MCH state
850 * It can be fairly high in some situations, so here we assume a fairly
851 * pessimal value. It's a tradeoff between extra memory fetches (if we
852 * set this value too high, the FIFO will fetch frequently to stay full)
853 * and power consumption (set it too low to save power and we might see
854 * FIFO underruns and display "flicker").
855 *
856 * A value of 5us seems to be a good balance; safe for very low end
857 * platforms but not overly aggressive on lower latency configs.
858 */
859static const int latency_ns = 5000;
860
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300861static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300862{
863 struct drm_i915_private *dev_priv = dev->dev_private;
864 uint32_t dsparb = I915_READ(DSPARB);
865 int size;
866
867 size = dsparb & 0x7f;
868 if (plane)
869 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
870
871 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
872 plane ? "B" : "A", size);
873
874 return size;
875}
876
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200877static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300878{
879 struct drm_i915_private *dev_priv = dev->dev_private;
880 uint32_t dsparb = I915_READ(DSPARB);
881 int size;
882
883 size = dsparb & 0x1ff;
884 if (plane)
885 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
886 size >>= 1; /* Convert to cachelines */
887
888 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
889 plane ? "B" : "A", size);
890
891 return size;
892}
893
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300894static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300895{
896 struct drm_i915_private *dev_priv = dev->dev_private;
897 uint32_t dsparb = I915_READ(DSPARB);
898 int size;
899
900 size = dsparb & 0x7f;
901 size >>= 2; /* Convert to cachelines */
902
903 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
904 plane ? "B" : "A",
905 size);
906
907 return size;
908}
909
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300910/* Pineview has different values for various configs */
911static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300912 .fifo_size = PINEVIEW_DISPLAY_FIFO,
913 .max_wm = PINEVIEW_MAX_WM,
914 .default_wm = PINEVIEW_DFT_WM,
915 .guard_size = PINEVIEW_GUARD_WM,
916 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300917};
918static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300919 .fifo_size = PINEVIEW_DISPLAY_FIFO,
920 .max_wm = PINEVIEW_MAX_WM,
921 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
922 .guard_size = PINEVIEW_GUARD_WM,
923 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300924};
925static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300926 .fifo_size = PINEVIEW_CURSOR_FIFO,
927 .max_wm = PINEVIEW_CURSOR_MAX_WM,
928 .default_wm = PINEVIEW_CURSOR_DFT_WM,
929 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
930 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300931};
932static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300933 .fifo_size = PINEVIEW_CURSOR_FIFO,
934 .max_wm = PINEVIEW_CURSOR_MAX_WM,
935 .default_wm = PINEVIEW_CURSOR_DFT_WM,
936 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
937 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300938};
939static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300940 .fifo_size = G4X_FIFO_SIZE,
941 .max_wm = G4X_MAX_WM,
942 .default_wm = G4X_MAX_WM,
943 .guard_size = 2,
944 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300945};
946static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300947 .fifo_size = I965_CURSOR_FIFO,
948 .max_wm = I965_CURSOR_MAX_WM,
949 .default_wm = I965_CURSOR_DFT_WM,
950 .guard_size = 2,
951 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300952};
953static const struct intel_watermark_params valleyview_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300954 .fifo_size = VALLEYVIEW_FIFO_SIZE,
955 .max_wm = VALLEYVIEW_MAX_WM,
956 .default_wm = VALLEYVIEW_MAX_WM,
957 .guard_size = 2,
958 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300959};
960static const struct intel_watermark_params valleyview_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300961 .fifo_size = I965_CURSOR_FIFO,
962 .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
963 .default_wm = I965_CURSOR_DFT_WM,
964 .guard_size = 2,
965 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300966};
967static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300968 .fifo_size = I965_CURSOR_FIFO,
969 .max_wm = I965_CURSOR_MAX_WM,
970 .default_wm = I965_CURSOR_DFT_WM,
971 .guard_size = 2,
972 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300973};
974static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300975 .fifo_size = I945_FIFO_SIZE,
976 .max_wm = I915_MAX_WM,
977 .default_wm = 1,
978 .guard_size = 2,
979 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300980};
981static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300982 .fifo_size = I915_FIFO_SIZE,
983 .max_wm = I915_MAX_WM,
984 .default_wm = 1,
985 .guard_size = 2,
986 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300987};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200988static const struct intel_watermark_params i830_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300989 .fifo_size = I855GM_FIFO_SIZE,
990 .max_wm = I915_MAX_WM,
991 .default_wm = 1,
992 .guard_size = 2,
993 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300994};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200995static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300996 .fifo_size = I830_FIFO_SIZE,
997 .max_wm = I915_MAX_WM,
998 .default_wm = 1,
999 .guard_size = 2,
1000 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001001};
1002
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001003/**
1004 * intel_calculate_wm - calculate watermark level
1005 * @clock_in_khz: pixel clock
1006 * @wm: chip FIFO params
1007 * @pixel_size: display pixel size
1008 * @latency_ns: memory latency for the platform
1009 *
1010 * Calculate the watermark level (the level at which the display plane will
1011 * start fetching from memory again). Each chip has a different display
1012 * FIFO size and allocation, so the caller needs to figure that out and pass
1013 * in the correct intel_watermark_params structure.
1014 *
1015 * As the pixel clock runs, the FIFO will be drained at a rate that depends
1016 * on the pixel size. When it reaches the watermark level, it'll start
1017 * fetching FIFO line sized based chunks from memory until the FIFO fills
1018 * past the watermark point. If the FIFO drains completely, a FIFO underrun
1019 * will occur, and a display engine hang could result.
1020 */
1021static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
1022 const struct intel_watermark_params *wm,
1023 int fifo_size,
1024 int pixel_size,
1025 unsigned long latency_ns)
1026{
1027 long entries_required, wm_size;
1028
1029 /*
1030 * Note: we need to make sure we don't overflow for various clock &
1031 * latency values.
1032 * clocks go from a few thousand to several hundred thousand.
1033 * latency is usually a few thousand
1034 */
1035 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
1036 1000;
1037 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
1038
1039 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
1040
1041 wm_size = fifo_size - (entries_required + wm->guard_size);
1042
1043 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
1044
1045 /* Don't promote wm_size to unsigned... */
1046 if (wm_size > (long)wm->max_wm)
1047 wm_size = wm->max_wm;
1048 if (wm_size <= 0)
1049 wm_size = wm->default_wm;
1050 return wm_size;
1051}
1052
1053static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
1054{
1055 struct drm_crtc *crtc, *enabled = NULL;
1056
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01001057 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +00001058 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001059 if (enabled)
1060 return NULL;
1061 enabled = crtc;
1062 }
1063 }
1064
1065 return enabled;
1066}
1067
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001068static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001069{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001070 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001071 struct drm_i915_private *dev_priv = dev->dev_private;
1072 struct drm_crtc *crtc;
1073 const struct cxsr_latency *latency;
1074 u32 reg;
1075 unsigned long wm;
1076
1077 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
1078 dev_priv->fsb_freq, dev_priv->mem_freq);
1079 if (!latency) {
1080 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +03001081 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001082 return;
1083 }
1084
1085 crtc = single_enabled_crtc(dev);
1086 if (crtc) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001087 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001088 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001089 int clock;
1090
1091 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1092 clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001093
1094 /* Display SR */
1095 wm = intel_calculate_wm(clock, &pineview_display_wm,
1096 pineview_display_wm.fifo_size,
1097 pixel_size, latency->display_sr);
1098 reg = I915_READ(DSPFW1);
1099 reg &= ~DSPFW_SR_MASK;
1100 reg |= wm << DSPFW_SR_SHIFT;
1101 I915_WRITE(DSPFW1, reg);
1102 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
1103
1104 /* cursor SR */
1105 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
1106 pineview_display_wm.fifo_size,
1107 pixel_size, latency->cursor_sr);
1108 reg = I915_READ(DSPFW3);
1109 reg &= ~DSPFW_CURSOR_SR_MASK;
1110 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
1111 I915_WRITE(DSPFW3, reg);
1112
1113 /* Display HPLL off SR */
1114 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
1115 pineview_display_hplloff_wm.fifo_size,
1116 pixel_size, latency->display_hpll_disable);
1117 reg = I915_READ(DSPFW3);
1118 reg &= ~DSPFW_HPLL_SR_MASK;
1119 reg |= wm & DSPFW_HPLL_SR_MASK;
1120 I915_WRITE(DSPFW3, reg);
1121
1122 /* cursor HPLL off SR */
1123 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
1124 pineview_display_hplloff_wm.fifo_size,
1125 pixel_size, latency->cursor_hpll_disable);
1126 reg = I915_READ(DSPFW3);
1127 reg &= ~DSPFW_HPLL_CURSOR_MASK;
1128 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
1129 I915_WRITE(DSPFW3, reg);
1130 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
1131
Imre Deak5209b1f2014-07-01 12:36:17 +03001132 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001133 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +03001134 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001135 }
1136}
1137
1138static bool g4x_compute_wm0(struct drm_device *dev,
1139 int plane,
1140 const struct intel_watermark_params *display,
1141 int display_latency_ns,
1142 const struct intel_watermark_params *cursor,
1143 int cursor_latency_ns,
1144 int *plane_wm,
1145 int *cursor_wm)
1146{
1147 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001148 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001149 int htotal, hdisplay, clock, pixel_size;
1150 int line_time_us, line_count;
1151 int entries, tlb_miss;
1152
1153 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +00001154 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001155 *cursor_wm = cursor->guard_size;
1156 *plane_wm = display->guard_size;
1157 return false;
1158 }
1159
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001160 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001161 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001162 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001163 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001164 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001165
1166 /* Use the small buffer method to calculate plane watermark */
1167 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
1168 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
1169 if (tlb_miss > 0)
1170 entries += tlb_miss;
1171 entries = DIV_ROUND_UP(entries, display->cacheline_size);
1172 *plane_wm = entries + display->guard_size;
1173 if (*plane_wm > (int)display->max_wm)
1174 *plane_wm = display->max_wm;
1175
1176 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +02001177 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001178 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Chris Wilson7bb836d2014-03-26 12:38:14 +00001179 entries = line_count * to_intel_crtc(crtc)->cursor_width * pixel_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001180 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
1181 if (tlb_miss > 0)
1182 entries += tlb_miss;
1183 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1184 *cursor_wm = entries + cursor->guard_size;
1185 if (*cursor_wm > (int)cursor->max_wm)
1186 *cursor_wm = (int)cursor->max_wm;
1187
1188 return true;
1189}
1190
1191/*
1192 * Check the wm result.
1193 *
1194 * If any calculated watermark values is larger than the maximum value that
1195 * can be programmed into the associated watermark register, that watermark
1196 * must be disabled.
1197 */
1198static bool g4x_check_srwm(struct drm_device *dev,
1199 int display_wm, int cursor_wm,
1200 const struct intel_watermark_params *display,
1201 const struct intel_watermark_params *cursor)
1202{
1203 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
1204 display_wm, cursor_wm);
1205
1206 if (display_wm > display->max_wm) {
1207 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
1208 display_wm, display->max_wm);
1209 return false;
1210 }
1211
1212 if (cursor_wm > cursor->max_wm) {
1213 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
1214 cursor_wm, cursor->max_wm);
1215 return false;
1216 }
1217
1218 if (!(display_wm || cursor_wm)) {
1219 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
1220 return false;
1221 }
1222
1223 return true;
1224}
1225
1226static bool g4x_compute_srwm(struct drm_device *dev,
1227 int plane,
1228 int latency_ns,
1229 const struct intel_watermark_params *display,
1230 const struct intel_watermark_params *cursor,
1231 int *display_wm, int *cursor_wm)
1232{
1233 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001234 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001235 int hdisplay, htotal, pixel_size, clock;
1236 unsigned long line_time_us;
1237 int line_count, line_size;
1238 int small, large;
1239 int entries;
1240
1241 if (!latency_ns) {
1242 *display_wm = *cursor_wm = 0;
1243 return false;
1244 }
1245
1246 crtc = intel_get_crtc_for_plane(dev, plane);
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001247 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001248 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001249 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001250 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001251 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001252
Ville Syrjälä922044c2014-02-14 14:18:57 +02001253 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001254 line_count = (latency_ns / line_time_us + 1000) / 1000;
1255 line_size = hdisplay * pixel_size;
1256
1257 /* Use the minimum of the small and large buffer method for primary */
1258 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
1259 large = line_count * line_size;
1260
1261 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
1262 *display_wm = entries + display->guard_size;
1263
1264 /* calculate the self-refresh watermark for display cursor */
Chris Wilson7bb836d2014-03-26 12:38:14 +00001265 entries = line_count * pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001266 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1267 *cursor_wm = entries + cursor->guard_size;
1268
1269 return g4x_check_srwm(dev,
1270 *display_wm, *cursor_wm,
1271 display, cursor);
1272}
1273
1274static bool vlv_compute_drain_latency(struct drm_device *dev,
1275 int plane,
1276 int *plane_prec_mult,
1277 int *plane_dl,
1278 int *cursor_prec_mult,
1279 int *cursor_dl)
1280{
1281 struct drm_crtc *crtc;
1282 int clock, pixel_size;
1283 int entries;
1284
1285 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +00001286 if (!intel_crtc_active(crtc))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001287 return false;
1288
Damien Lespiau241bfc32013-09-25 16:45:37 +01001289 clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Matt Roperf4510a22014-04-01 15:22:40 -07001290 pixel_size = crtc->primary->fb->bits_per_pixel / 8; /* BPP */
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001291
1292 entries = (clock / 1000) * pixel_size;
Ville Syrjälä69bbeb42014-06-28 00:40:34 +03001293 *plane_prec_mult = (entries > 128) ?
Zhenyu Wang22c5aee2014-02-28 06:50:06 +08001294 DRAIN_LATENCY_PRECISION_64 : DRAIN_LATENCY_PRECISION_32;
Ville Syrjälä69bbeb42014-06-28 00:40:34 +03001295 *plane_dl = (64 * (*plane_prec_mult) * 4) / entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001296
1297 entries = (clock / 1000) * 4; /* BPP is always 4 for cursor */
Ville Syrjälä69bbeb42014-06-28 00:40:34 +03001298 *cursor_prec_mult = (entries > 128) ?
Zhenyu Wang22c5aee2014-02-28 06:50:06 +08001299 DRAIN_LATENCY_PRECISION_64 : DRAIN_LATENCY_PRECISION_32;
Ville Syrjälä69bbeb42014-06-28 00:40:34 +03001300 *cursor_dl = (64 * (*cursor_prec_mult) * 4) / entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001301
1302 return true;
1303}
1304
1305/*
1306 * Update drain latency registers of memory arbiter
1307 *
1308 * Valleyview SoC has a new memory arbiter and needs drain latency registers
1309 * to be programmed. Each plane has a drain latency multiplier and a drain
1310 * latency value.
1311 */
1312
Gajanan Bhat41aad812014-07-16 18:24:03 +05301313static void vlv_update_drain_latency(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001314{
Gajanan Bhat41aad812014-07-16 18:24:03 +05301315 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001316 struct drm_i915_private *dev_priv = dev->dev_private;
Gajanan Bhat41aad812014-07-16 18:24:03 +05301317 enum pipe pipe = to_intel_crtc(crtc)->pipe;
1318 int plane_prec, plane_dl;
1319 int cursor_prec, cursor_dl;
1320 int plane_prec_mult, cursor_prec_mult;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001321
Gajanan Bhat41aad812014-07-16 18:24:03 +05301322 if (vlv_compute_drain_latency(dev, pipe, &plane_prec_mult, &plane_dl,
1323 &cursor_prec_mult, &cursor_dl)) {
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03001324 cursor_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1325 DDL_CURSOR_PRECISION_64 : DDL_CURSOR_PRECISION_32;
1326 plane_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1327 DDL_PLANE_PRECISION_64 : DDL_PLANE_PRECISION_32;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001328
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03001329 I915_WRITE(VLV_DDL(pipe), cursor_prec |
1330 (cursor_dl << DDL_CURSOR_SHIFT) |
1331 plane_prec | (plane_dl << DDL_PLANE_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001332 }
1333}
1334
1335#define single_plane_enabled(mask) is_power_of_2(mask)
1336
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001337static void valleyview_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001338{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001339 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001340 static const int sr_latency_ns = 12000;
1341 struct drm_i915_private *dev_priv = dev->dev_private;
1342 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1343 int plane_sr, cursor_sr;
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001344 int ignore_plane_sr, ignore_cursor_sr;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001345 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001346 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001347
Gajanan Bhat41aad812014-07-16 18:24:03 +05301348 vlv_update_drain_latency(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001349
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001350 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001351 &valleyview_wm_info, latency_ns,
1352 &valleyview_cursor_wm_info, latency_ns,
1353 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001354 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001355
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001356 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001357 &valleyview_wm_info, latency_ns,
1358 &valleyview_cursor_wm_info, latency_ns,
1359 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001360 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001361
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001362 if (single_plane_enabled(enabled) &&
1363 g4x_compute_srwm(dev, ffs(enabled) - 1,
1364 sr_latency_ns,
1365 &valleyview_wm_info,
1366 &valleyview_cursor_wm_info,
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001367 &plane_sr, &ignore_cursor_sr) &&
1368 g4x_compute_srwm(dev, ffs(enabled) - 1,
1369 2*sr_latency_ns,
1370 &valleyview_wm_info,
1371 &valleyview_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001372 &ignore_plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001373 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001374 } else {
Imre Deak98584252014-06-13 14:54:20 +03001375 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001376 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001377 plane_sr = cursor_sr = 0;
1378 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001379
Ville Syrjäläa5043452014-06-28 02:04:18 +03001380 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1381 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001382 planea_wm, cursora_wm,
1383 planeb_wm, cursorb_wm,
1384 plane_sr, cursor_sr);
1385
1386 I915_WRITE(DSPFW1,
1387 (plane_sr << DSPFW_SR_SHIFT) |
1388 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1389 (planeb_wm << DSPFW_PLANEB_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001390 (planea_wm << DSPFW_PLANEA_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001391 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001392 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001393 (cursora_wm << DSPFW_CURSORA_SHIFT));
1394 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001395 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1396 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001397
1398 if (cxsr_enabled)
1399 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001400}
1401
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001402static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001403{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001404 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001405 static const int sr_latency_ns = 12000;
1406 struct drm_i915_private *dev_priv = dev->dev_private;
1407 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1408 int plane_sr, cursor_sr;
1409 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001410 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001411
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001412 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001413 &g4x_wm_info, latency_ns,
1414 &g4x_cursor_wm_info, latency_ns,
1415 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001416 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001417
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001418 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001419 &g4x_wm_info, latency_ns,
1420 &g4x_cursor_wm_info, latency_ns,
1421 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001422 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001423
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001424 if (single_plane_enabled(enabled) &&
1425 g4x_compute_srwm(dev, ffs(enabled) - 1,
1426 sr_latency_ns,
1427 &g4x_wm_info,
1428 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001429 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001430 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001431 } else {
Imre Deak98584252014-06-13 14:54:20 +03001432 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001433 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001434 plane_sr = cursor_sr = 0;
1435 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001436
Ville Syrjäläa5043452014-06-28 02:04:18 +03001437 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1438 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001439 planea_wm, cursora_wm,
1440 planeb_wm, cursorb_wm,
1441 plane_sr, cursor_sr);
1442
1443 I915_WRITE(DSPFW1,
1444 (plane_sr << DSPFW_SR_SHIFT) |
1445 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1446 (planeb_wm << DSPFW_PLANEB_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001447 (planea_wm << DSPFW_PLANEA_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001448 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001449 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001450 (cursora_wm << DSPFW_CURSORA_SHIFT));
1451 /* HPLL off in SR has some issues on G4x... disable it */
1452 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001453 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001454 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001455
1456 if (cxsr_enabled)
1457 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001458}
1459
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001460static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001461{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001462 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001463 struct drm_i915_private *dev_priv = dev->dev_private;
1464 struct drm_crtc *crtc;
1465 int srwm = 1;
1466 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001467 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001468
1469 /* Calc sr entries for one plane configs */
1470 crtc = single_enabled_crtc(dev);
1471 if (crtc) {
1472 /* self-refresh has much higher latency */
1473 static const int sr_latency_ns = 12000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001474 const struct drm_display_mode *adjusted_mode =
1475 &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001476 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001477 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001478 int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001479 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001480 unsigned long line_time_us;
1481 int entries;
1482
Ville Syrjälä922044c2014-02-14 14:18:57 +02001483 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001484
1485 /* Use ns/us then divide to preserve precision */
1486 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1487 pixel_size * hdisplay;
1488 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1489 srwm = I965_FIFO_SIZE - entries;
1490 if (srwm < 0)
1491 srwm = 1;
1492 srwm &= 0x1ff;
1493 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1494 entries, srwm);
1495
1496 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson7bb836d2014-03-26 12:38:14 +00001497 pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001498 entries = DIV_ROUND_UP(entries,
1499 i965_cursor_wm_info.cacheline_size);
1500 cursor_sr = i965_cursor_wm_info.fifo_size -
1501 (entries + i965_cursor_wm_info.guard_size);
1502
1503 if (cursor_sr > i965_cursor_wm_info.max_wm)
1504 cursor_sr = i965_cursor_wm_info.max_wm;
1505
1506 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1507 "cursor %d\n", srwm, cursor_sr);
1508
Imre Deak98584252014-06-13 14:54:20 +03001509 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001510 } else {
Imre Deak98584252014-06-13 14:54:20 +03001511 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001512 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001513 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001514 }
1515
1516 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1517 srwm);
1518
1519 /* 965 has limitations... */
1520 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001521 (8 << DSPFW_CURSORB_SHIFT) |
1522 (8 << DSPFW_PLANEB_SHIFT) |
1523 (8 << DSPFW_PLANEA_SHIFT));
1524 I915_WRITE(DSPFW2, (8 << DSPFW_CURSORA_SHIFT) |
1525 (8 << DSPFW_PLANEC_SHIFT_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001526 /* update cursor SR watermark */
1527 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001528
1529 if (cxsr_enabled)
1530 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001531}
1532
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001533static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001534{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001535 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001536 struct drm_i915_private *dev_priv = dev->dev_private;
1537 const struct intel_watermark_params *wm_info;
1538 uint32_t fwater_lo;
1539 uint32_t fwater_hi;
1540 int cwm, srwm = 1;
1541 int fifo_size;
1542 int planea_wm, planeb_wm;
1543 struct drm_crtc *crtc, *enabled = NULL;
1544
1545 if (IS_I945GM(dev))
1546 wm_info = &i945_wm_info;
1547 else if (!IS_GEN2(dev))
1548 wm_info = &i915_wm_info;
1549 else
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001550 wm_info = &i830_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001551
1552 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1553 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001554 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001555 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001556 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001557 if (IS_GEN2(dev))
1558 cpp = 4;
1559
Damien Lespiau241bfc32013-09-25 16:45:37 +01001560 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1561 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001562 wm_info, fifo_size, cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001563 latency_ns);
1564 enabled = crtc;
1565 } else
1566 planea_wm = fifo_size - wm_info->guard_size;
1567
1568 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1569 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001570 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001571 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001572 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001573 if (IS_GEN2(dev))
1574 cpp = 4;
1575
Damien Lespiau241bfc32013-09-25 16:45:37 +01001576 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1577 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001578 wm_info, fifo_size, cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001579 latency_ns);
1580 if (enabled == NULL)
1581 enabled = crtc;
1582 else
1583 enabled = NULL;
1584 } else
1585 planeb_wm = fifo_size - wm_info->guard_size;
1586
1587 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1588
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001589 if (IS_I915GM(dev) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001590 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001591
Matt Roper2ff8fde2014-07-08 07:50:07 -07001592 obj = intel_fb_obj(enabled->primary->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001593
1594 /* self-refresh seems busted with untiled */
Matt Roper2ff8fde2014-07-08 07:50:07 -07001595 if (obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001596 enabled = NULL;
1597 }
1598
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001599 /*
1600 * Overlay gets an aggressive default since video jitter is bad.
1601 */
1602 cwm = 2;
1603
1604 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001605 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001606
1607 /* Calc sr entries for one plane configs */
1608 if (HAS_FW_BLC(dev) && enabled) {
1609 /* self-refresh has much higher latency */
1610 static const int sr_latency_ns = 6000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001611 const struct drm_display_mode *adjusted_mode =
1612 &to_intel_crtc(enabled)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001613 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001614 int htotal = adjusted_mode->crtc_htotal;
Daniel Vetterf727b492013-11-20 15:02:10 +01001615 int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001616 int pixel_size = enabled->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001617 unsigned long line_time_us;
1618 int entries;
1619
Ville Syrjälä922044c2014-02-14 14:18:57 +02001620 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001621
1622 /* Use ns/us then divide to preserve precision */
1623 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1624 pixel_size * hdisplay;
1625 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1626 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1627 srwm = wm_info->fifo_size - entries;
1628 if (srwm < 0)
1629 srwm = 1;
1630
1631 if (IS_I945G(dev) || IS_I945GM(dev))
1632 I915_WRITE(FW_BLC_SELF,
1633 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1634 else if (IS_I915GM(dev))
1635 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1636 }
1637
1638 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1639 planea_wm, planeb_wm, cwm, srwm);
1640
1641 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1642 fwater_hi = (cwm & 0x1f);
1643
1644 /* Set request length to 8 cachelines per fetch */
1645 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1646 fwater_hi = fwater_hi | (1 << 8);
1647
1648 I915_WRITE(FW_BLC, fwater_lo);
1649 I915_WRITE(FW_BLC2, fwater_hi);
1650
Imre Deak5209b1f2014-07-01 12:36:17 +03001651 if (enabled)
1652 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001653}
1654
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001655static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001656{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001657 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001658 struct drm_i915_private *dev_priv = dev->dev_private;
1659 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001660 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001661 uint32_t fwater_lo;
1662 int planea_wm;
1663
1664 crtc = single_enabled_crtc(dev);
1665 if (crtc == NULL)
1666 return;
1667
Damien Lespiau241bfc32013-09-25 16:45:37 +01001668 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1669 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001670 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001671 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001672 4, latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001673 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1674 fwater_lo |= (3<<8) | planea_wm;
1675
1676 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1677
1678 I915_WRITE(FW_BLC, fwater_lo);
1679}
1680
Ville Syrjälä36587292013-07-05 11:57:16 +03001681static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
1682 struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001683{
1684 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001685 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001686
Damien Lespiau241bfc32013-09-25 16:45:37 +01001687 pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001688
1689 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1690 * adjust the pixel_rate here. */
1691
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001692 if (intel_crtc->config.pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001693 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001694 uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001695
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001696 pipe_w = intel_crtc->config.pipe_src_w;
1697 pipe_h = intel_crtc->config.pipe_src_h;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001698 pfit_w = (pfit_size >> 16) & 0xFFFF;
1699 pfit_h = pfit_size & 0xFFFF;
1700 if (pipe_w < pfit_w)
1701 pipe_w = pfit_w;
1702 if (pipe_h < pfit_h)
1703 pipe_h = pfit_h;
1704
1705 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1706 pfit_w * pfit_h);
1707 }
1708
1709 return pixel_rate;
1710}
1711
Ville Syrjälä37126462013-08-01 16:18:55 +03001712/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001713static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001714 uint32_t latency)
1715{
1716 uint64_t ret;
1717
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001718 if (WARN(latency == 0, "Latency value missing\n"))
1719 return UINT_MAX;
1720
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001721 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1722 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1723
1724 return ret;
1725}
1726
Ville Syrjälä37126462013-08-01 16:18:55 +03001727/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001728static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001729 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1730 uint32_t latency)
1731{
1732 uint32_t ret;
1733
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001734 if (WARN(latency == 0, "Latency value missing\n"))
1735 return UINT_MAX;
1736
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001737 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1738 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1739 ret = DIV_ROUND_UP(ret, 64) + 2;
1740 return ret;
1741}
1742
Ville Syrjälä23297042013-07-05 11:57:17 +03001743static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001744 uint8_t bytes_per_pixel)
1745{
1746 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1747}
1748
Imre Deak820c1982013-12-17 14:46:36 +02001749struct ilk_pipe_wm_parameters {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001750 bool active;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001751 uint32_t pipe_htotal;
1752 uint32_t pixel_rate;
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001753 struct intel_plane_wm_parameters pri;
1754 struct intel_plane_wm_parameters spr;
1755 struct intel_plane_wm_parameters cur;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001756};
1757
Imre Deak820c1982013-12-17 14:46:36 +02001758struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001759 uint16_t pri;
1760 uint16_t spr;
1761 uint16_t cur;
1762 uint16_t fbc;
1763};
1764
Ville Syrjälä240264f2013-08-07 13:29:12 +03001765/* used in computing the new watermarks state */
1766struct intel_wm_config {
1767 unsigned int num_pipes_active;
1768 bool sprites_enabled;
1769 bool sprites_scaled;
Ville Syrjälä240264f2013-08-07 13:29:12 +03001770};
1771
Ville Syrjälä37126462013-08-01 16:18:55 +03001772/*
1773 * For both WM_PIPE and WM_LP.
1774 * mem_value must be in 0.1us units.
1775 */
Imre Deak820c1982013-12-17 14:46:36 +02001776static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001777 uint32_t mem_value,
1778 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001779{
Paulo Zanonicca32e92013-05-31 11:45:06 -03001780 uint32_t method1, method2;
1781
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001782 if (!params->active || !params->pri.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001783 return 0;
1784
Ville Syrjälä23297042013-07-05 11:57:17 +03001785 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001786 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001787 mem_value);
1788
1789 if (!is_lp)
1790 return method1;
1791
Ville Syrjälä23297042013-07-05 11:57:17 +03001792 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001793 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001794 params->pri.horiz_pixels,
1795 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001796 mem_value);
1797
1798 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001799}
1800
Ville Syrjälä37126462013-08-01 16:18:55 +03001801/*
1802 * For both WM_PIPE and WM_LP.
1803 * mem_value must be in 0.1us units.
1804 */
Imre Deak820c1982013-12-17 14:46:36 +02001805static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001806 uint32_t mem_value)
1807{
1808 uint32_t method1, method2;
1809
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001810 if (!params->active || !params->spr.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001811 return 0;
1812
Ville Syrjälä23297042013-07-05 11:57:17 +03001813 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001814 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001815 mem_value);
Ville Syrjälä23297042013-07-05 11:57:17 +03001816 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001817 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001818 params->spr.horiz_pixels,
1819 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001820 mem_value);
1821 return min(method1, method2);
1822}
1823
Ville Syrjälä37126462013-08-01 16:18:55 +03001824/*
1825 * For both WM_PIPE and WM_LP.
1826 * mem_value must be in 0.1us units.
1827 */
Imre Deak820c1982013-12-17 14:46:36 +02001828static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001829 uint32_t mem_value)
1830{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001831 if (!params->active || !params->cur.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001832 return 0;
1833
Ville Syrjälä23297042013-07-05 11:57:17 +03001834 return ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001835 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001836 params->cur.horiz_pixels,
1837 params->cur.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001838 mem_value);
1839}
1840
Paulo Zanonicca32e92013-05-31 11:45:06 -03001841/* Only for WM_LP. */
Imre Deak820c1982013-12-17 14:46:36 +02001842static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001843 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001844{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001845 if (!params->active || !params->pri.enabled)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001846 return 0;
1847
Ville Syrjälä23297042013-07-05 11:57:17 +03001848 return ilk_wm_fbc(pri_val,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001849 params->pri.horiz_pixels,
1850 params->pri.bytes_per_pixel);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001851}
1852
Ville Syrjälä158ae642013-08-07 13:28:19 +03001853static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1854{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001855 if (INTEL_INFO(dev)->gen >= 8)
1856 return 3072;
1857 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001858 return 768;
1859 else
1860 return 512;
1861}
1862
Ville Syrjälä4e975082014-03-07 18:32:11 +02001863static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1864 int level, bool is_sprite)
1865{
1866 if (INTEL_INFO(dev)->gen >= 8)
1867 /* BDW primary/sprite plane watermarks */
1868 return level == 0 ? 255 : 2047;
1869 else if (INTEL_INFO(dev)->gen >= 7)
1870 /* IVB/HSW primary/sprite plane watermarks */
1871 return level == 0 ? 127 : 1023;
1872 else if (!is_sprite)
1873 /* ILK/SNB primary plane watermarks */
1874 return level == 0 ? 127 : 511;
1875 else
1876 /* ILK/SNB sprite plane watermarks */
1877 return level == 0 ? 63 : 255;
1878}
1879
1880static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1881 int level)
1882{
1883 if (INTEL_INFO(dev)->gen >= 7)
1884 return level == 0 ? 63 : 255;
1885 else
1886 return level == 0 ? 31 : 63;
1887}
1888
1889static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1890{
1891 if (INTEL_INFO(dev)->gen >= 8)
1892 return 31;
1893 else
1894 return 15;
1895}
1896
Ville Syrjälä158ae642013-08-07 13:28:19 +03001897/* Calculate the maximum primary/sprite plane watermark */
1898static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1899 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001900 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001901 enum intel_ddb_partitioning ddb_partitioning,
1902 bool is_sprite)
1903{
1904 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001905
1906 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001907 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001908 return 0;
1909
1910 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001911 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001912 fifo_size /= INTEL_INFO(dev)->num_pipes;
1913
1914 /*
1915 * For some reason the non self refresh
1916 * FIFO size is only half of the self
1917 * refresh FIFO size on ILK/SNB.
1918 */
1919 if (INTEL_INFO(dev)->gen <= 6)
1920 fifo_size /= 2;
1921 }
1922
Ville Syrjälä240264f2013-08-07 13:29:12 +03001923 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001924 /* level 0 is always calculated with 1:1 split */
1925 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1926 if (is_sprite)
1927 fifo_size *= 5;
1928 fifo_size /= 6;
1929 } else {
1930 fifo_size /= 2;
1931 }
1932 }
1933
1934 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001935 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001936}
1937
1938/* Calculate the maximum cursor plane watermark */
1939static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001940 int level,
1941 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001942{
1943 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001944 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001945 return 64;
1946
1947 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001948 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001949}
1950
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001951static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001952 int level,
1953 const struct intel_wm_config *config,
1954 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001955 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001956{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001957 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1958 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1959 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001960 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001961}
1962
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001963static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1964 int level,
1965 struct ilk_wm_maximums *max)
1966{
1967 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1968 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1969 max->cur = ilk_cursor_wm_reg_max(dev, level);
1970 max->fbc = ilk_fbc_wm_reg_max(dev);
1971}
1972
Ville Syrjäläd9395652013-10-09 19:18:10 +03001973static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001974 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001975 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001976{
1977 bool ret;
1978
1979 /* already determined to be invalid? */
1980 if (!result->enable)
1981 return false;
1982
1983 result->enable = result->pri_val <= max->pri &&
1984 result->spr_val <= max->spr &&
1985 result->cur_val <= max->cur;
1986
1987 ret = result->enable;
1988
1989 /*
1990 * HACK until we can pre-compute everything,
1991 * and thus fail gracefully if LP0 watermarks
1992 * are exceeded...
1993 */
1994 if (level == 0 && !result->enable) {
1995 if (result->pri_val > max->pri)
1996 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
1997 level, result->pri_val, max->pri);
1998 if (result->spr_val > max->spr)
1999 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2000 level, result->spr_val, max->spr);
2001 if (result->cur_val > max->cur)
2002 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2003 level, result->cur_val, max->cur);
2004
2005 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2006 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2007 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2008 result->enable = true;
2009 }
2010
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002011 return ret;
2012}
2013
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002014static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002015 int level,
Imre Deak820c1982013-12-17 14:46:36 +02002016 const struct ilk_pipe_wm_parameters *p,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002017 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002018{
2019 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2020 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2021 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2022
2023 /* WM1+ latency values stored in 0.5us units */
2024 if (level > 0) {
2025 pri_latency *= 5;
2026 spr_latency *= 5;
2027 cur_latency *= 5;
2028 }
2029
2030 result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
2031 result->spr_val = ilk_compute_spr_wm(p, spr_latency);
2032 result->cur_val = ilk_compute_cur_wm(p, cur_latency);
2033 result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
2034 result->enable = true;
2035}
2036
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002037static uint32_t
2038hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002039{
2040 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002041 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002042 struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002043 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002044
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002045 if (!intel_crtc_active(crtc))
2046 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002047
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002048 /* The WM are computed with base on how long it takes to fill a single
2049 * row at the given clock rate, multiplied by 8.
2050 * */
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002051 linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
2052 mode->crtc_clock);
2053 ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002054 intel_ddi_get_cdclk_freq(dev_priv));
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002055
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002056 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2057 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002058}
2059
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002060static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
2061{
2062 struct drm_i915_private *dev_priv = dev->dev_private;
2063
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002064 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002065 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2066
2067 wm[0] = (sskpd >> 56) & 0xFF;
2068 if (wm[0] == 0)
2069 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002070 wm[1] = (sskpd >> 4) & 0xFF;
2071 wm[2] = (sskpd >> 12) & 0xFF;
2072 wm[3] = (sskpd >> 20) & 0x1FF;
2073 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002074 } else if (INTEL_INFO(dev)->gen >= 6) {
2075 uint32_t sskpd = I915_READ(MCH_SSKPD);
2076
2077 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2078 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2079 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2080 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002081 } else if (INTEL_INFO(dev)->gen >= 5) {
2082 uint32_t mltr = I915_READ(MLTR_ILK);
2083
2084 /* ILK primary LP0 latency is 700 ns */
2085 wm[0] = 7;
2086 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2087 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002088 }
2089}
2090
Ville Syrjälä53615a52013-08-01 16:18:50 +03002091static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2092{
2093 /* ILK sprite LP0 latency is 1300 ns */
2094 if (INTEL_INFO(dev)->gen == 5)
2095 wm[0] = 13;
2096}
2097
2098static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2099{
2100 /* ILK cursor LP0 latency is 1300 ns */
2101 if (INTEL_INFO(dev)->gen == 5)
2102 wm[0] = 13;
2103
2104 /* WaDoubleCursorLP3Latency:ivb */
2105 if (IS_IVYBRIDGE(dev))
2106 wm[3] *= 2;
2107}
2108
Damien Lespiau546c81f2014-05-13 15:30:26 +01002109int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002110{
2111 /* how many WM levels are we expecting */
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002112 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002113 return 4;
2114 else if (INTEL_INFO(dev)->gen >= 6)
2115 return 3;
2116 else
2117 return 2;
2118}
2119
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002120static void intel_print_wm_latency(struct drm_device *dev,
2121 const char *name,
2122 const uint16_t wm[5])
2123{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002124 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002125
2126 for (level = 0; level <= max_level; level++) {
2127 unsigned int latency = wm[level];
2128
2129 if (latency == 0) {
2130 DRM_ERROR("%s WM%d latency not provided\n",
2131 name, level);
2132 continue;
2133 }
2134
2135 /* WM1+ latency values in 0.5us units */
2136 if (level > 0)
2137 latency *= 5;
2138
2139 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2140 name, level, wm[level],
2141 latency / 10, latency % 10);
2142 }
2143}
2144
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002145static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2146 uint16_t wm[5], uint16_t min)
2147{
2148 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2149
2150 if (wm[0] >= min)
2151 return false;
2152
2153 wm[0] = max(wm[0], min);
2154 for (level = 1; level <= max_level; level++)
2155 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2156
2157 return true;
2158}
2159
2160static void snb_wm_latency_quirk(struct drm_device *dev)
2161{
2162 struct drm_i915_private *dev_priv = dev->dev_private;
2163 bool changed;
2164
2165 /*
2166 * The BIOS provided WM memory latency values are often
2167 * inadequate for high resolution displays. Adjust them.
2168 */
2169 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2170 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2171 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2172
2173 if (!changed)
2174 return;
2175
2176 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2177 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2178 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2179 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2180}
2181
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002182static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002183{
2184 struct drm_i915_private *dev_priv = dev->dev_private;
2185
2186 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2187
2188 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2189 sizeof(dev_priv->wm.pri_latency));
2190 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2191 sizeof(dev_priv->wm.pri_latency));
2192
2193 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2194 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002195
2196 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2197 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2198 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002199
2200 if (IS_GEN6(dev))
2201 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002202}
2203
Imre Deak820c1982013-12-17 14:46:36 +02002204static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002205 struct ilk_pipe_wm_parameters *p)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002206{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002207 struct drm_device *dev = crtc->dev;
2208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2209 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002210 struct drm_plane *plane;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002211
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002212 if (!intel_crtc_active(crtc))
2213 return;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002214
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002215 p->active = true;
2216 p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
2217 p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
2218 p->pri.bytes_per_pixel = crtc->primary->fb->bits_per_pixel / 8;
2219 p->cur.bytes_per_pixel = 4;
2220 p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
2221 p->cur.horiz_pixels = intel_crtc->cursor_width;
2222 /* TODO: for now, assume primary and cursor planes are always enabled. */
2223 p->pri.enabled = true;
2224 p->cur.enabled = true;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002225
Matt Roperaf2b6532014-04-01 15:22:32 -07002226 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002227 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002228
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002229 if (intel_plane->pipe == pipe) {
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002230 p->spr = intel_plane->wm;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002231 break;
2232 }
2233 }
2234}
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002235
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002236static void ilk_compute_wm_config(struct drm_device *dev,
2237 struct intel_wm_config *config)
2238{
2239 struct intel_crtc *intel_crtc;
2240
2241 /* Compute the currently _active_ config */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002242 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002243 const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
2244
2245 if (!wm->pipe_enabled)
2246 continue;
2247
2248 config->sprites_enabled |= wm->sprites_enabled;
2249 config->sprites_scaled |= wm->sprites_scaled;
2250 config->num_pipes_active++;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002251 }
2252}
2253
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002254/* Compute new watermarks for the pipe */
2255static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
Imre Deak820c1982013-12-17 14:46:36 +02002256 const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002257 struct intel_pipe_wm *pipe_wm)
2258{
2259 struct drm_device *dev = crtc->dev;
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002260 const struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002261 int level, max_level = ilk_wm_max_level(dev);
2262 /* LP0 watermark maximums depend on this pipe alone */
2263 struct intel_wm_config config = {
2264 .num_pipes_active = 1,
2265 .sprites_enabled = params->spr.enabled,
2266 .sprites_scaled = params->spr.scaled,
2267 };
Imre Deak820c1982013-12-17 14:46:36 +02002268 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002269
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002270 pipe_wm->pipe_enabled = params->active;
2271 pipe_wm->sprites_enabled = params->spr.enabled;
2272 pipe_wm->sprites_scaled = params->spr.scaled;
2273
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002274 /* ILK/SNB: LP2+ watermarks only w/o sprites */
2275 if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
2276 max_level = 1;
2277
2278 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
2279 if (params->spr.scaled)
2280 max_level = 0;
2281
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002282 ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002283
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002284 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002285 pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002286
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002287 /* LP0 watermarks always use 1/2 DDB partitioning */
2288 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2289
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002290 /* At least LP0 must be valid */
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002291 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
2292 return false;
2293
2294 ilk_compute_wm_reg_maximums(dev, 1, &max);
2295
2296 for (level = 1; level <= max_level; level++) {
2297 struct intel_wm_level wm = {};
2298
2299 ilk_compute_wm_level(dev_priv, level, params, &wm);
2300
2301 /*
2302 * Disable any watermark level that exceeds the
2303 * register maximums since such watermarks are
2304 * always invalid.
2305 */
2306 if (!ilk_validate_wm_level(level, &max, &wm))
2307 break;
2308
2309 pipe_wm->wm[level] = wm;
2310 }
2311
2312 return true;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002313}
2314
2315/*
2316 * Merge the watermarks from all active pipes for a specific level.
2317 */
2318static void ilk_merge_wm_level(struct drm_device *dev,
2319 int level,
2320 struct intel_wm_level *ret_wm)
2321{
2322 const struct intel_crtc *intel_crtc;
2323
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002324 ret_wm->enable = true;
2325
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002326 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002327 const struct intel_pipe_wm *active = &intel_crtc->wm.active;
2328 const struct intel_wm_level *wm = &active->wm[level];
2329
2330 if (!active->pipe_enabled)
2331 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002332
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002333 /*
2334 * The watermark values may have been used in the past,
2335 * so we must maintain them in the registers for some
2336 * time even if the level is now disabled.
2337 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002338 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002339 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002340
2341 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2342 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2343 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2344 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2345 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002346}
2347
2348/*
2349 * Merge all low power watermarks for all active pipes.
2350 */
2351static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002352 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002353 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002354 struct intel_pipe_wm *merged)
2355{
2356 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002357 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002358
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002359 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2360 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2361 config->num_pipes_active > 1)
2362 return;
2363
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002364 /* ILK: FBC WM must be disabled always */
2365 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002366
2367 /* merge each WM1+ level */
2368 for (level = 1; level <= max_level; level++) {
2369 struct intel_wm_level *wm = &merged->wm[level];
2370
2371 ilk_merge_wm_level(dev, level, wm);
2372
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002373 if (level > last_enabled_level)
2374 wm->enable = false;
2375 else if (!ilk_validate_wm_level(level, max, wm))
2376 /* make sure all following levels get disabled */
2377 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002378
2379 /*
2380 * The spec says it is preferred to disable
2381 * FBC WMs instead of disabling a WM level.
2382 */
2383 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002384 if (wm->enable)
2385 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002386 wm->fbc_val = 0;
2387 }
2388 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002389
2390 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2391 /*
2392 * FIXME this is racy. FBC might get enabled later.
2393 * What we should check here is whether FBC can be
2394 * enabled sometime later.
2395 */
2396 if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
2397 for (level = 2; level <= max_level; level++) {
2398 struct intel_wm_level *wm = &merged->wm[level];
2399
2400 wm->enable = false;
2401 }
2402 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002403}
2404
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002405static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2406{
2407 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2408 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2409}
2410
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002411/* The value we need to program into the WM_LPx latency field */
2412static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2413{
2414 struct drm_i915_private *dev_priv = dev->dev_private;
2415
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002416 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002417 return 2 * level;
2418 else
2419 return dev_priv->wm.pri_latency[level];
2420}
2421
Imre Deak820c1982013-12-17 14:46:36 +02002422static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002423 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002424 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002425 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002426{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002427 struct intel_crtc *intel_crtc;
2428 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002429
Ville Syrjälä0362c782013-10-09 19:17:57 +03002430 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002431 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002432
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002433 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002434 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002435 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002436
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002437 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002438
Ville Syrjälä0362c782013-10-09 19:17:57 +03002439 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002440
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002441 /*
2442 * Maintain the watermark values even if the level is
2443 * disabled. Doing otherwise could cause underruns.
2444 */
2445 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002446 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002447 (r->pri_val << WM1_LP_SR_SHIFT) |
2448 r->cur_val;
2449
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002450 if (r->enable)
2451 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2452
Ville Syrjälä416f4722013-11-02 21:07:46 -07002453 if (INTEL_INFO(dev)->gen >= 8)
2454 results->wm_lp[wm_lp - 1] |=
2455 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2456 else
2457 results->wm_lp[wm_lp - 1] |=
2458 r->fbc_val << WM1_LP_FBC_SHIFT;
2459
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002460 /*
2461 * Always set WM1S_LP_EN when spr_val != 0, even if the
2462 * level is disabled. Doing otherwise could cause underruns.
2463 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002464 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2465 WARN_ON(wm_lp != 1);
2466 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2467 } else
2468 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002469 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002470
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002471 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002472 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002473 enum pipe pipe = intel_crtc->pipe;
2474 const struct intel_wm_level *r =
2475 &intel_crtc->wm.active.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002476
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002477 if (WARN_ON(!r->enable))
2478 continue;
2479
2480 results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
2481
2482 results->wm_pipe[pipe] =
2483 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2484 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2485 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002486 }
2487}
2488
Paulo Zanoni861f3382013-05-31 10:19:21 -03002489/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2490 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002491static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002492 struct intel_pipe_wm *r1,
2493 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002494{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002495 int level, max_level = ilk_wm_max_level(dev);
2496 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002497
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002498 for (level = 1; level <= max_level; level++) {
2499 if (r1->wm[level].enable)
2500 level1 = level;
2501 if (r2->wm[level].enable)
2502 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002503 }
2504
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002505 if (level1 == level2) {
2506 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002507 return r2;
2508 else
2509 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002510 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002511 return r1;
2512 } else {
2513 return r2;
2514 }
2515}
2516
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002517/* dirty bits used to track which watermarks need changes */
2518#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2519#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2520#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2521#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2522#define WM_DIRTY_FBC (1 << 24)
2523#define WM_DIRTY_DDB (1 << 25)
2524
2525static unsigned int ilk_compute_wm_dirty(struct drm_device *dev,
Imre Deak820c1982013-12-17 14:46:36 +02002526 const struct ilk_wm_values *old,
2527 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002528{
2529 unsigned int dirty = 0;
2530 enum pipe pipe;
2531 int wm_lp;
2532
2533 for_each_pipe(pipe) {
2534 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2535 dirty |= WM_DIRTY_LINETIME(pipe);
2536 /* Must disable LP1+ watermarks too */
2537 dirty |= WM_DIRTY_LP_ALL;
2538 }
2539
2540 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2541 dirty |= WM_DIRTY_PIPE(pipe);
2542 /* Must disable LP1+ watermarks too */
2543 dirty |= WM_DIRTY_LP_ALL;
2544 }
2545 }
2546
2547 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2548 dirty |= WM_DIRTY_FBC;
2549 /* Must disable LP1+ watermarks too */
2550 dirty |= WM_DIRTY_LP_ALL;
2551 }
2552
2553 if (old->partitioning != new->partitioning) {
2554 dirty |= WM_DIRTY_DDB;
2555 /* Must disable LP1+ watermarks too */
2556 dirty |= WM_DIRTY_LP_ALL;
2557 }
2558
2559 /* LP1+ watermarks already deemed dirty, no need to continue */
2560 if (dirty & WM_DIRTY_LP_ALL)
2561 return dirty;
2562
2563 /* Find the lowest numbered LP1+ watermark in need of an update... */
2564 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2565 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2566 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2567 break;
2568 }
2569
2570 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2571 for (; wm_lp <= 3; wm_lp++)
2572 dirty |= WM_DIRTY_LP(wm_lp);
2573
2574 return dirty;
2575}
2576
Ville Syrjälä8553c182013-12-05 15:51:39 +02002577static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2578 unsigned int dirty)
2579{
Imre Deak820c1982013-12-17 14:46:36 +02002580 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002581 bool changed = false;
2582
2583 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2584 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2585 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2586 changed = true;
2587 }
2588 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2589 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2590 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2591 changed = true;
2592 }
2593 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2594 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2595 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2596 changed = true;
2597 }
2598
2599 /*
2600 * Don't touch WM1S_LP_EN here.
2601 * Doing so could cause underruns.
2602 */
2603
2604 return changed;
2605}
2606
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002607/*
2608 * The spec says we shouldn't write when we don't need, because every write
2609 * causes WMs to be re-evaluated, expending some power.
2610 */
Imre Deak820c1982013-12-17 14:46:36 +02002611static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2612 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002613{
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002614 struct drm_device *dev = dev_priv->dev;
Imre Deak820c1982013-12-17 14:46:36 +02002615 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002616 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002617 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002618
Ville Syrjälä8553c182013-12-05 15:51:39 +02002619 dirty = ilk_compute_wm_dirty(dev, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002620 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002621 return;
2622
Ville Syrjälä8553c182013-12-05 15:51:39 +02002623 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002624
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002625 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002626 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002627 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002628 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002629 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002630 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2631
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002632 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002633 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002634 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002635 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002636 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002637 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2638
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002639 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002640 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002641 val = I915_READ(WM_MISC);
2642 if (results->partitioning == INTEL_DDB_PART_1_2)
2643 val &= ~WM_MISC_DATA_PARTITION_5_6;
2644 else
2645 val |= WM_MISC_DATA_PARTITION_5_6;
2646 I915_WRITE(WM_MISC, val);
2647 } else {
2648 val = I915_READ(DISP_ARB_CTL2);
2649 if (results->partitioning == INTEL_DDB_PART_1_2)
2650 val &= ~DISP_DATA_PARTITION_5_6;
2651 else
2652 val |= DISP_DATA_PARTITION_5_6;
2653 I915_WRITE(DISP_ARB_CTL2, val);
2654 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002655 }
2656
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002657 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002658 val = I915_READ(DISP_ARB_CTL);
2659 if (results->enable_fbc_wm)
2660 val &= ~DISP_FBC_WM_DIS;
2661 else
2662 val |= DISP_FBC_WM_DIS;
2663 I915_WRITE(DISP_ARB_CTL, val);
2664 }
2665
Imre Deak954911e2013-12-17 14:46:34 +02002666 if (dirty & WM_DIRTY_LP(1) &&
2667 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2668 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2669
2670 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002671 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2672 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2673 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2674 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2675 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002676
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002677 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002678 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002679 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002680 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002681 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002682 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002683
2684 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002685}
2686
Ville Syrjälä8553c182013-12-05 15:51:39 +02002687static bool ilk_disable_lp_wm(struct drm_device *dev)
2688{
2689 struct drm_i915_private *dev_priv = dev->dev_private;
2690
2691 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2692}
2693
Imre Deak820c1982013-12-17 14:46:36 +02002694static void ilk_update_wm(struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002695{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002696 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002697 struct drm_device *dev = crtc->dev;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002698 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002699 struct ilk_wm_maximums max;
2700 struct ilk_pipe_wm_parameters params = {};
2701 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002702 enum intel_ddb_partitioning partitioning;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002703 struct intel_pipe_wm pipe_wm = {};
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002704 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002705 struct intel_wm_config config = {};
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002706
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002707 ilk_compute_wm_parameters(crtc, &params);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002708
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002709 intel_compute_pipe_wm(crtc, &params, &pipe_wm);
2710
2711 if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
2712 return;
2713
2714 intel_crtc->wm.active = pipe_wm;
2715
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002716 ilk_compute_wm_config(dev, &config);
2717
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002718 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002719 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03002720
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002721 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03002722 if (INTEL_INFO(dev)->gen >= 7 &&
2723 config.num_pipes_active == 1 && config.sprites_enabled) {
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002724 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002725 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002726
Imre Deak820c1982013-12-17 14:46:36 +02002727 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002728 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002729 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002730 }
2731
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002732 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002733 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002734
Imre Deak820c1982013-12-17 14:46:36 +02002735 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002736
Imre Deak820c1982013-12-17 14:46:36 +02002737 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002738}
2739
Damien Lespiaued57cb82014-07-15 09:21:24 +02002740static void
2741ilk_update_sprite_wm(struct drm_plane *plane,
2742 struct drm_crtc *crtc,
2743 uint32_t sprite_width, uint32_t sprite_height,
2744 int pixel_size, bool enabled, bool scaled)
Paulo Zanoni526682e2013-05-24 11:59:18 -03002745{
Ville Syrjälä8553c182013-12-05 15:51:39 +02002746 struct drm_device *dev = plane->dev;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002747 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002748
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002749 intel_plane->wm.enabled = enabled;
2750 intel_plane->wm.scaled = scaled;
2751 intel_plane->wm.horiz_pixels = sprite_width;
Damien Lespiaued57cb82014-07-15 09:21:24 +02002752 intel_plane->wm.vert_pixels = sprite_width;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002753 intel_plane->wm.bytes_per_pixel = pixel_size;
Paulo Zanoni526682e2013-05-24 11:59:18 -03002754
Ville Syrjälä8553c182013-12-05 15:51:39 +02002755 /*
2756 * IVB workaround: must disable low power watermarks for at least
2757 * one frame before enabling scaling. LP watermarks can be re-enabled
2758 * when scaling is disabled.
2759 *
2760 * WaCxSRDisabledForSpriteScaling:ivb
2761 */
2762 if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
2763 intel_wait_for_vblank(dev, intel_plane->pipe);
2764
Imre Deak820c1982013-12-17 14:46:36 +02002765 ilk_update_wm(crtc);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002766}
2767
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002768static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
2769{
2770 struct drm_device *dev = crtc->dev;
2771 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002772 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002773 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2774 struct intel_pipe_wm *active = &intel_crtc->wm.active;
2775 enum pipe pipe = intel_crtc->pipe;
2776 static const unsigned int wm0_pipe_reg[] = {
2777 [PIPE_A] = WM0_PIPEA_ILK,
2778 [PIPE_B] = WM0_PIPEB_ILK,
2779 [PIPE_C] = WM0_PIPEC_IVB,
2780 };
2781
2782 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002783 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002784 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002785
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002786 active->pipe_enabled = intel_crtc_active(crtc);
2787
2788 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002789 u32 tmp = hw->wm_pipe[pipe];
2790
2791 /*
2792 * For active pipes LP0 watermark is marked as
2793 * enabled, and LP1+ watermaks as disabled since
2794 * we can't really reverse compute them in case
2795 * multiple pipes are active.
2796 */
2797 active->wm[0].enable = true;
2798 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
2799 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
2800 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
2801 active->linetime = hw->wm_linetime[pipe];
2802 } else {
2803 int level, max_level = ilk_wm_max_level(dev);
2804
2805 /*
2806 * For inactive pipes, all watermark levels
2807 * should be marked as enabled but zeroed,
2808 * which is what we'd compute them to.
2809 */
2810 for (level = 0; level <= max_level; level++)
2811 active->wm[level].enable = true;
2812 }
2813}
2814
2815void ilk_wm_get_hw_state(struct drm_device *dev)
2816{
2817 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002818 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002819 struct drm_crtc *crtc;
2820
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002821 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002822 ilk_pipe_wm_get_hw_state(crtc);
2823
2824 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
2825 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
2826 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
2827
2828 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02002829 if (INTEL_INFO(dev)->gen >= 7) {
2830 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
2831 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
2832 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002833
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002834 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002835 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
2836 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
2837 else if (IS_IVYBRIDGE(dev))
2838 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
2839 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002840
2841 hw->enable_fbc_wm =
2842 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
2843}
2844
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002845/**
2846 * intel_update_watermarks - update FIFO watermark values based on current modes
2847 *
2848 * Calculate watermark values for the various WM regs based on current mode
2849 * and plane configuration.
2850 *
2851 * There are several cases to deal with here:
2852 * - normal (i.e. non-self-refresh)
2853 * - self-refresh (SR) mode
2854 * - lines are large relative to FIFO size (buffer can hold up to 2)
2855 * - lines are small relative to FIFO size (buffer can hold more than 2
2856 * lines), so need to account for TLB latency
2857 *
2858 * The normal calculation is:
2859 * watermark = dotclock * bytes per pixel * latency
2860 * where latency is platform & configuration dependent (we assume pessimal
2861 * values here).
2862 *
2863 * The SR calculation is:
2864 * watermark = (trunc(latency/line time)+1) * surface width *
2865 * bytes per pixel
2866 * where
2867 * line time = htotal / dotclock
2868 * surface width = hdisplay for normal plane and 64 for cursor
2869 * and latency is assumed to be high, as above.
2870 *
2871 * The final value programmed to the register should always be rounded up,
2872 * and include an extra 2 entries to account for clock crossings.
2873 *
2874 * We don't use the sprite, so we can ignore that. And on Crestline we have
2875 * to set the non-SR watermarks to 8.
2876 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002877void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002878{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002879 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002880
2881 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002882 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002883}
2884
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002885void intel_update_sprite_watermarks(struct drm_plane *plane,
2886 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02002887 uint32_t sprite_width,
2888 uint32_t sprite_height,
2889 int pixel_size,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03002890 bool enabled, bool scaled)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002891{
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002892 struct drm_i915_private *dev_priv = plane->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002893
2894 if (dev_priv->display.update_sprite_wm)
Damien Lespiaued57cb82014-07-15 09:21:24 +02002895 dev_priv->display.update_sprite_wm(plane, crtc,
2896 sprite_width, sprite_height,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03002897 pixel_size, enabled, scaled);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002898}
2899
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002900static struct drm_i915_gem_object *
2901intel_alloc_context_page(struct drm_device *dev)
2902{
2903 struct drm_i915_gem_object *ctx;
2904 int ret;
2905
2906 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2907
2908 ctx = i915_gem_alloc_object(dev, 4096);
2909 if (!ctx) {
2910 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
2911 return NULL;
2912 }
2913
Daniel Vetterc69766f2014-02-14 14:01:17 +01002914 ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002915 if (ret) {
2916 DRM_ERROR("failed to pin power context: %d\n", ret);
2917 goto err_unref;
2918 }
2919
2920 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
2921 if (ret) {
2922 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
2923 goto err_unpin;
2924 }
2925
2926 return ctx;
2927
2928err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002929 i915_gem_object_ggtt_unpin(ctx);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002930err_unref:
2931 drm_gem_object_unreference(&ctx->base);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002932 return NULL;
2933}
2934
Daniel Vetter92703882012-08-09 16:46:01 +02002935/**
2936 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02002937 */
2938DEFINE_SPINLOCK(mchdev_lock);
2939
2940/* Global for IPS driver to get at the current i915 device. Protected by
2941 * mchdev_lock. */
2942static struct drm_i915_private *i915_mch_dev;
2943
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002944bool ironlake_set_drps(struct drm_device *dev, u8 val)
2945{
2946 struct drm_i915_private *dev_priv = dev->dev_private;
2947 u16 rgvswctl;
2948
Daniel Vetter92703882012-08-09 16:46:01 +02002949 assert_spin_locked(&mchdev_lock);
2950
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002951 rgvswctl = I915_READ16(MEMSWCTL);
2952 if (rgvswctl & MEMCTL_CMD_STS) {
2953 DRM_DEBUG("gpu busy, RCS change rejected\n");
2954 return false; /* still busy with another command */
2955 }
2956
2957 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
2958 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
2959 I915_WRITE16(MEMSWCTL, rgvswctl);
2960 POSTING_READ16(MEMSWCTL);
2961
2962 rgvswctl |= MEMCTL_CMD_STS;
2963 I915_WRITE16(MEMSWCTL, rgvswctl);
2964
2965 return true;
2966}
2967
Daniel Vetter8090c6b2012-06-24 16:42:32 +02002968static void ironlake_enable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002969{
2970 struct drm_i915_private *dev_priv = dev->dev_private;
2971 u32 rgvmodectl = I915_READ(MEMMODECTL);
2972 u8 fmax, fmin, fstart, vstart;
2973
Daniel Vetter92703882012-08-09 16:46:01 +02002974 spin_lock_irq(&mchdev_lock);
2975
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03002976 /* Enable temp reporting */
2977 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
2978 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
2979
2980 /* 100ms RC evaluation intervals */
2981 I915_WRITE(RCUPEI, 100000);
2982 I915_WRITE(RCDNEI, 100000);
2983
2984 /* Set max/min thresholds to 90ms and 80ms respectively */
2985 I915_WRITE(RCBMAXAVG, 90000);
2986 I915_WRITE(RCBMINAVG, 80000);
2987
2988 I915_WRITE(MEMIHYST, 1);
2989
2990 /* Set up min, max, and cur for interrupt handling */
2991 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
2992 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
2993 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
2994 MEMMODE_FSTART_SHIFT;
2995
2996 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
2997 PXVFREQ_PX_SHIFT;
2998
Daniel Vetter20e4d402012-08-08 23:35:39 +02002999 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
3000 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003001
Daniel Vetter20e4d402012-08-08 23:35:39 +02003002 dev_priv->ips.max_delay = fstart;
3003 dev_priv->ips.min_delay = fmin;
3004 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003005
3006 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
3007 fmax, fmin, fstart);
3008
3009 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
3010
3011 /*
3012 * Interrupts will be enabled in ironlake_irq_postinstall
3013 */
3014
3015 I915_WRITE(VIDSTART, vstart);
3016 POSTING_READ(VIDSTART);
3017
3018 rgvmodectl |= MEMMODE_SWMODE_EN;
3019 I915_WRITE(MEMMODECTL, rgvmodectl);
3020
Daniel Vetter92703882012-08-09 16:46:01 +02003021 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003022 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetter92703882012-08-09 16:46:01 +02003023 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003024
3025 ironlake_set_drps(dev, fstart);
3026
Daniel Vetter20e4d402012-08-08 23:35:39 +02003027 dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003028 I915_READ(0x112e0);
Daniel Vetter20e4d402012-08-08 23:35:39 +02003029 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
3030 dev_priv->ips.last_count2 = I915_READ(0x112f4);
3031 getrawmonotonic(&dev_priv->ips.last_time2);
Daniel Vetter92703882012-08-09 16:46:01 +02003032
3033 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003034}
3035
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003036static void ironlake_disable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003037{
3038 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter92703882012-08-09 16:46:01 +02003039 u16 rgvswctl;
3040
3041 spin_lock_irq(&mchdev_lock);
3042
3043 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003044
3045 /* Ack interrupts, disable EFC interrupt */
3046 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
3047 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
3048 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
3049 I915_WRITE(DEIIR, DE_PCU_EVENT);
3050 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
3051
3052 /* Go back to the starting frequency */
Daniel Vetter20e4d402012-08-08 23:35:39 +02003053 ironlake_set_drps(dev, dev_priv->ips.fstart);
Daniel Vetter92703882012-08-09 16:46:01 +02003054 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003055 rgvswctl |= MEMCTL_CMD_STS;
3056 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetter92703882012-08-09 16:46:01 +02003057 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003058
Daniel Vetter92703882012-08-09 16:46:01 +02003059 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003060}
3061
Daniel Vetteracbe9472012-07-26 11:50:05 +02003062/* There's a funny hw issue where the hw returns all 0 when reading from
3063 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
3064 * ourselves, instead of doing a rmw cycle (which might result in us clearing
3065 * all limits and the gpu stuck at whatever frequency it is at atm).
3066 */
Chris Wilson6917c7b2013-11-06 13:56:26 -02003067static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003068{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003069 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003070
Daniel Vetter20b46e52012-07-26 11:16:14 +02003071 /* Only set the down limit when we've reached the lowest level to avoid
3072 * getting more interrupts, otherwise leave this clear. This prevents a
3073 * race in the hw when coming out of rc6: There's a tiny window where
3074 * the hw runs at the minimal clock before selecting the desired
3075 * frequency, if the down threshold expires in that window we will not
3076 * receive a down interrupt. */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003077 limits = dev_priv->rps.max_freq_softlimit << 24;
3078 if (val <= dev_priv->rps.min_freq_softlimit)
3079 limits |= dev_priv->rps.min_freq_softlimit << 16;
Daniel Vetter20b46e52012-07-26 11:16:14 +02003080
3081 return limits;
3082}
3083
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003084static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
3085{
3086 int new_power;
3087
3088 new_power = dev_priv->rps.power;
3089 switch (dev_priv->rps.power) {
3090 case LOW_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003091 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003092 new_power = BETWEEN;
3093 break;
3094
3095 case BETWEEN:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003096 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003097 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003098 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003099 new_power = HIGH_POWER;
3100 break;
3101
3102 case HIGH_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003103 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003104 new_power = BETWEEN;
3105 break;
3106 }
3107 /* Max/min bins are special */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003108 if (val == dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003109 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003110 if (val == dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003111 new_power = HIGH_POWER;
3112 if (new_power == dev_priv->rps.power)
3113 return;
3114
3115 /* Note the units here are not exactly 1us, but 1280ns. */
3116 switch (new_power) {
3117 case LOW_POWER:
3118 /* Upclock if more than 95% busy over 16ms */
3119 I915_WRITE(GEN6_RP_UP_EI, 12500);
3120 I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
3121
3122 /* Downclock if less than 85% busy over 32ms */
3123 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3124 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
3125
3126 I915_WRITE(GEN6_RP_CONTROL,
3127 GEN6_RP_MEDIA_TURBO |
3128 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3129 GEN6_RP_MEDIA_IS_GFX |
3130 GEN6_RP_ENABLE |
3131 GEN6_RP_UP_BUSY_AVG |
3132 GEN6_RP_DOWN_IDLE_AVG);
3133 break;
3134
3135 case BETWEEN:
3136 /* Upclock if more than 90% busy over 13ms */
3137 I915_WRITE(GEN6_RP_UP_EI, 10250);
3138 I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
3139
3140 /* Downclock if less than 75% busy over 32ms */
3141 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3142 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
3143
3144 I915_WRITE(GEN6_RP_CONTROL,
3145 GEN6_RP_MEDIA_TURBO |
3146 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3147 GEN6_RP_MEDIA_IS_GFX |
3148 GEN6_RP_ENABLE |
3149 GEN6_RP_UP_BUSY_AVG |
3150 GEN6_RP_DOWN_IDLE_AVG);
3151 break;
3152
3153 case HIGH_POWER:
3154 /* Upclock if more than 85% busy over 10ms */
3155 I915_WRITE(GEN6_RP_UP_EI, 8000);
3156 I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
3157
3158 /* Downclock if less than 60% busy over 32ms */
3159 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3160 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
3161
3162 I915_WRITE(GEN6_RP_CONTROL,
3163 GEN6_RP_MEDIA_TURBO |
3164 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3165 GEN6_RP_MEDIA_IS_GFX |
3166 GEN6_RP_ENABLE |
3167 GEN6_RP_UP_BUSY_AVG |
3168 GEN6_RP_DOWN_IDLE_AVG);
3169 break;
3170 }
3171
3172 dev_priv->rps.power = new_power;
3173 dev_priv->rps.last_adj = 0;
3174}
3175
Chris Wilson2876ce72014-03-28 08:03:34 +00003176static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
3177{
3178 u32 mask = 0;
3179
3180 if (val > dev_priv->rps.min_freq_softlimit)
3181 mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
3182 if (val < dev_priv->rps.max_freq_softlimit)
3183 mask |= GEN6_PM_RP_UP_THRESHOLD;
3184
Chris Wilson7b3c29f2014-07-10 20:31:19 +01003185 mask |= dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED);
3186 mask &= dev_priv->pm_rps_events;
3187
Chris Wilson2876ce72014-03-28 08:03:34 +00003188 /* IVB and SNB hard hangs on looping batchbuffer
3189 * if GEN6_PM_UP_EI_EXPIRED is masked.
3190 */
3191 if (INTEL_INFO(dev_priv->dev)->gen <= 7 && !IS_HASWELL(dev_priv->dev))
3192 mask |= GEN6_PM_RP_UP_EI_EXPIRED;
3193
Deepak Sbaccd452014-05-15 20:58:09 +03003194 if (IS_GEN8(dev_priv->dev))
3195 mask |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;
3196
Chris Wilson2876ce72014-03-28 08:03:34 +00003197 return ~mask;
3198}
3199
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003200/* gen6_set_rps is called to update the frequency request, but should also be
3201 * called when the range (min_delay and max_delay) is modified so that we can
3202 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Daniel Vetter20b46e52012-07-26 11:16:14 +02003203void gen6_set_rps(struct drm_device *dev, u8 val)
3204{
3205 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003206
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003207 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003208 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3209 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Daniel Vetter004777c2012-08-09 15:07:01 +02003210
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003211 /* min/max delay may still have been modified so be sure to
3212 * write the limits value.
3213 */
3214 if (val != dev_priv->rps.cur_freq) {
3215 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003216
Ben Widawsky50e6a2a2014-03-31 17:16:43 -07003217 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003218 I915_WRITE(GEN6_RPNSWREQ,
3219 HSW_FREQUENCY(val));
3220 else
3221 I915_WRITE(GEN6_RPNSWREQ,
3222 GEN6_FREQUENCY(val) |
3223 GEN6_OFFSET(0) |
3224 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003225 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003226
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003227 /* Make sure we continue to get interrupts
3228 * until we hit the minimum or maximum frequencies.
3229 */
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003230 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, gen6_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00003231 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003232
Ben Widawskyd5570a72012-09-07 19:43:41 -07003233 POSTING_READ(GEN6_RPNSWREQ);
3234
Ben Widawskyb39fb292014-03-19 18:31:11 -07003235 dev_priv->rps.cur_freq = val;
Daniel Vetterbe2cde92012-08-30 13:26:48 +02003236 trace_intel_gpu_freq_change(val * 50);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003237}
3238
Deepak S76c3552f2014-01-30 23:08:16 +05303239/* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
3240 *
3241 * * If Gfx is Idle, then
3242 * 1. Mask Turbo interrupts
3243 * 2. Bring up Gfx clock
3244 * 3. Change the freq to Rpn and wait till P-Unit updates freq
3245 * 4. Clear the Force GFX CLK ON bit so that Gfx can down
3246 * 5. Unmask Turbo interrupts
3247*/
3248static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
3249{
Deepak S5549d252014-06-28 11:26:11 +05303250 struct drm_device *dev = dev_priv->dev;
3251
3252 /* Latest VLV doesn't need to force the gfx clock */
3253 if (dev->pdev->revision >= 0xd) {
3254 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3255 return;
3256 }
3257
Deepak S76c3552f2014-01-30 23:08:16 +05303258 /*
3259 * When we are idle. Drop to min voltage state.
3260 */
3261
Ben Widawskyb39fb292014-03-19 18:31:11 -07003262 if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit)
Deepak S76c3552f2014-01-30 23:08:16 +05303263 return;
3264
3265 /* Mask turbo interrupt so that they will not come in between */
3266 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
3267
Imre Deak650ad972014-04-18 16:35:02 +03003268 vlv_force_gfx_clock(dev_priv, true);
Deepak S76c3552f2014-01-30 23:08:16 +05303269
Ben Widawskyb39fb292014-03-19 18:31:11 -07003270 dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit;
Deepak S76c3552f2014-01-30 23:08:16 +05303271
3272 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
Ben Widawskyb39fb292014-03-19 18:31:11 -07003273 dev_priv->rps.min_freq_softlimit);
Deepak S76c3552f2014-01-30 23:08:16 +05303274
3275 if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
3276 & GENFREQSTATUS) == 0, 5))
3277 DRM_ERROR("timed out waiting for Punit\n");
3278
Imre Deak650ad972014-04-18 16:35:02 +03003279 vlv_force_gfx_clock(dev_priv, false);
Deepak S76c3552f2014-01-30 23:08:16 +05303280
Chris Wilson7b3c29f2014-07-10 20:31:19 +01003281 I915_WRITE(GEN6_PMINTRMSK,
3282 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Deepak S76c3552f2014-01-30 23:08:16 +05303283}
3284
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003285void gen6_rps_idle(struct drm_i915_private *dev_priv)
3286{
Damien Lespiau691bb712013-12-12 14:36:36 +00003287 struct drm_device *dev = dev_priv->dev;
3288
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003289 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003290 if (dev_priv->rps.enabled) {
Deepak S34638112014-06-28 11:26:26 +05303291 if (IS_CHERRYVIEW(dev))
3292 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3293 else if (IS_VALLEYVIEW(dev))
Deepak S76c3552f2014-01-30 23:08:16 +05303294 vlv_set_rps_idle(dev_priv);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003295 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003296 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003297 dev_priv->rps.last_adj = 0;
3298 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003299 mutex_unlock(&dev_priv->rps.hw_lock);
3300}
3301
3302void gen6_rps_boost(struct drm_i915_private *dev_priv)
3303{
Damien Lespiau691bb712013-12-12 14:36:36 +00003304 struct drm_device *dev = dev_priv->dev;
3305
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003306 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003307 if (dev_priv->rps.enabled) {
Damien Lespiau691bb712013-12-12 14:36:36 +00003308 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003309 valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003310 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003311 gen6_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003312 dev_priv->rps.last_adj = 0;
3313 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003314 mutex_unlock(&dev_priv->rps.hw_lock);
3315}
3316
Jesse Barnes0a073b82013-04-17 15:54:58 -07003317void valleyview_set_rps(struct drm_device *dev, u8 val)
3318{
3319 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7a670922013-06-25 19:21:06 +03003320
Jesse Barnes0a073b82013-04-17 15:54:58 -07003321 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003322 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3323 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003324
Ville Syrjälä73008b92013-06-25 19:21:01 +03003325 DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07003326 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
3327 dev_priv->rps.cur_freq,
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003328 vlv_gpu_freq(dev_priv, val), val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003329
Chris Wilson2876ce72014-03-28 08:03:34 +00003330 if (val != dev_priv->rps.cur_freq)
3331 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003332
Imre Deak09c87db2014-04-03 20:02:42 +03003333 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003334
Ben Widawskyb39fb292014-03-19 18:31:11 -07003335 dev_priv->rps.cur_freq = val;
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003336 trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003337}
3338
Ben Widawsky09610212014-05-15 20:58:08 +03003339static void gen8_disable_rps_interrupts(struct drm_device *dev)
3340{
3341 struct drm_i915_private *dev_priv = dev->dev_private;
3342
Mika Kuoppala992f1912014-05-16 13:44:12 +03003343 I915_WRITE(GEN6_PMINTRMSK, ~GEN8_PMINTR_REDIRECT_TO_NON_DISP);
Ben Widawsky09610212014-05-15 20:58:08 +03003344 I915_WRITE(GEN8_GT_IER(2), I915_READ(GEN8_GT_IER(2)) &
3345 ~dev_priv->pm_rps_events);
3346 /* Complete PM interrupt masking here doesn't race with the rps work
3347 * item again unmasking PM interrupts because that is using a different
3348 * register (GEN8_GT_IMR(2)) to mask PM interrupts. The only risk is in
3349 * leaving stale bits in GEN8_GT_IIR(2) and GEN8_GT_IMR(2) which
3350 * gen8_enable_rps will clean up. */
3351
3352 spin_lock_irq(&dev_priv->irq_lock);
3353 dev_priv->rps.pm_iir = 0;
3354 spin_unlock_irq(&dev_priv->irq_lock);
3355
3356 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
3357}
3358
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003359static void gen6_disable_rps_interrupts(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003360{
3361 struct drm_i915_private *dev_priv = dev->dev_private;
3362
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003363 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Deepak Sa6706b42014-03-15 20:23:22 +05303364 I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) &
3365 ~dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003366 /* Complete PM interrupt masking here doesn't race with the rps work
3367 * item again unmasking PM interrupts because that is using a different
3368 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
3369 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
3370
Daniel Vetter59cdb632013-07-04 23:35:28 +02003371 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003372 dev_priv->rps.pm_iir = 0;
Daniel Vetter59cdb632013-07-04 23:35:28 +02003373 spin_unlock_irq(&dev_priv->irq_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003374
Deepak Sa6706b42014-03-15 20:23:22 +05303375 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003376}
3377
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003378static void gen6_disable_rps(struct drm_device *dev)
3379{
3380 struct drm_i915_private *dev_priv = dev->dev_private;
3381
3382 I915_WRITE(GEN6_RC_CONTROL, 0);
3383 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
3384
Ben Widawsky09610212014-05-15 20:58:08 +03003385 if (IS_BROADWELL(dev))
3386 gen8_disable_rps_interrupts(dev);
3387 else
3388 gen6_disable_rps_interrupts(dev);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003389}
3390
Deepak S38807742014-05-23 21:00:15 +05303391static void cherryview_disable_rps(struct drm_device *dev)
3392{
3393 struct drm_i915_private *dev_priv = dev->dev_private;
3394
3395 I915_WRITE(GEN6_RC_CONTROL, 0);
Deepak S3497a562014-07-10 13:16:26 +05303396
3397 gen8_disable_rps_interrupts(dev);
Deepak S38807742014-05-23 21:00:15 +05303398}
3399
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003400static void valleyview_disable_rps(struct drm_device *dev)
3401{
3402 struct drm_i915_private *dev_priv = dev->dev_private;
3403
3404 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003405
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003406 gen6_disable_rps_interrupts(dev);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003407}
3408
Ben Widawskydc39fff2013-10-18 12:32:07 -07003409static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
3410{
Imre Deak91ca6892014-04-14 20:24:25 +03003411 if (IS_VALLEYVIEW(dev)) {
3412 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
3413 mode = GEN6_RC_CTL_RC6_ENABLE;
3414 else
3415 mode = 0;
3416 }
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02003417 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
3418 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
3419 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
3420 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
Ben Widawskydc39fff2013-10-18 12:32:07 -07003421}
3422
Imre Deake6069ca2014-04-18 16:01:02 +03003423static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003424{
Damien Lespiaueb4926e2013-06-07 17:41:14 +01003425 /* No RC6 before Ironlake */
3426 if (INTEL_INFO(dev)->gen < 5)
3427 return 0;
3428
Imre Deake6069ca2014-04-18 16:01:02 +03003429 /* RC6 is only on Ironlake mobile not on desktop */
3430 if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev))
3431 return 0;
3432
Daniel Vetter456470e2012-08-08 23:35:40 +02003433 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03003434 if (enable_rc6 >= 0) {
3435 int mask;
3436
3437 if (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
3438 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
3439 INTEL_RC6pp_ENABLE;
3440 else
3441 mask = INTEL_RC6_ENABLE;
3442
3443 if ((enable_rc6 & mask) != enable_rc6)
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02003444 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
3445 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03003446
3447 return enable_rc6 & mask;
3448 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003449
Chris Wilson6567d742012-11-10 10:00:06 +00003450 /* Disable RC6 on Ironlake */
3451 if (INTEL_INFO(dev)->gen == 5)
3452 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003453
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003454 if (IS_IVYBRIDGE(dev))
Ben Widawskycca84a12014-01-28 20:25:38 -08003455 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003456
3457 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003458}
3459
Imre Deake6069ca2014-04-18 16:01:02 +03003460int intel_enable_rc6(const struct drm_device *dev)
3461{
3462 return i915.enable_rc6;
3463}
3464
Ben Widawsky09610212014-05-15 20:58:08 +03003465static void gen8_enable_rps_interrupts(struct drm_device *dev)
3466{
3467 struct drm_i915_private *dev_priv = dev->dev_private;
3468
3469 spin_lock_irq(&dev_priv->irq_lock);
3470 WARN_ON(dev_priv->rps.pm_iir);
Daniel Vetter480c8032014-07-16 09:49:40 +02003471 gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03003472 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
3473 spin_unlock_irq(&dev_priv->irq_lock);
3474}
3475
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003476static void gen6_enable_rps_interrupts(struct drm_device *dev)
3477{
3478 struct drm_i915_private *dev_priv = dev->dev_private;
3479
3480 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vettera0b33352013-07-04 23:35:34 +02003481 WARN_ON(dev_priv->rps.pm_iir);
Daniel Vetter480c8032014-07-16 09:49:40 +02003482 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Deepak Sa6706b42014-03-15 20:23:22 +05303483 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003484 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003485}
3486
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003487static void parse_rp_state_cap(struct drm_i915_private *dev_priv, u32 rp_state_cap)
3488{
3489 /* All of these values are in units of 50MHz */
3490 dev_priv->rps.cur_freq = 0;
3491 /* static values from HW: RP0 < RPe < RP1 < RPn (min_freq) */
3492 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
3493 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
3494 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
3495 /* XXX: only BYT has a special efficient freq */
3496 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
3497 /* hw_max = RP0 until we check for overclocking */
3498 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
3499
3500 /* Preserve min/max settings in case of re-init */
3501 if (dev_priv->rps.max_freq_softlimit == 0)
3502 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
3503
3504 if (dev_priv->rps.min_freq_softlimit == 0)
3505 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
3506}
3507
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003508static void gen8_enable_rps(struct drm_device *dev)
3509{
3510 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003511 struct intel_engine_cs *ring;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003512 uint32_t rc6_mask = 0, rp_state_cap;
3513 int unused;
3514
3515 /* 1a: Software RC state - RC0 */
3516 I915_WRITE(GEN6_RC_STATE, 0);
3517
3518 /* 1c & 1d: Get forcewake during program sequence. Although the driver
3519 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Deepak Sc8d9a592013-11-23 14:55:42 +05303520 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003521
3522 /* 2a: Disable RC states. */
3523 I915_WRITE(GEN6_RC_CONTROL, 0);
3524
3525 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003526 parse_rp_state_cap(dev_priv, rp_state_cap);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003527
3528 /* 2b: Program RC6 thresholds.*/
3529 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
3530 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
3531 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
3532 for_each_ring(ring, dev_priv, unused)
3533 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
3534 I915_WRITE(GEN6_RC_SLEEP, 0);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07003535 if (IS_BROADWELL(dev))
3536 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
3537 else
3538 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003539
3540 /* 3: Enable RC6 */
3541 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
3542 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Ben Widawskyabbf9d22014-01-28 20:25:41 -08003543 intel_print_rc6_info(dev, rc6_mask);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07003544 if (IS_BROADWELL(dev))
3545 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3546 GEN7_RC_CTL_TO_MODE |
3547 rc6_mask);
3548 else
3549 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3550 GEN6_RC_CTL_EI_MODE(1) |
3551 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003552
3553 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07003554 I915_WRITE(GEN6_RPNSWREQ,
3555 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
3556 I915_WRITE(GEN6_RC_VIDEO_FREQ,
3557 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003558 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
3559 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
3560
3561 /* Docs recommend 900MHz, and 300 MHz respectively */
3562 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Ben Widawskyb39fb292014-03-19 18:31:11 -07003563 dev_priv->rps.max_freq_softlimit << 24 |
3564 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003565
3566 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
3567 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
3568 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
3569 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
3570
3571 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
3572
3573 /* 5: Enable RPS */
3574 I915_WRITE(GEN6_RP_CONTROL,
3575 GEN6_RP_MEDIA_TURBO |
3576 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Tom O'Rourke7405f422014-06-10 16:26:34 -07003577 GEN6_RP_MEDIA_IS_GFX |
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003578 GEN6_RP_ENABLE |
3579 GEN6_RP_UP_BUSY_AVG |
3580 GEN6_RP_DOWN_IDLE_AVG);
3581
3582 /* 6: Ring frequency + overclocking (our driver does this later */
3583
3584 gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8);
3585
Ben Widawsky09610212014-05-15 20:58:08 +03003586 gen8_enable_rps_interrupts(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003587
Deepak Sc8d9a592013-11-23 14:55:42 +05303588 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003589}
3590
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003591static void gen6_enable_rps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003592{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003593 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003594 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07003595 u32 rp_state_cap;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003596 u32 gt_perf_status;
Ben Widawskyd060c162014-03-19 18:31:08 -07003597 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003598 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003599 int rc6_mode;
Ben Widawsky42c05262012-09-26 10:34:00 -07003600 int i, ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003601
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003602 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003603
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003604 /* Here begins a magic sequence of register writes to enable
3605 * auto-downclocking.
3606 *
3607 * Perhaps there might be some value in exposing these to
3608 * userspace...
3609 */
3610 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003611
3612 /* Clear the DBG now so we don't confuse earlier errors */
3613 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
3614 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
3615 I915_WRITE(GTFIFODBG, gtfifodbg);
3616 }
3617
Deepak Sc8d9a592013-11-23 14:55:42 +05303618 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003619
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003620 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
3621 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
3622
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003623 parse_rp_state_cap(dev_priv, rp_state_cap);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003624
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003625 /* disable the counters and set deterministic thresholds */
3626 I915_WRITE(GEN6_RC_CONTROL, 0);
3627
3628 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
3629 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
3630 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
3631 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
3632 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
3633
Chris Wilsonb4519512012-05-11 14:29:30 +01003634 for_each_ring(ring, dev_priv, i)
3635 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003636
3637 I915_WRITE(GEN6_RC_SLEEP, 0);
3638 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Daniel Vetter29c78f62013-11-16 16:04:26 +01003639 if (IS_IVYBRIDGE(dev))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07003640 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
3641 else
3642 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08003643 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003644 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
3645
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003646 /* Check if we are enabling RC6 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003647 rc6_mode = intel_enable_rc6(dev_priv->dev);
3648 if (rc6_mode & INTEL_RC6_ENABLE)
3649 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
3650
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003651 /* We don't use those on Haswell */
3652 if (!IS_HASWELL(dev)) {
3653 if (rc6_mode & INTEL_RC6p_ENABLE)
3654 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003655
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003656 if (rc6_mode & INTEL_RC6pp_ENABLE)
3657 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
3658 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003659
Ben Widawskydc39fff2013-10-18 12:32:07 -07003660 intel_print_rc6_info(dev, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003661
3662 I915_WRITE(GEN6_RC_CONTROL,
3663 rc6_mask |
3664 GEN6_RC_CTL_EI_MODE(1) |
3665 GEN6_RC_CTL_HW_ENABLE);
3666
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003667 /* Power down if completely idle for over 50ms */
3668 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003669 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003670
Ben Widawsky42c05262012-09-26 10:34:00 -07003671 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07003672 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07003673 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07003674
3675 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
3676 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
3677 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07003678 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
Ben Widawskyd060c162014-03-19 18:31:08 -07003679 (pcu_mbox & 0xff) * 50);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003680 dev_priv->rps.max_freq = pcu_mbox & 0xff;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003681 }
3682
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003683 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003684 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003685
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003686 gen6_enable_rps_interrupts(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003687
Ben Widawsky31643d52012-09-26 10:34:01 -07003688 rc6vids = 0;
3689 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
3690 if (IS_GEN6(dev) && ret) {
3691 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
3692 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
3693 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
3694 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
3695 rc6vids &= 0xffff00;
3696 rc6vids |= GEN6_ENCODE_RC6_VID(450);
3697 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
3698 if (ret)
3699 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
3700 }
3701
Deepak Sc8d9a592013-11-23 14:55:42 +05303702 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003703}
3704
Imre Deakc2bc2fc2014-04-18 16:16:23 +03003705static void __gen6_update_ring_freq(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003706{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003707 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003708 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01003709 unsigned int gpu_freq;
3710 unsigned int max_ia_freq, min_ring_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003711 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03003712 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003713
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003714 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003715
Ben Widawskyeda79642013-10-07 17:15:48 -03003716 policy = cpufreq_cpu_get(0);
3717 if (policy) {
3718 max_ia_freq = policy->cpuinfo.max_freq;
3719 cpufreq_cpu_put(policy);
3720 } else {
3721 /*
3722 * Default to measured freq if none found, PCU will ensure we
3723 * don't go over
3724 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003725 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03003726 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003727
3728 /* Convert from kHz to MHz */
3729 max_ia_freq /= 1000;
3730
Ben Widawsky153b4b952013-10-22 22:05:09 -07003731 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07003732 /* convert DDR frequency from units of 266.6MHz to bandwidth */
3733 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01003734
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003735 /*
3736 * For each potential GPU frequency, load a ring frequency we'd like
3737 * to use for memory access. We do this by specifying the IA frequency
3738 * the PCU should use as a reference to determine the ring frequency.
3739 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003740 for (gpu_freq = dev_priv->rps.max_freq_softlimit; gpu_freq >= dev_priv->rps.min_freq_softlimit;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003741 gpu_freq--) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07003742 int diff = dev_priv->rps.max_freq_softlimit - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01003743 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003744
Ben Widawsky46c764d2013-11-02 21:07:49 -07003745 if (INTEL_INFO(dev)->gen >= 8) {
3746 /* max(2 * GT, DDR). NB: GT is 50MHz units */
3747 ring_freq = max(min_ring_freq, gpu_freq);
3748 } else if (IS_HASWELL(dev)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07003749 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01003750 ring_freq = max(min_ring_freq, ring_freq);
3751 /* leave ia_freq as the default, chosen by cpufreq */
3752 } else {
3753 /* On older processors, there is no separate ring
3754 * clock domain, so in order to boost the bandwidth
3755 * of the ring, we need to upclock the CPU (ia_freq).
3756 *
3757 * For GPU frequencies less than 750MHz,
3758 * just use the lowest ring freq.
3759 */
3760 if (gpu_freq < min_freq)
3761 ia_freq = 800;
3762 else
3763 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
3764 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
3765 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003766
Ben Widawsky42c05262012-09-26 10:34:00 -07003767 sandybridge_pcode_write(dev_priv,
3768 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01003769 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
3770 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
3771 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003772 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003773}
3774
Imre Deakc2bc2fc2014-04-18 16:16:23 +03003775void gen6_update_ring_freq(struct drm_device *dev)
3776{
3777 struct drm_i915_private *dev_priv = dev->dev_private;
3778
3779 if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev))
3780 return;
3781
3782 mutex_lock(&dev_priv->rps.hw_lock);
3783 __gen6_update_ring_freq(dev);
3784 mutex_unlock(&dev_priv->rps.hw_lock);
3785}
3786
Ville Syrjälä03af2042014-06-28 02:03:53 +03003787static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05303788{
3789 u32 val, rp0;
3790
3791 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
3792 rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
3793
3794 return rp0;
3795}
3796
3797static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
3798{
3799 u32 val, rpe;
3800
3801 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
3802 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
3803
3804 return rpe;
3805}
3806
Deepak S7707df42014-07-12 18:46:14 +05303807static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
3808{
3809 u32 val, rp1;
3810
3811 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
3812 rp1 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
3813
3814 return rp1;
3815}
3816
Ville Syrjälä03af2042014-06-28 02:03:53 +03003817static int cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05303818{
3819 u32 val, rpn;
3820
3821 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
3822 rpn = (val >> PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT) & PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK;
3823 return rpn;
3824}
3825
Deepak Sf8f2b002014-07-10 13:16:21 +05303826static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
3827{
3828 u32 val, rp1;
3829
3830 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
3831
3832 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
3833
3834 return rp1;
3835}
3836
Ville Syrjälä03af2042014-06-28 02:03:53 +03003837static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07003838{
3839 u32 val, rp0;
3840
Jani Nikula64936252013-05-22 15:36:20 +03003841 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003842
3843 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
3844 /* Clamp to max */
3845 rp0 = min_t(u32, rp0, 0xea);
3846
3847 return rp0;
3848}
3849
3850static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
3851{
3852 u32 val, rpe;
3853
Jani Nikula64936252013-05-22 15:36:20 +03003854 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003855 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03003856 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003857 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
3858
3859 return rpe;
3860}
3861
Ville Syrjälä03af2042014-06-28 02:03:53 +03003862static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07003863{
Jani Nikula64936252013-05-22 15:36:20 +03003864 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003865}
3866
Imre Deakae484342014-03-31 15:10:44 +03003867/* Check that the pctx buffer wasn't move under us. */
3868static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
3869{
3870 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
3871
3872 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
3873 dev_priv->vlv_pctx->stolen->start);
3874}
3875
Deepak S38807742014-05-23 21:00:15 +05303876
3877/* Check that the pcbr address is not empty. */
3878static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
3879{
3880 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
3881
3882 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
3883}
3884
3885static void cherryview_setup_pctx(struct drm_device *dev)
3886{
3887 struct drm_i915_private *dev_priv = dev->dev_private;
3888 unsigned long pctx_paddr, paddr;
3889 struct i915_gtt *gtt = &dev_priv->gtt;
3890 u32 pcbr;
3891 int pctx_size = 32*1024;
3892
3893 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3894
3895 pcbr = I915_READ(VLV_PCBR);
3896 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
3897 paddr = (dev_priv->mm.stolen_base +
3898 (gtt->stolen_size - pctx_size));
3899
3900 pctx_paddr = (paddr & (~4095));
3901 I915_WRITE(VLV_PCBR, pctx_paddr);
3902 }
3903}
3904
Jesse Barnesc9cddff2013-05-08 10:45:13 -07003905static void valleyview_setup_pctx(struct drm_device *dev)
3906{
3907 struct drm_i915_private *dev_priv = dev->dev_private;
3908 struct drm_i915_gem_object *pctx;
3909 unsigned long pctx_paddr;
3910 u32 pcbr;
3911 int pctx_size = 24*1024;
3912
Imre Deak17b0c1f2014-02-11 21:39:06 +02003913 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3914
Jesse Barnesc9cddff2013-05-08 10:45:13 -07003915 pcbr = I915_READ(VLV_PCBR);
3916 if (pcbr) {
3917 /* BIOS set it up already, grab the pre-alloc'd space */
3918 int pcbr_offset;
3919
3920 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
3921 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
3922 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02003923 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07003924 pctx_size);
3925 goto out;
3926 }
3927
3928 /*
3929 * From the Gunit register HAS:
3930 * The Gfx driver is expected to program this register and ensure
3931 * proper allocation within Gfx stolen memory. For example, this
3932 * register should be programmed such than the PCBR range does not
3933 * overlap with other ranges, such as the frame buffer, protected
3934 * memory, or any other relevant ranges.
3935 */
3936 pctx = i915_gem_object_create_stolen(dev, pctx_size);
3937 if (!pctx) {
3938 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
3939 return;
3940 }
3941
3942 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
3943 I915_WRITE(VLV_PCBR, pctx_paddr);
3944
3945out:
3946 dev_priv->vlv_pctx = pctx;
3947}
3948
Imre Deakae484342014-03-31 15:10:44 +03003949static void valleyview_cleanup_pctx(struct drm_device *dev)
3950{
3951 struct drm_i915_private *dev_priv = dev->dev_private;
3952
3953 if (WARN_ON(!dev_priv->vlv_pctx))
3954 return;
3955
3956 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
3957 dev_priv->vlv_pctx = NULL;
3958}
3959
Imre Deak4e805192014-04-14 20:24:41 +03003960static void valleyview_init_gt_powersave(struct drm_device *dev)
3961{
3962 struct drm_i915_private *dev_priv = dev->dev_private;
3963
3964 valleyview_setup_pctx(dev);
3965
3966 mutex_lock(&dev_priv->rps.hw_lock);
3967
3968 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
3969 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
3970 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
3971 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
3972 dev_priv->rps.max_freq);
3973
3974 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
3975 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
3976 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
3977 dev_priv->rps.efficient_freq);
3978
Deepak Sf8f2b002014-07-10 13:16:21 +05303979 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
3980 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
3981 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
3982 dev_priv->rps.rp1_freq);
3983
Imre Deak4e805192014-04-14 20:24:41 +03003984 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
3985 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
3986 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
3987 dev_priv->rps.min_freq);
3988
3989 /* Preserve min/max settings in case of re-init */
3990 if (dev_priv->rps.max_freq_softlimit == 0)
3991 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
3992
3993 if (dev_priv->rps.min_freq_softlimit == 0)
3994 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
3995
3996 mutex_unlock(&dev_priv->rps.hw_lock);
3997}
3998
Deepak S38807742014-05-23 21:00:15 +05303999static void cherryview_init_gt_powersave(struct drm_device *dev)
4000{
Deepak S2b6b3a02014-05-27 15:59:30 +05304001 struct drm_i915_private *dev_priv = dev->dev_private;
4002
Deepak S38807742014-05-23 21:00:15 +05304003 cherryview_setup_pctx(dev);
Deepak S2b6b3a02014-05-27 15:59:30 +05304004
4005 mutex_lock(&dev_priv->rps.hw_lock);
4006
4007 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
4008 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4009 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4010 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4011 dev_priv->rps.max_freq);
4012
4013 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
4014 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4015 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4016 dev_priv->rps.efficient_freq);
4017
Deepak S7707df42014-07-12 18:46:14 +05304018 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
4019 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
4020 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4021 dev_priv->rps.rp1_freq);
4022
Deepak S2b6b3a02014-05-27 15:59:30 +05304023 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
4024 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4025 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4026 dev_priv->rps.min_freq);
4027
4028 /* Preserve min/max settings in case of re-init */
4029 if (dev_priv->rps.max_freq_softlimit == 0)
4030 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4031
4032 if (dev_priv->rps.min_freq_softlimit == 0)
4033 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4034
4035 mutex_unlock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05304036}
4037
Imre Deak4e805192014-04-14 20:24:41 +03004038static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
4039{
4040 valleyview_cleanup_pctx(dev);
4041}
4042
Deepak S38807742014-05-23 21:00:15 +05304043static void cherryview_enable_rps(struct drm_device *dev)
4044{
4045 struct drm_i915_private *dev_priv = dev->dev_private;
4046 struct intel_engine_cs *ring;
Deepak S2b6b3a02014-05-27 15:59:30 +05304047 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05304048 int i;
4049
4050 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4051
4052 gtfifodbg = I915_READ(GTFIFODBG);
4053 if (gtfifodbg) {
4054 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4055 gtfifodbg);
4056 I915_WRITE(GTFIFODBG, gtfifodbg);
4057 }
4058
4059 cherryview_check_pctx(dev_priv);
4060
4061 /* 1a & 1b: Get forcewake during program sequence. Although the driver
4062 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
4063 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
4064
4065 /* 2a: Program RC6 thresholds.*/
4066 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4067 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4068 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4069
4070 for_each_ring(ring, dev_priv, i)
4071 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4072 I915_WRITE(GEN6_RC_SLEEP, 0);
4073
4074 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
4075
4076 /* allows RC6 residency counter to work */
4077 I915_WRITE(VLV_COUNTER_CONTROL,
4078 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
4079 VLV_MEDIA_RC6_COUNT_EN |
4080 VLV_RENDER_RC6_COUNT_EN));
4081
4082 /* For now we assume BIOS is allocating and populating the PCBR */
4083 pcbr = I915_READ(VLV_PCBR);
4084
4085 DRM_DEBUG_DRIVER("PCBR offset : 0x%x\n", pcbr);
4086
4087 /* 3: Enable RC6 */
4088 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
4089 (pcbr >> VLV_PCBR_ADDR_SHIFT))
4090 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
4091
4092 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
4093
Deepak S2b6b3a02014-05-27 15:59:30 +05304094 /* 4 Program defaults and thresholds for RPS*/
4095 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4096 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4097 I915_WRITE(GEN6_RP_UP_EI, 66000);
4098 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4099
4100 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
4101
Tom O'Rourke7405f422014-06-10 16:26:34 -07004102 /* WaDisablePwrmtrEvent:chv (pre-production hw) */
4103 I915_WRITE(0xA80C, I915_READ(0xA80C) & 0x00ffffff);
4104 I915_WRITE(0xA810, I915_READ(0xA810) & 0xffffff00);
4105
Deepak S2b6b3a02014-05-27 15:59:30 +05304106 /* 5: Enable RPS */
4107 I915_WRITE(GEN6_RP_CONTROL,
4108 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Tom O'Rourke7405f422014-06-10 16:26:34 -07004109 GEN6_RP_MEDIA_IS_GFX | /* WaSetMaskForGfxBusyness:chv (pre-production hw ?) */
Deepak S2b6b3a02014-05-27 15:59:30 +05304110 GEN6_RP_ENABLE |
4111 GEN6_RP_UP_BUSY_AVG |
4112 GEN6_RP_DOWN_IDLE_AVG);
4113
4114 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4115
4116 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4117 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4118
4119 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
4120 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
4121 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4122 dev_priv->rps.cur_freq);
4123
4124 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
4125 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4126 dev_priv->rps.efficient_freq);
4127
4128 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
4129
Deepak S3497a562014-07-10 13:16:26 +05304130 gen8_enable_rps_interrupts(dev);
4131
Deepak S38807742014-05-23 21:00:15 +05304132 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
4133}
4134
Jesse Barnes0a073b82013-04-17 15:54:58 -07004135static void valleyview_enable_rps(struct drm_device *dev)
4136{
4137 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004138 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07004139 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004140 int i;
4141
4142 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4143
Imre Deakae484342014-03-31 15:10:44 +03004144 valleyview_check_pctx(dev_priv);
4145
Jesse Barnes0a073b82013-04-17 15:54:58 -07004146 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07004147 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4148 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004149 I915_WRITE(GTFIFODBG, gtfifodbg);
4150 }
4151
Deepak Sc8d9a592013-11-23 14:55:42 +05304152 /* If VLV, Forcewake all wells, else re-direct to regular path */
4153 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004154
4155 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4156 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4157 I915_WRITE(GEN6_RP_UP_EI, 66000);
4158 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4159
4160 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Deepak S31685c22014-07-03 17:33:01 -04004161 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 0xf4240);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004162
4163 I915_WRITE(GEN6_RP_CONTROL,
4164 GEN6_RP_MEDIA_TURBO |
4165 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4166 GEN6_RP_MEDIA_IS_GFX |
4167 GEN6_RP_ENABLE |
4168 GEN6_RP_UP_BUSY_AVG |
4169 GEN6_RP_DOWN_IDLE_CONT);
4170
4171 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
4172 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
4173 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
4174
4175 for_each_ring(ring, dev_priv, i)
4176 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4177
Jesse Barnes2f0aa302013-11-15 09:32:11 -08004178 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004179
4180 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07004181 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04004182 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
4183 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07004184 VLV_MEDIA_RC6_COUNT_EN |
4185 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04004186
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07004187 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08004188 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07004189
4190 intel_print_rc6_info(dev, rc6_mode);
4191
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07004192 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004193
Jani Nikula64936252013-05-22 15:36:20 +03004194 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004195
4196 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4197 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4198
Ben Widawskyb39fb292014-03-19 18:31:11 -07004199 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03004200 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004201 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4202 dev_priv->rps.cur_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004203
Ville Syrjälä73008b92013-06-25 19:21:01 +03004204 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004205 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4206 dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004207
Ben Widawskyb39fb292014-03-19 18:31:11 -07004208 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004209
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004210 gen6_enable_rps_interrupts(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004211
Deepak Sc8d9a592013-11-23 14:55:42 +05304212 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004213}
4214
Daniel Vetter930ebb42012-06-29 23:32:16 +02004215void ironlake_teardown_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004216{
4217 struct drm_i915_private *dev_priv = dev->dev_private;
4218
Daniel Vetter3e373942012-11-02 19:55:04 +01004219 if (dev_priv->ips.renderctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004220 i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01004221 drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
4222 dev_priv->ips.renderctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004223 }
4224
Daniel Vetter3e373942012-11-02 19:55:04 +01004225 if (dev_priv->ips.pwrctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004226 i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01004227 drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
4228 dev_priv->ips.pwrctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004229 }
4230}
4231
Daniel Vetter930ebb42012-06-29 23:32:16 +02004232static void ironlake_disable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004233{
4234 struct drm_i915_private *dev_priv = dev->dev_private;
4235
4236 if (I915_READ(PWRCTXA)) {
4237 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
4238 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
4239 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
4240 50);
4241
4242 I915_WRITE(PWRCTXA, 0);
4243 POSTING_READ(PWRCTXA);
4244
4245 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
4246 POSTING_READ(RSTDBYCTL);
4247 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004248}
4249
4250static int ironlake_setup_rc6(struct drm_device *dev)
4251{
4252 struct drm_i915_private *dev_priv = dev->dev_private;
4253
Daniel Vetter3e373942012-11-02 19:55:04 +01004254 if (dev_priv->ips.renderctx == NULL)
4255 dev_priv->ips.renderctx = intel_alloc_context_page(dev);
4256 if (!dev_priv->ips.renderctx)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004257 return -ENOMEM;
4258
Daniel Vetter3e373942012-11-02 19:55:04 +01004259 if (dev_priv->ips.pwrctx == NULL)
4260 dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
4261 if (!dev_priv->ips.pwrctx) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004262 ironlake_teardown_rc6(dev);
4263 return -ENOMEM;
4264 }
4265
4266 return 0;
4267}
4268
Daniel Vetter930ebb42012-06-29 23:32:16 +02004269static void ironlake_enable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004270{
4271 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004272 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Chris Wilson3e960502012-11-27 16:22:54 +00004273 bool was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004274 int ret;
4275
4276 /* rc6 disabled by default due to repeated reports of hanging during
4277 * boot and resume.
4278 */
4279 if (!intel_enable_rc6(dev))
4280 return;
4281
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004282 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4283
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004284 ret = ironlake_setup_rc6(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004285 if (ret)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004286 return;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004287
Chris Wilson3e960502012-11-27 16:22:54 +00004288 was_interruptible = dev_priv->mm.interruptible;
4289 dev_priv->mm.interruptible = false;
4290
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004291 /*
4292 * GPU can automatically power down the render unit if given a page
4293 * to save state.
4294 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02004295 ret = intel_ring_begin(ring, 6);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004296 if (ret) {
4297 ironlake_teardown_rc6(dev);
Chris Wilson3e960502012-11-27 16:22:54 +00004298 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004299 return;
4300 }
4301
Daniel Vetter6d90c952012-04-26 23:28:05 +02004302 intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
4303 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004304 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
Daniel Vetter6d90c952012-04-26 23:28:05 +02004305 MI_MM_SPACE_GTT |
4306 MI_SAVE_EXT_STATE_EN |
4307 MI_RESTORE_EXT_STATE_EN |
4308 MI_RESTORE_INHIBIT);
4309 intel_ring_emit(ring, MI_SUSPEND_FLUSH);
4310 intel_ring_emit(ring, MI_NOOP);
4311 intel_ring_emit(ring, MI_FLUSH);
4312 intel_ring_advance(ring);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004313
4314 /*
4315 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
4316 * does an implicit flush, combined with MI_FLUSH above, it should be
4317 * safe to assume that renderctx is valid
4318 */
Chris Wilson3e960502012-11-27 16:22:54 +00004319 ret = intel_ring_idle(ring);
4320 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004321 if (ret) {
Jani Nikuladef27a52013-03-12 10:49:19 +02004322 DRM_ERROR("failed to enable ironlake power savings\n");
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004323 ironlake_teardown_rc6(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004324 return;
4325 }
4326
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004327 I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004328 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawskydc39fff2013-10-18 12:32:07 -07004329
Imre Deak91ca6892014-04-14 20:24:25 +03004330 intel_print_rc6_info(dev, GEN6_RC_CTL_RC6_ENABLE);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004331}
4332
Eugeni Dodonovdde18882012-04-18 15:29:24 -03004333static unsigned long intel_pxfreq(u32 vidfreq)
4334{
4335 unsigned long freq;
4336 int div = (vidfreq & 0x3f0000) >> 16;
4337 int post = (vidfreq & 0x3000) >> 12;
4338 int pre = (vidfreq & 0x7);
4339
4340 if (!pre)
4341 return 0;
4342
4343 freq = ((div * 133333) / ((1<<post) * pre));
4344
4345 return freq;
4346}
4347
Daniel Vettereb48eb02012-04-26 23:28:12 +02004348static const struct cparams {
4349 u16 i;
4350 u16 t;
4351 u16 m;
4352 u16 c;
4353} cparams[] = {
4354 { 1, 1333, 301, 28664 },
4355 { 1, 1066, 294, 24460 },
4356 { 1, 800, 294, 25192 },
4357 { 0, 1333, 276, 27605 },
4358 { 0, 1066, 276, 27605 },
4359 { 0, 800, 231, 23784 },
4360};
4361
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004362static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004363{
4364 u64 total_count, diff, ret;
4365 u32 count1, count2, count3, m = 0, c = 0;
4366 unsigned long now = jiffies_to_msecs(jiffies), diff1;
4367 int i;
4368
Daniel Vetter02d71952012-08-09 16:44:54 +02004369 assert_spin_locked(&mchdev_lock);
4370
Daniel Vetter20e4d402012-08-08 23:35:39 +02004371 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004372
4373 /* Prevent division-by-zero if we are asking too fast.
4374 * Also, we don't get interesting results if we are polling
4375 * faster than once in 10ms, so just return the saved value
4376 * in such cases.
4377 */
4378 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02004379 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004380
4381 count1 = I915_READ(DMIEC);
4382 count2 = I915_READ(DDREC);
4383 count3 = I915_READ(CSIEC);
4384
4385 total_count = count1 + count2 + count3;
4386
4387 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02004388 if (total_count < dev_priv->ips.last_count1) {
4389 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004390 diff += total_count;
4391 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004392 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004393 }
4394
4395 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004396 if (cparams[i].i == dev_priv->ips.c_m &&
4397 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02004398 m = cparams[i].m;
4399 c = cparams[i].c;
4400 break;
4401 }
4402 }
4403
4404 diff = div_u64(diff, diff1);
4405 ret = ((m * diff) + c);
4406 ret = div_u64(ret, 10);
4407
Daniel Vetter20e4d402012-08-08 23:35:39 +02004408 dev_priv->ips.last_count1 = total_count;
4409 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004410
Daniel Vetter20e4d402012-08-08 23:35:39 +02004411 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004412
4413 return ret;
4414}
4415
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004416unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
4417{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004418 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004419 unsigned long val;
4420
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004421 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004422 return 0;
4423
4424 spin_lock_irq(&mchdev_lock);
4425
4426 val = __i915_chipset_val(dev_priv);
4427
4428 spin_unlock_irq(&mchdev_lock);
4429
4430 return val;
4431}
4432
Daniel Vettereb48eb02012-04-26 23:28:12 +02004433unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
4434{
4435 unsigned long m, x, b;
4436 u32 tsfs;
4437
4438 tsfs = I915_READ(TSFS);
4439
4440 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
4441 x = I915_READ8(TR1);
4442
4443 b = tsfs & TSFS_INTR_MASK;
4444
4445 return ((m * x) / 127) - b;
4446}
4447
4448static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
4449{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004450 struct drm_device *dev = dev_priv->dev;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004451 static const struct v_table {
4452 u16 vd; /* in .1 mil */
4453 u16 vm; /* in .1 mil */
4454 } v_table[] = {
4455 { 0, 0, },
4456 { 375, 0, },
4457 { 500, 0, },
4458 { 625, 0, },
4459 { 750, 0, },
4460 { 875, 0, },
4461 { 1000, 0, },
4462 { 1125, 0, },
4463 { 4125, 3000, },
4464 { 4125, 3000, },
4465 { 4125, 3000, },
4466 { 4125, 3000, },
4467 { 4125, 3000, },
4468 { 4125, 3000, },
4469 { 4125, 3000, },
4470 { 4125, 3000, },
4471 { 4125, 3000, },
4472 { 4125, 3000, },
4473 { 4125, 3000, },
4474 { 4125, 3000, },
4475 { 4125, 3000, },
4476 { 4125, 3000, },
4477 { 4125, 3000, },
4478 { 4125, 3000, },
4479 { 4125, 3000, },
4480 { 4125, 3000, },
4481 { 4125, 3000, },
4482 { 4125, 3000, },
4483 { 4125, 3000, },
4484 { 4125, 3000, },
4485 { 4125, 3000, },
4486 { 4125, 3000, },
4487 { 4250, 3125, },
4488 { 4375, 3250, },
4489 { 4500, 3375, },
4490 { 4625, 3500, },
4491 { 4750, 3625, },
4492 { 4875, 3750, },
4493 { 5000, 3875, },
4494 { 5125, 4000, },
4495 { 5250, 4125, },
4496 { 5375, 4250, },
4497 { 5500, 4375, },
4498 { 5625, 4500, },
4499 { 5750, 4625, },
4500 { 5875, 4750, },
4501 { 6000, 4875, },
4502 { 6125, 5000, },
4503 { 6250, 5125, },
4504 { 6375, 5250, },
4505 { 6500, 5375, },
4506 { 6625, 5500, },
4507 { 6750, 5625, },
4508 { 6875, 5750, },
4509 { 7000, 5875, },
4510 { 7125, 6000, },
4511 { 7250, 6125, },
4512 { 7375, 6250, },
4513 { 7500, 6375, },
4514 { 7625, 6500, },
4515 { 7750, 6625, },
4516 { 7875, 6750, },
4517 { 8000, 6875, },
4518 { 8125, 7000, },
4519 { 8250, 7125, },
4520 { 8375, 7250, },
4521 { 8500, 7375, },
4522 { 8625, 7500, },
4523 { 8750, 7625, },
4524 { 8875, 7750, },
4525 { 9000, 7875, },
4526 { 9125, 8000, },
4527 { 9250, 8125, },
4528 { 9375, 8250, },
4529 { 9500, 8375, },
4530 { 9625, 8500, },
4531 { 9750, 8625, },
4532 { 9875, 8750, },
4533 { 10000, 8875, },
4534 { 10125, 9000, },
4535 { 10250, 9125, },
4536 { 10375, 9250, },
4537 { 10500, 9375, },
4538 { 10625, 9500, },
4539 { 10750, 9625, },
4540 { 10875, 9750, },
4541 { 11000, 9875, },
4542 { 11125, 10000, },
4543 { 11250, 10125, },
4544 { 11375, 10250, },
4545 { 11500, 10375, },
4546 { 11625, 10500, },
4547 { 11750, 10625, },
4548 { 11875, 10750, },
4549 { 12000, 10875, },
4550 { 12125, 11000, },
4551 { 12250, 11125, },
4552 { 12375, 11250, },
4553 { 12500, 11375, },
4554 { 12625, 11500, },
4555 { 12750, 11625, },
4556 { 12875, 11750, },
4557 { 13000, 11875, },
4558 { 13125, 12000, },
4559 { 13250, 12125, },
4560 { 13375, 12250, },
4561 { 13500, 12375, },
4562 { 13625, 12500, },
4563 { 13750, 12625, },
4564 { 13875, 12750, },
4565 { 14000, 12875, },
4566 { 14125, 13000, },
4567 { 14250, 13125, },
4568 { 14375, 13250, },
4569 { 14500, 13375, },
4570 { 14625, 13500, },
4571 { 14750, 13625, },
4572 { 14875, 13750, },
4573 { 15000, 13875, },
4574 { 15125, 14000, },
4575 { 15250, 14125, },
4576 { 15375, 14250, },
4577 { 15500, 14375, },
4578 { 15625, 14500, },
4579 { 15750, 14625, },
4580 { 15875, 14750, },
4581 { 16000, 14875, },
4582 { 16125, 15000, },
4583 };
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004584 if (INTEL_INFO(dev)->is_mobile)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004585 return v_table[pxvid].vm;
4586 else
4587 return v_table[pxvid].vd;
4588}
4589
Daniel Vetter02d71952012-08-09 16:44:54 +02004590static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004591{
4592 struct timespec now, diff1;
4593 u64 diff;
4594 unsigned long diffms;
4595 u32 count;
4596
Daniel Vetter02d71952012-08-09 16:44:54 +02004597 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004598
4599 getrawmonotonic(&now);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004600 diff1 = timespec_sub(now, dev_priv->ips.last_time2);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004601
4602 /* Don't divide by 0 */
4603 diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
4604 if (!diffms)
4605 return;
4606
4607 count = I915_READ(GFXEC);
4608
Daniel Vetter20e4d402012-08-08 23:35:39 +02004609 if (count < dev_priv->ips.last_count2) {
4610 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004611 diff += count;
4612 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004613 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004614 }
4615
Daniel Vetter20e4d402012-08-08 23:35:39 +02004616 dev_priv->ips.last_count2 = count;
4617 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004618
4619 /* More magic constants... */
4620 diff = diff * 1181;
4621 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004622 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004623}
4624
Daniel Vetter02d71952012-08-09 16:44:54 +02004625void i915_update_gfx_val(struct drm_i915_private *dev_priv)
4626{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004627 struct drm_device *dev = dev_priv->dev;
4628
4629 if (INTEL_INFO(dev)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02004630 return;
4631
Daniel Vetter92703882012-08-09 16:46:01 +02004632 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02004633
4634 __i915_update_gfx_val(dev_priv);
4635
Daniel Vetter92703882012-08-09 16:46:01 +02004636 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02004637}
4638
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004639static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004640{
4641 unsigned long t, corr, state1, corr2, state2;
4642 u32 pxvid, ext_v;
4643
Daniel Vetter02d71952012-08-09 16:44:54 +02004644 assert_spin_locked(&mchdev_lock);
4645
Ben Widawskyb39fb292014-03-19 18:31:11 -07004646 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4));
Daniel Vettereb48eb02012-04-26 23:28:12 +02004647 pxvid = (pxvid >> 24) & 0x7f;
4648 ext_v = pvid_to_extvid(dev_priv, pxvid);
4649
4650 state1 = ext_v;
4651
4652 t = i915_mch_val(dev_priv);
4653
4654 /* Revel in the empirically derived constants */
4655
4656 /* Correction factor in 1/100000 units */
4657 if (t > 80)
4658 corr = ((t * 2349) + 135940);
4659 else if (t >= 50)
4660 corr = ((t * 964) + 29317);
4661 else /* < 50 */
4662 corr = ((t * 301) + 1004);
4663
4664 corr = corr * ((150142 * state1) / 10000 - 78642);
4665 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02004666 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004667
4668 state2 = (corr2 * state1) / 10000;
4669 state2 /= 100; /* convert to mW */
4670
Daniel Vetter02d71952012-08-09 16:44:54 +02004671 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004672
Daniel Vetter20e4d402012-08-08 23:35:39 +02004673 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004674}
4675
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004676unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
4677{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004678 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004679 unsigned long val;
4680
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004681 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004682 return 0;
4683
4684 spin_lock_irq(&mchdev_lock);
4685
4686 val = __i915_gfx_val(dev_priv);
4687
4688 spin_unlock_irq(&mchdev_lock);
4689
4690 return val;
4691}
4692
Daniel Vettereb48eb02012-04-26 23:28:12 +02004693/**
4694 * i915_read_mch_val - return value for IPS use
4695 *
4696 * Calculate and return a value for the IPS driver to use when deciding whether
4697 * we have thermal and power headroom to increase CPU or GPU power budget.
4698 */
4699unsigned long i915_read_mch_val(void)
4700{
4701 struct drm_i915_private *dev_priv;
4702 unsigned long chipset_val, graphics_val, ret = 0;
4703
Daniel Vetter92703882012-08-09 16:46:01 +02004704 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004705 if (!i915_mch_dev)
4706 goto out_unlock;
4707 dev_priv = i915_mch_dev;
4708
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004709 chipset_val = __i915_chipset_val(dev_priv);
4710 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004711
4712 ret = chipset_val + graphics_val;
4713
4714out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004715 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004716
4717 return ret;
4718}
4719EXPORT_SYMBOL_GPL(i915_read_mch_val);
4720
4721/**
4722 * i915_gpu_raise - raise GPU frequency limit
4723 *
4724 * Raise the limit; IPS indicates we have thermal headroom.
4725 */
4726bool i915_gpu_raise(void)
4727{
4728 struct drm_i915_private *dev_priv;
4729 bool ret = true;
4730
Daniel Vetter92703882012-08-09 16:46:01 +02004731 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004732 if (!i915_mch_dev) {
4733 ret = false;
4734 goto out_unlock;
4735 }
4736 dev_priv = i915_mch_dev;
4737
Daniel Vetter20e4d402012-08-08 23:35:39 +02004738 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
4739 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004740
4741out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004742 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004743
4744 return ret;
4745}
4746EXPORT_SYMBOL_GPL(i915_gpu_raise);
4747
4748/**
4749 * i915_gpu_lower - lower GPU frequency limit
4750 *
4751 * IPS indicates we're close to a thermal limit, so throttle back the GPU
4752 * frequency maximum.
4753 */
4754bool i915_gpu_lower(void)
4755{
4756 struct drm_i915_private *dev_priv;
4757 bool ret = true;
4758
Daniel Vetter92703882012-08-09 16:46:01 +02004759 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004760 if (!i915_mch_dev) {
4761 ret = false;
4762 goto out_unlock;
4763 }
4764 dev_priv = i915_mch_dev;
4765
Daniel Vetter20e4d402012-08-08 23:35:39 +02004766 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
4767 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004768
4769out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004770 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004771
4772 return ret;
4773}
4774EXPORT_SYMBOL_GPL(i915_gpu_lower);
4775
4776/**
4777 * i915_gpu_busy - indicate GPU business to IPS
4778 *
4779 * Tell the IPS driver whether or not the GPU is busy.
4780 */
4781bool i915_gpu_busy(void)
4782{
4783 struct drm_i915_private *dev_priv;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004784 struct intel_engine_cs *ring;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004785 bool ret = false;
Chris Wilsonf047e392012-07-21 12:31:41 +01004786 int i;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004787
Daniel Vetter92703882012-08-09 16:46:01 +02004788 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004789 if (!i915_mch_dev)
4790 goto out_unlock;
4791 dev_priv = i915_mch_dev;
4792
Chris Wilsonf047e392012-07-21 12:31:41 +01004793 for_each_ring(ring, dev_priv, i)
4794 ret |= !list_empty(&ring->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004795
4796out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004797 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004798
4799 return ret;
4800}
4801EXPORT_SYMBOL_GPL(i915_gpu_busy);
4802
4803/**
4804 * i915_gpu_turbo_disable - disable graphics turbo
4805 *
4806 * Disable graphics turbo by resetting the max frequency and setting the
4807 * current frequency to the default.
4808 */
4809bool i915_gpu_turbo_disable(void)
4810{
4811 struct drm_i915_private *dev_priv;
4812 bool ret = true;
4813
Daniel Vetter92703882012-08-09 16:46:01 +02004814 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004815 if (!i915_mch_dev) {
4816 ret = false;
4817 goto out_unlock;
4818 }
4819 dev_priv = i915_mch_dev;
4820
Daniel Vetter20e4d402012-08-08 23:35:39 +02004821 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004822
Daniel Vetter20e4d402012-08-08 23:35:39 +02004823 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02004824 ret = false;
4825
4826out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004827 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004828
4829 return ret;
4830}
4831EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
4832
4833/**
4834 * Tells the intel_ips driver that the i915 driver is now loaded, if
4835 * IPS got loaded first.
4836 *
4837 * This awkward dance is so that neither module has to depend on the
4838 * other in order for IPS to do the appropriate communication of
4839 * GPU turbo limits to i915.
4840 */
4841static void
4842ips_ping_for_i915_load(void)
4843{
4844 void (*link)(void);
4845
4846 link = symbol_get(ips_link_to_i915_driver);
4847 if (link) {
4848 link();
4849 symbol_put(ips_link_to_i915_driver);
4850 }
4851}
4852
4853void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
4854{
Daniel Vetter02d71952012-08-09 16:44:54 +02004855 /* We only register the i915 ips part with intel-ips once everything is
4856 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02004857 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004858 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02004859 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004860
4861 ips_ping_for_i915_load();
4862}
4863
4864void intel_gpu_ips_teardown(void)
4865{
Daniel Vetter92703882012-08-09 16:46:01 +02004866 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004867 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02004868 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004869}
Deepak S76c3552f2014-01-30 23:08:16 +05304870
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004871static void intel_init_emon(struct drm_device *dev)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03004872{
4873 struct drm_i915_private *dev_priv = dev->dev_private;
4874 u32 lcfuse;
4875 u8 pxw[16];
4876 int i;
4877
4878 /* Disable to program */
4879 I915_WRITE(ECR, 0);
4880 POSTING_READ(ECR);
4881
4882 /* Program energy weights for various events */
4883 I915_WRITE(SDEW, 0x15040d00);
4884 I915_WRITE(CSIEW0, 0x007f0000);
4885 I915_WRITE(CSIEW1, 0x1e220004);
4886 I915_WRITE(CSIEW2, 0x04000004);
4887
4888 for (i = 0; i < 5; i++)
4889 I915_WRITE(PEW + (i * 4), 0);
4890 for (i = 0; i < 3; i++)
4891 I915_WRITE(DEW + (i * 4), 0);
4892
4893 /* Program P-state weights to account for frequency power adjustment */
4894 for (i = 0; i < 16; i++) {
4895 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
4896 unsigned long freq = intel_pxfreq(pxvidfreq);
4897 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
4898 PXVFREQ_PX_SHIFT;
4899 unsigned long val;
4900
4901 val = vid * vid;
4902 val *= (freq / 1000);
4903 val *= 255;
4904 val /= (127*127*900);
4905 if (val > 0xff)
4906 DRM_ERROR("bad pxval: %ld\n", val);
4907 pxw[i] = val;
4908 }
4909 /* Render standby states get 0 weight */
4910 pxw[14] = 0;
4911 pxw[15] = 0;
4912
4913 for (i = 0; i < 4; i++) {
4914 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
4915 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
4916 I915_WRITE(PXW + (i * 4), val);
4917 }
4918
4919 /* Adjust magic regs to magic values (more experimental results) */
4920 I915_WRITE(OGW0, 0);
4921 I915_WRITE(OGW1, 0);
4922 I915_WRITE(EG0, 0x00007f00);
4923 I915_WRITE(EG1, 0x0000000e);
4924 I915_WRITE(EG2, 0x000e0000);
4925 I915_WRITE(EG3, 0x68000300);
4926 I915_WRITE(EG4, 0x42000000);
4927 I915_WRITE(EG5, 0x00140031);
4928 I915_WRITE(EG6, 0);
4929 I915_WRITE(EG7, 0);
4930
4931 for (i = 0; i < 8; i++)
4932 I915_WRITE(PXWL + (i * 4), 0);
4933
4934 /* Enable PMON + select events */
4935 I915_WRITE(ECR, 0x80000019);
4936
4937 lcfuse = I915_READ(LCFUSE02);
4938
Daniel Vetter20e4d402012-08-08 23:35:39 +02004939 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03004940}
4941
Imre Deakae484342014-03-31 15:10:44 +03004942void intel_init_gt_powersave(struct drm_device *dev)
4943{
Imre Deake6069ca2014-04-18 16:01:02 +03004944 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
4945
Deepak S38807742014-05-23 21:00:15 +05304946 if (IS_CHERRYVIEW(dev))
4947 cherryview_init_gt_powersave(dev);
4948 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03004949 valleyview_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03004950}
4951
4952void intel_cleanup_gt_powersave(struct drm_device *dev)
4953{
Deepak S38807742014-05-23 21:00:15 +05304954 if (IS_CHERRYVIEW(dev))
4955 return;
4956 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03004957 valleyview_cleanup_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03004958}
4959
Jesse Barnes156c7ca2014-06-12 08:35:45 -07004960/**
4961 * intel_suspend_gt_powersave - suspend PM work and helper threads
4962 * @dev: drm device
4963 *
4964 * We don't want to disable RC6 or other features here, we just want
4965 * to make sure any work we've queued has finished and won't bother
4966 * us while we're suspended.
4967 */
4968void intel_suspend_gt_powersave(struct drm_device *dev)
4969{
4970 struct drm_i915_private *dev_priv = dev->dev_private;
4971
4972 /* Interrupts should be disabled already to avoid re-arming. */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07004973 WARN_ON(intel_irqs_enabled(dev_priv));
Jesse Barnes156c7ca2014-06-12 08:35:45 -07004974
4975 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4976
4977 cancel_work_sync(&dev_priv->rps.work);
Deepak Sb47adc12014-06-20 20:03:02 +05304978
4979 /* Force GPU to min freq during suspend */
4980 gen6_rps_idle(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07004981}
4982
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004983void intel_disable_gt_powersave(struct drm_device *dev)
4984{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07004985 struct drm_i915_private *dev_priv = dev->dev_private;
4986
Daniel Vetterfd0c0642013-04-24 11:13:35 +02004987 /* Interrupts should be disabled already to avoid re-arming. */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07004988 WARN_ON(intel_irqs_enabled(dev_priv));
Daniel Vetterfd0c0642013-04-24 11:13:35 +02004989
Daniel Vetter930ebb42012-06-29 23:32:16 +02004990 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004991 ironlake_disable_drps(dev);
Daniel Vetter930ebb42012-06-29 23:32:16 +02004992 ironlake_disable_rc6(dev);
Deepak S38807742014-05-23 21:00:15 +05304993 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter10d8d362014-06-12 17:48:52 +02004994 intel_suspend_gt_powersave(dev);
Imre Deake4948372014-05-12 18:35:04 +03004995
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004996 mutex_lock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05304997 if (IS_CHERRYVIEW(dev))
4998 cherryview_disable_rps(dev);
4999 else if (IS_VALLEYVIEW(dev))
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005000 valleyview_disable_rps(dev);
5001 else
5002 gen6_disable_rps(dev);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005003 dev_priv->rps.enabled = false;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005004 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02005005 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005006}
5007
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005008static void intel_gen6_powersave_work(struct work_struct *work)
5009{
5010 struct drm_i915_private *dev_priv =
5011 container_of(work, struct drm_i915_private,
5012 rps.delayed_resume_work.work);
5013 struct drm_device *dev = dev_priv->dev;
5014
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005015 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005016
Deepak S38807742014-05-23 21:00:15 +05305017 if (IS_CHERRYVIEW(dev)) {
5018 cherryview_enable_rps(dev);
5019 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -07005020 valleyview_enable_rps(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005021 } else if (IS_BROADWELL(dev)) {
5022 gen8_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005023 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005024 } else {
5025 gen6_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005026 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005027 }
Chris Wilsonc0951f02013-10-10 21:58:50 +01005028 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005029 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deakc6df39b2014-04-14 20:24:29 +03005030
5031 intel_runtime_pm_put(dev_priv);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005032}
5033
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005034void intel_enable_gt_powersave(struct drm_device *dev)
5035{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005036 struct drm_i915_private *dev_priv = dev->dev_private;
5037
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005038 if (IS_IRONLAKE_M(dev)) {
Imre Deakdc1d0132014-04-14 20:24:28 +03005039 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005040 ironlake_enable_drps(dev);
5041 ironlake_enable_rc6(dev);
5042 intel_init_emon(dev);
Imre Deakdc1d0132014-04-14 20:24:28 +03005043 mutex_unlock(&dev->struct_mutex);
Deepak S38807742014-05-23 21:00:15 +05305044 } else if (INTEL_INFO(dev)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005045 /*
5046 * PCU communication is slow and this doesn't need to be
5047 * done at any specific time, so do this out of our fast path
5048 * to make resume and init faster.
Imre Deakc6df39b2014-04-14 20:24:29 +03005049 *
5050 * We depend on the HW RC6 power context save/restore
5051 * mechanism when entering D3 through runtime PM suspend. So
5052 * disable RPM until RPS/RC6 is properly setup. We can only
5053 * get here via the driver load/system resume/runtime resume
5054 * paths, so the _noresume version is enough (and in case of
5055 * runtime resume it's necessary).
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005056 */
Imre Deakc6df39b2014-04-14 20:24:29 +03005057 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
5058 round_jiffies_up_relative(HZ)))
5059 intel_runtime_pm_get_noresume(dev_priv);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005060 }
5061}
5062
Imre Deakc6df39b2014-04-14 20:24:29 +03005063void intel_reset_gt_powersave(struct drm_device *dev)
5064{
5065 struct drm_i915_private *dev_priv = dev->dev_private;
5066
5067 dev_priv->rps.enabled = false;
5068 intel_enable_gt_powersave(dev);
5069}
5070
Daniel Vetter3107bd42012-10-31 22:52:31 +01005071static void ibx_init_clock_gating(struct drm_device *dev)
5072{
5073 struct drm_i915_private *dev_priv = dev->dev_private;
5074
5075 /*
5076 * On Ibex Peak and Cougar Point, we need to disable clock
5077 * gating for the panel power sequencer or it will fail to
5078 * start up when no ports are active.
5079 */
5080 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
5081}
5082
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005083static void g4x_disable_trickle_feed(struct drm_device *dev)
5084{
5085 struct drm_i915_private *dev_priv = dev->dev_private;
5086 int pipe;
5087
5088 for_each_pipe(pipe) {
5089 I915_WRITE(DSPCNTR(pipe),
5090 I915_READ(DSPCNTR(pipe)) |
5091 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03005092 intel_flush_primary_plane(dev_priv, pipe);
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005093 }
5094}
5095
Ville Syrjälä017636c2013-12-05 15:51:37 +02005096static void ilk_init_lp_watermarks(struct drm_device *dev)
5097{
5098 struct drm_i915_private *dev_priv = dev->dev_private;
5099
5100 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
5101 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
5102 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
5103
5104 /*
5105 * Don't touch WM1S_LP_EN here.
5106 * Doing so could cause underruns.
5107 */
5108}
5109
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005110static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005111{
5112 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005113 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005114
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01005115 /*
5116 * Required for FBC
5117 * WaFbcDisableDpfcClockGating:ilk
5118 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005119 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
5120 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
5121 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005122
5123 I915_WRITE(PCH_3DCGDIS0,
5124 MARIUNIT_CLOCK_GATE_DISABLE |
5125 SVSMUNIT_CLOCK_GATE_DISABLE);
5126 I915_WRITE(PCH_3DCGDIS1,
5127 VFMUNIT_CLOCK_GATE_DISABLE);
5128
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005129 /*
5130 * According to the spec the following bits should be set in
5131 * order to enable memory self-refresh
5132 * The bit 22/21 of 0x42004
5133 * The bit 5 of 0x42020
5134 * The bit 15 of 0x45000
5135 */
5136 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5137 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5138 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005139 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005140 I915_WRITE(DISP_ARB_CTL,
5141 (I915_READ(DISP_ARB_CTL) |
5142 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02005143
5144 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005145
5146 /*
5147 * Based on the document from hardware guys the following bits
5148 * should be set unconditionally in order to enable FBC.
5149 * The bit 22 of 0x42000
5150 * The bit 22 of 0x42004
5151 * The bit 7,8,9 of 0x42020.
5152 */
5153 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01005154 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005155 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5156 I915_READ(ILK_DISPLAY_CHICKEN1) |
5157 ILK_FBCQ_DIS);
5158 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5159 I915_READ(ILK_DISPLAY_CHICKEN2) |
5160 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005161 }
5162
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005163 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
5164
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005165 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5166 I915_READ(ILK_DISPLAY_CHICKEN2) |
5167 ILK_ELPIN_409_SELECT);
5168 I915_WRITE(_3D_CHICKEN2,
5169 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
5170 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02005171
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005172 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02005173 I915_WRITE(CACHE_MODE_0,
5174 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01005175
Akash Goel4e046322014-04-04 17:14:38 +05305176 /* WaDisable_RenderCache_OperationalFlush:ilk */
5177 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5178
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005179 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03005180
Daniel Vetter3107bd42012-10-31 22:52:31 +01005181 ibx_init_clock_gating(dev);
5182}
5183
5184static void cpt_init_clock_gating(struct drm_device *dev)
5185{
5186 struct drm_i915_private *dev_priv = dev->dev_private;
5187 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005188 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01005189
5190 /*
5191 * On Ibex Peak and Cougar Point, we need to disable clock
5192 * gating for the panel power sequencer or it will fail to
5193 * start up when no ports are active.
5194 */
Jesse Barnescd664072013-10-02 10:34:19 -07005195 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
5196 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
5197 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005198 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
5199 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01005200 /* The below fixes the weird display corruption, a few pixels shifted
5201 * downward, on (only) LVDS of some HP laptops with IVY.
5202 */
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005203 for_each_pipe(pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005204 val = I915_READ(TRANS_CHICKEN2(pipe));
5205 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
5206 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005207 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005208 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005209 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
5210 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
5211 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005212 I915_WRITE(TRANS_CHICKEN2(pipe), val);
5213 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01005214 /* WADP0ClockGatingDisable */
5215 for_each_pipe(pipe) {
5216 I915_WRITE(TRANS_CHICKEN1(pipe),
5217 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
5218 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005219}
5220
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005221static void gen6_check_mch_setup(struct drm_device *dev)
5222{
5223 struct drm_i915_private *dev_priv = dev->dev_private;
5224 uint32_t tmp;
5225
5226 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02005227 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
5228 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
5229 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005230}
5231
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005232static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005233{
5234 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005235 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005236
Damien Lespiau231e54f2012-10-19 17:55:41 +01005237 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005238
5239 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5240 I915_READ(ILK_DISPLAY_CHICKEN2) |
5241 ILK_ELPIN_409_SELECT);
5242
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005243 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01005244 I915_WRITE(_3D_CHICKEN,
5245 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
5246
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005247 /* WaSetupGtModeTdRowDispatch:snb */
Daniel Vetter6547fbd2012-12-14 23:38:29 +01005248 if (IS_SNB_GT1(dev))
5249 I915_WRITE(GEN6_GT_MODE,
5250 _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
5251
Akash Goel4e046322014-04-04 17:14:38 +05305252 /* WaDisable_RenderCache_OperationalFlush:snb */
5253 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5254
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005255 /*
5256 * BSpec recoomends 8x4 when MSAA is used,
5257 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005258 *
5259 * Note that PS/WM thread counts depend on the WIZ hashing
5260 * disable bit, which we don't touch here, but it's good
5261 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005262 */
5263 I915_WRITE(GEN6_GT_MODE,
5264 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5265
Ville Syrjälä017636c2013-12-05 15:51:37 +02005266 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005267
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005268 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02005269 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005270
5271 I915_WRITE(GEN6_UCGCTL1,
5272 I915_READ(GEN6_UCGCTL1) |
5273 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
5274 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
5275
5276 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
5277 * gating disable must be set. Failure to set it results in
5278 * flickering pixels due to Z write ordering failures after
5279 * some amount of runtime in the Mesa "fire" demo, and Unigine
5280 * Sanctuary and Tropics, and apparently anything else with
5281 * alpha test or pixel discard.
5282 *
5283 * According to the spec, bit 11 (RCCUNIT) must also be set,
5284 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005285 *
Ville Syrjäläef593182014-01-22 21:32:47 +02005286 * WaDisableRCCUnitClockGating:snb
5287 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005288 */
5289 I915_WRITE(GEN6_UCGCTL2,
5290 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
5291 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
5292
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02005293 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02005294 I915_WRITE(_3D_CHICKEN3,
5295 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005296
5297 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02005298 * Bspec says:
5299 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
5300 * 3DSTATE_SF number of SF output attributes is more than 16."
5301 */
5302 I915_WRITE(_3D_CHICKEN3,
5303 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
5304
5305 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005306 * According to the spec the following bits should be
5307 * set in order to enable memory self-refresh and fbc:
5308 * The bit21 and bit22 of 0x42000
5309 * The bit21 and bit22 of 0x42004
5310 * The bit5 and bit7 of 0x42020
5311 * The bit14 of 0x70180
5312 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01005313 *
5314 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005315 */
5316 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5317 I915_READ(ILK_DISPLAY_CHICKEN1) |
5318 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
5319 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5320 I915_READ(ILK_DISPLAY_CHICKEN2) |
5321 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01005322 I915_WRITE(ILK_DSPCLK_GATE_D,
5323 I915_READ(ILK_DSPCLK_GATE_D) |
5324 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
5325 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005326
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005327 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07005328
Daniel Vetter3107bd42012-10-31 22:52:31 +01005329 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005330
5331 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005332}
5333
5334static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
5335{
5336 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
5337
Ville Syrjälä3aad9052014-01-22 21:32:59 +02005338 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02005339 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02005340 *
5341 * This actually overrides the dispatch
5342 * mode for all thread types.
5343 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005344 reg &= ~GEN7_FF_SCHED_MASK;
5345 reg |= GEN7_FF_TS_SCHED_HW;
5346 reg |= GEN7_FF_VS_SCHED_HW;
5347 reg |= GEN7_FF_DS_SCHED_HW;
5348
5349 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
5350}
5351
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005352static void lpt_init_clock_gating(struct drm_device *dev)
5353{
5354 struct drm_i915_private *dev_priv = dev->dev_private;
5355
5356 /*
5357 * TODO: this bit should only be enabled when really needed, then
5358 * disabled when not needed anymore in order to save power.
5359 */
5360 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
5361 I915_WRITE(SOUTH_DSPCLK_GATE_D,
5362 I915_READ(SOUTH_DSPCLK_GATE_D) |
5363 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03005364
5365 /* WADPOClockGatingDisable:hsw */
5366 I915_WRITE(_TRANSA_CHICKEN1,
5367 I915_READ(_TRANSA_CHICKEN1) |
5368 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005369}
5370
Imre Deak7d708ee2013-04-17 14:04:50 +03005371static void lpt_suspend_hw(struct drm_device *dev)
5372{
5373 struct drm_i915_private *dev_priv = dev->dev_private;
5374
5375 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
5376 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
5377
5378 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
5379 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
5380 }
5381}
5382
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005383static void gen8_init_clock_gating(struct drm_device *dev)
5384{
5385 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00005386 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005387
5388 I915_WRITE(WM3_LP_ILK, 0);
5389 I915_WRITE(WM2_LP_ILK, 0);
5390 I915_WRITE(WM1_LP_ILK, 0);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07005391
5392 /* FIXME(BDW): Check all the w/a, some might only apply to
5393 * pre-production hw. */
5394
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005395 /* WaDisablePartialInstShootdown:bdw */
5396 I915_WRITE(GEN8_ROW_CHICKEN,
5397 _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
5398
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08005399 /* WaDisableThreadStallDopClockGating:bdw */
5400 /* FIXME: Unclear whether we really need this on production bdw. */
5401 I915_WRITE(GEN8_ROW_CHICKEN,
5402 _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
5403
Damien Lespiau4167e322014-01-16 16:51:35 +00005404 /*
5405 * This GEN8_CENTROID_PIXEL_OPT_DIS W/A is only needed for
5406 * pre-production hardware
5407 */
Ben Widawskyfd392b62013-11-04 22:52:39 -08005408 I915_WRITE(HALF_SLICE_CHICKEN3,
5409 _MASKED_BIT_ENABLE(GEN8_CENTROID_PIXEL_OPT_DIS));
Ben Widawskybf663472013-11-02 21:07:57 -07005410 I915_WRITE(HALF_SLICE_CHICKEN3,
5411 _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
Ben Widawsky4afe8d32013-11-02 21:07:55 -07005412 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_BWGTLB_DISABLE));
5413
Ben Widawsky7f88da02013-11-02 21:07:58 -07005414 I915_WRITE(_3D_CHICKEN3,
Michel Thierryb3f9ad92014-07-07 12:40:17 +01005415 _MASKED_BIT_ENABLE(_3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(2)));
Ben Widawsky7f88da02013-11-02 21:07:58 -07005416
Ben Widawskya75f3622013-11-02 21:07:59 -07005417 I915_WRITE(COMMON_SLICE_CHICKEN2,
5418 _MASKED_BIT_ENABLE(GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE));
5419
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07005420 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
5421 _MASKED_BIT_ENABLE(GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE));
5422
Ben Widawsky242a4012014-04-18 18:04:29 -03005423 /* WaDisableDopClockGating:bdw May not be needed for production */
5424 I915_WRITE(GEN7_ROW_CHICKEN2,
5425 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5426
Ben Widawskyab57fff2013-12-12 15:28:04 -08005427 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07005428 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005429
Ben Widawskyab57fff2013-12-12 15:28:04 -08005430 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005431 I915_WRITE(CHICKEN_PAR1_1,
5432 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
5433
Ben Widawskyab57fff2013-12-12 15:28:04 -08005434 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau07d27e22014-03-03 17:31:46 +00005435 for_each_pipe(pipe) {
5436 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02005437 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02005438 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005439 }
Ben Widawsky63801f22013-12-12 17:26:03 -08005440
5441 /* Use Force Non-Coherent whenever executing a 3D context. This is a
5442 * workaround for for a possible hang in the unlikely event a TLB
5443 * invalidation occurs during a PSD flush.
5444 */
5445 I915_WRITE(HDC_CHICKEN0,
5446 I915_READ(HDC_CHICKEN0) |
5447 _MASKED_BIT_ENABLE(HDC_FORCE_NON_COHERENT));
Ben Widawskyab57fff2013-12-12 15:28:04 -08005448
5449 /* WaVSRefCountFullforceMissDisable:bdw */
5450 /* WaDSRefCountFullforceMissDisable:bdw */
5451 I915_WRITE(GEN7_FF_THREAD_MODE,
5452 I915_READ(GEN7_FF_THREAD_MODE) &
5453 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02005454
5455 /*
5456 * BSpec recommends 8x4 when MSAA is used,
5457 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005458 *
5459 * Note that PS/WM thread counts depend on the WIZ hashing
5460 * disable bit, which we don't touch here, but it's good
5461 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä36075a42014-02-04 21:59:21 +02005462 */
5463 I915_WRITE(GEN7_GT_MODE,
5464 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02005465
5466 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5467 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005468
5469 /* WaDisableSDEUnitClockGating:bdw */
5470 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
5471 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00005472
5473 /* Wa4x4STCOptimizationDisable:bdw */
5474 I915_WRITE(CACHE_MODE_1,
5475 _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE));
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005476}
5477
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005478static void haswell_init_clock_gating(struct drm_device *dev)
5479{
5480 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005481
Ville Syrjälä017636c2013-12-05 15:51:37 +02005482 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005483
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005484 /* L3 caching of data atomics doesn't work -- disable it. */
5485 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
5486 I915_WRITE(HSW_ROW_CHICKEN3,
5487 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
5488
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005489 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005490 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5491 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5492 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5493
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02005494 /* WaVSRefCountFullforceMissDisable:hsw */
5495 I915_WRITE(GEN7_FF_THREAD_MODE,
5496 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005497
Akash Goel4e046322014-04-04 17:14:38 +05305498 /* WaDisable_RenderCache_OperationalFlush:hsw */
5499 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5500
Chia-I Wufe27c602014-01-28 13:29:33 +08005501 /* enable HiZ Raw Stall Optimization */
5502 I915_WRITE(CACHE_MODE_0_GEN7,
5503 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5504
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005505 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005506 I915_WRITE(CACHE_MODE_1,
5507 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005508
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005509 /*
5510 * BSpec recommends 8x4 when MSAA is used,
5511 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005512 *
5513 * Note that PS/WM thread counts depend on the WIZ hashing
5514 * disable bit, which we don't touch here, but it's good
5515 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005516 */
5517 I915_WRITE(GEN7_GT_MODE,
5518 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5519
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005520 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07005521 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
5522
Paulo Zanoni90a88642013-05-03 17:23:45 -03005523 /* WaRsPkgCStateDisplayPMReq:hsw */
5524 I915_WRITE(CHICKEN_PAR1_1,
5525 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005526
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005527 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005528}
5529
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005530static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005531{
5532 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07005533 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005534
Ville Syrjälä017636c2013-12-05 15:51:37 +02005535 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005536
Damien Lespiau231e54f2012-10-19 17:55:41 +01005537 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005538
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005539 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05005540 I915_WRITE(_3D_CHICKEN3,
5541 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5542
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005543 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005544 I915_WRITE(IVB_CHICKEN3,
5545 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5546 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5547
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005548 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07005549 if (IS_IVB_GT1(dev))
5550 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
5551 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005552
Akash Goel4e046322014-04-04 17:14:38 +05305553 /* WaDisable_RenderCache_OperationalFlush:ivb */
5554 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5555
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005556 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005557 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
5558 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
5559
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005560 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005561 I915_WRITE(GEN7_L3CNTLREG1,
5562 GEN7_WA_FOR_GEN7_L3_CONTROL);
5563 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07005564 GEN7_WA_L3_CHICKEN_MODE);
5565 if (IS_IVB_GT1(dev))
5566 I915_WRITE(GEN7_ROW_CHICKEN2,
5567 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005568 else {
5569 /* must write both registers */
5570 I915_WRITE(GEN7_ROW_CHICKEN2,
5571 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07005572 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
5573 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005574 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005575
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005576 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05005577 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5578 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5579
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02005580 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07005581 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005582 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005583 */
5584 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02005585 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07005586
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005587 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005588 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5589 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5590 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5591
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005592 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005593
5594 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02005595
Chris Wilson22721342014-03-04 09:41:43 +00005596 if (0) { /* causes HiZ corruption on ivb:gt1 */
5597 /* enable HiZ Raw Stall Optimization */
5598 I915_WRITE(CACHE_MODE_0_GEN7,
5599 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5600 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08005601
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005602 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02005603 I915_WRITE(CACHE_MODE_1,
5604 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07005605
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005606 /*
5607 * BSpec recommends 8x4 when MSAA is used,
5608 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005609 *
5610 * Note that PS/WM thread counts depend on the WIZ hashing
5611 * disable bit, which we don't touch here, but it's good
5612 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005613 */
5614 I915_WRITE(GEN7_GT_MODE,
5615 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5616
Ben Widawsky20848222012-05-04 18:58:59 -07005617 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5618 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5619 snpcr |= GEN6_MBC_SNPCR_MED;
5620 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005621
Ben Widawskyab5c6082013-04-05 13:12:41 -07005622 if (!HAS_PCH_NOP(dev))
5623 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005624
5625 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005626}
5627
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005628static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005629{
5630 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes85b1d7b2013-11-04 11:52:45 -08005631 u32 val;
5632
5633 mutex_lock(&dev_priv->rps.hw_lock);
5634 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5635 mutex_unlock(&dev_priv->rps.hw_lock);
5636 switch ((val >> 6) & 3) {
5637 case 0:
Deepak Sf6d51942014-04-03 21:01:28 +05305638 case 1:
Jesse Barnes85b1d7b2013-11-04 11:52:45 -08005639 dev_priv->mem_freq = 800;
5640 break;
Jesse Barnesf64a28a2013-11-04 16:07:00 -08005641 case 2:
Deepak Sf6d51942014-04-03 21:01:28 +05305642 dev_priv->mem_freq = 1066;
Jesse Barnes85b1d7b2013-11-04 11:52:45 -08005643 break;
Jesse Barnesf64a28a2013-11-04 16:07:00 -08005644 case 3:
Chon Ming Lee23259912013-11-07 15:23:26 +08005645 dev_priv->mem_freq = 1333;
Jesse Barnesf64a28a2013-11-04 16:07:00 -08005646 break;
Jesse Barnes85b1d7b2013-11-04 11:52:45 -08005647 }
5648 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005649
Ville Syrjäläd7fe0cc2013-05-21 18:01:50 +03005650 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005651
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005652 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05005653 I915_WRITE(_3D_CHICKEN3,
5654 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5655
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005656 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005657 I915_WRITE(IVB_CHICKEN3,
5658 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5659 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5660
Ville Syrjäläfad7d362014-01-22 21:32:39 +02005661 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005662 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07005663 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08005664 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
5665 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005666
Akash Goel4e046322014-04-04 17:14:38 +05305667 /* WaDisable_RenderCache_OperationalFlush:vlv */
5668 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5669
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005670 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05005671 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5672 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5673
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005674 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07005675 I915_WRITE(GEN7_ROW_CHICKEN2,
5676 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5677
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005678 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005679 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5680 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5681 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5682
Ville Syrjälä46680e02014-01-22 21:33:01 +02005683 gen7_setup_fixed_func_scheduler(dev_priv);
5684
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02005685 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07005686 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005687 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005688 */
5689 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02005690 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07005691
Akash Goelc98f5062014-03-24 23:00:07 +05305692 /* WaDisableL3Bank2xClockGate:vlv
5693 * Disabling L3 clock gating- MMIO 940c[25] = 1
5694 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
5695 I915_WRITE(GEN7_UCGCTL4,
5696 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07005697
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03005698 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005699
Ville Syrjäläafd58e72014-01-22 21:33:03 +02005700 /*
5701 * BSpec says this must be set, even though
5702 * WaDisable4x2SubspanOptimization isn't listed for VLV.
5703 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02005704 I915_WRITE(CACHE_MODE_1,
5705 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07005706
5707 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02005708 * WaIncreaseL3CreditsForVLVB0:vlv
5709 * This is the hardware default actually.
5710 */
5711 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
5712
5713 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005714 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07005715 * Disable clock gating on th GCFG unit to prevent a delay
5716 * in the reporting of vblank events.
5717 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02005718 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005719}
5720
Ville Syrjäläa4565da2014-04-09 13:28:10 +03005721static void cherryview_init_clock_gating(struct drm_device *dev)
5722{
5723 struct drm_i915_private *dev_priv = dev->dev_private;
Deepak S67c3bf62014-07-10 13:16:24 +05305724 u32 val;
5725
5726 mutex_lock(&dev_priv->rps.hw_lock);
5727 val = vlv_punit_read(dev_priv, CCK_FUSE_REG);
5728 mutex_unlock(&dev_priv->rps.hw_lock);
5729 switch ((val >> 2) & 0x7) {
5730 case 0:
5731 case 1:
5732 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_200;
5733 dev_priv->mem_freq = 1600;
5734 break;
5735 case 2:
5736 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_267;
5737 dev_priv->mem_freq = 1600;
5738 break;
5739 case 3:
5740 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_333;
5741 dev_priv->mem_freq = 2000;
5742 break;
5743 case 4:
5744 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_320;
5745 dev_priv->mem_freq = 1600;
5746 break;
5747 case 5:
5748 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_400;
5749 dev_priv->mem_freq = 1600;
5750 break;
5751 }
5752 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03005753
5754 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
5755
5756 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Ville Syrjälädd811e72014-04-09 13:28:33 +03005757
5758 /* WaDisablePartialInstShootdown:chv */
5759 I915_WRITE(GEN8_ROW_CHICKEN,
5760 _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
Ville Syrjäläa7068022014-04-09 13:28:34 +03005761
5762 /* WaDisableThreadStallDopClockGating:chv */
5763 I915_WRITE(GEN8_ROW_CHICKEN,
5764 _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
Ville Syrjälä232ce332014-04-09 13:28:35 +03005765
5766 /* WaVSRefCountFullforceMissDisable:chv */
5767 /* WaDSRefCountFullforceMissDisable:chv */
5768 I915_WRITE(GEN7_FF_THREAD_MODE,
5769 I915_READ(GEN7_FF_THREAD_MODE) &
5770 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03005771
5772 /* WaDisableSemaphoreAndSyncFlipWait:chv */
5773 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5774 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03005775
5776 /* WaDisableCSUnitClockGating:chv */
5777 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
5778 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03005779
5780 /* WaDisableSDEUnitClockGating:chv */
5781 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
5782 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Rafael Barbalhoe0d34ce2014-04-09 13:28:40 +03005783
5784 /* WaDisableSamplerPowerBypass:chv (pre-production hw) */
5785 I915_WRITE(HALF_SLICE_CHICKEN3,
5786 _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
Ville Syrjäläe4443e42014-04-09 13:28:41 +03005787
5788 /* WaDisableGunitClockGating:chv (pre-production hw) */
5789 I915_WRITE(VLV_GUNIT_CLOCK_GATE, I915_READ(VLV_GUNIT_CLOCK_GATE) |
5790 GINT_DIS);
5791
5792 /* WaDisableFfDopClockGating:chv (pre-production hw) */
5793 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5794 _MASKED_BIT_ENABLE(GEN8_FF_DOP_CLOCK_GATE_DISABLE));
5795
5796 /* WaDisableDopClockGating:chv (pre-production hw) */
5797 I915_WRITE(GEN7_ROW_CHICKEN2,
5798 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5799 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
5800 GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03005801}
5802
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005803static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005804{
5805 struct drm_i915_private *dev_priv = dev->dev_private;
5806 uint32_t dspclk_gate;
5807
5808 I915_WRITE(RENCLK_GATE_D1, 0);
5809 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5810 GS_UNIT_CLOCK_GATE_DISABLE |
5811 CL_UNIT_CLOCK_GATE_DISABLE);
5812 I915_WRITE(RAMCLK_GATE_D, 0);
5813 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5814 OVRUNIT_CLOCK_GATE_DISABLE |
5815 OVCUNIT_CLOCK_GATE_DISABLE;
5816 if (IS_GM45(dev))
5817 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5818 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02005819
5820 /* WaDisableRenderCachePipelinedFlush */
5821 I915_WRITE(CACHE_MODE_0,
5822 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03005823
Akash Goel4e046322014-04-04 17:14:38 +05305824 /* WaDisable_RenderCache_OperationalFlush:g4x */
5825 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5826
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005827 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005828}
5829
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005830static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005831{
5832 struct drm_i915_private *dev_priv = dev->dev_private;
5833
5834 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5835 I915_WRITE(RENCLK_GATE_D2, 0);
5836 I915_WRITE(DSPCLK_GATE_D, 0);
5837 I915_WRITE(RAMCLK_GATE_D, 0);
5838 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03005839 I915_WRITE(MI_ARB_STATE,
5840 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05305841
5842 /* WaDisable_RenderCache_OperationalFlush:gen4 */
5843 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005844}
5845
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005846static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005847{
5848 struct drm_i915_private *dev_priv = dev->dev_private;
5849
5850 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5851 I965_RCC_CLOCK_GATE_DISABLE |
5852 I965_RCPB_CLOCK_GATE_DISABLE |
5853 I965_ISC_CLOCK_GATE_DISABLE |
5854 I965_FBC_CLOCK_GATE_DISABLE);
5855 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03005856 I915_WRITE(MI_ARB_STATE,
5857 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05305858
5859 /* WaDisable_RenderCache_OperationalFlush:gen4 */
5860 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005861}
5862
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005863static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005864{
5865 struct drm_i915_private *dev_priv = dev->dev_private;
5866 u32 dstate = I915_READ(D_STATE);
5867
5868 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5869 DSTATE_DOT_CLOCK_GATING;
5870 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01005871
5872 if (IS_PINEVIEW(dev))
5873 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02005874
5875 /* IIR "flip pending" means done if this bit is set */
5876 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02005877
5878 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02005879 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02005880
5881 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
5882 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005883}
5884
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005885static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005886{
5887 struct drm_i915_private *dev_priv = dev->dev_private;
5888
5889 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02005890
5891 /* interrupts should cause a wake up from C3 */
5892 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
5893 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005894}
5895
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005896static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005897{
5898 struct drm_i915_private *dev_priv = dev->dev_private;
5899
5900 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5901}
5902
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005903void intel_init_clock_gating(struct drm_device *dev)
5904{
5905 struct drm_i915_private *dev_priv = dev->dev_private;
5906
5907 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005908}
5909
Imre Deak7d708ee2013-04-17 14:04:50 +03005910void intel_suspend_hw(struct drm_device *dev)
5911{
5912 if (HAS_PCH_LPT(dev))
5913 lpt_suspend_hw(dev);
5914}
5915
Imre Deakc1ca7272013-11-25 17:15:29 +02005916#define for_each_power_well(i, power_well, domain_mask, power_domains) \
5917 for (i = 0; \
5918 i < (power_domains)->power_well_count && \
5919 ((power_well) = &(power_domains)->power_wells[i]); \
5920 i++) \
5921 if ((power_well)->domains & (domain_mask))
5922
5923#define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
5924 for (i = (power_domains)->power_well_count - 1; \
5925 i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
5926 i--) \
5927 if ((power_well)->domains & (domain_mask))
5928
Paulo Zanoni15d199e2013-03-22 14:14:13 -03005929/**
5930 * We should only use the power well if we explicitly asked the hardware to
5931 * enable it, so check if it's enabled and also check if we've requested it to
5932 * be enabled.
5933 */
Imre Deakda7e29b2014-02-18 00:02:02 +02005934static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
Imre Deakc1ca7272013-11-25 17:15:29 +02005935 struct i915_power_well *power_well)
5936{
Imre Deakc1ca7272013-11-25 17:15:29 +02005937 return I915_READ(HSW_PWR_WELL_DRIVER) ==
5938 (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
5939}
5940
Imre Deakbfafe932014-06-05 20:31:47 +03005941bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv,
5942 enum intel_display_power_domain domain)
Imre Deakddf9c532013-11-27 22:02:02 +02005943{
Imre Deakddf9c532013-11-27 22:02:02 +02005944 struct i915_power_domains *power_domains;
Imre Deakb8c000d2014-06-02 14:21:10 +03005945 struct i915_power_well *power_well;
5946 bool is_enabled;
5947 int i;
5948
5949 if (dev_priv->pm.suspended)
5950 return false;
Imre Deakddf9c532013-11-27 22:02:02 +02005951
5952 power_domains = &dev_priv->power_domains;
Imre Deakbfafe932014-06-05 20:31:47 +03005953
Imre Deakb8c000d2014-06-02 14:21:10 +03005954 is_enabled = true;
Imre Deakbfafe932014-06-05 20:31:47 +03005955
Imre Deakb8c000d2014-06-02 14:21:10 +03005956 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
5957 if (power_well->always_on)
5958 continue;
Imre Deakddf9c532013-11-27 22:02:02 +02005959
Imre Deakbfafe932014-06-05 20:31:47 +03005960 if (!power_well->hw_enabled) {
Imre Deakb8c000d2014-06-02 14:21:10 +03005961 is_enabled = false;
5962 break;
5963 }
5964 }
Imre Deakbfafe932014-06-05 20:31:47 +03005965
Imre Deakb8c000d2014-06-02 14:21:10 +03005966 return is_enabled;
Imre Deakddf9c532013-11-27 22:02:02 +02005967}
5968
Imre Deakda7e29b2014-02-18 00:02:02 +02005969bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03005970 enum intel_display_power_domain domain)
Paulo Zanoni15d199e2013-03-22 14:14:13 -03005971{
Imre Deakc1ca7272013-11-25 17:15:29 +02005972 struct i915_power_domains *power_domains;
Imre Deakbfafe932014-06-05 20:31:47 +03005973 bool ret;
Paulo Zanoni882244a2014-04-01 14:55:12 -03005974
Imre Deakc1ca7272013-11-25 17:15:29 +02005975 power_domains = &dev_priv->power_domains;
5976
Imre Deakc1ca7272013-11-25 17:15:29 +02005977 mutex_lock(&power_domains->lock);
Imre Deakbfafe932014-06-05 20:31:47 +03005978 ret = intel_display_power_enabled_unlocked(dev_priv, domain);
Imre Deakc1ca7272013-11-25 17:15:29 +02005979 mutex_unlock(&power_domains->lock);
5980
Imre Deakbfafe932014-06-05 20:31:47 +03005981 return ret;
Paulo Zanoni15d199e2013-03-22 14:14:13 -03005982}
5983
Imre Deak93c73e82014-02-18 00:02:19 +02005984/*
5985 * Starting with Haswell, we have a "Power Down Well" that can be turned off
5986 * when not needed anymore. We have 4 registers that can request the power well
5987 * to be enabled, and it will only be disabled if none of the registers is
5988 * requesting it to be enabled.
5989 */
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02005990static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
5991{
5992 struct drm_device *dev = dev_priv->dev;
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02005993
Paulo Zanonif9dcb0d2013-12-11 18:50:10 -02005994 /*
5995 * After we re-enable the power well, if we touch VGA register 0x3d5
5996 * we'll get unclaimed register interrupts. This stops after we write
5997 * anything to the VGA MSR register. The vgacon module uses this
5998 * register all the time, so if we unbind our driver and, as a
5999 * consequence, bind vgacon, we'll get stuck in an infinite loop at
6000 * console_unlock(). So make here we touch the VGA MSR register, making
6001 * sure vgacon can keep working normally without triggering interrupts
6002 * and error messages.
6003 */
6004 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6005 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
6006 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6007
Paulo Zanonid49bdb02014-07-04 11:50:31 -03006008 if (IS_BROADWELL(dev))
6009 gen8_irq_power_well_post_enable(dev_priv);
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006010}
6011
Imre Deakda7e29b2014-02-18 00:02:02 +02006012static void hsw_set_power_well(struct drm_i915_private *dev_priv,
Imre Deakc1ca7272013-11-25 17:15:29 +02006013 struct i915_power_well *power_well, bool enable)
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006014{
Paulo Zanonifa42e232013-01-25 16:59:11 -02006015 bool is_enabled, enable_requested;
6016 uint32_t tmp;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006017
Paulo Zanonifa42e232013-01-25 16:59:11 -02006018 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006019 is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
6020 enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006021
Paulo Zanonifa42e232013-01-25 16:59:11 -02006022 if (enable) {
6023 if (!enable_requested)
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006024 I915_WRITE(HSW_PWR_WELL_DRIVER,
6025 HSW_PWR_WELL_ENABLE_REQUEST);
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006026
Paulo Zanonifa42e232013-01-25 16:59:11 -02006027 if (!is_enabled) {
6028 DRM_DEBUG_KMS("Enabling power well\n");
6029 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006030 HSW_PWR_WELL_STATE_ENABLED), 20))
Paulo Zanonifa42e232013-01-25 16:59:11 -02006031 DRM_ERROR("Timeout enabling power well\n");
6032 }
Ben Widawsky596cc112013-11-11 14:46:28 -08006033
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006034 hsw_power_well_post_enable(dev_priv);
Paulo Zanonifa42e232013-01-25 16:59:11 -02006035 } else {
6036 if (enable_requested) {
6037 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
Paulo Zanoni9dbd8fe2013-07-23 10:48:11 -03006038 POSTING_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanonifa42e232013-01-25 16:59:11 -02006039 DRM_DEBUG_KMS("Requesting to disable the power well\n");
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006040 }
6041 }
Paulo Zanonifa42e232013-01-25 16:59:11 -02006042}
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006043
Imre Deakc6cb5822014-03-04 19:22:55 +02006044static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
6045 struct i915_power_well *power_well)
6046{
6047 hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
6048
6049 /*
6050 * We're taking over the BIOS, so clear any requests made by it since
6051 * the driver is in charge now.
6052 */
6053 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
6054 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
6055}
6056
6057static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
6058 struct i915_power_well *power_well)
6059{
Imre Deakc6cb5822014-03-04 19:22:55 +02006060 hsw_set_power_well(dev_priv, power_well, true);
6061}
6062
6063static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
6064 struct i915_power_well *power_well)
6065{
6066 hsw_set_power_well(dev_priv, power_well, false);
Imre Deakc6cb5822014-03-04 19:22:55 +02006067}
6068
Imre Deaka45f44662014-03-04 19:22:56 +02006069static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
6070 struct i915_power_well *power_well)
6071{
6072}
6073
6074static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
6075 struct i915_power_well *power_well)
6076{
6077 return true;
6078}
6079
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006080static void vlv_set_power_well(struct drm_i915_private *dev_priv,
6081 struct i915_power_well *power_well, bool enable)
Imre Deak77961eb2014-03-05 16:20:56 +02006082{
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006083 enum punit_power_well power_well_id = power_well->data;
Imre Deak77961eb2014-03-05 16:20:56 +02006084 u32 mask;
6085 u32 state;
6086 u32 ctrl;
6087
6088 mask = PUNIT_PWRGT_MASK(power_well_id);
6089 state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
6090 PUNIT_PWRGT_PWR_GATE(power_well_id);
6091
6092 mutex_lock(&dev_priv->rps.hw_lock);
6093
6094#define COND \
6095 ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
6096
6097 if (COND)
6098 goto out;
6099
6100 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
6101 ctrl &= ~mask;
6102 ctrl |= state;
6103 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
6104
6105 if (wait_for(COND, 100))
6106 DRM_ERROR("timout setting power well state %08x (%08x)\n",
6107 state,
6108 vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
6109
6110#undef COND
6111
6112out:
6113 mutex_unlock(&dev_priv->rps.hw_lock);
6114}
6115
6116static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
6117 struct i915_power_well *power_well)
6118{
6119 vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
6120}
6121
6122static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
6123 struct i915_power_well *power_well)
6124{
6125 vlv_set_power_well(dev_priv, power_well, true);
6126}
6127
6128static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
6129 struct i915_power_well *power_well)
6130{
6131 vlv_set_power_well(dev_priv, power_well, false);
6132}
6133
6134static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
6135 struct i915_power_well *power_well)
6136{
6137 int power_well_id = power_well->data;
6138 bool enabled = false;
6139 u32 mask;
6140 u32 state;
6141 u32 ctrl;
6142
6143 mask = PUNIT_PWRGT_MASK(power_well_id);
6144 ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
6145
6146 mutex_lock(&dev_priv->rps.hw_lock);
6147
6148 state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
6149 /*
6150 * We only ever set the power-on and power-gate states, anything
6151 * else is unexpected.
6152 */
6153 WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
6154 state != PUNIT_PWRGT_PWR_GATE(power_well_id));
6155 if (state == ctrl)
6156 enabled = true;
6157
6158 /*
6159 * A transient state at this point would mean some unexpected party
6160 * is poking at the power controls too.
6161 */
6162 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
6163 WARN_ON(ctrl != state);
6164
6165 mutex_unlock(&dev_priv->rps.hw_lock);
6166
6167 return enabled;
6168}
6169
6170static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
6171 struct i915_power_well *power_well)
6172{
6173 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
6174
6175 vlv_set_power_well(dev_priv, power_well, true);
6176
6177 spin_lock_irq(&dev_priv->irq_lock);
6178 valleyview_enable_display_irqs(dev_priv);
6179 spin_unlock_irq(&dev_priv->irq_lock);
6180
6181 /*
Imre Deak0d116a22014-04-25 13:19:05 +03006182 * During driver initialization/resume we can avoid restoring the
6183 * part of the HW/SW state that will be inited anyway explicitly.
Imre Deak77961eb2014-03-05 16:20:56 +02006184 */
Imre Deak0d116a22014-04-25 13:19:05 +03006185 if (dev_priv->power_domains.initializing)
6186 return;
6187
6188 intel_hpd_init(dev_priv->dev);
Imre Deak77961eb2014-03-05 16:20:56 +02006189
6190 i915_redisable_vga_power_on(dev_priv->dev);
6191}
6192
6193static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
6194 struct i915_power_well *power_well)
6195{
Imre Deak77961eb2014-03-05 16:20:56 +02006196 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
6197
6198 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak77961eb2014-03-05 16:20:56 +02006199 valleyview_disable_display_irqs(dev_priv);
6200 spin_unlock_irq(&dev_priv->irq_lock);
6201
Imre Deak77961eb2014-03-05 16:20:56 +02006202 vlv_set_power_well(dev_priv, power_well, false);
6203}
6204
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006205static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
6206 struct i915_power_well *power_well)
6207{
6208 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
6209
6210 /*
6211 * Enable the CRI clock source so we can get at the
6212 * display and the reference clock for VGA
6213 * hotplug / manual detection.
6214 */
6215 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6216 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6217 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
6218
6219 vlv_set_power_well(dev_priv, power_well, true);
6220
6221 /*
6222 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
6223 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
6224 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
6225 * b. The other bits such as sfr settings / modesel may all
6226 * be set to 0.
6227 *
6228 * This should only be done on init and resume from S3 with
6229 * both PLLs disabled, or we risk losing DPIO and PLL
6230 * synchronization.
6231 */
6232 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
6233}
6234
6235static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
6236 struct i915_power_well *power_well)
6237{
6238 struct drm_device *dev = dev_priv->dev;
6239 enum pipe pipe;
6240
6241 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
6242
6243 for_each_pipe(pipe)
6244 assert_pll_disabled(dev_priv, pipe);
6245
6246 /* Assert common reset */
6247 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
6248
6249 vlv_set_power_well(dev_priv, power_well, false);
6250}
6251
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006252static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
6253 struct i915_power_well *power_well)
6254{
6255 enum dpio_phy phy;
6256
6257 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
6258 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
6259
6260 /*
6261 * Enable the CRI clock source so we can get at the
6262 * display and the reference clock for VGA
6263 * hotplug / manual detection.
6264 */
6265 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
6266 phy = DPIO_PHY0;
6267 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6268 DPLL_REFA_CLK_ENABLE_VLV);
6269 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6270 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6271 } else {
6272 phy = DPIO_PHY1;
6273 I915_WRITE(DPLL(PIPE_C), I915_READ(DPLL(PIPE_C)) |
6274 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6275 }
6276 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
6277 vlv_set_power_well(dev_priv, power_well, true);
6278
6279 /* Poll for phypwrgood signal */
6280 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
6281 DRM_ERROR("Display PHY %d is not power up\n", phy);
6282
6283 I915_WRITE(DISPLAY_PHY_CONTROL,
6284 PHY_COM_LANE_RESET_DEASSERT(phy, I915_READ(DISPLAY_PHY_CONTROL)));
6285}
6286
6287static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
6288 struct i915_power_well *power_well)
6289{
6290 enum dpio_phy phy;
6291
6292 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
6293 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
6294
6295 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
6296 phy = DPIO_PHY0;
6297 assert_pll_disabled(dev_priv, PIPE_A);
6298 assert_pll_disabled(dev_priv, PIPE_B);
6299 } else {
6300 phy = DPIO_PHY1;
6301 assert_pll_disabled(dev_priv, PIPE_C);
6302 }
6303
6304 I915_WRITE(DISPLAY_PHY_CONTROL,
6305 PHY_COM_LANE_RESET_ASSERT(phy, I915_READ(DISPLAY_PHY_CONTROL)));
6306
6307 vlv_set_power_well(dev_priv, power_well, false);
6308}
6309
Ville Syrjälä26972b02014-06-28 02:04:11 +03006310static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
6311 struct i915_power_well *power_well)
6312{
6313 enum pipe pipe = power_well->data;
6314 bool enabled;
6315 u32 state, ctrl;
6316
6317 mutex_lock(&dev_priv->rps.hw_lock);
6318
6319 state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
6320 /*
6321 * We only ever set the power-on and power-gate states, anything
6322 * else is unexpected.
6323 */
6324 WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
6325 enabled = state == DP_SSS_PWR_ON(pipe);
6326
6327 /*
6328 * A transient state at this point would mean some unexpected party
6329 * is poking at the power controls too.
6330 */
6331 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
6332 WARN_ON(ctrl << 16 != state);
6333
6334 mutex_unlock(&dev_priv->rps.hw_lock);
6335
6336 return enabled;
6337}
6338
6339static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
6340 struct i915_power_well *power_well,
6341 bool enable)
6342{
6343 enum pipe pipe = power_well->data;
6344 u32 state;
6345 u32 ctrl;
6346
6347 state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
6348
6349 mutex_lock(&dev_priv->rps.hw_lock);
6350
6351#define COND \
6352 ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
6353
6354 if (COND)
6355 goto out;
6356
6357 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6358 ctrl &= ~DP_SSC_MASK(pipe);
6359 ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
6360 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
6361
6362 if (wait_for(COND, 100))
6363 DRM_ERROR("timout setting power well state %08x (%08x)\n",
6364 state,
6365 vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
6366
6367#undef COND
6368
6369out:
6370 mutex_unlock(&dev_priv->rps.hw_lock);
6371}
6372
6373static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
6374 struct i915_power_well *power_well)
6375{
6376 chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
6377}
6378
6379static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
6380 struct i915_power_well *power_well)
6381{
6382 WARN_ON_ONCE(power_well->data != PIPE_A &&
6383 power_well->data != PIPE_B &&
6384 power_well->data != PIPE_C);
6385
6386 chv_set_pipe_power_well(dev_priv, power_well, true);
6387}
6388
6389static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
6390 struct i915_power_well *power_well)
6391{
6392 WARN_ON_ONCE(power_well->data != PIPE_A &&
6393 power_well->data != PIPE_B &&
6394 power_well->data != PIPE_C);
6395
6396 chv_set_pipe_power_well(dev_priv, power_well, false);
6397}
6398
Imre Deak25eaa002014-03-04 19:23:06 +02006399static void check_power_well_state(struct drm_i915_private *dev_priv,
6400 struct i915_power_well *power_well)
6401{
6402 bool enabled = power_well->ops->is_enabled(dev_priv, power_well);
6403
6404 if (power_well->always_on || !i915.disable_power_well) {
6405 if (!enabled)
6406 goto mismatch;
6407
6408 return;
6409 }
6410
6411 if (enabled != (power_well->count > 0))
6412 goto mismatch;
6413
6414 return;
6415
6416mismatch:
6417 WARN(1, "state mismatch for '%s' (always_on %d hw state %d use-count %d disable_power_well %d\n",
6418 power_well->name, power_well->always_on, enabled,
6419 power_well->count, i915.disable_power_well);
6420}
6421
Imre Deakda7e29b2014-02-18 00:02:02 +02006422void intel_display_power_get(struct drm_i915_private *dev_priv,
Ville Syrjälä67656252013-09-16 17:38:28 +03006423 enum intel_display_power_domain domain)
6424{
Imre Deak83c00f52013-10-25 17:36:47 +03006425 struct i915_power_domains *power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02006426 struct i915_power_well *power_well;
6427 int i;
Ville Syrjälä67656252013-09-16 17:38:28 +03006428
Paulo Zanoni9e6ea712014-03-07 20:08:06 -03006429 intel_runtime_pm_get(dev_priv);
6430
Imre Deak83c00f52013-10-25 17:36:47 +03006431 power_domains = &dev_priv->power_domains;
6432
6433 mutex_lock(&power_domains->lock);
Imre Deak1da51582013-11-25 17:15:35 +02006434
Imre Deak25eaa002014-03-04 19:23:06 +02006435 for_each_power_well(i, power_well, BIT(domain), power_domains) {
6436 if (!power_well->count++) {
6437 DRM_DEBUG_KMS("enabling %s\n", power_well->name);
Imre Deakc6cb5822014-03-04 19:22:55 +02006438 power_well->ops->enable(dev_priv, power_well);
Imre Deakbfafe932014-06-05 20:31:47 +03006439 power_well->hw_enabled = true;
Imre Deak25eaa002014-03-04 19:23:06 +02006440 }
6441
6442 check_power_well_state(dev_priv, power_well);
6443 }
Imre Deak1da51582013-11-25 17:15:35 +02006444
Imre Deakddf9c532013-11-27 22:02:02 +02006445 power_domains->domain_use_count[domain]++;
6446
Imre Deak83c00f52013-10-25 17:36:47 +03006447 mutex_unlock(&power_domains->lock);
Ville Syrjälä67656252013-09-16 17:38:28 +03006448}
6449
Imre Deakda7e29b2014-02-18 00:02:02 +02006450void intel_display_power_put(struct drm_i915_private *dev_priv,
Ville Syrjälä67656252013-09-16 17:38:28 +03006451 enum intel_display_power_domain domain)
6452{
Imre Deak83c00f52013-10-25 17:36:47 +03006453 struct i915_power_domains *power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02006454 struct i915_power_well *power_well;
6455 int i;
Ville Syrjälä67656252013-09-16 17:38:28 +03006456
Imre Deak83c00f52013-10-25 17:36:47 +03006457 power_domains = &dev_priv->power_domains;
6458
6459 mutex_lock(&power_domains->lock);
Imre Deak1da51582013-11-25 17:15:35 +02006460
Imre Deak1da51582013-11-25 17:15:35 +02006461 WARN_ON(!power_domains->domain_use_count[domain]);
6462 power_domains->domain_use_count[domain]--;
Imre Deakddf9c532013-11-27 22:02:02 +02006463
Imre Deak70bf4072014-03-04 19:22:51 +02006464 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
6465 WARN_ON(!power_well->count);
6466
Imre Deak25eaa002014-03-04 19:23:06 +02006467 if (!--power_well->count && i915.disable_power_well) {
6468 DRM_DEBUG_KMS("disabling %s\n", power_well->name);
Imre Deakbfafe932014-06-05 20:31:47 +03006469 power_well->hw_enabled = false;
Imre Deakc6cb5822014-03-04 19:22:55 +02006470 power_well->ops->disable(dev_priv, power_well);
Imre Deak25eaa002014-03-04 19:23:06 +02006471 }
6472
6473 check_power_well_state(dev_priv, power_well);
Imre Deak70bf4072014-03-04 19:22:51 +02006474 }
Imre Deak1da51582013-11-25 17:15:35 +02006475
Imre Deak83c00f52013-10-25 17:36:47 +03006476 mutex_unlock(&power_domains->lock);
Paulo Zanoni9e6ea712014-03-07 20:08:06 -03006477
6478 intel_runtime_pm_put(dev_priv);
Ville Syrjälä67656252013-09-16 17:38:28 +03006479}
6480
Imre Deak83c00f52013-10-25 17:36:47 +03006481static struct i915_power_domains *hsw_pwr;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006482
6483/* Display audio driver power well request */
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006484int i915_request_power_well(void)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006485{
Imre Deakb4ed4482013-10-25 17:36:49 +03006486 struct drm_i915_private *dev_priv;
6487
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006488 if (!hsw_pwr)
6489 return -ENODEV;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006490
Imre Deakb4ed4482013-10-25 17:36:49 +03006491 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6492 power_domains);
Imre Deakda7e29b2014-02-18 00:02:02 +02006493 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006494 return 0;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006495}
6496EXPORT_SYMBOL_GPL(i915_request_power_well);
6497
6498/* Display audio driver power well release */
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006499int i915_release_power_well(void)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006500{
Imre Deakb4ed4482013-10-25 17:36:49 +03006501 struct drm_i915_private *dev_priv;
6502
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006503 if (!hsw_pwr)
6504 return -ENODEV;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006505
Imre Deakb4ed4482013-10-25 17:36:49 +03006506 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6507 power_domains);
Imre Deakda7e29b2014-02-18 00:02:02 +02006508 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006509 return 0;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006510}
6511EXPORT_SYMBOL_GPL(i915_release_power_well);
6512
Jani Nikulac149dcb2014-07-04 10:00:37 +08006513/*
6514 * Private interface for the audio driver to get CDCLK in kHz.
6515 *
6516 * Caller must request power well using i915_request_power_well() prior to
6517 * making the call.
6518 */
6519int i915_get_cdclk_freq(void)
6520{
6521 struct drm_i915_private *dev_priv;
6522
6523 if (!hsw_pwr)
6524 return -ENODEV;
6525
6526 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6527 power_domains);
6528
6529 return intel_ddi_get_cdclk_freq(dev_priv);
6530}
6531EXPORT_SYMBOL_GPL(i915_get_cdclk_freq);
6532
6533
Imre Deakefcad912014-03-04 19:22:53 +02006534#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
6535
6536#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
6537 BIT(POWER_DOMAIN_PIPE_A) | \
Imre Deakf5938f32014-03-04 19:22:54 +02006538 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
Imre Deak319be8a2014-03-04 19:22:57 +02006539 BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
6540 BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
6541 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6542 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6543 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6544 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6545 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6546 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6547 BIT(POWER_DOMAIN_PORT_CRT) | \
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03006548 BIT(POWER_DOMAIN_PLLS) | \
Imre Deakf5938f32014-03-04 19:22:54 +02006549 BIT(POWER_DOMAIN_INIT))
Imre Deakefcad912014-03-04 19:22:53 +02006550#define HSW_DISPLAY_POWER_DOMAINS ( \
6551 (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
6552 BIT(POWER_DOMAIN_INIT))
6553
6554#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
6555 HSW_ALWAYS_ON_POWER_DOMAINS | \
6556 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
6557#define BDW_DISPLAY_POWER_DOMAINS ( \
6558 (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
6559 BIT(POWER_DOMAIN_INIT))
6560
Imre Deak77961eb2014-03-05 16:20:56 +02006561#define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
6562#define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
6563
6564#define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
6565 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6566 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6567 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6568 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6569 BIT(POWER_DOMAIN_PORT_CRT) | \
6570 BIT(POWER_DOMAIN_INIT))
6571
6572#define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
6573 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6574 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6575 BIT(POWER_DOMAIN_INIT))
6576
6577#define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
6578 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6579 BIT(POWER_DOMAIN_INIT))
6580
6581#define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
6582 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6583 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6584 BIT(POWER_DOMAIN_INIT))
6585
6586#define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
6587 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6588 BIT(POWER_DOMAIN_INIT))
6589
Ville Syrjälä26972b02014-06-28 02:04:11 +03006590#define CHV_PIPE_A_POWER_DOMAINS ( \
6591 BIT(POWER_DOMAIN_PIPE_A) | \
6592 BIT(POWER_DOMAIN_INIT))
6593
6594#define CHV_PIPE_B_POWER_DOMAINS ( \
6595 BIT(POWER_DOMAIN_PIPE_B) | \
6596 BIT(POWER_DOMAIN_INIT))
6597
6598#define CHV_PIPE_C_POWER_DOMAINS ( \
6599 BIT(POWER_DOMAIN_PIPE_C) | \
6600 BIT(POWER_DOMAIN_INIT))
6601
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006602#define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
6603 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6604 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6605 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6606 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6607 BIT(POWER_DOMAIN_INIT))
6608
6609#define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
6610 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6611 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6612 BIT(POWER_DOMAIN_INIT))
6613
Ville Syrjälä2ce147f2014-06-28 02:04:13 +03006614#define CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS ( \
6615 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6616 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6617 BIT(POWER_DOMAIN_INIT))
6618
6619#define CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS ( \
6620 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6621 BIT(POWER_DOMAIN_INIT))
6622
Imre Deaka45f44662014-03-04 19:22:56 +02006623static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
6624 .sync_hw = i9xx_always_on_power_well_noop,
6625 .enable = i9xx_always_on_power_well_noop,
6626 .disable = i9xx_always_on_power_well_noop,
6627 .is_enabled = i9xx_always_on_power_well_enabled,
6628};
Imre Deakc6cb5822014-03-04 19:22:55 +02006629
Ville Syrjälä26972b02014-06-28 02:04:11 +03006630static const struct i915_power_well_ops chv_pipe_power_well_ops = {
6631 .sync_hw = chv_pipe_power_well_sync_hw,
6632 .enable = chv_pipe_power_well_enable,
6633 .disable = chv_pipe_power_well_disable,
6634 .is_enabled = chv_pipe_power_well_enabled,
6635};
6636
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006637static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
6638 .sync_hw = vlv_power_well_sync_hw,
6639 .enable = chv_dpio_cmn_power_well_enable,
6640 .disable = chv_dpio_cmn_power_well_disable,
6641 .is_enabled = vlv_power_well_enabled,
6642};
6643
Imre Deak1c2256d2013-11-25 17:15:34 +02006644static struct i915_power_well i9xx_always_on_power_well[] = {
6645 {
6646 .name = "always-on",
6647 .always_on = 1,
6648 .domains = POWER_DOMAIN_MASK,
Imre Deakc6cb5822014-03-04 19:22:55 +02006649 .ops = &i9xx_always_on_power_well_ops,
Imre Deak1c2256d2013-11-25 17:15:34 +02006650 },
6651};
6652
Imre Deakc6cb5822014-03-04 19:22:55 +02006653static const struct i915_power_well_ops hsw_power_well_ops = {
6654 .sync_hw = hsw_power_well_sync_hw,
6655 .enable = hsw_power_well_enable,
6656 .disable = hsw_power_well_disable,
6657 .is_enabled = hsw_power_well_enabled,
6658};
6659
Imre Deakc1ca7272013-11-25 17:15:29 +02006660static struct i915_power_well hsw_power_wells[] = {
6661 {
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006662 .name = "always-on",
6663 .always_on = 1,
6664 .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006665 .ops = &i9xx_always_on_power_well_ops,
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006666 },
6667 {
Imre Deakc1ca7272013-11-25 17:15:29 +02006668 .name = "display",
Imre Deakefcad912014-03-04 19:22:53 +02006669 .domains = HSW_DISPLAY_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006670 .ops = &hsw_power_well_ops,
Imre Deakc1ca7272013-11-25 17:15:29 +02006671 },
6672};
6673
6674static struct i915_power_well bdw_power_wells[] = {
6675 {
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006676 .name = "always-on",
6677 .always_on = 1,
6678 .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006679 .ops = &i9xx_always_on_power_well_ops,
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006680 },
6681 {
Imre Deakc1ca7272013-11-25 17:15:29 +02006682 .name = "display",
Imre Deakefcad912014-03-04 19:22:53 +02006683 .domains = BDW_DISPLAY_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006684 .ops = &hsw_power_well_ops,
Imre Deakc1ca7272013-11-25 17:15:29 +02006685 },
6686};
6687
Imre Deak77961eb2014-03-05 16:20:56 +02006688static const struct i915_power_well_ops vlv_display_power_well_ops = {
6689 .sync_hw = vlv_power_well_sync_hw,
6690 .enable = vlv_display_power_well_enable,
6691 .disable = vlv_display_power_well_disable,
6692 .is_enabled = vlv_power_well_enabled,
6693};
6694
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006695static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
6696 .sync_hw = vlv_power_well_sync_hw,
6697 .enable = vlv_dpio_cmn_power_well_enable,
6698 .disable = vlv_dpio_cmn_power_well_disable,
6699 .is_enabled = vlv_power_well_enabled,
6700};
6701
Imre Deak77961eb2014-03-05 16:20:56 +02006702static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
6703 .sync_hw = vlv_power_well_sync_hw,
6704 .enable = vlv_power_well_enable,
6705 .disable = vlv_power_well_disable,
6706 .is_enabled = vlv_power_well_enabled,
6707};
6708
6709static struct i915_power_well vlv_power_wells[] = {
6710 {
6711 .name = "always-on",
6712 .always_on = 1,
6713 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
6714 .ops = &i9xx_always_on_power_well_ops,
6715 },
6716 {
6717 .name = "display",
6718 .domains = VLV_DISPLAY_POWER_DOMAINS,
6719 .data = PUNIT_POWER_WELL_DISP2D,
6720 .ops = &vlv_display_power_well_ops,
6721 },
6722 {
Imre Deak77961eb2014-03-05 16:20:56 +02006723 .name = "dpio-tx-b-01",
6724 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6725 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6726 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6727 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6728 .ops = &vlv_dpio_power_well_ops,
6729 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
6730 },
6731 {
6732 .name = "dpio-tx-b-23",
6733 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6734 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6735 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6736 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6737 .ops = &vlv_dpio_power_well_ops,
6738 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
6739 },
6740 {
6741 .name = "dpio-tx-c-01",
6742 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6743 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6744 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6745 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6746 .ops = &vlv_dpio_power_well_ops,
6747 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
6748 },
6749 {
6750 .name = "dpio-tx-c-23",
6751 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6752 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6753 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6754 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6755 .ops = &vlv_dpio_power_well_ops,
6756 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
6757 },
Jesse Barnesf099a3c2014-05-23 13:16:43 -07006758 {
6759 .name = "dpio-common",
6760 .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
6761 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006762 .ops = &vlv_dpio_cmn_power_well_ops,
Jesse Barnesf099a3c2014-05-23 13:16:43 -07006763 },
Imre Deak77961eb2014-03-05 16:20:56 +02006764};
6765
Ville Syrjälä4811ff42014-06-28 02:04:07 +03006766static struct i915_power_well chv_power_wells[] = {
6767 {
6768 .name = "always-on",
6769 .always_on = 1,
6770 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
6771 .ops = &i9xx_always_on_power_well_ops,
6772 },
Ville Syrjäläf07057d2014-06-28 02:04:10 +03006773#if 0
6774 {
6775 .name = "display",
6776 .domains = VLV_DISPLAY_POWER_DOMAINS,
6777 .data = PUNIT_POWER_WELL_DISP2D,
6778 .ops = &vlv_display_power_well_ops,
6779 },
Ville Syrjälä26972b02014-06-28 02:04:11 +03006780 {
6781 .name = "pipe-a",
6782 .domains = CHV_PIPE_A_POWER_DOMAINS,
6783 .data = PIPE_A,
6784 .ops = &chv_pipe_power_well_ops,
6785 },
6786 {
6787 .name = "pipe-b",
6788 .domains = CHV_PIPE_B_POWER_DOMAINS,
6789 .data = PIPE_B,
6790 .ops = &chv_pipe_power_well_ops,
6791 },
6792 {
6793 .name = "pipe-c",
6794 .domains = CHV_PIPE_C_POWER_DOMAINS,
6795 .data = PIPE_C,
6796 .ops = &chv_pipe_power_well_ops,
6797 },
Ville Syrjäläf07057d2014-06-28 02:04:10 +03006798#endif
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006799 {
6800 .name = "dpio-common-bc",
6801 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
6802 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
6803 .ops = &chv_dpio_cmn_power_well_ops,
6804 },
6805 {
6806 .name = "dpio-common-d",
6807 .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
6808 .data = PUNIT_POWER_WELL_DPIO_CMN_D,
6809 .ops = &chv_dpio_cmn_power_well_ops,
6810 },
Ville Syrjälä82583562014-06-28 02:04:12 +03006811#if 0
6812 {
6813 .name = "dpio-tx-b-01",
6814 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6815 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
6816 .ops = &vlv_dpio_power_well_ops,
6817 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
6818 },
6819 {
6820 .name = "dpio-tx-b-23",
6821 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6822 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
6823 .ops = &vlv_dpio_power_well_ops,
6824 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
6825 },
6826 {
6827 .name = "dpio-tx-c-01",
6828 .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6829 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6830 .ops = &vlv_dpio_power_well_ops,
6831 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
6832 },
6833 {
6834 .name = "dpio-tx-c-23",
6835 .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6836 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6837 .ops = &vlv_dpio_power_well_ops,
6838 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
6839 },
Ville Syrjälä2ce147f2014-06-28 02:04:13 +03006840 {
6841 .name = "dpio-tx-d-01",
6842 .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
6843 CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
6844 .ops = &vlv_dpio_power_well_ops,
6845 .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_01,
6846 },
6847 {
6848 .name = "dpio-tx-d-23",
6849 .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
6850 CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
6851 .ops = &vlv_dpio_power_well_ops,
6852 .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_23,
6853 },
Ville Syrjälä82583562014-06-28 02:04:12 +03006854#endif
Ville Syrjälä4811ff42014-06-28 02:04:07 +03006855};
6856
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006857static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
6858 enum punit_power_well power_well_id)
6859{
6860 struct i915_power_domains *power_domains = &dev_priv->power_domains;
6861 struct i915_power_well *power_well;
6862 int i;
6863
6864 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
6865 if (power_well->data == power_well_id)
6866 return power_well;
6867 }
6868
6869 return NULL;
6870}
6871
Imre Deakc1ca7272013-11-25 17:15:29 +02006872#define set_power_wells(power_domains, __power_wells) ({ \
6873 (power_domains)->power_wells = (__power_wells); \
6874 (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
6875})
6876
Imre Deakda7e29b2014-02-18 00:02:02 +02006877int intel_power_domains_init(struct drm_i915_private *dev_priv)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006878{
Imre Deak83c00f52013-10-25 17:36:47 +03006879 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02006880
Imre Deak83c00f52013-10-25 17:36:47 +03006881 mutex_init(&power_domains->lock);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006882
Imre Deakc1ca7272013-11-25 17:15:29 +02006883 /*
6884 * The enabling order will be from lower to higher indexed wells,
6885 * the disabling order is reversed.
6886 */
Imre Deakda7e29b2014-02-18 00:02:02 +02006887 if (IS_HASWELL(dev_priv->dev)) {
Imre Deakc1ca7272013-11-25 17:15:29 +02006888 set_power_wells(power_domains, hsw_power_wells);
6889 hsw_pwr = power_domains;
Imre Deakda7e29b2014-02-18 00:02:02 +02006890 } else if (IS_BROADWELL(dev_priv->dev)) {
Imre Deakc1ca7272013-11-25 17:15:29 +02006891 set_power_wells(power_domains, bdw_power_wells);
6892 hsw_pwr = power_domains;
Ville Syrjälä4811ff42014-06-28 02:04:07 +03006893 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
6894 set_power_wells(power_domains, chv_power_wells);
Imre Deak77961eb2014-03-05 16:20:56 +02006895 } else if (IS_VALLEYVIEW(dev_priv->dev)) {
6896 set_power_wells(power_domains, vlv_power_wells);
Imre Deakc1ca7272013-11-25 17:15:29 +02006897 } else {
Imre Deak1c2256d2013-11-25 17:15:34 +02006898 set_power_wells(power_domains, i9xx_always_on_power_well);
Imre Deakc1ca7272013-11-25 17:15:29 +02006899 }
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006900
6901 return 0;
6902}
6903
Imre Deakda7e29b2014-02-18 00:02:02 +02006904void intel_power_domains_remove(struct drm_i915_private *dev_priv)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006905{
6906 hsw_pwr = NULL;
6907}
6908
Imre Deakda7e29b2014-02-18 00:02:02 +02006909static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
Ville Syrjälä9cdb8262013-09-16 17:38:27 +03006910{
Imre Deak83c00f52013-10-25 17:36:47 +03006911 struct i915_power_domains *power_domains = &dev_priv->power_domains;
6912 struct i915_power_well *power_well;
Imre Deakc1ca7272013-11-25 17:15:29 +02006913 int i;
Ville Syrjälä9cdb8262013-09-16 17:38:27 +03006914
Imre Deak83c00f52013-10-25 17:36:47 +03006915 mutex_lock(&power_domains->lock);
Imre Deakbfafe932014-06-05 20:31:47 +03006916 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
Imre Deaka45f44662014-03-04 19:22:56 +02006917 power_well->ops->sync_hw(dev_priv, power_well);
Imre Deakbfafe932014-06-05 20:31:47 +03006918 power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
6919 power_well);
6920 }
Imre Deak83c00f52013-10-25 17:36:47 +03006921 mutex_unlock(&power_domains->lock);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006922}
6923
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006924static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
6925{
6926 struct i915_power_well *cmn =
6927 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
6928 struct i915_power_well *disp2d =
6929 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
6930
6931 /* nothing to do if common lane is already off */
6932 if (!cmn->ops->is_enabled(dev_priv, cmn))
6933 return;
6934
6935 /* If the display might be already active skip this */
6936 if (disp2d->ops->is_enabled(dev_priv, disp2d) &&
6937 I915_READ(DPIO_CTL) & DPIO_CMNRST)
6938 return;
6939
6940 DRM_DEBUG_KMS("toggling display PHY side reset\n");
6941
6942 /* cmnlane needs DPLL registers */
6943 disp2d->ops->enable(dev_priv, disp2d);
6944
6945 /*
6946 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
6947 * Need to assert and de-assert PHY SB reset by gating the
6948 * common lane power, then un-gating it.
6949 * Simply ungating isn't enough to reset the PHY enough to get
6950 * ports and lanes running.
6951 */
6952 cmn->ops->disable(dev_priv, cmn);
6953}
6954
Imre Deakda7e29b2014-02-18 00:02:02 +02006955void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
Paulo Zanonifa42e232013-01-25 16:59:11 -02006956{
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006957 struct drm_device *dev = dev_priv->dev;
Imre Deak0d116a22014-04-25 13:19:05 +03006958 struct i915_power_domains *power_domains = &dev_priv->power_domains;
6959
6960 power_domains->initializing = true;
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006961
6962 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
6963 mutex_lock(&power_domains->lock);
6964 vlv_cmnlane_wa(dev_priv);
6965 mutex_unlock(&power_domains->lock);
6966 }
6967
Paulo Zanonifa42e232013-01-25 16:59:11 -02006968 /* For now, we need the power well to be always enabled. */
Imre Deakda7e29b2014-02-18 00:02:02 +02006969 intel_display_set_init_power(dev_priv, true);
6970 intel_power_domains_resume(dev_priv);
Imre Deak0d116a22014-04-25 13:19:05 +03006971 power_domains->initializing = false;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006972}
6973
Paulo Zanonic67a4702013-08-19 13:18:09 -03006974void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
6975{
Paulo Zanonid361ae22014-03-07 20:08:12 -03006976 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006977}
6978
6979void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
6980{
Paulo Zanonid361ae22014-03-07 20:08:12 -03006981 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006982}
6983
Paulo Zanoni8a187452013-12-06 20:32:13 -02006984void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
6985{
6986 struct drm_device *dev = dev_priv->dev;
6987 struct device *device = &dev->pdev->dev;
6988
6989 if (!HAS_RUNTIME_PM(dev))
6990 return;
6991
6992 pm_runtime_get_sync(device);
6993 WARN(dev_priv->pm.suspended, "Device still suspended.\n");
6994}
6995
Imre Deakc6df39b2014-04-14 20:24:29 +03006996void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
6997{
6998 struct drm_device *dev = dev_priv->dev;
6999 struct device *device = &dev->pdev->dev;
7000
7001 if (!HAS_RUNTIME_PM(dev))
7002 return;
7003
7004 WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
7005 pm_runtime_get_noresume(device);
7006}
7007
Paulo Zanoni8a187452013-12-06 20:32:13 -02007008void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
7009{
7010 struct drm_device *dev = dev_priv->dev;
7011 struct device *device = &dev->pdev->dev;
7012
7013 if (!HAS_RUNTIME_PM(dev))
7014 return;
7015
7016 pm_runtime_mark_last_busy(device);
7017 pm_runtime_put_autosuspend(device);
7018}
7019
7020void intel_init_runtime_pm(struct drm_i915_private *dev_priv)
7021{
7022 struct drm_device *dev = dev_priv->dev;
7023 struct device *device = &dev->pdev->dev;
7024
Paulo Zanoni8a187452013-12-06 20:32:13 -02007025 if (!HAS_RUNTIME_PM(dev))
7026 return;
7027
7028 pm_runtime_set_active(device);
7029
Imre Deakaeab0b52014-04-14 20:24:36 +03007030 /*
7031 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
7032 * requirement.
7033 */
7034 if (!intel_enable_rc6(dev)) {
7035 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
7036 return;
7037 }
7038
Paulo Zanoni8a187452013-12-06 20:32:13 -02007039 pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
7040 pm_runtime_mark_last_busy(device);
7041 pm_runtime_use_autosuspend(device);
Paulo Zanoniba0239e2014-03-07 20:08:07 -03007042
7043 pm_runtime_put_autosuspend(device);
Paulo Zanoni8a187452013-12-06 20:32:13 -02007044}
7045
7046void intel_fini_runtime_pm(struct drm_i915_private *dev_priv)
7047{
7048 struct drm_device *dev = dev_priv->dev;
7049 struct device *device = &dev->pdev->dev;
7050
7051 if (!HAS_RUNTIME_PM(dev))
7052 return;
7053
Imre Deakaeab0b52014-04-14 20:24:36 +03007054 if (!intel_enable_rc6(dev))
7055 return;
7056
Paulo Zanoni8a187452013-12-06 20:32:13 -02007057 /* Make sure we're not suspended first. */
7058 pm_runtime_get_sync(device);
7059 pm_runtime_disable(device);
7060}
7061
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007062/* Set up chip specific power management-related functions */
7063void intel_init_pm(struct drm_device *dev)
7064{
7065 struct drm_i915_private *dev_priv = dev->dev_private;
7066
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01007067 if (HAS_FBC(dev)) {
Ville Syrjälä40045462013-11-28 17:29:59 +02007068 if (INTEL_INFO(dev)->gen >= 7) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007069 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
Ville Syrjälä40045462013-11-28 17:29:59 +02007070 dev_priv->display.enable_fbc = gen7_enable_fbc;
7071 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7072 } else if (INTEL_INFO(dev)->gen >= 5) {
7073 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7074 dev_priv->display.enable_fbc = ironlake_enable_fbc;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007075 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7076 } else if (IS_GM45(dev)) {
7077 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7078 dev_priv->display.enable_fbc = g4x_enable_fbc;
7079 dev_priv->display.disable_fbc = g4x_disable_fbc;
Ville Syrjälä40045462013-11-28 17:29:59 +02007080 } else {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007081 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7082 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7083 dev_priv->display.disable_fbc = i8xx_disable_fbc;
Ville Syrjälä993495a2013-12-12 17:27:40 +02007084
7085 /* This value was pulled out of someone's hat */
7086 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007087 }
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007088 }
7089
Daniel Vetterc921aba2012-04-26 23:28:17 +02007090 /* For cxsr */
7091 if (IS_PINEVIEW(dev))
7092 i915_pineview_get_mem_freq(dev);
7093 else if (IS_GEN5(dev))
7094 i915_ironlake_get_mem_freq(dev);
7095
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007096 /* For FIFO watermark updates */
7097 if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007098 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007099
Ville Syrjäläbd602542014-01-07 16:14:10 +02007100 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
7101 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
7102 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
7103 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
7104 dev_priv->display.update_wm = ilk_update_wm;
7105 dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
7106 } else {
7107 DRM_DEBUG_KMS("Failed to read display plane latency. "
7108 "Disable CxSR\n");
7109 }
7110
7111 if (IS_GEN5(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007112 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007113 else if (IS_GEN6(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007114 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007115 else if (IS_IVYBRIDGE(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007116 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007117 else if (IS_HASWELL(dev))
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007118 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007119 else if (INTEL_INFO(dev)->gen == 8)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007120 dev_priv->display.init_clock_gating = gen8_init_clock_gating;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007121 } else if (IS_CHERRYVIEW(dev)) {
7122 dev_priv->display.update_wm = valleyview_update_wm;
7123 dev_priv->display.init_clock_gating =
7124 cherryview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007125 } else if (IS_VALLEYVIEW(dev)) {
7126 dev_priv->display.update_wm = valleyview_update_wm;
7127 dev_priv->display.init_clock_gating =
7128 valleyview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007129 } else if (IS_PINEVIEW(dev)) {
7130 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
7131 dev_priv->is_ddr3,
7132 dev_priv->fsb_freq,
7133 dev_priv->mem_freq)) {
7134 DRM_INFO("failed to find known CxSR latency "
7135 "(found ddr%s fsb freq %d, mem freq %d), "
7136 "disabling CxSR\n",
7137 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7138 dev_priv->fsb_freq, dev_priv->mem_freq);
7139 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007140 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007141 dev_priv->display.update_wm = NULL;
7142 } else
7143 dev_priv->display.update_wm = pineview_update_wm;
7144 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7145 } else if (IS_G4X(dev)) {
7146 dev_priv->display.update_wm = g4x_update_wm;
7147 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7148 } else if (IS_GEN4(dev)) {
7149 dev_priv->display.update_wm = i965_update_wm;
7150 if (IS_CRESTLINE(dev))
7151 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7152 else if (IS_BROADWATER(dev))
7153 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7154 } else if (IS_GEN3(dev)) {
7155 dev_priv->display.update_wm = i9xx_update_wm;
7156 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
7157 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007158 } else if (IS_GEN2(dev)) {
7159 if (INTEL_INFO(dev)->num_pipes == 1) {
7160 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007161 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007162 } else {
7163 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007164 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007165 }
7166
7167 if (IS_I85X(dev) || IS_I865G(dev))
7168 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7169 else
7170 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7171 } else {
7172 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007173 }
7174}
7175
Ben Widawsky42c05262012-09-26 10:34:00 -07007176int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
7177{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007178 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007179
7180 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7181 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7182 return -EAGAIN;
7183 }
7184
7185 I915_WRITE(GEN6_PCODE_DATA, *val);
7186 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7187
7188 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7189 500)) {
7190 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7191 return -ETIMEDOUT;
7192 }
7193
7194 *val = I915_READ(GEN6_PCODE_DATA);
7195 I915_WRITE(GEN6_PCODE_DATA, 0);
7196
7197 return 0;
7198}
7199
7200int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
7201{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007202 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007203
7204 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7205 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7206 return -EAGAIN;
7207 }
7208
7209 I915_WRITE(GEN6_PCODE_DATA, val);
7210 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7211
7212 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7213 500)) {
7214 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7215 return -ETIMEDOUT;
7216 }
7217
7218 I915_WRITE(GEN6_PCODE_DATA, 0);
7219
7220 return 0;
7221}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007222
Fengguang Wub55dd642014-07-12 11:21:39 +02007223static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007224{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007225 int div;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007226
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007227 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007228 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007229 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007230 div = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007231 break;
7232 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007233 div = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007234 break;
7235 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007236 div = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007237 break;
7238 default:
7239 return -1;
7240 }
7241
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007242 return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007243}
7244
Fengguang Wub55dd642014-07-12 11:21:39 +02007245static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007246{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007247 int mul;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007248
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007249 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007250 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007251 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007252 mul = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007253 break;
7254 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007255 mul = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007256 break;
7257 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007258 mul = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007259 break;
7260 default:
7261 return -1;
7262 }
7263
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007264 return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007265}
7266
Fengguang Wub55dd642014-07-12 11:21:39 +02007267static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307268{
7269 int div, freq;
7270
7271 switch (dev_priv->rps.cz_freq) {
7272 case 200:
7273 div = 5;
7274 break;
7275 case 267:
7276 div = 6;
7277 break;
7278 case 320:
7279 case 333:
7280 case 400:
7281 div = 8;
7282 break;
7283 default:
7284 return -1;
7285 }
7286
7287 freq = (DIV_ROUND_CLOSEST((dev_priv->rps.cz_freq * val), 2 * div) / 2);
7288
7289 return freq;
7290}
7291
Fengguang Wub55dd642014-07-12 11:21:39 +02007292static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307293{
7294 int mul, opcode;
7295
7296 switch (dev_priv->rps.cz_freq) {
7297 case 200:
7298 mul = 5;
7299 break;
7300 case 267:
7301 mul = 6;
7302 break;
7303 case 320:
7304 case 333:
7305 case 400:
7306 mul = 8;
7307 break;
7308 default:
7309 return -1;
7310 }
7311
7312 opcode = (DIV_ROUND_CLOSEST((val * 2 * mul), dev_priv->rps.cz_freq) * 2);
7313
7314 return opcode;
7315}
7316
7317int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
7318{
7319 int ret = -1;
7320
7321 if (IS_CHERRYVIEW(dev_priv->dev))
7322 ret = chv_gpu_freq(dev_priv, val);
7323 else if (IS_VALLEYVIEW(dev_priv->dev))
7324 ret = byt_gpu_freq(dev_priv, val);
7325
7326 return ret;
7327}
7328
7329int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
7330{
7331 int ret = -1;
7332
7333 if (IS_CHERRYVIEW(dev_priv->dev))
7334 ret = chv_freq_opcode(dev_priv, val);
7335 else if (IS_VALLEYVIEW(dev_priv->dev))
7336 ret = byt_freq_opcode(dev_priv, val);
7337
7338 return ret;
7339}
7340
Daniel Vetterf742a552013-12-06 10:17:53 +01007341void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007342{
7343 struct drm_i915_private *dev_priv = dev->dev_private;
7344
Daniel Vetterf742a552013-12-06 10:17:53 +01007345 mutex_init(&dev_priv->rps.hw_lock);
7346
Chris Wilson907b28c2013-07-19 20:36:52 +01007347 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
7348 intel_gen6_powersave_work);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007349
Paulo Zanoni33688d92014-03-07 20:08:19 -03007350 dev_priv->pm.suspended = false;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007351 dev_priv->pm._irqs_disabled = false;
Chris Wilson907b28c2013-07-19 20:36:52 +01007352}