blob: 0055b8567a437e89f29186f0bbb9ac5b6815d346 [file] [log] [blame]
Ben Widawsky0260c422014-03-22 22:47:21 -07001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Please try to maintain the following order within this file unless it makes
24 * sense to do otherwise. From top to bottom:
25 * 1. typedefs
26 * 2. #defines, and macros
27 * 3. structure definitions
28 * 4. function prototypes
29 *
30 * Within each section, please try to order by generation in ascending order,
31 * from top to bottom (ie. gen6 on the top, gen8 on the bottom).
32 */
33
34#ifndef __I915_GEM_GTT_H__
35#define __I915_GEM_GTT_H__
36
Chris Wilson8ef85612016-04-28 09:56:39 +010037#include <linux/io-mapping.h>
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020038#include <linux/mm.h>
Chris Wilson8ef85612016-04-28 09:56:39 +010039
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020040#include "i915_gem_timeline.h"
Chris Wilsonb0decaf2016-08-04 07:52:44 +010041#include "i915_gem_request.h"
42
Chris Wilson49ef5292016-08-18 17:17:00 +010043#define I915_FENCE_REG_NONE -1
44#define I915_MAX_NUM_FENCES 32
45/* 32 fences + sign bit for FENCE_REG_NONE */
46#define I915_MAX_NUM_FENCE_BITS 6
47
Daniel Vetter4d884702014-08-06 15:04:47 +020048struct drm_i915_file_private;
Chris Wilson49ef5292016-08-18 17:17:00 +010049struct drm_i915_fence_reg;
Daniel Vetter4d884702014-08-06 15:04:47 +020050
Michel Thierry07749ef2015-03-16 16:00:54 +000051typedef uint32_t gen6_pte_t;
52typedef uint64_t gen8_pte_t;
53typedef uint64_t gen8_pde_t;
Michel Thierry762d9932015-07-30 11:05:29 +010054typedef uint64_t gen8_ppgtt_pdpe_t;
55typedef uint64_t gen8_ppgtt_pml4e_t;
Ben Widawsky0260c422014-03-22 22:47:21 -070056
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030057#define ggtt_total_entries(ggtt) ((ggtt)->base.total >> PAGE_SHIFT)
Ben Widawsky0260c422014-03-22 22:47:21 -070058
Ben Widawsky0260c422014-03-22 22:47:21 -070059/* gen6-hsw has bit 11-4 for physical addr bit 39-32 */
60#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
61#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
62#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
63#define GEN6_PTE_CACHE_LLC (2 << 1)
64#define GEN6_PTE_UNCACHED (1 << 1)
65#define GEN6_PTE_VALID (1 << 0)
66
Michel Thierry07749ef2015-03-16 16:00:54 +000067#define I915_PTES(pte_len) (PAGE_SIZE / (pte_len))
68#define I915_PTE_MASK(pte_len) (I915_PTES(pte_len) - 1)
69#define I915_PDES 512
70#define I915_PDE_MASK (I915_PDES - 1)
Ben Widawsky678d96f2015-03-16 16:00:56 +000071#define NUM_PTE(pde_shift) (1 << (pde_shift - PAGE_SHIFT))
Michel Thierry07749ef2015-03-16 16:00:54 +000072
73#define GEN6_PTES I915_PTES(sizeof(gen6_pte_t))
74#define GEN6_PD_SIZE (I915_PDES * PAGE_SIZE)
Ben Widawsky0260c422014-03-22 22:47:21 -070075#define GEN6_PD_ALIGN (PAGE_SIZE * 16)
Ben Widawsky678d96f2015-03-16 16:00:56 +000076#define GEN6_PDE_SHIFT 22
Ben Widawsky0260c422014-03-22 22:47:21 -070077#define GEN6_PDE_VALID (1 << 0)
78
79#define GEN7_PTE_CACHE_L3_LLC (3 << 1)
80
81#define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
82#define BYT_PTE_WRITEABLE (1 << 1)
83
84/* Cacheability Control is a 4-bit value. The low three bits are stored in bits
85 * 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
86 */
87#define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
88 (((bits) & 0x8) << (11 - 3)))
89#define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
90#define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
91#define HSW_WB_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x8)
92#define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
93#define HSW_WT_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x7)
94#define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
95#define HSW_PTE_UNCACHED (0)
96#define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
97#define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
98
99/* GEN8 legacy style address is defined as a 3 level page table:
100 * 31:30 | 29:21 | 20:12 | 11:0
101 * PDPE | PDE | PTE | offset
102 * The difference as compared to normal x86 3 level page table is the PDPEs are
103 * programmed via register.
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100104 *
105 * GEN8 48b legacy style address is defined as a 4 level page table:
106 * 47:39 | 38:30 | 29:21 | 20:12 | 11:0
107 * PML4E | PDPE | PDE | PTE | offset
Ben Widawsky0260c422014-03-22 22:47:21 -0700108 */
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100109#define GEN8_PML4ES_PER_PML4 512
110#define GEN8_PML4E_SHIFT 39
Michel Thierry762d9932015-07-30 11:05:29 +0100111#define GEN8_PML4E_MASK (GEN8_PML4ES_PER_PML4 - 1)
Ben Widawsky0260c422014-03-22 22:47:21 -0700112#define GEN8_PDPE_SHIFT 30
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100113/* NB: GEN8_PDPE_MASK is untrue for 32b platforms, but it has no impact on 32b page
114 * tables */
115#define GEN8_PDPE_MASK 0x1ff
Ben Widawsky0260c422014-03-22 22:47:21 -0700116#define GEN8_PDE_SHIFT 21
117#define GEN8_PDE_MASK 0x1ff
118#define GEN8_PTE_SHIFT 12
119#define GEN8_PTE_MASK 0x1ff
Ben Widawsky76643602015-01-22 17:01:24 +0000120#define GEN8_LEGACY_PDPES 4
Michel Thierry07749ef2015-03-16 16:00:54 +0000121#define GEN8_PTES I915_PTES(sizeof(gen8_pte_t))
Ben Widawsky0260c422014-03-22 22:47:21 -0700122
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000123#define I915_PDPES_PER_PDP(dev_priv) (USES_FULL_48BIT_PPGTT(dev_priv) ?\
124 GEN8_PML4ES_PER_PML4 : GEN8_LEGACY_PDPES)
Michel Thierry6ac18502015-07-29 17:23:46 +0100125
Ben Widawsky0260c422014-03-22 22:47:21 -0700126#define PPAT_UNCACHED_INDEX (_PAGE_PWT | _PAGE_PCD)
127#define PPAT_CACHED_PDE_INDEX 0 /* WB LLC */
128#define PPAT_CACHED_INDEX _PAGE_PAT /* WB LLCeLLC */
129#define PPAT_DISPLAY_ELLC_INDEX _PAGE_PCD /* WT eLLC */
130
Ville Syrjäläee0ce472014-04-09 13:28:01 +0300131#define CHV_PPAT_SNOOP (1<<6)
Ben Widawsky0260c422014-03-22 22:47:21 -0700132#define GEN8_PPAT_AGE(x) (x<<4)
133#define GEN8_PPAT_LLCeLLC (3<<2)
134#define GEN8_PPAT_LLCELLC (2<<2)
135#define GEN8_PPAT_LLC (1<<2)
136#define GEN8_PPAT_WB (3<<0)
137#define GEN8_PPAT_WT (2<<0)
138#define GEN8_PPAT_WC (1<<0)
139#define GEN8_PPAT_UC (0<<0)
140#define GEN8_PPAT_ELLC_OVERRIDE (0<<2)
141#define GEN8_PPAT(i, x) ((uint64_t) (x) << ((i) * 8))
142
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +0200143struct sg_table;
144
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000145enum i915_ggtt_view_type {
146 I915_GGTT_VIEW_NORMAL = 0,
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +0300147 I915_GGTT_VIEW_ROTATED,
148 I915_GGTT_VIEW_PARTIAL,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +0000149};
150
151struct intel_rotation_info {
Ville Syrjälä1663b9d2016-02-15 22:54:45 +0200152 struct {
153 /* tiles */
Ville Syrjälä6687c902015-09-15 13:16:41 +0300154 unsigned int width, height, stride, offset;
Ville Syrjälä1663b9d2016-02-15 22:54:45 +0200155 } plane[2];
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000156};
157
158struct i915_ggtt_view {
159 enum i915_ggtt_view_type type;
160
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +0300161 union {
162 struct {
Michel Thierry088e0df2015-08-07 17:40:17 +0100163 u64 offset;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +0300164 unsigned int size;
165 } partial;
Ville Syrjälä7723f47d2016-01-20 21:05:22 +0200166 struct intel_rotation_info rotated;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +0300167 } params;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000168};
169
170extern const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200171extern const struct i915_ggtt_view i915_ggtt_view_rotated;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000172
Ben Widawsky0260c422014-03-22 22:47:21 -0700173enum i915_cache_level;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000174
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +0200175struct i915_vma;
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100176
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300177struct i915_page_dma {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000178 struct page *page;
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300179 union {
180 dma_addr_t daddr;
181
182 /* For gen6/gen7 only. This is the offset in the GGTT
183 * where the page directory entries for PPGTT begin
184 */
185 uint32_t ggtt_offset;
186 };
187};
188
Mika Kuoppala567047b2015-06-25 18:35:12 +0300189#define px_base(px) (&(px)->base)
190#define px_page(px) (px_base(px)->page)
191#define px_dma(px) (px_base(px)->daddr)
192
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300193struct i915_page_table {
194 struct i915_page_dma base;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000195
196 unsigned long *used_ptes;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000197};
198
Michel Thierryec565b32015-04-08 12:13:23 +0100199struct i915_page_directory {
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300200 struct i915_page_dma base;
Ben Widawsky7324cc02015-02-24 16:22:35 +0000201
Michel Thierry33c88192015-04-08 12:13:33 +0100202 unsigned long *used_pdes;
Michel Thierryec565b32015-04-08 12:13:23 +0100203 struct i915_page_table *page_table[I915_PDES]; /* PDEs */
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000204};
205
Michel Thierryec565b32015-04-08 12:13:23 +0100206struct i915_page_directory_pointer {
Michel Thierry6ac18502015-07-29 17:23:46 +0100207 struct i915_page_dma base;
208
209 unsigned long *used_pdpes;
210 struct i915_page_directory **page_directory;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000211};
212
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100213struct i915_pml4 {
214 struct i915_page_dma base;
215
216 DECLARE_BITMAP(used_pml4es, GEN8_PML4ES_PER_PML4);
217 struct i915_page_directory_pointer *pdps[GEN8_PML4ES_PER_PML4];
218};
219
Ben Widawsky0260c422014-03-22 22:47:21 -0700220struct i915_address_space {
221 struct drm_mm mm;
Chris Wilson80b204b2016-10-28 13:58:58 +0100222 struct i915_gem_timeline timeline;
Chris Wilson49d73912016-11-29 09:50:08 +0000223 struct drm_i915_private *i915;
Chris Wilson2bfa9962016-08-04 07:52:25 +0100224 /* Every address space belongs to a struct file - except for the global
225 * GTT that is owned by the driver (and so @file is set to NULL). In
226 * principle, no information should leak from one context to another
227 * (or between files/processes etc) unless explicitly shared by the
228 * owner. Tracking the owner is important in order to free up per-file
229 * objects along with the file, to aide resource tracking, and to
230 * assign blame.
231 */
232 struct drm_i915_file_private *file;
Ben Widawsky0260c422014-03-22 22:47:21 -0700233 struct list_head global_link;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300234 u64 start; /* Start offset always 0 for dri2 */
235 u64 total; /* size addr space maps (ex. 2GB for ggtt) */
Ben Widawsky0260c422014-03-22 22:47:21 -0700236
Chris Wilson50e046b2016-08-04 07:52:46 +0100237 bool closed;
238
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100239 struct i915_page_dma scratch_page;
Mika Kuoppala79ab9372015-06-25 18:35:17 +0300240 struct i915_page_table *scratch_pt;
241 struct i915_page_directory *scratch_pd;
Michel Thierry69ab76f2015-07-29 17:23:55 +0100242 struct i915_page_directory_pointer *scratch_pdp; /* GEN8+ & 48b PPGTT */
Ben Widawsky0260c422014-03-22 22:47:21 -0700243
244 /**
245 * List of objects currently involved in rendering.
246 *
247 * Includes buffers having the contents of their GPU caches
John Harrison97b2a6a2014-11-24 18:49:26 +0000248 * flushed, not necessarily primitives. last_read_req
Ben Widawsky0260c422014-03-22 22:47:21 -0700249 * represents when the rendering involved will be completed.
250 *
251 * A reference is held on the buffer while on this list.
252 */
253 struct list_head active_list;
254
255 /**
256 * LRU list of objects which are not in the ringbuffer and
257 * are ready to unbind, but are still in the GTT.
258 *
John Harrison97b2a6a2014-11-24 18:49:26 +0000259 * last_read_req is NULL while an object is in this list.
Ben Widawsky0260c422014-03-22 22:47:21 -0700260 *
261 * A reference is not held on the buffer while on this list,
262 * as merely being GTT-bound shouldn't prevent its being
263 * freed, and we'll pull it off the list in the free path.
264 */
265 struct list_head inactive_list;
266
Chris Wilson50e046b2016-08-04 07:52:46 +0100267 /**
268 * List of vma that have been unbound.
269 *
270 * A reference is not held on the buffer while on this list.
271 */
272 struct list_head unbound_list;
273
Ben Widawsky0260c422014-03-22 22:47:21 -0700274 /* FIXME: Need a more generic return type */
Michel Thierry07749ef2015-03-16 16:00:54 +0000275 gen6_pte_t (*pte_encode)(dma_addr_t addr,
276 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200277 u32 flags); /* Create a valid PTE */
Daniel Vetterf329f5f2015-04-14 17:35:15 +0200278 /* flags for pte_encode */
279#define PTE_READ_ONLY (1<<0)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000280 int (*allocate_va_range)(struct i915_address_space *vm,
281 uint64_t start,
282 uint64_t length);
Ben Widawsky0260c422014-03-22 22:47:21 -0700283 void (*clear_range)(struct i915_address_space *vm,
284 uint64_t start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200285 uint64_t length);
Chris Wilsond6473f52016-06-10 14:22:59 +0530286 void (*insert_page)(struct i915_address_space *vm,
287 dma_addr_t addr,
288 uint64_t offset,
289 enum i915_cache_level cache_level,
290 u32 flags);
Ben Widawsky0260c422014-03-22 22:47:21 -0700291 void (*insert_entries)(struct i915_address_space *vm,
292 struct sg_table *st,
293 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530294 enum i915_cache_level cache_level, u32 flags);
Ben Widawsky0260c422014-03-22 22:47:21 -0700295 void (*cleanup)(struct i915_address_space *vm);
Daniel Vetter777dc5b2015-04-14 17:35:12 +0200296 /** Unmap an object from an address space. This usually consists of
297 * setting the valid PTE entries to a reserved scratch page. */
298 void (*unbind_vma)(struct i915_vma *vma);
299 /* Map an object into an address space with the given cache flags. */
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200300 int (*bind_vma)(struct i915_vma *vma,
301 enum i915_cache_level cache_level,
302 u32 flags);
Ben Widawsky0260c422014-03-22 22:47:21 -0700303};
304
Chris Wilson2bfa9962016-08-04 07:52:25 +0100305#define i915_is_ggtt(V) (!(V)->file)
Chris Wilson596c5922016-02-26 11:03:20 +0000306
Ben Widawsky0260c422014-03-22 22:47:21 -0700307/* The Graphics Translation Table is the way in which GEN hardware translates a
308 * Graphics Virtual Address into a Physical Address. In addition to the normal
309 * collateral associated with any va->pa translations GEN hardware also has a
310 * portion of the GTT which can be mapped by the CPU and remain both coherent
311 * and correct (in cases like swizzling). That region is referred to as GMADR in
312 * the spec.
313 */
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200314struct i915_ggtt {
Ben Widawsky0260c422014-03-22 22:47:21 -0700315 struct i915_address_space base;
Chris Wilsonf7bbe782016-08-19 16:54:27 +0100316 struct io_mapping mappable; /* Mapping to our CPU mappable region */
Ben Widawsky0260c422014-03-22 22:47:21 -0700317
Paulo Zanoni3c6b29b2016-12-15 11:23:55 -0200318 /* Stolen memory is segmented in hardware with different portions
319 * offlimits to certain functions.
320 *
321 * The drm_mm is initialised to the total accessible range, as found
322 * from the PCI config. On Broadwell+, this is further restricted to
323 * avoid the first page! The upper end of stolen memory is reserved for
324 * hardware functions and similarly removed from the accessible range.
325 */
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300326 size_t stolen_size; /* Total size of stolen memory */
Paulo Zanoni3c6b29b2016-12-15 11:23:55 -0200327 size_t stolen_usable_size; /* Total size minus reserved ranges */
Sagar Arun Kamble274008e2016-02-06 00:13:29 +0530328 size_t stolen_reserved_base;
329 size_t stolen_reserved_size;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300330 u64 mappable_end; /* End offset that we can CPU map */
Ben Widawsky0260c422014-03-22 22:47:21 -0700331 phys_addr_t mappable_base; /* PA of our GMADR */
332
333 /** "Graphics Stolen Memory" holds the global PTEs */
334 void __iomem *gsm;
335
336 bool do_idle_maps;
337
338 int mtrr;
Chris Wilson95374d72016-10-12 10:05:20 +0100339
340 struct drm_mm_node error_capture;
Ben Widawsky0260c422014-03-22 22:47:21 -0700341};
342
343struct i915_hw_ppgtt {
344 struct i915_address_space base;
345 struct kref ref;
346 struct drm_mm_node node;
Ben Widawsky563222a2015-03-19 12:53:28 +0000347 unsigned long pd_dirty_rings;
Ben Widawsky0260c422014-03-22 22:47:21 -0700348 union {
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100349 struct i915_pml4 pml4; /* GEN8+ & 48b PPGTT */
350 struct i915_page_directory_pointer pdp; /* GEN8+ */
351 struct i915_page_directory pd; /* GEN6-7 */
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000352 };
Ben Widawsky0260c422014-03-22 22:47:21 -0700353
Ben Widawsky678d96f2015-03-16 16:00:56 +0000354 gen6_pte_t __iomem *pd_addr;
355
Ben Widawsky0260c422014-03-22 22:47:21 -0700356 int (*enable)(struct i915_hw_ppgtt *ppgtt);
357 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +0100358 struct drm_i915_gem_request *req);
Ben Widawsky0260c422014-03-22 22:47:21 -0700359 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
360};
361
Dave Gordon731f74c2016-06-24 19:37:46 +0100362/*
363 * gen6_for_each_pde() iterates over every pde from start until start+length.
364 * If start and start+length are not perfectly divisible, the macro will round
365 * down and up as needed. Start=0 and length=2G effectively iterates over
366 * every PDE in the system. The macro modifies ALL its parameters except 'pd',
367 * so each of the other parameters should preferably be a simple variable, or
368 * at most an lvalue with no side-effects!
Ben Widawsky678d96f2015-03-16 16:00:56 +0000369 */
Dave Gordon731f74c2016-06-24 19:37:46 +0100370#define gen6_for_each_pde(pt, pd, start, length, iter) \
371 for (iter = gen6_pde_index(start); \
372 length > 0 && iter < I915_PDES && \
373 (pt = (pd)->page_table[iter], true); \
374 ({ u32 temp = ALIGN(start+1, 1 << GEN6_PDE_SHIFT); \
375 temp = min(temp - start, length); \
376 start += temp, length -= temp; }), ++iter)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000377
Dave Gordon731f74c2016-06-24 19:37:46 +0100378#define gen6_for_all_pdes(pt, pd, iter) \
379 for (iter = 0; \
380 iter < I915_PDES && \
381 (pt = (pd)->page_table[iter], true); \
382 ++iter)
Michel Thierry09942c62015-04-08 12:13:30 +0100383
Ben Widawsky678d96f2015-03-16 16:00:56 +0000384static inline uint32_t i915_pte_index(uint64_t address, uint32_t pde_shift)
385{
386 const uint32_t mask = NUM_PTE(pde_shift) - 1;
387
388 return (address >> PAGE_SHIFT) & mask;
389}
390
391/* Helper to counts the number of PTEs within the given length. This count
392 * does not cross a page table boundary, so the max value would be
393 * GEN6_PTES for GEN6, and GEN8_PTES for GEN8.
394*/
395static inline uint32_t i915_pte_count(uint64_t addr, size_t length,
396 uint32_t pde_shift)
397{
Alan69603db2016-02-17 14:20:46 +0000398 const uint64_t mask = ~((1ULL << pde_shift) - 1);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000399 uint64_t end;
400
401 WARN_ON(length == 0);
402 WARN_ON(offset_in_page(addr|length));
403
404 end = addr + length;
405
406 if ((addr & mask) != (end & mask))
407 return NUM_PTE(pde_shift) - i915_pte_index(addr, pde_shift);
408
409 return i915_pte_index(end, pde_shift) - i915_pte_index(addr, pde_shift);
410}
411
412static inline uint32_t i915_pde_index(uint64_t addr, uint32_t shift)
413{
414 return (addr >> shift) & I915_PDE_MASK;
415}
416
417static inline uint32_t gen6_pte_index(uint32_t addr)
418{
419 return i915_pte_index(addr, GEN6_PDE_SHIFT);
420}
421
422static inline size_t gen6_pte_count(uint32_t addr, uint32_t length)
423{
424 return i915_pte_count(addr, length, GEN6_PDE_SHIFT);
425}
426
427static inline uint32_t gen6_pde_index(uint32_t addr)
428{
429 return i915_pde_index(addr, GEN6_PDE_SHIFT);
430}
431
Michel Thierry9271d952015-04-08 12:13:26 +0100432/* Equivalent to the gen6 version, For each pde iterates over every pde
433 * between from start until start + length. On gen8+ it simply iterates
434 * over every page directory entry in a page directory.
435 */
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000436#define gen8_for_each_pde(pt, pd, start, length, iter) \
437 for (iter = gen8_pde_index(start); \
438 length > 0 && iter < I915_PDES && \
439 (pt = (pd)->page_table[iter], true); \
440 ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDE_SHIFT); \
441 temp = min(temp - start, length); \
442 start += temp, length -= temp; }), ++iter)
Michel Thierry9271d952015-04-08 12:13:26 +0100443
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000444#define gen8_for_each_pdpe(pd, pdp, start, length, iter) \
445 for (iter = gen8_pdpe_index(start); \
446 length > 0 && iter < I915_PDPES_PER_PDP(dev) && \
447 (pd = (pdp)->page_directory[iter], true); \
448 ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDPE_SHIFT); \
449 temp = min(temp - start, length); \
450 start += temp, length -= temp; }), ++iter)
Michel Thierry9271d952015-04-08 12:13:26 +0100451
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000452#define gen8_for_each_pml4e(pdp, pml4, start, length, iter) \
453 for (iter = gen8_pml4e_index(start); \
454 length > 0 && iter < GEN8_PML4ES_PER_PML4 && \
455 (pdp = (pml4)->pdps[iter], true); \
456 ({ u64 temp = ALIGN(start+1, 1ULL << GEN8_PML4E_SHIFT); \
457 temp = min(temp - start, length); \
458 start += temp, length -= temp; }), ++iter)
Michel Thierry762d9932015-07-30 11:05:29 +0100459
Michel Thierry9271d952015-04-08 12:13:26 +0100460static inline uint32_t gen8_pte_index(uint64_t address)
461{
462 return i915_pte_index(address, GEN8_PDE_SHIFT);
463}
464
465static inline uint32_t gen8_pde_index(uint64_t address)
466{
467 return i915_pde_index(address, GEN8_PDE_SHIFT);
468}
469
470static inline uint32_t gen8_pdpe_index(uint64_t address)
471{
472 return (address >> GEN8_PDPE_SHIFT) & GEN8_PDPE_MASK;
473}
474
475static inline uint32_t gen8_pml4e_index(uint64_t address)
476{
Michel Thierry762d9932015-07-30 11:05:29 +0100477 return (address >> GEN8_PML4E_SHIFT) & GEN8_PML4E_MASK;
Michel Thierry9271d952015-04-08 12:13:26 +0100478}
479
Michel Thierry33c88192015-04-08 12:13:33 +0100480static inline size_t gen8_pte_count(uint64_t address, uint64_t length)
481{
482 return i915_pte_count(address, length, GEN8_PDE_SHIFT);
483}
484
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300485static inline dma_addr_t
486i915_page_dir_dma_addr(const struct i915_hw_ppgtt *ppgtt, const unsigned n)
487{
488 return test_bit(n, ppgtt->pdp.used_pdpes) ?
Mika Kuoppala567047b2015-06-25 18:35:12 +0300489 px_dma(ppgtt->pdp.page_directory[n]) :
Mika Kuoppala79ab9372015-06-25 18:35:17 +0300490 px_dma(ppgtt->base.scratch_pd);
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300491}
492
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +0200493static inline struct i915_ggtt *
494i915_vm_to_ggtt(struct i915_address_space *vm)
495{
496 GEM_BUG_ON(!i915_is_ggtt(vm));
497 return container_of(vm, struct i915_ggtt, base);
498}
499
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100500int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv);
501int i915_ggtt_init_hw(struct drm_i915_private *dev_priv);
502int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +0100503int i915_gem_init_ggtt(struct drm_i915_private *dev_priv);
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100504void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv);
Daniel Vetteree960be2014-08-06 15:04:45 +0200505
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +0000506int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv);
Daniel Vetteree960be2014-08-06 15:04:45 +0200507void i915_ppgtt_release(struct kref *kref);
Chris Wilson2bfa9962016-08-04 07:52:25 +0100508struct i915_hw_ppgtt *i915_ppgtt_create(struct drm_i915_private *dev_priv,
Chris Wilson80b204b2016-10-28 13:58:58 +0100509 struct drm_i915_file_private *fpriv,
510 const char *name);
Daniel Vetteree960be2014-08-06 15:04:45 +0200511static inline void i915_ppgtt_get(struct i915_hw_ppgtt *ppgtt)
512{
513 if (ppgtt)
514 kref_get(&ppgtt->ref);
515}
516static inline void i915_ppgtt_put(struct i915_hw_ppgtt *ppgtt)
517{
518 if (ppgtt)
519 kref_put(&ppgtt->ref, i915_ppgtt_release);
520}
Ben Widawsky0260c422014-03-22 22:47:21 -0700521
Chris Wilsondc979972016-05-10 14:10:04 +0100522void i915_check_and_clear_faults(struct drm_i915_private *dev_priv);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000523void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv);
524void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv);
Ben Widawsky0260c422014-03-22 22:47:21 -0700525
Chris Wilson03ac84f2016-10-28 13:58:36 +0100526int __must_check i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
527 struct sg_table *pages);
528void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
529 struct sg_table *pages);
Ben Widawsky0260c422014-03-22 22:47:21 -0700530
Chris Wilson59bfa122016-08-04 16:32:31 +0100531/* Flags used by pin/bind&friends. */
Chris Wilson305bc232016-08-04 16:32:33 +0100532#define PIN_NONBLOCK BIT(0)
533#define PIN_MAPPABLE BIT(1)
534#define PIN_ZONE_4G BIT(2)
Chris Wilson82118872016-08-18 17:17:05 +0100535#define PIN_NONFAULT BIT(3)
Chris Wilson305bc232016-08-04 16:32:33 +0100536
537#define PIN_MBZ BIT(5) /* I915_VMA_PIN_OVERFLOW */
538#define PIN_GLOBAL BIT(6) /* I915_VMA_GLOBAL_BIND */
539#define PIN_USER BIT(7) /* I915_VMA_LOCAL_BIND */
540#define PIN_UPDATE BIT(8)
541
542#define PIN_HIGH BIT(9)
543#define PIN_OFFSET_BIAS BIT(10)
544#define PIN_OFFSET_FIXED BIT(11)
Chris Wilson59bfa122016-08-04 16:32:31 +0100545#define PIN_OFFSET_MASK (~4095)
546
Ben Widawsky0260c422014-03-22 22:47:21 -0700547#endif