blob: 5adb92b387dca615dab50daf002c0978cd6fef59 [file] [log] [blame]
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01001/*
Ivo van Doorn96481b22010-08-06 20:47:57 +02002 Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02003 Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01004 Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
Gertjan van Wingerdecce5fc42009-11-10 22:42:40 +01005 Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01006
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01007 Based on the original rt2800pci.c and rt2800usb.c.
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01008 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
9 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
10 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
11 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
12 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
13 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010014 <http://rt2x00.serialmonkey.com>
15
16 This program is free software; you can redistribute it and/or modify
17 it under the terms of the GNU General Public License as published by
18 the Free Software Foundation; either version 2 of the License, or
19 (at your option) any later version.
20
21 This program is distributed in the hope that it will be useful,
22 but WITHOUT ANY WARRANTY; without even the implied warranty of
23 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 GNU General Public License for more details.
25
26 You should have received a copy of the GNU General Public License
27 along with this program; if not, write to the
28 Free Software Foundation, Inc.,
29 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
32/*
33 Module: rt2800lib
34 Abstract: rt2800 generic device routines.
35 */
36
Ivo van Doornf31c9a82010-07-11 12:30:37 +020037#include <linux/crc-ccitt.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010038#include <linux/kernel.h>
39#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010041
42#include "rt2x00.h"
43#include "rt2800lib.h"
44#include "rt2800.h"
45
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010046/*
47 * Register access.
48 * All access to the CSR registers will go through the methods
49 * rt2800_register_read and rt2800_register_write.
50 * BBP and RF register require indirect register access,
51 * and use the CSR registers BBPCSR and RFCSR to achieve this.
52 * These indirect registers work with busy bits,
53 * and we will try maximal REGISTER_BUSY_COUNT times to access
54 * the register while taking a REGISTER_BUSY_DELAY us delay
55 * between each attampt. When the busy bit is still set at that time,
56 * the access attempt is considered to have failed,
57 * and we will print an error.
58 * The _lock versions must be used if you already hold the csr_mutex
59 */
60#define WAIT_FOR_BBP(__dev, __reg) \
61 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
62#define WAIT_FOR_RFCSR(__dev, __reg) \
63 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
64#define WAIT_FOR_RF(__dev, __reg) \
65 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
66#define WAIT_FOR_MCU(__dev, __reg) \
67 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
68 H2M_MAILBOX_CSR_OWNER, (__reg))
69
Helmut Schaabaff8002010-04-28 09:58:59 +020070static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
71{
72 /* check for rt2872 on SoC */
73 if (!rt2x00_is_soc(rt2x00dev) ||
74 !rt2x00_rt(rt2x00dev, RT2872))
75 return false;
76
77 /* we know for sure that these rf chipsets are used on rt305x boards */
78 if (rt2x00_rf(rt2x00dev, RF3020) ||
79 rt2x00_rf(rt2x00dev, RF3021) ||
80 rt2x00_rf(rt2x00dev, RF3022))
81 return true;
82
Stanislaw Gruszka92941382013-01-26 18:13:50 +010083 WARNING(rt2x00dev, "Unknown RF chipset on rt305x\n");
Helmut Schaabaff8002010-04-28 09:58:59 +020084 return false;
85}
86
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010087static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
88 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010089{
90 u32 reg;
91
92 mutex_lock(&rt2x00dev->csr_mutex);
93
94 /*
95 * Wait until the BBP becomes available, afterwards we
96 * can safely write the new data into the register.
97 */
98 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
99 reg = 0;
100 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
101 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
102 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
103 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200104 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100105
106 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
107 }
108
109 mutex_unlock(&rt2x00dev->csr_mutex);
110}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100111
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100112static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
113 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100114{
115 u32 reg;
116
117 mutex_lock(&rt2x00dev->csr_mutex);
118
119 /*
120 * Wait until the BBP becomes available, afterwards we
121 * can safely write the read request into the register.
122 * After the data has been written, we wait until hardware
123 * returns the correct value, if at any time the register
124 * doesn't become available in time, reg will be 0xffffffff
125 * which means we return 0xff to the caller.
126 */
127 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
128 reg = 0;
129 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
130 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
131 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200132 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100133
134 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
135
136 WAIT_FOR_BBP(rt2x00dev, &reg);
137 }
138
139 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
140
141 mutex_unlock(&rt2x00dev->csr_mutex);
142}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100143
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100144static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
145 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100146{
147 u32 reg;
148
149 mutex_lock(&rt2x00dev->csr_mutex);
150
151 /*
152 * Wait until the RFCSR becomes available, afterwards we
153 * can safely write the new data into the register.
154 */
155 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
156 reg = 0;
157 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
158 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
159 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
160 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
161
162 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
163 }
164
165 mutex_unlock(&rt2x00dev->csr_mutex);
166}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100167
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100168static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
169 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100170{
171 u32 reg;
172
173 mutex_lock(&rt2x00dev->csr_mutex);
174
175 /*
176 * Wait until the RFCSR becomes available, afterwards we
177 * can safely write the read request into the register.
178 * After the data has been written, we wait until hardware
179 * returns the correct value, if at any time the register
180 * doesn't become available in time, reg will be 0xffffffff
181 * which means we return 0xff to the caller.
182 */
183 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
184 reg = 0;
185 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
186 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
187 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
188
189 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
190
191 WAIT_FOR_RFCSR(rt2x00dev, &reg);
192 }
193
194 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
195
196 mutex_unlock(&rt2x00dev->csr_mutex);
197}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100198
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100199static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
200 const unsigned int word, const u32 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100201{
202 u32 reg;
203
204 mutex_lock(&rt2x00dev->csr_mutex);
205
206 /*
207 * Wait until the RF becomes available, afterwards we
208 * can safely write the new data into the register.
209 */
210 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
211 reg = 0;
212 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
213 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
214 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
215 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
216
217 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
218 rt2x00_rf_write(rt2x00dev, word, value);
219 }
220
221 mutex_unlock(&rt2x00dev->csr_mutex);
222}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100223
Woody Hung16ebd602012-07-31 21:53:33 +0800224static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
225{
226 u32 reg;
227 int i, count;
228
229 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
230 if (rt2x00_get_field32(reg, WLAN_EN))
231 return 0;
232
233 rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
234 rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
235 rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
236 rt2x00_set_field32(&reg, WLAN_EN, 1);
237 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
238
239 udelay(REGISTER_BUSY_DELAY);
240
241 count = 0;
242 do {
243 /*
244 * Check PLL_LD & XTAL_RDY.
245 */
246 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
247 rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
248 if (rt2x00_get_field32(reg, PLL_LD) &&
249 rt2x00_get_field32(reg, XTAL_RDY))
250 break;
251 udelay(REGISTER_BUSY_DELAY);
252 }
253
254 if (i >= REGISTER_BUSY_COUNT) {
255
256 if (count >= 10)
257 return -EIO;
258
259 rt2800_register_write(rt2x00dev, 0x58, 0x018);
260 udelay(REGISTER_BUSY_DELAY);
261 rt2800_register_write(rt2x00dev, 0x58, 0x418);
262 udelay(REGISTER_BUSY_DELAY);
263 rt2800_register_write(rt2x00dev, 0x58, 0x618);
264 udelay(REGISTER_BUSY_DELAY);
265 count++;
266 } else {
267 count = 0;
268 }
269
270 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
271 rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
272 rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
273 rt2x00_set_field32(&reg, WLAN_RESET, 1);
274 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
275 udelay(10);
276 rt2x00_set_field32(&reg, WLAN_RESET, 0);
277 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
278 udelay(10);
279 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
280 } while (count != 0);
281
282 return 0;
283}
284
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100285void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
286 const u8 command, const u8 token,
287 const u8 arg0, const u8 arg1)
288{
289 u32 reg;
290
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100291 /*
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100292 * SOC devices don't support MCU requests.
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100293 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100294 if (rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100295 return;
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100296
297 mutex_lock(&rt2x00dev->csr_mutex);
298
299 /*
300 * Wait until the MCU becomes available, afterwards we
301 * can safely write the new data into the register.
302 */
303 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
304 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
305 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
306 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
307 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
308 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
309
310 reg = 0;
311 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
312 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
313 }
314
315 mutex_unlock(&rt2x00dev->csr_mutex);
316}
317EXPORT_SYMBOL_GPL(rt2800_mcu_request);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100318
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200319int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
320{
321 unsigned int i = 0;
322 u32 reg;
323
324 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
325 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
326 if (reg && reg != ~0)
327 return 0;
328 msleep(1);
329 }
330
331 ERROR(rt2x00dev, "Unstable hardware.\n");
332 return -EBUSY;
333}
334EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
335
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100336int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
337{
338 unsigned int i;
339 u32 reg;
340
Helmut Schaa08e53102010-11-04 20:37:47 +0100341 /*
342 * Some devices are really slow to respond here. Wait a whole second
343 * before timing out.
344 */
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100345 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
346 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
347 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
348 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
349 return 0;
350
Helmut Schaa08e53102010-11-04 20:37:47 +0100351 msleep(10);
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100352 }
353
Jakub Kicinski52b82432012-04-03 03:40:49 +0200354 ERROR(rt2x00dev, "WPDMA TX/RX busy [0x%08x].\n", reg);
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100355 return -EACCES;
356}
357EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
358
Jakub Kicinskif7b395e2012-04-03 03:40:47 +0200359void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
360{
361 u32 reg;
362
363 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
364 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
365 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
366 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
367 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
368 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
369 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
370}
371EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
372
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200373static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
374{
375 u16 fw_crc;
376 u16 crc;
377
378 /*
379 * The last 2 bytes in the firmware array are the crc checksum itself,
380 * this means that we should never pass those 2 bytes to the crc
381 * algorithm.
382 */
383 fw_crc = (data[len - 2] << 8 | data[len - 1]);
384
385 /*
386 * Use the crc ccitt algorithm.
387 * This will return the same value as the legacy driver which
388 * used bit ordering reversion on the both the firmware bytes
389 * before input input as well as on the final output.
390 * Obviously using crc ccitt directly is much more efficient.
391 */
392 crc = crc_ccitt(~0, data, len - 2);
393
394 /*
395 * There is a small difference between the crc-itu-t + bitrev and
396 * the crc-ccitt crc calculation. In the latter method the 2 bytes
397 * will be swapped, use swab16 to convert the crc to the correct
398 * value.
399 */
400 crc = swab16(crc);
401
402 return fw_crc == crc;
403}
404
405int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
406 const u8 *data, const size_t len)
407{
408 size_t offset = 0;
409 size_t fw_len;
410 bool multiple;
411
412 /*
413 * PCI(e) & SOC devices require firmware with a length
414 * of 8kb. USB devices require firmware files with a length
415 * of 4kb. Certain USB chipsets however require different firmware,
416 * which Ralink only provides attached to the original firmware
417 * file. Thus for USB devices, firmware files have a length
Woody Hunga89534e2012-06-13 15:01:16 +0800418 * which is a multiple of 4kb. The firmware for rt3290 chip also
419 * have a length which is a multiple of 4kb.
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200420 */
Woody Hunga89534e2012-06-13 15:01:16 +0800421 if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200422 fw_len = 4096;
Woody Hunga89534e2012-06-13 15:01:16 +0800423 else
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200424 fw_len = 8192;
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200425
Woody Hunga89534e2012-06-13 15:01:16 +0800426 multiple = true;
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200427 /*
428 * Validate the firmware length
429 */
430 if (len != fw_len && (!multiple || (len % fw_len) != 0))
431 return FW_BAD_LENGTH;
432
433 /*
434 * Check if the chipset requires one of the upper parts
435 * of the firmware.
436 */
437 if (rt2x00_is_usb(rt2x00dev) &&
438 !rt2x00_rt(rt2x00dev, RT2860) &&
439 !rt2x00_rt(rt2x00dev, RT2872) &&
440 !rt2x00_rt(rt2x00dev, RT3070) &&
441 ((len / fw_len) == 1))
442 return FW_BAD_VERSION;
443
444 /*
445 * 8kb firmware files must be checked as if it were
446 * 2 separate firmware files.
447 */
448 while (offset < len) {
449 if (!rt2800_check_firmware_crc(data + offset, fw_len))
450 return FW_BAD_CRC;
451
452 offset += fw_len;
453 }
454
455 return FW_OK;
456}
457EXPORT_SYMBOL_GPL(rt2800_check_firmware);
458
459int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
460 const u8 *data, const size_t len)
461{
462 unsigned int i;
463 u32 reg;
Woody Hung16ebd602012-07-31 21:53:33 +0800464 int retval;
465
466 if (rt2x00_rt(rt2x00dev, RT3290)) {
467 retval = rt2800_enable_wlan_rt3290(rt2x00dev);
468 if (retval)
469 return -EBUSY;
470 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200471
472 /*
Ivo van Doornb9eca242010-08-30 21:13:54 +0200473 * If driver doesn't wake up firmware here,
474 * rt2800_load_firmware will hang forever when interface is up again.
475 */
476 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
477
478 /*
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200479 * Wait for stable hardware.
480 */
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200481 if (rt2800_wait_csr_ready(rt2x00dev))
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200482 return -EBUSY;
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200483
Gabor Juhosadde5882011-03-03 11:46:45 +0100484 if (rt2x00_is_pci(rt2x00dev)) {
Woody Hunga89534e2012-06-13 15:01:16 +0800485 if (rt2x00_rt(rt2x00dev, RT3290) ||
486 rt2x00_rt(rt2x00dev, RT3572) ||
John Li2ed71882012-02-17 17:33:06 +0800487 rt2x00_rt(rt2x00dev, RT5390) ||
488 rt2x00_rt(rt2x00dev, RT5392)) {
Gabor Juhosadde5882011-03-03 11:46:45 +0100489 rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
490 rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
491 rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
492 rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
493 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200494 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
Gabor Juhosadde5882011-03-03 11:46:45 +0100495 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200496
Jakub Kicinskib7e1d222012-04-03 03:40:48 +0200497 rt2800_disable_wpdma(rt2x00dev);
498
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200499 /*
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200500 * Write firmware to the device.
501 */
502 rt2800_drv_write_firmware(rt2x00dev, data, len);
503
504 /*
505 * Wait for device to stabilize.
506 */
507 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
508 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
509 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
510 break;
511 msleep(1);
512 }
513
514 if (i == REGISTER_BUSY_COUNT) {
515 ERROR(rt2x00dev, "PBF system register not ready.\n");
516 return -EBUSY;
517 }
518
519 /*
Stanislaw Gruszka4ed1dd22012-01-24 14:09:07 +0100520 * Disable DMA, will be reenabled later when enabling
521 * the radio.
522 */
Jakub Kicinskif7b395e2012-04-03 03:40:47 +0200523 rt2800_disable_wpdma(rt2x00dev);
Stanislaw Gruszka4ed1dd22012-01-24 14:09:07 +0100524
525 /*
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200526 * Initialize firmware.
527 */
528 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
529 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Stanislaw Gruszka87561302013-03-16 19:19:45 +0100530 if (rt2x00_is_usb(rt2x00dev)) {
Stanislaw Gruszka0c17cf92012-01-24 14:09:06 +0100531 rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
Stanislaw Gruszka87561302013-03-16 19:19:45 +0100532 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
533 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200534 msleep(1);
535
536 return 0;
537}
538EXPORT_SYMBOL_GPL(rt2800_load_firmware);
539
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200540void rt2800_write_tx_data(struct queue_entry *entry,
541 struct txentry_desc *txdesc)
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200542{
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200543 __le32 *txwi = rt2800_drv_get_txwi(entry);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200544 u32 word;
545
546 /*
547 * Initialize TX Info descriptor
548 */
549 rt2x00_desc_read(txwi, 0, &word);
550 rt2x00_set_field32(&word, TXWI_W0_FRAG,
551 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn84804cd2010-08-06 20:46:19 +0200552 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
553 test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200554 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
555 rt2x00_set_field32(&word, TXWI_W0_TS,
556 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
557 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
558 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
Helmut Schaa26a1d072011-03-03 19:42:35 +0100559 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
560 txdesc->u.ht.mpdu_density);
561 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
562 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200563 rt2x00_set_field32(&word, TXWI_W0_BW,
564 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
565 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
566 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
Helmut Schaa26a1d072011-03-03 19:42:35 +0100567 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200568 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
569 rt2x00_desc_write(txwi, 0, word);
570
571 rt2x00_desc_read(txwi, 1, &word);
572 rt2x00_set_field32(&word, TXWI_W1_ACK,
573 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
574 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
575 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
Helmut Schaa26a1d072011-03-03 19:42:35 +0100576 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200577 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
578 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
Helmut Schaaa2b13282011-09-08 14:38:01 +0200579 txdesc->key_idx : txdesc->u.ht.wcid);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200580 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
581 txdesc->length);
Helmut Schaa2b23cda2010-11-04 20:38:15 +0100582 rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
Ivo van Doornbc8a9792010-10-02 11:32:43 +0200583 rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200584 rt2x00_desc_write(txwi, 1, word);
585
586 /*
587 * Always write 0 to IV/EIV fields, hardware will insert the IV
588 * from the IVEIV register when TXD_W3_WIV is set to 0.
589 * When TXD_W3_WIV is set to 1 it will use the IV data
590 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
591 * crypto entry in the registers should be used to encrypt the frame.
592 */
593 _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
594 _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
595}
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200596EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200597
Helmut Schaaff6133b2010-10-09 13:34:11 +0200598static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200599{
Luigi Tarenga7fc41752012-01-31 18:51:23 +0100600 s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
601 s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
602 s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
Ivo van Doorn74861922010-07-11 12:23:50 +0200603 u16 eeprom;
604 u8 offset0;
605 u8 offset1;
606 u8 offset2;
607
Ivo van Doorne5ef5ba2010-08-06 20:49:27 +0200608 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Ivo van Doorn74861922010-07-11 12:23:50 +0200609 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
610 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
611 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
612 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
613 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
614 } else {
615 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
616 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
617 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
618 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
619 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
620 }
621
622 /*
623 * Convert the value from the descriptor into the RSSI value
624 * If the value in the descriptor is 0, it is considered invalid
625 * and the default (extremely low) rssi value is assumed
626 */
627 rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
628 rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
629 rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
630
631 /*
632 * mac80211 only accepts a single RSSI value. Calculating the
633 * average doesn't deliver a fair answer either since -60:-60 would
634 * be considered equally good as -50:-70 while the second is the one
635 * which gives less energy...
636 */
637 rssi0 = max(rssi0, rssi1);
Luigi Tarenga7fc41752012-01-31 18:51:23 +0100638 return (int)max(rssi0, rssi2);
Ivo van Doorn74861922010-07-11 12:23:50 +0200639}
640
641void rt2800_process_rxwi(struct queue_entry *entry,
642 struct rxdone_entry_desc *rxdesc)
643{
644 __le32 *rxwi = (__le32 *) entry->skb->data;
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200645 u32 word;
646
647 rt2x00_desc_read(rxwi, 0, &word);
648
649 rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
650 rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
651
652 rt2x00_desc_read(rxwi, 1, &word);
653
654 if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
655 rxdesc->flags |= RX_FLAG_SHORT_GI;
656
657 if (rt2x00_get_field32(word, RXWI_W1_BW))
658 rxdesc->flags |= RX_FLAG_40MHZ;
659
660 /*
661 * Detect RX rate, always use MCS as signal type.
662 */
663 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
664 rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
665 rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
666
667 /*
668 * Mask of 0x8 bit to remove the short preamble flag.
669 */
670 if (rxdesc->rate_mode == RATE_MODE_CCK)
671 rxdesc->signal &= ~0x8;
672
673 rt2x00_desc_read(rxwi, 2, &word);
674
Ivo van Doorn74861922010-07-11 12:23:50 +0200675 /*
676 * Convert descriptor AGC value to RSSI value.
677 */
678 rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200679
680 /*
681 * Remove RXWI descriptor from start of buffer.
682 */
Ivo van Doorn74861922010-07-11 12:23:50 +0200683 skb_pull(entry->skb, RXWI_DESC_SIZE);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200684}
685EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
686
Helmut Schaa31937c42011-09-07 20:10:02 +0200687void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi)
Helmut Schaa14433332010-10-02 11:27:03 +0200688{
689 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Helmut Schaab34793e2010-10-02 11:34:56 +0200690 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Helmut Schaa14433332010-10-02 11:27:03 +0200691 struct txdone_entry_desc txdesc;
692 u32 word;
693 u16 mcs, real_mcs;
Helmut Schaab34793e2010-10-02 11:34:56 +0200694 int aggr, ampdu;
Helmut Schaa14433332010-10-02 11:27:03 +0200695
696 /*
697 * Obtain the status about this packet.
698 */
699 txdesc.flags = 0;
Helmut Schaa14433332010-10-02 11:27:03 +0200700 rt2x00_desc_read(txwi, 0, &word);
Helmut Schaab34793e2010-10-02 11:34:56 +0200701
Helmut Schaa14433332010-10-02 11:27:03 +0200702 mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
Helmut Schaab34793e2010-10-02 11:34:56 +0200703 ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
704
Helmut Schaa14433332010-10-02 11:27:03 +0200705 real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
Helmut Schaab34793e2010-10-02 11:34:56 +0200706 aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
707
708 /*
709 * If a frame was meant to be sent as a single non-aggregated MPDU
710 * but ended up in an aggregate the used tx rate doesn't correlate
711 * with the one specified in the TXWI as the whole aggregate is sent
712 * with the same rate.
713 *
714 * For example: two frames are sent to rt2x00, the first one sets
715 * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
716 * and requests MCS15. If the hw aggregates both frames into one
717 * AMDPU the tx status for both frames will contain MCS7 although
718 * the frame was sent successfully.
719 *
720 * Hence, replace the requested rate with the real tx rate to not
721 * confuse the rate control algortihm by providing clearly wrong
722 * data.
723 */
Helmut Schaa5356d962011-03-03 19:40:33 +0100724 if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
Helmut Schaab34793e2010-10-02 11:34:56 +0200725 skbdesc->tx_rate_idx = real_mcs;
726 mcs = real_mcs;
727 }
Helmut Schaa14433332010-10-02 11:27:03 +0200728
Helmut Schaaf16d2db2011-03-28 13:35:21 +0200729 if (aggr == 1 || ampdu == 1)
730 __set_bit(TXDONE_AMPDU, &txdesc.flags);
731
Helmut Schaa14433332010-10-02 11:27:03 +0200732 /*
733 * Ralink has a retry mechanism using a global fallback
734 * table. We setup this fallback table to try the immediate
735 * lower rate for all rates. In the TX_STA_FIFO, the MCS field
736 * always contains the MCS used for the last transmission, be
737 * it successful or not.
738 */
739 if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
740 /*
741 * Transmission succeeded. The number of retries is
742 * mcs - real_mcs
743 */
744 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
745 txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
746 } else {
747 /*
748 * Transmission failed. The number of retries is
749 * always 7 in this case (for a total number of 8
750 * frames sent).
751 */
752 __set_bit(TXDONE_FAILURE, &txdesc.flags);
753 txdesc.retry = rt2x00dev->long_retry;
754 }
755
756 /*
757 * the frame was retried at least once
758 * -> hw used fallback rates
759 */
760 if (txdesc.retry)
761 __set_bit(TXDONE_FALLBACK, &txdesc.flags);
762
763 rt2x00lib_txdone(entry, &txdesc);
764}
765EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
766
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200767void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
768{
769 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
770 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
771 unsigned int beacon_base;
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100772 unsigned int padding_len;
Seth Forsheed76dfc62011-02-14 08:52:25 -0600773 u32 orig_reg, reg;
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200774
775 /*
776 * Disable beaconing while we are reloading the beacon data,
777 * otherwise we might be sending out invalid data.
778 */
779 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Seth Forsheed76dfc62011-02-14 08:52:25 -0600780 orig_reg = reg;
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200781 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
782 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
783
784 /*
785 * Add space for the TXWI in front of the skb.
786 */
Stanislaw Gruszkab52398b2011-07-30 13:32:56 +0200787 memset(skb_push(entry->skb, TXWI_DESC_SIZE), 0, TXWI_DESC_SIZE);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200788
789 /*
790 * Register descriptor details in skb frame descriptor.
791 */
792 skbdesc->flags |= SKBDESC_DESC_IN_SKB;
793 skbdesc->desc = entry->skb->data;
794 skbdesc->desc_len = TXWI_DESC_SIZE;
795
796 /*
797 * Add the TXWI for the beacon to the skb.
798 */
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200799 rt2800_write_tx_data(entry, txdesc);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200800
801 /*
802 * Dump beacon to userspace through debugfs.
803 */
804 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
805
806 /*
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100807 * Write entire beacon with TXWI and padding to register.
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200808 */
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100809 padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
Seth Forsheed76dfc62011-02-14 08:52:25 -0600810 if (padding_len && skb_pad(entry->skb, padding_len)) {
811 ERROR(rt2x00dev, "Failure padding beacon, aborting\n");
812 /* skb freed by skb_pad() on failure */
813 entry->skb = NULL;
814 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
815 return;
816 }
817
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200818 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100819 rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
820 entry->skb->len + padding_len);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200821
822 /*
823 * Enable beaconing again.
824 */
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200825 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
826 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
827
828 /*
829 * Clean up beacon skb.
830 */
831 dev_kfree_skb_any(entry->skb);
832 entry->skb = NULL;
833}
Ivo van Doorn50e888e2010-07-11 12:26:12 +0200834EXPORT_SYMBOL_GPL(rt2800_write_beacon);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200835
Helmut Schaa69cf36a2011-01-30 13:16:03 +0100836static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
837 unsigned int beacon_base)
Helmut Schaafdb87252010-06-29 21:48:06 +0200838{
839 int i;
840
841 /*
842 * For the Beacon base registers we only need to clear
843 * the whole TXWI which (when set to 0) will invalidate
844 * the entire beacon.
845 */
846 for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
847 rt2800_register_write(rt2x00dev, beacon_base + i, 0);
848}
849
Helmut Schaa69cf36a2011-01-30 13:16:03 +0100850void rt2800_clear_beacon(struct queue_entry *entry)
851{
852 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
853 u32 reg;
854
855 /*
856 * Disable beaconing while we are reloading the beacon data,
857 * otherwise we might be sending out invalid data.
858 */
859 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
860 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
861 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
862
863 /*
864 * Clear beacon.
865 */
866 rt2800_clear_beacon_register(rt2x00dev,
867 HW_BEACON_OFFSET(entry->entry_idx));
868
869 /*
870 * Enabled beaconing again.
871 */
872 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
873 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
874}
875EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
876
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100877#ifdef CONFIG_RT2X00_LIB_DEBUGFS
878const struct rt2x00debug rt2800_rt2x00debug = {
879 .owner = THIS_MODULE,
880 .csr = {
881 .read = rt2800_register_read,
882 .write = rt2800_register_write,
883 .flags = RT2X00DEBUGFS_OFFSET,
884 .word_base = CSR_REG_BASE,
885 .word_size = sizeof(u32),
886 .word_count = CSR_REG_SIZE / sizeof(u32),
887 },
888 .eeprom = {
889 .read = rt2x00_eeprom_read,
890 .write = rt2x00_eeprom_write,
891 .word_base = EEPROM_BASE,
892 .word_size = sizeof(u16),
893 .word_count = EEPROM_SIZE / sizeof(u16),
894 },
895 .bbp = {
896 .read = rt2800_bbp_read,
897 .write = rt2800_bbp_write,
898 .word_base = BBP_BASE,
899 .word_size = sizeof(u8),
900 .word_count = BBP_SIZE / sizeof(u8),
901 },
902 .rf = {
903 .read = rt2x00_rf_read,
904 .write = rt2800_rf_write,
905 .word_base = RF_BASE,
906 .word_size = sizeof(u32),
907 .word_count = RF_SIZE / sizeof(u32),
908 },
Anisse Astierf2bd7f12012-04-19 15:53:10 +0200909 .rfcsr = {
910 .read = rt2800_rfcsr_read,
911 .write = rt2800_rfcsr_write,
912 .word_base = RFCSR_BASE,
913 .word_size = sizeof(u8),
914 .word_count = RFCSR_SIZE / sizeof(u8),
915 },
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100916};
917EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
918#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
919
920int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
921{
922 u32 reg;
923
Woody Hunga89534e2012-06-13 15:01:16 +0800924 if (rt2x00_rt(rt2x00dev, RT3290)) {
925 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
926 return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
927 } else {
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +0200928 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
929 return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
Woody Hunga89534e2012-06-13 15:01:16 +0800930 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100931}
932EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
933
934#ifdef CONFIG_RT2X00_LIB_LEDS
935static void rt2800_brightness_set(struct led_classdev *led_cdev,
936 enum led_brightness brightness)
937{
938 struct rt2x00_led *led =
939 container_of(led_cdev, struct rt2x00_led, led_dev);
940 unsigned int enabled = brightness != LED_OFF;
941 unsigned int bg_mode =
942 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
943 unsigned int polarity =
944 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
945 EEPROM_FREQ_LED_POLARITY);
946 unsigned int ledmode =
947 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
948 EEPROM_FREQ_LED_MODE);
Layne Edwards44704e52011-04-18 15:26:00 +0200949 u32 reg;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100950
Layne Edwards44704e52011-04-18 15:26:00 +0200951 /* Check for SoC (SOC devices don't support MCU requests) */
952 if (rt2x00_is_soc(led->rt2x00dev)) {
953 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
954
955 /* Set LED Polarity */
956 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
957
958 /* Set LED Mode */
959 if (led->type == LED_TYPE_RADIO) {
960 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
961 enabled ? 3 : 0);
962 } else if (led->type == LED_TYPE_ASSOC) {
963 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
964 enabled ? 3 : 0);
965 } else if (led->type == LED_TYPE_QUALITY) {
966 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
967 enabled ? 3 : 0);
968 }
969
970 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
971
972 } else {
973 if (led->type == LED_TYPE_RADIO) {
974 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
975 enabled ? 0x20 : 0);
976 } else if (led->type == LED_TYPE_ASSOC) {
977 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
978 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
979 } else if (led->type == LED_TYPE_QUALITY) {
980 /*
981 * The brightness is divided into 6 levels (0 - 5),
982 * The specs tell us the following levels:
983 * 0, 1 ,3, 7, 15, 31
984 * to determine the level in a simple way we can simply
985 * work with bitshifting:
986 * (1 << level) - 1
987 */
988 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
989 (1 << brightness / (LED_FULL / 6)) - 1,
990 polarity);
991 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100992 }
993}
994
Gertjan van Wingerdeb3579d62009-12-30 11:36:34 +0100995static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100996 struct rt2x00_led *led, enum led_type type)
997{
998 led->rt2x00dev = rt2x00dev;
999 led->type = type;
1000 led->led_dev.brightness_set = rt2800_brightness_set;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001001 led->flags = LED_INITIALIZED;
1002}
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001003#endif /* CONFIG_RT2X00_LIB_LEDS */
1004
1005/*
1006 * Configuration handlers.
1007 */
Helmut Schaaa2b13282011-09-08 14:38:01 +02001008static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
1009 const u8 *address,
1010 int wcid)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001011{
1012 struct mac_wcid_entry wcid_entry;
Helmut Schaaa2b13282011-09-08 14:38:01 +02001013 u32 offset;
1014
1015 offset = MAC_WCID_ENTRY(wcid);
1016
1017 memset(&wcid_entry, 0xff, sizeof(wcid_entry));
1018 if (address)
1019 memcpy(wcid_entry.mac, address, ETH_ALEN);
1020
1021 rt2800_register_multiwrite(rt2x00dev, offset,
1022 &wcid_entry, sizeof(wcid_entry));
1023}
1024
1025static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
1026{
1027 u32 offset;
1028 offset = MAC_WCID_ATTR_ENTRY(wcid);
1029 rt2800_register_write(rt2x00dev, offset, 0);
1030}
1031
1032static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
1033 int wcid, u32 bssidx)
1034{
1035 u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
1036 u32 reg;
1037
1038 /*
1039 * The BSS Idx numbers is split in a main value of 3 bits,
1040 * and a extended field for adding one additional bit to the value.
1041 */
1042 rt2800_register_read(rt2x00dev, offset, &reg);
1043 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
1044 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
1045 (bssidx & 0x8) >> 3);
1046 rt2800_register_write(rt2x00dev, offset, reg);
1047}
1048
1049static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
1050 struct rt2x00lib_crypto *crypto,
1051 struct ieee80211_key_conf *key)
1052{
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001053 struct mac_iveiv_entry iveiv_entry;
1054 u32 offset;
1055 u32 reg;
1056
1057 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
1058
Ivo van Doorne4a0ab32010-06-14 22:14:19 +02001059 if (crypto->cmd == SET_KEY) {
1060 rt2800_register_read(rt2x00dev, offset, &reg);
1061 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
1062 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
1063 /*
1064 * Both the cipher as the BSS Idx numbers are split in a main
1065 * value of 3 bits, and a extended field for adding one additional
1066 * bit to the value.
1067 */
1068 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
1069 (crypto->cipher & 0x7));
1070 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
1071 (crypto->cipher & 0x8) >> 3);
Ivo van Doorne4a0ab32010-06-14 22:14:19 +02001072 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
1073 rt2800_register_write(rt2x00dev, offset, reg);
1074 } else {
Helmut Schaaa2b13282011-09-08 14:38:01 +02001075 /* Delete the cipher without touching the bssidx */
1076 rt2800_register_read(rt2x00dev, offset, &reg);
1077 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
1078 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
1079 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
1080 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
1081 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorne4a0ab32010-06-14 22:14:19 +02001082 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001083
1084 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
1085
1086 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
1087 if ((crypto->cipher == CIPHER_TKIP) ||
1088 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
1089 (crypto->cipher == CIPHER_AES))
1090 iveiv_entry.iv[3] |= 0x20;
1091 iveiv_entry.iv[3] |= key->keyidx << 6;
1092 rt2800_register_multiwrite(rt2x00dev, offset,
1093 &iveiv_entry, sizeof(iveiv_entry));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001094}
1095
1096int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
1097 struct rt2x00lib_crypto *crypto,
1098 struct ieee80211_key_conf *key)
1099{
1100 struct hw_key_entry key_entry;
1101 struct rt2x00_field32 field;
1102 u32 offset;
1103 u32 reg;
1104
1105 if (crypto->cmd == SET_KEY) {
1106 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
1107
1108 memcpy(key_entry.key, crypto->key,
1109 sizeof(key_entry.key));
1110 memcpy(key_entry.tx_mic, crypto->tx_mic,
1111 sizeof(key_entry.tx_mic));
1112 memcpy(key_entry.rx_mic, crypto->rx_mic,
1113 sizeof(key_entry.rx_mic));
1114
1115 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
1116 rt2800_register_multiwrite(rt2x00dev, offset,
1117 &key_entry, sizeof(key_entry));
1118 }
1119
1120 /*
1121 * The cipher types are stored over multiple registers
1122 * starting with SHARED_KEY_MODE_BASE each word will have
1123 * 32 bits and contains the cipher types for 2 bssidx each.
1124 * Using the correct defines correctly will cause overhead,
1125 * so just calculate the correct offset.
1126 */
1127 field.bit_offset = 4 * (key->hw_key_idx % 8);
1128 field.bit_mask = 0x7 << field.bit_offset;
1129
1130 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
1131
1132 rt2800_register_read(rt2x00dev, offset, &reg);
1133 rt2x00_set_field32(&reg, field,
1134 (crypto->cmd == SET_KEY) * crypto->cipher);
1135 rt2800_register_write(rt2x00dev, offset, reg);
1136
1137 /*
1138 * Update WCID information
1139 */
Helmut Schaaa2b13282011-09-08 14:38:01 +02001140 rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
1141 rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
1142 crypto->bssidx);
1143 rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001144
1145 return 0;
1146}
1147EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
1148
Helmut Schaaa2b13282011-09-08 14:38:01 +02001149static inline int rt2800_find_wcid(struct rt2x00_dev *rt2x00dev)
Helmut Schaa1ed38112011-03-03 19:44:33 +01001150{
Helmut Schaaa2b13282011-09-08 14:38:01 +02001151 struct mac_wcid_entry wcid_entry;
Helmut Schaa1ed38112011-03-03 19:44:33 +01001152 int idx;
Helmut Schaaa2b13282011-09-08 14:38:01 +02001153 u32 offset;
Helmut Schaa1ed38112011-03-03 19:44:33 +01001154
1155 /*
Helmut Schaaa2b13282011-09-08 14:38:01 +02001156 * Search for the first free WCID entry and return the corresponding
1157 * index.
Helmut Schaa1ed38112011-03-03 19:44:33 +01001158 *
1159 * Make sure the WCID starts _after_ the last possible shared key
1160 * entry (>32).
1161 *
1162 * Since parts of the pairwise key table might be shared with
1163 * the beacon frame buffers 6 & 7 we should only write into the
1164 * first 222 entries.
1165 */
1166 for (idx = 33; idx <= 222; idx++) {
Helmut Schaaa2b13282011-09-08 14:38:01 +02001167 offset = MAC_WCID_ENTRY(idx);
1168 rt2800_register_multiread(rt2x00dev, offset, &wcid_entry,
1169 sizeof(wcid_entry));
1170 if (is_broadcast_ether_addr(wcid_entry.mac))
Helmut Schaa1ed38112011-03-03 19:44:33 +01001171 return idx;
1172 }
Helmut Schaaa2b13282011-09-08 14:38:01 +02001173
1174 /*
1175 * Use -1 to indicate that we don't have any more space in the WCID
1176 * table.
1177 */
Helmut Schaa1ed38112011-03-03 19:44:33 +01001178 return -1;
1179}
1180
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001181int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
1182 struct rt2x00lib_crypto *crypto,
1183 struct ieee80211_key_conf *key)
1184{
1185 struct hw_key_entry key_entry;
1186 u32 offset;
1187
1188 if (crypto->cmd == SET_KEY) {
Helmut Schaaa2b13282011-09-08 14:38:01 +02001189 /*
1190 * Allow key configuration only for STAs that are
1191 * known by the hw.
1192 */
1193 if (crypto->wcid < 0)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001194 return -ENOSPC;
Helmut Schaaa2b13282011-09-08 14:38:01 +02001195 key->hw_key_idx = crypto->wcid;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001196
1197 memcpy(key_entry.key, crypto->key,
1198 sizeof(key_entry.key));
1199 memcpy(key_entry.tx_mic, crypto->tx_mic,
1200 sizeof(key_entry.tx_mic));
1201 memcpy(key_entry.rx_mic, crypto->rx_mic,
1202 sizeof(key_entry.rx_mic));
1203
1204 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
1205 rt2800_register_multiwrite(rt2x00dev, offset,
1206 &key_entry, sizeof(key_entry));
1207 }
1208
1209 /*
1210 * Update WCID information
1211 */
Helmut Schaaa2b13282011-09-08 14:38:01 +02001212 rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001213
1214 return 0;
1215}
1216EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
1217
Helmut Schaaa2b13282011-09-08 14:38:01 +02001218int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
1219 struct ieee80211_sta *sta)
1220{
1221 int wcid;
1222 struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
1223
1224 /*
1225 * Find next free WCID.
1226 */
1227 wcid = rt2800_find_wcid(rt2x00dev);
1228
1229 /*
1230 * Store selected wcid even if it is invalid so that we can
1231 * later decide if the STA is uploaded into the hw.
1232 */
1233 sta_priv->wcid = wcid;
1234
1235 /*
1236 * No space left in the device, however, we can still communicate
1237 * with the STA -> No error.
1238 */
1239 if (wcid < 0)
1240 return 0;
1241
1242 /*
1243 * Clean up WCID attributes and write STA address to the device.
1244 */
1245 rt2800_delete_wcid_attr(rt2x00dev, wcid);
1246 rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
1247 rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
1248 rt2x00lib_get_bssidx(rt2x00dev, vif));
1249 return 0;
1250}
1251EXPORT_SYMBOL_GPL(rt2800_sta_add);
1252
1253int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, int wcid)
1254{
1255 /*
1256 * Remove WCID entry, no need to clean the attributes as they will
1257 * get renewed when the WCID is reused.
1258 */
1259 rt2800_config_wcid(rt2x00dev, NULL, wcid);
1260
1261 return 0;
1262}
1263EXPORT_SYMBOL_GPL(rt2800_sta_remove);
1264
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001265void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
1266 const unsigned int filter_flags)
1267{
1268 u32 reg;
1269
1270 /*
1271 * Start configuration steps.
1272 * Note that the version error will always be dropped
1273 * and broadcast frames will always be accepted since
1274 * there is no filter for it at this time.
1275 */
1276 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
1277 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
1278 !(filter_flags & FIF_FCSFAIL));
1279 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
1280 !(filter_flags & FIF_PLCPFAIL));
1281 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
1282 !(filter_flags & FIF_PROMISC_IN_BSS));
1283 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
1284 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
1285 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
1286 !(filter_flags & FIF_ALLMULTI));
1287 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
1288 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
1289 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
1290 !(filter_flags & FIF_CONTROL));
1291 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
1292 !(filter_flags & FIF_CONTROL));
1293 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
1294 !(filter_flags & FIF_CONTROL));
1295 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
1296 !(filter_flags & FIF_CONTROL));
1297 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
1298 !(filter_flags & FIF_CONTROL));
1299 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
1300 !(filter_flags & FIF_PSPOLL));
Helmut Schaa84e9e8ebd2013-01-17 17:34:32 +01001301 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 0);
Helmut Schaa48839932011-11-24 09:13:26 +01001302 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
1303 !(filter_flags & FIF_CONTROL));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001304 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
1305 !(filter_flags & FIF_CONTROL));
1306 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
1307}
1308EXPORT_SYMBOL_GPL(rt2800_config_filter);
1309
1310void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
1311 struct rt2x00intf_conf *conf, const unsigned int flags)
1312{
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001313 u32 reg;
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001314 bool update_bssid = false;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001315
1316 if (flags & CONFIG_UPDATE_TYPE) {
1317 /*
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001318 * Enable synchronisation.
1319 */
1320 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001321 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001322 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Helmut Schaa15a533c2011-04-18 15:28:04 +02001323
1324 if (conf->sync == TSF_SYNC_AP_NONE) {
1325 /*
1326 * Tune beacon queue transmit parameters for AP mode
1327 */
1328 rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
1329 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
1330 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
1331 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
1332 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
1333 rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
1334 } else {
1335 rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
1336 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
1337 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
1338 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
1339 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
1340 rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
1341 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001342 }
1343
1344 if (flags & CONFIG_UPDATE_MAC) {
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001345 if (flags & CONFIG_UPDATE_TYPE &&
1346 conf->sync == TSF_SYNC_AP_NONE) {
1347 /*
1348 * The BSSID register has to be set to our own mac
1349 * address in AP mode.
1350 */
1351 memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
1352 update_bssid = true;
1353 }
1354
Ivo van Doornc600c822010-08-30 21:14:15 +02001355 if (!is_zero_ether_addr((const u8 *)conf->mac)) {
1356 reg = le32_to_cpu(conf->mac[1]);
1357 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
1358 conf->mac[1] = cpu_to_le32(reg);
1359 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001360
1361 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
1362 conf->mac, sizeof(conf->mac));
1363 }
1364
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001365 if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
Ivo van Doornc600c822010-08-30 21:14:15 +02001366 if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
1367 reg = le32_to_cpu(conf->bssid[1]);
1368 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
1369 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
1370 conf->bssid[1] = cpu_to_le32(reg);
1371 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001372
1373 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
1374 conf->bssid, sizeof(conf->bssid));
1375 }
1376}
1377EXPORT_SYMBOL_GPL(rt2800_config_intf);
1378
Helmut Schaa87c19152010-10-02 11:28:34 +02001379static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
1380 struct rt2x00lib_erp *erp)
1381{
1382 bool any_sta_nongf = !!(erp->ht_opmode &
1383 IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
1384 u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
1385 u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
1386 u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
1387 u32 reg;
1388
1389 /* default protection rate for HT20: OFDM 24M */
1390 mm20_rate = gf20_rate = 0x4004;
1391
1392 /* default protection rate for HT40: duplicate OFDM 24M */
1393 mm40_rate = gf40_rate = 0x4084;
1394
1395 switch (protection) {
1396 case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
1397 /*
1398 * All STAs in this BSS are HT20/40 but there might be
1399 * STAs not supporting greenfield mode.
1400 * => Disable protection for HT transmissions.
1401 */
1402 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
1403
1404 break;
1405 case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
1406 /*
1407 * All STAs in this BSS are HT20 or HT20/40 but there
1408 * might be STAs not supporting greenfield mode.
1409 * => Protect all HT40 transmissions.
1410 */
1411 mm20_mode = gf20_mode = 0;
1412 mm40_mode = gf40_mode = 2;
1413
1414 break;
1415 case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
1416 /*
1417 * Nonmember protection:
1418 * According to 802.11n we _should_ protect all
1419 * HT transmissions (but we don't have to).
1420 *
1421 * But if cts_protection is enabled we _shall_ protect
1422 * all HT transmissions using a CCK rate.
1423 *
1424 * And if any station is non GF we _shall_ protect
1425 * GF transmissions.
1426 *
1427 * We decide to protect everything
1428 * -> fall through to mixed mode.
1429 */
1430 case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
1431 /*
1432 * Legacy STAs are present
1433 * => Protect all HT transmissions.
1434 */
1435 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
1436
1437 /*
1438 * If erp protection is needed we have to protect HT
1439 * transmissions with CCK 11M long preamble.
1440 */
1441 if (erp->cts_protection) {
1442 /* don't duplicate RTS/CTS in CCK mode */
1443 mm20_rate = mm40_rate = 0x0003;
1444 gf20_rate = gf40_rate = 0x0003;
1445 }
1446 break;
Joe Perches6403eab2011-06-03 11:51:20 +00001447 }
Helmut Schaa87c19152010-10-02 11:28:34 +02001448
1449 /* check for STAs not supporting greenfield mode */
1450 if (any_sta_nongf)
1451 gf20_mode = gf40_mode = 2;
1452
1453 /* Update HT protection config */
1454 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
1455 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
1456 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
1457 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
1458
1459 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
1460 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
1461 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
1462 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
1463
1464 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
1465 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
1466 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
1467 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
1468
1469 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
1470 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
1471 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
1472 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
1473}
1474
Helmut Schaa02044642010-09-08 20:56:32 +02001475void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
1476 u32 changed)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001477{
1478 u32 reg;
1479
Helmut Schaa02044642010-09-08 20:56:32 +02001480 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
1481 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1482 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
1483 !!erp->short_preamble);
1484 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
1485 !!erp->short_preamble);
1486 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1487 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001488
Helmut Schaa02044642010-09-08 20:56:32 +02001489 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
1490 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
1491 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
1492 erp->cts_protection ? 2 : 0);
1493 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1494 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001495
Helmut Schaa02044642010-09-08 20:56:32 +02001496 if (changed & BSS_CHANGED_BASIC_RATES) {
1497 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
1498 erp->basic_rates);
1499 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1500 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001501
Helmut Schaa02044642010-09-08 20:56:32 +02001502 if (changed & BSS_CHANGED_ERP_SLOT) {
1503 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1504 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
1505 erp->slot_time);
1506 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001507
Helmut Schaa02044642010-09-08 20:56:32 +02001508 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
1509 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
1510 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
1511 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001512
Helmut Schaa02044642010-09-08 20:56:32 +02001513 if (changed & BSS_CHANGED_BEACON_INT) {
1514 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1515 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
1516 erp->beacon_int * 16);
1517 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1518 }
Helmut Schaa87c19152010-10-02 11:28:34 +02001519
1520 if (changed & BSS_CHANGED_HT)
1521 rt2800_config_ht_opmode(rt2x00dev, erp);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001522}
1523EXPORT_SYMBOL_GPL(rt2800_config_erp);
1524
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001525static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
1526{
1527 u32 reg;
1528 u16 eeprom;
1529 u8 led_ctrl, led_g_mode, led_r_mode;
1530
1531 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
1532 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
1533 rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
1534 rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
1535 } else {
1536 rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
1537 rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
1538 }
1539 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
1540
1541 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
1542 led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
1543 led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
1544 if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
1545 led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
1546 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
1547 led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
1548 if (led_ctrl == 0 || led_ctrl > 0x40) {
1549 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
1550 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
1551 rt2800_register_write(rt2x00dev, LED_CFG, reg);
1552 } else {
1553 rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
1554 (led_g_mode << 2) | led_r_mode, 1);
1555 }
1556 }
1557}
1558
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001559static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
1560 enum antenna ant)
1561{
1562 u32 reg;
1563 u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
1564 u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
1565
1566 if (rt2x00_is_pci(rt2x00dev)) {
1567 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
1568 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
1569 rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
1570 } else if (rt2x00_is_usb(rt2x00dev))
1571 rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
1572 eesk_pin, 0);
1573
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02001574 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
1575 rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
1576 rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
1577 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001578}
1579
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001580void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
1581{
1582 u8 r1;
1583 u8 r3;
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001584 u16 eeprom;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001585
1586 rt2800_bbp_read(rt2x00dev, 1, &r1);
1587 rt2800_bbp_read(rt2x00dev, 3, &r3);
1588
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001589 if (rt2x00_rt(rt2x00dev, RT3572) &&
1590 test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
1591 rt2800_config_3572bt_ant(rt2x00dev);
1592
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001593 /*
1594 * Configure the TX antenna.
1595 */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001596 switch (ant->tx_chain_num) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001597 case 1:
1598 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001599 break;
1600 case 2:
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001601 if (rt2x00_rt(rt2x00dev, RT3572) &&
1602 test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
1603 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
1604 else
1605 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001606 break;
1607 case 3:
Ivo van Doorne22557f2010-06-29 21:49:05 +02001608 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001609 break;
1610 }
1611
1612 /*
1613 * Configure the RX antenna.
1614 */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001615 switch (ant->rx_chain_num) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001616 case 1:
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001617 if (rt2x00_rt(rt2x00dev, RT3070) ||
1618 rt2x00_rt(rt2x00dev, RT3090) ||
Daniel Golle03839952012-09-09 14:24:39 +03001619 rt2x00_rt(rt2x00dev, RT3352) ||
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001620 rt2x00_rt(rt2x00dev, RT3390)) {
1621 rt2x00_eeprom_read(rt2x00dev,
1622 EEPROM_NIC_CONF1, &eeprom);
1623 if (rt2x00_get_field16(eeprom,
1624 EEPROM_NIC_CONF1_ANT_DIVERSITY))
1625 rt2800_set_ant_diversity(rt2x00dev,
1626 rt2x00dev->default_ant.rx);
1627 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001628 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
1629 break;
1630 case 2:
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001631 if (rt2x00_rt(rt2x00dev, RT3572) &&
1632 test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
1633 rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
1634 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
1635 rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
1636 rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
1637 } else {
1638 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
1639 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001640 break;
1641 case 3:
1642 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
1643 break;
1644 }
1645
1646 rt2800_bbp_write(rt2x00dev, 3, r3);
1647 rt2800_bbp_write(rt2x00dev, 1, r1);
1648}
1649EXPORT_SYMBOL_GPL(rt2800_config_ant);
1650
1651static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
1652 struct rt2x00lib_conf *libconf)
1653{
1654 u16 eeprom;
1655 short lna_gain;
1656
1657 if (libconf->rf.channel <= 14) {
1658 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
1659 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
1660 } else if (libconf->rf.channel <= 64) {
1661 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
1662 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
1663 } else if (libconf->rf.channel <= 128) {
1664 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
1665 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
1666 } else {
1667 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
1668 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
1669 }
1670
1671 rt2x00dev->lna_gain = lna_gain;
1672}
1673
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001674static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
1675 struct ieee80211_conf *conf,
1676 struct rf_channel *rf,
1677 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001678{
1679 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
1680
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001681 if (rt2x00dev->default_ant.tx_chain_num == 1)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001682 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
1683
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001684 if (rt2x00dev->default_ant.rx_chain_num == 1) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001685 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
1686 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001687 } else if (rt2x00dev->default_ant.rx_chain_num == 2)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001688 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
1689
1690 if (rf->channel > 14) {
1691 /*
1692 * When TX power is below 0, we should increase it by 7 to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001693 * make it a positive value (Minimum value is -7).
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001694 * However this means that values between 0 and 7 have
1695 * double meaning, and we should set a 7DBm boost flag.
1696 */
1697 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001698 (info->default_power1 >= 0));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001699
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001700 if (info->default_power1 < 0)
1701 info->default_power1 += 7;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001702
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001703 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001704
1705 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001706 (info->default_power2 >= 0));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001707
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001708 if (info->default_power2 < 0)
1709 info->default_power2 += 7;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001710
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001711 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001712 } else {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001713 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
1714 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001715 }
1716
1717 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
1718
1719 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1720 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1721 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1722 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1723
1724 udelay(200);
1725
1726 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1727 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1728 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
1729 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1730
1731 udelay(200);
1732
1733 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1734 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1735 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1736 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1737}
1738
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001739static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
1740 struct ieee80211_conf *conf,
1741 struct rf_channel *rf,
1742 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001743{
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01001744 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
Stanislaw Gruszkaf1f12f92012-01-30 16:17:59 +01001745 u8 rfcsr, calib_tx, calib_rx;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001746
1747 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
Stanislaw Gruszka7f4666a2012-01-30 16:17:56 +01001748
1749 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
1750 rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
1751 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001752
1753 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001754 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001755 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
1756
1757 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001758 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001759 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
1760
Helmut Schaa5a673962010-04-23 15:54:43 +02001761 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001762 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
Helmut Schaa5a673962010-04-23 15:54:43 +02001763 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
1764
Stanislaw Gruszkae3bab192012-01-30 16:17:57 +01001765 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
1766 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
Gertjan van Wingerde7ad63032012-09-16 22:29:53 +02001767 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
1768 rt2x00dev->default_ant.rx_chain_num <= 1);
1769 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
1770 rt2x00dev->default_ant.rx_chain_num <= 2);
Stanislaw Gruszkae3bab192012-01-30 16:17:57 +01001771 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
Gertjan van Wingerde7ad63032012-09-16 22:29:53 +02001772 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
1773 rt2x00dev->default_ant.tx_chain_num <= 1);
1774 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
1775 rt2x00dev->default_ant.tx_chain_num <= 2);
Stanislaw Gruszkae3bab192012-01-30 16:17:57 +01001776 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
1777
Stanislaw Gruszka3e0c7642012-01-30 16:17:58 +01001778 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
1779 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
1780 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1781 msleep(1);
1782 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
1783 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1784
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001785 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
1786 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
1787 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
1788
Stanislaw Gruszkaf1f12f92012-01-30 16:17:59 +01001789 if (rt2x00_rt(rt2x00dev, RT3390)) {
1790 calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
1791 calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
1792 } else {
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01001793 if (conf_is_ht40(conf)) {
1794 calib_tx = drv_data->calibration_bw40;
1795 calib_rx = drv_data->calibration_bw40;
1796 } else {
1797 calib_tx = drv_data->calibration_bw20;
1798 calib_rx = drv_data->calibration_bw20;
1799 }
Stanislaw Gruszkaf1f12f92012-01-30 16:17:59 +01001800 }
1801
1802 rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
1803 rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
1804 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
1805
1806 rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
1807 rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
1808 rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001809
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001810 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001811 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001812 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Stanislaw Gruszka3e0c7642012-01-30 16:17:58 +01001813
1814 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
1815 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
1816 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1817 msleep(1);
1818 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
1819 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001820}
1821
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001822static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
1823 struct ieee80211_conf *conf,
1824 struct rf_channel *rf,
1825 struct channel_info *info)
1826{
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01001827 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001828 u8 rfcsr;
1829 u32 reg;
1830
1831 if (rf->channel <= 14) {
Gertjan van Wingerde5d137df2012-02-06 23:45:09 +01001832 rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
1833 rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001834 } else {
1835 rt2800_bbp_write(rt2x00dev, 25, 0x09);
1836 rt2800_bbp_write(rt2x00dev, 26, 0xff);
1837 }
1838
1839 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
1840 rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
1841
1842 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
1843 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
1844 if (rf->channel <= 14)
1845 rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
1846 else
1847 rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
1848 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
1849
1850 rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
1851 if (rf->channel <= 14)
1852 rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
1853 else
1854 rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
1855 rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
1856
1857 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
1858 if (rf->channel <= 14) {
1859 rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
1860 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
Gertjan van Wingerde569ffa52012-02-06 23:45:10 +01001861 info->default_power1);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001862 } else {
1863 rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
1864 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
1865 (info->default_power1 & 0x3) |
1866 ((info->default_power1 & 0xC) << 1));
1867 }
1868 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
1869
1870 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
1871 if (rf->channel <= 14) {
1872 rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
1873 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
Gertjan van Wingerde569ffa52012-02-06 23:45:10 +01001874 info->default_power2);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001875 } else {
1876 rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
1877 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
1878 (info->default_power2 & 0x3) |
1879 ((info->default_power2 & 0xC) << 1));
1880 }
1881 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
1882
1883 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001884 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
1885 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
1886 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
1887 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
Gertjan van Wingerde0cd461e2012-02-06 23:45:11 +01001888 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
1889 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001890 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
1891 if (rf->channel <= 14) {
1892 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
1893 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
1894 }
1895 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
1896 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
1897 } else {
1898 switch (rt2x00dev->default_ant.tx_chain_num) {
1899 case 1:
1900 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
1901 case 2:
1902 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
1903 break;
1904 }
1905
1906 switch (rt2x00dev->default_ant.rx_chain_num) {
1907 case 1:
1908 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
1909 case 2:
1910 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
1911 break;
1912 }
1913 }
1914 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
1915
1916 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
1917 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
1918 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
1919
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01001920 if (conf_is_ht40(conf)) {
1921 rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
1922 rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
1923 } else {
1924 rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
1925 rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
1926 }
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001927
1928 if (rf->channel <= 14) {
1929 rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
1930 rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
1931 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
1932 rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
1933 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01001934 rfcsr = 0x4c;
1935 rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
1936 drv_data->txmixer_gain_24g);
1937 rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001938 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
1939 rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
1940 rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
1941 rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
1942 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
1943 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
1944 rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
1945 } else {
Gertjan van Wingerde58b8ae12012-02-06 23:45:12 +01001946 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
1947 rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
1948 rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
1949 rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
1950 rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
1951 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001952 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
1953 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
1954 rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
1955 rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01001956 rfcsr = 0x7a;
1957 rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
1958 drv_data->txmixer_gain_5g);
1959 rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001960 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
1961 if (rf->channel <= 64) {
1962 rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
1963 rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
1964 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
1965 } else if (rf->channel <= 128) {
1966 rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
1967 rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
1968 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
1969 } else {
1970 rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
1971 rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
1972 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
1973 }
1974 rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
1975 rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
1976 rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
1977 }
1978
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02001979 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
1980 rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001981 if (rf->channel <= 14)
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02001982 rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001983 else
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02001984 rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
1985 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02001986
1987 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
1988 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
1989 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
1990}
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001991
Stanislaw Gruszka7573cb52012-07-09 14:41:48 +02001992#define POWER_BOUND 0x27
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01001993#define POWER_BOUND_5G 0x2b
Stanislaw Gruszka7573cb52012-07-09 14:41:48 +02001994#define FREQ_OFFSET_BOUND 0x5f
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001995
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01001996static void rt2800_adjust_freq_offset(struct rt2x00_dev *rt2x00dev)
1997{
1998 u8 rfcsr;
1999
2000 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
2001 if (rt2x00dev->freq_offset > FREQ_OFFSET_BOUND)
2002 rt2x00_set_field8(&rfcsr, RFCSR17_CODE, FREQ_OFFSET_BOUND);
2003 else
2004 rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
2005 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
2006}
2007
Woody Hunga89534e2012-06-13 15:01:16 +08002008static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
2009 struct ieee80211_conf *conf,
2010 struct rf_channel *rf,
2011 struct channel_info *info)
2012{
2013 u8 rfcsr;
2014
2015 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2016 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2017 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2018 rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
2019 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2020
2021 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
Stanislaw Gruszka7573cb52012-07-09 14:41:48 +02002022 if (info->default_power1 > POWER_BOUND)
2023 rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
Woody Hunga89534e2012-06-13 15:01:16 +08002024 else
2025 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
2026 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
2027
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002028 rt2800_adjust_freq_offset(rt2x00dev);
Woody Hunga89534e2012-06-13 15:01:16 +08002029
2030 if (rf->channel <= 14) {
2031 if (rf->channel == 6)
2032 rt2800_bbp_write(rt2x00dev, 68, 0x0c);
2033 else
2034 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
2035
2036 if (rf->channel >= 1 && rf->channel <= 6)
2037 rt2800_bbp_write(rt2x00dev, 59, 0x0f);
2038 else if (rf->channel >= 7 && rf->channel <= 11)
2039 rt2800_bbp_write(rt2x00dev, 59, 0x0e);
2040 else if (rf->channel >= 12 && rf->channel <= 14)
2041 rt2800_bbp_write(rt2x00dev, 59, 0x0d);
2042 }
2043}
2044
Daniel Golle03839952012-09-09 14:24:39 +03002045static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
2046 struct ieee80211_conf *conf,
2047 struct rf_channel *rf,
2048 struct channel_info *info)
2049{
2050 u8 rfcsr;
2051
2052 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2053 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2054
2055 rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
2056 rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
2057 rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
2058
2059 if (info->default_power1 > POWER_BOUND)
2060 rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
2061 else
2062 rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
2063
2064 if (info->default_power2 > POWER_BOUND)
2065 rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
2066 else
2067 rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
2068
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002069 rt2800_adjust_freq_offset(rt2x00dev);
Daniel Golle03839952012-09-09 14:24:39 +03002070
2071 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2072 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2073 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2074
2075 if ( rt2x00dev->default_ant.tx_chain_num == 2 )
2076 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2077 else
2078 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
2079
2080 if ( rt2x00dev->default_ant.rx_chain_num == 2 )
2081 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2082 else
2083 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
2084
2085 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2086 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
2087
2088 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2089
2090 rt2800_rfcsr_write(rt2x00dev, 31, 80);
2091}
2092
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002093static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
Gabor Juhosadde5882011-03-03 11:46:45 +01002094 struct ieee80211_conf *conf,
2095 struct rf_channel *rf,
2096 struct channel_info *info)
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002097{
Gabor Juhosadde5882011-03-03 11:46:45 +01002098 u8 rfcsr;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002099
Gabor Juhosadde5882011-03-03 11:46:45 +01002100 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2101 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2102 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2103 rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
2104 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002105
Gabor Juhosadde5882011-03-03 11:46:45 +01002106 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
Stanislaw Gruszka7573cb52012-07-09 14:41:48 +02002107 if (info->default_power1 > POWER_BOUND)
2108 rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
Gabor Juhosadde5882011-03-03 11:46:45 +01002109 else
2110 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
2111 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002112
Zero.Lincff3d1f2012-05-29 16:11:09 +08002113 if (rt2x00_rt(rt2x00dev, RT5392)) {
2114 rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
Stanislaw Gruszka7573cb52012-07-09 14:41:48 +02002115 if (info->default_power1 > POWER_BOUND)
2116 rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
Zero.Lincff3d1f2012-05-29 16:11:09 +08002117 else
2118 rt2x00_set_field8(&rfcsr, RFCSR50_TX,
2119 info->default_power2);
2120 rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
2121 }
2122
Gabor Juhosadde5882011-03-03 11:46:45 +01002123 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
Zero.Lincff3d1f2012-05-29 16:11:09 +08002124 if (rt2x00_rt(rt2x00dev, RT5392)) {
2125 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2126 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2127 }
Gabor Juhosadde5882011-03-03 11:46:45 +01002128 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2129 rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
2130 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2131 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2132 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002133
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002134 rt2800_adjust_freq_offset(rt2x00dev);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002135
Gabor Juhosadde5882011-03-03 11:46:45 +01002136 if (rf->channel <= 14) {
2137 int idx = rf->channel-1;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002138
Gertjan van Wingerdefdbc7b02011-04-30 17:15:37 +02002139 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01002140 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
2141 /* r55/r59 value array of channel 1~14 */
2142 static const char r55_bt_rev[] = {0x83, 0x83,
2143 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
2144 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
2145 static const char r59_bt_rev[] = {0x0e, 0x0e,
2146 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
2147 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002148
Gabor Juhosadde5882011-03-03 11:46:45 +01002149 rt2800_rfcsr_write(rt2x00dev, 55,
2150 r55_bt_rev[idx]);
2151 rt2800_rfcsr_write(rt2x00dev, 59,
2152 r59_bt_rev[idx]);
2153 } else {
2154 static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
2155 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
2156 0x88, 0x88, 0x86, 0x85, 0x84};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002157
Gabor Juhosadde5882011-03-03 11:46:45 +01002158 rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
2159 }
2160 } else {
2161 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
2162 static const char r55_nonbt_rev[] = {0x23, 0x23,
2163 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
2164 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
2165 static const char r59_nonbt_rev[] = {0x07, 0x07,
2166 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
2167 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002168
Gabor Juhosadde5882011-03-03 11:46:45 +01002169 rt2800_rfcsr_write(rt2x00dev, 55,
2170 r55_nonbt_rev[idx]);
2171 rt2800_rfcsr_write(rt2x00dev, 59,
2172 r59_nonbt_rev[idx]);
John Li2ed71882012-02-17 17:33:06 +08002173 } else if (rt2x00_rt(rt2x00dev, RT5390) ||
Gabor Juhose6d227b2012-12-02 15:53:28 +01002174 rt2x00_rt(rt2x00dev, RT5392)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01002175 static const char r59_non_bt[] = {0x8f, 0x8f,
2176 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
2177 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002178
Gabor Juhosadde5882011-03-03 11:46:45 +01002179 rt2800_rfcsr_write(rt2x00dev, 59,
2180 r59_non_bt[idx]);
2181 }
2182 }
2183 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002184}
2185
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002186static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev,
2187 struct ieee80211_conf *conf,
2188 struct rf_channel *rf,
2189 struct channel_info *info)
2190{
2191 u8 rfcsr, ep_reg;
Stanislaw Gruszkad5ae7a62013-03-16 19:19:42 +01002192 u32 reg;
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002193 int power_bound;
2194
2195 /* TODO */
2196 const bool is_11b = false;
2197 const bool is_type_ep = false;
2198
Stanislaw Gruszkad5ae7a62013-03-16 19:19:42 +01002199 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
2200 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL,
2201 (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0);
2202 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002203
2204 /* Order of values on rf_channel entry: N, K, mod, R */
2205 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff);
2206
2207 rt2800_rfcsr_read(rt2x00dev, 9, &rfcsr);
2208 rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf);
2209 rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8);
2210 rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2);
2211 rt2800_rfcsr_write(rt2x00dev, 9, rfcsr);
2212
2213 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2214 rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1);
2215 rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3);
2216 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2217
2218 if (rf->channel <= 14) {
2219 rt2800_rfcsr_write(rt2x00dev, 10, 0x90);
2220 /* FIXME: RF11 owerwrite ? */
2221 rt2800_rfcsr_write(rt2x00dev, 11, 0x4A);
2222 rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
2223 rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
2224 rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
2225 rt2800_rfcsr_write(rt2x00dev, 24, 0x4A);
2226 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
2227 rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
2228 rt2800_rfcsr_write(rt2x00dev, 36, 0x80);
2229 rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
2230 rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
2231 rt2800_rfcsr_write(rt2x00dev, 39, 0x1B);
2232 rt2800_rfcsr_write(rt2x00dev, 40, 0x0D);
2233 rt2800_rfcsr_write(rt2x00dev, 41, 0x9B);
2234 rt2800_rfcsr_write(rt2x00dev, 42, 0xD5);
2235 rt2800_rfcsr_write(rt2x00dev, 43, 0x72);
2236 rt2800_rfcsr_write(rt2x00dev, 44, 0x0E);
2237 rt2800_rfcsr_write(rt2x00dev, 45, 0xA2);
2238 rt2800_rfcsr_write(rt2x00dev, 46, 0x6B);
2239 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
2240 rt2800_rfcsr_write(rt2x00dev, 51, 0x3E);
2241 rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
2242 rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
2243 rt2800_rfcsr_write(rt2x00dev, 56, 0xA1);
2244 rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
2245 rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
2246 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
2247 rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
2248 rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
2249
2250 /* TODO RF27 <- tssi */
2251
2252 rfcsr = rf->channel <= 10 ? 0x07 : 0x06;
2253 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
2254 rt2800_rfcsr_write(rt2x00dev, 59, rfcsr);
2255
2256 if (is_11b) {
2257 /* CCK */
2258 rt2800_rfcsr_write(rt2x00dev, 31, 0xF8);
2259 rt2800_rfcsr_write(rt2x00dev, 32, 0xC0);
2260 if (is_type_ep)
2261 rt2800_rfcsr_write(rt2x00dev, 55, 0x06);
2262 else
2263 rt2800_rfcsr_write(rt2x00dev, 55, 0x47);
2264 } else {
2265 /* OFDM */
2266 if (is_type_ep)
2267 rt2800_rfcsr_write(rt2x00dev, 55, 0x03);
2268 else
2269 rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
2270 }
2271
2272 power_bound = POWER_BOUND;
2273 ep_reg = 0x2;
2274 } else {
2275 rt2800_rfcsr_write(rt2x00dev, 10, 0x97);
2276 /* FIMXE: RF11 overwrite */
2277 rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
2278 rt2800_rfcsr_write(rt2x00dev, 25, 0xBF);
2279 rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
2280 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
2281 rt2800_rfcsr_write(rt2x00dev, 37, 0x04);
2282 rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
2283 rt2800_rfcsr_write(rt2x00dev, 40, 0x42);
2284 rt2800_rfcsr_write(rt2x00dev, 41, 0xBB);
2285 rt2800_rfcsr_write(rt2x00dev, 42, 0xD7);
2286 rt2800_rfcsr_write(rt2x00dev, 45, 0x41);
2287 rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
2288 rt2800_rfcsr_write(rt2x00dev, 57, 0x77);
2289 rt2800_rfcsr_write(rt2x00dev, 60, 0x05);
2290 rt2800_rfcsr_write(rt2x00dev, 61, 0x01);
2291
2292 /* TODO RF27 <- tssi */
2293
2294 if (rf->channel >= 36 && rf->channel <= 64) {
2295
2296 rt2800_rfcsr_write(rt2x00dev, 12, 0x2E);
2297 rt2800_rfcsr_write(rt2x00dev, 13, 0x22);
2298 rt2800_rfcsr_write(rt2x00dev, 22, 0x60);
2299 rt2800_rfcsr_write(rt2x00dev, 23, 0x7F);
2300 if (rf->channel <= 50)
2301 rt2800_rfcsr_write(rt2x00dev, 24, 0x09);
2302 else if (rf->channel >= 52)
2303 rt2800_rfcsr_write(rt2x00dev, 24, 0x07);
2304 rt2800_rfcsr_write(rt2x00dev, 39, 0x1C);
2305 rt2800_rfcsr_write(rt2x00dev, 43, 0x5B);
2306 rt2800_rfcsr_write(rt2x00dev, 44, 0X40);
2307 rt2800_rfcsr_write(rt2x00dev, 46, 0X00);
2308 rt2800_rfcsr_write(rt2x00dev, 51, 0xFE);
2309 rt2800_rfcsr_write(rt2x00dev, 52, 0x0C);
2310 rt2800_rfcsr_write(rt2x00dev, 54, 0xF8);
2311 if (rf->channel <= 50) {
2312 rt2800_rfcsr_write(rt2x00dev, 55, 0x06),
2313 rt2800_rfcsr_write(rt2x00dev, 56, 0xD3);
2314 } else if (rf->channel >= 52) {
2315 rt2800_rfcsr_write(rt2x00dev, 55, 0x04);
2316 rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
2317 }
2318
2319 rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
2320 rt2800_rfcsr_write(rt2x00dev, 59, 0x7F);
2321 rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
2322
2323 } else if (rf->channel >= 100 && rf->channel <= 165) {
2324
2325 rt2800_rfcsr_write(rt2x00dev, 12, 0x0E);
2326 rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
2327 rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
2328 if (rf->channel <= 153) {
2329 rt2800_rfcsr_write(rt2x00dev, 23, 0x3C);
2330 rt2800_rfcsr_write(rt2x00dev, 24, 0x06);
2331 } else if (rf->channel >= 155) {
2332 rt2800_rfcsr_write(rt2x00dev, 23, 0x38);
2333 rt2800_rfcsr_write(rt2x00dev, 24, 0x05);
2334 }
2335 if (rf->channel <= 138) {
2336 rt2800_rfcsr_write(rt2x00dev, 39, 0x1A);
2337 rt2800_rfcsr_write(rt2x00dev, 43, 0x3B);
2338 rt2800_rfcsr_write(rt2x00dev, 44, 0x20);
2339 rt2800_rfcsr_write(rt2x00dev, 46, 0x18);
2340 } else if (rf->channel >= 140) {
2341 rt2800_rfcsr_write(rt2x00dev, 39, 0x18);
2342 rt2800_rfcsr_write(rt2x00dev, 43, 0x1B);
2343 rt2800_rfcsr_write(rt2x00dev, 44, 0x10);
2344 rt2800_rfcsr_write(rt2x00dev, 46, 0X08);
2345 }
2346 if (rf->channel <= 124)
2347 rt2800_rfcsr_write(rt2x00dev, 51, 0xFC);
2348 else if (rf->channel >= 126)
2349 rt2800_rfcsr_write(rt2x00dev, 51, 0xEC);
2350 if (rf->channel <= 138)
2351 rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
2352 else if (rf->channel >= 140)
2353 rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
2354 rt2800_rfcsr_write(rt2x00dev, 54, 0xEB);
2355 if (rf->channel <= 138)
2356 rt2800_rfcsr_write(rt2x00dev, 55, 0x01);
2357 else if (rf->channel >= 140)
2358 rt2800_rfcsr_write(rt2x00dev, 55, 0x00);
2359 if (rf->channel <= 128)
2360 rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
2361 else if (rf->channel >= 130)
2362 rt2800_rfcsr_write(rt2x00dev, 56, 0xAB);
2363 if (rf->channel <= 116)
2364 rt2800_rfcsr_write(rt2x00dev, 58, 0x1D);
2365 else if (rf->channel >= 118)
2366 rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
2367 if (rf->channel <= 138)
2368 rt2800_rfcsr_write(rt2x00dev, 59, 0x3F);
2369 else if (rf->channel >= 140)
2370 rt2800_rfcsr_write(rt2x00dev, 59, 0x7C);
2371 if (rf->channel <= 116)
2372 rt2800_rfcsr_write(rt2x00dev, 62, 0x1D);
2373 else if (rf->channel >= 118)
2374 rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
2375 }
2376
2377 power_bound = POWER_BOUND_5G;
2378 ep_reg = 0x3;
2379 }
2380
2381 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
2382 if (info->default_power1 > power_bound)
2383 rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound);
2384 else
2385 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
2386 if (is_type_ep)
2387 rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg);
2388 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
2389
2390 rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
2391 if (info->default_power1 > power_bound)
2392 rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound);
2393 else
2394 rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2);
2395 if (is_type_ep)
2396 rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg);
2397 rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
2398
2399 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2400 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2401 rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
2402
2403 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD,
2404 rt2x00dev->default_ant.tx_chain_num >= 1);
2405 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
2406 rt2x00dev->default_ant.tx_chain_num == 2);
2407 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
2408
2409 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD,
2410 rt2x00dev->default_ant.rx_chain_num >= 1);
2411 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
2412 rt2x00dev->default_ant.rx_chain_num == 2);
2413 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2414
2415 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2416 rt2800_rfcsr_write(rt2x00dev, 6, 0xe4);
2417
2418 if (conf_is_ht40(conf))
2419 rt2800_rfcsr_write(rt2x00dev, 30, 0x16);
2420 else
2421 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
2422
2423 if (!is_11b) {
2424 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
2425 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
2426 }
2427
2428 /* TODO proper frequency adjustment */
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01002429 rt2800_adjust_freq_offset(rt2x00dev);
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002430
2431 /* TODO merge with others */
2432 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
2433 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
2434 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
Stanislaw Gruszka68031412013-03-16 19:19:44 +01002435
2436 /* BBP settings */
2437 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
2438 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
2439 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
2440
2441 rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18);
2442 rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08);
2443 rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38);
2444 rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92);
2445
2446 /* GLRT band configuration */
2447 rt2800_bbp_write(rt2x00dev, 195, 128);
2448 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0);
2449 rt2800_bbp_write(rt2x00dev, 195, 129);
2450 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E);
2451 rt2800_bbp_write(rt2x00dev, 195, 130);
2452 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28);
2453 rt2800_bbp_write(rt2x00dev, 195, 131);
2454 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20);
2455 rt2800_bbp_write(rt2x00dev, 195, 133);
2456 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F);
2457 rt2800_bbp_write(rt2x00dev, 195, 124);
2458 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F);
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002459}
2460
Stanislaw Gruszka5bc2dd02013-03-16 19:19:47 +01002461static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev,
2462 const unsigned int word,
2463 const u8 value)
2464{
2465 u8 chain, reg;
2466
2467 for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) {
2468 rt2800_bbp_read(rt2x00dev, 27, &reg);
2469 rt2x00_set_field8(&reg, BBP27_RX_CHAIN_SEL, chain);
2470 rt2800_bbp_write(rt2x00dev, 27, reg);
2471
2472 rt2800_bbp_write(rt2x00dev, word, value);
2473 }
2474}
2475
2476
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002477static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel)
2478{
2479 u8 cal;
2480
2481 /* TODO */
2482 if (WARN_ON_ONCE(channel > 14))
2483 return;
2484
2485 rt2800_bbp_write(rt2x00dev, 158, 0x2c);
2486 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G);
2487 rt2800_bbp_write(rt2x00dev, 159, cal);
2488
2489 rt2800_bbp_write(rt2x00dev, 158, 0x2d);
2490 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G);
2491 rt2800_bbp_write(rt2x00dev, 159, cal);
2492
2493 rt2800_bbp_write(rt2x00dev, 158, 0x4a);
2494 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G);
2495 rt2800_bbp_write(rt2x00dev, 159, cal);
2496
2497 rt2800_bbp_write(rt2x00dev, 158, 0x4b);
2498 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G);
2499 rt2800_bbp_write(rt2x00dev, 159, cal);
2500
2501 /* RF IQ compensation control */
2502 rt2800_bbp_write(rt2x00dev, 158, 0x04);
2503 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL);
2504 rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
2505
2506 /* RF IQ imbalance compensation control */
2507 rt2800_bbp_write(rt2x00dev, 158, 0x03);
2508 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL);
2509 rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
2510}
2511
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002512static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
2513 struct ieee80211_conf *conf,
2514 struct rf_channel *rf,
2515 struct channel_info *info)
2516{
2517 u32 reg;
2518 unsigned int tx_pin;
Woody Hunga89534e2012-06-13 15:01:16 +08002519 u8 bbp, rfcsr;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002520
Ivo van Doorn46323e12010-08-23 19:55:43 +02002521 if (rf->channel <= 14) {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02002522 info->default_power1 = TXPOWER_G_TO_DEV(info->default_power1);
2523 info->default_power2 = TXPOWER_G_TO_DEV(info->default_power2);
Ivo van Doorn46323e12010-08-23 19:55:43 +02002524 } else {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02002525 info->default_power1 = TXPOWER_A_TO_DEV(info->default_power1);
2526 info->default_power2 = TXPOWER_A_TO_DEV(info->default_power2);
Ivo van Doorn46323e12010-08-23 19:55:43 +02002527 }
2528
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002529 switch (rt2x00dev->chip.rf) {
2530 case RF2020:
2531 case RF3020:
2532 case RF3021:
2533 case RF3022:
2534 case RF3320:
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02002535 rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002536 break;
2537 case RF3052:
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002538 rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002539 break;
Woody Hunga89534e2012-06-13 15:01:16 +08002540 case RF3290:
2541 rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
2542 break;
Daniel Golle03839952012-09-09 14:24:39 +03002543 case RF3322:
2544 rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
2545 break;
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02002546 case RF5360:
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002547 case RF5370:
John Li2ed71882012-02-17 17:33:06 +08002548 case RF5372:
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002549 case RF5390:
Zero.Lincff3d1f2012-05-29 16:11:09 +08002550 case RF5392:
Gabor Juhosadde5882011-03-03 11:46:45 +01002551 rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002552 break;
Stanislaw Gruszka8f821092013-03-16 19:19:32 +01002553 case RF5592:
2554 rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info);
2555 break;
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002556 default:
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02002557 rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01002558 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002559
Woody Hunga89534e2012-06-13 15:01:16 +08002560 if (rt2x00_rf(rt2x00dev, RF3290) ||
Daniel Golle03839952012-09-09 14:24:39 +03002561 rt2x00_rf(rt2x00dev, RF3322) ||
Woody Hunga89534e2012-06-13 15:01:16 +08002562 rt2x00_rf(rt2x00dev, RF5360) ||
2563 rt2x00_rf(rt2x00dev, RF5370) ||
2564 rt2x00_rf(rt2x00dev, RF5372) ||
2565 rt2x00_rf(rt2x00dev, RF5390) ||
2566 rt2x00_rf(rt2x00dev, RF5392)) {
2567 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2568 rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
2569 rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
2570 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2571
2572 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
Gabor Juhosd6d82022012-12-02 18:34:47 +01002573 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
Woody Hunga89534e2012-06-13 15:01:16 +08002574 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
2575 }
2576
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002577 /*
2578 * Change BBP settings
2579 */
Daniel Golle03839952012-09-09 14:24:39 +03002580 if (rt2x00_rt(rt2x00dev, RT3352)) {
2581 rt2800_bbp_write(rt2x00dev, 27, 0x0);
Daniel Gollecf193f62012-10-04 01:20:41 +02002582 rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
Daniel Golle03839952012-09-09 14:24:39 +03002583 rt2800_bbp_write(rt2x00dev, 27, 0x20);
Daniel Gollecf193f62012-10-04 01:20:41 +02002584 rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
Daniel Golle03839952012-09-09 14:24:39 +03002585 } else {
2586 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
2587 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
2588 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
2589 rt2800_bbp_write(rt2x00dev, 86, 0);
2590 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002591
2592 if (rf->channel <= 14) {
John Li2ed71882012-02-17 17:33:06 +08002593 if (!rt2x00_rt(rt2x00dev, RT5390) &&
Gabor Juhose6d227b2012-12-02 15:53:28 +01002594 !rt2x00_rt(rt2x00dev, RT5392)) {
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002595 if (test_bit(CAPABILITY_EXTERNAL_LNA_BG,
2596 &rt2x00dev->cap_flags)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01002597 rt2800_bbp_write(rt2x00dev, 82, 0x62);
2598 rt2800_bbp_write(rt2x00dev, 75, 0x46);
2599 } else {
2600 rt2800_bbp_write(rt2x00dev, 82, 0x84);
2601 rt2800_bbp_write(rt2x00dev, 75, 0x50);
2602 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002603 }
2604 } else {
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002605 if (rt2x00_rt(rt2x00dev, RT3572))
2606 rt2800_bbp_write(rt2x00dev, 82, 0x94);
2607 else
2608 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002609
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002610 if (test_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002611 rt2800_bbp_write(rt2x00dev, 75, 0x46);
2612 else
2613 rt2800_bbp_write(rt2x00dev, 75, 0x50);
2614 }
2615
2616 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02002617 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002618 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
2619 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
2620 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
2621
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002622 if (rt2x00_rt(rt2x00dev, RT3572))
2623 rt2800_rfcsr_write(rt2x00dev, 8, 0);
2624
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002625 tx_pin = 0;
2626
2627 /* Turn on unused PA or LNA when not using 1T or 1R */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01002628 if (rt2x00dev->default_ant.tx_chain_num == 2) {
Gertjan van Wingerde65f31b52011-05-18 20:25:05 +02002629 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
2630 rf->channel > 14);
2631 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
2632 rf->channel <= 14);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002633 }
2634
2635 /* Turn on unused PA or LNA when not using 1T or 1R */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01002636 if (rt2x00dev->default_ant.rx_chain_num == 2) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002637 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
2638 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
2639 }
2640
2641 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
2642 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
2643 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
2644 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
Gertjan van Wingerde8f96e912011-05-18 20:25:18 +02002645 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
2646 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
2647 else
2648 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
2649 rf->channel <= 14);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002650 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
2651
2652 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
2653
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02002654 if (rt2x00_rt(rt2x00dev, RT3572))
2655 rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
2656
Stanislaw Gruszka68031412013-03-16 19:19:44 +01002657 if (rt2x00_rt(rt2x00dev, RT5592)) {
2658 rt2800_bbp_write(rt2x00dev, 195, 141);
2659 rt2800_bbp_write(rt2x00dev, 196, conf_is_ht40(conf) ? 0x10 : 0x1a);
2660
Stanislaw Gruszka8ba0ebf2013-03-16 19:19:48 +01002661 /* AGC init */
2662 reg = (rf->channel <= 14 ? 0x1c : 0x24) + 2 * rt2x00dev->lna_gain;
2663 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
2664
Stanislaw Gruszka87561302013-03-16 19:19:45 +01002665 rt2800_iq_calibrate(rt2x00dev, rf->channel);
Stanislaw Gruszka68031412013-03-16 19:19:44 +01002666 }
2667
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002668 rt2800_bbp_read(rt2x00dev, 4, &bbp);
2669 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
2670 rt2800_bbp_write(rt2x00dev, 4, bbp);
2671
2672 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02002673 rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002674 rt2800_bbp_write(rt2x00dev, 3, bbp);
2675
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02002676 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002677 if (conf_is_ht40(conf)) {
2678 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
2679 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
2680 rt2800_bbp_write(rt2x00dev, 73, 0x16);
2681 } else {
2682 rt2800_bbp_write(rt2x00dev, 69, 0x16);
2683 rt2800_bbp_write(rt2x00dev, 70, 0x08);
2684 rt2800_bbp_write(rt2x00dev, 73, 0x11);
2685 }
2686 }
2687
2688 msleep(1);
Helmut Schaa977206d2010-12-13 12:31:58 +01002689
2690 /*
2691 * Clear channel statistic counters
2692 */
2693 rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
2694 rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
2695 rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
Daniel Golle03839952012-09-09 14:24:39 +03002696
2697 /*
2698 * Clear update flag
2699 */
2700 if (rt2x00_rt(rt2x00dev, RT3352)) {
2701 rt2800_bbp_read(rt2x00dev, 49, &bbp);
2702 rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
2703 rt2800_bbp_write(rt2x00dev, 49, bbp);
2704 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002705}
2706
Helmut Schaa9e33a352011-03-28 13:33:40 +02002707static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
2708{
2709 u8 tssi_bounds[9];
2710 u8 current_tssi;
2711 u16 eeprom;
2712 u8 step;
2713 int i;
2714
2715 /*
2716 * Read TSSI boundaries for temperature compensation from
2717 * the EEPROM.
2718 *
2719 * Array idx 0 1 2 3 4 5 6 7 8
2720 * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
2721 * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
2722 */
2723 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
2724 rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
2725 tssi_bounds[0] = rt2x00_get_field16(eeprom,
2726 EEPROM_TSSI_BOUND_BG1_MINUS4);
2727 tssi_bounds[1] = rt2x00_get_field16(eeprom,
2728 EEPROM_TSSI_BOUND_BG1_MINUS3);
2729
2730 rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
2731 tssi_bounds[2] = rt2x00_get_field16(eeprom,
2732 EEPROM_TSSI_BOUND_BG2_MINUS2);
2733 tssi_bounds[3] = rt2x00_get_field16(eeprom,
2734 EEPROM_TSSI_BOUND_BG2_MINUS1);
2735
2736 rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
2737 tssi_bounds[4] = rt2x00_get_field16(eeprom,
2738 EEPROM_TSSI_BOUND_BG3_REF);
2739 tssi_bounds[5] = rt2x00_get_field16(eeprom,
2740 EEPROM_TSSI_BOUND_BG3_PLUS1);
2741
2742 rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
2743 tssi_bounds[6] = rt2x00_get_field16(eeprom,
2744 EEPROM_TSSI_BOUND_BG4_PLUS2);
2745 tssi_bounds[7] = rt2x00_get_field16(eeprom,
2746 EEPROM_TSSI_BOUND_BG4_PLUS3);
2747
2748 rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
2749 tssi_bounds[8] = rt2x00_get_field16(eeprom,
2750 EEPROM_TSSI_BOUND_BG5_PLUS4);
2751
2752 step = rt2x00_get_field16(eeprom,
2753 EEPROM_TSSI_BOUND_BG5_AGC_STEP);
2754 } else {
2755 rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
2756 tssi_bounds[0] = rt2x00_get_field16(eeprom,
2757 EEPROM_TSSI_BOUND_A1_MINUS4);
2758 tssi_bounds[1] = rt2x00_get_field16(eeprom,
2759 EEPROM_TSSI_BOUND_A1_MINUS3);
2760
2761 rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
2762 tssi_bounds[2] = rt2x00_get_field16(eeprom,
2763 EEPROM_TSSI_BOUND_A2_MINUS2);
2764 tssi_bounds[3] = rt2x00_get_field16(eeprom,
2765 EEPROM_TSSI_BOUND_A2_MINUS1);
2766
2767 rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
2768 tssi_bounds[4] = rt2x00_get_field16(eeprom,
2769 EEPROM_TSSI_BOUND_A3_REF);
2770 tssi_bounds[5] = rt2x00_get_field16(eeprom,
2771 EEPROM_TSSI_BOUND_A3_PLUS1);
2772
2773 rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
2774 tssi_bounds[6] = rt2x00_get_field16(eeprom,
2775 EEPROM_TSSI_BOUND_A4_PLUS2);
2776 tssi_bounds[7] = rt2x00_get_field16(eeprom,
2777 EEPROM_TSSI_BOUND_A4_PLUS3);
2778
2779 rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
2780 tssi_bounds[8] = rt2x00_get_field16(eeprom,
2781 EEPROM_TSSI_BOUND_A5_PLUS4);
2782
2783 step = rt2x00_get_field16(eeprom,
2784 EEPROM_TSSI_BOUND_A5_AGC_STEP);
2785 }
2786
2787 /*
2788 * Check if temperature compensation is supported.
2789 */
Stanislaw Gruszkabf7e1ab2012-10-25 09:51:39 +02002790 if (tssi_bounds[4] == 0xff || step == 0xff)
Helmut Schaa9e33a352011-03-28 13:33:40 +02002791 return 0;
2792
2793 /*
2794 * Read current TSSI (BBP 49).
2795 */
2796 rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
2797
2798 /*
2799 * Compare TSSI value (BBP49) with the compensation boundaries
2800 * from the EEPROM and increase or decrease tx power.
2801 */
2802 for (i = 0; i <= 3; i++) {
2803 if (current_tssi > tssi_bounds[i])
2804 break;
2805 }
2806
2807 if (i == 4) {
2808 for (i = 8; i >= 5; i--) {
2809 if (current_tssi < tssi_bounds[i])
2810 break;
2811 }
2812 }
2813
2814 return (i - 4) * step;
2815}
2816
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002817static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
2818 enum ieee80211_band band)
2819{
2820 u16 eeprom;
2821 u8 comp_en;
2822 u8 comp_type;
Helmut Schaa75faae82011-03-28 13:31:30 +02002823 int comp_value = 0;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002824
2825 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
2826
Helmut Schaa75faae82011-03-28 13:31:30 +02002827 /*
2828 * HT40 compensation not required.
2829 */
2830 if (eeprom == 0xffff ||
2831 !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002832 return 0;
2833
2834 if (band == IEEE80211_BAND_2GHZ) {
2835 comp_en = rt2x00_get_field16(eeprom,
2836 EEPROM_TXPOWER_DELTA_ENABLE_2G);
2837 if (comp_en) {
2838 comp_type = rt2x00_get_field16(eeprom,
2839 EEPROM_TXPOWER_DELTA_TYPE_2G);
2840 comp_value = rt2x00_get_field16(eeprom,
2841 EEPROM_TXPOWER_DELTA_VALUE_2G);
2842 if (!comp_type)
2843 comp_value = -comp_value;
2844 }
2845 } else {
2846 comp_en = rt2x00_get_field16(eeprom,
2847 EEPROM_TXPOWER_DELTA_ENABLE_5G);
2848 if (comp_en) {
2849 comp_type = rt2x00_get_field16(eeprom,
2850 EEPROM_TXPOWER_DELTA_TYPE_5G);
2851 comp_value = rt2x00_get_field16(eeprom,
2852 EEPROM_TXPOWER_DELTA_VALUE_5G);
2853 if (!comp_type)
2854 comp_value = -comp_value;
2855 }
2856 }
2857
2858 return comp_value;
2859}
2860
Stanislaw Gruszka1e4cf242012-10-05 13:44:14 +02002861static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev,
2862 int power_level, int max_power)
2863{
2864 int delta;
2865
2866 if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags))
2867 return 0;
2868
2869 /*
2870 * XXX: We don't know the maximum transmit power of our hardware since
2871 * the EEPROM doesn't expose it. We only know that we are calibrated
2872 * to 100% tx power.
2873 *
2874 * Hence, we assume the regulatory limit that cfg80211 calulated for
2875 * the current channel is our maximum and if we are requested to lower
2876 * the value we just reduce our tx power accordingly.
2877 */
2878 delta = power_level - max_power;
2879 return min(delta, 0);
2880}
2881
Helmut Schaafa71a162011-03-28 13:32:32 +02002882static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
2883 enum ieee80211_band band, int power_level,
2884 u8 txpower, int delta)
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002885{
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002886 u16 eeprom;
2887 u8 criterion;
2888 u8 eirp_txpower;
2889 u8 eirp_txpower_criterion;
2890 u8 reg_limit;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002891
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002892 if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags)) {
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002893 /*
2894 * Check if eirp txpower exceed txpower_limit.
2895 * We use OFDM 6M as criterion and its eirp txpower
2896 * is stored at EEPROM_EIRP_MAX_TX_POWER.
2897 * .11b data rate need add additional 4dbm
2898 * when calculating eirp txpower.
2899 */
Stanislaw Gruszkad9bceae2012-10-05 13:44:12 +02002900 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + 1,
2901 &eeprom);
2902 criterion = rt2x00_get_field16(eeprom,
2903 EEPROM_TXPOWER_BYRATE_RATE0);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002904
Stanislaw Gruszkad9bceae2012-10-05 13:44:12 +02002905 rt2x00_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER,
2906 &eeprom);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002907
2908 if (band == IEEE80211_BAND_2GHZ)
2909 eirp_txpower_criterion = rt2x00_get_field16(eeprom,
2910 EEPROM_EIRP_MAX_TX_POWER_2GHZ);
2911 else
2912 eirp_txpower_criterion = rt2x00_get_field16(eeprom,
2913 EEPROM_EIRP_MAX_TX_POWER_5GHZ);
2914
2915 eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
Helmut Schaa2af242e2011-03-28 13:32:01 +02002916 (is_rate_b ? 4 : 0) + delta;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002917
2918 reg_limit = (eirp_txpower > power_level) ?
2919 (eirp_txpower - power_level) : 0;
2920 } else
2921 reg_limit = 0;
2922
Stanislaw Gruszka19f3fa22012-10-05 13:44:10 +02002923 txpower = max(0, txpower + delta - reg_limit);
2924 return min_t(u8, txpower, 0xc);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002925}
2926
Stanislaw Gruszka7a662052012-10-05 13:44:15 +02002927/*
2928 * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and
2929 * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values,
2930 * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power
2931 * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm.
2932 * Reference per rate transmit power values are located in the EEPROM at
2933 * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to
2934 * current conditions (i.e. band, bandwidth, temperature, user settings).
2935 */
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002936static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
Stanislaw Gruszka146c3b02012-10-05 13:44:13 +02002937 struct ieee80211_channel *chan,
Helmut Schaa9e33a352011-03-28 13:33:40 +02002938 int power_level)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002939{
Stanislaw Gruszkacee2c732012-10-05 13:44:09 +02002940 u8 txpower, r1;
Helmut Schaa5e846002010-07-11 12:23:09 +02002941 u16 eeprom;
Stanislaw Gruszkacee2c732012-10-05 13:44:09 +02002942 u32 reg, offset;
2943 int i, is_rate_b, delta, power_ctrl;
Stanislaw Gruszka146c3b02012-10-05 13:44:13 +02002944 enum ieee80211_band band = chan->band;
Helmut Schaa2af242e2011-03-28 13:32:01 +02002945
2946 /*
Stanislaw Gruszka7a662052012-10-05 13:44:15 +02002947 * Calculate HT40 compensation. For 40MHz we need to add or subtract
2948 * value read from EEPROM (different for 2GHz and for 5GHz).
Helmut Schaa2af242e2011-03-28 13:32:01 +02002949 */
2950 delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002951
Helmut Schaa5e846002010-07-11 12:23:09 +02002952 /*
Stanislaw Gruszka7a662052012-10-05 13:44:15 +02002953 * Calculate temperature compensation. Depends on measurement of current
2954 * TSSI (Transmitter Signal Strength Indication) we know TX power (due
2955 * to temperature or maybe other factors) is smaller or bigger than
2956 * expected. We adjust it, based on TSSI reference and boundaries values
2957 * provided in EEPROM.
Helmut Schaa9e33a352011-03-28 13:33:40 +02002958 */
2959 delta += rt2800_get_gain_calibration_delta(rt2x00dev);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002960
Helmut Schaa5e846002010-07-11 12:23:09 +02002961 /*
Stanislaw Gruszka7a662052012-10-05 13:44:15 +02002962 * Decrease power according to user settings, on devices with unknown
2963 * maximum tx power. For other devices we take user power_level into
2964 * consideration on rt2800_compensate_txpower().
Stanislaw Gruszka1e4cf242012-10-05 13:44:14 +02002965 */
2966 delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level,
2967 chan->max_power);
2968
2969 /*
Stanislaw Gruszkacee2c732012-10-05 13:44:09 +02002970 * BBP_R1 controls TX power for all rates, it allow to set the following
2971 * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
2972 *
2973 * TODO: we do not use +6 dBm option to do not increase power beyond
2974 * regulatory limit, however this could be utilized for devices with
2975 * CAPABILITY_POWER_LIMIT.
Helmut Schaa5e846002010-07-11 12:23:09 +02002976 */
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002977 rt2800_bbp_read(rt2x00dev, 1, &r1);
Stanislaw Gruszkacee2c732012-10-05 13:44:09 +02002978 if (delta <= -12) {
2979 power_ctrl = 2;
2980 delta += 12;
2981 } else if (delta <= -6) {
2982 power_ctrl = 1;
2983 delta += 6;
2984 } else {
2985 power_ctrl = 0;
2986 }
2987 rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002988 rt2800_bbp_write(rt2x00dev, 1, r1);
Helmut Schaa5e846002010-07-11 12:23:09 +02002989 offset = TX_PWR_CFG_0;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002990
Helmut Schaa5e846002010-07-11 12:23:09 +02002991 for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
2992 /* just to be safe */
2993 if (offset > TX_PWR_CFG_4)
2994 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002995
Helmut Schaa5e846002010-07-11 12:23:09 +02002996 rt2800_register_read(rt2x00dev, offset, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002997
Helmut Schaa5e846002010-07-11 12:23:09 +02002998 /* read the next four txpower values */
2999 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
3000 &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003001
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003002 is_rate_b = i ? 0 : 1;
3003 /*
3004 * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02003005 * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003006 * TX_PWR_CFG_4: unknown
3007 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003008 txpower = rt2x00_get_field16(eeprom,
3009 EEPROM_TXPOWER_BYRATE_RATE0);
Helmut Schaafa71a162011-03-28 13:32:32 +02003010 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003011 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003012 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003013
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003014 /*
3015 * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02003016 * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003017 * TX_PWR_CFG_4: unknown
3018 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003019 txpower = rt2x00_get_field16(eeprom,
3020 EEPROM_TXPOWER_BYRATE_RATE1);
Helmut Schaafa71a162011-03-28 13:32:32 +02003021 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003022 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003023 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003024
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003025 /*
3026 * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02003027 * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003028 * TX_PWR_CFG_4: unknown
3029 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003030 txpower = rt2x00_get_field16(eeprom,
3031 EEPROM_TXPOWER_BYRATE_RATE2);
Helmut Schaafa71a162011-03-28 13:32:32 +02003032 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003033 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003034 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003035
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003036 /*
3037 * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02003038 * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003039 * TX_PWR_CFG_4: unknown
3040 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003041 txpower = rt2x00_get_field16(eeprom,
3042 EEPROM_TXPOWER_BYRATE_RATE3);
Helmut Schaafa71a162011-03-28 13:32:32 +02003043 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003044 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003045 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003046
3047 /* read the next four txpower values */
3048 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
3049 &eeprom);
3050
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003051 is_rate_b = 0;
3052 /*
3053 * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
Helmut Schaa5e846002010-07-11 12:23:09 +02003054 * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003055 * TX_PWR_CFG_4: unknown
3056 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003057 txpower = rt2x00_get_field16(eeprom,
3058 EEPROM_TXPOWER_BYRATE_RATE0);
Helmut Schaafa71a162011-03-28 13:32:32 +02003059 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003060 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003061 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003062
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003063 /*
3064 * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
Helmut Schaa5e846002010-07-11 12:23:09 +02003065 * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003066 * TX_PWR_CFG_4: unknown
3067 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003068 txpower = rt2x00_get_field16(eeprom,
3069 EEPROM_TXPOWER_BYRATE_RATE1);
Helmut Schaafa71a162011-03-28 13:32:32 +02003070 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003071 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003072 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003073
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003074 /*
3075 * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
Helmut Schaa5e846002010-07-11 12:23:09 +02003076 * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003077 * TX_PWR_CFG_4: unknown
3078 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003079 txpower = rt2x00_get_field16(eeprom,
3080 EEPROM_TXPOWER_BYRATE_RATE2);
Helmut Schaafa71a162011-03-28 13:32:32 +02003081 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003082 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003083 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003084
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003085 /*
3086 * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
Helmut Schaa5e846002010-07-11 12:23:09 +02003087 * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003088 * TX_PWR_CFG_4: unknown
3089 */
Helmut Schaa5e846002010-07-11 12:23:09 +02003090 txpower = rt2x00_get_field16(eeprom,
3091 EEPROM_TXPOWER_BYRATE_RATE3);
Helmut Schaafa71a162011-03-28 13:32:32 +02003092 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
Helmut Schaa2af242e2011-03-28 13:32:01 +02003093 power_level, txpower, delta);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003094 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02003095
3096 rt2800_register_write(rt2x00dev, offset, reg);
3097
3098 /* next TX_PWR_CFG register */
3099 offset += 4;
3100 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003101}
3102
Helmut Schaa9e33a352011-03-28 13:33:40 +02003103void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
3104{
Stanislaw Gruszka146c3b02012-10-05 13:44:13 +02003105 rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.channel,
Helmut Schaa9e33a352011-03-28 13:33:40 +02003106 rt2x00dev->tx_power);
3107}
3108EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
3109
John Li2e9c43d2012-02-16 21:40:57 +08003110void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
3111{
3112 u32 tx_pin;
3113 u8 rfcsr;
3114
3115 /*
3116 * A voltage-controlled oscillator(VCO) is an electronic oscillator
3117 * designed to be controlled in oscillation frequency by a voltage
3118 * input. Maybe the temperature will affect the frequency of
3119 * oscillation to be shifted. The VCO calibration will be called
3120 * periodically to adjust the frequency to be precision.
3121 */
3122
3123 rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
3124 tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
3125 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
3126
3127 switch (rt2x00dev->chip.rf) {
3128 case RF2020:
3129 case RF3020:
3130 case RF3021:
3131 case RF3022:
3132 case RF3320:
3133 case RF3052:
3134 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
3135 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
3136 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
3137 break;
Woody Hunga89534e2012-06-13 15:01:16 +08003138 case RF3290:
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02003139 case RF5360:
John Li2e9c43d2012-02-16 21:40:57 +08003140 case RF5370:
3141 case RF5372:
3142 case RF5390:
Zero.Lincff3d1f2012-05-29 16:11:09 +08003143 case RF5392:
John Li2e9c43d2012-02-16 21:40:57 +08003144 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
Gabor Juhosd6d82022012-12-02 18:34:47 +01003145 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
John Li2e9c43d2012-02-16 21:40:57 +08003146 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
3147 break;
3148 default:
3149 return;
3150 }
3151
3152 mdelay(1);
3153
3154 rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
3155 if (rt2x00dev->rf_channel <= 14) {
3156 switch (rt2x00dev->default_ant.tx_chain_num) {
3157 case 3:
3158 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
3159 /* fall through */
3160 case 2:
3161 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
3162 /* fall through */
3163 case 1:
3164 default:
3165 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
3166 break;
3167 }
3168 } else {
3169 switch (rt2x00dev->default_ant.tx_chain_num) {
3170 case 3:
3171 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
3172 /* fall through */
3173 case 2:
3174 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
3175 /* fall through */
3176 case 1:
3177 default:
3178 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
3179 break;
3180 }
3181 }
3182 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
3183
3184}
3185EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
3186
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003187static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
3188 struct rt2x00lib_conf *libconf)
3189{
3190 u32 reg;
3191
3192 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
3193 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
3194 libconf->conf->short_frame_max_tx_count);
3195 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
3196 libconf->conf->long_frame_max_tx_count);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003197 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
3198}
3199
3200static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
3201 struct rt2x00lib_conf *libconf)
3202{
3203 enum dev_state state =
3204 (libconf->conf->flags & IEEE80211_CONF_PS) ?
3205 STATE_SLEEP : STATE_AWAKE;
3206 u32 reg;
3207
3208 if (state == STATE_SLEEP) {
3209 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
3210
3211 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
3212 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
3213 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
3214 libconf->conf->listen_interval - 1);
3215 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
3216 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
3217
3218 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
3219 } else {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003220 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
3221 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
3222 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
3223 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
3224 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +02003225
3226 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003227 }
3228}
3229
3230void rt2800_config(struct rt2x00_dev *rt2x00dev,
3231 struct rt2x00lib_conf *libconf,
3232 const unsigned int flags)
3233{
3234 /* Always recalculate LNA gain before changing configuration */
3235 rt2800_config_lna_gain(rt2x00dev, libconf);
3236
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003237 if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003238 rt2800_config_channel(rt2x00dev, libconf->conf,
3239 &libconf->rf, &libconf->channel);
Stanislaw Gruszka146c3b02012-10-05 13:44:13 +02003240 rt2800_config_txpower(rt2x00dev, libconf->conf->channel,
Helmut Schaa9e33a352011-03-28 13:33:40 +02003241 libconf->conf->power_level);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003242 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003243 if (flags & IEEE80211_CONF_CHANGE_POWER)
Stanislaw Gruszka146c3b02012-10-05 13:44:13 +02003244 rt2800_config_txpower(rt2x00dev, libconf->conf->channel,
Helmut Schaa9e33a352011-03-28 13:33:40 +02003245 libconf->conf->power_level);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003246 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
3247 rt2800_config_retry_limit(rt2x00dev, libconf);
3248 if (flags & IEEE80211_CONF_CHANGE_PS)
3249 rt2800_config_ps(rt2x00dev, libconf);
3250}
3251EXPORT_SYMBOL_GPL(rt2800_config);
3252
3253/*
3254 * Link tuning
3255 */
3256void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
3257{
3258 u32 reg;
3259
3260 /*
3261 * Update FCS error count from register.
3262 */
3263 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
3264 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
3265}
3266EXPORT_SYMBOL_GPL(rt2800_link_stats);
3267
3268static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
3269{
Gertjan van Wingerde8c6728b2012-09-16 22:29:49 +02003270 u8 vgc;
3271
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003272 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003273 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003274 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003275 rt2x00_rt(rt2x00dev, RT3090) ||
Woody Hunga89534e2012-06-13 15:01:16 +08003276 rt2x00_rt(rt2x00dev, RT3290) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01003277 rt2x00_rt(rt2x00dev, RT3390) ||
Gertjan van Wingerded961e442012-09-16 22:29:50 +02003278 rt2x00_rt(rt2x00dev, RT3572) ||
John Li2ed71882012-02-17 17:33:06 +08003279 rt2x00_rt(rt2x00dev, RT5390) ||
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01003280 rt2x00_rt(rt2x00dev, RT5392) ||
3281 rt2x00_rt(rt2x00dev, RT5592))
Gertjan van Wingerde8c6728b2012-09-16 22:29:49 +02003282 vgc = 0x1c + (2 * rt2x00dev->lna_gain);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003283 else
Gertjan van Wingerde8c6728b2012-09-16 22:29:49 +02003284 vgc = 0x2e + rt2x00dev->lna_gain;
3285 } else { /* 5GHZ band */
Gertjan van Wingerded961e442012-09-16 22:29:50 +02003286 if (rt2x00_rt(rt2x00dev, RT3572))
3287 vgc = 0x22 + (rt2x00dev->lna_gain * 5) / 3;
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01003288 else if (rt2x00_rt(rt2x00dev, RT5592))
3289 vgc = 0x24 + (2 * rt2x00dev->lna_gain);
Gertjan van Wingerded961e442012-09-16 22:29:50 +02003290 else {
3291 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
3292 vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
3293 else
3294 vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
3295 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003296 }
3297
Gertjan van Wingerde8c6728b2012-09-16 22:29:49 +02003298 return vgc;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003299}
3300
3301static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
3302 struct link_qual *qual, u8 vgc_level)
3303{
3304 if (qual->vgc_level != vgc_level) {
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01003305 if (rt2x00_rt(rt2x00dev, RT5592)) {
3306 rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a);
3307 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level);
3308 } else
3309 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003310 qual->vgc_level = vgc_level;
3311 qual->vgc_level_reg = vgc_level;
3312 }
3313}
3314
3315void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
3316{
3317 rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
3318}
3319EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
3320
3321void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
3322 const u32 count)
3323{
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01003324 u8 vgc;
3325
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02003326 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003327 return;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003328 /*
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01003329 * When RSSI is better then -80 increase VGC level with 0x10, except
3330 * for rt5592 chip.
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003331 */
Stanislaw Gruszka3d815352013-03-16 19:19:49 +01003332
3333 vgc = rt2800_get_default_vgc(rt2x00dev);
3334
3335 if (rt2x00_rt(rt2x00dev, RT5592) && qual->rssi > -65)
3336 vgc += 0x20;
3337 else if (qual->rssi > -80)
3338 vgc += 0x10;
3339
3340 rt2800_set_vgc(rt2x00dev, qual, vgc);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01003341}
3342EXPORT_SYMBOL_GPL(rt2800_link_tuner);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003343
3344/*
3345 * Initialization functions.
3346 */
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02003347static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003348{
3349 u32 reg;
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003350 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003351 unsigned int i;
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02003352 int ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003353
Jakub Kicinskif7b395e2012-04-03 03:40:47 +02003354 rt2800_disable_wpdma(rt2x00dev);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003355
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02003356 ret = rt2800_drv_init_registers(rt2x00dev);
3357 if (ret)
3358 return ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003359
3360 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
3361 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
3362 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
3363 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
3364 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
3365 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
3366
3367 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
3368 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
3369 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
3370 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
3371 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
3372 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
3373
3374 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
3375 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
3376
3377 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
3378
3379 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Helmut Schaa8544df32010-07-11 12:29:49 +02003380 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003381 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
3382 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
3383 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
3384 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
3385 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
3386 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
3387
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003388 rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
3389
3390 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
3391 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
3392 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
3393 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
3394
Woody Hunga89534e2012-06-13 15:01:16 +08003395 if (rt2x00_rt(rt2x00dev, RT3290)) {
3396 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
3397 if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
3398 rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
3399 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
3400 }
3401
3402 rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
3403 if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
3404 rt2x00_set_field32(&reg, LDO0_EN, 1);
3405 rt2x00_set_field32(&reg, LDO_BGSEL, 3);
3406 rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
3407 }
3408
3409 rt2800_register_read(rt2x00dev, OSC_CTRL, &reg);
3410 rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
3411 rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
3412 rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
3413 rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
3414
3415 rt2800_register_read(rt2x00dev, COEX_CFG0, &reg);
3416 rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
3417 rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
3418
3419 rt2800_register_read(rt2x00dev, COEX_CFG2, &reg);
3420 rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
3421 rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
3422 rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
3423 rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
3424 rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
3425
3426 rt2800_register_read(rt2x00dev, PLL_CTRL, &reg);
3427 rt2x00_set_field32(&reg, PLL_CONTROL, 1);
3428 rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
3429 }
3430
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003431 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003432 rt2x00_rt(rt2x00dev, RT3090) ||
Woody Hunga89534e2012-06-13 15:01:16 +08003433 rt2x00_rt(rt2x00dev, RT3290) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003434 rt2x00_rt(rt2x00dev, RT3390)) {
Woody Hunga89534e2012-06-13 15:01:16 +08003435
3436 if (rt2x00_rt(rt2x00dev, RT3290))
3437 rt2800_register_write(rt2x00dev, TX_SW_CFG0,
3438 0x00000404);
3439 else
3440 rt2800_register_write(rt2x00dev, TX_SW_CFG0,
3441 0x00000400);
3442
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003443 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003444 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003445 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
3446 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003447 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
3448 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003449 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
3450 0x0000002c);
3451 else
3452 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
3453 0x0000000f);
3454 } else {
3455 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
3456 }
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003457 } else if (rt2x00_rt(rt2x00dev, RT3070)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003458 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003459
3460 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
3461 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
3462 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
3463 } else {
3464 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
3465 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
3466 }
Helmut Schaac295a812010-06-03 10:52:13 +02003467 } else if (rt2800_is_305x_soc(rt2x00dev)) {
3468 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
3469 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Helmut Schaa961636b2011-04-18 15:28:27 +02003470 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
Daniel Golle03839952012-09-09 14:24:39 +03003471 } else if (rt2x00_rt(rt2x00dev, RT3352)) {
3472 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
3473 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
3474 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02003475 } else if (rt2x00_rt(rt2x00dev, RT3572)) {
3476 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
3477 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
John Li2ed71882012-02-17 17:33:06 +08003478 } else if (rt2x00_rt(rt2x00dev, RT5390) ||
Stanislaw Gruszka76413282013-03-16 19:19:33 +01003479 rt2x00_rt(rt2x00dev, RT5392) ||
3480 rt2x00_rt(rt2x00dev, RT5592)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01003481 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
3482 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
3483 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003484 } else {
3485 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
3486 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
3487 }
3488
3489 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
3490 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
3491 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
3492 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
3493 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
3494 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
3495 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
3496 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
3497 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
3498 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
3499
3500 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
3501 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003502 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003503 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
3504 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
3505
3506 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
3507 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02003508 if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01003509 rt2x00_rt(rt2x00dev, RT2883) ||
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02003510 rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003511 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
3512 else
3513 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
3514 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
3515 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
3516 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
3517
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003518 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
3519 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
3520 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
3521 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
3522 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
3523 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
3524 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
3525 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
3526 rt2800_register_write(rt2x00dev, LED_CFG, reg);
3527
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003528 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
3529
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003530 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
3531 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
3532 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
3533 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
3534 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
3535 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
3536 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
3537 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
3538
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003539 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
3540 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003541 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003542 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
3543 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003544 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003545 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
3546 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
3547 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
3548
3549 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003550 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003551 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01003552 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003553 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
3554 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
3555 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003556 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003557 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003558 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
3559 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003560 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
3561
3562 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003563 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003564 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01003565 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003566 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
3567 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
3568 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003569 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003570 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003571 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
3572 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003573 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
3574
3575 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
3576 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
3577 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01003578 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003579 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
3580 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
3581 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
3582 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
3583 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
3584 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003585 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003586 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
3587
3588 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
3589 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
Helmut Schaad13a97f2010-10-02 11:29:08 +02003590 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01003591 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003592 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
3593 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
3594 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
3595 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
3596 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
3597 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003598 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003599 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
3600
3601 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
3602 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
3603 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01003604 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003605 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
3606 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
3607 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
3608 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
3609 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
3610 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003611 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003612 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
3613
3614 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
3615 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
3616 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01003617 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003618 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
3619 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
3620 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
3621 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
3622 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
3623 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003624 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003625 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
3626
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01003627 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003628 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
3629
3630 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
3631 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
3632 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
3633 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
3634 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
3635 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
3636 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
3637 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
3638 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
3639 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
3640 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
3641 }
3642
Helmut Schaa961621a2010-11-04 20:36:59 +01003643 /*
3644 * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
3645 * although it is reserved.
3646 */
3647 rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
3648 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
3649 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
3650 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
3651 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
3652 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
3653 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
3654 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
3655 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
3656 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
3657 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
3658 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
3659
Stanislaw Gruszka76413282013-03-16 19:19:33 +01003660 reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002;
3661 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003662
3663 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
3664 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
3665 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
3666 IEEE80211_MAX_RTS_THRESHOLD);
3667 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
3668 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
3669
3670 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003671
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02003672 /*
3673 * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
3674 * time should be set to 16. However, the original Ralink driver uses
3675 * 16 for both and indeed using a value of 10 for CCK SIFS results in
3676 * connection problems with 11g + CTS protection. Hence, use the same
3677 * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
3678 */
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003679 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02003680 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
3681 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02003682 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
3683 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
3684 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
3685 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
3686
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003687 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
3688
3689 /*
3690 * ASIC will keep garbage value after boot, clear encryption keys.
3691 */
3692 for (i = 0; i < 4; i++)
3693 rt2800_register_write(rt2x00dev,
3694 SHARED_KEY_MODE_ENTRY(i), 0);
3695
3696 for (i = 0; i < 256; i++) {
Helmut Schaad7d259d2011-09-08 14:39:04 +02003697 rt2800_config_wcid(rt2x00dev, NULL, i);
3698 rt2800_delete_wcid_attr(rt2x00dev, i);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003699 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
3700 }
3701
3702 /*
3703 * Clear all beacons
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003704 */
Helmut Schaa69cf36a2011-01-30 13:16:03 +01003705 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE0);
3706 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE1);
3707 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE2);
3708 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE3);
3709 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE4);
3710 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE5);
3711 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE6);
3712 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE7);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003713
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01003714 if (rt2x00_is_usb(rt2x00dev)) {
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +02003715 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
3716 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
3717 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
RA-Jay Hungc6fcc0e2011-01-30 13:21:22 +01003718 } else if (rt2x00_is_pcie(rt2x00dev)) {
3719 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
3720 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
3721 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003722 }
3723
3724 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
3725 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
3726 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
3727 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
3728 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
3729 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
3730 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
3731 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
3732 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
3733 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
3734
3735 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
3736 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
3737 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
3738 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
3739 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
3740 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
3741 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
3742 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
3743 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
3744 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
3745
3746 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
3747 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
3748 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
3749 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
3750 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
3751 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
3752 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
3753 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
3754 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
3755 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
3756
3757 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
3758 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
3759 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
3760 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
3761 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
3762 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
3763
3764 /*
Helmut Schaa47ee3eb2010-09-08 20:56:04 +02003765 * Do not force the BA window size, we use the TXWI to set it
3766 */
3767 rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
3768 rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
3769 rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
3770 rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
3771
3772 /*
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003773 * We must clear the error counters.
3774 * These registers are cleared on read,
3775 * so we may pass a useless variable to store the value.
3776 */
3777 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
3778 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
3779 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
3780 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
3781 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
3782 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
3783
Helmut Schaa9f926fb2010-07-11 12:28:23 +02003784 /*
3785 * Setup leadtime for pre tbtt interrupt to 6ms
3786 */
3787 rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
3788 rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
3789 rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
3790
Helmut Schaa977206d2010-12-13 12:31:58 +01003791 /*
3792 * Set up channel statistics timer
3793 */
3794 rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
3795 rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
3796 rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
3797 rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
3798 rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
3799 rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
3800 rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
3801
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003802 return 0;
3803}
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003804
3805static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
3806{
3807 unsigned int i;
3808 u32 reg;
3809
3810 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
3811 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
3812 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
3813 return 0;
3814
3815 udelay(REGISTER_BUSY_DELAY);
3816 }
3817
3818 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
3819 return -EACCES;
3820}
3821
3822static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
3823{
3824 unsigned int i;
3825 u8 value;
3826
3827 /*
3828 * BBP was enabled after firmware was loaded,
3829 * but we need to reactivate it now.
3830 */
3831 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
3832 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
3833 msleep(1);
3834
3835 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
3836 rt2800_bbp_read(rt2x00dev, 0, &value);
3837 if ((value != 0xff) && (value != 0x00))
3838 return 0;
3839 udelay(REGISTER_BUSY_DELAY);
3840 }
3841
3842 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
3843 return -EACCES;
3844}
3845
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01003846static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev)
3847{
3848 u8 value;
3849
3850 rt2800_bbp_read(rt2x00dev, 4, &value);
3851 rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
3852 rt2800_bbp_write(rt2x00dev, 4, value);
3853}
3854
Stanislaw Gruszkac2675482013-03-16 19:19:41 +01003855static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev)
3856{
3857 rt2800_bbp_write(rt2x00dev, 142, 1);
3858 rt2800_bbp_write(rt2x00dev, 143, 57);
3859}
3860
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01003861static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev)
3862{
3863 const u8 glrt_table[] = {
3864 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */
3865 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */
3866 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */
3867 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */
3868 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */
3869 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */
3870 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */
3871 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */
3872 0x2E, 0x36, 0x30, 0x6E, /* 208 ~ 211 */
3873 };
3874 int i;
3875
3876 for (i = 0; i < ARRAY_SIZE(glrt_table); i++) {
3877 rt2800_bbp_write(rt2x00dev, 195, 128 + i);
3878 rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]);
3879 }
3880};
3881
Stanislaw Gruszkaa4969d02013-03-16 19:19:35 +01003882static void rt2800_init_bbb_early(struct rt2x00_dev *rt2x00dev)
3883{
3884 rt2800_bbp_write(rt2x00dev, 65, 0x2C);
3885 rt2800_bbp_write(rt2x00dev, 66, 0x38);
3886 rt2800_bbp_write(rt2x00dev, 68, 0x0B);
3887 rt2800_bbp_write(rt2x00dev, 69, 0x12);
3888 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
3889 rt2800_bbp_write(rt2x00dev, 73, 0x10);
3890 rt2800_bbp_write(rt2x00dev, 81, 0x37);
3891 rt2800_bbp_write(rt2x00dev, 82, 0x62);
3892 rt2800_bbp_write(rt2x00dev, 83, 0x6A);
3893 rt2800_bbp_write(rt2x00dev, 84, 0x99);
3894 rt2800_bbp_write(rt2x00dev, 86, 0x00);
3895 rt2800_bbp_write(rt2x00dev, 91, 0x04);
3896 rt2800_bbp_write(rt2x00dev, 92, 0x00);
3897 rt2800_bbp_write(rt2x00dev, 103, 0x00);
3898 rt2800_bbp_write(rt2x00dev, 105, 0x05);
3899 rt2800_bbp_write(rt2x00dev, 106, 0x35);
3900}
3901
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01003902static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev)
3903{
3904 int ant, div_mode;
3905 u16 eeprom;
3906 u8 value;
3907
Stanislaw Gruszkaa4969d02013-03-16 19:19:35 +01003908 rt2800_init_bbb_early(rt2x00dev);
3909
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01003910 rt2800_bbp_read(rt2x00dev, 105, &value);
3911 rt2x00_set_field8(&value, BBP105_MLD,
3912 rt2x00dev->default_ant.rx_chain_num == 2);
3913 rt2800_bbp_write(rt2x00dev, 105, value);
3914
3915 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
3916
3917 rt2800_bbp_write(rt2x00dev, 20, 0x06);
3918 rt2800_bbp_write(rt2x00dev, 31, 0x08);
3919 rt2800_bbp_write(rt2x00dev, 65, 0x2C);
3920 rt2800_bbp_write(rt2x00dev, 68, 0xDD);
3921 rt2800_bbp_write(rt2x00dev, 69, 0x1A);
3922 rt2800_bbp_write(rt2x00dev, 70, 0x05);
3923 rt2800_bbp_write(rt2x00dev, 73, 0x13);
3924 rt2800_bbp_write(rt2x00dev, 74, 0x0F);
3925 rt2800_bbp_write(rt2x00dev, 75, 0x4F);
3926 rt2800_bbp_write(rt2x00dev, 76, 0x28);
3927 rt2800_bbp_write(rt2x00dev, 77, 0x59);
3928 rt2800_bbp_write(rt2x00dev, 84, 0x9A);
3929 rt2800_bbp_write(rt2x00dev, 86, 0x38);
3930 rt2800_bbp_write(rt2x00dev, 88, 0x90);
3931 rt2800_bbp_write(rt2x00dev, 91, 0x04);
3932 rt2800_bbp_write(rt2x00dev, 92, 0x02);
3933 rt2800_bbp_write(rt2x00dev, 95, 0x9a);
3934 rt2800_bbp_write(rt2x00dev, 98, 0x12);
3935 rt2800_bbp_write(rt2x00dev, 103, 0xC0);
3936 rt2800_bbp_write(rt2x00dev, 104, 0x92);
3937 /* FIXME BBP105 owerwrite */
3938 rt2800_bbp_write(rt2x00dev, 105, 0x3C);
3939 rt2800_bbp_write(rt2x00dev, 106, 0x35);
3940 rt2800_bbp_write(rt2x00dev, 128, 0x12);
3941 rt2800_bbp_write(rt2x00dev, 134, 0xD0);
3942 rt2800_bbp_write(rt2x00dev, 135, 0xF6);
3943 rt2800_bbp_write(rt2x00dev, 137, 0x0F);
3944
3945 /* Initialize GLRT (Generalized Likehood Radio Test) */
3946 rt2800_init_bbp_5592_glrt(rt2x00dev);
3947
3948 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
3949
3950 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
3951 div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
3952 ant = (div_mode == 3) ? 1 : 0;
3953 rt2800_bbp_read(rt2x00dev, 152, &value);
3954 if (ant == 0) {
3955 /* Main antenna */
3956 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
3957 } else {
3958 /* Auxiliary antenna */
3959 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
3960 }
3961 rt2800_bbp_write(rt2x00dev, 152, value);
3962
3963 if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) {
3964 rt2800_bbp_read(rt2x00dev, 254, &value);
3965 rt2x00_set_field8(&value, BBP254_BIT7, 1);
3966 rt2800_bbp_write(rt2x00dev, 254, value);
3967 }
3968
Stanislaw Gruszkac2675482013-03-16 19:19:41 +01003969 rt2800_init_freq_calibration(rt2x00dev);
3970
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01003971 rt2800_bbp_write(rt2x00dev, 84, 0x19);
Stanislaw Gruszka6e04f252013-03-16 19:19:38 +01003972 if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
3973 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01003974}
3975
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02003976static int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003977{
3978 unsigned int i;
3979 u16 eeprom;
3980 u8 reg_id;
3981 u8 value;
3982
3983 if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
3984 rt2800_wait_bbp_ready(rt2x00dev)))
3985 return -EACCES;
3986
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01003987 if (rt2x00_rt(rt2x00dev, RT5592)) {
3988 rt2800_init_bbp_5592(rt2x00dev);
3989 return 0;
3990 }
3991
Daniel Golle03839952012-09-09 14:24:39 +03003992 if (rt2x00_rt(rt2x00dev, RT3352)) {
3993 rt2800_bbp_write(rt2x00dev, 3, 0x00);
3994 rt2800_bbp_write(rt2x00dev, 4, 0x50);
3995 }
3996
Woody Hunga89534e2012-06-13 15:01:16 +08003997 if (rt2x00_rt(rt2x00dev, RT3290) ||
3998 rt2x00_rt(rt2x00dev, RT5390) ||
Stanislaw Gruszkaa7bbbe52013-03-16 19:19:34 +01003999 rt2x00_rt(rt2x00dev, RT5392))
4000 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01004001
Gabor Juhosadde5882011-03-03 11:46:45 +01004002 if (rt2800_is_305x_soc(rt2x00dev) ||
Woody Hunga89534e2012-06-13 15:01:16 +08004003 rt2x00_rt(rt2x00dev, RT3290) ||
Daniel Golle03839952012-09-09 14:24:39 +03004004 rt2x00_rt(rt2x00dev, RT3352) ||
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02004005 rt2x00_rt(rt2x00dev, RT3572) ||
John Li2ed71882012-02-17 17:33:06 +08004006 rt2x00_rt(rt2x00dev, RT5390) ||
4007 rt2x00_rt(rt2x00dev, RT5392))
Helmut Schaabaff8002010-04-28 09:58:59 +02004008 rt2800_bbp_write(rt2x00dev, 31, 0x08);
4009
Daniel Golle03839952012-09-09 14:24:39 +03004010 if (rt2x00_rt(rt2x00dev, RT3352))
4011 rt2800_bbp_write(rt2x00dev, 47, 0x48);
4012
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004013 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
4014 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004015
Woody Hunga89534e2012-06-13 15:01:16 +08004016 if (rt2x00_rt(rt2x00dev, RT3290) ||
Daniel Golle03839952012-09-09 14:24:39 +03004017 rt2x00_rt(rt2x00dev, RT3352) ||
Woody Hunga89534e2012-06-13 15:01:16 +08004018 rt2x00_rt(rt2x00dev, RT5390) ||
4019 rt2x00_rt(rt2x00dev, RT5392))
Gabor Juhosadde5882011-03-03 11:46:45 +01004020 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01004021
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004022 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
4023 rt2800_bbp_write(rt2x00dev, 69, 0x16);
4024 rt2800_bbp_write(rt2x00dev, 73, 0x12);
Woody Hunga89534e2012-06-13 15:01:16 +08004025 } else if (rt2x00_rt(rt2x00dev, RT3290) ||
Daniel Golle03839952012-09-09 14:24:39 +03004026 rt2x00_rt(rt2x00dev, RT3352) ||
Woody Hunga89534e2012-06-13 15:01:16 +08004027 rt2x00_rt(rt2x00dev, RT5390) ||
4028 rt2x00_rt(rt2x00dev, RT5392)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01004029 rt2800_bbp_write(rt2x00dev, 69, 0x12);
4030 rt2800_bbp_write(rt2x00dev, 73, 0x13);
4031 rt2800_bbp_write(rt2x00dev, 75, 0x46);
4032 rt2800_bbp_write(rt2x00dev, 76, 0x28);
Woody Hunga89534e2012-06-13 15:01:16 +08004033
4034 if (rt2x00_rt(rt2x00dev, RT3290))
4035 rt2800_bbp_write(rt2x00dev, 77, 0x58);
4036 else
4037 rt2800_bbp_write(rt2x00dev, 77, 0x59);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004038 } else {
4039 rt2800_bbp_write(rt2x00dev, 69, 0x12);
4040 rt2800_bbp_write(rt2x00dev, 73, 0x10);
4041 }
4042
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004043 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02004044
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004045 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02004046 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02004047 rt2x00_rt(rt2x00dev, RT3090) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01004048 rt2x00_rt(rt2x00dev, RT3390) ||
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02004049 rt2x00_rt(rt2x00dev, RT3572) ||
John Li2ed71882012-02-17 17:33:06 +08004050 rt2x00_rt(rt2x00dev, RT5390) ||
4051 rt2x00_rt(rt2x00dev, RT5392)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02004052 rt2800_bbp_write(rt2x00dev, 79, 0x13);
4053 rt2800_bbp_write(rt2x00dev, 80, 0x05);
4054 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Helmut Schaabaff8002010-04-28 09:58:59 +02004055 } else if (rt2800_is_305x_soc(rt2x00dev)) {
4056 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
4057 rt2800_bbp_write(rt2x00dev, 80, 0x08);
Gertjan van Wingerde59d12872012-09-16 22:29:51 +02004058 } else if (rt2x00_rt(rt2x00dev, RT3290)) {
4059 rt2800_bbp_write(rt2x00dev, 74, 0x0b);
4060 rt2800_bbp_write(rt2x00dev, 79, 0x18);
4061 rt2800_bbp_write(rt2x00dev, 80, 0x09);
4062 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Daniel Golle03839952012-09-09 14:24:39 +03004063 } else if (rt2x00_rt(rt2x00dev, RT3352)) {
4064 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
4065 rt2800_bbp_write(rt2x00dev, 80, 0x08);
4066 rt2800_bbp_write(rt2x00dev, 81, 0x37);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02004067 } else {
4068 rt2800_bbp_write(rt2x00dev, 81, 0x37);
4069 }
4070
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004071 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Woody Hunga89534e2012-06-13 15:01:16 +08004072 if (rt2x00_rt(rt2x00dev, RT3290) ||
4073 rt2x00_rt(rt2x00dev, RT5390) ||
4074 rt2x00_rt(rt2x00dev, RT5392))
Gabor Juhosadde5882011-03-03 11:46:45 +01004075 rt2800_bbp_write(rt2x00dev, 83, 0x7a);
4076 else
4077 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004078
Gertjan van Wingerde5ed8f452010-06-03 10:51:57 +02004079 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004080 rt2800_bbp_write(rt2x00dev, 84, 0x19);
Woody Hunga89534e2012-06-13 15:01:16 +08004081 else if (rt2x00_rt(rt2x00dev, RT3290) ||
Gabor Juhose6d227b2012-12-02 15:53:28 +01004082 rt2x00_rt(rt2x00dev, RT5390) ||
4083 rt2x00_rt(rt2x00dev, RT5392))
Gabor Juhosadde5882011-03-03 11:46:45 +01004084 rt2800_bbp_write(rt2x00dev, 84, 0x9a);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02004085 else
4086 rt2800_bbp_write(rt2x00dev, 84, 0x99);
4087
Woody Hunga89534e2012-06-13 15:01:16 +08004088 if (rt2x00_rt(rt2x00dev, RT3290) ||
Daniel Golle03839952012-09-09 14:24:39 +03004089 rt2x00_rt(rt2x00dev, RT3352) ||
Woody Hunga89534e2012-06-13 15:01:16 +08004090 rt2x00_rt(rt2x00dev, RT5390) ||
4091 rt2x00_rt(rt2x00dev, RT5392))
Gabor Juhosadde5882011-03-03 11:46:45 +01004092 rt2800_bbp_write(rt2x00dev, 86, 0x38);
4093 else
4094 rt2800_bbp_write(rt2x00dev, 86, 0x00);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01004095
Daniel Golle03839952012-09-09 14:24:39 +03004096 if (rt2x00_rt(rt2x00dev, RT3352) ||
4097 rt2x00_rt(rt2x00dev, RT5392))
John Li2ed71882012-02-17 17:33:06 +08004098 rt2800_bbp_write(rt2x00dev, 88, 0x90);
4099
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004100 rt2800_bbp_write(rt2x00dev, 91, 0x04);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01004101
Woody Hunga89534e2012-06-13 15:01:16 +08004102 if (rt2x00_rt(rt2x00dev, RT3290) ||
Daniel Golle03839952012-09-09 14:24:39 +03004103 rt2x00_rt(rt2x00dev, RT3352) ||
Woody Hunga89534e2012-06-13 15:01:16 +08004104 rt2x00_rt(rt2x00dev, RT5390) ||
4105 rt2x00_rt(rt2x00dev, RT5392))
Gabor Juhosadde5882011-03-03 11:46:45 +01004106 rt2800_bbp_write(rt2x00dev, 92, 0x02);
4107 else
4108 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02004109
John Li2ed71882012-02-17 17:33:06 +08004110 if (rt2x00_rt(rt2x00dev, RT5392)) {
4111 rt2800_bbp_write(rt2x00dev, 95, 0x9a);
4112 rt2800_bbp_write(rt2x00dev, 98, 0x12);
4113 }
4114
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004115 if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02004116 rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02004117 rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
Helmut Schaabaff8002010-04-28 09:58:59 +02004118 rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
Woody Hunga89534e2012-06-13 15:01:16 +08004119 rt2x00_rt(rt2x00dev, RT3290) ||
Daniel Golle03839952012-09-09 14:24:39 +03004120 rt2x00_rt(rt2x00dev, RT3352) ||
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02004121 rt2x00_rt(rt2x00dev, RT3572) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01004122 rt2x00_rt(rt2x00dev, RT5390) ||
John Li2ed71882012-02-17 17:33:06 +08004123 rt2x00_rt(rt2x00dev, RT5392) ||
Helmut Schaabaff8002010-04-28 09:58:59 +02004124 rt2800_is_305x_soc(rt2x00dev))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02004125 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
4126 else
4127 rt2800_bbp_write(rt2x00dev, 103, 0x00);
4128
Woody Hunga89534e2012-06-13 15:01:16 +08004129 if (rt2x00_rt(rt2x00dev, RT3290) ||
Daniel Golle03839952012-09-09 14:24:39 +03004130 rt2x00_rt(rt2x00dev, RT3352) ||
Woody Hunga89534e2012-06-13 15:01:16 +08004131 rt2x00_rt(rt2x00dev, RT5390) ||
4132 rt2x00_rt(rt2x00dev, RT5392))
Gabor Juhosadde5882011-03-03 11:46:45 +01004133 rt2800_bbp_write(rt2x00dev, 104, 0x92);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01004134
Helmut Schaabaff8002010-04-28 09:58:59 +02004135 if (rt2800_is_305x_soc(rt2x00dev))
4136 rt2800_bbp_write(rt2x00dev, 105, 0x01);
Woody Hunga89534e2012-06-13 15:01:16 +08004137 else if (rt2x00_rt(rt2x00dev, RT3290))
4138 rt2800_bbp_write(rt2x00dev, 105, 0x1c);
Daniel Golle03839952012-09-09 14:24:39 +03004139 else if (rt2x00_rt(rt2x00dev, RT3352))
4140 rt2800_bbp_write(rt2x00dev, 105, 0x34);
John Li2ed71882012-02-17 17:33:06 +08004141 else if (rt2x00_rt(rt2x00dev, RT5390) ||
Gabor Juhose6d227b2012-12-02 15:53:28 +01004142 rt2x00_rt(rt2x00dev, RT5392))
Gabor Juhosadde5882011-03-03 11:46:45 +01004143 rt2800_bbp_write(rt2x00dev, 105, 0x3c);
Helmut Schaabaff8002010-04-28 09:58:59 +02004144 else
4145 rt2800_bbp_write(rt2x00dev, 105, 0x05);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01004146
Woody Hunga89534e2012-06-13 15:01:16 +08004147 if (rt2x00_rt(rt2x00dev, RT3290) ||
4148 rt2x00_rt(rt2x00dev, RT5390))
Gabor Juhosadde5882011-03-03 11:46:45 +01004149 rt2800_bbp_write(rt2x00dev, 106, 0x03);
Daniel Golle03839952012-09-09 14:24:39 +03004150 else if (rt2x00_rt(rt2x00dev, RT3352))
4151 rt2800_bbp_write(rt2x00dev, 106, 0x05);
John Li2ed71882012-02-17 17:33:06 +08004152 else if (rt2x00_rt(rt2x00dev, RT5392))
4153 rt2800_bbp_write(rt2x00dev, 106, 0x12);
Gabor Juhosadde5882011-03-03 11:46:45 +01004154 else
4155 rt2800_bbp_write(rt2x00dev, 106, 0x35);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01004156
Daniel Golle03839952012-09-09 14:24:39 +03004157 if (rt2x00_rt(rt2x00dev, RT3352))
4158 rt2800_bbp_write(rt2x00dev, 120, 0x50);
4159
Woody Hunga89534e2012-06-13 15:01:16 +08004160 if (rt2x00_rt(rt2x00dev, RT3290) ||
4161 rt2x00_rt(rt2x00dev, RT5390) ||
4162 rt2x00_rt(rt2x00dev, RT5392))
Gabor Juhosadde5882011-03-03 11:46:45 +01004163 rt2800_bbp_write(rt2x00dev, 128, 0x12);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004164
John Li2ed71882012-02-17 17:33:06 +08004165 if (rt2x00_rt(rt2x00dev, RT5392)) {
4166 rt2800_bbp_write(rt2x00dev, 134, 0xd0);
4167 rt2800_bbp_write(rt2x00dev, 135, 0xf6);
4168 }
4169
Daniel Golle03839952012-09-09 14:24:39 +03004170 if (rt2x00_rt(rt2x00dev, RT3352))
4171 rt2800_bbp_write(rt2x00dev, 137, 0x0f);
4172
Gertjan van Wingerde64522952010-04-11 14:31:14 +02004173 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02004174 rt2x00_rt(rt2x00dev, RT3090) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01004175 rt2x00_rt(rt2x00dev, RT3390) ||
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02004176 rt2x00_rt(rt2x00dev, RT3572) ||
John Li2ed71882012-02-17 17:33:06 +08004177 rt2x00_rt(rt2x00dev, RT5390) ||
4178 rt2x00_rt(rt2x00dev, RT5392)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004179 rt2800_bbp_read(rt2x00dev, 138, &value);
4180
RA-Jay Hung38c8a562010-12-13 12:31:27 +01004181 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
4182 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004183 value |= 0x20;
RA-Jay Hung38c8a562010-12-13 12:31:27 +01004184 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004185 value &= ~0x02;
4186
4187 rt2800_bbp_write(rt2x00dev, 138, value);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004188 }
4189
Woody Hunga89534e2012-06-13 15:01:16 +08004190 if (rt2x00_rt(rt2x00dev, RT3290)) {
4191 rt2800_bbp_write(rt2x00dev, 67, 0x24);
4192 rt2800_bbp_write(rt2x00dev, 143, 0x04);
4193 rt2800_bbp_write(rt2x00dev, 142, 0x99);
4194 rt2800_bbp_write(rt2x00dev, 150, 0x30);
4195 rt2800_bbp_write(rt2x00dev, 151, 0x2e);
4196 rt2800_bbp_write(rt2x00dev, 152, 0x20);
4197 rt2800_bbp_write(rt2x00dev, 153, 0x34);
4198 rt2800_bbp_write(rt2x00dev, 154, 0x40);
4199 rt2800_bbp_write(rt2x00dev, 155, 0x3b);
4200 rt2800_bbp_write(rt2x00dev, 253, 0x04);
4201
4202 rt2800_bbp_read(rt2x00dev, 47, &value);
4203 rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
4204 rt2800_bbp_write(rt2x00dev, 47, value);
4205
4206 /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
4207 rt2800_bbp_read(rt2x00dev, 3, &value);
4208 rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
4209 rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
4210 rt2800_bbp_write(rt2x00dev, 3, value);
4211 }
4212
Daniel Golle03839952012-09-09 14:24:39 +03004213 if (rt2x00_rt(rt2x00dev, RT3352)) {
4214 rt2800_bbp_write(rt2x00dev, 163, 0xbd);
4215 /* Set ITxBF timeout to 0x9c40=1000msec */
4216 rt2800_bbp_write(rt2x00dev, 179, 0x02);
4217 rt2800_bbp_write(rt2x00dev, 180, 0x00);
4218 rt2800_bbp_write(rt2x00dev, 182, 0x40);
4219 rt2800_bbp_write(rt2x00dev, 180, 0x01);
4220 rt2800_bbp_write(rt2x00dev, 182, 0x9c);
4221 rt2800_bbp_write(rt2x00dev, 179, 0x00);
4222 /* Reprogram the inband interface to put right values in RXWI */
4223 rt2800_bbp_write(rt2x00dev, 142, 0x04);
4224 rt2800_bbp_write(rt2x00dev, 143, 0x3b);
4225 rt2800_bbp_write(rt2x00dev, 142, 0x06);
4226 rt2800_bbp_write(rt2x00dev, 143, 0xa0);
4227 rt2800_bbp_write(rt2x00dev, 142, 0x07);
4228 rt2800_bbp_write(rt2x00dev, 143, 0xa1);
4229 rt2800_bbp_write(rt2x00dev, 142, 0x08);
4230 rt2800_bbp_write(rt2x00dev, 143, 0xa2);
4231
4232 rt2800_bbp_write(rt2x00dev, 148, 0xc8);
4233 }
4234
John Li2ed71882012-02-17 17:33:06 +08004235 if (rt2x00_rt(rt2x00dev, RT5390) ||
Gabor Juhose6d227b2012-12-02 15:53:28 +01004236 rt2x00_rt(rt2x00dev, RT5392)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01004237 int ant, div_mode;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01004238
Gabor Juhosadde5882011-03-03 11:46:45 +01004239 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
4240 div_mode = rt2x00_get_field16(eeprom,
4241 EEPROM_NIC_CONF1_ANT_DIVERSITY);
4242 ant = (div_mode == 3) ? 1 : 0;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01004243
Gabor Juhosadde5882011-03-03 11:46:45 +01004244 /* check if this is a Bluetooth combo card */
Gertjan van Wingerdefdbc7b02011-04-30 17:15:37 +02004245 if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01004246 u32 reg;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01004247
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02004248 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
4249 rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
4250 rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
4251 rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
4252 rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
Gabor Juhosadde5882011-03-03 11:46:45 +01004253 if (ant == 0)
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02004254 rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
Gabor Juhosadde5882011-03-03 11:46:45 +01004255 else if (ant == 1)
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02004256 rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
4257 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
Gabor Juhosadde5882011-03-03 11:46:45 +01004258 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01004259
Anisse Astier0586a112012-04-23 12:33:11 +02004260 /* This chip has hardware antenna diversity*/
4261 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
4262 rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
4263 rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
4264 rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
4265 }
4266
Gabor Juhosadde5882011-03-03 11:46:45 +01004267 rt2800_bbp_read(rt2x00dev, 152, &value);
4268 if (ant == 0)
4269 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
4270 else
4271 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
4272 rt2800_bbp_write(rt2x00dev, 152, value);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01004273
Stanislaw Gruszkac2675482013-03-16 19:19:41 +01004274 rt2800_init_freq_calibration(rt2x00dev);
Gabor Juhosadde5882011-03-03 11:46:45 +01004275 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004276
4277 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
4278 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
4279
4280 if (eeprom != 0xffff && eeprom != 0x0000) {
4281 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
4282 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
4283 rt2800_bbp_write(rt2x00dev, reg_id, value);
4284 }
4285 }
4286
4287 return 0;
4288}
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004289
4290static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
4291 bool bw40, u8 rfcsr24, u8 filter_target)
4292{
4293 unsigned int i;
4294 u8 bbp;
4295 u8 rfcsr;
4296 u8 passband;
4297 u8 stopband;
4298 u8 overtuned = 0;
4299
4300 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
4301
4302 rt2800_bbp_read(rt2x00dev, 4, &bbp);
4303 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
4304 rt2800_bbp_write(rt2x00dev, 4, bbp);
4305
RA-Jay Hung80d184e2011-01-10 11:28:10 +01004306 rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
4307 rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
4308 rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
4309
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004310 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
4311 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
4312 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
4313
4314 /*
4315 * Set power & frequency of passband test tone
4316 */
4317 rt2800_bbp_write(rt2x00dev, 24, 0);
4318
4319 for (i = 0; i < 100; i++) {
4320 rt2800_bbp_write(rt2x00dev, 25, 0x90);
4321 msleep(1);
4322
4323 rt2800_bbp_read(rt2x00dev, 55, &passband);
4324 if (passband)
4325 break;
4326 }
4327
4328 /*
4329 * Set power & frequency of stopband test tone
4330 */
4331 rt2800_bbp_write(rt2x00dev, 24, 0x06);
4332
4333 for (i = 0; i < 100; i++) {
4334 rt2800_bbp_write(rt2x00dev, 25, 0x90);
4335 msleep(1);
4336
4337 rt2800_bbp_read(rt2x00dev, 55, &stopband);
4338
4339 if ((passband - stopband) <= filter_target) {
4340 rfcsr24++;
4341 overtuned += ((passband - stopband) == filter_target);
4342 } else
4343 break;
4344
4345 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
4346 }
4347
4348 rfcsr24 -= !!overtuned;
4349
4350 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
4351 return rfcsr24;
4352}
4353
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01004354static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev)
4355{
4356 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
4357 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
4358 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
4359 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
4360 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
4361 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
4362 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
4363 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
4364 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
4365 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
4366 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
4367 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
4368 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
4369 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
4370 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
4371 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
4372 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
4373 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
4374 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
4375 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
4376 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
4377 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
4378 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
4379 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
4380 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
4381 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
4382 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
4383 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
4384 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
4385 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
4386 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
4387 rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
4388}
4389
4390static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev)
4391{
4392 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
4393 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
4394 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
4395 rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
4396 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
4397 rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
4398 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
4399 rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
4400 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
4401 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
4402 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
4403 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
4404 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
4405 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
4406 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
4407 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
4408 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
4409 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
4410 rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
4411}
4412
4413static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev)
4414{
4415 rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
4416 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
4417 rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
4418 rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
4419 rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
4420 rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
4421 rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
4422 rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
4423 rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
4424 rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
4425 rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
4426 rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
4427 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
4428 rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
4429 rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
4430 rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
4431 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
4432 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
4433 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
4434 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
4435 rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
4436 rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
4437 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
4438 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
4439 rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
4440 rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
4441 rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
4442 rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
4443 rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
4444 rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
4445 rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
4446 rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
4447 rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
4448 rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
4449 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
4450 rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
4451 rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
4452 rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
4453 rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
4454 rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
4455 rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
4456 rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
4457 rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
4458 rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
4459 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
4460 rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
4461}
4462
4463static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev)
4464{
4465 rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
4466 rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
4467 rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
4468 rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
4469 rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
4470 rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
4471 rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
4472 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
4473 rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
4474 rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
4475 rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
4476 rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
4477 rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
4478 rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
4479 rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
4480 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
4481 rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
4482 rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
4483 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
4484 rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
4485 rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
4486 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
4487 rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
4488 rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
4489 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
4490 rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
4491 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
4492 rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
4493 rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
4494 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
4495 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
4496 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
4497 rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
4498 rt2800_rfcsr_write(rt2x00dev, 34, 0x01);
4499 rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
4500 rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
4501 rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
4502 rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
4503 rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
4504 rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
4505 rt2800_rfcsr_write(rt2x00dev, 41, 0x5b);
4506 rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
4507 rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
4508 rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
4509 rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
4510 rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
4511 rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
4512 rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
4513 rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
4514 rt2800_rfcsr_write(rt2x00dev, 50, 0x2d);
4515 rt2800_rfcsr_write(rt2x00dev, 51, 0x7f);
4516 rt2800_rfcsr_write(rt2x00dev, 52, 0x00);
4517 rt2800_rfcsr_write(rt2x00dev, 53, 0x52);
4518 rt2800_rfcsr_write(rt2x00dev, 54, 0x1b);
4519 rt2800_rfcsr_write(rt2x00dev, 55, 0x7f);
4520 rt2800_rfcsr_write(rt2x00dev, 56, 0x00);
4521 rt2800_rfcsr_write(rt2x00dev, 57, 0x52);
4522 rt2800_rfcsr_write(rt2x00dev, 58, 0x1b);
4523 rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
4524 rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
4525 rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
4526 rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
4527 rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
4528}
4529
4530static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev)
4531{
4532 rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
4533 rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
4534 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
4535 rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
4536 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
4537 rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
4538 rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
4539 rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
4540 rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
4541 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
4542 rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
4543 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
4544 rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
4545 rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
4546 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
4547 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
4548 rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
4549 rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
4550 rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
4551 rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
4552 rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
4553 rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
4554 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
4555 rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
4556 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
4557 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
4558 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
4559 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
4560 rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
4561 rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
4562 rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
4563 rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
4564}
4565
4566static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev)
4567{
4568 rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
4569 rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
4570 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
4571 rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
4572 rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
4573 rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
4574 rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
4575 rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
4576 rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
4577 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
4578 rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
4579 rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
4580 rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
4581 rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
4582 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
4583 rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
4584 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
4585 rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
4586 rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
4587 rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
4588 rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
4589 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
4590 rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
4591 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
4592 rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
4593 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
4594 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
4595 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
4596 rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
4597 rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
4598 rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
4599}
4600
4601static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev)
4602{
4603 rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
4604 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
4605 rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
4606 rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
4607 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
4608 rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
4609 else
4610 rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
4611 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
4612 rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
4613 rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
4614 rt2800_rfcsr_write(rt2x00dev, 12, 0xc6);
4615 rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
4616 rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
4617 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
4618 rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
4619 rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
4620 rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
4621
4622 rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
4623 rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
4624 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
4625 rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
4626 rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
4627 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
4628 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
4629 else
4630 rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
4631 rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
4632 rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
4633 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
4634 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
4635
4636 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
4637 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
4638 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
4639 rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
4640 rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
4641 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
4642 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
4643 rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
4644 rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
4645 rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
4646
4647 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
4648 rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
4649 else
4650 rt2800_rfcsr_write(rt2x00dev, 40, 0x4b);
4651 rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
4652 rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
4653 rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
4654 rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
4655 rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
4656 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
4657 rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
4658 else
4659 rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
4660 rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
4661 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
4662 rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
4663
4664 rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
4665 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
4666 rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
4667 else
4668 rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
4669 rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
4670 rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
4671 rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
4672 rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
4673 rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
4674 rt2800_rfcsr_write(rt2x00dev, 59, 0x63);
4675
4676 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
4677 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
4678 rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
4679 else
4680 rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
4681 rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
4682 rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
4683}
4684
4685static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev)
4686{
4687 rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
4688 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
4689 rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
4690 rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
4691 rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
4692 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
4693 rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
4694 rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
4695 rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
4696 rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
4697 rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
4698 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
4699 rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
4700 rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
4701 rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
4702 rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
4703 rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
4704 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
4705 rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
4706 rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
4707 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
4708 rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
4709 rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
4710 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
4711 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
4712 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
4713 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
4714 rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
4715 rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
4716 rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
4717 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
4718 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
4719 rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
4720 rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
4721 rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
4722 rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
4723 rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
4724 rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
4725 rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
4726 rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
4727 rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
4728 rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
4729 rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
4730 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
4731 rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
4732 rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
4733 rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
4734 rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
4735 rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
4736 rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
4737 rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
4738 rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
4739 rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
4740 rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
4741 rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
4742 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
4743 rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
4744 rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
4745 rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
4746}
4747
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01004748static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev)
4749{
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01004750 u8 reg;
4751 u16 eeprom;
4752
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01004753 rt2800_rfcsr_write(rt2x00dev, 1, 0x3F);
4754 rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
4755 rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
4756 rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
4757 rt2800_rfcsr_write(rt2x00dev, 6, 0xE4);
4758 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
4759 rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
4760 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
4761 rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
4762 rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
4763 rt2800_rfcsr_write(rt2x00dev, 19, 0x4D);
4764 rt2800_rfcsr_write(rt2x00dev, 20, 0x10);
4765 rt2800_rfcsr_write(rt2x00dev, 21, 0x8D);
4766 rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
4767 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
4768 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
4769 rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
4770 rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
4771 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
4772 rt2800_rfcsr_write(rt2x00dev, 47, 0x0C);
4773 rt2800_rfcsr_write(rt2x00dev, 53, 0x22);
4774 rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
4775
4776 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
4777 msleep(1);
4778
4779 rt2800_adjust_freq_offset(rt2x00dev);
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01004780
4781 rt2800_bbp_read(rt2x00dev, 138, &reg);
4782
4783 /* Turn off unused DAC1 and ADC1 to reduce power consumption */
4784 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
4785 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
4786 rt2x00_set_field8(&reg, BBP138_RX_ADC1, 0);
4787 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
4788 rt2x00_set_field8(&reg, BBP138_TX_DAC1, 1);
4789
4790 rt2800_bbp_write(rt2x00dev, 138, reg);
4791
4792 /* Enable DC filter */
4793 if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
4794 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
4795
4796 rt2800_rfcsr_read(rt2x00dev, 38, &reg);
4797 rt2x00_set_field8(&reg, RFCSR38_RX_LO1_EN, 0);
4798 rt2800_rfcsr_write(rt2x00dev, 38, reg);
4799
4800 rt2800_rfcsr_read(rt2x00dev, 39, &reg);
4801 rt2x00_set_field8(&reg, RFCSR39_RX_LO2_EN, 0);
4802 rt2800_rfcsr_write(rt2x00dev, 39, reg);
4803
4804 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
4805
4806 rt2800_rfcsr_read(rt2x00dev, 30, &reg);
4807 rt2x00_set_field8(&reg, RFCSR30_RX_VCM, 2);
4808 rt2800_rfcsr_write(rt2x00dev, 30, reg);
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01004809}
4810
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02004811static int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004812{
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01004813 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004814 u8 rfcsr;
4815 u8 bbp;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02004816 u32 reg;
4817 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004818
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004819 if (!rt2x00_rt(rt2x00dev, RT3070) &&
Gertjan van Wingerde64522952010-04-11 14:31:14 +02004820 !rt2x00_rt(rt2x00dev, RT3071) &&
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02004821 !rt2x00_rt(rt2x00dev, RT3090) &&
Woody Hunga89534e2012-06-13 15:01:16 +08004822 !rt2x00_rt(rt2x00dev, RT3290) &&
Daniel Golle03839952012-09-09 14:24:39 +03004823 !rt2x00_rt(rt2x00dev, RT3352) &&
Helmut Schaa23812382010-04-26 13:48:45 +02004824 !rt2x00_rt(rt2x00dev, RT3390) &&
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02004825 !rt2x00_rt(rt2x00dev, RT3572) &&
Gabor Juhosadde5882011-03-03 11:46:45 +01004826 !rt2x00_rt(rt2x00dev, RT5390) &&
John Li2ed71882012-02-17 17:33:06 +08004827 !rt2x00_rt(rt2x00dev, RT5392) &&
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01004828 !rt2x00_rt(rt2x00dev, RT5392) &&
Stanislaw Gruszka4bc618f2013-03-16 19:19:43 +01004829 !rt2x00_rt(rt2x00dev, RT5592) &&
Helmut Schaabaff8002010-04-28 09:58:59 +02004830 !rt2800_is_305x_soc(rt2x00dev))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004831 return 0;
4832
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004833 /*
4834 * Init RF calibration.
4835 */
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01004836
Woody Hunga89534e2012-06-13 15:01:16 +08004837 if (rt2x00_rt(rt2x00dev, RT3290) ||
4838 rt2x00_rt(rt2x00dev, RT5390) ||
4839 rt2x00_rt(rt2x00dev, RT5392)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01004840 rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
4841 rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
4842 rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
4843 msleep(1);
4844 rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 0);
4845 rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
4846 } else {
4847 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
4848 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
4849 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
4850 msleep(1);
4851 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
4852 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
4853 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004854
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01004855 if (rt2800_is_305x_soc(rt2x00dev)) {
4856 rt2800_init_rfcsr_305x_soc(rt2x00dev);
Helmut Schaabaff8002010-04-28 09:58:59 +02004857 return 0;
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01004858 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01004859
Stanislaw Gruszkad5374ef2012-12-12 06:30:55 +01004860 switch (rt2x00dev->chip.rt) {
4861 case RT3070:
4862 case RT3071:
4863 case RT3090:
4864 rt2800_init_rfcsr_30xx(rt2x00dev);
4865 break;
4866 case RT3290:
4867 rt2800_init_rfcsr_3290(rt2x00dev);
4868 break;
4869 case RT3352:
4870 rt2800_init_rfcsr_3352(rt2x00dev);
4871 break;
4872 case RT3390:
4873 rt2800_init_rfcsr_3390(rt2x00dev);
4874 break;
4875 case RT3572:
4876 rt2800_init_rfcsr_3572(rt2x00dev);
4877 break;
4878 case RT5390:
4879 rt2800_init_rfcsr_5390(rt2x00dev);
4880 break;
4881 case RT5392:
4882 rt2800_init_rfcsr_5392(rt2x00dev);
4883 break;
Stanislaw Gruszka0c9e5fb2013-03-16 19:19:36 +01004884 case RT5592:
4885 rt2800_init_rfcsr_5592(rt2x00dev);
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01004886 return 0;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02004887 }
4888
4889 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
4890 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
4891 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
4892 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
4893 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02004894 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
4895 rt2x00_rt(rt2x00dev, RT3090)) {
RA-Jay Hung80d184e2011-01-10 11:28:10 +01004896 rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
4897
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004898 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
4899 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
4900 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
4901
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004902 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
4903 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02004904 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
4905 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01004906 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
4907 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004908 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
4909 else
4910 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
4911 }
4912 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
RA-Jay Hung80d184e2011-01-10 11:28:10 +01004913
4914 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
4915 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
4916 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02004917 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
4918 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
4919 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
4920 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02004921 } else if (rt2x00_rt(rt2x00dev, RT3572)) {
4922 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
4923 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
4924 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
4925
4926 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
4927 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
4928 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
4929 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
4930 msleep(1);
4931 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
Marc Kleine-Budded0f21fe2012-08-27 00:26:37 +02004932 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02004933 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
4934 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004935 }
4936
4937 /*
4938 * Set RX Filter calibration for 20MHz and 40MHz
4939 */
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02004940 if (rt2x00_rt(rt2x00dev, RT3070)) {
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01004941 drv_data->calibration_bw20 =
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02004942 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01004943 drv_data->calibration_bw40 =
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02004944 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02004945 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02004946 rt2x00_rt(rt2x00dev, RT3090) ||
Daniel Golle03839952012-09-09 14:24:39 +03004947 rt2x00_rt(rt2x00dev, RT3352) ||
Gertjan van Wingerde872834d2011-05-18 20:25:31 +02004948 rt2x00_rt(rt2x00dev, RT3390) ||
4949 rt2x00_rt(rt2x00dev, RT3572)) {
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01004950 drv_data->calibration_bw20 =
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004951 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01004952 drv_data->calibration_bw40 =
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004953 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02004954 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004955
Gertjan van Wingerde5d137df2012-02-06 23:45:09 +01004956 /*
4957 * Save BBP 25 & 26 values for later use in channel switching
4958 */
4959 rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
4960 rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
4961
John Li2ed71882012-02-17 17:33:06 +08004962 if (!rt2x00_rt(rt2x00dev, RT5390) &&
Gabor Juhose6d227b2012-12-02 15:53:28 +01004963 !rt2x00_rt(rt2x00dev, RT5392)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01004964 /*
4965 * Set back to initial state
4966 */
4967 rt2800_bbp_write(rt2x00dev, 24, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004968
Gabor Juhosadde5882011-03-03 11:46:45 +01004969 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
4970 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
4971 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004972
Gabor Juhosadde5882011-03-03 11:46:45 +01004973 /*
4974 * Set BBP back to BW20
4975 */
4976 rt2800_bbp_read(rt2x00dev, 4, &bbp);
4977 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
4978 rt2800_bbp_write(rt2x00dev, 4, bbp);
4979 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01004980
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02004981 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02004982 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02004983 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
Stanislaw Gruszkad8bbf902013-03-16 19:19:37 +01004984 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E) ||
4985 rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02004986 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
4987
4988 rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
4989 rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
4990 rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
4991
John Li2ed71882012-02-17 17:33:06 +08004992 if (!rt2x00_rt(rt2x00dev, RT5390) &&
Gabor Juhose6d227b2012-12-02 15:53:28 +01004993 !rt2x00_rt(rt2x00dev, RT5392)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01004994 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
4995 rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
4996 if (rt2x00_rt(rt2x00dev, RT3070) ||
4997 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
4998 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
4999 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02005000 if (!test_bit(CAPABILITY_EXTERNAL_LNA_BG,
5001 &rt2x00dev->cap_flags))
Gabor Juhosadde5882011-03-03 11:46:45 +01005002 rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
5003 }
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01005004 rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
5005 drv_data->txmixer_gain_24g);
Gabor Juhosadde5882011-03-03 11:46:45 +01005006 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
5007 }
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02005008
Stanislaw Gruszkaa630afe2013-03-16 19:19:39 +01005009 if (rt2x00_rt(rt2x00dev, RT3090) ||
5010 rt2x00_rt(rt2x00dev, RT5592)) {
Gertjan van Wingerde64522952010-04-11 14:31:14 +02005011 rt2800_bbp_read(rt2x00dev, 138, &bbp);
5012
RA-Jay Hung80d184e2011-01-10 11:28:10 +01005013 /* Turn off unused DAC1 and ADC1 to reduce power consumption */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005014 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
5015 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
Gertjan van Wingerde64522952010-04-11 14:31:14 +02005016 rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005017 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
Gertjan van Wingerde64522952010-04-11 14:31:14 +02005018 rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
5019
5020 rt2800_bbp_write(rt2x00dev, 138, bbp);
5021 }
5022
5023 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02005024 rt2x00_rt(rt2x00dev, RT3090) ||
5025 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02005026 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
5027 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
5028 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
5029 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
5030 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
5031 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
5032 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
5033
5034 rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
5035 rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
5036 rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
5037
5038 rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
5039 rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
5040 rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
5041
5042 rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
5043 rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
5044 rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
5045 }
5046
RA-Jay Hung80d184e2011-01-10 11:28:10 +01005047 if (rt2x00_rt(rt2x00dev, RT3070)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02005048 rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
RA-Jay Hung80d184e2011-01-10 11:28:10 +01005049 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02005050 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
5051 else
5052 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
5053 rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
5054 rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
5055 rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
5056 rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
5057 }
5058
Woody Hunga89534e2012-06-13 15:01:16 +08005059 if (rt2x00_rt(rt2x00dev, RT3290)) {
5060 rt2800_rfcsr_read(rt2x00dev, 29, &rfcsr);
5061 rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
5062 rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
5063 }
5064
John Li2ed71882012-02-17 17:33:06 +08005065 if (rt2x00_rt(rt2x00dev, RT5390) ||
Stanislaw Gruszkacf084c62013-03-16 19:19:40 +01005066 rt2x00_rt(rt2x00dev, RT5392) ||
5067 rt2x00_rt(rt2x00dev, RT5592)) {
Gabor Juhosadde5882011-03-03 11:46:45 +01005068 rt2800_rfcsr_read(rt2x00dev, 38, &rfcsr);
5069 rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
5070 rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01005071
Gabor Juhosadde5882011-03-03 11:46:45 +01005072 rt2800_rfcsr_read(rt2x00dev, 39, &rfcsr);
5073 rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
5074 rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01005075
Gabor Juhosadde5882011-03-03 11:46:45 +01005076 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
5077 rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
5078 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
5079 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01005080
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01005081 return 0;
5082}
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02005083
5084int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
5085{
5086 u32 reg;
5087 u16 word;
5088
5089 /*
5090 * Initialize all registers.
5091 */
5092 if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01005093 rt2800_init_registers(rt2x00dev)))
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02005094 return -EIO;
5095
5096 /*
5097 * Send signal to firmware during boot time.
5098 */
Stanislaw Gruszkac630ccf2013-03-16 19:19:46 +01005099 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
5100 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
5101 if (rt2x00_is_usb(rt2x00dev)) {
5102 rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
5103 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
5104 }
5105 msleep(1);
5106
5107 if (unlikely(rt2800_init_bbp(rt2x00dev) ||
5108 rt2800_init_rfcsr(rt2x00dev)))
5109 return -EIO;
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02005110
5111 if (rt2x00_is_usb(rt2x00dev) &&
5112 (rt2x00_rt(rt2x00dev, RT3070) ||
5113 rt2x00_rt(rt2x00dev, RT3071) ||
5114 rt2x00_rt(rt2x00dev, RT3572))) {
5115 udelay(200);
5116 rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
5117 udelay(10);
5118 }
5119
5120 /*
5121 * Enable RX.
5122 */
5123 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
5124 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
5125 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
5126 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
5127
5128 udelay(50);
5129
5130 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
5131 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
5132 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
5133 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
5134 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
5135 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
5136
5137 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
5138 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
5139 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
5140 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
5141
5142 /*
5143 * Initialize LED control
5144 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005145 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
5146 rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02005147 word & 0xff, (word >> 8) & 0xff);
5148
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005149 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
5150 rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02005151 word & 0xff, (word >> 8) & 0xff);
5152
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005153 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
5154 rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02005155 word & 0xff, (word >> 8) & 0xff);
5156
5157 return 0;
5158}
5159EXPORT_SYMBOL_GPL(rt2800_enable_radio);
5160
5161void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
5162{
5163 u32 reg;
5164
Jakub Kicinskif7b395e2012-04-03 03:40:47 +02005165 rt2800_disable_wpdma(rt2x00dev);
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02005166
5167 /* Wait for DMA, ignore error */
5168 rt2800_wait_wpdma_ready(rt2x00dev);
5169
5170 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
5171 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
5172 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
5173 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02005174}
5175EXPORT_SYMBOL_GPL(rt2800_disable_radio);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01005176
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005177int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
5178{
5179 u32 reg;
Woody Hunga89534e2012-06-13 15:01:16 +08005180 u16 efuse_ctrl_reg;
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005181
Woody Hunga89534e2012-06-13 15:01:16 +08005182 if (rt2x00_rt(rt2x00dev, RT3290))
5183 efuse_ctrl_reg = EFUSE_CTRL_3290;
5184 else
5185 efuse_ctrl_reg = EFUSE_CTRL;
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005186
Woody Hunga89534e2012-06-13 15:01:16 +08005187 rt2800_register_read(rt2x00dev, efuse_ctrl_reg, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005188 return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
5189}
5190EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
5191
5192static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
5193{
5194 u32 reg;
Woody Hunga89534e2012-06-13 15:01:16 +08005195 u16 efuse_ctrl_reg;
5196 u16 efuse_data0_reg;
5197 u16 efuse_data1_reg;
5198 u16 efuse_data2_reg;
5199 u16 efuse_data3_reg;
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005200
Woody Hunga89534e2012-06-13 15:01:16 +08005201 if (rt2x00_rt(rt2x00dev, RT3290)) {
5202 efuse_ctrl_reg = EFUSE_CTRL_3290;
5203 efuse_data0_reg = EFUSE_DATA0_3290;
5204 efuse_data1_reg = EFUSE_DATA1_3290;
5205 efuse_data2_reg = EFUSE_DATA2_3290;
5206 efuse_data3_reg = EFUSE_DATA3_3290;
5207 } else {
5208 efuse_ctrl_reg = EFUSE_CTRL;
5209 efuse_data0_reg = EFUSE_DATA0;
5210 efuse_data1_reg = EFUSE_DATA1;
5211 efuse_data2_reg = EFUSE_DATA2;
5212 efuse_data3_reg = EFUSE_DATA3;
5213 }
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01005214 mutex_lock(&rt2x00dev->csr_mutex);
5215
Woody Hunga89534e2012-06-13 15:01:16 +08005216 rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005217 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
5218 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
5219 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Woody Hunga89534e2012-06-13 15:01:16 +08005220 rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005221
5222 /* Wait until the EEPROM has been loaded */
Woody Hunga89534e2012-06-13 15:01:16 +08005223 rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005224 /* Apparently the data is read from end to start */
Woody Hunga89534e2012-06-13 15:01:16 +08005225 rt2800_register_read_lock(rt2x00dev, efuse_data3_reg, &reg);
Larry Fingerdaabead2011-09-14 16:50:23 -05005226 /* The returned value is in CPU order, but eeprom is le */
Gertjan van Wingerde68fa64e2011-11-16 23:16:15 +01005227 *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
Woody Hunga89534e2012-06-13 15:01:16 +08005228 rt2800_register_read_lock(rt2x00dev, efuse_data2_reg, &reg);
Larry Fingerdaabead2011-09-14 16:50:23 -05005229 *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
Woody Hunga89534e2012-06-13 15:01:16 +08005230 rt2800_register_read_lock(rt2x00dev, efuse_data1_reg, &reg);
Larry Fingerdaabead2011-09-14 16:50:23 -05005231 *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
Woody Hunga89534e2012-06-13 15:01:16 +08005232 rt2800_register_read_lock(rt2x00dev, efuse_data0_reg, &reg);
Larry Fingerdaabead2011-09-14 16:50:23 -05005233 *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01005234
5235 mutex_unlock(&rt2x00dev->csr_mutex);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005236}
5237
Gabor Juhosa02308e2012-12-29 14:51:51 +01005238int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005239{
5240 unsigned int i;
5241
5242 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
5243 rt2800_efuse_read(rt2x00dev, i);
Gabor Juhosa02308e2012-12-29 14:51:51 +01005244
5245 return 0;
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01005246}
5247EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
5248
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02005249static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005250{
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01005251 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005252 u16 word;
5253 u8 *mac;
5254 u8 default_lna_gain;
Gabor Juhosa02308e2012-12-29 14:51:51 +01005255 int retval;
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005256
5257 /*
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02005258 * Read the EEPROM.
5259 */
Gabor Juhosa02308e2012-12-29 14:51:51 +01005260 retval = rt2800_read_eeprom(rt2x00dev);
5261 if (retval)
5262 return retval;
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02005263
5264 /*
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005265 * Start validation of the data that has been read.
5266 */
5267 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
5268 if (!is_valid_ether_addr(mac)) {
Joe Perchesf4f7f4142012-07-12 19:33:08 +00005269 eth_random_addr(mac);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005270 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
5271 }
5272
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005273 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005274 if (word == 0xffff) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005275 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
5276 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
5277 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
5278 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005279 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01005280 } else if (rt2x00_rt(rt2x00dev, RT2860) ||
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02005281 rt2x00_rt(rt2x00dev, RT2872)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005282 /*
5283 * There is a max of 2 RX streams for RT28x0 series
5284 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005285 if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
5286 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
5287 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005288 }
5289
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005290 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005291 if (word == 0xffff) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005292 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
5293 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
5294 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
5295 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
5296 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
5297 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
5298 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
5299 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
5300 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
5301 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
5302 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
5303 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
5304 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
5305 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
5306 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
5307 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005308 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
5309 }
5310
5311 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
5312 if ((word & 0x00ff) == 0x00ff) {
5313 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02005314 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
5315 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
5316 }
5317 if ((word & 0xff00) == 0xff00) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005318 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
5319 LED_MODE_TXRX_ACTIVITY);
5320 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
5321 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005322 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
5323 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
5324 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02005325 EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005326 }
5327
5328 /*
5329 * During the LNA validation we are going to use
5330 * lna0 as correct value. Note that EEPROM_LNA
5331 * is never validated.
5332 */
5333 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
5334 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
5335
5336 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
5337 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
5338 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
5339 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
5340 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
5341 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
5342
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01005343 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
5344 if ((word & 0x00ff) != 0x00ff) {
5345 drv_data->txmixer_gain_24g =
5346 rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
5347 } else {
5348 drv_data->txmixer_gain_24g = 0;
5349 }
5350
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005351 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
5352 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
5353 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
5354 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
5355 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
5356 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
5357 default_lna_gain);
5358 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
5359
Gertjan van Wingerde77c06c22012-02-06 23:45:13 +01005360 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
5361 if ((word & 0x00ff) != 0x00ff) {
5362 drv_data->txmixer_gain_5g =
5363 rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
5364 } else {
5365 drv_data->txmixer_gain_5g = 0;
5366 }
5367
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005368 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
5369 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
5370 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
5371 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
5372 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
5373 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
5374
5375 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
5376 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
5377 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
5378 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
5379 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
5380 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
5381 default_lna_gain);
5382 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
5383
5384 return 0;
5385}
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005386
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02005387static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005388{
5389 u32 reg;
5390 u16 value;
5391 u16 eeprom;
5392
5393 /*
5394 * Read EEPROM word for configuration.
5395 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005396 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005397
5398 /*
Gabor Juhosadde5882011-03-03 11:46:45 +01005399 * Identify RF chipset by EEPROM value
5400 * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
5401 * RT53xx: defined in "EEPROM_CHIP_ID" field
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005402 */
Woody Hunga89534e2012-06-13 15:01:16 +08005403 if (rt2x00_rt(rt2x00dev, RT3290))
5404 rt2800_register_read(rt2x00dev, MAC_CSR0_3290, &reg);
5405 else
5406 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
5407
5408 if (rt2x00_get_field32(reg, MAC_CSR0_CHIPSET) == RT3290 ||
5409 rt2x00_get_field32(reg, MAC_CSR0_CHIPSET) == RT5390 ||
5410 rt2x00_get_field32(reg, MAC_CSR0_CHIPSET) == RT5392)
Gabor Juhosadde5882011-03-03 11:46:45 +01005411 rt2x00_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &value);
5412 else
5413 value = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005414
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01005415 rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
5416 value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
Gertjan van Wingerde714fa662010-02-13 20:55:48 +01005417
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01005418 switch (rt2x00dev->chip.rt) {
5419 case RT2860:
5420 case RT2872:
5421 case RT2883:
5422 case RT3070:
5423 case RT3071:
5424 case RT3090:
Woody Hunga89534e2012-06-13 15:01:16 +08005425 case RT3290:
Daniel Golle03839952012-09-09 14:24:39 +03005426 case RT3352:
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01005427 case RT3390:
5428 case RT3572:
5429 case RT5390:
John Li2ed71882012-02-17 17:33:06 +08005430 case RT5392:
Stanislaw Gruszkab8863f82013-03-16 19:19:30 +01005431 case RT5592:
Gertjan van Wingerde5aa57012011-12-28 01:53:20 +01005432 break;
5433 default:
John Lib6df7f12012-02-08 21:25:24 +08005434 ERROR(rt2x00dev, "Invalid RT chipset 0x%04x detected.\n", rt2x00dev->chip.rt);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01005435 return -ENODEV;
5436 }
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005437
Larry Fingerd331eb52011-09-14 16:50:22 -05005438 switch (rt2x00dev->chip.rf) {
5439 case RF2820:
5440 case RF2850:
5441 case RF2720:
5442 case RF2750:
5443 case RF3020:
5444 case RF2020:
5445 case RF3021:
5446 case RF3022:
5447 case RF3052:
Woody Hunga89534e2012-06-13 15:01:16 +08005448 case RF3290:
Larry Fingerd331eb52011-09-14 16:50:22 -05005449 case RF3320:
Daniel Golle03839952012-09-09 14:24:39 +03005450 case RF3322:
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02005451 case RF5360:
Larry Fingerd331eb52011-09-14 16:50:22 -05005452 case RF5370:
John Li2ed71882012-02-17 17:33:06 +08005453 case RF5372:
Larry Fingerd331eb52011-09-14 16:50:22 -05005454 case RF5390:
Zero.Lincff3d1f2012-05-29 16:11:09 +08005455 case RF5392:
Stanislaw Gruszkab8863f82013-03-16 19:19:30 +01005456 case RF5592:
Larry Fingerd331eb52011-09-14 16:50:22 -05005457 break;
5458 default:
John Lib6df7f12012-02-08 21:25:24 +08005459 ERROR(rt2x00dev, "Invalid RF chipset 0x%04x detected.\n",
Larry Fingerd331eb52011-09-14 16:50:22 -05005460 rt2x00dev->chip.rf);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005461 return -ENODEV;
5462 }
5463
5464 /*
5465 * Identify default antenna configuration.
5466 */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01005467 rt2x00dev->default_ant.tx_chain_num =
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005468 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01005469 rt2x00dev->default_ant.rx_chain_num =
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005470 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005471
RA-Jay Hungd96aa642011-02-20 13:54:52 +01005472 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
5473
5474 if (rt2x00_rt(rt2x00dev, RT3070) ||
5475 rt2x00_rt(rt2x00dev, RT3090) ||
Daniel Golle03839952012-09-09 14:24:39 +03005476 rt2x00_rt(rt2x00dev, RT3352) ||
RA-Jay Hungd96aa642011-02-20 13:54:52 +01005477 rt2x00_rt(rt2x00dev, RT3390)) {
5478 value = rt2x00_get_field16(eeprom,
5479 EEPROM_NIC_CONF1_ANT_DIVERSITY);
5480 switch (value) {
5481 case 0:
5482 case 1:
5483 case 2:
5484 rt2x00dev->default_ant.tx = ANTENNA_A;
5485 rt2x00dev->default_ant.rx = ANTENNA_A;
5486 break;
5487 case 3:
5488 rt2x00dev->default_ant.tx = ANTENNA_A;
5489 rt2x00dev->default_ant.rx = ANTENNA_B;
5490 break;
5491 }
5492 } else {
5493 rt2x00dev->default_ant.tx = ANTENNA_A;
5494 rt2x00dev->default_ant.rx = ANTENNA_A;
5495 }
5496
Anisse Astier0586a112012-04-23 12:33:11 +02005497 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
5498 rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
5499 rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
5500 }
5501
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005502 /*
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02005503 * Determine external LNA informations.
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005504 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005505 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02005506 __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005507 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02005508 __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005509
5510 /*
5511 * Detect if this device has an hardware controlled radio.
5512 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005513 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02005514 __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005515
5516 /*
Gertjan van Wingerdefdbc7b02011-04-30 17:15:37 +02005517 * Detect if this device has Bluetooth co-existence.
5518 */
5519 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
5520 __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
5521
5522 /*
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02005523 * Read frequency offset and RF programming sequence.
5524 */
5525 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
5526 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
5527
5528 /*
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005529 * Store led settings, for correct led behaviour.
5530 */
5531#ifdef CONFIG_RT2X00_LIB_LEDS
5532 rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
5533 rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
5534 rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
5535
Gertjan van Wingerde9328fda2011-04-30 17:15:13 +02005536 rt2x00dev->led_mcu_reg = eeprom;
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005537#endif /* CONFIG_RT2X00_LIB_LEDS */
5538
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01005539 /*
5540 * Check if support EIRP tx power limit feature.
5541 */
5542 rt2x00_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
5543
5544 if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
5545 EIRP_MAX_TX_POWER_LIMIT)
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02005546 __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01005547
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005548 return 0;
5549}
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01005550
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01005551/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02005552 * RF value list for rt28xx
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005553 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
5554 */
5555static const struct rf_channel rf_vals[] = {
5556 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
5557 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
5558 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
5559 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
5560 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
5561 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
5562 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
5563 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
5564 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
5565 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
5566 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
5567 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
5568 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
5569 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
5570
5571 /* 802.11 UNI / HyperLan 2 */
5572 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
5573 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
5574 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
5575 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
5576 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
5577 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
5578 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
5579 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
5580 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
5581 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
5582 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
5583 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
5584
5585 /* 802.11 HyperLan 2 */
5586 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
5587 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
5588 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
5589 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
5590 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
5591 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
5592 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
5593 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
5594 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
5595 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
5596 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
5597 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
5598 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
5599 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
5600 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
5601 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
5602
5603 /* 802.11 UNII */
5604 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
5605 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
5606 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
5607 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
5608 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
5609 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
5610 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
5611 { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
5612 { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
5613 { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
5614 { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
5615
5616 /* 802.11 Japan */
5617 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
5618 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
5619 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
5620 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
5621 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
5622 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
5623 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
5624};
5625
5626/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02005627 * RF value list for rt3xxx
5628 * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005629 */
Ivo van Doorn55f93212010-05-06 14:45:46 +02005630static const struct rf_channel rf_vals_3x[] = {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005631 {1, 241, 2, 2 },
5632 {2, 241, 2, 7 },
5633 {3, 242, 2, 2 },
5634 {4, 242, 2, 7 },
5635 {5, 243, 2, 2 },
5636 {6, 243, 2, 7 },
5637 {7, 244, 2, 2 },
5638 {8, 244, 2, 7 },
5639 {9, 245, 2, 2 },
5640 {10, 245, 2, 7 },
5641 {11, 246, 2, 2 },
5642 {12, 246, 2, 7 },
5643 {13, 247, 2, 2 },
5644 {14, 248, 2, 4 },
Ivo van Doorn55f93212010-05-06 14:45:46 +02005645
5646 /* 802.11 UNI / HyperLan 2 */
5647 {36, 0x56, 0, 4},
5648 {38, 0x56, 0, 6},
5649 {40, 0x56, 0, 8},
5650 {44, 0x57, 0, 0},
5651 {46, 0x57, 0, 2},
5652 {48, 0x57, 0, 4},
5653 {52, 0x57, 0, 8},
5654 {54, 0x57, 0, 10},
5655 {56, 0x58, 0, 0},
5656 {60, 0x58, 0, 4},
5657 {62, 0x58, 0, 6},
5658 {64, 0x58, 0, 8},
5659
5660 /* 802.11 HyperLan 2 */
5661 {100, 0x5b, 0, 8},
5662 {102, 0x5b, 0, 10},
5663 {104, 0x5c, 0, 0},
5664 {108, 0x5c, 0, 4},
5665 {110, 0x5c, 0, 6},
5666 {112, 0x5c, 0, 8},
5667 {116, 0x5d, 0, 0},
5668 {118, 0x5d, 0, 2},
5669 {120, 0x5d, 0, 4},
5670 {124, 0x5d, 0, 8},
5671 {126, 0x5d, 0, 10},
5672 {128, 0x5e, 0, 0},
5673 {132, 0x5e, 0, 4},
5674 {134, 0x5e, 0, 6},
5675 {136, 0x5e, 0, 8},
5676 {140, 0x5f, 0, 0},
5677
5678 /* 802.11 UNII */
5679 {149, 0x5f, 0, 9},
5680 {151, 0x5f, 0, 11},
5681 {153, 0x60, 0, 1},
5682 {157, 0x60, 0, 5},
5683 {159, 0x60, 0, 7},
5684 {161, 0x60, 0, 9},
5685 {165, 0x61, 0, 1},
5686 {167, 0x61, 0, 3},
5687 {169, 0x61, 0, 5},
5688 {171, 0x61, 0, 7},
5689 {173, 0x61, 0, 9},
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005690};
5691
Stanislaw Gruszka7848b232013-03-16 19:19:31 +01005692static const struct rf_channel rf_vals_5592_xtal20[] = {
5693 /* Channel, N, K, mod, R */
5694 {1, 482, 4, 10, 3},
5695 {2, 483, 4, 10, 3},
5696 {3, 484, 4, 10, 3},
5697 {4, 485, 4, 10, 3},
5698 {5, 486, 4, 10, 3},
5699 {6, 487, 4, 10, 3},
5700 {7, 488, 4, 10, 3},
5701 {8, 489, 4, 10, 3},
5702 {9, 490, 4, 10, 3},
5703 {10, 491, 4, 10, 3},
5704 {11, 492, 4, 10, 3},
5705 {12, 493, 4, 10, 3},
5706 {13, 494, 4, 10, 3},
5707 {14, 496, 8, 10, 3},
5708 {36, 172, 8, 12, 1},
5709 {38, 173, 0, 12, 1},
5710 {40, 173, 4, 12, 1},
5711 {42, 173, 8, 12, 1},
5712 {44, 174, 0, 12, 1},
5713 {46, 174, 4, 12, 1},
5714 {48, 174, 8, 12, 1},
5715 {50, 175, 0, 12, 1},
5716 {52, 175, 4, 12, 1},
5717 {54, 175, 8, 12, 1},
5718 {56, 176, 0, 12, 1},
5719 {58, 176, 4, 12, 1},
5720 {60, 176, 8, 12, 1},
5721 {62, 177, 0, 12, 1},
5722 {64, 177, 4, 12, 1},
5723 {100, 183, 4, 12, 1},
5724 {102, 183, 8, 12, 1},
5725 {104, 184, 0, 12, 1},
5726 {106, 184, 4, 12, 1},
5727 {108, 184, 8, 12, 1},
5728 {110, 185, 0, 12, 1},
5729 {112, 185, 4, 12, 1},
5730 {114, 185, 8, 12, 1},
5731 {116, 186, 0, 12, 1},
5732 {118, 186, 4, 12, 1},
5733 {120, 186, 8, 12, 1},
5734 {122, 187, 0, 12, 1},
5735 {124, 187, 4, 12, 1},
5736 {126, 187, 8, 12, 1},
5737 {128, 188, 0, 12, 1},
5738 {130, 188, 4, 12, 1},
5739 {132, 188, 8, 12, 1},
5740 {134, 189, 0, 12, 1},
5741 {136, 189, 4, 12, 1},
5742 {138, 189, 8, 12, 1},
5743 {140, 190, 0, 12, 1},
5744 {149, 191, 6, 12, 1},
5745 {151, 191, 10, 12, 1},
5746 {153, 192, 2, 12, 1},
5747 {155, 192, 6, 12, 1},
5748 {157, 192, 10, 12, 1},
5749 {159, 193, 2, 12, 1},
5750 {161, 193, 6, 12, 1},
5751 {165, 194, 2, 12, 1},
5752 {184, 164, 0, 12, 1},
5753 {188, 164, 4, 12, 1},
5754 {192, 165, 8, 12, 1},
5755 {196, 166, 0, 12, 1},
5756};
5757
5758static const struct rf_channel rf_vals_5592_xtal40[] = {
5759 /* Channel, N, K, mod, R */
5760 {1, 241, 2, 10, 3},
5761 {2, 241, 7, 10, 3},
5762 {3, 242, 2, 10, 3},
5763 {4, 242, 7, 10, 3},
5764 {5, 243, 2, 10, 3},
5765 {6, 243, 7, 10, 3},
5766 {7, 244, 2, 10, 3},
5767 {8, 244, 7, 10, 3},
5768 {9, 245, 2, 10, 3},
5769 {10, 245, 7, 10, 3},
5770 {11, 246, 2, 10, 3},
5771 {12, 246, 7, 10, 3},
5772 {13, 247, 2, 10, 3},
5773 {14, 248, 4, 10, 3},
5774 {36, 86, 4, 12, 1},
5775 {38, 86, 6, 12, 1},
5776 {40, 86, 8, 12, 1},
5777 {42, 86, 10, 12, 1},
5778 {44, 87, 0, 12, 1},
5779 {46, 87, 2, 12, 1},
5780 {48, 87, 4, 12, 1},
5781 {50, 87, 6, 12, 1},
5782 {52, 87, 8, 12, 1},
5783 {54, 87, 10, 12, 1},
5784 {56, 88, 0, 12, 1},
5785 {58, 88, 2, 12, 1},
5786 {60, 88, 4, 12, 1},
5787 {62, 88, 6, 12, 1},
5788 {64, 88, 8, 12, 1},
5789 {100, 91, 8, 12, 1},
5790 {102, 91, 10, 12, 1},
5791 {104, 92, 0, 12, 1},
5792 {106, 92, 2, 12, 1},
5793 {108, 92, 4, 12, 1},
5794 {110, 92, 6, 12, 1},
5795 {112, 92, 8, 12, 1},
5796 {114, 92, 10, 12, 1},
5797 {116, 93, 0, 12, 1},
5798 {118, 93, 2, 12, 1},
5799 {120, 93, 4, 12, 1},
5800 {122, 93, 6, 12, 1},
5801 {124, 93, 8, 12, 1},
5802 {126, 93, 10, 12, 1},
5803 {128, 94, 0, 12, 1},
5804 {130, 94, 2, 12, 1},
5805 {132, 94, 4, 12, 1},
5806 {134, 94, 6, 12, 1},
5807 {136, 94, 8, 12, 1},
5808 {138, 94, 10, 12, 1},
5809 {140, 95, 0, 12, 1},
5810 {149, 95, 9, 12, 1},
5811 {151, 95, 11, 12, 1},
5812 {153, 96, 1, 12, 1},
5813 {155, 96, 3, 12, 1},
5814 {157, 96, 5, 12, 1},
5815 {159, 96, 7, 12, 1},
5816 {161, 96, 9, 12, 1},
5817 {165, 97, 1, 12, 1},
5818 {184, 82, 0, 12, 1},
5819 {188, 82, 4, 12, 1},
5820 {192, 82, 8, 12, 1},
5821 {196, 83, 0, 12, 1},
5822};
5823
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02005824static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005825{
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005826 struct hw_mode_spec *spec = &rt2x00dev->spec;
5827 struct channel_info *info;
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02005828 char *default_power1;
5829 char *default_power2;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005830 unsigned int i;
5831 u16 eeprom;
Stanislaw Gruszka7848b232013-03-16 19:19:31 +01005832 u32 reg;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005833
5834 /*
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01005835 * Disable powersaving as default on PCI devices.
5836 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01005837 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01005838 rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
5839
5840 /*
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005841 * Initialize all hw fields.
5842 */
5843 rt2x00dev->hw->flags =
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005844 IEEE80211_HW_SIGNAL_DBM |
5845 IEEE80211_HW_SUPPORTS_PS |
Helmut Schaa1df90802010-06-29 21:38:12 +02005846 IEEE80211_HW_PS_NULLFUNC_STACK |
Helmut Schaa9d4f09b2012-03-14 08:56:47 +01005847 IEEE80211_HW_AMPDU_AGGREGATION |
Helmut Schaa84e9e8ebd2013-01-17 17:34:32 +01005848 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Helmut Schaa9d4f09b2012-03-14 08:56:47 +01005849
Helmut Schaa5a5b6ed2010-10-02 11:31:33 +02005850 /*
5851 * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
5852 * unless we are capable of sending the buffered frames out after the
5853 * DTIM transmission using rt2x00lib_beacondone. This will send out
5854 * multicast and broadcast traffic immediately instead of buffering it
5855 * infinitly and thus dropping it after some time.
5856 */
5857 if (!rt2x00_is_usb(rt2x00dev))
5858 rt2x00dev->hw->flags |=
5859 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005860
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005861 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
5862 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
5863 rt2x00_eeprom_addr(rt2x00dev,
5864 EEPROM_MAC_ADDR_0));
5865
Helmut Schaa3f2bee22010-06-14 22:12:01 +02005866 /*
5867 * As rt2800 has a global fallback table we cannot specify
5868 * more then one tx rate per frame but since the hw will
5869 * try several rates (based on the fallback table) we should
Helmut Schaaba3b9e52010-10-02 11:32:16 +02005870 * initialize max_report_rates to the maximum number of rates
Helmut Schaa3f2bee22010-06-14 22:12:01 +02005871 * we are going to try. Otherwise mac80211 will truncate our
5872 * reported tx rates and the rc algortihm will end up with
5873 * incorrect data.
5874 */
Helmut Schaaba3b9e52010-10-02 11:32:16 +02005875 rt2x00dev->hw->max_rates = 1;
5876 rt2x00dev->hw->max_report_rates = 7;
Helmut Schaa3f2bee22010-06-14 22:12:01 +02005877 rt2x00dev->hw->max_rate_tries = 1;
5878
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005879 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005880
5881 /*
5882 * Initialize hw_mode information.
5883 */
5884 spec->supported_bands = SUPPORT_BAND_2GHZ;
5885 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
5886
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01005887 if (rt2x00_rf(rt2x00dev, RF2820) ||
Ivo van Doorn55f93212010-05-06 14:45:46 +02005888 rt2x00_rf(rt2x00dev, RF2720)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005889 spec->num_channels = 14;
5890 spec->channels = rf_vals;
Ivo van Doorn55f93212010-05-06 14:45:46 +02005891 } else if (rt2x00_rf(rt2x00dev, RF2850) ||
5892 rt2x00_rf(rt2x00dev, RF2750)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005893 spec->supported_bands |= SUPPORT_BAND_5GHZ;
5894 spec->num_channels = ARRAY_SIZE(rf_vals);
5895 spec->channels = rf_vals;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01005896 } else if (rt2x00_rf(rt2x00dev, RF3020) ||
5897 rt2x00_rf(rt2x00dev, RF2020) ||
5898 rt2x00_rf(rt2x00dev, RF3021) ||
Gertjan van Wingerdef93bc9b2010-11-13 19:09:50 +01005899 rt2x00_rf(rt2x00dev, RF3022) ||
Woody Hunga89534e2012-06-13 15:01:16 +08005900 rt2x00_rf(rt2x00dev, RF3290) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01005901 rt2x00_rf(rt2x00dev, RF3320) ||
Daniel Golle03839952012-09-09 14:24:39 +03005902 rt2x00_rf(rt2x00dev, RF3322) ||
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02005903 rt2x00_rf(rt2x00dev, RF5360) ||
Gertjan van Wingerdeaca355b2011-05-04 21:41:36 +02005904 rt2x00_rf(rt2x00dev, RF5370) ||
John Li2ed71882012-02-17 17:33:06 +08005905 rt2x00_rf(rt2x00dev, RF5372) ||
Zero.Lincff3d1f2012-05-29 16:11:09 +08005906 rt2x00_rf(rt2x00dev, RF5390) ||
5907 rt2x00_rf(rt2x00dev, RF5392)) {
Ivo van Doorn55f93212010-05-06 14:45:46 +02005908 spec->num_channels = 14;
5909 spec->channels = rf_vals_3x;
5910 } else if (rt2x00_rf(rt2x00dev, RF3052)) {
5911 spec->supported_bands |= SUPPORT_BAND_5GHZ;
5912 spec->num_channels = ARRAY_SIZE(rf_vals_3x);
5913 spec->channels = rf_vals_3x;
Stanislaw Gruszka7848b232013-03-16 19:19:31 +01005914 } else if (rt2x00_rf(rt2x00dev, RF5592)) {
5915 spec->supported_bands |= SUPPORT_BAND_5GHZ;
5916
5917 rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX, &reg);
5918 if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) {
5919 spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40);
5920 spec->channels = rf_vals_5592_xtal40;
5921 } else {
5922 spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20);
5923 spec->channels = rf_vals_5592_xtal20;
5924 }
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005925 }
5926
Stanislaw Gruszka53216d62013-03-16 19:19:29 +01005927 if (WARN_ON_ONCE(!spec->channels))
5928 return -ENODEV;
5929
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005930 /*
5931 * Initialize HT information.
5932 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01005933 if (!rt2x00_rf(rt2x00dev, RF2020))
Gertjan van Wingerde38a522e2009-11-23 22:44:47 +01005934 spec->ht.ht_supported = true;
5935 else
5936 spec->ht.ht_supported = false;
5937
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005938 spec->ht.cap =
Gertjan van Wingerde06443e42010-06-03 10:52:08 +02005939 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005940 IEEE80211_HT_CAP_GRN_FLD |
5941 IEEE80211_HT_CAP_SGI_20 |
Ivo van Doornaa674632010-06-29 21:48:37 +02005942 IEEE80211_HT_CAP_SGI_40;
Helmut Schaa22cabaa2010-06-03 10:52:10 +02005943
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005944 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
Helmut Schaa22cabaa2010-06-03 10:52:10 +02005945 spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
5946
Ivo van Doornaa674632010-06-29 21:48:37 +02005947 spec->ht.cap |=
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005948 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
Ivo van Doornaa674632010-06-29 21:48:37 +02005949 IEEE80211_HT_CAP_RX_STBC_SHIFT;
5950
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005951 spec->ht.ampdu_factor = 3;
5952 spec->ht.ampdu_density = 4;
5953 spec->ht.mcs.tx_params =
5954 IEEE80211_HT_MCS_TX_DEFINED |
5955 IEEE80211_HT_MCS_TX_RX_DIFF |
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005956 ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005957 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
5958
RA-Jay Hung38c8a562010-12-13 12:31:27 +01005959 switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005960 case 3:
5961 spec->ht.mcs.rx_mask[2] = 0xff;
5962 case 2:
5963 spec->ht.mcs.rx_mask[1] = 0xff;
5964 case 1:
5965 spec->ht.mcs.rx_mask[0] = 0xff;
5966 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
5967 break;
5968 }
5969
5970 /*
5971 * Create channel information array
5972 */
Joe Perchesbaeb2ff2010-08-11 07:02:48 +00005973 info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005974 if (!info)
5975 return -ENOMEM;
5976
5977 spec->channels_info = info;
5978
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02005979 default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
5980 default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005981
5982 for (i = 0; i < 14; i++) {
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01005983 info[i].default_power1 = default_power1[i];
5984 info[i].default_power2 = default_power2[i];
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005985 }
5986
5987 if (spec->num_channels > 14) {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02005988 default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
5989 default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005990
5991 for (i = 14; i < spec->num_channels; i++) {
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01005992 info[i].default_power1 = default_power1[i];
5993 info[i].default_power2 = default_power2[i];
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01005994 }
5995 }
5996
John Li2e9c43d2012-02-16 21:40:57 +08005997 switch (rt2x00dev->chip.rf) {
5998 case RF2020:
5999 case RF3020:
6000 case RF3021:
6001 case RF3022:
6002 case RF3320:
6003 case RF3052:
Woody Hunga89534e2012-06-13 15:01:16 +08006004 case RF3290:
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02006005 case RF5360:
John Li2e9c43d2012-02-16 21:40:57 +08006006 case RF5370:
6007 case RF5372:
6008 case RF5390:
Zero.Lincff3d1f2012-05-29 16:11:09 +08006009 case RF5392:
John Li2e9c43d2012-02-16 21:40:57 +08006010 __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
6011 break;
6012 }
6013
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006014 return 0;
6015}
Gertjan van Wingerdead417a52012-09-03 03:25:51 +02006016
6017int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
6018{
6019 int retval;
6020 u32 reg;
6021
6022 /*
6023 * Allocate eeprom data.
6024 */
6025 retval = rt2800_validate_eeprom(rt2x00dev);
6026 if (retval)
6027 return retval;
6028
6029 retval = rt2800_init_eeprom(rt2x00dev);
6030 if (retval)
6031 return retval;
6032
6033 /*
6034 * Enable rfkill polling by setting GPIO direction of the
6035 * rfkill switch GPIO pin correctly.
6036 */
6037 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
6038 rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
6039 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
6040
6041 /*
6042 * Initialize hw specifications.
6043 */
6044 retval = rt2800_probe_hw_mode(rt2x00dev);
6045 if (retval)
6046 return retval;
6047
6048 /*
6049 * Set device capabilities.
6050 */
6051 __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
6052 __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
6053 if (!rt2x00_is_usb(rt2x00dev))
6054 __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
6055
6056 /*
6057 * Set device requirements.
6058 */
6059 if (!rt2x00_is_soc(rt2x00dev))
6060 __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
6061 __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
6062 __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
6063 if (!rt2800_hwcrypt_disabled(rt2x00dev))
6064 __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
6065 __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
6066 __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
6067 if (rt2x00_is_usb(rt2x00dev))
6068 __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
6069 else {
6070 __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
6071 __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
6072 }
6073
6074 /*
6075 * Set the rssi offset.
6076 */
6077 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
6078
6079 return 0;
6080}
6081EXPORT_SYMBOL_GPL(rt2800_probe_hw);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01006082
6083/*
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006084 * IEEE80211 stack callback functions.
6085 */
Helmut Schaae7836192010-07-11 12:28:54 +02006086void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
6087 u16 *iv16)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006088{
6089 struct rt2x00_dev *rt2x00dev = hw->priv;
6090 struct mac_iveiv_entry iveiv_entry;
6091 u32 offset;
6092
6093 offset = MAC_IVEIV_ENTRY(hw_key_idx);
6094 rt2800_register_multiread(rt2x00dev, offset,
6095 &iveiv_entry, sizeof(iveiv_entry));
6096
Julia Lawall855da5e2009-12-13 17:07:45 +01006097 memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
6098 memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006099}
Helmut Schaae7836192010-07-11 12:28:54 +02006100EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006101
Helmut Schaae7836192010-07-11 12:28:54 +02006102int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006103{
6104 struct rt2x00_dev *rt2x00dev = hw->priv;
6105 u32 reg;
6106 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
6107
6108 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
6109 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
6110 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
6111
6112 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
6113 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
6114 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
6115
6116 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
6117 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
6118 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
6119
6120 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
6121 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
6122 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
6123
6124 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
6125 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
6126 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
6127
6128 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
6129 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
6130 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
6131
6132 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
6133 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
6134 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
6135
6136 return 0;
6137}
Helmut Schaae7836192010-07-11 12:28:54 +02006138EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006139
Eliad Peller8a3a3c82011-10-02 10:15:52 +02006140int rt2800_conf_tx(struct ieee80211_hw *hw,
6141 struct ieee80211_vif *vif, u16 queue_idx,
Helmut Schaae7836192010-07-11 12:28:54 +02006142 const struct ieee80211_tx_queue_params *params)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006143{
6144 struct rt2x00_dev *rt2x00dev = hw->priv;
6145 struct data_queue *queue;
6146 struct rt2x00_field32 field;
6147 int retval;
6148 u32 reg;
6149 u32 offset;
6150
6151 /*
6152 * First pass the configuration through rt2x00lib, that will
6153 * update the queue settings and validate the input. After that
6154 * we are free to update the registers based on the value
6155 * in the queue parameter.
6156 */
Eliad Peller8a3a3c82011-10-02 10:15:52 +02006157 retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006158 if (retval)
6159 return retval;
6160
6161 /*
6162 * We only need to perform additional register initialization
6163 * for WMM queues/
6164 */
6165 if (queue_idx >= 4)
6166 return 0;
6167
Helmut Schaa11f818e2011-03-03 19:38:55 +01006168 queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006169
6170 /* Update WMM TXOP register */
6171 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
6172 field.bit_offset = (queue_idx & 1) * 16;
6173 field.bit_mask = 0xffff << field.bit_offset;
6174
6175 rt2800_register_read(rt2x00dev, offset, &reg);
6176 rt2x00_set_field32(&reg, field, queue->txop);
6177 rt2800_register_write(rt2x00dev, offset, reg);
6178
6179 /* Update WMM registers */
6180 field.bit_offset = queue_idx * 4;
6181 field.bit_mask = 0xf << field.bit_offset;
6182
6183 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
6184 rt2x00_set_field32(&reg, field, queue->aifs);
6185 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
6186
6187 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
6188 rt2x00_set_field32(&reg, field, queue->cw_min);
6189 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
6190
6191 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
6192 rt2x00_set_field32(&reg, field, queue->cw_max);
6193 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
6194
6195 /* Update EDCA registers */
6196 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
6197
6198 rt2800_register_read(rt2x00dev, offset, &reg);
6199 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
6200 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
6201 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
6202 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
6203 rt2800_register_write(rt2x00dev, offset, reg);
6204
6205 return 0;
6206}
Helmut Schaae7836192010-07-11 12:28:54 +02006207EXPORT_SYMBOL_GPL(rt2800_conf_tx);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006208
Eliad Peller37a41b42011-09-21 14:06:11 +03006209u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006210{
6211 struct rt2x00_dev *rt2x00dev = hw->priv;
6212 u64 tsf;
6213 u32 reg;
6214
6215 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
6216 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
6217 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
6218 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
6219
6220 return tsf;
6221}
Helmut Schaae7836192010-07-11 12:28:54 +02006222EXPORT_SYMBOL_GPL(rt2800_get_tsf);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01006223
Helmut Schaae7836192010-07-11 12:28:54 +02006224int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
6225 enum ieee80211_ampdu_mlme_action action,
Johannes Berg0b01f032011-01-18 13:51:05 +01006226 struct ieee80211_sta *sta, u16 tid, u16 *ssn,
6227 u8 buf_size)
Helmut Schaa1df90802010-06-29 21:38:12 +02006228{
Helmut Schaaaf353232011-09-08 14:38:36 +02006229 struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
Helmut Schaa1df90802010-06-29 21:38:12 +02006230 int ret = 0;
6231
Helmut Schaaaf353232011-09-08 14:38:36 +02006232 /*
6233 * Don't allow aggregation for stations the hardware isn't aware
6234 * of because tx status reports for frames to an unknown station
6235 * always contain wcid=255 and thus we can't distinguish between
6236 * multiple stations which leads to unwanted situations when the
6237 * hw reorders frames due to aggregation.
6238 */
6239 if (sta_priv->wcid < 0)
6240 return 1;
6241
Helmut Schaa1df90802010-06-29 21:38:12 +02006242 switch (action) {
6243 case IEEE80211_AMPDU_RX_START:
6244 case IEEE80211_AMPDU_RX_STOP:
Helmut Schaa58ed8262010-10-02 11:33:17 +02006245 /*
6246 * The hw itself takes care of setting up BlockAck mechanisms.
6247 * So, we only have to allow mac80211 to nagotiate a BlockAck
6248 * agreement. Once that is done, the hw will BlockAck incoming
6249 * AMPDUs without further setup.
6250 */
Helmut Schaa1df90802010-06-29 21:38:12 +02006251 break;
6252 case IEEE80211_AMPDU_TX_START:
6253 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
6254 break;
Johannes Berg18b559d2012-07-18 13:51:25 +02006255 case IEEE80211_AMPDU_TX_STOP_CONT:
6256 case IEEE80211_AMPDU_TX_STOP_FLUSH:
6257 case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
Helmut Schaa1df90802010-06-29 21:38:12 +02006258 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
6259 break;
6260 case IEEE80211_AMPDU_TX_OPERATIONAL:
6261 break;
6262 default:
Ivo van Doorn4e9e58c2010-06-29 21:49:50 +02006263 WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
Helmut Schaa1df90802010-06-29 21:38:12 +02006264 }
6265
6266 return ret;
6267}
Helmut Schaae7836192010-07-11 12:28:54 +02006268EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02006269
Helmut Schaa977206d2010-12-13 12:31:58 +01006270int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
6271 struct survey_info *survey)
6272{
6273 struct rt2x00_dev *rt2x00dev = hw->priv;
6274 struct ieee80211_conf *conf = &hw->conf;
6275 u32 idle, busy, busy_ext;
6276
6277 if (idx != 0)
6278 return -ENOENT;
6279
6280 survey->channel = conf->channel;
6281
6282 rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
6283 rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
6284 rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
6285
6286 if (idle || busy) {
6287 survey->filled = SURVEY_INFO_CHANNEL_TIME |
6288 SURVEY_INFO_CHANNEL_TIME_BUSY |
6289 SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
6290
6291 survey->channel_time = (idle + busy) / 1000;
6292 survey->channel_time_busy = busy / 1000;
6293 survey->channel_time_ext_busy = busy_ext / 1000;
6294 }
6295
Helmut Schaa9931df22011-12-22 09:36:29 +01006296 if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
6297 survey->filled |= SURVEY_INFO_IN_USE;
6298
Helmut Schaa977206d2010-12-13 12:31:58 +01006299 return 0;
6300
6301}
6302EXPORT_SYMBOL_GPL(rt2800_get_survey);
6303
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02006304MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
6305MODULE_VERSION(DRV_VERSION);
6306MODULE_DESCRIPTION("Ralink RT2800 library");
6307MODULE_LICENSE("GPL");