blob: e4ad63d152657c7a747f97d9aea86736bd097b65 [file] [log] [blame]
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -03001/*
2 * Copyright (C) 2009 Texas Instruments.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 *
Murali Karicheri85b848c2010-02-21 15:51:14 -030018 * common vpss system module platform driver for all video drivers.
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -030019 */
20#include <linux/kernel.h>
21#include <linux/sched.h>
22#include <linux/init.h>
23#include <linux/module.h>
24#include <linux/platform_device.h>
25#include <linux/spinlock.h>
26#include <linux/compiler.h>
27#include <linux/io.h>
28#include <mach/hardware.h>
29#include <media/davinci/vpss.h>
30
31MODULE_LICENSE("GPL");
32MODULE_DESCRIPTION("VPSS Driver");
33MODULE_AUTHOR("Texas Instruments");
34
35/* DM644x defines */
36#define DM644X_SBL_PCR_VPSS (4)
37
Murali Karicheri85b848c2010-02-21 15:51:14 -030038#define DM355_VPSSBL_INTSEL 0x10
39#define DM355_VPSSBL_EVTSEL 0x14
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -030040/* vpss BL register offsets */
41#define DM355_VPSSBL_CCDCMUX 0x1c
42/* vpss CLK register offsets */
43#define DM355_VPSSCLK_CLKCTRL 0x04
44/* masks and shifts */
45#define VPSS_HSSISEL_SHIFT 4
Murali Karicheri85b848c2010-02-21 15:51:14 -030046/*
47 * VDINT0 - vpss_int0, VDINT1 - vpss_int1, H3A - vpss_int4,
48 * IPIPE_INT1_SDR - vpss_int5
49 */
50#define DM355_VPSSBL_INTSEL_DEFAULT 0xff83ff10
51/* VENCINT - vpss_int8 */
52#define DM355_VPSSBL_EVTSEL_DEFAULT 0x4
53
Manjunath Hadlic1819fc2012-08-21 05:27:59 -030054#define DM365_ISP5_PCCR 0x04
55#define DM365_ISP5_PCCR_BL_CLK_ENABLE BIT(0)
56#define DM365_ISP5_PCCR_ISIF_CLK_ENABLE BIT(1)
57#define DM365_ISP5_PCCR_H3A_CLK_ENABLE BIT(2)
58#define DM365_ISP5_PCCR_RSZ_CLK_ENABLE BIT(3)
59#define DM365_ISP5_PCCR_IPIPE_CLK_ENABLE BIT(4)
60#define DM365_ISP5_PCCR_IPIPEIF_CLK_ENABLE BIT(5)
61#define DM365_ISP5_PCCR_RSV BIT(6)
62
63#define DM365_ISP5_BCR 0x08
64#define DM365_ISP5_BCR_ISIF_OUT_ENABLE BIT(1)
65
Murali Karicheri85b848c2010-02-21 15:51:14 -030066#define DM365_ISP5_INTSEL1 0x10
67#define DM365_ISP5_INTSEL2 0x14
68#define DM365_ISP5_INTSEL3 0x18
69#define DM365_ISP5_CCDCMUX 0x20
70#define DM365_ISP5_PG_FRAME_SIZE 0x28
71#define DM365_VPBE_CLK_CTRL 0x00
Manjunath Hadli3de93942012-08-21 05:50:27 -030072
73#define VPSS_CLK_CTRL 0x01c40044
74#define VPSS_CLK_CTRL_VENCCLKEN BIT(3)
75#define VPSS_CLK_CTRL_DACCLKEN BIT(4)
76
Murali Karicheri85b848c2010-02-21 15:51:14 -030077/*
78 * vpss interrupts. VDINT0 - vpss_int0, VDINT1 - vpss_int1,
79 * AF - vpss_int3
80 */
81#define DM365_ISP5_INTSEL1_DEFAULT 0x0b1f0100
82/* AEW - vpss_int6, RSZ_INT_DMA - vpss_int5 */
83#define DM365_ISP5_INTSEL2_DEFAULT 0x1f0a0f1f
84/* VENC - vpss_int8 */
85#define DM365_ISP5_INTSEL3_DEFAULT 0x00000015
86
87/* masks and shifts for DM365*/
88#define DM365_CCDC_PG_VD_POL_SHIFT 0
89#define DM365_CCDC_PG_HD_POL_SHIFT 1
90
91#define CCD_SRC_SEL_MASK (BIT_MASK(5) | BIT_MASK(4))
92#define CCD_SRC_SEL_SHIFT 4
93
94/* Different SoC platforms supported by this driver */
95enum vpss_platform_type {
96 DM644X,
97 DM355,
98 DM365,
99};
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300100
101/*
102 * vpss operations. Depends on platform. Not all functions are available
103 * on all platforms. The api, first check if a functio is available before
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400104 * invoking it. In the probe, the function ptrs are initialized based on
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300105 * vpss name. vpss name can be "dm355_vpss", "dm644x_vpss" etc.
106 */
107struct vpss_hw_ops {
108 /* enable clock */
109 int (*enable_clock)(enum vpss_clock_sel clock_sel, int en);
110 /* select input to ccdc */
111 void (*select_ccdc_source)(enum vpss_ccdc_source_sel src_sel);
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200112 /* clear wbl overflow bit */
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300113 int (*clear_wbl_overflow)(enum vpss_wbl_sel wbl_sel);
114};
115
116/* vpss configuration */
117struct vpss_oper_config {
Murali Karicheri85b848c2010-02-21 15:51:14 -0300118 __iomem void *vpss_regs_base0;
119 __iomem void *vpss_regs_base1;
Manjunath Hadli3de93942012-08-21 05:50:27 -0300120 resource_size_t *vpss_regs_base2;
Murali Karicheri85b848c2010-02-21 15:51:14 -0300121 enum vpss_platform_type platform;
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300122 spinlock_t vpss_lock;
123 struct vpss_hw_ops hw_ops;
124};
125
126static struct vpss_oper_config oper_cfg;
127
128/* register access routines */
129static inline u32 bl_regr(u32 offset)
130{
Murali Karicheri85b848c2010-02-21 15:51:14 -0300131 return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300132}
133
134static inline void bl_regw(u32 val, u32 offset)
135{
Murali Karicheri85b848c2010-02-21 15:51:14 -0300136 __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300137}
138
139static inline u32 vpss_regr(u32 offset)
140{
Murali Karicheri85b848c2010-02-21 15:51:14 -0300141 return __raw_readl(oper_cfg.vpss_regs_base1 + offset);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300142}
143
144static inline void vpss_regw(u32 val, u32 offset)
145{
Murali Karicheri85b848c2010-02-21 15:51:14 -0300146 __raw_writel(val, oper_cfg.vpss_regs_base1 + offset);
147}
148
149/* For DM365 only */
150static inline u32 isp5_read(u32 offset)
151{
152 return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
153}
154
155/* For DM365 only */
156static inline void isp5_write(u32 val, u32 offset)
157{
158 __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
159}
160
161static void dm365_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
162{
163 u32 temp = isp5_read(DM365_ISP5_CCDCMUX) & ~CCD_SRC_SEL_MASK;
164
165 /* if we are using pattern generator, enable it */
166 if (src_sel == VPSS_PGLPBK || src_sel == VPSS_CCDCPG)
167 temp |= 0x08;
168
169 temp |= (src_sel << CCD_SRC_SEL_SHIFT);
170 isp5_write(temp, DM365_ISP5_CCDCMUX);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300171}
172
173static void dm355_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
174{
175 bl_regw(src_sel << VPSS_HSSISEL_SHIFT, DM355_VPSSBL_CCDCMUX);
176}
177
178int vpss_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
179{
180 if (!oper_cfg.hw_ops.select_ccdc_source)
Murali Karicheri85b848c2010-02-21 15:51:14 -0300181 return -EINVAL;
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300182
Murali Karicheri85b848c2010-02-21 15:51:14 -0300183 oper_cfg.hw_ops.select_ccdc_source(src_sel);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300184 return 0;
185}
186EXPORT_SYMBOL(vpss_select_ccdc_source);
187
188static int dm644x_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
189{
190 u32 mask = 1, val;
191
192 if (wbl_sel < VPSS_PCR_AEW_WBL_0 ||
193 wbl_sel > VPSS_PCR_CCDC_WBL_O)
Murali Karicheri85b848c2010-02-21 15:51:14 -0300194 return -EINVAL;
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300195
196 /* writing a 0 clear the overflow */
197 mask = ~(mask << wbl_sel);
198 val = bl_regr(DM644X_SBL_PCR_VPSS) & mask;
199 bl_regw(val, DM644X_SBL_PCR_VPSS);
200 return 0;
201}
202
203int vpss_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
204{
205 if (!oper_cfg.hw_ops.clear_wbl_overflow)
Murali Karicheri85b848c2010-02-21 15:51:14 -0300206 return -EINVAL;
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300207
208 return oper_cfg.hw_ops.clear_wbl_overflow(wbl_sel);
209}
210EXPORT_SYMBOL(vpss_clear_wbl_overflow);
211
212/*
213 * dm355_enable_clock - Enable VPSS Clock
214 * @clock_sel: CLock to be enabled/disabled
215 * @en: enable/disable flag
216 *
217 * This is called to enable or disable a vpss clock
218 */
219static int dm355_enable_clock(enum vpss_clock_sel clock_sel, int en)
220{
221 unsigned long flags;
222 u32 utemp, mask = 0x1, shift = 0;
223
224 switch (clock_sel) {
225 case VPSS_VPBE_CLOCK:
226 /* nothing since lsb */
227 break;
228 case VPSS_VENC_CLOCK_SEL:
229 shift = 2;
230 break;
231 case VPSS_CFALD_CLOCK:
232 shift = 3;
233 break;
234 case VPSS_H3A_CLOCK:
235 shift = 4;
236 break;
237 case VPSS_IPIPE_CLOCK:
238 shift = 5;
239 break;
240 case VPSS_CCDC_CLOCK:
241 shift = 6;
242 break;
243 default:
244 printk(KERN_ERR "dm355_enable_clock:"
245 " Invalid selector: %d\n", clock_sel);
Murali Karicheri85b848c2010-02-21 15:51:14 -0300246 return -EINVAL;
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300247 }
248
249 spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
250 utemp = vpss_regr(DM355_VPSSCLK_CLKCTRL);
251 if (!en)
252 utemp &= ~(mask << shift);
253 else
254 utemp |= (mask << shift);
255
256 vpss_regw(utemp, DM355_VPSSCLK_CLKCTRL);
257 spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
258 return 0;
259}
260
Murali Karicheri85b848c2010-02-21 15:51:14 -0300261static int dm365_enable_clock(enum vpss_clock_sel clock_sel, int en)
262{
263 unsigned long flags;
264 u32 utemp, mask = 0x1, shift = 0, offset = DM365_ISP5_PCCR;
265 u32 (*read)(u32 offset) = isp5_read;
266 void(*write)(u32 val, u32 offset) = isp5_write;
267
268 switch (clock_sel) {
269 case VPSS_BL_CLOCK:
270 break;
271 case VPSS_CCDC_CLOCK:
272 shift = 1;
273 break;
274 case VPSS_H3A_CLOCK:
275 shift = 2;
276 break;
277 case VPSS_RSZ_CLOCK:
278 shift = 3;
279 break;
280 case VPSS_IPIPE_CLOCK:
281 shift = 4;
282 break;
283 case VPSS_IPIPEIF_CLOCK:
284 shift = 5;
285 break;
286 case VPSS_PCLK_INTERNAL:
287 shift = 6;
288 break;
289 case VPSS_PSYNC_CLOCK_SEL:
290 shift = 7;
291 break;
292 case VPSS_VPBE_CLOCK:
293 read = vpss_regr;
294 write = vpss_regw;
295 offset = DM365_VPBE_CLK_CTRL;
296 break;
297 case VPSS_VENC_CLOCK_SEL:
298 shift = 2;
299 read = vpss_regr;
300 write = vpss_regw;
301 offset = DM365_VPBE_CLK_CTRL;
302 break;
303 case VPSS_LDC_CLOCK:
304 shift = 3;
305 read = vpss_regr;
306 write = vpss_regw;
307 offset = DM365_VPBE_CLK_CTRL;
308 break;
309 case VPSS_FDIF_CLOCK:
310 shift = 4;
311 read = vpss_regr;
312 write = vpss_regw;
313 offset = DM365_VPBE_CLK_CTRL;
314 break;
315 case VPSS_OSD_CLOCK_SEL:
316 shift = 6;
317 read = vpss_regr;
318 write = vpss_regw;
319 offset = DM365_VPBE_CLK_CTRL;
320 break;
321 case VPSS_LDC_CLOCK_SEL:
322 shift = 7;
323 read = vpss_regr;
324 write = vpss_regw;
325 offset = DM365_VPBE_CLK_CTRL;
326 break;
327 default:
328 printk(KERN_ERR "dm365_enable_clock: Invalid selector: %d\n",
329 clock_sel);
330 return -1;
331 }
332
333 spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
334 utemp = read(offset);
335 if (!en) {
336 mask = ~mask;
337 utemp &= (mask << shift);
338 } else
339 utemp |= (mask << shift);
340
341 write(utemp, offset);
342 spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
343
344 return 0;
345}
346
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300347int vpss_enable_clock(enum vpss_clock_sel clock_sel, int en)
348{
349 if (!oper_cfg.hw_ops.enable_clock)
Murali Karicheri85b848c2010-02-21 15:51:14 -0300350 return -EINVAL;
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300351
352 return oper_cfg.hw_ops.enable_clock(clock_sel, en);
353}
354EXPORT_SYMBOL(vpss_enable_clock);
355
Murali Karicheri85b848c2010-02-21 15:51:14 -0300356void dm365_vpss_set_sync_pol(struct vpss_sync_pol sync)
357{
358 int val = 0;
359 val = isp5_read(DM365_ISP5_CCDCMUX);
360
361 val |= (sync.ccdpg_hdpol << DM365_CCDC_PG_HD_POL_SHIFT);
362 val |= (sync.ccdpg_vdpol << DM365_CCDC_PG_VD_POL_SHIFT);
363
364 isp5_write(val, DM365_ISP5_CCDCMUX);
365}
366EXPORT_SYMBOL(dm365_vpss_set_sync_pol);
367
368void dm365_vpss_set_pg_frame_size(struct vpss_pg_frame_size frame_size)
369{
370 int current_reg = ((frame_size.hlpfr >> 1) - 1) << 16;
371
372 current_reg |= (frame_size.pplen - 1);
373 isp5_write(current_reg, DM365_ISP5_PG_FRAME_SIZE);
374}
375EXPORT_SYMBOL(dm365_vpss_set_pg_frame_size);
376
Lad, Prabhakara1b3a6c2012-08-14 01:23:09 -0300377static int __devinit vpss_probe(struct platform_device *pdev)
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300378{
Murali Karicheri85b848c2010-02-21 15:51:14 -0300379 struct resource *r1, *r2;
380 char *platform_name;
381 int status;
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300382
383 if (!pdev->dev.platform_data) {
384 dev_err(&pdev->dev, "no platform data\n");
385 return -ENOENT;
386 }
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300387
Murali Karicheri85b848c2010-02-21 15:51:14 -0300388 platform_name = pdev->dev.platform_data;
389 if (!strcmp(platform_name, "dm355_vpss"))
390 oper_cfg.platform = DM355;
391 else if (!strcmp(platform_name, "dm365_vpss"))
392 oper_cfg.platform = DM365;
393 else if (!strcmp(platform_name, "dm644x_vpss"))
394 oper_cfg.platform = DM644X;
395 else {
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300396 dev_err(&pdev->dev, "vpss driver not supported on"
397 " this platform\n");
398 return -ENODEV;
399 }
400
Murali Karicheri85b848c2010-02-21 15:51:14 -0300401 dev_info(&pdev->dev, "%s vpss probed\n", platform_name);
402 r1 = platform_get_resource(pdev, IORESOURCE_MEM, 0);
403 if (!r1)
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300404 return -ENOENT;
405
Murali Karicheri85b848c2010-02-21 15:51:14 -0300406 r1 = request_mem_region(r1->start, resource_size(r1), r1->name);
407 if (!r1)
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300408 return -EBUSY;
409
Murali Karicheri85b848c2010-02-21 15:51:14 -0300410 oper_cfg.vpss_regs_base0 = ioremap(r1->start, resource_size(r1));
411 if (!oper_cfg.vpss_regs_base0) {
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300412 status = -EBUSY;
413 goto fail1;
414 }
415
Murali Karicheri85b848c2010-02-21 15:51:14 -0300416 if (oper_cfg.platform == DM355 || oper_cfg.platform == DM365) {
417 r2 = platform_get_resource(pdev, IORESOURCE_MEM, 1);
418 if (!r2) {
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300419 status = -ENOENT;
420 goto fail2;
421 }
Murali Karicheri85b848c2010-02-21 15:51:14 -0300422 r2 = request_mem_region(r2->start, resource_size(r2), r2->name);
423 if (!r2) {
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300424 status = -EBUSY;
425 goto fail2;
426 }
427
Murali Karicheri85b848c2010-02-21 15:51:14 -0300428 oper_cfg.vpss_regs_base1 = ioremap(r2->start,
429 resource_size(r2));
430 if (!oper_cfg.vpss_regs_base1) {
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300431 status = -EBUSY;
432 goto fail3;
433 }
434 }
435
Murali Karicheri85b848c2010-02-21 15:51:14 -0300436 if (oper_cfg.platform == DM355) {
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300437 oper_cfg.hw_ops.enable_clock = dm355_enable_clock;
438 oper_cfg.hw_ops.select_ccdc_source = dm355_select_ccdc_source;
Murali Karicheri85b848c2010-02-21 15:51:14 -0300439 /* Setup vpss interrupts */
440 bl_regw(DM355_VPSSBL_INTSEL_DEFAULT, DM355_VPSSBL_INTSEL);
441 bl_regw(DM355_VPSSBL_EVTSEL_DEFAULT, DM355_VPSSBL_EVTSEL);
442 } else if (oper_cfg.platform == DM365) {
443 oper_cfg.hw_ops.enable_clock = dm365_enable_clock;
444 oper_cfg.hw_ops.select_ccdc_source = dm365_select_ccdc_source;
445 /* Setup vpss interrupts */
Manjunath Hadlic1819fc2012-08-21 05:27:59 -0300446 isp5_write((isp5_read(DM365_ISP5_PCCR) |
447 DM365_ISP5_PCCR_BL_CLK_ENABLE |
448 DM365_ISP5_PCCR_ISIF_CLK_ENABLE |
449 DM365_ISP5_PCCR_H3A_CLK_ENABLE |
450 DM365_ISP5_PCCR_RSZ_CLK_ENABLE |
451 DM365_ISP5_PCCR_IPIPE_CLK_ENABLE |
452 DM365_ISP5_PCCR_IPIPEIF_CLK_ENABLE |
453 DM365_ISP5_PCCR_RSV), DM365_ISP5_PCCR);
454 isp5_write((isp5_read(DM365_ISP5_BCR) |
455 DM365_ISP5_BCR_ISIF_OUT_ENABLE), DM365_ISP5_BCR);
Murali Karicheri85b848c2010-02-21 15:51:14 -0300456 isp5_write(DM365_ISP5_INTSEL1_DEFAULT, DM365_ISP5_INTSEL1);
457 isp5_write(DM365_ISP5_INTSEL2_DEFAULT, DM365_ISP5_INTSEL2);
458 isp5_write(DM365_ISP5_INTSEL3_DEFAULT, DM365_ISP5_INTSEL3);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300459 } else
460 oper_cfg.hw_ops.clear_wbl_overflow = dm644x_clear_wbl_overflow;
461
462 spin_lock_init(&oper_cfg.vpss_lock);
Murali Karicheri85b848c2010-02-21 15:51:14 -0300463 dev_info(&pdev->dev, "%s vpss probe success\n", platform_name);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300464 return 0;
465
466fail3:
Murali Karicheri85b848c2010-02-21 15:51:14 -0300467 release_mem_region(r2->start, resource_size(r2));
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300468fail2:
Murali Karicheri85b848c2010-02-21 15:51:14 -0300469 iounmap(oper_cfg.vpss_regs_base0);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300470fail1:
Murali Karicheri85b848c2010-02-21 15:51:14 -0300471 release_mem_region(r1->start, resource_size(r1));
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300472 return status;
473}
474
Uwe Kleine-Königf68fdb92009-12-10 16:59:02 -0300475static int __devexit vpss_remove(struct platform_device *pdev)
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300476{
Murali Karicheri85b848c2010-02-21 15:51:14 -0300477 struct resource *res;
478
479 iounmap(oper_cfg.vpss_regs_base0);
480 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
481 release_mem_region(res->start, resource_size(res));
482 if (oper_cfg.platform == DM355 || oper_cfg.platform == DM365) {
483 iounmap(oper_cfg.vpss_regs_base1);
484 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
485 release_mem_region(res->start, resource_size(res));
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300486 }
487 return 0;
488}
489
Lad, Prabhakara1b3a6c2012-08-14 01:23:09 -0300490static struct platform_driver vpss_driver = {
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300491 .driver = {
492 .name = "vpss",
493 .owner = THIS_MODULE,
494 },
495 .remove = __devexit_p(vpss_remove),
496 .probe = vpss_probe,
497};
498
499static void vpss_exit(void)
500{
Manjunath Hadli3de93942012-08-21 05:50:27 -0300501 iounmap(oper_cfg.vpss_regs_base2);
502 release_mem_region(VPSS_CLK_CTRL, 4);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300503 platform_driver_unregister(&vpss_driver);
504}
505
506static int __init vpss_init(void)
507{
Manjunath Hadli3de93942012-08-21 05:50:27 -0300508 if (!request_mem_region(VPSS_CLK_CTRL, 4, "vpss_clock_control"))
509 return -EBUSY;
510
511 oper_cfg.vpss_regs_base2 = ioremap(VPSS_CLK_CTRL, 4);
512 writel(VPSS_CLK_CTRL_VENCCLKEN |
513 VPSS_CLK_CTRL_DACCLKEN, oper_cfg.vpss_regs_base2);
514
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300515 return platform_driver_register(&vpss_driver);
516}
517subsys_initcall(vpss_init);
518module_exit(vpss_exit);