blob: 0674d0feefef3510f96c82035a3282d4c2609eb3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* via-rhine.c: A Linux Ethernet device driver for VIA Rhine family chips. */
2/*
3 Written 1998-2001 by Donald Becker.
4
5 Current Maintainer: Roger Luethi <rl@hellgate.ch>
6
7 This software may be used and distributed according to the terms of
8 the GNU General Public License (GPL), incorporated herein by reference.
9 Drivers based on or derived from this code fall under the GPL and must
10 retain the authorship, copyright and license notice. This file is not
11 a complete program and may only be used when the entire operating
12 system is licensed under the GPL.
13
14 This driver is designed for the VIA VT86C100A Rhine-I.
15 It also works with the Rhine-II (6102) and Rhine-III (6105/6105L/6105LOM
16 and management NIC 6105M).
17
18 The author may be reached as becker@scyld.com, or C/O
19 Scyld Computing Corporation
20 410 Severn Ave., Suite 210
21 Annapolis MD 21403
22
23
24 This driver contains some changes from the original Donald Becker
25 version. He may or may not be interested in bug reports on this
26 code. You can find his versions at:
27 http://www.scyld.com/network/via-rhine.html
Jeff Garzik03a8c662006-06-27 07:57:22 -040028 [link no longer provides useful info -jgarzik]
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30*/
31
Joe Perchesdf4511f2011-04-16 14:15:25 +000032#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#define DRV_NAME "via-rhine"
Roger Luethi207070f2013-09-21 14:24:11 +020035#define DRV_VERSION "1.5.1"
Roger Luethi38f49e82010-12-06 00:59:40 +000036#define DRV_RELDATE "2010-10-09"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Rusty Russelleb939922011-12-19 14:08:01 +000038#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40/* A few user-configurable values.
41 These may be modified when a driver module is loaded. */
Francois Romieufc3e0f82012-01-07 22:39:37 +010042static int debug = 0;
43#define RHINE_MSG_DEFAULT \
44 (0x0000)
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
46/* Set the copy breakpoint for the copy-only-tiny-frames scheme.
47 Setting to > 1518 effectively disables this feature. */
Joe Perches8e95a202009-12-03 07:58:21 +000048#if defined(__alpha__) || defined(__arm__) || defined(__hppa__) || \
49 defined(CONFIG_SPARC) || defined(__ia64__) || \
50 defined(__sh__) || defined(__mips__)
Dustin Marquessb47157f2007-08-10 14:05:15 -070051static int rx_copybreak = 1518;
52#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070053static int rx_copybreak;
Dustin Marquessb47157f2007-08-10 14:05:15 -070054#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Roger Luethib933b4d2006-08-14 23:00:21 -070056/* Work-around for broken BIOSes: they are unable to get the chip back out of
57 power state D3 so PXE booting fails. bootparam(7): via-rhine.avoid_D3=1 */
Rusty Russelleb939922011-12-19 14:08:01 +000058static bool avoid_D3;
Roger Luethib933b4d2006-08-14 23:00:21 -070059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060/*
61 * In case you are looking for 'options[]' or 'full_duplex[]', they
62 * are gone. Use ethtool(8) instead.
63 */
64
65/* Maximum number of multicast addresses to filter (vs. rx-all-multicast).
66 The Rhine has a 64 element 8390-like hash table. */
67static const int multicast_filter_limit = 32;
68
69
70/* Operational parameters that are set at compile time. */
71
72/* Keep the ring sizes a power of two for compile efficiency.
73 The compiler will convert <unsigned>'%'<2^N> into a bit mask.
74 Making the Tx ring too large decreases the effectiveness of channel
75 bonding and packet priority.
76 There are no ill effects from too-large receive rings. */
77#define TX_RING_SIZE 16
78#define TX_QUEUE_LEN 10 /* Limit ring entries actually used. */
Roger Luethi633949a2006-08-14 23:00:17 -070079#define RX_RING_SIZE 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81/* Operational parameters that usually are not changed. */
82
83/* Time in jiffies before concluding the transmitter is hung. */
84#define TX_TIMEOUT (2*HZ)
85
86#define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
87
88#include <linux/module.h>
89#include <linux/moduleparam.h>
90#include <linux/kernel.h>
91#include <linux/string.h>
92#include <linux/timer.h>
93#include <linux/errno.h>
94#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070095#include <linux/interrupt.h>
96#include <linux/pci.h>
Domen Puncer1e7f0bd2005-06-26 18:22:14 -040097#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070098#include <linux/netdevice.h>
99#include <linux/etherdevice.h>
100#include <linux/skbuff.h>
101#include <linux/init.h>
102#include <linux/delay.h>
103#include <linux/mii.h>
104#include <linux/ethtool.h>
105#include <linux/crc32.h>
Roger Luethi38f49e82010-12-06 00:59:40 +0000106#include <linux/if_vlan.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107#include <linux/bitops.h>
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800108#include <linux/workqueue.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109#include <asm/processor.h> /* Processor type for cache alignment. */
110#include <asm/io.h>
111#include <asm/irq.h>
112#include <asm/uaccess.h>
Roger Luethie84df482007-03-06 19:57:37 +0100113#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
115/* These identify the driver base version and may not be removed. */
Bill Pemberton76e239e2012-12-03 09:23:48 -0500116static const char version[] =
Joe Perchesdf4511f2011-04-16 14:15:25 +0000117 "v1.10-LK" DRV_VERSION " " DRV_RELDATE " Written by Donald Becker";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
119/* This driver was written to use PCI memory space. Some early versions
120 of the Rhine may only work correctly with I/O space accesses. */
121#ifdef CONFIG_VIA_RHINE_MMIO
122#define USE_MMIO
123#else
124#endif
125
126MODULE_AUTHOR("Donald Becker <becker@scyld.com>");
127MODULE_DESCRIPTION("VIA Rhine PCI Fast Ethernet driver");
128MODULE_LICENSE("GPL");
129
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130module_param(debug, int, 0);
131module_param(rx_copybreak, int, 0);
Roger Luethib933b4d2006-08-14 23:00:21 -0700132module_param(avoid_D3, bool, 0);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100133MODULE_PARM_DESC(debug, "VIA Rhine debug message flags");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134MODULE_PARM_DESC(rx_copybreak, "VIA Rhine copy breakpoint for copy-only-tiny-frames");
Roger Luethib933b4d2006-08-14 23:00:21 -0700135MODULE_PARM_DESC(avoid_D3, "Avoid power state D3 (work-around for broken BIOSes)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
Roger Luethi38f49e82010-12-06 00:59:40 +0000137#define MCAM_SIZE 32
138#define VCAM_SIZE 32
139
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140/*
141 Theory of Operation
142
143I. Board Compatibility
144
145This driver is designed for the VIA 86c100A Rhine-II PCI Fast Ethernet
146controller.
147
148II. Board-specific settings
149
150Boards with this chip are functional only in a bus-master PCI slot.
151
152Many operational settings are loaded from the EEPROM to the Config word at
153offset 0x78. For most of these settings, this driver assumes that they are
154correct.
155If this driver is compiled to use PCI memory space operations the EEPROM
156must be configured to enable memory ops.
157
158III. Driver operation
159
160IIIa. Ring buffers
161
162This driver uses two statically allocated fixed-size descriptor lists
163formed into rings by a branch from the final descriptor to the beginning of
164the list. The ring sizes are set at compile time by RX/TX_RING_SIZE.
165
166IIIb/c. Transmit/Receive Structure
167
168This driver attempts to use a zero-copy receive and transmit scheme.
169
170Alas, all data buffers are required to start on a 32 bit boundary, so
171the driver must often copy transmit packets into bounce buffers.
172
173The driver allocates full frame size skbuffs for the Rx ring buffers at
174open() time and passes the skb->data field to the chip as receive data
175buffers. When an incoming frame is less than RX_COPYBREAK bytes long,
176a fresh skbuff is allocated and the frame is copied to the new skbuff.
177When the incoming frame is larger, the skbuff is passed directly up the
178protocol stack. Buffers consumed this way are replaced by newly allocated
179skbuffs in the last phase of rhine_rx().
180
181The RX_COPYBREAK value is chosen to trade-off the memory wasted by
182using a full-sized skbuff for small frames vs. the copying costs of larger
183frames. New boards are typically used in generously configured machines
184and the underfilled buffers have negligible impact compared to the benefit of
185a single allocation size, so the default value of zero results in never
186copying packets. When copying is done, the cost is usually mitigated by using
187a combined copy/checksum routine. Copying also preloads the cache, which is
188most useful with small frames.
189
190Since the VIA chips are only able to transfer data to buffers on 32 bit
191boundaries, the IP header at offset 14 in an ethernet frame isn't
192longword aligned for further processing. Copying these unaligned buffers
193has the beneficial effect of 16-byte aligning the IP header.
194
195IIId. Synchronization
196
197The driver runs as two independent, single-threaded flows of control. One
198is the send-packet routine, which enforces single-threaded use by the
Wang Chenb74ca3a2008-12-08 01:14:16 -0800199netdev_priv(dev)->lock spinlock. The other thread is the interrupt handler,
200which is single threaded by the hardware and interrupt handling software.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
202The send packet thread has partial control over the Tx ring. It locks the
Wang Chenb74ca3a2008-12-08 01:14:16 -0800203netdev_priv(dev)->lock whenever it's queuing a Tx packet. If the next slot in
204the ring is not available it stops the transmit queue by
205calling netif_stop_queue.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
207The interrupt handler has exclusive control over the Rx ring and records stats
208from the Tx ring. After reaping the stats, it marks the Tx queue entry as
209empty by incrementing the dirty_tx mark. If at least half of the entries in
210the Rx ring are available the transmit queue is woken up if it was stopped.
211
212IV. Notes
213
214IVb. References
215
216Preliminary VT86C100A manual from http://www.via.com.tw/
217http://www.scyld.com/expert/100mbps.html
218http://www.scyld.com/expert/NWay.html
219ftp://ftp.via.com.tw/public/lan/Products/NIC/VT86C100A/Datasheet/VT86C100A03.pdf
220ftp://ftp.via.com.tw/public/lan/Products/NIC/VT6102/Datasheet/VT6102_021.PDF
221
222
223IVc. Errata
224
225The VT86C100A manual is not reliable information.
226The 3043 chip does not handle unaligned transmit or receive buffers, resulting
227in significant performance degradation for bounce buffer copies on transmit
228and unaligned IP headers on receive.
229The chip does not pad to minimum transmit length.
230
231*/
232
233
234/* This table drives the PCI probe routines. It's mostly boilerplate in all
235 of the drivers, and will likely be provided by some future kernel.
236 Note the matching code -- the first table entry matchs all 56** cards but
237 second only the 1234 card.
238*/
239
240enum rhine_revs {
241 VT86C100A = 0x00,
242 VTunknown0 = 0x20,
243 VT6102 = 0x40,
244 VT8231 = 0x50, /* Integrated MAC */
245 VT8233 = 0x60, /* Integrated MAC */
246 VT8235 = 0x74, /* Integrated MAC */
247 VT8237 = 0x78, /* Integrated MAC */
248 VTunknown1 = 0x7C,
249 VT6105 = 0x80,
250 VT6105_B0 = 0x83,
251 VT6105L = 0x8A,
252 VT6107 = 0x8C,
253 VTunknown2 = 0x8E,
254 VT6105M = 0x90, /* Management adapter */
255};
256
257enum rhine_quirks {
258 rqWOL = 0x0001, /* Wake-On-LAN support */
259 rqForceReset = 0x0002,
260 rq6patterns = 0x0040, /* 6 instead of 4 patterns for WOL */
261 rqStatusWBRace = 0x0080, /* Tx Status Writeback Error possible */
262 rqRhineI = 0x0100, /* See comment below */
263};
264/*
265 * rqRhineI: VT86C100A (aka Rhine-I) uses different bits to enable
266 * MMIO as well as for the collision counter and the Tx FIFO underflow
267 * indicator. In addition, Tx and Rx buffers need to 4 byte aligned.
268 */
269
270/* Beware of PCI posted writes */
271#define IOSYNC do { ioread8(ioaddr + StationAddr); } while (0)
272
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000273static DEFINE_PCI_DEVICE_TABLE(rhine_pci_tbl) = {
Jeff Garzik46009c82006-06-27 09:12:38 -0400274 { 0x1106, 0x3043, PCI_ANY_ID, PCI_ANY_ID, }, /* VT86C100A */
275 { 0x1106, 0x3065, PCI_ANY_ID, PCI_ANY_ID, }, /* VT6102 */
276 { 0x1106, 0x3106, PCI_ANY_ID, PCI_ANY_ID, }, /* 6105{,L,LOM} */
277 { 0x1106, 0x3053, PCI_ANY_ID, PCI_ANY_ID, }, /* VT6105M */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 { } /* terminate list */
279};
280MODULE_DEVICE_TABLE(pci, rhine_pci_tbl);
281
282
283/* Offsets to the device registers. */
284enum register_offsets {
285 StationAddr=0x00, RxConfig=0x06, TxConfig=0x07, ChipCmd=0x08,
Roger Luethi38f49e82010-12-06 00:59:40 +0000286 ChipCmd1=0x09, TQWake=0x0A,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 IntrStatus=0x0C, IntrEnable=0x0E,
288 MulticastFilter0=0x10, MulticastFilter1=0x14,
289 RxRingPtr=0x18, TxRingPtr=0x1C, GFIFOTest=0x54,
Roger Luethi38f49e82010-12-06 00:59:40 +0000290 MIIPhyAddr=0x6C, MIIStatus=0x6D, PCIBusConfig=0x6E, PCIBusConfig1=0x6F,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 MIICmd=0x70, MIIRegAddr=0x71, MIIData=0x72, MACRegEEcsr=0x74,
292 ConfigA=0x78, ConfigB=0x79, ConfigC=0x7A, ConfigD=0x7B,
293 RxMissed=0x7C, RxCRCErrs=0x7E, MiscCmd=0x81,
294 StickyHW=0x83, IntrStatus2=0x84,
Roger Luethi38f49e82010-12-06 00:59:40 +0000295 CamMask=0x88, CamCon=0x92, CamAddr=0x93,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 WOLcrSet=0xA0, PwcfgSet=0xA1, WOLcgSet=0xA3, WOLcrClr=0xA4,
297 WOLcrClr1=0xA6, WOLcgClr=0xA7,
298 PwrcsrSet=0xA8, PwrcsrSet1=0xA9, PwrcsrClr=0xAC, PwrcsrClr1=0xAD,
299};
300
301/* Bits in ConfigD */
302enum backoff_bits {
303 BackOptional=0x01, BackModify=0x02,
304 BackCaptureEffect=0x04, BackRandom=0x08
305};
306
Roger Luethi38f49e82010-12-06 00:59:40 +0000307/* Bits in the TxConfig (TCR) register */
308enum tcr_bits {
309 TCR_PQEN=0x01,
310 TCR_LB0=0x02, /* loopback[0] */
311 TCR_LB1=0x04, /* loopback[1] */
312 TCR_OFSET=0x08,
313 TCR_RTGOPT=0x10,
314 TCR_RTFT0=0x20,
315 TCR_RTFT1=0x40,
316 TCR_RTSF=0x80,
317};
318
319/* Bits in the CamCon (CAMC) register */
320enum camcon_bits {
321 CAMC_CAMEN=0x01,
322 CAMC_VCAMSL=0x02,
323 CAMC_CAMWR=0x04,
324 CAMC_CAMRD=0x08,
325};
326
327/* Bits in the PCIBusConfig1 (BCR1) register */
328enum bcr1_bits {
329 BCR1_POT0=0x01,
330 BCR1_POT1=0x02,
331 BCR1_POT2=0x04,
332 BCR1_CTFT0=0x08,
333 BCR1_CTFT1=0x10,
334 BCR1_CTSF=0x20,
335 BCR1_TXQNOBK=0x40, /* for VT6105 */
336 BCR1_VIDFR=0x80, /* for VT6105 */
337 BCR1_MED0=0x40, /* for VT6102 */
338 BCR1_MED1=0x80, /* for VT6102 */
339};
340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341#ifdef USE_MMIO
342/* Registers we check that mmio and reg are the same. */
343static const int mmio_verify_registers[] = {
344 RxConfig, TxConfig, IntrEnable, ConfigA, ConfigB, ConfigC, ConfigD,
345 0
346};
347#endif
348
349/* Bits in the interrupt status/mask registers. */
350enum intr_status_bits {
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100351 IntrRxDone = 0x0001,
352 IntrTxDone = 0x0002,
353 IntrRxErr = 0x0004,
354 IntrTxError = 0x0008,
355 IntrRxEmpty = 0x0020,
356 IntrPCIErr = 0x0040,
357 IntrStatsMax = 0x0080,
358 IntrRxEarly = 0x0100,
359 IntrTxUnderrun = 0x0210,
360 IntrRxOverflow = 0x0400,
361 IntrRxDropped = 0x0800,
362 IntrRxNoBuf = 0x1000,
363 IntrTxAborted = 0x2000,
364 IntrLinkChange = 0x4000,
365 IntrRxWakeUp = 0x8000,
366 IntrTxDescRace = 0x080000, /* mapped from IntrStatus2 */
367 IntrNormalSummary = IntrRxDone | IntrTxDone,
368 IntrTxErrSummary = IntrTxDescRace | IntrTxAborted | IntrTxError |
369 IntrTxUnderrun,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370};
371
372/* Bits in WOLcrSet/WOLcrClr and PwrcsrSet/PwrcsrClr */
373enum wol_bits {
374 WOLucast = 0x10,
375 WOLmagic = 0x20,
376 WOLbmcast = 0x30,
377 WOLlnkon = 0x40,
378 WOLlnkoff = 0x80,
379};
380
381/* The Rx and Tx buffer descriptors. */
382struct rx_desc {
Al Viro53c03f52007-08-23 02:33:30 -0400383 __le32 rx_status;
384 __le32 desc_length; /* Chain flag, Buffer/frame length */
385 __le32 addr;
386 __le32 next_desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387};
388struct tx_desc {
Al Viro53c03f52007-08-23 02:33:30 -0400389 __le32 tx_status;
390 __le32 desc_length; /* Chain flag, Tx Config, Frame length */
391 __le32 addr;
392 __le32 next_desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393};
394
395/* Initial value for tx_desc.desc_length, Buffer size goes to bits 0-10 */
396#define TXDESC 0x00e08000
397
398enum rx_status_bits {
399 RxOK=0x8000, RxWholePkt=0x0300, RxErr=0x008F
400};
401
402/* Bits in *_desc.*_status */
403enum desc_status_bits {
404 DescOwn=0x80000000
405};
406
Roger Luethi38f49e82010-12-06 00:59:40 +0000407/* Bits in *_desc.*_length */
408enum desc_length_bits {
409 DescTag=0x00010000
410};
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412/* Bits in ChipCmd. */
413enum chip_cmd_bits {
414 CmdInit=0x01, CmdStart=0x02, CmdStop=0x04, CmdRxOn=0x08,
415 CmdTxOn=0x10, Cmd1TxDemand=0x20, CmdRxDemand=0x40,
416 Cmd1EarlyRx=0x01, Cmd1EarlyTx=0x02, Cmd1FDuplex=0x04,
417 Cmd1NoTxPoll=0x08, Cmd1Reset=0x80,
418};
419
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +0000420struct rhine_stats {
421 u64 packets;
422 u64 bytes;
423 struct u64_stats_sync syncp;
424};
425
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426struct rhine_private {
Roger Luethi38f49e82010-12-06 00:59:40 +0000427 /* Bit mask for configured VLAN ids */
428 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
429
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 /* Descriptor rings */
431 struct rx_desc *rx_ring;
432 struct tx_desc *tx_ring;
433 dma_addr_t rx_ring_dma;
434 dma_addr_t tx_ring_dma;
435
436 /* The addresses of receive-in-place skbuffs. */
437 struct sk_buff *rx_skbuff[RX_RING_SIZE];
438 dma_addr_t rx_skbuff_dma[RX_RING_SIZE];
439
440 /* The saved address of a sent-in-place packet/buffer, for later free(). */
441 struct sk_buff *tx_skbuff[TX_RING_SIZE];
442 dma_addr_t tx_skbuff_dma[TX_RING_SIZE];
443
Roger Luethi4be5de22006-04-04 20:49:16 +0200444 /* Tx bounce buffers (Rhine-I only) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 unsigned char *tx_buf[TX_RING_SIZE];
446 unsigned char *tx_bufs;
447 dma_addr_t tx_bufs_dma;
448
449 struct pci_dev *pdev;
450 long pioaddr;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700451 struct net_device *dev;
452 struct napi_struct napi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 spinlock_t lock;
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100454 struct mutex task_lock;
455 bool task_enable;
456 struct work_struct slow_event_task;
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800457 struct work_struct reset_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
Francois Romieufc3e0f82012-01-07 22:39:37 +0100459 u32 msg_enable;
460
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 /* Frequently used values: keep some adjacent for cache effect. */
462 u32 quirks;
463 struct rx_desc *rx_head_desc;
464 unsigned int cur_rx, dirty_rx; /* Producer/consumer ring indices */
465 unsigned int cur_tx, dirty_tx;
466 unsigned int rx_buf_sz; /* Based on MTU+slack. */
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +0000467 struct rhine_stats rx_stats;
468 struct rhine_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 u8 wolopts;
470
471 u8 tx_thresh, rx_thresh;
472
473 struct mii_if_info mii_if;
474 void __iomem *base;
475};
476
Roger Luethi38f49e82010-12-06 00:59:40 +0000477#define BYTE_REG_BITS_ON(x, p) do { iowrite8((ioread8((p))|(x)), (p)); } while (0)
478#define WORD_REG_BITS_ON(x, p) do { iowrite16((ioread16((p))|(x)), (p)); } while (0)
479#define DWORD_REG_BITS_ON(x, p) do { iowrite32((ioread32((p))|(x)), (p)); } while (0)
480
481#define BYTE_REG_BITS_IS_ON(x, p) (ioread8((p)) & (x))
482#define WORD_REG_BITS_IS_ON(x, p) (ioread16((p)) & (x))
483#define DWORD_REG_BITS_IS_ON(x, p) (ioread32((p)) & (x))
484
485#define BYTE_REG_BITS_OFF(x, p) do { iowrite8(ioread8((p)) & (~(x)), (p)); } while (0)
486#define WORD_REG_BITS_OFF(x, p) do { iowrite16(ioread16((p)) & (~(x)), (p)); } while (0)
487#define DWORD_REG_BITS_OFF(x, p) do { iowrite32(ioread32((p)) & (~(x)), (p)); } while (0)
488
489#define BYTE_REG_BITS_SET(x, m, p) do { iowrite8((ioread8((p)) & (~(m)))|(x), (p)); } while (0)
490#define WORD_REG_BITS_SET(x, m, p) do { iowrite16((ioread16((p)) & (~(m)))|(x), (p)); } while (0)
491#define DWORD_REG_BITS_SET(x, m, p) do { iowrite32((ioread32((p)) & (~(m)))|(x), (p)); } while (0)
492
493
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494static int mdio_read(struct net_device *dev, int phy_id, int location);
495static void mdio_write(struct net_device *dev, int phy_id, int location, int value);
496static int rhine_open(struct net_device *dev);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800497static void rhine_reset_task(struct work_struct *work);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100498static void rhine_slow_event_task(struct work_struct *work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499static void rhine_tx_timeout(struct net_device *dev);
Stephen Hemminger613573252009-08-31 19:50:58 +0000500static netdev_tx_t rhine_start_tx(struct sk_buff *skb,
501 struct net_device *dev);
David Howells7d12e782006-10-05 14:55:46 +0100502static irqreturn_t rhine_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503static void rhine_tx(struct net_device *dev);
Roger Luethi633949a2006-08-14 23:00:17 -0700504static int rhine_rx(struct net_device *dev, int limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505static void rhine_set_rx_mode(struct net_device *dev);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +0000506static struct rtnl_link_stats64 *rhine_get_stats64(struct net_device *dev,
507 struct rtnl_link_stats64 *stats);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
Jeff Garzik7282d492006-09-13 14:30:00 -0400509static const struct ethtool_ops netdev_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510static int rhine_close(struct net_device *dev);
Patrick McHardy80d5c362013-04-19 02:04:28 +0000511static int rhine_vlan_rx_add_vid(struct net_device *dev,
512 __be16 proto, u16 vid);
513static int rhine_vlan_rx_kill_vid(struct net_device *dev,
514 __be16 proto, u16 vid);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100515static void rhine_restart_tx(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000517static void rhine_wait_bit(struct rhine_private *rp, u8 reg, u8 mask, bool low)
Francois Romieua384a332012-01-07 22:19:36 +0100518{
519 void __iomem *ioaddr = rp->base;
520 int i;
521
522 for (i = 0; i < 1024; i++) {
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000523 bool has_mask_bits = !!(ioread8(ioaddr + reg) & mask);
524
525 if (low ^ has_mask_bits)
Francois Romieua384a332012-01-07 22:19:36 +0100526 break;
527 udelay(10);
528 }
529 if (i > 64) {
Francois Romieufc3e0f82012-01-07 22:39:37 +0100530 netif_dbg(rp, hw, rp->dev, "%s bit wait (%02x/%02x) cycle "
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000531 "count: %04d\n", low ? "low" : "high", reg, mask, i);
Francois Romieua384a332012-01-07 22:19:36 +0100532 }
533}
534
535static void rhine_wait_bit_high(struct rhine_private *rp, u8 reg, u8 mask)
536{
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000537 rhine_wait_bit(rp, reg, mask, false);
Francois Romieua384a332012-01-07 22:19:36 +0100538}
539
540static void rhine_wait_bit_low(struct rhine_private *rp, u8 reg, u8 mask)
541{
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000542 rhine_wait_bit(rp, reg, mask, true);
Francois Romieua384a332012-01-07 22:19:36 +0100543}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544
Francois Romieua20a28b2011-12-30 14:53:58 +0100545static u32 rhine_get_events(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 void __iomem *ioaddr = rp->base;
548 u32 intr_status;
549
550 intr_status = ioread16(ioaddr + IntrStatus);
551 /* On Rhine-II, Bit 3 indicates Tx descriptor write-back race. */
552 if (rp->quirks & rqStatusWBRace)
553 intr_status |= ioread8(ioaddr + IntrStatus2) << 16;
554 return intr_status;
555}
556
Francois Romieua20a28b2011-12-30 14:53:58 +0100557static void rhine_ack_events(struct rhine_private *rp, u32 mask)
558{
559 void __iomem *ioaddr = rp->base;
560
561 if (rp->quirks & rqStatusWBRace)
562 iowrite8(mask >> 16, ioaddr + IntrStatus2);
563 iowrite16(mask, ioaddr + IntrStatus);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100564 mmiowb();
Francois Romieua20a28b2011-12-30 14:53:58 +0100565}
566
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567/*
568 * Get power related registers into sane state.
569 * Notify user about past WOL event.
570 */
571static void rhine_power_init(struct net_device *dev)
572{
573 struct rhine_private *rp = netdev_priv(dev);
574 void __iomem *ioaddr = rp->base;
575 u16 wolstat;
576
577 if (rp->quirks & rqWOL) {
578 /* Make sure chip is in power state D0 */
579 iowrite8(ioread8(ioaddr + StickyHW) & 0xFC, ioaddr + StickyHW);
580
581 /* Disable "force PME-enable" */
582 iowrite8(0x80, ioaddr + WOLcgClr);
583
584 /* Clear power-event config bits (WOL) */
585 iowrite8(0xFF, ioaddr + WOLcrClr);
586 /* More recent cards can manage two additional patterns */
587 if (rp->quirks & rq6patterns)
588 iowrite8(0x03, ioaddr + WOLcrClr1);
589
590 /* Save power-event status bits */
591 wolstat = ioread8(ioaddr + PwrcsrSet);
592 if (rp->quirks & rq6patterns)
593 wolstat |= (ioread8(ioaddr + PwrcsrSet1) & 0x03) << 8;
594
595 /* Clear power-event status bits */
596 iowrite8(0xFF, ioaddr + PwrcsrClr);
597 if (rp->quirks & rq6patterns)
598 iowrite8(0x03, ioaddr + PwrcsrClr1);
599
600 if (wolstat) {
601 char *reason;
602 switch (wolstat) {
603 case WOLmagic:
604 reason = "Magic packet";
605 break;
606 case WOLlnkon:
607 reason = "Link went up";
608 break;
609 case WOLlnkoff:
610 reason = "Link went down";
611 break;
612 case WOLucast:
613 reason = "Unicast packet";
614 break;
615 case WOLbmcast:
616 reason = "Multicast/broadcast packet";
617 break;
618 default:
619 reason = "Unknown";
620 }
Joe Perchesdf4511f2011-04-16 14:15:25 +0000621 netdev_info(dev, "Woke system up. Reason: %s\n",
622 reason);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 }
624 }
625}
626
627static void rhine_chip_reset(struct net_device *dev)
628{
629 struct rhine_private *rp = netdev_priv(dev);
630 void __iomem *ioaddr = rp->base;
Francois Romieufc3e0f82012-01-07 22:39:37 +0100631 u8 cmd1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632
633 iowrite8(Cmd1Reset, ioaddr + ChipCmd1);
634 IOSYNC;
635
636 if (ioread8(ioaddr + ChipCmd1) & Cmd1Reset) {
Joe Perchesdf4511f2011-04-16 14:15:25 +0000637 netdev_info(dev, "Reset not complete yet. Trying harder.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638
639 /* Force reset */
640 if (rp->quirks & rqForceReset)
641 iowrite8(0x40, ioaddr + MiscCmd);
642
643 /* Reset can take somewhat longer (rare) */
Francois Romieua384a332012-01-07 22:19:36 +0100644 rhine_wait_bit_low(rp, ChipCmd1, Cmd1Reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 }
646
Francois Romieufc3e0f82012-01-07 22:39:37 +0100647 cmd1 = ioread8(ioaddr + ChipCmd1);
648 netif_info(rp, hw, dev, "Reset %s\n", (cmd1 & Cmd1Reset) ?
649 "failed" : "succeeded");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650}
651
652#ifdef USE_MMIO
653static void enable_mmio(long pioaddr, u32 quirks)
654{
655 int n;
656 if (quirks & rqRhineI) {
657 /* More recent docs say that this bit is reserved ... */
658 n = inb(pioaddr + ConfigA) | 0x20;
659 outb(n, pioaddr + ConfigA);
660 } else {
661 n = inb(pioaddr + ConfigD) | 0x80;
662 outb(n, pioaddr + ConfigD);
663 }
664}
665#endif
666
667/*
668 * Loads bytes 0x00-0x05, 0x6E-0x6F, 0x78-0x7B from EEPROM
669 * (plus 0x6C for Rhine-I/II)
670 */
Bill Pemberton76e239e2012-12-03 09:23:48 -0500671static void rhine_reload_eeprom(long pioaddr, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672{
673 struct rhine_private *rp = netdev_priv(dev);
674 void __iomem *ioaddr = rp->base;
Francois Romieua384a332012-01-07 22:19:36 +0100675 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676
677 outb(0x20, pioaddr + MACRegEEcsr);
Francois Romieua384a332012-01-07 22:19:36 +0100678 for (i = 0; i < 1024; i++) {
679 if (!(inb(pioaddr + MACRegEEcsr) & 0x20))
680 break;
681 }
682 if (i > 512)
683 pr_info("%4d cycles used @ %s:%d\n", i, __func__, __LINE__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684
685#ifdef USE_MMIO
686 /*
687 * Reloading from EEPROM overwrites ConfigA-D, so we must re-enable
688 * MMIO. If reloading EEPROM was done first this could be avoided, but
689 * it is not known if that still works with the "win98-reboot" problem.
690 */
691 enable_mmio(pioaddr, rp->quirks);
692#endif
693
694 /* Turn off EEPROM-controlled wake-up (magic packet) */
695 if (rp->quirks & rqWOL)
696 iowrite8(ioread8(ioaddr + ConfigA) & 0xFC, ioaddr + ConfigA);
697
698}
699
700#ifdef CONFIG_NET_POLL_CONTROLLER
701static void rhine_poll(struct net_device *dev)
702{
Francois Romieu05d334e2012-03-09 15:28:18 +0100703 struct rhine_private *rp = netdev_priv(dev);
704 const int irq = rp->pdev->irq;
705
706 disable_irq(irq);
707 rhine_interrupt(irq, dev);
708 enable_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709}
710#endif
711
Francois Romieu269f3112011-12-30 14:43:54 +0100712static void rhine_kick_tx_threshold(struct rhine_private *rp)
713{
714 if (rp->tx_thresh < 0xe0) {
715 void __iomem *ioaddr = rp->base;
716
717 rp->tx_thresh += 0x20;
718 BYTE_REG_BITS_SET(rp->tx_thresh, 0x80, ioaddr + TxConfig);
719 }
720}
721
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100722static void rhine_tx_err(struct rhine_private *rp, u32 status)
723{
724 struct net_device *dev = rp->dev;
725
726 if (status & IntrTxAborted) {
Francois Romieufc3e0f82012-01-07 22:39:37 +0100727 netif_info(rp, tx_err, dev,
728 "Abort %08x, frame dropped\n", status);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100729 }
730
731 if (status & IntrTxUnderrun) {
732 rhine_kick_tx_threshold(rp);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100733 netif_info(rp, tx_err ,dev, "Transmitter underrun, "
734 "Tx threshold now %02x\n", rp->tx_thresh);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100735 }
736
Francois Romieufc3e0f82012-01-07 22:39:37 +0100737 if (status & IntrTxDescRace)
738 netif_info(rp, tx_err, dev, "Tx descriptor write-back race\n");
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100739
740 if ((status & IntrTxError) &&
741 (status & (IntrTxAborted | IntrTxUnderrun | IntrTxDescRace)) == 0) {
742 rhine_kick_tx_threshold(rp);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100743 netif_info(rp, tx_err, dev, "Unspecified error. "
744 "Tx threshold now %02x\n", rp->tx_thresh);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100745 }
746
747 rhine_restart_tx(dev);
748}
749
750static void rhine_update_rx_crc_and_missed_errord(struct rhine_private *rp)
751{
752 void __iomem *ioaddr = rp->base;
753 struct net_device_stats *stats = &rp->dev->stats;
754
755 stats->rx_crc_errors += ioread16(ioaddr + RxCRCErrs);
756 stats->rx_missed_errors += ioread16(ioaddr + RxMissed);
757
758 /*
759 * Clears the "tally counters" for CRC errors and missed frames(?).
760 * It has been reported that some chips need a write of 0 to clear
761 * these, for others the counters are set to 1 when written to and
762 * instead cleared when read. So we clear them both ways ...
763 */
764 iowrite32(0, ioaddr + RxMissed);
765 ioread16(ioaddr + RxCRCErrs);
766 ioread16(ioaddr + RxMissed);
767}
768
769#define RHINE_EVENT_NAPI_RX (IntrRxDone | \
770 IntrRxErr | \
771 IntrRxEmpty | \
772 IntrRxOverflow | \
773 IntrRxDropped | \
774 IntrRxNoBuf | \
775 IntrRxWakeUp)
776
777#define RHINE_EVENT_NAPI_TX_ERR (IntrTxError | \
778 IntrTxAborted | \
779 IntrTxUnderrun | \
780 IntrTxDescRace)
781#define RHINE_EVENT_NAPI_TX (IntrTxDone | RHINE_EVENT_NAPI_TX_ERR)
782
783#define RHINE_EVENT_NAPI (RHINE_EVENT_NAPI_RX | \
784 RHINE_EVENT_NAPI_TX | \
785 IntrStatsMax)
786#define RHINE_EVENT_SLOW (IntrPCIErr | IntrLinkChange)
787#define RHINE_EVENT (RHINE_EVENT_NAPI | RHINE_EVENT_SLOW)
788
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700789static int rhine_napipoll(struct napi_struct *napi, int budget)
Roger Luethi633949a2006-08-14 23:00:17 -0700790{
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700791 struct rhine_private *rp = container_of(napi, struct rhine_private, napi);
792 struct net_device *dev = rp->dev;
Roger Luethi633949a2006-08-14 23:00:17 -0700793 void __iomem *ioaddr = rp->base;
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100794 u16 enable_mask = RHINE_EVENT & 0xffff;
795 int work_done = 0;
796 u32 status;
Roger Luethi633949a2006-08-14 23:00:17 -0700797
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100798 status = rhine_get_events(rp);
799 rhine_ack_events(rp, status & ~RHINE_EVENT_SLOW);
800
801 if (status & RHINE_EVENT_NAPI_RX)
802 work_done += rhine_rx(dev, budget);
803
804 if (status & RHINE_EVENT_NAPI_TX) {
805 if (status & RHINE_EVENT_NAPI_TX_ERR) {
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100806 /* Avoid scavenging before Tx engine turned off */
Francois Romieua384a332012-01-07 22:19:36 +0100807 rhine_wait_bit_low(rp, ChipCmd, CmdTxOn);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100808 if (ioread8(ioaddr + ChipCmd) & CmdTxOn)
809 netif_warn(rp, tx_err, dev, "Tx still on\n");
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100810 }
Francois Romieufc3e0f82012-01-07 22:39:37 +0100811
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100812 rhine_tx(dev);
813
814 if (status & RHINE_EVENT_NAPI_TX_ERR)
815 rhine_tx_err(rp, status);
816 }
817
818 if (status & IntrStatsMax) {
819 spin_lock(&rp->lock);
820 rhine_update_rx_crc_and_missed_errord(rp);
821 spin_unlock(&rp->lock);
822 }
823
824 if (status & RHINE_EVENT_SLOW) {
825 enable_mask &= ~RHINE_EVENT_SLOW;
826 schedule_work(&rp->slow_event_task);
827 }
Roger Luethi633949a2006-08-14 23:00:17 -0700828
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700829 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -0800830 napi_complete(napi);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100831 iowrite16(enable_mask, ioaddr + IntrEnable);
832 mmiowb();
Roger Luethi633949a2006-08-14 23:00:17 -0700833 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700834 return work_done;
Roger Luethi633949a2006-08-14 23:00:17 -0700835}
Roger Luethi633949a2006-08-14 23:00:17 -0700836
Bill Pemberton76e239e2012-12-03 09:23:48 -0500837static void rhine_hw_init(struct net_device *dev, long pioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838{
839 struct rhine_private *rp = netdev_priv(dev);
840
841 /* Reset the chip to erase previous misconfiguration. */
842 rhine_chip_reset(dev);
843
844 /* Rhine-I needs extra time to recuperate before EEPROM reload */
845 if (rp->quirks & rqRhineI)
846 msleep(5);
847
848 /* Reload EEPROM controlled bytes cleared by soft reset */
849 rhine_reload_eeprom(pioaddr, dev);
850}
851
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800852static const struct net_device_ops rhine_netdev_ops = {
853 .ndo_open = rhine_open,
854 .ndo_stop = rhine_close,
855 .ndo_start_xmit = rhine_start_tx,
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +0000856 .ndo_get_stats64 = rhine_get_stats64,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000857 .ndo_set_rx_mode = rhine_set_rx_mode,
Ben Hutchings635ecaa2009-07-09 17:59:01 +0000858 .ndo_change_mtu = eth_change_mtu,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800859 .ndo_validate_addr = eth_validate_addr,
Stephen Hemmingerfe96aaa2009-01-09 11:13:14 +0000860 .ndo_set_mac_address = eth_mac_addr,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800861 .ndo_do_ioctl = netdev_ioctl,
862 .ndo_tx_timeout = rhine_tx_timeout,
Roger Luethi38f49e82010-12-06 00:59:40 +0000863 .ndo_vlan_rx_add_vid = rhine_vlan_rx_add_vid,
864 .ndo_vlan_rx_kill_vid = rhine_vlan_rx_kill_vid,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800865#ifdef CONFIG_NET_POLL_CONTROLLER
866 .ndo_poll_controller = rhine_poll,
867#endif
868};
869
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +0000870static int rhine_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871{
872 struct net_device *dev;
873 struct rhine_private *rp;
874 int i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 u32 quirks;
876 long pioaddr;
877 long memaddr;
878 void __iomem *ioaddr;
879 int io_size, phy_id;
880 const char *name;
881#ifdef USE_MMIO
882 int bar = 1;
883#else
884 int bar = 0;
885#endif
886
887/* when built into the kernel, we only print version if device is found */
888#ifndef MODULE
Joe Perchesdf4511f2011-04-16 14:15:25 +0000889 pr_info_once("%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890#endif
891
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 io_size = 256;
893 phy_id = 0;
894 quirks = 0;
895 name = "Rhine";
Auke Kok44c10132007-06-08 15:46:36 -0700896 if (pdev->revision < VTunknown0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 quirks = rqRhineI;
898 io_size = 128;
899 }
Auke Kok44c10132007-06-08 15:46:36 -0700900 else if (pdev->revision >= VT6102) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 quirks = rqWOL | rqForceReset;
Auke Kok44c10132007-06-08 15:46:36 -0700902 if (pdev->revision < VT6105) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 name = "Rhine II";
904 quirks |= rqStatusWBRace; /* Rhine-II exclusive */
905 }
906 else {
907 phy_id = 1; /* Integrated PHY, phy_id fixed to 1 */
Auke Kok44c10132007-06-08 15:46:36 -0700908 if (pdev->revision >= VT6105_B0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 quirks |= rq6patterns;
Auke Kok44c10132007-06-08 15:46:36 -0700910 if (pdev->revision < VT6105M)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 name = "Rhine III";
912 else
913 name = "Rhine III (Management Adapter)";
914 }
915 }
916
917 rc = pci_enable_device(pdev);
918 if (rc)
919 goto err_out;
920
921 /* this should always be supported */
Alexey Charkov4087c4d2014-04-22 19:28:07 +0400922 rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 if (rc) {
Joe Perchesdf4511f2011-04-16 14:15:25 +0000924 dev_err(&pdev->dev,
Alexey Charkov4087c4d2014-04-22 19:28:07 +0400925 "32-bit DMA addresses not supported by the card!?\n");
Roger Luethiae996152014-03-18 18:14:01 +0100926 goto err_out_pci_disable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 }
928
929 /* sanity check */
930 if ((pci_resource_len(pdev, 0) < io_size) ||
931 (pci_resource_len(pdev, 1) < io_size)) {
932 rc = -EIO;
Joe Perchesdf4511f2011-04-16 14:15:25 +0000933 dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
Roger Luethiae996152014-03-18 18:14:01 +0100934 goto err_out_pci_disable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 }
936
937 pioaddr = pci_resource_start(pdev, 0);
938 memaddr = pci_resource_start(pdev, 1);
939
940 pci_set_master(pdev);
941
942 dev = alloc_etherdev(sizeof(struct rhine_private));
943 if (!dev) {
944 rc = -ENOMEM;
Roger Luethiae996152014-03-18 18:14:01 +0100945 goto err_out_pci_disable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 SET_NETDEV_DEV(dev, &pdev->dev);
948
949 rp = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700950 rp->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 rp->quirks = quirks;
952 rp->pioaddr = pioaddr;
953 rp->pdev = pdev;
Francois Romieufc3e0f82012-01-07 22:39:37 +0100954 rp->msg_enable = netif_msg_init(debug, RHINE_MSG_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955
956 rc = pci_request_regions(pdev, DRV_NAME);
957 if (rc)
958 goto err_out_free_netdev;
959
960 ioaddr = pci_iomap(pdev, bar, io_size);
961 if (!ioaddr) {
962 rc = -EIO;
Joe Perchesdf4511f2011-04-16 14:15:25 +0000963 dev_err(&pdev->dev,
964 "ioremap failed for device %s, region 0x%X @ 0x%lX\n",
965 pci_name(pdev), io_size, memaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 goto err_out_free_res;
967 }
968
969#ifdef USE_MMIO
970 enable_mmio(pioaddr, quirks);
971
972 /* Check that selected MMIO registers match the PIO ones */
973 i = 0;
974 while (mmio_verify_registers[i]) {
975 int reg = mmio_verify_registers[i++];
976 unsigned char a = inb(pioaddr+reg);
977 unsigned char b = readb(ioaddr+reg);
978 if (a != b) {
979 rc = -EIO;
Joe Perchesdf4511f2011-04-16 14:15:25 +0000980 dev_err(&pdev->dev,
981 "MMIO do not match PIO [%02x] (%02x != %02x)\n",
982 reg, a, b);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983 goto err_out_unmap;
984 }
985 }
986#endif /* USE_MMIO */
987
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 rp->base = ioaddr;
989
John Stultz827da442013-10-07 15:51:58 -0700990 u64_stats_init(&rp->tx_stats.syncp);
991 u64_stats_init(&rp->rx_stats.syncp);
992
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 /* Get chip registers into a sane state */
994 rhine_power_init(dev);
995 rhine_hw_init(dev, pioaddr);
996
997 for (i = 0; i < 6; i++)
998 dev->dev_addr[i] = ioread8(ioaddr + StationAddr + i);
999
Joe Perches482e3fe2011-04-16 14:15:26 +00001000 if (!is_valid_ether_addr(dev->dev_addr)) {
1001 /* Report it and use a random ethernet address instead */
1002 netdev_err(dev, "Invalid MAC address: %pM\n", dev->dev_addr);
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001003 eth_hw_addr_random(dev);
Joe Perches482e3fe2011-04-16 14:15:26 +00001004 netdev_info(dev, "Using random MAC address: %pM\n",
1005 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 }
1007
1008 /* For Rhine-I/II, phy_id is loaded from EEPROM */
1009 if (!phy_id)
1010 phy_id = ioread8(ioaddr + 0x6C);
1011
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 spin_lock_init(&rp->lock);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001013 mutex_init(&rp->task_lock);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001014 INIT_WORK(&rp->reset_task, rhine_reset_task);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001015 INIT_WORK(&rp->slow_event_task, rhine_slow_event_task);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001016
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017 rp->mii_if.dev = dev;
1018 rp->mii_if.mdio_read = mdio_read;
1019 rp->mii_if.mdio_write = mdio_write;
1020 rp->mii_if.phy_id_mask = 0x1f;
1021 rp->mii_if.reg_num_mask = 0x1f;
1022
1023 /* The chip-specific entries in the device structure. */
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -08001024 dev->netdev_ops = &rhine_netdev_ops;
wangweidonge76070f2014-03-17 15:52:17 +08001025 dev->ethtool_ops = &netdev_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 dev->watchdog_timeo = TX_TIMEOUT;
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -08001027
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001028 netif_napi_add(dev, &rp->napi, rhine_napipoll, 64);
Francois Romieu32b0f532008-07-11 00:30:14 +02001029
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030 if (rp->quirks & rqRhineI)
1031 dev->features |= NETIF_F_SG|NETIF_F_HW_CSUM;
1032
Roger Luethi38f49e82010-12-06 00:59:40 +00001033 if (pdev->revision >= VT6105M)
Patrick McHardyf6469682013-04-19 02:04:27 +00001034 dev->features |= NETIF_F_HW_VLAN_CTAG_TX |
1035 NETIF_F_HW_VLAN_CTAG_RX |
1036 NETIF_F_HW_VLAN_CTAG_FILTER;
Roger Luethi38f49e82010-12-06 00:59:40 +00001037
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 /* dev->name not defined before register_netdev()! */
1039 rc = register_netdev(dev);
1040 if (rc)
1041 goto err_out_unmap;
1042
Joe Perchesdf4511f2011-04-16 14:15:25 +00001043 netdev_info(dev, "VIA %s at 0x%lx, %pM, IRQ %d\n",
1044 name,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045#ifdef USE_MMIO
Joe Perchesdf4511f2011-04-16 14:15:25 +00001046 memaddr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047#else
Joe Perchesdf4511f2011-04-16 14:15:25 +00001048 (long)ioaddr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049#endif
Joe Perchesdf4511f2011-04-16 14:15:25 +00001050 dev->dev_addr, pdev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051
1052 pci_set_drvdata(pdev, dev);
1053
1054 {
1055 u16 mii_cmd;
1056 int mii_status = mdio_read(dev, phy_id, 1);
1057 mii_cmd = mdio_read(dev, phy_id, MII_BMCR) & ~BMCR_ISOLATE;
1058 mdio_write(dev, phy_id, MII_BMCR, mii_cmd);
1059 if (mii_status != 0xffff && mii_status != 0x0000) {
1060 rp->mii_if.advertising = mdio_read(dev, phy_id, 4);
Joe Perchesdf4511f2011-04-16 14:15:25 +00001061 netdev_info(dev,
1062 "MII PHY found at address %d, status 0x%04x advertising %04x Link %04x\n",
1063 phy_id,
1064 mii_status, rp->mii_if.advertising,
1065 mdio_read(dev, phy_id, 5));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066
1067 /* set IFF_RUNNING */
1068 if (mii_status & BMSR_LSTATUS)
1069 netif_carrier_on(dev);
1070 else
1071 netif_carrier_off(dev);
1072
1073 }
1074 }
1075 rp->mii_if.phy_id = phy_id;
Francois Romieufc3e0f82012-01-07 22:39:37 +01001076 if (avoid_D3)
1077 netif_info(rp, probe, dev, "No D3 power state at shutdown\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078
1079 return 0;
1080
1081err_out_unmap:
1082 pci_iounmap(pdev, ioaddr);
1083err_out_free_res:
1084 pci_release_regions(pdev);
1085err_out_free_netdev:
1086 free_netdev(dev);
Roger Luethiae996152014-03-18 18:14:01 +01001087err_out_pci_disable:
1088 pci_disable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089err_out:
1090 return rc;
1091}
1092
1093static int alloc_ring(struct net_device* dev)
1094{
1095 struct rhine_private *rp = netdev_priv(dev);
1096 void *ring;
1097 dma_addr_t ring_dma;
1098
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001099 ring = dma_alloc_coherent(&rp->pdev->dev,
1100 RX_RING_SIZE * sizeof(struct rx_desc) +
1101 TX_RING_SIZE * sizeof(struct tx_desc),
1102 &ring_dma,
1103 GFP_ATOMIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104 if (!ring) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001105 netdev_err(dev, "Could not allocate DMA memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106 return -ENOMEM;
1107 }
1108 if (rp->quirks & rqRhineI) {
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001109 rp->tx_bufs = dma_alloc_coherent(&rp->pdev->dev,
1110 PKT_BUF_SZ * TX_RING_SIZE,
1111 &rp->tx_bufs_dma,
1112 GFP_ATOMIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 if (rp->tx_bufs == NULL) {
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001114 dma_free_coherent(&rp->pdev->dev,
1115 RX_RING_SIZE * sizeof(struct rx_desc) +
1116 TX_RING_SIZE * sizeof(struct tx_desc),
1117 ring, ring_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 return -ENOMEM;
1119 }
1120 }
1121
1122 rp->rx_ring = ring;
1123 rp->tx_ring = ring + RX_RING_SIZE * sizeof(struct rx_desc);
1124 rp->rx_ring_dma = ring_dma;
1125 rp->tx_ring_dma = ring_dma + RX_RING_SIZE * sizeof(struct rx_desc);
1126
1127 return 0;
1128}
1129
1130static void free_ring(struct net_device* dev)
1131{
1132 struct rhine_private *rp = netdev_priv(dev);
1133
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001134 dma_free_coherent(&rp->pdev->dev,
1135 RX_RING_SIZE * sizeof(struct rx_desc) +
1136 TX_RING_SIZE * sizeof(struct tx_desc),
1137 rp->rx_ring, rp->rx_ring_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 rp->tx_ring = NULL;
1139
1140 if (rp->tx_bufs)
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001141 dma_free_coherent(&rp->pdev->dev, PKT_BUF_SZ * TX_RING_SIZE,
1142 rp->tx_bufs, rp->tx_bufs_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143
1144 rp->tx_bufs = NULL;
1145
1146}
1147
1148static void alloc_rbufs(struct net_device *dev)
1149{
1150 struct rhine_private *rp = netdev_priv(dev);
1151 dma_addr_t next;
1152 int i;
1153
1154 rp->dirty_rx = rp->cur_rx = 0;
1155
1156 rp->rx_buf_sz = (dev->mtu <= 1500 ? PKT_BUF_SZ : dev->mtu + 32);
1157 rp->rx_head_desc = &rp->rx_ring[0];
1158 next = rp->rx_ring_dma;
1159
1160 /* Init the ring entries */
1161 for (i = 0; i < RX_RING_SIZE; i++) {
1162 rp->rx_ring[i].rx_status = 0;
1163 rp->rx_ring[i].desc_length = cpu_to_le32(rp->rx_buf_sz);
1164 next += sizeof(struct rx_desc);
1165 rp->rx_ring[i].next_desc = cpu_to_le32(next);
1166 rp->rx_skbuff[i] = NULL;
1167 }
1168 /* Mark the last entry as wrapping the ring. */
1169 rp->rx_ring[i-1].next_desc = cpu_to_le32(rp->rx_ring_dma);
1170
1171 /* Fill in the Rx buffers. Handle allocation failure gracefully. */
1172 for (i = 0; i < RX_RING_SIZE; i++) {
Kevin Lob26b5552008-08-27 11:35:09 +08001173 struct sk_buff *skb = netdev_alloc_skb(dev, rp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 rp->rx_skbuff[i] = skb;
1175 if (skb == NULL)
1176 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177
1178 rp->rx_skbuff_dma[i] =
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001179 dma_map_single(&rp->pdev->dev, skb->data, rp->rx_buf_sz,
1180 DMA_FROM_DEVICE);
Neil Horman9b4fe5f2013-07-12 13:35:33 -04001181 if (dma_mapping_error(&rp->pdev->dev, rp->rx_skbuff_dma[i])) {
1182 rp->rx_skbuff_dma[i] = 0;
1183 dev_kfree_skb(skb);
1184 break;
1185 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 rp->rx_ring[i].addr = cpu_to_le32(rp->rx_skbuff_dma[i]);
1187 rp->rx_ring[i].rx_status = cpu_to_le32(DescOwn);
1188 }
1189 rp->dirty_rx = (unsigned int)(i - RX_RING_SIZE);
1190}
1191
1192static void free_rbufs(struct net_device* dev)
1193{
1194 struct rhine_private *rp = netdev_priv(dev);
1195 int i;
1196
1197 /* Free all the skbuffs in the Rx queue. */
1198 for (i = 0; i < RX_RING_SIZE; i++) {
1199 rp->rx_ring[i].rx_status = 0;
1200 rp->rx_ring[i].addr = cpu_to_le32(0xBADF00D0); /* An invalid address. */
1201 if (rp->rx_skbuff[i]) {
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001202 dma_unmap_single(&rp->pdev->dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203 rp->rx_skbuff_dma[i],
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001204 rp->rx_buf_sz, DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 dev_kfree_skb(rp->rx_skbuff[i]);
1206 }
1207 rp->rx_skbuff[i] = NULL;
1208 }
1209}
1210
1211static void alloc_tbufs(struct net_device* dev)
1212{
1213 struct rhine_private *rp = netdev_priv(dev);
1214 dma_addr_t next;
1215 int i;
1216
1217 rp->dirty_tx = rp->cur_tx = 0;
1218 next = rp->tx_ring_dma;
1219 for (i = 0; i < TX_RING_SIZE; i++) {
1220 rp->tx_skbuff[i] = NULL;
1221 rp->tx_ring[i].tx_status = 0;
1222 rp->tx_ring[i].desc_length = cpu_to_le32(TXDESC);
1223 next += sizeof(struct tx_desc);
1224 rp->tx_ring[i].next_desc = cpu_to_le32(next);
Roger Luethi4be5de22006-04-04 20:49:16 +02001225 if (rp->quirks & rqRhineI)
1226 rp->tx_buf[i] = &rp->tx_bufs[i * PKT_BUF_SZ];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 }
1228 rp->tx_ring[i-1].next_desc = cpu_to_le32(rp->tx_ring_dma);
1229
1230}
1231
1232static void free_tbufs(struct net_device* dev)
1233{
1234 struct rhine_private *rp = netdev_priv(dev);
1235 int i;
1236
1237 for (i = 0; i < TX_RING_SIZE; i++) {
1238 rp->tx_ring[i].tx_status = 0;
1239 rp->tx_ring[i].desc_length = cpu_to_le32(TXDESC);
1240 rp->tx_ring[i].addr = cpu_to_le32(0xBADF00D0); /* An invalid address. */
1241 if (rp->tx_skbuff[i]) {
1242 if (rp->tx_skbuff_dma[i]) {
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001243 dma_unmap_single(&rp->pdev->dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244 rp->tx_skbuff_dma[i],
1245 rp->tx_skbuff[i]->len,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001246 DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247 }
1248 dev_kfree_skb(rp->tx_skbuff[i]);
1249 }
1250 rp->tx_skbuff[i] = NULL;
1251 rp->tx_buf[i] = NULL;
1252 }
1253}
1254
1255static void rhine_check_media(struct net_device *dev, unsigned int init_media)
1256{
1257 struct rhine_private *rp = netdev_priv(dev);
1258 void __iomem *ioaddr = rp->base;
1259
Francois Romieufc3e0f82012-01-07 22:39:37 +01001260 mii_check_media(&rp->mii_if, netif_msg_link(rp), init_media);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261
1262 if (rp->mii_if.full_duplex)
1263 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1FDuplex,
1264 ioaddr + ChipCmd1);
1265 else
1266 iowrite8(ioread8(ioaddr + ChipCmd1) & ~Cmd1FDuplex,
1267 ioaddr + ChipCmd1);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001268
1269 netif_info(rp, link, dev, "force_media %d, carrier %d\n",
1270 rp->mii_if.force_media, netif_carrier_ok(dev));
Roger Luethi00b428c2006-03-28 20:53:56 +02001271}
1272
1273/* Called after status of force_media possibly changed */
Adrian Bunk0761be42006-04-10 23:22:21 -07001274static void rhine_set_carrier(struct mii_if_info *mii)
Roger Luethi00b428c2006-03-28 20:53:56 +02001275{
Francois Romieufc3e0f82012-01-07 22:39:37 +01001276 struct net_device *dev = mii->dev;
1277 struct rhine_private *rp = netdev_priv(dev);
1278
Roger Luethi00b428c2006-03-28 20:53:56 +02001279 if (mii->force_media) {
1280 /* autoneg is off: Link is always assumed to be up */
Francois Romieufc3e0f82012-01-07 22:39:37 +01001281 if (!netif_carrier_ok(dev))
1282 netif_carrier_on(dev);
1283 } else /* Let MMI library update carrier status */
1284 rhine_check_media(dev, 0);
1285
1286 netif_info(rp, link, dev, "force_media %d, carrier %d\n",
1287 mii->force_media, netif_carrier_ok(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288}
1289
Roger Luethi38f49e82010-12-06 00:59:40 +00001290/**
1291 * rhine_set_cam - set CAM multicast filters
1292 * @ioaddr: register block of this Rhine
1293 * @idx: multicast CAM index [0..MCAM_SIZE-1]
1294 * @addr: multicast address (6 bytes)
1295 *
1296 * Load addresses into multicast filters.
1297 */
1298static void rhine_set_cam(void __iomem *ioaddr, int idx, u8 *addr)
1299{
1300 int i;
1301
1302 iowrite8(CAMC_CAMEN, ioaddr + CamCon);
1303 wmb();
1304
1305 /* Paranoid -- idx out of range should never happen */
1306 idx &= (MCAM_SIZE - 1);
1307
1308 iowrite8((u8) idx, ioaddr + CamAddr);
1309
1310 for (i = 0; i < 6; i++, addr++)
1311 iowrite8(*addr, ioaddr + MulticastFilter0 + i);
1312 udelay(10);
1313 wmb();
1314
1315 iowrite8(CAMC_CAMWR | CAMC_CAMEN, ioaddr + CamCon);
1316 udelay(10);
1317
1318 iowrite8(0, ioaddr + CamCon);
1319}
1320
1321/**
1322 * rhine_set_vlan_cam - set CAM VLAN filters
1323 * @ioaddr: register block of this Rhine
1324 * @idx: VLAN CAM index [0..VCAM_SIZE-1]
1325 * @addr: VLAN ID (2 bytes)
1326 *
1327 * Load addresses into VLAN filters.
1328 */
1329static void rhine_set_vlan_cam(void __iomem *ioaddr, int idx, u8 *addr)
1330{
1331 iowrite8(CAMC_CAMEN | CAMC_VCAMSL, ioaddr + CamCon);
1332 wmb();
1333
1334 /* Paranoid -- idx out of range should never happen */
1335 idx &= (VCAM_SIZE - 1);
1336
1337 iowrite8((u8) idx, ioaddr + CamAddr);
1338
1339 iowrite16(*((u16 *) addr), ioaddr + MulticastFilter0 + 6);
1340 udelay(10);
1341 wmb();
1342
1343 iowrite8(CAMC_CAMWR | CAMC_CAMEN, ioaddr + CamCon);
1344 udelay(10);
1345
1346 iowrite8(0, ioaddr + CamCon);
1347}
1348
1349/**
1350 * rhine_set_cam_mask - set multicast CAM mask
1351 * @ioaddr: register block of this Rhine
1352 * @mask: multicast CAM mask
1353 *
1354 * Mask sets multicast filters active/inactive.
1355 */
1356static void rhine_set_cam_mask(void __iomem *ioaddr, u32 mask)
1357{
1358 iowrite8(CAMC_CAMEN, ioaddr + CamCon);
1359 wmb();
1360
1361 /* write mask */
1362 iowrite32(mask, ioaddr + CamMask);
1363
1364 /* disable CAMEN */
1365 iowrite8(0, ioaddr + CamCon);
1366}
1367
1368/**
1369 * rhine_set_vlan_cam_mask - set VLAN CAM mask
1370 * @ioaddr: register block of this Rhine
1371 * @mask: VLAN CAM mask
1372 *
1373 * Mask sets VLAN filters active/inactive.
1374 */
1375static void rhine_set_vlan_cam_mask(void __iomem *ioaddr, u32 mask)
1376{
1377 iowrite8(CAMC_CAMEN | CAMC_VCAMSL, ioaddr + CamCon);
1378 wmb();
1379
1380 /* write mask */
1381 iowrite32(mask, ioaddr + CamMask);
1382
1383 /* disable CAMEN */
1384 iowrite8(0, ioaddr + CamCon);
1385}
1386
1387/**
1388 * rhine_init_cam_filter - initialize CAM filters
1389 * @dev: network device
1390 *
1391 * Initialize (disable) hardware VLAN and multicast support on this
1392 * Rhine.
1393 */
1394static void rhine_init_cam_filter(struct net_device *dev)
1395{
1396 struct rhine_private *rp = netdev_priv(dev);
1397 void __iomem *ioaddr = rp->base;
1398
1399 /* Disable all CAMs */
1400 rhine_set_vlan_cam_mask(ioaddr, 0);
1401 rhine_set_cam_mask(ioaddr, 0);
1402
1403 /* disable hardware VLAN support */
1404 BYTE_REG_BITS_ON(TCR_PQEN, ioaddr + TxConfig);
1405 BYTE_REG_BITS_OFF(BCR1_VIDFR, ioaddr + PCIBusConfig1);
1406}
1407
1408/**
1409 * rhine_update_vcam - update VLAN CAM filters
1410 * @rp: rhine_private data of this Rhine
1411 *
1412 * Update VLAN CAM filters to match configuration change.
1413 */
1414static void rhine_update_vcam(struct net_device *dev)
1415{
1416 struct rhine_private *rp = netdev_priv(dev);
1417 void __iomem *ioaddr = rp->base;
1418 u16 vid;
1419 u32 vCAMmask = 0; /* 32 vCAMs (6105M and better) */
1420 unsigned int i = 0;
1421
1422 for_each_set_bit(vid, rp->active_vlans, VLAN_N_VID) {
1423 rhine_set_vlan_cam(ioaddr, i, (u8 *)&vid);
1424 vCAMmask |= 1 << i;
1425 if (++i >= VCAM_SIZE)
1426 break;
1427 }
1428 rhine_set_vlan_cam_mask(ioaddr, vCAMmask);
1429}
1430
Patrick McHardy80d5c362013-04-19 02:04:28 +00001431static int rhine_vlan_rx_add_vid(struct net_device *dev, __be16 proto, u16 vid)
Roger Luethi38f49e82010-12-06 00:59:40 +00001432{
1433 struct rhine_private *rp = netdev_priv(dev);
1434
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001435 spin_lock_bh(&rp->lock);
Roger Luethi38f49e82010-12-06 00:59:40 +00001436 set_bit(vid, rp->active_vlans);
1437 rhine_update_vcam(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001438 spin_unlock_bh(&rp->lock);
Jiri Pirko8e586132011-12-08 19:52:37 -05001439 return 0;
Roger Luethi38f49e82010-12-06 00:59:40 +00001440}
1441
Patrick McHardy80d5c362013-04-19 02:04:28 +00001442static int rhine_vlan_rx_kill_vid(struct net_device *dev, __be16 proto, u16 vid)
Roger Luethi38f49e82010-12-06 00:59:40 +00001443{
1444 struct rhine_private *rp = netdev_priv(dev);
1445
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001446 spin_lock_bh(&rp->lock);
Roger Luethi38f49e82010-12-06 00:59:40 +00001447 clear_bit(vid, rp->active_vlans);
1448 rhine_update_vcam(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001449 spin_unlock_bh(&rp->lock);
Jiri Pirko8e586132011-12-08 19:52:37 -05001450 return 0;
Roger Luethi38f49e82010-12-06 00:59:40 +00001451}
1452
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453static void init_registers(struct net_device *dev)
1454{
1455 struct rhine_private *rp = netdev_priv(dev);
1456 void __iomem *ioaddr = rp->base;
1457 int i;
1458
1459 for (i = 0; i < 6; i++)
1460 iowrite8(dev->dev_addr[i], ioaddr + StationAddr + i);
1461
1462 /* Initialize other registers. */
1463 iowrite16(0x0006, ioaddr + PCIBusConfig); /* Tune configuration??? */
1464 /* Configure initial FIFO thresholds. */
1465 iowrite8(0x20, ioaddr + TxConfig);
1466 rp->tx_thresh = 0x20;
1467 rp->rx_thresh = 0x60; /* Written in rhine_set_rx_mode(). */
1468
1469 iowrite32(rp->rx_ring_dma, ioaddr + RxRingPtr);
1470 iowrite32(rp->tx_ring_dma, ioaddr + TxRingPtr);
1471
1472 rhine_set_rx_mode(dev);
1473
Roger Luethi38f49e82010-12-06 00:59:40 +00001474 if (rp->pdev->revision >= VT6105M)
1475 rhine_init_cam_filter(dev);
1476
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001477 napi_enable(&rp->napi);
Stephen Hemmingerab197662006-08-14 23:00:18 -07001478
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001479 iowrite16(RHINE_EVENT & 0xffff, ioaddr + IntrEnable);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480
1481 iowrite16(CmdStart | CmdTxOn | CmdRxOn | (Cmd1NoTxPoll << 8),
1482 ioaddr + ChipCmd);
1483 rhine_check_media(dev, 1);
1484}
1485
1486/* Enable MII link status auto-polling (required for IntrLinkChange) */
Francois Romieua384a332012-01-07 22:19:36 +01001487static void rhine_enable_linkmon(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488{
Francois Romieua384a332012-01-07 22:19:36 +01001489 void __iomem *ioaddr = rp->base;
1490
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491 iowrite8(0, ioaddr + MIICmd);
1492 iowrite8(MII_BMSR, ioaddr + MIIRegAddr);
1493 iowrite8(0x80, ioaddr + MIICmd);
1494
Francois Romieua384a332012-01-07 22:19:36 +01001495 rhine_wait_bit_high(rp, MIIRegAddr, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496
1497 iowrite8(MII_BMSR | 0x40, ioaddr + MIIRegAddr);
1498}
1499
1500/* Disable MII link status auto-polling (required for MDIO access) */
Francois Romieua384a332012-01-07 22:19:36 +01001501static void rhine_disable_linkmon(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502{
Francois Romieua384a332012-01-07 22:19:36 +01001503 void __iomem *ioaddr = rp->base;
1504
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 iowrite8(0, ioaddr + MIICmd);
1506
Francois Romieua384a332012-01-07 22:19:36 +01001507 if (rp->quirks & rqRhineI) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 iowrite8(0x01, ioaddr + MIIRegAddr); // MII_BMSR
1509
John W. Linville38bb6b22006-05-19 10:51:21 -04001510 /* Can be called from ISR. Evil. */
1511 mdelay(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512
1513 /* 0x80 must be set immediately before turning it off */
1514 iowrite8(0x80, ioaddr + MIICmd);
1515
Francois Romieua384a332012-01-07 22:19:36 +01001516 rhine_wait_bit_high(rp, MIIRegAddr, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517
1518 /* Heh. Now clear 0x80 again. */
1519 iowrite8(0, ioaddr + MIICmd);
1520 }
1521 else
Francois Romieua384a332012-01-07 22:19:36 +01001522 rhine_wait_bit_high(rp, MIIRegAddr, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523}
1524
1525/* Read and write over the MII Management Data I/O (MDIO) interface. */
1526
1527static int mdio_read(struct net_device *dev, int phy_id, int regnum)
1528{
1529 struct rhine_private *rp = netdev_priv(dev);
1530 void __iomem *ioaddr = rp->base;
1531 int result;
1532
Francois Romieua384a332012-01-07 22:19:36 +01001533 rhine_disable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534
1535 /* rhine_disable_linkmon already cleared MIICmd */
1536 iowrite8(phy_id, ioaddr + MIIPhyAddr);
1537 iowrite8(regnum, ioaddr + MIIRegAddr);
1538 iowrite8(0x40, ioaddr + MIICmd); /* Trigger read */
Francois Romieua384a332012-01-07 22:19:36 +01001539 rhine_wait_bit_low(rp, MIICmd, 0x40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540 result = ioread16(ioaddr + MIIData);
1541
Francois Romieua384a332012-01-07 22:19:36 +01001542 rhine_enable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543 return result;
1544}
1545
1546static void mdio_write(struct net_device *dev, int phy_id, int regnum, int value)
1547{
1548 struct rhine_private *rp = netdev_priv(dev);
1549 void __iomem *ioaddr = rp->base;
1550
Francois Romieua384a332012-01-07 22:19:36 +01001551 rhine_disable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552
1553 /* rhine_disable_linkmon already cleared MIICmd */
1554 iowrite8(phy_id, ioaddr + MIIPhyAddr);
1555 iowrite8(regnum, ioaddr + MIIRegAddr);
1556 iowrite16(value, ioaddr + MIIData);
1557 iowrite8(0x20, ioaddr + MIICmd); /* Trigger write */
Francois Romieua384a332012-01-07 22:19:36 +01001558 rhine_wait_bit_low(rp, MIICmd, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559
Francois Romieua384a332012-01-07 22:19:36 +01001560 rhine_enable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561}
1562
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001563static void rhine_task_disable(struct rhine_private *rp)
1564{
1565 mutex_lock(&rp->task_lock);
1566 rp->task_enable = false;
1567 mutex_unlock(&rp->task_lock);
1568
1569 cancel_work_sync(&rp->slow_event_task);
1570 cancel_work_sync(&rp->reset_task);
1571}
1572
1573static void rhine_task_enable(struct rhine_private *rp)
1574{
1575 mutex_lock(&rp->task_lock);
1576 rp->task_enable = true;
1577 mutex_unlock(&rp->task_lock);
1578}
1579
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580static int rhine_open(struct net_device *dev)
1581{
1582 struct rhine_private *rp = netdev_priv(dev);
1583 void __iomem *ioaddr = rp->base;
1584 int rc;
1585
Julia Lawall76781382009-11-18 08:23:53 +00001586 rc = request_irq(rp->pdev->irq, rhine_interrupt, IRQF_SHARED, dev->name,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587 dev);
1588 if (rc)
1589 return rc;
1590
Francois Romieufc3e0f82012-01-07 22:39:37 +01001591 netif_dbg(rp, ifup, dev, "%s() irq %d\n", __func__, rp->pdev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592
1593 rc = alloc_ring(dev);
1594 if (rc) {
1595 free_irq(rp->pdev->irq, dev);
1596 return rc;
1597 }
1598 alloc_rbufs(dev);
1599 alloc_tbufs(dev);
1600 rhine_chip_reset(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001601 rhine_task_enable(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602 init_registers(dev);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001603
1604 netif_dbg(rp, ifup, dev, "%s() Done - status %04x MII status: %04x\n",
1605 __func__, ioread16(ioaddr + ChipCmd),
1606 mdio_read(dev, rp->mii_if.phy_id, MII_BMSR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607
1608 netif_start_queue(dev);
1609
1610 return 0;
1611}
1612
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001613static void rhine_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614{
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001615 struct rhine_private *rp = container_of(work, struct rhine_private,
1616 reset_task);
1617 struct net_device *dev = rp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001619 mutex_lock(&rp->task_lock);
1620
1621 if (!rp->task_enable)
1622 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001624 napi_disable(&rp->napi);
Richard Weinbergera9265922014-01-14 22:46:36 +01001625 netif_tx_disable(dev);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001626 spin_lock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627
1628 /* clear all descriptors */
1629 free_tbufs(dev);
1630 free_rbufs(dev);
1631 alloc_tbufs(dev);
1632 alloc_rbufs(dev);
1633
1634 /* Reinitialize the hardware. */
1635 rhine_chip_reset(dev);
1636 init_registers(dev);
1637
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001638 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639
Eric Dumazet1ae5dc32010-05-10 05:01:31 -07001640 dev->trans_start = jiffies; /* prevent tx timeout */
Eric Dumazet553e2332009-05-27 10:34:50 +00001641 dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642 netif_wake_queue(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001643
1644out_unlock:
1645 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646}
1647
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001648static void rhine_tx_timeout(struct net_device *dev)
1649{
1650 struct rhine_private *rp = netdev_priv(dev);
1651 void __iomem *ioaddr = rp->base;
1652
Joe Perchesdf4511f2011-04-16 14:15:25 +00001653 netdev_warn(dev, "Transmit timed out, status %04x, PHY status %04x, resetting...\n",
1654 ioread16(ioaddr + IntrStatus),
1655 mdio_read(dev, rp->mii_if.phy_id, MII_BMSR));
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001656
1657 schedule_work(&rp->reset_task);
1658}
1659
Stephen Hemminger613573252009-08-31 19:50:58 +00001660static netdev_tx_t rhine_start_tx(struct sk_buff *skb,
1661 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662{
1663 struct rhine_private *rp = netdev_priv(dev);
1664 void __iomem *ioaddr = rp->base;
1665 unsigned entry;
1666
1667 /* Caution: the write order is important here, set the field
1668 with the "ownership" bits last. */
1669
1670 /* Calculate the next Tx descriptor entry. */
1671 entry = rp->cur_tx % TX_RING_SIZE;
1672
Herbert Xu5b057c62006-06-23 02:06:41 -07001673 if (skb_padto(skb, ETH_ZLEN))
Patrick McHardy6ed10652009-06-23 06:03:08 +00001674 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675
1676 rp->tx_skbuff[entry] = skb;
1677
1678 if ((rp->quirks & rqRhineI) &&
Patrick McHardy84fa7932006-08-29 16:44:56 -07001679 (((unsigned long)skb->data & 3) || skb_shinfo(skb)->nr_frags != 0 || skb->ip_summed == CHECKSUM_PARTIAL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680 /* Must use alignment buffer. */
1681 if (skb->len > PKT_BUF_SZ) {
1682 /* packet too long, drop it */
Eric W. Biederman4b3afc62014-03-15 18:22:47 -07001683 dev_kfree_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684 rp->tx_skbuff[entry] = NULL;
Eric Dumazet553e2332009-05-27 10:34:50 +00001685 dev->stats.tx_dropped++;
Patrick McHardy6ed10652009-06-23 06:03:08 +00001686 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687 }
Craig Brind3e0d1672006-04-27 02:30:46 -07001688
1689 /* Padding is not copied and so must be redone. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690 skb_copy_and_csum_dev(skb, rp->tx_buf[entry]);
Craig Brind3e0d1672006-04-27 02:30:46 -07001691 if (skb->len < ETH_ZLEN)
1692 memset(rp->tx_buf[entry] + skb->len, 0,
1693 ETH_ZLEN - skb->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 rp->tx_skbuff_dma[entry] = 0;
1695 rp->tx_ring[entry].addr = cpu_to_le32(rp->tx_bufs_dma +
1696 (rp->tx_buf[entry] -
1697 rp->tx_bufs));
1698 } else {
1699 rp->tx_skbuff_dma[entry] =
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001700 dma_map_single(&rp->pdev->dev, skb->data, skb->len,
1701 DMA_TO_DEVICE);
Neil Horman9b4fe5f2013-07-12 13:35:33 -04001702 if (dma_mapping_error(&rp->pdev->dev, rp->tx_skbuff_dma[entry])) {
Eric W. Biederman4b3afc62014-03-15 18:22:47 -07001703 dev_kfree_skb_any(skb);
Neil Horman9b4fe5f2013-07-12 13:35:33 -04001704 rp->tx_skbuff_dma[entry] = 0;
1705 dev->stats.tx_dropped++;
1706 return NETDEV_TX_OK;
1707 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708 rp->tx_ring[entry].addr = cpu_to_le32(rp->tx_skbuff_dma[entry]);
1709 }
1710
1711 rp->tx_ring[entry].desc_length =
1712 cpu_to_le32(TXDESC | (skb->len >= ETH_ZLEN ? skb->len : ETH_ZLEN));
1713
Roger Luethi38f49e82010-12-06 00:59:40 +00001714 if (unlikely(vlan_tx_tag_present(skb))) {
Roger Luethi207070f2013-09-21 14:24:11 +02001715 u16 vid_pcp = vlan_tx_tag_get(skb);
1716
1717 /* drop CFI/DEI bit, register needs VID and PCP */
1718 vid_pcp = (vid_pcp & VLAN_VID_MASK) |
1719 ((vid_pcp & VLAN_PRIO_MASK) >> 1);
1720 rp->tx_ring[entry].tx_status = cpu_to_le32((vid_pcp) << 16);
Roger Luethi38f49e82010-12-06 00:59:40 +00001721 /* request tagging */
1722 rp->tx_ring[entry].desc_length |= cpu_to_le32(0x020000);
1723 }
1724 else
1725 rp->tx_ring[entry].tx_status = 0;
1726
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727 /* lock eth irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728 wmb();
Roger Luethi38f49e82010-12-06 00:59:40 +00001729 rp->tx_ring[entry].tx_status |= cpu_to_le32(DescOwn);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730 wmb();
1731
1732 rp->cur_tx++;
1733
1734 /* Non-x86 Todo: explicitly flush cache lines here. */
1735
Roger Luethi38f49e82010-12-06 00:59:40 +00001736 if (vlan_tx_tag_present(skb))
1737 /* Tx queues are bits 7-0 (first Tx queue: bit 7) */
1738 BYTE_REG_BITS_ON(1 << 7, ioaddr + TQWake);
1739
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 /* Wake the potentially-idle transmit channel */
1741 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1TxDemand,
1742 ioaddr + ChipCmd1);
1743 IOSYNC;
1744
1745 if (rp->cur_tx == rp->dirty_tx + TX_QUEUE_LEN)
1746 netif_stop_queue(dev);
1747
Francois Romieufc3e0f82012-01-07 22:39:37 +01001748 netif_dbg(rp, tx_queued, dev, "Transmit frame #%d queued in slot %d\n",
1749 rp->cur_tx - 1, entry);
1750
Patrick McHardy6ed10652009-06-23 06:03:08 +00001751 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752}
1753
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001754static void rhine_irq_disable(struct rhine_private *rp)
1755{
1756 iowrite16(0x0000, rp->base + IntrEnable);
1757 mmiowb();
1758}
1759
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760/* The interrupt handler does all of the Rx thread work and cleans up
1761 after the Tx thread. */
David Howells7d12e782006-10-05 14:55:46 +01001762static irqreturn_t rhine_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763{
1764 struct net_device *dev = dev_instance;
1765 struct rhine_private *rp = netdev_priv(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001766 u32 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767 int handled = 0;
1768
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001769 status = rhine_get_events(rp);
1770
Francois Romieufc3e0f82012-01-07 22:39:37 +01001771 netif_dbg(rp, intr, dev, "Interrupt, status %08x\n", status);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001772
1773 if (status & RHINE_EVENT) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774 handled = 1;
1775
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001776 rhine_irq_disable(rp);
1777 napi_schedule(&rp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778 }
1779
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001780 if (status & ~(IntrLinkChange | IntrStatsMax | RHINE_EVENT_NAPI)) {
Francois Romieufc3e0f82012-01-07 22:39:37 +01001781 netif_err(rp, intr, dev, "Something Wicked happened! %08x\n",
1782 status);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001783 }
1784
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785 return IRQ_RETVAL(handled);
1786}
1787
1788/* This routine is logically part of the interrupt handler, but isolated
1789 for clarity. */
1790static void rhine_tx(struct net_device *dev)
1791{
1792 struct rhine_private *rp = netdev_priv(dev);
1793 int txstatus = 0, entry = rp->dirty_tx % TX_RING_SIZE;
1794
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795 /* find and cleanup dirty tx descriptors */
1796 while (rp->dirty_tx != rp->cur_tx) {
1797 txstatus = le32_to_cpu(rp->tx_ring[entry].tx_status);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001798 netif_dbg(rp, tx_done, dev, "Tx scavenge %d status %08x\n",
1799 entry, txstatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800 if (txstatus & DescOwn)
1801 break;
1802 if (txstatus & 0x8000) {
Francois Romieufc3e0f82012-01-07 22:39:37 +01001803 netif_dbg(rp, tx_done, dev,
1804 "Transmit error, Tx status %08x\n", txstatus);
Eric Dumazet553e2332009-05-27 10:34:50 +00001805 dev->stats.tx_errors++;
1806 if (txstatus & 0x0400)
1807 dev->stats.tx_carrier_errors++;
1808 if (txstatus & 0x0200)
1809 dev->stats.tx_window_errors++;
1810 if (txstatus & 0x0100)
1811 dev->stats.tx_aborted_errors++;
1812 if (txstatus & 0x0080)
1813 dev->stats.tx_heartbeat_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814 if (((rp->quirks & rqRhineI) && txstatus & 0x0002) ||
1815 (txstatus & 0x0800) || (txstatus & 0x1000)) {
Eric Dumazet553e2332009-05-27 10:34:50 +00001816 dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817 rp->tx_ring[entry].tx_status = cpu_to_le32(DescOwn);
1818 break; /* Keep the skb - we try again */
1819 }
1820 /* Transmitter restarted in 'abnormal' handler. */
1821 } else {
1822 if (rp->quirks & rqRhineI)
Eric Dumazet553e2332009-05-27 10:34:50 +00001823 dev->stats.collisions += (txstatus >> 3) & 0x0F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824 else
Eric Dumazet553e2332009-05-27 10:34:50 +00001825 dev->stats.collisions += txstatus & 0x0F;
Francois Romieufc3e0f82012-01-07 22:39:37 +01001826 netif_dbg(rp, tx_done, dev, "collisions: %1.1x:%1.1x\n",
1827 (txstatus >> 3) & 0xF, txstatus & 0xF);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00001828
1829 u64_stats_update_begin(&rp->tx_stats.syncp);
1830 rp->tx_stats.bytes += rp->tx_skbuff[entry]->len;
1831 rp->tx_stats.packets++;
1832 u64_stats_update_end(&rp->tx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833 }
1834 /* Free the original skb. */
1835 if (rp->tx_skbuff_dma[entry]) {
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001836 dma_unmap_single(&rp->pdev->dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837 rp->tx_skbuff_dma[entry],
1838 rp->tx_skbuff[entry]->len,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001839 DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840 }
Eric W. Biederman4b3afc62014-03-15 18:22:47 -07001841 dev_consume_skb_any(rp->tx_skbuff[entry]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842 rp->tx_skbuff[entry] = NULL;
1843 entry = (++rp->dirty_tx) % TX_RING_SIZE;
1844 }
1845 if ((rp->cur_tx - rp->dirty_tx) < TX_QUEUE_LEN - 4)
1846 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847}
1848
Roger Luethi38f49e82010-12-06 00:59:40 +00001849/**
1850 * rhine_get_vlan_tci - extract TCI from Rx data buffer
1851 * @skb: pointer to sk_buff
1852 * @data_size: used data area of the buffer including CRC
1853 *
1854 * If hardware VLAN tag extraction is enabled and the chip indicates a 802.1Q
1855 * packet, the extracted 802.1Q header (2 bytes TPID + 2 bytes TCI) is 4-byte
1856 * aligned following the CRC.
1857 */
1858static inline u16 rhine_get_vlan_tci(struct sk_buff *skb, int data_size)
1859{
1860 u8 *trailer = (u8 *)skb->data + ((data_size + 3) & ~3) + 2;
Harvey Harrison4562b2f2011-03-28 17:08:59 +00001861 return be16_to_cpup((__be16 *)trailer);
Roger Luethi38f49e82010-12-06 00:59:40 +00001862}
1863
Roger Luethi633949a2006-08-14 23:00:17 -07001864/* Process up to limit frames from receive ring */
1865static int rhine_rx(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866{
1867 struct rhine_private *rp = netdev_priv(dev);
Roger Luethi633949a2006-08-14 23:00:17 -07001868 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869 int entry = rp->cur_rx % RX_RING_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870
Francois Romieufc3e0f82012-01-07 22:39:37 +01001871 netif_dbg(rp, rx_status, dev, "%s(), entry %d status %08x\n", __func__,
1872 entry, le32_to_cpu(rp->rx_head_desc->rx_status));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873
1874 /* If EOP is set on the next entry, it's a new packet. Send it up. */
Roger Luethi633949a2006-08-14 23:00:17 -07001875 for (count = 0; count < limit; ++count) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876 struct rx_desc *desc = rp->rx_head_desc;
1877 u32 desc_status = le32_to_cpu(desc->rx_status);
Roger Luethi38f49e82010-12-06 00:59:40 +00001878 u32 desc_length = le32_to_cpu(desc->desc_length);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879 int data_size = desc_status >> 16;
1880
Roger Luethi633949a2006-08-14 23:00:17 -07001881 if (desc_status & DescOwn)
1882 break;
1883
Francois Romieufc3e0f82012-01-07 22:39:37 +01001884 netif_dbg(rp, rx_status, dev, "%s() status %08x\n", __func__,
1885 desc_status);
Roger Luethi633949a2006-08-14 23:00:17 -07001886
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887 if ((desc_status & (RxWholePkt | RxErr)) != RxWholePkt) {
1888 if ((desc_status & RxWholePkt) != RxWholePkt) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001889 netdev_warn(dev,
1890 "Oversized Ethernet frame spanned multiple buffers, "
1891 "entry %#x length %d status %08x!\n",
1892 entry, data_size,
1893 desc_status);
1894 netdev_warn(dev,
1895 "Oversized Ethernet frame %p vs %p\n",
1896 rp->rx_head_desc,
1897 &rp->rx_ring[entry]);
Eric Dumazet553e2332009-05-27 10:34:50 +00001898 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 } else if (desc_status & RxErr) {
1900 /* There was a error. */
Francois Romieufc3e0f82012-01-07 22:39:37 +01001901 netif_dbg(rp, rx_err, dev,
1902 "%s() Rx error %08x\n", __func__,
1903 desc_status);
Eric Dumazet553e2332009-05-27 10:34:50 +00001904 dev->stats.rx_errors++;
1905 if (desc_status & 0x0030)
1906 dev->stats.rx_length_errors++;
1907 if (desc_status & 0x0048)
1908 dev->stats.rx_fifo_errors++;
1909 if (desc_status & 0x0004)
1910 dev->stats.rx_frame_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911 if (desc_status & 0x0002) {
1912 /* this can also be updated outside the interrupt handler */
1913 spin_lock(&rp->lock);
Eric Dumazet553e2332009-05-27 10:34:50 +00001914 dev->stats.rx_crc_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915 spin_unlock(&rp->lock);
1916 }
1917 }
1918 } else {
Eric Dumazet89d71a62009-10-13 05:34:20 +00001919 struct sk_buff *skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920 /* Length should omit the CRC */
1921 int pkt_len = data_size - 4;
Roger Luethi38f49e82010-12-06 00:59:40 +00001922 u16 vlan_tci = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923
1924 /* Check if the packet is long enough to accept without
1925 copying to a minimally-sized skbuff. */
Eric Dumazet89d71a62009-10-13 05:34:20 +00001926 if (pkt_len < rx_copybreak)
1927 skb = netdev_alloc_skb_ip_align(dev, pkt_len);
1928 if (skb) {
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001929 dma_sync_single_for_cpu(&rp->pdev->dev,
1930 rp->rx_skbuff_dma[entry],
1931 rp->rx_buf_sz,
1932 DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933
David S. Miller8c7b7fa2007-07-10 22:08:12 -07001934 skb_copy_to_linear_data(skb,
David S. Miller689be432005-06-28 15:25:31 -07001935 rp->rx_skbuff[entry]->data,
David S. Miller8c7b7fa2007-07-10 22:08:12 -07001936 pkt_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937 skb_put(skb, pkt_len);
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001938 dma_sync_single_for_device(&rp->pdev->dev,
1939 rp->rx_skbuff_dma[entry],
1940 rp->rx_buf_sz,
1941 DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942 } else {
1943 skb = rp->rx_skbuff[entry];
1944 if (skb == NULL) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001945 netdev_err(dev, "Inconsistent Rx descriptor chain\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946 break;
1947 }
1948 rp->rx_skbuff[entry] = NULL;
1949 skb_put(skb, pkt_len);
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001950 dma_unmap_single(&rp->pdev->dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951 rp->rx_skbuff_dma[entry],
1952 rp->rx_buf_sz,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001953 DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954 }
Roger Luethi38f49e82010-12-06 00:59:40 +00001955
1956 if (unlikely(desc_length & DescTag))
1957 vlan_tci = rhine_get_vlan_tci(skb, data_size);
1958
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959 skb->protocol = eth_type_trans(skb, dev);
Roger Luethi38f49e82010-12-06 00:59:40 +00001960
1961 if (unlikely(desc_length & DescTag))
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001962 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tci);
Roger Luethi633949a2006-08-14 23:00:17 -07001963 netif_receive_skb(skb);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00001964
1965 u64_stats_update_begin(&rp->rx_stats.syncp);
1966 rp->rx_stats.bytes += pkt_len;
1967 rp->rx_stats.packets++;
1968 u64_stats_update_end(&rp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969 }
1970 entry = (++rp->cur_rx) % RX_RING_SIZE;
1971 rp->rx_head_desc = &rp->rx_ring[entry];
1972 }
1973
1974 /* Refill the Rx ring buffers. */
1975 for (; rp->cur_rx - rp->dirty_rx > 0; rp->dirty_rx++) {
1976 struct sk_buff *skb;
1977 entry = rp->dirty_rx % RX_RING_SIZE;
1978 if (rp->rx_skbuff[entry] == NULL) {
Kevin Lob26b5552008-08-27 11:35:09 +08001979 skb = netdev_alloc_skb(dev, rp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980 rp->rx_skbuff[entry] = skb;
1981 if (skb == NULL)
1982 break; /* Better luck next round. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983 rp->rx_skbuff_dma[entry] =
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001984 dma_map_single(&rp->pdev->dev, skb->data,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985 rp->rx_buf_sz,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001986 DMA_FROM_DEVICE);
Neil Horman9b4fe5f2013-07-12 13:35:33 -04001987 if (dma_mapping_error(&rp->pdev->dev, rp->rx_skbuff_dma[entry])) {
1988 dev_kfree_skb(skb);
1989 rp->rx_skbuff_dma[entry] = 0;
1990 break;
1991 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992 rp->rx_ring[entry].addr = cpu_to_le32(rp->rx_skbuff_dma[entry]);
1993 }
1994 rp->rx_ring[entry].rx_status = cpu_to_le32(DescOwn);
1995 }
Roger Luethi633949a2006-08-14 23:00:17 -07001996
1997 return count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998}
1999
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000static void rhine_restart_tx(struct net_device *dev) {
2001 struct rhine_private *rp = netdev_priv(dev);
2002 void __iomem *ioaddr = rp->base;
2003 int entry = rp->dirty_tx % TX_RING_SIZE;
2004 u32 intr_status;
2005
2006 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002007 * If new errors occurred, we need to sort them out before doing Tx.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008 * In that case the ISR will be back here RSN anyway.
2009 */
Francois Romieua20a28b2011-12-30 14:53:58 +01002010 intr_status = rhine_get_events(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011
2012 if ((intr_status & IntrTxErrSummary) == 0) {
2013
2014 /* We know better than the chip where it should continue. */
2015 iowrite32(rp->tx_ring_dma + entry * sizeof(struct tx_desc),
2016 ioaddr + TxRingPtr);
2017
2018 iowrite8(ioread8(ioaddr + ChipCmd) | CmdTxOn,
2019 ioaddr + ChipCmd);
Roger Luethi38f49e82010-12-06 00:59:40 +00002020
2021 if (rp->tx_ring[entry].desc_length & cpu_to_le32(0x020000))
2022 /* Tx queues are bits 7-0 (first Tx queue: bit 7) */
2023 BYTE_REG_BITS_ON(1 << 7, ioaddr + TQWake);
2024
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1TxDemand,
2026 ioaddr + ChipCmd1);
2027 IOSYNC;
2028 }
2029 else {
2030 /* This should never happen */
Francois Romieufc3e0f82012-01-07 22:39:37 +01002031 netif_warn(rp, tx_err, dev, "another error occurred %08x\n",
2032 intr_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033 }
2034
2035}
2036
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002037static void rhine_slow_event_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038{
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002039 struct rhine_private *rp =
2040 container_of(work, struct rhine_private, slow_event_task);
2041 struct net_device *dev = rp->dev;
2042 u32 intr_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002044 mutex_lock(&rp->task_lock);
2045
2046 if (!rp->task_enable)
2047 goto out_unlock;
2048
2049 intr_status = rhine_get_events(rp);
2050 rhine_ack_events(rp, intr_status & RHINE_EVENT_SLOW);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051
2052 if (intr_status & IntrLinkChange)
John W. Linville38bb6b22006-05-19 10:51:21 -04002053 rhine_check_media(dev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054
Francois Romieufc3e0f82012-01-07 22:39:37 +01002055 if (intr_status & IntrPCIErr)
2056 netif_warn(rp, hw, dev, "PCI error\n");
2057
David S. Miller559bcac2013-01-29 22:58:04 -05002058 iowrite16(RHINE_EVENT & 0xffff, rp->base + IntrEnable);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002060out_unlock:
2061 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062}
2063
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002064static struct rtnl_link_stats64 *
2065rhine_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066{
2067 struct rhine_private *rp = netdev_priv(dev);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002068 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002070 spin_lock_bh(&rp->lock);
2071 rhine_update_rx_crc_and_missed_errord(rp);
2072 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002074 netdev_stats_to_stats64(stats, &dev->stats);
2075
2076 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07002077 start = u64_stats_fetch_begin_irq(&rp->rx_stats.syncp);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002078 stats->rx_packets = rp->rx_stats.packets;
2079 stats->rx_bytes = rp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07002080 } while (u64_stats_fetch_retry_irq(&rp->rx_stats.syncp, start));
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002081
2082 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07002083 start = u64_stats_fetch_begin_irq(&rp->tx_stats.syncp);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002084 stats->tx_packets = rp->tx_stats.packets;
2085 stats->tx_bytes = rp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07002086 } while (u64_stats_fetch_retry_irq(&rp->tx_stats.syncp, start));
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002087
2088 return stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089}
2090
2091static void rhine_set_rx_mode(struct net_device *dev)
2092{
2093 struct rhine_private *rp = netdev_priv(dev);
2094 void __iomem *ioaddr = rp->base;
2095 u32 mc_filter[2]; /* Multicast hash filter */
Roger Luethi38f49e82010-12-06 00:59:40 +00002096 u8 rx_mode = 0x0C; /* Note: 0x02=accept runt, 0x01=accept errs */
2097 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098
2099 if (dev->flags & IFF_PROMISC) { /* Set promiscuous. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100 rx_mode = 0x1C;
2101 iowrite32(0xffffffff, ioaddr + MulticastFilter0);
2102 iowrite32(0xffffffff, ioaddr + MulticastFilter1);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002103 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Joe Perches8e95a202009-12-03 07:58:21 +00002104 (dev->flags & IFF_ALLMULTI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105 /* Too many to match, or accept all multicasts. */
2106 iowrite32(0xffffffff, ioaddr + MulticastFilter0);
2107 iowrite32(0xffffffff, ioaddr + MulticastFilter1);
Roger Luethi38f49e82010-12-06 00:59:40 +00002108 } else if (rp->pdev->revision >= VT6105M) {
2109 int i = 0;
2110 u32 mCAMmask = 0; /* 32 mCAMs (6105M and better) */
2111 netdev_for_each_mc_addr(ha, dev) {
2112 if (i == MCAM_SIZE)
2113 break;
2114 rhine_set_cam(ioaddr, i, ha->addr);
2115 mCAMmask |= 1 << i;
2116 i++;
2117 }
2118 rhine_set_cam_mask(ioaddr, mCAMmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120 memset(mc_filter, 0, sizeof(mc_filter));
Jiri Pirko22bedad32010-04-01 21:22:57 +00002121 netdev_for_each_mc_addr(ha, dev) {
2122 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123
2124 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2125 }
2126 iowrite32(mc_filter[0], ioaddr + MulticastFilter0);
2127 iowrite32(mc_filter[1], ioaddr + MulticastFilter1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128 }
Roger Luethi38f49e82010-12-06 00:59:40 +00002129 /* enable/disable VLAN receive filtering */
2130 if (rp->pdev->revision >= VT6105M) {
2131 if (dev->flags & IFF_PROMISC)
2132 BYTE_REG_BITS_OFF(BCR1_VIDFR, ioaddr + PCIBusConfig1);
2133 else
2134 BYTE_REG_BITS_ON(BCR1_VIDFR, ioaddr + PCIBusConfig1);
2135 }
2136 BYTE_REG_BITS_ON(rx_mode, ioaddr + RxConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137}
2138
2139static void netdev_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
2140{
2141 struct rhine_private *rp = netdev_priv(dev);
2142
Rick Jones23020ab2011-11-09 09:58:07 +00002143 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
2144 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
2145 strlcpy(info->bus_info, pci_name(rp->pdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002146}
2147
2148static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2149{
2150 struct rhine_private *rp = netdev_priv(dev);
2151 int rc;
2152
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002153 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154 rc = mii_ethtool_gset(&rp->mii_if, cmd);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002155 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002156
2157 return rc;
2158}
2159
2160static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2161{
2162 struct rhine_private *rp = netdev_priv(dev);
2163 int rc;
2164
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002165 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166 rc = mii_ethtool_sset(&rp->mii_if, cmd);
Roger Luethi00b428c2006-03-28 20:53:56 +02002167 rhine_set_carrier(&rp->mii_if);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002168 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002169
2170 return rc;
2171}
2172
2173static int netdev_nway_reset(struct net_device *dev)
2174{
2175 struct rhine_private *rp = netdev_priv(dev);
2176
2177 return mii_nway_restart(&rp->mii_if);
2178}
2179
2180static u32 netdev_get_link(struct net_device *dev)
2181{
2182 struct rhine_private *rp = netdev_priv(dev);
2183
2184 return mii_link_ok(&rp->mii_if);
2185}
2186
2187static u32 netdev_get_msglevel(struct net_device *dev)
2188{
Francois Romieufc3e0f82012-01-07 22:39:37 +01002189 struct rhine_private *rp = netdev_priv(dev);
2190
2191 return rp->msg_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002192}
2193
2194static void netdev_set_msglevel(struct net_device *dev, u32 value)
2195{
Francois Romieufc3e0f82012-01-07 22:39:37 +01002196 struct rhine_private *rp = netdev_priv(dev);
2197
2198 rp->msg_enable = value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199}
2200
2201static void rhine_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2202{
2203 struct rhine_private *rp = netdev_priv(dev);
2204
2205 if (!(rp->quirks & rqWOL))
2206 return;
2207
2208 spin_lock_irq(&rp->lock);
2209 wol->supported = WAKE_PHY | WAKE_MAGIC |
2210 WAKE_UCAST | WAKE_MCAST | WAKE_BCAST; /* Untested */
2211 wol->wolopts = rp->wolopts;
2212 spin_unlock_irq(&rp->lock);
2213}
2214
2215static int rhine_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2216{
2217 struct rhine_private *rp = netdev_priv(dev);
2218 u32 support = WAKE_PHY | WAKE_MAGIC |
2219 WAKE_UCAST | WAKE_MCAST | WAKE_BCAST; /* Untested */
2220
2221 if (!(rp->quirks & rqWOL))
2222 return -EINVAL;
2223
2224 if (wol->wolopts & ~support)
2225 return -EINVAL;
2226
2227 spin_lock_irq(&rp->lock);
2228 rp->wolopts = wol->wolopts;
2229 spin_unlock_irq(&rp->lock);
2230
2231 return 0;
2232}
2233
Jeff Garzik7282d492006-09-13 14:30:00 -04002234static const struct ethtool_ops netdev_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002235 .get_drvinfo = netdev_get_drvinfo,
2236 .get_settings = netdev_get_settings,
2237 .set_settings = netdev_set_settings,
2238 .nway_reset = netdev_nway_reset,
2239 .get_link = netdev_get_link,
2240 .get_msglevel = netdev_get_msglevel,
2241 .set_msglevel = netdev_set_msglevel,
2242 .get_wol = rhine_get_wol,
2243 .set_wol = rhine_set_wol,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244};
2245
2246static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2247{
2248 struct rhine_private *rp = netdev_priv(dev);
2249 int rc;
2250
2251 if (!netif_running(dev))
2252 return -EINVAL;
2253
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002254 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002255 rc = generic_mii_ioctl(&rp->mii_if, if_mii(rq), cmd, NULL);
Roger Luethi00b428c2006-03-28 20:53:56 +02002256 rhine_set_carrier(&rp->mii_if);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002257 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258
2259 return rc;
2260}
2261
2262static int rhine_close(struct net_device *dev)
2263{
2264 struct rhine_private *rp = netdev_priv(dev);
2265 void __iomem *ioaddr = rp->base;
2266
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002267 rhine_task_disable(rp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002268 napi_disable(&rp->napi);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08002269 netif_stop_queue(dev);
2270
Francois Romieufc3e0f82012-01-07 22:39:37 +01002271 netif_dbg(rp, ifdown, dev, "Shutting down ethercard, status was %04x\n",
2272 ioread16(ioaddr + ChipCmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002273
2274 /* Switch to loopback mode to avoid hardware races. */
2275 iowrite8(rp->tx_thresh | 0x02, ioaddr + TxConfig);
2276
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002277 rhine_irq_disable(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278
2279 /* Stop the chip's Tx and Rx processes. */
2280 iowrite16(CmdStop, ioaddr + ChipCmd);
2281
Linus Torvalds1da177e2005-04-16 15:20:36 -07002282 free_irq(rp->pdev->irq, dev);
2283 free_rbufs(dev);
2284 free_tbufs(dev);
2285 free_ring(dev);
2286
2287 return 0;
2288}
2289
2290
Bill Pemberton76e239e2012-12-03 09:23:48 -05002291static void rhine_remove_one(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002292{
2293 struct net_device *dev = pci_get_drvdata(pdev);
2294 struct rhine_private *rp = netdev_priv(dev);
2295
2296 unregister_netdev(dev);
2297
2298 pci_iounmap(pdev, rp->base);
2299 pci_release_regions(pdev);
2300
2301 free_netdev(dev);
2302 pci_disable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303}
2304
Greg Kroah-Hartmand18c3db2005-06-23 17:35:56 -07002305static void rhine_shutdown (struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002307 struct net_device *dev = pci_get_drvdata(pdev);
2308 struct rhine_private *rp = netdev_priv(dev);
2309 void __iomem *ioaddr = rp->base;
2310
2311 if (!(rp->quirks & rqWOL))
2312 return; /* Nothing to do for non-WOL adapters */
2313
2314 rhine_power_init(dev);
2315
2316 /* Make sure we use pattern 0, 1 and not 4, 5 */
2317 if (rp->quirks & rq6patterns)
Laura Garciaf11cf252008-02-23 18:56:35 +01002318 iowrite8(0x04, ioaddr + WOLcgClr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002319
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002320 spin_lock(&rp->lock);
2321
Linus Torvalds1da177e2005-04-16 15:20:36 -07002322 if (rp->wolopts & WAKE_MAGIC) {
2323 iowrite8(WOLmagic, ioaddr + WOLcrSet);
2324 /*
2325 * Turn EEPROM-controlled wake-up back on -- some hardware may
2326 * not cooperate otherwise.
2327 */
2328 iowrite8(ioread8(ioaddr + ConfigA) | 0x03, ioaddr + ConfigA);
2329 }
2330
2331 if (rp->wolopts & (WAKE_BCAST|WAKE_MCAST))
2332 iowrite8(WOLbmcast, ioaddr + WOLcgSet);
2333
2334 if (rp->wolopts & WAKE_PHY)
2335 iowrite8(WOLlnkon | WOLlnkoff, ioaddr + WOLcrSet);
2336
2337 if (rp->wolopts & WAKE_UCAST)
2338 iowrite8(WOLucast, ioaddr + WOLcrSet);
2339
2340 if (rp->wolopts) {
2341 /* Enable legacy WOL (for old motherboards) */
2342 iowrite8(0x01, ioaddr + PwcfgSet);
2343 iowrite8(ioread8(ioaddr + StickyHW) | 0x04, ioaddr + StickyHW);
2344 }
2345
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002346 spin_unlock(&rp->lock);
2347
Francois Romieue92b9b32012-01-07 22:58:27 +01002348 if (system_state == SYSTEM_POWER_OFF && !avoid_D3) {
Roger Luethib933b4d2006-08-14 23:00:21 -07002349 iowrite8(ioread8(ioaddr + StickyHW) | 0x03, ioaddr + StickyHW);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002350
Francois Romieue92b9b32012-01-07 22:58:27 +01002351 pci_wake_from_d3(pdev, true);
2352 pci_set_power_state(pdev, PCI_D3hot);
2353 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002354}
2355
Francois Romieue92b9b32012-01-07 22:58:27 +01002356#ifdef CONFIG_PM_SLEEP
2357static int rhine_suspend(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002358{
Francois Romieue92b9b32012-01-07 22:58:27 +01002359 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360 struct net_device *dev = pci_get_drvdata(pdev);
2361 struct rhine_private *rp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002362
2363 if (!netif_running(dev))
2364 return 0;
2365
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002366 rhine_task_disable(rp);
2367 rhine_irq_disable(rp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002368 napi_disable(&rp->napi);
Francois Romieu32b0f532008-07-11 00:30:14 +02002369
Linus Torvalds1da177e2005-04-16 15:20:36 -07002370 netif_device_detach(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371
Greg Kroah-Hartmand18c3db2005-06-23 17:35:56 -07002372 rhine_shutdown(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373
Linus Torvalds1da177e2005-04-16 15:20:36 -07002374 return 0;
2375}
2376
Francois Romieue92b9b32012-01-07 22:58:27 +01002377static int rhine_resume(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002378{
Francois Romieue92b9b32012-01-07 22:58:27 +01002379 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002380 struct net_device *dev = pci_get_drvdata(pdev);
2381 struct rhine_private *rp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002382
2383 if (!netif_running(dev))
2384 return 0;
2385
Linus Torvalds1da177e2005-04-16 15:20:36 -07002386#ifdef USE_MMIO
2387 enable_mmio(rp->pioaddr, rp->quirks);
2388#endif
2389 rhine_power_init(dev);
2390 free_tbufs(dev);
2391 free_rbufs(dev);
2392 alloc_tbufs(dev);
2393 alloc_rbufs(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002394 rhine_task_enable(rp);
2395 spin_lock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396 init_registers(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002397 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002398
2399 netif_device_attach(dev);
2400
2401 return 0;
2402}
Francois Romieue92b9b32012-01-07 22:58:27 +01002403
2404static SIMPLE_DEV_PM_OPS(rhine_pm_ops, rhine_suspend, rhine_resume);
2405#define RHINE_PM_OPS (&rhine_pm_ops)
2406
2407#else
2408
2409#define RHINE_PM_OPS NULL
2410
2411#endif /* !CONFIG_PM_SLEEP */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412
2413static struct pci_driver rhine_driver = {
2414 .name = DRV_NAME,
2415 .id_table = rhine_pci_tbl,
2416 .probe = rhine_init_one,
Bill Pemberton76e239e2012-12-03 09:23:48 -05002417 .remove = rhine_remove_one,
Francois Romieue92b9b32012-01-07 22:58:27 +01002418 .shutdown = rhine_shutdown,
2419 .driver.pm = RHINE_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002420};
2421
Sachin Kamat77273ea2013-08-07 16:08:16 +05302422static struct dmi_system_id rhine_dmi_table[] __initdata = {
Roger Luethie84df482007-03-06 19:57:37 +01002423 {
2424 .ident = "EPIA-M",
2425 .matches = {
2426 DMI_MATCH(DMI_BIOS_VENDOR, "Award Software International, Inc."),
2427 DMI_MATCH(DMI_BIOS_VERSION, "6.00 PG"),
2428 },
2429 },
2430 {
2431 .ident = "KV7",
2432 .matches = {
2433 DMI_MATCH(DMI_BIOS_VENDOR, "Phoenix Technologies, LTD"),
2434 DMI_MATCH(DMI_BIOS_VERSION, "6.00 PG"),
2435 },
2436 },
2437 { NULL }
2438};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002439
2440static int __init rhine_init(void)
2441{
2442/* when a module, this is printed whether or not devices are found in probe */
2443#ifdef MODULE
Joe Perchesdf4511f2011-04-16 14:15:25 +00002444 pr_info("%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002445#endif
Roger Luethie84df482007-03-06 19:57:37 +01002446 if (dmi_check_system(rhine_dmi_table)) {
2447 /* these BIOSes fail at PXE boot if chip is in D3 */
Rusty Russelleb939922011-12-19 14:08:01 +00002448 avoid_D3 = true;
Joe Perchesdf4511f2011-04-16 14:15:25 +00002449 pr_warn("Broken BIOS detected, avoid_D3 enabled\n");
Roger Luethie84df482007-03-06 19:57:37 +01002450 }
2451 else if (avoid_D3)
Joe Perchesdf4511f2011-04-16 14:15:25 +00002452 pr_info("avoid_D3 set\n");
Roger Luethie84df482007-03-06 19:57:37 +01002453
Jeff Garzik29917622006-08-19 17:48:59 -04002454 return pci_register_driver(&rhine_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455}
2456
2457
2458static void __exit rhine_cleanup(void)
2459{
2460 pci_unregister_driver(&rhine_driver);
2461}
2462
2463
2464module_init(rhine_init);
2465module_exit(rhine_cleanup);