blob: ec4a5e1c6fb2c5c791b89f03eddf106430f3b5b2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* via-rhine.c: A Linux Ethernet device driver for VIA Rhine family chips. */
2/*
3 Written 1998-2001 by Donald Becker.
4
5 Current Maintainer: Roger Luethi <rl@hellgate.ch>
6
7 This software may be used and distributed according to the terms of
8 the GNU General Public License (GPL), incorporated herein by reference.
9 Drivers based on or derived from this code fall under the GPL and must
10 retain the authorship, copyright and license notice. This file is not
11 a complete program and may only be used when the entire operating
12 system is licensed under the GPL.
13
14 This driver is designed for the VIA VT86C100A Rhine-I.
15 It also works with the Rhine-II (6102) and Rhine-III (6105/6105L/6105LOM
16 and management NIC 6105M).
17
18 The author may be reached as becker@scyld.com, or C/O
19 Scyld Computing Corporation
20 410 Severn Ave., Suite 210
21 Annapolis MD 21403
22
23
24 This driver contains some changes from the original Donald Becker
25 version. He may or may not be interested in bug reports on this
26 code. You can find his versions at:
27 http://www.scyld.com/network/via-rhine.html
Jeff Garzik03a8c662006-06-27 07:57:22 -040028 [link no longer provides useful info -jgarzik]
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30*/
31
Joe Perchesdf4511f2011-04-16 14:15:25 +000032#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#define DRV_NAME "via-rhine"
Roger Luethi38f49e82010-12-06 00:59:40 +000035#define DRV_VERSION "1.5.0"
36#define DRV_RELDATE "2010-10-09"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Rusty Russelleb939922011-12-19 14:08:01 +000038#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40/* A few user-configurable values.
41 These may be modified when a driver module is loaded. */
Francois Romieufc3e0f82012-01-07 22:39:37 +010042static int debug = 0;
43#define RHINE_MSG_DEFAULT \
44 (0x0000)
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
46/* Set the copy breakpoint for the copy-only-tiny-frames scheme.
47 Setting to > 1518 effectively disables this feature. */
Joe Perches8e95a202009-12-03 07:58:21 +000048#if defined(__alpha__) || defined(__arm__) || defined(__hppa__) || \
49 defined(CONFIG_SPARC) || defined(__ia64__) || \
50 defined(__sh__) || defined(__mips__)
Dustin Marquessb47157f2007-08-10 14:05:15 -070051static int rx_copybreak = 1518;
52#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070053static int rx_copybreak;
Dustin Marquessb47157f2007-08-10 14:05:15 -070054#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Roger Luethib933b4d2006-08-14 23:00:21 -070056/* Work-around for broken BIOSes: they are unable to get the chip back out of
57 power state D3 so PXE booting fails. bootparam(7): via-rhine.avoid_D3=1 */
Rusty Russelleb939922011-12-19 14:08:01 +000058static bool avoid_D3;
Roger Luethib933b4d2006-08-14 23:00:21 -070059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060/*
61 * In case you are looking for 'options[]' or 'full_duplex[]', they
62 * are gone. Use ethtool(8) instead.
63 */
64
65/* Maximum number of multicast addresses to filter (vs. rx-all-multicast).
66 The Rhine has a 64 element 8390-like hash table. */
67static const int multicast_filter_limit = 32;
68
69
70/* Operational parameters that are set at compile time. */
71
72/* Keep the ring sizes a power of two for compile efficiency.
73 The compiler will convert <unsigned>'%'<2^N> into a bit mask.
74 Making the Tx ring too large decreases the effectiveness of channel
75 bonding and packet priority.
76 There are no ill effects from too-large receive rings. */
77#define TX_RING_SIZE 16
78#define TX_QUEUE_LEN 10 /* Limit ring entries actually used. */
Roger Luethi633949a2006-08-14 23:00:17 -070079#define RX_RING_SIZE 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81/* Operational parameters that usually are not changed. */
82
83/* Time in jiffies before concluding the transmitter is hung. */
84#define TX_TIMEOUT (2*HZ)
85
86#define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
87
88#include <linux/module.h>
89#include <linux/moduleparam.h>
90#include <linux/kernel.h>
91#include <linux/string.h>
92#include <linux/timer.h>
93#include <linux/errno.h>
94#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070095#include <linux/interrupt.h>
96#include <linux/pci.h>
Domen Puncer1e7f0bd2005-06-26 18:22:14 -040097#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070098#include <linux/netdevice.h>
99#include <linux/etherdevice.h>
100#include <linux/skbuff.h>
101#include <linux/init.h>
102#include <linux/delay.h>
103#include <linux/mii.h>
104#include <linux/ethtool.h>
105#include <linux/crc32.h>
Roger Luethi38f49e82010-12-06 00:59:40 +0000106#include <linux/if_vlan.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107#include <linux/bitops.h>
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800108#include <linux/workqueue.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109#include <asm/processor.h> /* Processor type for cache alignment. */
110#include <asm/io.h>
111#include <asm/irq.h>
112#include <asm/uaccess.h>
Roger Luethie84df482007-03-06 19:57:37 +0100113#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
115/* These identify the driver base version and may not be removed. */
Bill Pemberton76e239e2012-12-03 09:23:48 -0500116static const char version[] =
Joe Perchesdf4511f2011-04-16 14:15:25 +0000117 "v1.10-LK" DRV_VERSION " " DRV_RELDATE " Written by Donald Becker";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
119/* This driver was written to use PCI memory space. Some early versions
120 of the Rhine may only work correctly with I/O space accesses. */
121#ifdef CONFIG_VIA_RHINE_MMIO
122#define USE_MMIO
123#else
124#endif
125
126MODULE_AUTHOR("Donald Becker <becker@scyld.com>");
127MODULE_DESCRIPTION("VIA Rhine PCI Fast Ethernet driver");
128MODULE_LICENSE("GPL");
129
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130module_param(debug, int, 0);
131module_param(rx_copybreak, int, 0);
Roger Luethib933b4d2006-08-14 23:00:21 -0700132module_param(avoid_D3, bool, 0);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100133MODULE_PARM_DESC(debug, "VIA Rhine debug message flags");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134MODULE_PARM_DESC(rx_copybreak, "VIA Rhine copy breakpoint for copy-only-tiny-frames");
Roger Luethib933b4d2006-08-14 23:00:21 -0700135MODULE_PARM_DESC(avoid_D3, "Avoid power state D3 (work-around for broken BIOSes)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
Roger Luethi38f49e82010-12-06 00:59:40 +0000137#define MCAM_SIZE 32
138#define VCAM_SIZE 32
139
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140/*
141 Theory of Operation
142
143I. Board Compatibility
144
145This driver is designed for the VIA 86c100A Rhine-II PCI Fast Ethernet
146controller.
147
148II. Board-specific settings
149
150Boards with this chip are functional only in a bus-master PCI slot.
151
152Many operational settings are loaded from the EEPROM to the Config word at
153offset 0x78. For most of these settings, this driver assumes that they are
154correct.
155If this driver is compiled to use PCI memory space operations the EEPROM
156must be configured to enable memory ops.
157
158III. Driver operation
159
160IIIa. Ring buffers
161
162This driver uses two statically allocated fixed-size descriptor lists
163formed into rings by a branch from the final descriptor to the beginning of
164the list. The ring sizes are set at compile time by RX/TX_RING_SIZE.
165
166IIIb/c. Transmit/Receive Structure
167
168This driver attempts to use a zero-copy receive and transmit scheme.
169
170Alas, all data buffers are required to start on a 32 bit boundary, so
171the driver must often copy transmit packets into bounce buffers.
172
173The driver allocates full frame size skbuffs for the Rx ring buffers at
174open() time and passes the skb->data field to the chip as receive data
175buffers. When an incoming frame is less than RX_COPYBREAK bytes long,
176a fresh skbuff is allocated and the frame is copied to the new skbuff.
177When the incoming frame is larger, the skbuff is passed directly up the
178protocol stack. Buffers consumed this way are replaced by newly allocated
179skbuffs in the last phase of rhine_rx().
180
181The RX_COPYBREAK value is chosen to trade-off the memory wasted by
182using a full-sized skbuff for small frames vs. the copying costs of larger
183frames. New boards are typically used in generously configured machines
184and the underfilled buffers have negligible impact compared to the benefit of
185a single allocation size, so the default value of zero results in never
186copying packets. When copying is done, the cost is usually mitigated by using
187a combined copy/checksum routine. Copying also preloads the cache, which is
188most useful with small frames.
189
190Since the VIA chips are only able to transfer data to buffers on 32 bit
191boundaries, the IP header at offset 14 in an ethernet frame isn't
192longword aligned for further processing. Copying these unaligned buffers
193has the beneficial effect of 16-byte aligning the IP header.
194
195IIId. Synchronization
196
197The driver runs as two independent, single-threaded flows of control. One
198is the send-packet routine, which enforces single-threaded use by the
Wang Chenb74ca3a2008-12-08 01:14:16 -0800199netdev_priv(dev)->lock spinlock. The other thread is the interrupt handler,
200which is single threaded by the hardware and interrupt handling software.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
202The send packet thread has partial control over the Tx ring. It locks the
Wang Chenb74ca3a2008-12-08 01:14:16 -0800203netdev_priv(dev)->lock whenever it's queuing a Tx packet. If the next slot in
204the ring is not available it stops the transmit queue by
205calling netif_stop_queue.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
207The interrupt handler has exclusive control over the Rx ring and records stats
208from the Tx ring. After reaping the stats, it marks the Tx queue entry as
209empty by incrementing the dirty_tx mark. If at least half of the entries in
210the Rx ring are available the transmit queue is woken up if it was stopped.
211
212IV. Notes
213
214IVb. References
215
216Preliminary VT86C100A manual from http://www.via.com.tw/
217http://www.scyld.com/expert/100mbps.html
218http://www.scyld.com/expert/NWay.html
219ftp://ftp.via.com.tw/public/lan/Products/NIC/VT86C100A/Datasheet/VT86C100A03.pdf
220ftp://ftp.via.com.tw/public/lan/Products/NIC/VT6102/Datasheet/VT6102_021.PDF
221
222
223IVc. Errata
224
225The VT86C100A manual is not reliable information.
226The 3043 chip does not handle unaligned transmit or receive buffers, resulting
227in significant performance degradation for bounce buffer copies on transmit
228and unaligned IP headers on receive.
229The chip does not pad to minimum transmit length.
230
231*/
232
233
234/* This table drives the PCI probe routines. It's mostly boilerplate in all
235 of the drivers, and will likely be provided by some future kernel.
236 Note the matching code -- the first table entry matchs all 56** cards but
237 second only the 1234 card.
238*/
239
240enum rhine_revs {
241 VT86C100A = 0x00,
242 VTunknown0 = 0x20,
243 VT6102 = 0x40,
244 VT8231 = 0x50, /* Integrated MAC */
245 VT8233 = 0x60, /* Integrated MAC */
246 VT8235 = 0x74, /* Integrated MAC */
247 VT8237 = 0x78, /* Integrated MAC */
248 VTunknown1 = 0x7C,
249 VT6105 = 0x80,
250 VT6105_B0 = 0x83,
251 VT6105L = 0x8A,
252 VT6107 = 0x8C,
253 VTunknown2 = 0x8E,
254 VT6105M = 0x90, /* Management adapter */
255};
256
257enum rhine_quirks {
258 rqWOL = 0x0001, /* Wake-On-LAN support */
259 rqForceReset = 0x0002,
260 rq6patterns = 0x0040, /* 6 instead of 4 patterns for WOL */
261 rqStatusWBRace = 0x0080, /* Tx Status Writeback Error possible */
262 rqRhineI = 0x0100, /* See comment below */
263};
264/*
265 * rqRhineI: VT86C100A (aka Rhine-I) uses different bits to enable
266 * MMIO as well as for the collision counter and the Tx FIFO underflow
267 * indicator. In addition, Tx and Rx buffers need to 4 byte aligned.
268 */
269
270/* Beware of PCI posted writes */
271#define IOSYNC do { ioread8(ioaddr + StationAddr); } while (0)
272
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000273static DEFINE_PCI_DEVICE_TABLE(rhine_pci_tbl) = {
Jeff Garzik46009c82006-06-27 09:12:38 -0400274 { 0x1106, 0x3043, PCI_ANY_ID, PCI_ANY_ID, }, /* VT86C100A */
275 { 0x1106, 0x3065, PCI_ANY_ID, PCI_ANY_ID, }, /* VT6102 */
276 { 0x1106, 0x3106, PCI_ANY_ID, PCI_ANY_ID, }, /* 6105{,L,LOM} */
277 { 0x1106, 0x3053, PCI_ANY_ID, PCI_ANY_ID, }, /* VT6105M */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 { } /* terminate list */
279};
280MODULE_DEVICE_TABLE(pci, rhine_pci_tbl);
281
282
283/* Offsets to the device registers. */
284enum register_offsets {
285 StationAddr=0x00, RxConfig=0x06, TxConfig=0x07, ChipCmd=0x08,
Roger Luethi38f49e82010-12-06 00:59:40 +0000286 ChipCmd1=0x09, TQWake=0x0A,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 IntrStatus=0x0C, IntrEnable=0x0E,
288 MulticastFilter0=0x10, MulticastFilter1=0x14,
289 RxRingPtr=0x18, TxRingPtr=0x1C, GFIFOTest=0x54,
Roger Luethi38f49e82010-12-06 00:59:40 +0000290 MIIPhyAddr=0x6C, MIIStatus=0x6D, PCIBusConfig=0x6E, PCIBusConfig1=0x6F,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 MIICmd=0x70, MIIRegAddr=0x71, MIIData=0x72, MACRegEEcsr=0x74,
292 ConfigA=0x78, ConfigB=0x79, ConfigC=0x7A, ConfigD=0x7B,
293 RxMissed=0x7C, RxCRCErrs=0x7E, MiscCmd=0x81,
294 StickyHW=0x83, IntrStatus2=0x84,
Roger Luethi38f49e82010-12-06 00:59:40 +0000295 CamMask=0x88, CamCon=0x92, CamAddr=0x93,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 WOLcrSet=0xA0, PwcfgSet=0xA1, WOLcgSet=0xA3, WOLcrClr=0xA4,
297 WOLcrClr1=0xA6, WOLcgClr=0xA7,
298 PwrcsrSet=0xA8, PwrcsrSet1=0xA9, PwrcsrClr=0xAC, PwrcsrClr1=0xAD,
299};
300
301/* Bits in ConfigD */
302enum backoff_bits {
303 BackOptional=0x01, BackModify=0x02,
304 BackCaptureEffect=0x04, BackRandom=0x08
305};
306
Roger Luethi38f49e82010-12-06 00:59:40 +0000307/* Bits in the TxConfig (TCR) register */
308enum tcr_bits {
309 TCR_PQEN=0x01,
310 TCR_LB0=0x02, /* loopback[0] */
311 TCR_LB1=0x04, /* loopback[1] */
312 TCR_OFSET=0x08,
313 TCR_RTGOPT=0x10,
314 TCR_RTFT0=0x20,
315 TCR_RTFT1=0x40,
316 TCR_RTSF=0x80,
317};
318
319/* Bits in the CamCon (CAMC) register */
320enum camcon_bits {
321 CAMC_CAMEN=0x01,
322 CAMC_VCAMSL=0x02,
323 CAMC_CAMWR=0x04,
324 CAMC_CAMRD=0x08,
325};
326
327/* Bits in the PCIBusConfig1 (BCR1) register */
328enum bcr1_bits {
329 BCR1_POT0=0x01,
330 BCR1_POT1=0x02,
331 BCR1_POT2=0x04,
332 BCR1_CTFT0=0x08,
333 BCR1_CTFT1=0x10,
334 BCR1_CTSF=0x20,
335 BCR1_TXQNOBK=0x40, /* for VT6105 */
336 BCR1_VIDFR=0x80, /* for VT6105 */
337 BCR1_MED0=0x40, /* for VT6102 */
338 BCR1_MED1=0x80, /* for VT6102 */
339};
340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341#ifdef USE_MMIO
342/* Registers we check that mmio and reg are the same. */
343static const int mmio_verify_registers[] = {
344 RxConfig, TxConfig, IntrEnable, ConfigA, ConfigB, ConfigC, ConfigD,
345 0
346};
347#endif
348
349/* Bits in the interrupt status/mask registers. */
350enum intr_status_bits {
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100351 IntrRxDone = 0x0001,
352 IntrTxDone = 0x0002,
353 IntrRxErr = 0x0004,
354 IntrTxError = 0x0008,
355 IntrRxEmpty = 0x0020,
356 IntrPCIErr = 0x0040,
357 IntrStatsMax = 0x0080,
358 IntrRxEarly = 0x0100,
359 IntrTxUnderrun = 0x0210,
360 IntrRxOverflow = 0x0400,
361 IntrRxDropped = 0x0800,
362 IntrRxNoBuf = 0x1000,
363 IntrTxAborted = 0x2000,
364 IntrLinkChange = 0x4000,
365 IntrRxWakeUp = 0x8000,
366 IntrTxDescRace = 0x080000, /* mapped from IntrStatus2 */
367 IntrNormalSummary = IntrRxDone | IntrTxDone,
368 IntrTxErrSummary = IntrTxDescRace | IntrTxAborted | IntrTxError |
369 IntrTxUnderrun,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370};
371
372/* Bits in WOLcrSet/WOLcrClr and PwrcsrSet/PwrcsrClr */
373enum wol_bits {
374 WOLucast = 0x10,
375 WOLmagic = 0x20,
376 WOLbmcast = 0x30,
377 WOLlnkon = 0x40,
378 WOLlnkoff = 0x80,
379};
380
381/* The Rx and Tx buffer descriptors. */
382struct rx_desc {
Al Viro53c03f52007-08-23 02:33:30 -0400383 __le32 rx_status;
384 __le32 desc_length; /* Chain flag, Buffer/frame length */
385 __le32 addr;
386 __le32 next_desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387};
388struct tx_desc {
Al Viro53c03f52007-08-23 02:33:30 -0400389 __le32 tx_status;
390 __le32 desc_length; /* Chain flag, Tx Config, Frame length */
391 __le32 addr;
392 __le32 next_desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393};
394
395/* Initial value for tx_desc.desc_length, Buffer size goes to bits 0-10 */
396#define TXDESC 0x00e08000
397
398enum rx_status_bits {
399 RxOK=0x8000, RxWholePkt=0x0300, RxErr=0x008F
400};
401
402/* Bits in *_desc.*_status */
403enum desc_status_bits {
404 DescOwn=0x80000000
405};
406
Roger Luethi38f49e82010-12-06 00:59:40 +0000407/* Bits in *_desc.*_length */
408enum desc_length_bits {
409 DescTag=0x00010000
410};
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412/* Bits in ChipCmd. */
413enum chip_cmd_bits {
414 CmdInit=0x01, CmdStart=0x02, CmdStop=0x04, CmdRxOn=0x08,
415 CmdTxOn=0x10, Cmd1TxDemand=0x20, CmdRxDemand=0x40,
416 Cmd1EarlyRx=0x01, Cmd1EarlyTx=0x02, Cmd1FDuplex=0x04,
417 Cmd1NoTxPoll=0x08, Cmd1Reset=0x80,
418};
419
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +0000420struct rhine_stats {
421 u64 packets;
422 u64 bytes;
423 struct u64_stats_sync syncp;
424};
425
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426struct rhine_private {
Roger Luethi38f49e82010-12-06 00:59:40 +0000427 /* Bit mask for configured VLAN ids */
428 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
429
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 /* Descriptor rings */
431 struct rx_desc *rx_ring;
432 struct tx_desc *tx_ring;
433 dma_addr_t rx_ring_dma;
434 dma_addr_t tx_ring_dma;
435
436 /* The addresses of receive-in-place skbuffs. */
437 struct sk_buff *rx_skbuff[RX_RING_SIZE];
438 dma_addr_t rx_skbuff_dma[RX_RING_SIZE];
439
440 /* The saved address of a sent-in-place packet/buffer, for later free(). */
441 struct sk_buff *tx_skbuff[TX_RING_SIZE];
442 dma_addr_t tx_skbuff_dma[TX_RING_SIZE];
443
Roger Luethi4be5de22006-04-04 20:49:16 +0200444 /* Tx bounce buffers (Rhine-I only) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 unsigned char *tx_buf[TX_RING_SIZE];
446 unsigned char *tx_bufs;
447 dma_addr_t tx_bufs_dma;
448
449 struct pci_dev *pdev;
450 long pioaddr;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700451 struct net_device *dev;
452 struct napi_struct napi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 spinlock_t lock;
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100454 struct mutex task_lock;
455 bool task_enable;
456 struct work_struct slow_event_task;
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800457 struct work_struct reset_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
Francois Romieufc3e0f82012-01-07 22:39:37 +0100459 u32 msg_enable;
460
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 /* Frequently used values: keep some adjacent for cache effect. */
462 u32 quirks;
463 struct rx_desc *rx_head_desc;
464 unsigned int cur_rx, dirty_rx; /* Producer/consumer ring indices */
465 unsigned int cur_tx, dirty_tx;
466 unsigned int rx_buf_sz; /* Based on MTU+slack. */
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +0000467 struct rhine_stats rx_stats;
468 struct rhine_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 u8 wolopts;
470
471 u8 tx_thresh, rx_thresh;
472
473 struct mii_if_info mii_if;
474 void __iomem *base;
475};
476
Roger Luethi38f49e82010-12-06 00:59:40 +0000477#define BYTE_REG_BITS_ON(x, p) do { iowrite8((ioread8((p))|(x)), (p)); } while (0)
478#define WORD_REG_BITS_ON(x, p) do { iowrite16((ioread16((p))|(x)), (p)); } while (0)
479#define DWORD_REG_BITS_ON(x, p) do { iowrite32((ioread32((p))|(x)), (p)); } while (0)
480
481#define BYTE_REG_BITS_IS_ON(x, p) (ioread8((p)) & (x))
482#define WORD_REG_BITS_IS_ON(x, p) (ioread16((p)) & (x))
483#define DWORD_REG_BITS_IS_ON(x, p) (ioread32((p)) & (x))
484
485#define BYTE_REG_BITS_OFF(x, p) do { iowrite8(ioread8((p)) & (~(x)), (p)); } while (0)
486#define WORD_REG_BITS_OFF(x, p) do { iowrite16(ioread16((p)) & (~(x)), (p)); } while (0)
487#define DWORD_REG_BITS_OFF(x, p) do { iowrite32(ioread32((p)) & (~(x)), (p)); } while (0)
488
489#define BYTE_REG_BITS_SET(x, m, p) do { iowrite8((ioread8((p)) & (~(m)))|(x), (p)); } while (0)
490#define WORD_REG_BITS_SET(x, m, p) do { iowrite16((ioread16((p)) & (~(m)))|(x), (p)); } while (0)
491#define DWORD_REG_BITS_SET(x, m, p) do { iowrite32((ioread32((p)) & (~(m)))|(x), (p)); } while (0)
492
493
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494static int mdio_read(struct net_device *dev, int phy_id, int location);
495static void mdio_write(struct net_device *dev, int phy_id, int location, int value);
496static int rhine_open(struct net_device *dev);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800497static void rhine_reset_task(struct work_struct *work);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100498static void rhine_slow_event_task(struct work_struct *work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499static void rhine_tx_timeout(struct net_device *dev);
Stephen Hemminger613573252009-08-31 19:50:58 +0000500static netdev_tx_t rhine_start_tx(struct sk_buff *skb,
501 struct net_device *dev);
David Howells7d12e782006-10-05 14:55:46 +0100502static irqreturn_t rhine_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503static void rhine_tx(struct net_device *dev);
Roger Luethi633949a2006-08-14 23:00:17 -0700504static int rhine_rx(struct net_device *dev, int limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505static void rhine_set_rx_mode(struct net_device *dev);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +0000506static struct rtnl_link_stats64 *rhine_get_stats64(struct net_device *dev,
507 struct rtnl_link_stats64 *stats);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
Jeff Garzik7282d492006-09-13 14:30:00 -0400509static const struct ethtool_ops netdev_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510static int rhine_close(struct net_device *dev);
Jiri Pirko8e586132011-12-08 19:52:37 -0500511static int rhine_vlan_rx_add_vid(struct net_device *dev, unsigned short vid);
512static int rhine_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100513static void rhine_restart_tx(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000515static void rhine_wait_bit(struct rhine_private *rp, u8 reg, u8 mask, bool low)
Francois Romieua384a332012-01-07 22:19:36 +0100516{
517 void __iomem *ioaddr = rp->base;
518 int i;
519
520 for (i = 0; i < 1024; i++) {
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000521 bool has_mask_bits = !!(ioread8(ioaddr + reg) & mask);
522
523 if (low ^ has_mask_bits)
Francois Romieua384a332012-01-07 22:19:36 +0100524 break;
525 udelay(10);
526 }
527 if (i > 64) {
Francois Romieufc3e0f82012-01-07 22:39:37 +0100528 netif_dbg(rp, hw, rp->dev, "%s bit wait (%02x/%02x) cycle "
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000529 "count: %04d\n", low ? "low" : "high", reg, mask, i);
Francois Romieua384a332012-01-07 22:19:36 +0100530 }
531}
532
533static void rhine_wait_bit_high(struct rhine_private *rp, u8 reg, u8 mask)
534{
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000535 rhine_wait_bit(rp, reg, mask, false);
Francois Romieua384a332012-01-07 22:19:36 +0100536}
537
538static void rhine_wait_bit_low(struct rhine_private *rp, u8 reg, u8 mask)
539{
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000540 rhine_wait_bit(rp, reg, mask, true);
Francois Romieua384a332012-01-07 22:19:36 +0100541}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542
Francois Romieua20a28b2011-12-30 14:53:58 +0100543static u32 rhine_get_events(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 void __iomem *ioaddr = rp->base;
546 u32 intr_status;
547
548 intr_status = ioread16(ioaddr + IntrStatus);
549 /* On Rhine-II, Bit 3 indicates Tx descriptor write-back race. */
550 if (rp->quirks & rqStatusWBRace)
551 intr_status |= ioread8(ioaddr + IntrStatus2) << 16;
552 return intr_status;
553}
554
Francois Romieua20a28b2011-12-30 14:53:58 +0100555static void rhine_ack_events(struct rhine_private *rp, u32 mask)
556{
557 void __iomem *ioaddr = rp->base;
558
559 if (rp->quirks & rqStatusWBRace)
560 iowrite8(mask >> 16, ioaddr + IntrStatus2);
561 iowrite16(mask, ioaddr + IntrStatus);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100562 mmiowb();
Francois Romieua20a28b2011-12-30 14:53:58 +0100563}
564
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565/*
566 * Get power related registers into sane state.
567 * Notify user about past WOL event.
568 */
569static void rhine_power_init(struct net_device *dev)
570{
571 struct rhine_private *rp = netdev_priv(dev);
572 void __iomem *ioaddr = rp->base;
573 u16 wolstat;
574
575 if (rp->quirks & rqWOL) {
576 /* Make sure chip is in power state D0 */
577 iowrite8(ioread8(ioaddr + StickyHW) & 0xFC, ioaddr + StickyHW);
578
579 /* Disable "force PME-enable" */
580 iowrite8(0x80, ioaddr + WOLcgClr);
581
582 /* Clear power-event config bits (WOL) */
583 iowrite8(0xFF, ioaddr + WOLcrClr);
584 /* More recent cards can manage two additional patterns */
585 if (rp->quirks & rq6patterns)
586 iowrite8(0x03, ioaddr + WOLcrClr1);
587
588 /* Save power-event status bits */
589 wolstat = ioread8(ioaddr + PwrcsrSet);
590 if (rp->quirks & rq6patterns)
591 wolstat |= (ioread8(ioaddr + PwrcsrSet1) & 0x03) << 8;
592
593 /* Clear power-event status bits */
594 iowrite8(0xFF, ioaddr + PwrcsrClr);
595 if (rp->quirks & rq6patterns)
596 iowrite8(0x03, ioaddr + PwrcsrClr1);
597
598 if (wolstat) {
599 char *reason;
600 switch (wolstat) {
601 case WOLmagic:
602 reason = "Magic packet";
603 break;
604 case WOLlnkon:
605 reason = "Link went up";
606 break;
607 case WOLlnkoff:
608 reason = "Link went down";
609 break;
610 case WOLucast:
611 reason = "Unicast packet";
612 break;
613 case WOLbmcast:
614 reason = "Multicast/broadcast packet";
615 break;
616 default:
617 reason = "Unknown";
618 }
Joe Perchesdf4511f2011-04-16 14:15:25 +0000619 netdev_info(dev, "Woke system up. Reason: %s\n",
620 reason);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 }
622 }
623}
624
625static void rhine_chip_reset(struct net_device *dev)
626{
627 struct rhine_private *rp = netdev_priv(dev);
628 void __iomem *ioaddr = rp->base;
Francois Romieufc3e0f82012-01-07 22:39:37 +0100629 u8 cmd1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630
631 iowrite8(Cmd1Reset, ioaddr + ChipCmd1);
632 IOSYNC;
633
634 if (ioread8(ioaddr + ChipCmd1) & Cmd1Reset) {
Joe Perchesdf4511f2011-04-16 14:15:25 +0000635 netdev_info(dev, "Reset not complete yet. Trying harder.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636
637 /* Force reset */
638 if (rp->quirks & rqForceReset)
639 iowrite8(0x40, ioaddr + MiscCmd);
640
641 /* Reset can take somewhat longer (rare) */
Francois Romieua384a332012-01-07 22:19:36 +0100642 rhine_wait_bit_low(rp, ChipCmd1, Cmd1Reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 }
644
Francois Romieufc3e0f82012-01-07 22:39:37 +0100645 cmd1 = ioread8(ioaddr + ChipCmd1);
646 netif_info(rp, hw, dev, "Reset %s\n", (cmd1 & Cmd1Reset) ?
647 "failed" : "succeeded");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648}
649
650#ifdef USE_MMIO
651static void enable_mmio(long pioaddr, u32 quirks)
652{
653 int n;
654 if (quirks & rqRhineI) {
655 /* More recent docs say that this bit is reserved ... */
656 n = inb(pioaddr + ConfigA) | 0x20;
657 outb(n, pioaddr + ConfigA);
658 } else {
659 n = inb(pioaddr + ConfigD) | 0x80;
660 outb(n, pioaddr + ConfigD);
661 }
662}
663#endif
664
665/*
666 * Loads bytes 0x00-0x05, 0x6E-0x6F, 0x78-0x7B from EEPROM
667 * (plus 0x6C for Rhine-I/II)
668 */
Bill Pemberton76e239e2012-12-03 09:23:48 -0500669static void rhine_reload_eeprom(long pioaddr, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670{
671 struct rhine_private *rp = netdev_priv(dev);
672 void __iomem *ioaddr = rp->base;
Francois Romieua384a332012-01-07 22:19:36 +0100673 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674
675 outb(0x20, pioaddr + MACRegEEcsr);
Francois Romieua384a332012-01-07 22:19:36 +0100676 for (i = 0; i < 1024; i++) {
677 if (!(inb(pioaddr + MACRegEEcsr) & 0x20))
678 break;
679 }
680 if (i > 512)
681 pr_info("%4d cycles used @ %s:%d\n", i, __func__, __LINE__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682
683#ifdef USE_MMIO
684 /*
685 * Reloading from EEPROM overwrites ConfigA-D, so we must re-enable
686 * MMIO. If reloading EEPROM was done first this could be avoided, but
687 * it is not known if that still works with the "win98-reboot" problem.
688 */
689 enable_mmio(pioaddr, rp->quirks);
690#endif
691
692 /* Turn off EEPROM-controlled wake-up (magic packet) */
693 if (rp->quirks & rqWOL)
694 iowrite8(ioread8(ioaddr + ConfigA) & 0xFC, ioaddr + ConfigA);
695
696}
697
698#ifdef CONFIG_NET_POLL_CONTROLLER
699static void rhine_poll(struct net_device *dev)
700{
Francois Romieu05d334e2012-03-09 15:28:18 +0100701 struct rhine_private *rp = netdev_priv(dev);
702 const int irq = rp->pdev->irq;
703
704 disable_irq(irq);
705 rhine_interrupt(irq, dev);
706 enable_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707}
708#endif
709
Francois Romieu269f3112011-12-30 14:43:54 +0100710static void rhine_kick_tx_threshold(struct rhine_private *rp)
711{
712 if (rp->tx_thresh < 0xe0) {
713 void __iomem *ioaddr = rp->base;
714
715 rp->tx_thresh += 0x20;
716 BYTE_REG_BITS_SET(rp->tx_thresh, 0x80, ioaddr + TxConfig);
717 }
718}
719
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100720static void rhine_tx_err(struct rhine_private *rp, u32 status)
721{
722 struct net_device *dev = rp->dev;
723
724 if (status & IntrTxAborted) {
Francois Romieufc3e0f82012-01-07 22:39:37 +0100725 netif_info(rp, tx_err, dev,
726 "Abort %08x, frame dropped\n", status);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100727 }
728
729 if (status & IntrTxUnderrun) {
730 rhine_kick_tx_threshold(rp);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100731 netif_info(rp, tx_err ,dev, "Transmitter underrun, "
732 "Tx threshold now %02x\n", rp->tx_thresh);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100733 }
734
Francois Romieufc3e0f82012-01-07 22:39:37 +0100735 if (status & IntrTxDescRace)
736 netif_info(rp, tx_err, dev, "Tx descriptor write-back race\n");
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100737
738 if ((status & IntrTxError) &&
739 (status & (IntrTxAborted | IntrTxUnderrun | IntrTxDescRace)) == 0) {
740 rhine_kick_tx_threshold(rp);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100741 netif_info(rp, tx_err, dev, "Unspecified error. "
742 "Tx threshold now %02x\n", rp->tx_thresh);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100743 }
744
745 rhine_restart_tx(dev);
746}
747
748static void rhine_update_rx_crc_and_missed_errord(struct rhine_private *rp)
749{
750 void __iomem *ioaddr = rp->base;
751 struct net_device_stats *stats = &rp->dev->stats;
752
753 stats->rx_crc_errors += ioread16(ioaddr + RxCRCErrs);
754 stats->rx_missed_errors += ioread16(ioaddr + RxMissed);
755
756 /*
757 * Clears the "tally counters" for CRC errors and missed frames(?).
758 * It has been reported that some chips need a write of 0 to clear
759 * these, for others the counters are set to 1 when written to and
760 * instead cleared when read. So we clear them both ways ...
761 */
762 iowrite32(0, ioaddr + RxMissed);
763 ioread16(ioaddr + RxCRCErrs);
764 ioread16(ioaddr + RxMissed);
765}
766
767#define RHINE_EVENT_NAPI_RX (IntrRxDone | \
768 IntrRxErr | \
769 IntrRxEmpty | \
770 IntrRxOverflow | \
771 IntrRxDropped | \
772 IntrRxNoBuf | \
773 IntrRxWakeUp)
774
775#define RHINE_EVENT_NAPI_TX_ERR (IntrTxError | \
776 IntrTxAborted | \
777 IntrTxUnderrun | \
778 IntrTxDescRace)
779#define RHINE_EVENT_NAPI_TX (IntrTxDone | RHINE_EVENT_NAPI_TX_ERR)
780
781#define RHINE_EVENT_NAPI (RHINE_EVENT_NAPI_RX | \
782 RHINE_EVENT_NAPI_TX | \
783 IntrStatsMax)
784#define RHINE_EVENT_SLOW (IntrPCIErr | IntrLinkChange)
785#define RHINE_EVENT (RHINE_EVENT_NAPI | RHINE_EVENT_SLOW)
786
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700787static int rhine_napipoll(struct napi_struct *napi, int budget)
Roger Luethi633949a2006-08-14 23:00:17 -0700788{
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700789 struct rhine_private *rp = container_of(napi, struct rhine_private, napi);
790 struct net_device *dev = rp->dev;
Roger Luethi633949a2006-08-14 23:00:17 -0700791 void __iomem *ioaddr = rp->base;
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100792 u16 enable_mask = RHINE_EVENT & 0xffff;
793 int work_done = 0;
794 u32 status;
Roger Luethi633949a2006-08-14 23:00:17 -0700795
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100796 status = rhine_get_events(rp);
797 rhine_ack_events(rp, status & ~RHINE_EVENT_SLOW);
798
799 if (status & RHINE_EVENT_NAPI_RX)
800 work_done += rhine_rx(dev, budget);
801
802 if (status & RHINE_EVENT_NAPI_TX) {
803 if (status & RHINE_EVENT_NAPI_TX_ERR) {
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100804 /* Avoid scavenging before Tx engine turned off */
Francois Romieua384a332012-01-07 22:19:36 +0100805 rhine_wait_bit_low(rp, ChipCmd, CmdTxOn);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100806 if (ioread8(ioaddr + ChipCmd) & CmdTxOn)
807 netif_warn(rp, tx_err, dev, "Tx still on\n");
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100808 }
Francois Romieufc3e0f82012-01-07 22:39:37 +0100809
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100810 rhine_tx(dev);
811
812 if (status & RHINE_EVENT_NAPI_TX_ERR)
813 rhine_tx_err(rp, status);
814 }
815
816 if (status & IntrStatsMax) {
817 spin_lock(&rp->lock);
818 rhine_update_rx_crc_and_missed_errord(rp);
819 spin_unlock(&rp->lock);
820 }
821
822 if (status & RHINE_EVENT_SLOW) {
823 enable_mask &= ~RHINE_EVENT_SLOW;
824 schedule_work(&rp->slow_event_task);
825 }
Roger Luethi633949a2006-08-14 23:00:17 -0700826
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700827 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -0800828 napi_complete(napi);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100829 iowrite16(enable_mask, ioaddr + IntrEnable);
830 mmiowb();
Roger Luethi633949a2006-08-14 23:00:17 -0700831 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700832 return work_done;
Roger Luethi633949a2006-08-14 23:00:17 -0700833}
Roger Luethi633949a2006-08-14 23:00:17 -0700834
Bill Pemberton76e239e2012-12-03 09:23:48 -0500835static void rhine_hw_init(struct net_device *dev, long pioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836{
837 struct rhine_private *rp = netdev_priv(dev);
838
839 /* Reset the chip to erase previous misconfiguration. */
840 rhine_chip_reset(dev);
841
842 /* Rhine-I needs extra time to recuperate before EEPROM reload */
843 if (rp->quirks & rqRhineI)
844 msleep(5);
845
846 /* Reload EEPROM controlled bytes cleared by soft reset */
847 rhine_reload_eeprom(pioaddr, dev);
848}
849
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800850static const struct net_device_ops rhine_netdev_ops = {
851 .ndo_open = rhine_open,
852 .ndo_stop = rhine_close,
853 .ndo_start_xmit = rhine_start_tx,
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +0000854 .ndo_get_stats64 = rhine_get_stats64,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000855 .ndo_set_rx_mode = rhine_set_rx_mode,
Ben Hutchings635ecaa2009-07-09 17:59:01 +0000856 .ndo_change_mtu = eth_change_mtu,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800857 .ndo_validate_addr = eth_validate_addr,
Stephen Hemmingerfe96aaa2009-01-09 11:13:14 +0000858 .ndo_set_mac_address = eth_mac_addr,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800859 .ndo_do_ioctl = netdev_ioctl,
860 .ndo_tx_timeout = rhine_tx_timeout,
Roger Luethi38f49e82010-12-06 00:59:40 +0000861 .ndo_vlan_rx_add_vid = rhine_vlan_rx_add_vid,
862 .ndo_vlan_rx_kill_vid = rhine_vlan_rx_kill_vid,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800863#ifdef CONFIG_NET_POLL_CONTROLLER
864 .ndo_poll_controller = rhine_poll,
865#endif
866};
867
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +0000868static int rhine_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869{
870 struct net_device *dev;
871 struct rhine_private *rp;
872 int i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 u32 quirks;
874 long pioaddr;
875 long memaddr;
876 void __iomem *ioaddr;
877 int io_size, phy_id;
878 const char *name;
879#ifdef USE_MMIO
880 int bar = 1;
881#else
882 int bar = 0;
883#endif
884
885/* when built into the kernel, we only print version if device is found */
886#ifndef MODULE
Joe Perchesdf4511f2011-04-16 14:15:25 +0000887 pr_info_once("%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888#endif
889
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 io_size = 256;
891 phy_id = 0;
892 quirks = 0;
893 name = "Rhine";
Auke Kok44c10132007-06-08 15:46:36 -0700894 if (pdev->revision < VTunknown0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 quirks = rqRhineI;
896 io_size = 128;
897 }
Auke Kok44c10132007-06-08 15:46:36 -0700898 else if (pdev->revision >= VT6102) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 quirks = rqWOL | rqForceReset;
Auke Kok44c10132007-06-08 15:46:36 -0700900 if (pdev->revision < VT6105) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 name = "Rhine II";
902 quirks |= rqStatusWBRace; /* Rhine-II exclusive */
903 }
904 else {
905 phy_id = 1; /* Integrated PHY, phy_id fixed to 1 */
Auke Kok44c10132007-06-08 15:46:36 -0700906 if (pdev->revision >= VT6105_B0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 quirks |= rq6patterns;
Auke Kok44c10132007-06-08 15:46:36 -0700908 if (pdev->revision < VT6105M)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 name = "Rhine III";
910 else
911 name = "Rhine III (Management Adapter)";
912 }
913 }
914
915 rc = pci_enable_device(pdev);
916 if (rc)
917 goto err_out;
918
919 /* this should always be supported */
Yang Hongyang284901a2009-04-06 19:01:15 -0700920 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 if (rc) {
Joe Perchesdf4511f2011-04-16 14:15:25 +0000922 dev_err(&pdev->dev,
923 "32-bit PCI DMA addresses not supported by the card!?\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 goto err_out;
925 }
926
927 /* sanity check */
928 if ((pci_resource_len(pdev, 0) < io_size) ||
929 (pci_resource_len(pdev, 1) < io_size)) {
930 rc = -EIO;
Joe Perchesdf4511f2011-04-16 14:15:25 +0000931 dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 goto err_out;
933 }
934
935 pioaddr = pci_resource_start(pdev, 0);
936 memaddr = pci_resource_start(pdev, 1);
937
938 pci_set_master(pdev);
939
940 dev = alloc_etherdev(sizeof(struct rhine_private));
941 if (!dev) {
942 rc = -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 goto err_out;
944 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 SET_NETDEV_DEV(dev, &pdev->dev);
946
947 rp = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700948 rp->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 rp->quirks = quirks;
950 rp->pioaddr = pioaddr;
951 rp->pdev = pdev;
Francois Romieufc3e0f82012-01-07 22:39:37 +0100952 rp->msg_enable = netif_msg_init(debug, RHINE_MSG_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953
954 rc = pci_request_regions(pdev, DRV_NAME);
955 if (rc)
956 goto err_out_free_netdev;
957
958 ioaddr = pci_iomap(pdev, bar, io_size);
959 if (!ioaddr) {
960 rc = -EIO;
Joe Perchesdf4511f2011-04-16 14:15:25 +0000961 dev_err(&pdev->dev,
962 "ioremap failed for device %s, region 0x%X @ 0x%lX\n",
963 pci_name(pdev), io_size, memaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 goto err_out_free_res;
965 }
966
967#ifdef USE_MMIO
968 enable_mmio(pioaddr, quirks);
969
970 /* Check that selected MMIO registers match the PIO ones */
971 i = 0;
972 while (mmio_verify_registers[i]) {
973 int reg = mmio_verify_registers[i++];
974 unsigned char a = inb(pioaddr+reg);
975 unsigned char b = readb(ioaddr+reg);
976 if (a != b) {
977 rc = -EIO;
Joe Perchesdf4511f2011-04-16 14:15:25 +0000978 dev_err(&pdev->dev,
979 "MMIO do not match PIO [%02x] (%02x != %02x)\n",
980 reg, a, b);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 goto err_out_unmap;
982 }
983 }
984#endif /* USE_MMIO */
985
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 rp->base = ioaddr;
987
988 /* Get chip registers into a sane state */
989 rhine_power_init(dev);
990 rhine_hw_init(dev, pioaddr);
991
992 for (i = 0; i < 6; i++)
993 dev->dev_addr[i] = ioread8(ioaddr + StationAddr + i);
994
Joe Perches482e3fe2011-04-16 14:15:26 +0000995 if (!is_valid_ether_addr(dev->dev_addr)) {
996 /* Report it and use a random ethernet address instead */
997 netdev_err(dev, "Invalid MAC address: %pM\n", dev->dev_addr);
Danny Kukawkaf2cedb62012-02-15 06:45:39 +0000998 eth_hw_addr_random(dev);
Joe Perches482e3fe2011-04-16 14:15:26 +0000999 netdev_info(dev, "Using random MAC address: %pM\n",
1000 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 }
1002
1003 /* For Rhine-I/II, phy_id is loaded from EEPROM */
1004 if (!phy_id)
1005 phy_id = ioread8(ioaddr + 0x6C);
1006
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 spin_lock_init(&rp->lock);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001008 mutex_init(&rp->task_lock);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001009 INIT_WORK(&rp->reset_task, rhine_reset_task);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001010 INIT_WORK(&rp->slow_event_task, rhine_slow_event_task);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001011
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 rp->mii_if.dev = dev;
1013 rp->mii_if.mdio_read = mdio_read;
1014 rp->mii_if.mdio_write = mdio_write;
1015 rp->mii_if.phy_id_mask = 0x1f;
1016 rp->mii_if.reg_num_mask = 0x1f;
1017
1018 /* The chip-specific entries in the device structure. */
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -08001019 dev->netdev_ops = &rhine_netdev_ops;
1020 dev->ethtool_ops = &netdev_ethtool_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 dev->watchdog_timeo = TX_TIMEOUT;
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -08001022
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001023 netif_napi_add(dev, &rp->napi, rhine_napipoll, 64);
Francois Romieu32b0f532008-07-11 00:30:14 +02001024
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 if (rp->quirks & rqRhineI)
1026 dev->features |= NETIF_F_SG|NETIF_F_HW_CSUM;
1027
Roger Luethi38f49e82010-12-06 00:59:40 +00001028 if (pdev->revision >= VT6105M)
1029 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX |
1030 NETIF_F_HW_VLAN_FILTER;
1031
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 /* dev->name not defined before register_netdev()! */
1033 rc = register_netdev(dev);
1034 if (rc)
1035 goto err_out_unmap;
1036
Joe Perchesdf4511f2011-04-16 14:15:25 +00001037 netdev_info(dev, "VIA %s at 0x%lx, %pM, IRQ %d\n",
1038 name,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039#ifdef USE_MMIO
Joe Perchesdf4511f2011-04-16 14:15:25 +00001040 memaddr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041#else
Joe Perchesdf4511f2011-04-16 14:15:25 +00001042 (long)ioaddr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043#endif
Joe Perchesdf4511f2011-04-16 14:15:25 +00001044 dev->dev_addr, pdev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045
1046 pci_set_drvdata(pdev, dev);
1047
1048 {
1049 u16 mii_cmd;
1050 int mii_status = mdio_read(dev, phy_id, 1);
1051 mii_cmd = mdio_read(dev, phy_id, MII_BMCR) & ~BMCR_ISOLATE;
1052 mdio_write(dev, phy_id, MII_BMCR, mii_cmd);
1053 if (mii_status != 0xffff && mii_status != 0x0000) {
1054 rp->mii_if.advertising = mdio_read(dev, phy_id, 4);
Joe Perchesdf4511f2011-04-16 14:15:25 +00001055 netdev_info(dev,
1056 "MII PHY found at address %d, status 0x%04x advertising %04x Link %04x\n",
1057 phy_id,
1058 mii_status, rp->mii_if.advertising,
1059 mdio_read(dev, phy_id, 5));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060
1061 /* set IFF_RUNNING */
1062 if (mii_status & BMSR_LSTATUS)
1063 netif_carrier_on(dev);
1064 else
1065 netif_carrier_off(dev);
1066
1067 }
1068 }
1069 rp->mii_if.phy_id = phy_id;
Francois Romieufc3e0f82012-01-07 22:39:37 +01001070 if (avoid_D3)
1071 netif_info(rp, probe, dev, "No D3 power state at shutdown\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072
1073 return 0;
1074
1075err_out_unmap:
1076 pci_iounmap(pdev, ioaddr);
1077err_out_free_res:
1078 pci_release_regions(pdev);
1079err_out_free_netdev:
1080 free_netdev(dev);
1081err_out:
1082 return rc;
1083}
1084
1085static int alloc_ring(struct net_device* dev)
1086{
1087 struct rhine_private *rp = netdev_priv(dev);
1088 void *ring;
1089 dma_addr_t ring_dma;
1090
1091 ring = pci_alloc_consistent(rp->pdev,
1092 RX_RING_SIZE * sizeof(struct rx_desc) +
1093 TX_RING_SIZE * sizeof(struct tx_desc),
1094 &ring_dma);
1095 if (!ring) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001096 netdev_err(dev, "Could not allocate DMA memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 return -ENOMEM;
1098 }
1099 if (rp->quirks & rqRhineI) {
1100 rp->tx_bufs = pci_alloc_consistent(rp->pdev,
1101 PKT_BUF_SZ * TX_RING_SIZE,
1102 &rp->tx_bufs_dma);
1103 if (rp->tx_bufs == NULL) {
1104 pci_free_consistent(rp->pdev,
1105 RX_RING_SIZE * sizeof(struct rx_desc) +
1106 TX_RING_SIZE * sizeof(struct tx_desc),
1107 ring, ring_dma);
1108 return -ENOMEM;
1109 }
1110 }
1111
1112 rp->rx_ring = ring;
1113 rp->tx_ring = ring + RX_RING_SIZE * sizeof(struct rx_desc);
1114 rp->rx_ring_dma = ring_dma;
1115 rp->tx_ring_dma = ring_dma + RX_RING_SIZE * sizeof(struct rx_desc);
1116
1117 return 0;
1118}
1119
1120static void free_ring(struct net_device* dev)
1121{
1122 struct rhine_private *rp = netdev_priv(dev);
1123
1124 pci_free_consistent(rp->pdev,
1125 RX_RING_SIZE * sizeof(struct rx_desc) +
1126 TX_RING_SIZE * sizeof(struct tx_desc),
1127 rp->rx_ring, rp->rx_ring_dma);
1128 rp->tx_ring = NULL;
1129
1130 if (rp->tx_bufs)
1131 pci_free_consistent(rp->pdev, PKT_BUF_SZ * TX_RING_SIZE,
1132 rp->tx_bufs, rp->tx_bufs_dma);
1133
1134 rp->tx_bufs = NULL;
1135
1136}
1137
1138static void alloc_rbufs(struct net_device *dev)
1139{
1140 struct rhine_private *rp = netdev_priv(dev);
1141 dma_addr_t next;
1142 int i;
1143
1144 rp->dirty_rx = rp->cur_rx = 0;
1145
1146 rp->rx_buf_sz = (dev->mtu <= 1500 ? PKT_BUF_SZ : dev->mtu + 32);
1147 rp->rx_head_desc = &rp->rx_ring[0];
1148 next = rp->rx_ring_dma;
1149
1150 /* Init the ring entries */
1151 for (i = 0; i < RX_RING_SIZE; i++) {
1152 rp->rx_ring[i].rx_status = 0;
1153 rp->rx_ring[i].desc_length = cpu_to_le32(rp->rx_buf_sz);
1154 next += sizeof(struct rx_desc);
1155 rp->rx_ring[i].next_desc = cpu_to_le32(next);
1156 rp->rx_skbuff[i] = NULL;
1157 }
1158 /* Mark the last entry as wrapping the ring. */
1159 rp->rx_ring[i-1].next_desc = cpu_to_le32(rp->rx_ring_dma);
1160
1161 /* Fill in the Rx buffers. Handle allocation failure gracefully. */
1162 for (i = 0; i < RX_RING_SIZE; i++) {
Kevin Lob26b5552008-08-27 11:35:09 +08001163 struct sk_buff *skb = netdev_alloc_skb(dev, rp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 rp->rx_skbuff[i] = skb;
1165 if (skb == NULL)
1166 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167
1168 rp->rx_skbuff_dma[i] =
David S. Miller689be432005-06-28 15:25:31 -07001169 pci_map_single(rp->pdev, skb->data, rp->rx_buf_sz,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 PCI_DMA_FROMDEVICE);
1171
1172 rp->rx_ring[i].addr = cpu_to_le32(rp->rx_skbuff_dma[i]);
1173 rp->rx_ring[i].rx_status = cpu_to_le32(DescOwn);
1174 }
1175 rp->dirty_rx = (unsigned int)(i - RX_RING_SIZE);
1176}
1177
1178static void free_rbufs(struct net_device* dev)
1179{
1180 struct rhine_private *rp = netdev_priv(dev);
1181 int i;
1182
1183 /* Free all the skbuffs in the Rx queue. */
1184 for (i = 0; i < RX_RING_SIZE; i++) {
1185 rp->rx_ring[i].rx_status = 0;
1186 rp->rx_ring[i].addr = cpu_to_le32(0xBADF00D0); /* An invalid address. */
1187 if (rp->rx_skbuff[i]) {
1188 pci_unmap_single(rp->pdev,
1189 rp->rx_skbuff_dma[i],
1190 rp->rx_buf_sz, PCI_DMA_FROMDEVICE);
1191 dev_kfree_skb(rp->rx_skbuff[i]);
1192 }
1193 rp->rx_skbuff[i] = NULL;
1194 }
1195}
1196
1197static void alloc_tbufs(struct net_device* dev)
1198{
1199 struct rhine_private *rp = netdev_priv(dev);
1200 dma_addr_t next;
1201 int i;
1202
1203 rp->dirty_tx = rp->cur_tx = 0;
1204 next = rp->tx_ring_dma;
1205 for (i = 0; i < TX_RING_SIZE; i++) {
1206 rp->tx_skbuff[i] = NULL;
1207 rp->tx_ring[i].tx_status = 0;
1208 rp->tx_ring[i].desc_length = cpu_to_le32(TXDESC);
1209 next += sizeof(struct tx_desc);
1210 rp->tx_ring[i].next_desc = cpu_to_le32(next);
Roger Luethi4be5de22006-04-04 20:49:16 +02001211 if (rp->quirks & rqRhineI)
1212 rp->tx_buf[i] = &rp->tx_bufs[i * PKT_BUF_SZ];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 }
1214 rp->tx_ring[i-1].next_desc = cpu_to_le32(rp->tx_ring_dma);
1215
1216}
1217
1218static void free_tbufs(struct net_device* dev)
1219{
1220 struct rhine_private *rp = netdev_priv(dev);
1221 int i;
1222
1223 for (i = 0; i < TX_RING_SIZE; i++) {
1224 rp->tx_ring[i].tx_status = 0;
1225 rp->tx_ring[i].desc_length = cpu_to_le32(TXDESC);
1226 rp->tx_ring[i].addr = cpu_to_le32(0xBADF00D0); /* An invalid address. */
1227 if (rp->tx_skbuff[i]) {
1228 if (rp->tx_skbuff_dma[i]) {
1229 pci_unmap_single(rp->pdev,
1230 rp->tx_skbuff_dma[i],
1231 rp->tx_skbuff[i]->len,
1232 PCI_DMA_TODEVICE);
1233 }
1234 dev_kfree_skb(rp->tx_skbuff[i]);
1235 }
1236 rp->tx_skbuff[i] = NULL;
1237 rp->tx_buf[i] = NULL;
1238 }
1239}
1240
1241static void rhine_check_media(struct net_device *dev, unsigned int init_media)
1242{
1243 struct rhine_private *rp = netdev_priv(dev);
1244 void __iomem *ioaddr = rp->base;
1245
Francois Romieufc3e0f82012-01-07 22:39:37 +01001246 mii_check_media(&rp->mii_if, netif_msg_link(rp), init_media);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247
1248 if (rp->mii_if.full_duplex)
1249 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1FDuplex,
1250 ioaddr + ChipCmd1);
1251 else
1252 iowrite8(ioread8(ioaddr + ChipCmd1) & ~Cmd1FDuplex,
1253 ioaddr + ChipCmd1);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001254
1255 netif_info(rp, link, dev, "force_media %d, carrier %d\n",
1256 rp->mii_if.force_media, netif_carrier_ok(dev));
Roger Luethi00b428c2006-03-28 20:53:56 +02001257}
1258
1259/* Called after status of force_media possibly changed */
Adrian Bunk0761be42006-04-10 23:22:21 -07001260static void rhine_set_carrier(struct mii_if_info *mii)
Roger Luethi00b428c2006-03-28 20:53:56 +02001261{
Francois Romieufc3e0f82012-01-07 22:39:37 +01001262 struct net_device *dev = mii->dev;
1263 struct rhine_private *rp = netdev_priv(dev);
1264
Roger Luethi00b428c2006-03-28 20:53:56 +02001265 if (mii->force_media) {
1266 /* autoneg is off: Link is always assumed to be up */
Francois Romieufc3e0f82012-01-07 22:39:37 +01001267 if (!netif_carrier_ok(dev))
1268 netif_carrier_on(dev);
1269 } else /* Let MMI library update carrier status */
1270 rhine_check_media(dev, 0);
1271
1272 netif_info(rp, link, dev, "force_media %d, carrier %d\n",
1273 mii->force_media, netif_carrier_ok(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274}
1275
Roger Luethi38f49e82010-12-06 00:59:40 +00001276/**
1277 * rhine_set_cam - set CAM multicast filters
1278 * @ioaddr: register block of this Rhine
1279 * @idx: multicast CAM index [0..MCAM_SIZE-1]
1280 * @addr: multicast address (6 bytes)
1281 *
1282 * Load addresses into multicast filters.
1283 */
1284static void rhine_set_cam(void __iomem *ioaddr, int idx, u8 *addr)
1285{
1286 int i;
1287
1288 iowrite8(CAMC_CAMEN, ioaddr + CamCon);
1289 wmb();
1290
1291 /* Paranoid -- idx out of range should never happen */
1292 idx &= (MCAM_SIZE - 1);
1293
1294 iowrite8((u8) idx, ioaddr + CamAddr);
1295
1296 for (i = 0; i < 6; i++, addr++)
1297 iowrite8(*addr, ioaddr + MulticastFilter0 + i);
1298 udelay(10);
1299 wmb();
1300
1301 iowrite8(CAMC_CAMWR | CAMC_CAMEN, ioaddr + CamCon);
1302 udelay(10);
1303
1304 iowrite8(0, ioaddr + CamCon);
1305}
1306
1307/**
1308 * rhine_set_vlan_cam - set CAM VLAN filters
1309 * @ioaddr: register block of this Rhine
1310 * @idx: VLAN CAM index [0..VCAM_SIZE-1]
1311 * @addr: VLAN ID (2 bytes)
1312 *
1313 * Load addresses into VLAN filters.
1314 */
1315static void rhine_set_vlan_cam(void __iomem *ioaddr, int idx, u8 *addr)
1316{
1317 iowrite8(CAMC_CAMEN | CAMC_VCAMSL, ioaddr + CamCon);
1318 wmb();
1319
1320 /* Paranoid -- idx out of range should never happen */
1321 idx &= (VCAM_SIZE - 1);
1322
1323 iowrite8((u8) idx, ioaddr + CamAddr);
1324
1325 iowrite16(*((u16 *) addr), ioaddr + MulticastFilter0 + 6);
1326 udelay(10);
1327 wmb();
1328
1329 iowrite8(CAMC_CAMWR | CAMC_CAMEN, ioaddr + CamCon);
1330 udelay(10);
1331
1332 iowrite8(0, ioaddr + CamCon);
1333}
1334
1335/**
1336 * rhine_set_cam_mask - set multicast CAM mask
1337 * @ioaddr: register block of this Rhine
1338 * @mask: multicast CAM mask
1339 *
1340 * Mask sets multicast filters active/inactive.
1341 */
1342static void rhine_set_cam_mask(void __iomem *ioaddr, u32 mask)
1343{
1344 iowrite8(CAMC_CAMEN, ioaddr + CamCon);
1345 wmb();
1346
1347 /* write mask */
1348 iowrite32(mask, ioaddr + CamMask);
1349
1350 /* disable CAMEN */
1351 iowrite8(0, ioaddr + CamCon);
1352}
1353
1354/**
1355 * rhine_set_vlan_cam_mask - set VLAN CAM mask
1356 * @ioaddr: register block of this Rhine
1357 * @mask: VLAN CAM mask
1358 *
1359 * Mask sets VLAN filters active/inactive.
1360 */
1361static void rhine_set_vlan_cam_mask(void __iomem *ioaddr, u32 mask)
1362{
1363 iowrite8(CAMC_CAMEN | CAMC_VCAMSL, ioaddr + CamCon);
1364 wmb();
1365
1366 /* write mask */
1367 iowrite32(mask, ioaddr + CamMask);
1368
1369 /* disable CAMEN */
1370 iowrite8(0, ioaddr + CamCon);
1371}
1372
1373/**
1374 * rhine_init_cam_filter - initialize CAM filters
1375 * @dev: network device
1376 *
1377 * Initialize (disable) hardware VLAN and multicast support on this
1378 * Rhine.
1379 */
1380static void rhine_init_cam_filter(struct net_device *dev)
1381{
1382 struct rhine_private *rp = netdev_priv(dev);
1383 void __iomem *ioaddr = rp->base;
1384
1385 /* Disable all CAMs */
1386 rhine_set_vlan_cam_mask(ioaddr, 0);
1387 rhine_set_cam_mask(ioaddr, 0);
1388
1389 /* disable hardware VLAN support */
1390 BYTE_REG_BITS_ON(TCR_PQEN, ioaddr + TxConfig);
1391 BYTE_REG_BITS_OFF(BCR1_VIDFR, ioaddr + PCIBusConfig1);
1392}
1393
1394/**
1395 * rhine_update_vcam - update VLAN CAM filters
1396 * @rp: rhine_private data of this Rhine
1397 *
1398 * Update VLAN CAM filters to match configuration change.
1399 */
1400static void rhine_update_vcam(struct net_device *dev)
1401{
1402 struct rhine_private *rp = netdev_priv(dev);
1403 void __iomem *ioaddr = rp->base;
1404 u16 vid;
1405 u32 vCAMmask = 0; /* 32 vCAMs (6105M and better) */
1406 unsigned int i = 0;
1407
1408 for_each_set_bit(vid, rp->active_vlans, VLAN_N_VID) {
1409 rhine_set_vlan_cam(ioaddr, i, (u8 *)&vid);
1410 vCAMmask |= 1 << i;
1411 if (++i >= VCAM_SIZE)
1412 break;
1413 }
1414 rhine_set_vlan_cam_mask(ioaddr, vCAMmask);
1415}
1416
Jiri Pirko8e586132011-12-08 19:52:37 -05001417static int rhine_vlan_rx_add_vid(struct net_device *dev, unsigned short vid)
Roger Luethi38f49e82010-12-06 00:59:40 +00001418{
1419 struct rhine_private *rp = netdev_priv(dev);
1420
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001421 spin_lock_bh(&rp->lock);
Roger Luethi38f49e82010-12-06 00:59:40 +00001422 set_bit(vid, rp->active_vlans);
1423 rhine_update_vcam(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001424 spin_unlock_bh(&rp->lock);
Jiri Pirko8e586132011-12-08 19:52:37 -05001425 return 0;
Roger Luethi38f49e82010-12-06 00:59:40 +00001426}
1427
Jiri Pirko8e586132011-12-08 19:52:37 -05001428static int rhine_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
Roger Luethi38f49e82010-12-06 00:59:40 +00001429{
1430 struct rhine_private *rp = netdev_priv(dev);
1431
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001432 spin_lock_bh(&rp->lock);
Roger Luethi38f49e82010-12-06 00:59:40 +00001433 clear_bit(vid, rp->active_vlans);
1434 rhine_update_vcam(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001435 spin_unlock_bh(&rp->lock);
Jiri Pirko8e586132011-12-08 19:52:37 -05001436 return 0;
Roger Luethi38f49e82010-12-06 00:59:40 +00001437}
1438
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439static void init_registers(struct net_device *dev)
1440{
1441 struct rhine_private *rp = netdev_priv(dev);
1442 void __iomem *ioaddr = rp->base;
1443 int i;
1444
1445 for (i = 0; i < 6; i++)
1446 iowrite8(dev->dev_addr[i], ioaddr + StationAddr + i);
1447
1448 /* Initialize other registers. */
1449 iowrite16(0x0006, ioaddr + PCIBusConfig); /* Tune configuration??? */
1450 /* Configure initial FIFO thresholds. */
1451 iowrite8(0x20, ioaddr + TxConfig);
1452 rp->tx_thresh = 0x20;
1453 rp->rx_thresh = 0x60; /* Written in rhine_set_rx_mode(). */
1454
1455 iowrite32(rp->rx_ring_dma, ioaddr + RxRingPtr);
1456 iowrite32(rp->tx_ring_dma, ioaddr + TxRingPtr);
1457
1458 rhine_set_rx_mode(dev);
1459
Roger Luethi38f49e82010-12-06 00:59:40 +00001460 if (rp->pdev->revision >= VT6105M)
1461 rhine_init_cam_filter(dev);
1462
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001463 napi_enable(&rp->napi);
Stephen Hemmingerab197662006-08-14 23:00:18 -07001464
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001465 iowrite16(RHINE_EVENT & 0xffff, ioaddr + IntrEnable);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466
1467 iowrite16(CmdStart | CmdTxOn | CmdRxOn | (Cmd1NoTxPoll << 8),
1468 ioaddr + ChipCmd);
1469 rhine_check_media(dev, 1);
1470}
1471
1472/* Enable MII link status auto-polling (required for IntrLinkChange) */
Francois Romieua384a332012-01-07 22:19:36 +01001473static void rhine_enable_linkmon(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474{
Francois Romieua384a332012-01-07 22:19:36 +01001475 void __iomem *ioaddr = rp->base;
1476
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 iowrite8(0, ioaddr + MIICmd);
1478 iowrite8(MII_BMSR, ioaddr + MIIRegAddr);
1479 iowrite8(0x80, ioaddr + MIICmd);
1480
Francois Romieua384a332012-01-07 22:19:36 +01001481 rhine_wait_bit_high(rp, MIIRegAddr, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482
1483 iowrite8(MII_BMSR | 0x40, ioaddr + MIIRegAddr);
1484}
1485
1486/* Disable MII link status auto-polling (required for MDIO access) */
Francois Romieua384a332012-01-07 22:19:36 +01001487static void rhine_disable_linkmon(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488{
Francois Romieua384a332012-01-07 22:19:36 +01001489 void __iomem *ioaddr = rp->base;
1490
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491 iowrite8(0, ioaddr + MIICmd);
1492
Francois Romieua384a332012-01-07 22:19:36 +01001493 if (rp->quirks & rqRhineI) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494 iowrite8(0x01, ioaddr + MIIRegAddr); // MII_BMSR
1495
John W. Linville38bb6b22006-05-19 10:51:21 -04001496 /* Can be called from ISR. Evil. */
1497 mdelay(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498
1499 /* 0x80 must be set immediately before turning it off */
1500 iowrite8(0x80, ioaddr + MIICmd);
1501
Francois Romieua384a332012-01-07 22:19:36 +01001502 rhine_wait_bit_high(rp, MIIRegAddr, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503
1504 /* Heh. Now clear 0x80 again. */
1505 iowrite8(0, ioaddr + MIICmd);
1506 }
1507 else
Francois Romieua384a332012-01-07 22:19:36 +01001508 rhine_wait_bit_high(rp, MIIRegAddr, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509}
1510
1511/* Read and write over the MII Management Data I/O (MDIO) interface. */
1512
1513static int mdio_read(struct net_device *dev, int phy_id, int regnum)
1514{
1515 struct rhine_private *rp = netdev_priv(dev);
1516 void __iomem *ioaddr = rp->base;
1517 int result;
1518
Francois Romieua384a332012-01-07 22:19:36 +01001519 rhine_disable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520
1521 /* rhine_disable_linkmon already cleared MIICmd */
1522 iowrite8(phy_id, ioaddr + MIIPhyAddr);
1523 iowrite8(regnum, ioaddr + MIIRegAddr);
1524 iowrite8(0x40, ioaddr + MIICmd); /* Trigger read */
Francois Romieua384a332012-01-07 22:19:36 +01001525 rhine_wait_bit_low(rp, MIICmd, 0x40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 result = ioread16(ioaddr + MIIData);
1527
Francois Romieua384a332012-01-07 22:19:36 +01001528 rhine_enable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529 return result;
1530}
1531
1532static void mdio_write(struct net_device *dev, int phy_id, int regnum, int value)
1533{
1534 struct rhine_private *rp = netdev_priv(dev);
1535 void __iomem *ioaddr = rp->base;
1536
Francois Romieua384a332012-01-07 22:19:36 +01001537 rhine_disable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538
1539 /* rhine_disable_linkmon already cleared MIICmd */
1540 iowrite8(phy_id, ioaddr + MIIPhyAddr);
1541 iowrite8(regnum, ioaddr + MIIRegAddr);
1542 iowrite16(value, ioaddr + MIIData);
1543 iowrite8(0x20, ioaddr + MIICmd); /* Trigger write */
Francois Romieua384a332012-01-07 22:19:36 +01001544 rhine_wait_bit_low(rp, MIICmd, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545
Francois Romieua384a332012-01-07 22:19:36 +01001546 rhine_enable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547}
1548
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001549static void rhine_task_disable(struct rhine_private *rp)
1550{
1551 mutex_lock(&rp->task_lock);
1552 rp->task_enable = false;
1553 mutex_unlock(&rp->task_lock);
1554
1555 cancel_work_sync(&rp->slow_event_task);
1556 cancel_work_sync(&rp->reset_task);
1557}
1558
1559static void rhine_task_enable(struct rhine_private *rp)
1560{
1561 mutex_lock(&rp->task_lock);
1562 rp->task_enable = true;
1563 mutex_unlock(&rp->task_lock);
1564}
1565
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566static int rhine_open(struct net_device *dev)
1567{
1568 struct rhine_private *rp = netdev_priv(dev);
1569 void __iomem *ioaddr = rp->base;
1570 int rc;
1571
Julia Lawall76781382009-11-18 08:23:53 +00001572 rc = request_irq(rp->pdev->irq, rhine_interrupt, IRQF_SHARED, dev->name,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573 dev);
1574 if (rc)
1575 return rc;
1576
Francois Romieufc3e0f82012-01-07 22:39:37 +01001577 netif_dbg(rp, ifup, dev, "%s() irq %d\n", __func__, rp->pdev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578
1579 rc = alloc_ring(dev);
1580 if (rc) {
1581 free_irq(rp->pdev->irq, dev);
1582 return rc;
1583 }
1584 alloc_rbufs(dev);
1585 alloc_tbufs(dev);
1586 rhine_chip_reset(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001587 rhine_task_enable(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 init_registers(dev);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001589
1590 netif_dbg(rp, ifup, dev, "%s() Done - status %04x MII status: %04x\n",
1591 __func__, ioread16(ioaddr + ChipCmd),
1592 mdio_read(dev, rp->mii_if.phy_id, MII_BMSR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593
1594 netif_start_queue(dev);
1595
1596 return 0;
1597}
1598
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001599static void rhine_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600{
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001601 struct rhine_private *rp = container_of(work, struct rhine_private,
1602 reset_task);
1603 struct net_device *dev = rp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001605 mutex_lock(&rp->task_lock);
1606
1607 if (!rp->task_enable)
1608 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001610 napi_disable(&rp->napi);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001611 spin_lock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612
1613 /* clear all descriptors */
1614 free_tbufs(dev);
1615 free_rbufs(dev);
1616 alloc_tbufs(dev);
1617 alloc_rbufs(dev);
1618
1619 /* Reinitialize the hardware. */
1620 rhine_chip_reset(dev);
1621 init_registers(dev);
1622
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001623 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624
Eric Dumazet1ae5dc32010-05-10 05:01:31 -07001625 dev->trans_start = jiffies; /* prevent tx timeout */
Eric Dumazet553e2332009-05-27 10:34:50 +00001626 dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627 netif_wake_queue(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001628
1629out_unlock:
1630 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631}
1632
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001633static void rhine_tx_timeout(struct net_device *dev)
1634{
1635 struct rhine_private *rp = netdev_priv(dev);
1636 void __iomem *ioaddr = rp->base;
1637
Joe Perchesdf4511f2011-04-16 14:15:25 +00001638 netdev_warn(dev, "Transmit timed out, status %04x, PHY status %04x, resetting...\n",
1639 ioread16(ioaddr + IntrStatus),
1640 mdio_read(dev, rp->mii_if.phy_id, MII_BMSR));
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001641
1642 schedule_work(&rp->reset_task);
1643}
1644
Stephen Hemminger613573252009-08-31 19:50:58 +00001645static netdev_tx_t rhine_start_tx(struct sk_buff *skb,
1646 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647{
1648 struct rhine_private *rp = netdev_priv(dev);
1649 void __iomem *ioaddr = rp->base;
1650 unsigned entry;
1651
1652 /* Caution: the write order is important here, set the field
1653 with the "ownership" bits last. */
1654
1655 /* Calculate the next Tx descriptor entry. */
1656 entry = rp->cur_tx % TX_RING_SIZE;
1657
Herbert Xu5b057c62006-06-23 02:06:41 -07001658 if (skb_padto(skb, ETH_ZLEN))
Patrick McHardy6ed10652009-06-23 06:03:08 +00001659 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660
1661 rp->tx_skbuff[entry] = skb;
1662
1663 if ((rp->quirks & rqRhineI) &&
Patrick McHardy84fa7932006-08-29 16:44:56 -07001664 (((unsigned long)skb->data & 3) || skb_shinfo(skb)->nr_frags != 0 || skb->ip_summed == CHECKSUM_PARTIAL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665 /* Must use alignment buffer. */
1666 if (skb->len > PKT_BUF_SZ) {
1667 /* packet too long, drop it */
1668 dev_kfree_skb(skb);
1669 rp->tx_skbuff[entry] = NULL;
Eric Dumazet553e2332009-05-27 10:34:50 +00001670 dev->stats.tx_dropped++;
Patrick McHardy6ed10652009-06-23 06:03:08 +00001671 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672 }
Craig Brind3e0d1672006-04-27 02:30:46 -07001673
1674 /* Padding is not copied and so must be redone. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675 skb_copy_and_csum_dev(skb, rp->tx_buf[entry]);
Craig Brind3e0d1672006-04-27 02:30:46 -07001676 if (skb->len < ETH_ZLEN)
1677 memset(rp->tx_buf[entry] + skb->len, 0,
1678 ETH_ZLEN - skb->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679 rp->tx_skbuff_dma[entry] = 0;
1680 rp->tx_ring[entry].addr = cpu_to_le32(rp->tx_bufs_dma +
1681 (rp->tx_buf[entry] -
1682 rp->tx_bufs));
1683 } else {
1684 rp->tx_skbuff_dma[entry] =
1685 pci_map_single(rp->pdev, skb->data, skb->len,
1686 PCI_DMA_TODEVICE);
1687 rp->tx_ring[entry].addr = cpu_to_le32(rp->tx_skbuff_dma[entry]);
1688 }
1689
1690 rp->tx_ring[entry].desc_length =
1691 cpu_to_le32(TXDESC | (skb->len >= ETH_ZLEN ? skb->len : ETH_ZLEN));
1692
Roger Luethi38f49e82010-12-06 00:59:40 +00001693 if (unlikely(vlan_tx_tag_present(skb))) {
1694 rp->tx_ring[entry].tx_status = cpu_to_le32((vlan_tx_tag_get(skb)) << 16);
1695 /* request tagging */
1696 rp->tx_ring[entry].desc_length |= cpu_to_le32(0x020000);
1697 }
1698 else
1699 rp->tx_ring[entry].tx_status = 0;
1700
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701 /* lock eth irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702 wmb();
Roger Luethi38f49e82010-12-06 00:59:40 +00001703 rp->tx_ring[entry].tx_status |= cpu_to_le32(DescOwn);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704 wmb();
1705
1706 rp->cur_tx++;
1707
1708 /* Non-x86 Todo: explicitly flush cache lines here. */
1709
Roger Luethi38f49e82010-12-06 00:59:40 +00001710 if (vlan_tx_tag_present(skb))
1711 /* Tx queues are bits 7-0 (first Tx queue: bit 7) */
1712 BYTE_REG_BITS_ON(1 << 7, ioaddr + TQWake);
1713
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714 /* Wake the potentially-idle transmit channel */
1715 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1TxDemand,
1716 ioaddr + ChipCmd1);
1717 IOSYNC;
1718
1719 if (rp->cur_tx == rp->dirty_tx + TX_QUEUE_LEN)
1720 netif_stop_queue(dev);
1721
Francois Romieufc3e0f82012-01-07 22:39:37 +01001722 netif_dbg(rp, tx_queued, dev, "Transmit frame #%d queued in slot %d\n",
1723 rp->cur_tx - 1, entry);
1724
Patrick McHardy6ed10652009-06-23 06:03:08 +00001725 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726}
1727
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001728static void rhine_irq_disable(struct rhine_private *rp)
1729{
1730 iowrite16(0x0000, rp->base + IntrEnable);
1731 mmiowb();
1732}
1733
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734/* The interrupt handler does all of the Rx thread work and cleans up
1735 after the Tx thread. */
David Howells7d12e782006-10-05 14:55:46 +01001736static irqreturn_t rhine_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737{
1738 struct net_device *dev = dev_instance;
1739 struct rhine_private *rp = netdev_priv(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001740 u32 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741 int handled = 0;
1742
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001743 status = rhine_get_events(rp);
1744
Francois Romieufc3e0f82012-01-07 22:39:37 +01001745 netif_dbg(rp, intr, dev, "Interrupt, status %08x\n", status);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001746
1747 if (status & RHINE_EVENT) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748 handled = 1;
1749
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001750 rhine_irq_disable(rp);
1751 napi_schedule(&rp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752 }
1753
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001754 if (status & ~(IntrLinkChange | IntrStatsMax | RHINE_EVENT_NAPI)) {
Francois Romieufc3e0f82012-01-07 22:39:37 +01001755 netif_err(rp, intr, dev, "Something Wicked happened! %08x\n",
1756 status);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001757 }
1758
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759 return IRQ_RETVAL(handled);
1760}
1761
1762/* This routine is logically part of the interrupt handler, but isolated
1763 for clarity. */
1764static void rhine_tx(struct net_device *dev)
1765{
1766 struct rhine_private *rp = netdev_priv(dev);
1767 int txstatus = 0, entry = rp->dirty_tx % TX_RING_SIZE;
1768
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769 /* find and cleanup dirty tx descriptors */
1770 while (rp->dirty_tx != rp->cur_tx) {
1771 txstatus = le32_to_cpu(rp->tx_ring[entry].tx_status);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001772 netif_dbg(rp, tx_done, dev, "Tx scavenge %d status %08x\n",
1773 entry, txstatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774 if (txstatus & DescOwn)
1775 break;
1776 if (txstatus & 0x8000) {
Francois Romieufc3e0f82012-01-07 22:39:37 +01001777 netif_dbg(rp, tx_done, dev,
1778 "Transmit error, Tx status %08x\n", txstatus);
Eric Dumazet553e2332009-05-27 10:34:50 +00001779 dev->stats.tx_errors++;
1780 if (txstatus & 0x0400)
1781 dev->stats.tx_carrier_errors++;
1782 if (txstatus & 0x0200)
1783 dev->stats.tx_window_errors++;
1784 if (txstatus & 0x0100)
1785 dev->stats.tx_aborted_errors++;
1786 if (txstatus & 0x0080)
1787 dev->stats.tx_heartbeat_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788 if (((rp->quirks & rqRhineI) && txstatus & 0x0002) ||
1789 (txstatus & 0x0800) || (txstatus & 0x1000)) {
Eric Dumazet553e2332009-05-27 10:34:50 +00001790 dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791 rp->tx_ring[entry].tx_status = cpu_to_le32(DescOwn);
1792 break; /* Keep the skb - we try again */
1793 }
1794 /* Transmitter restarted in 'abnormal' handler. */
1795 } else {
1796 if (rp->quirks & rqRhineI)
Eric Dumazet553e2332009-05-27 10:34:50 +00001797 dev->stats.collisions += (txstatus >> 3) & 0x0F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798 else
Eric Dumazet553e2332009-05-27 10:34:50 +00001799 dev->stats.collisions += txstatus & 0x0F;
Francois Romieufc3e0f82012-01-07 22:39:37 +01001800 netif_dbg(rp, tx_done, dev, "collisions: %1.1x:%1.1x\n",
1801 (txstatus >> 3) & 0xF, txstatus & 0xF);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00001802
1803 u64_stats_update_begin(&rp->tx_stats.syncp);
1804 rp->tx_stats.bytes += rp->tx_skbuff[entry]->len;
1805 rp->tx_stats.packets++;
1806 u64_stats_update_end(&rp->tx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807 }
1808 /* Free the original skb. */
1809 if (rp->tx_skbuff_dma[entry]) {
1810 pci_unmap_single(rp->pdev,
1811 rp->tx_skbuff_dma[entry],
1812 rp->tx_skbuff[entry]->len,
1813 PCI_DMA_TODEVICE);
1814 }
1815 dev_kfree_skb_irq(rp->tx_skbuff[entry]);
1816 rp->tx_skbuff[entry] = NULL;
1817 entry = (++rp->dirty_tx) % TX_RING_SIZE;
1818 }
1819 if ((rp->cur_tx - rp->dirty_tx) < TX_QUEUE_LEN - 4)
1820 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821}
1822
Roger Luethi38f49e82010-12-06 00:59:40 +00001823/**
1824 * rhine_get_vlan_tci - extract TCI from Rx data buffer
1825 * @skb: pointer to sk_buff
1826 * @data_size: used data area of the buffer including CRC
1827 *
1828 * If hardware VLAN tag extraction is enabled and the chip indicates a 802.1Q
1829 * packet, the extracted 802.1Q header (2 bytes TPID + 2 bytes TCI) is 4-byte
1830 * aligned following the CRC.
1831 */
1832static inline u16 rhine_get_vlan_tci(struct sk_buff *skb, int data_size)
1833{
1834 u8 *trailer = (u8 *)skb->data + ((data_size + 3) & ~3) + 2;
Harvey Harrison4562b2f2011-03-28 17:08:59 +00001835 return be16_to_cpup((__be16 *)trailer);
Roger Luethi38f49e82010-12-06 00:59:40 +00001836}
1837
Roger Luethi633949a2006-08-14 23:00:17 -07001838/* Process up to limit frames from receive ring */
1839static int rhine_rx(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840{
1841 struct rhine_private *rp = netdev_priv(dev);
Roger Luethi633949a2006-08-14 23:00:17 -07001842 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843 int entry = rp->cur_rx % RX_RING_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844
Francois Romieufc3e0f82012-01-07 22:39:37 +01001845 netif_dbg(rp, rx_status, dev, "%s(), entry %d status %08x\n", __func__,
1846 entry, le32_to_cpu(rp->rx_head_desc->rx_status));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847
1848 /* If EOP is set on the next entry, it's a new packet. Send it up. */
Roger Luethi633949a2006-08-14 23:00:17 -07001849 for (count = 0; count < limit; ++count) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850 struct rx_desc *desc = rp->rx_head_desc;
1851 u32 desc_status = le32_to_cpu(desc->rx_status);
Roger Luethi38f49e82010-12-06 00:59:40 +00001852 u32 desc_length = le32_to_cpu(desc->desc_length);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001853 int data_size = desc_status >> 16;
1854
Roger Luethi633949a2006-08-14 23:00:17 -07001855 if (desc_status & DescOwn)
1856 break;
1857
Francois Romieufc3e0f82012-01-07 22:39:37 +01001858 netif_dbg(rp, rx_status, dev, "%s() status %08x\n", __func__,
1859 desc_status);
Roger Luethi633949a2006-08-14 23:00:17 -07001860
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861 if ((desc_status & (RxWholePkt | RxErr)) != RxWholePkt) {
1862 if ((desc_status & RxWholePkt) != RxWholePkt) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001863 netdev_warn(dev,
1864 "Oversized Ethernet frame spanned multiple buffers, "
1865 "entry %#x length %d status %08x!\n",
1866 entry, data_size,
1867 desc_status);
1868 netdev_warn(dev,
1869 "Oversized Ethernet frame %p vs %p\n",
1870 rp->rx_head_desc,
1871 &rp->rx_ring[entry]);
Eric Dumazet553e2332009-05-27 10:34:50 +00001872 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873 } else if (desc_status & RxErr) {
1874 /* There was a error. */
Francois Romieufc3e0f82012-01-07 22:39:37 +01001875 netif_dbg(rp, rx_err, dev,
1876 "%s() Rx error %08x\n", __func__,
1877 desc_status);
Eric Dumazet553e2332009-05-27 10:34:50 +00001878 dev->stats.rx_errors++;
1879 if (desc_status & 0x0030)
1880 dev->stats.rx_length_errors++;
1881 if (desc_status & 0x0048)
1882 dev->stats.rx_fifo_errors++;
1883 if (desc_status & 0x0004)
1884 dev->stats.rx_frame_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885 if (desc_status & 0x0002) {
1886 /* this can also be updated outside the interrupt handler */
1887 spin_lock(&rp->lock);
Eric Dumazet553e2332009-05-27 10:34:50 +00001888 dev->stats.rx_crc_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889 spin_unlock(&rp->lock);
1890 }
1891 }
1892 } else {
Eric Dumazet89d71a62009-10-13 05:34:20 +00001893 struct sk_buff *skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 /* Length should omit the CRC */
1895 int pkt_len = data_size - 4;
Roger Luethi38f49e82010-12-06 00:59:40 +00001896 u16 vlan_tci = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897
1898 /* Check if the packet is long enough to accept without
1899 copying to a minimally-sized skbuff. */
Eric Dumazet89d71a62009-10-13 05:34:20 +00001900 if (pkt_len < rx_copybreak)
1901 skb = netdev_alloc_skb_ip_align(dev, pkt_len);
1902 if (skb) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903 pci_dma_sync_single_for_cpu(rp->pdev,
1904 rp->rx_skbuff_dma[entry],
1905 rp->rx_buf_sz,
1906 PCI_DMA_FROMDEVICE);
1907
David S. Miller8c7b7fa2007-07-10 22:08:12 -07001908 skb_copy_to_linear_data(skb,
David S. Miller689be432005-06-28 15:25:31 -07001909 rp->rx_skbuff[entry]->data,
David S. Miller8c7b7fa2007-07-10 22:08:12 -07001910 pkt_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911 skb_put(skb, pkt_len);
1912 pci_dma_sync_single_for_device(rp->pdev,
1913 rp->rx_skbuff_dma[entry],
1914 rp->rx_buf_sz,
1915 PCI_DMA_FROMDEVICE);
1916 } else {
1917 skb = rp->rx_skbuff[entry];
1918 if (skb == NULL) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001919 netdev_err(dev, "Inconsistent Rx descriptor chain\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920 break;
1921 }
1922 rp->rx_skbuff[entry] = NULL;
1923 skb_put(skb, pkt_len);
1924 pci_unmap_single(rp->pdev,
1925 rp->rx_skbuff_dma[entry],
1926 rp->rx_buf_sz,
1927 PCI_DMA_FROMDEVICE);
1928 }
Roger Luethi38f49e82010-12-06 00:59:40 +00001929
1930 if (unlikely(desc_length & DescTag))
1931 vlan_tci = rhine_get_vlan_tci(skb, data_size);
1932
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933 skb->protocol = eth_type_trans(skb, dev);
Roger Luethi38f49e82010-12-06 00:59:40 +00001934
1935 if (unlikely(desc_length & DescTag))
1936 __vlan_hwaccel_put_tag(skb, vlan_tci);
Roger Luethi633949a2006-08-14 23:00:17 -07001937 netif_receive_skb(skb);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00001938
1939 u64_stats_update_begin(&rp->rx_stats.syncp);
1940 rp->rx_stats.bytes += pkt_len;
1941 rp->rx_stats.packets++;
1942 u64_stats_update_end(&rp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943 }
1944 entry = (++rp->cur_rx) % RX_RING_SIZE;
1945 rp->rx_head_desc = &rp->rx_ring[entry];
1946 }
1947
1948 /* Refill the Rx ring buffers. */
1949 for (; rp->cur_rx - rp->dirty_rx > 0; rp->dirty_rx++) {
1950 struct sk_buff *skb;
1951 entry = rp->dirty_rx % RX_RING_SIZE;
1952 if (rp->rx_skbuff[entry] == NULL) {
Kevin Lob26b5552008-08-27 11:35:09 +08001953 skb = netdev_alloc_skb(dev, rp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954 rp->rx_skbuff[entry] = skb;
1955 if (skb == NULL)
1956 break; /* Better luck next round. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957 rp->rx_skbuff_dma[entry] =
David S. Miller689be432005-06-28 15:25:31 -07001958 pci_map_single(rp->pdev, skb->data,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959 rp->rx_buf_sz,
1960 PCI_DMA_FROMDEVICE);
1961 rp->rx_ring[entry].addr = cpu_to_le32(rp->rx_skbuff_dma[entry]);
1962 }
1963 rp->rx_ring[entry].rx_status = cpu_to_le32(DescOwn);
1964 }
Roger Luethi633949a2006-08-14 23:00:17 -07001965
1966 return count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967}
1968
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969static void rhine_restart_tx(struct net_device *dev) {
1970 struct rhine_private *rp = netdev_priv(dev);
1971 void __iomem *ioaddr = rp->base;
1972 int entry = rp->dirty_tx % TX_RING_SIZE;
1973 u32 intr_status;
1974
1975 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001976 * If new errors occurred, we need to sort them out before doing Tx.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977 * In that case the ISR will be back here RSN anyway.
1978 */
Francois Romieua20a28b2011-12-30 14:53:58 +01001979 intr_status = rhine_get_events(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980
1981 if ((intr_status & IntrTxErrSummary) == 0) {
1982
1983 /* We know better than the chip where it should continue. */
1984 iowrite32(rp->tx_ring_dma + entry * sizeof(struct tx_desc),
1985 ioaddr + TxRingPtr);
1986
1987 iowrite8(ioread8(ioaddr + ChipCmd) | CmdTxOn,
1988 ioaddr + ChipCmd);
Roger Luethi38f49e82010-12-06 00:59:40 +00001989
1990 if (rp->tx_ring[entry].desc_length & cpu_to_le32(0x020000))
1991 /* Tx queues are bits 7-0 (first Tx queue: bit 7) */
1992 BYTE_REG_BITS_ON(1 << 7, ioaddr + TQWake);
1993
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1TxDemand,
1995 ioaddr + ChipCmd1);
1996 IOSYNC;
1997 }
1998 else {
1999 /* This should never happen */
Francois Romieufc3e0f82012-01-07 22:39:37 +01002000 netif_warn(rp, tx_err, dev, "another error occurred %08x\n",
2001 intr_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002002 }
2003
2004}
2005
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002006static void rhine_slow_event_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002007{
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002008 struct rhine_private *rp =
2009 container_of(work, struct rhine_private, slow_event_task);
2010 struct net_device *dev = rp->dev;
2011 u32 intr_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002013 mutex_lock(&rp->task_lock);
2014
2015 if (!rp->task_enable)
2016 goto out_unlock;
2017
2018 intr_status = rhine_get_events(rp);
2019 rhine_ack_events(rp, intr_status & RHINE_EVENT_SLOW);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020
2021 if (intr_status & IntrLinkChange)
John W. Linville38bb6b22006-05-19 10:51:21 -04002022 rhine_check_media(dev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023
Francois Romieufc3e0f82012-01-07 22:39:37 +01002024 if (intr_status & IntrPCIErr)
2025 netif_warn(rp, hw, dev, "PCI error\n");
2026
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002027 napi_disable(&rp->napi);
2028 rhine_irq_disable(rp);
2029 /* Slow and safe. Consider __napi_schedule as a replacement ? */
2030 napi_enable(&rp->napi);
2031 napi_schedule(&rp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002032
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002033out_unlock:
2034 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002035}
2036
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002037static struct rtnl_link_stats64 *
2038rhine_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039{
2040 struct rhine_private *rp = netdev_priv(dev);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002041 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002043 spin_lock_bh(&rp->lock);
2044 rhine_update_rx_crc_and_missed_errord(rp);
2045 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002047 netdev_stats_to_stats64(stats, &dev->stats);
2048
2049 do {
2050 start = u64_stats_fetch_begin_bh(&rp->rx_stats.syncp);
2051 stats->rx_packets = rp->rx_stats.packets;
2052 stats->rx_bytes = rp->rx_stats.bytes;
2053 } while (u64_stats_fetch_retry_bh(&rp->rx_stats.syncp, start));
2054
2055 do {
2056 start = u64_stats_fetch_begin_bh(&rp->tx_stats.syncp);
2057 stats->tx_packets = rp->tx_stats.packets;
2058 stats->tx_bytes = rp->tx_stats.bytes;
2059 } while (u64_stats_fetch_retry_bh(&rp->tx_stats.syncp, start));
2060
2061 return stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062}
2063
2064static void rhine_set_rx_mode(struct net_device *dev)
2065{
2066 struct rhine_private *rp = netdev_priv(dev);
2067 void __iomem *ioaddr = rp->base;
2068 u32 mc_filter[2]; /* Multicast hash filter */
Roger Luethi38f49e82010-12-06 00:59:40 +00002069 u8 rx_mode = 0x0C; /* Note: 0x02=accept runt, 0x01=accept errs */
2070 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071
2072 if (dev->flags & IFF_PROMISC) { /* Set promiscuous. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073 rx_mode = 0x1C;
2074 iowrite32(0xffffffff, ioaddr + MulticastFilter0);
2075 iowrite32(0xffffffff, ioaddr + MulticastFilter1);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002076 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Joe Perches8e95a202009-12-03 07:58:21 +00002077 (dev->flags & IFF_ALLMULTI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078 /* Too many to match, or accept all multicasts. */
2079 iowrite32(0xffffffff, ioaddr + MulticastFilter0);
2080 iowrite32(0xffffffff, ioaddr + MulticastFilter1);
Roger Luethi38f49e82010-12-06 00:59:40 +00002081 } else if (rp->pdev->revision >= VT6105M) {
2082 int i = 0;
2083 u32 mCAMmask = 0; /* 32 mCAMs (6105M and better) */
2084 netdev_for_each_mc_addr(ha, dev) {
2085 if (i == MCAM_SIZE)
2086 break;
2087 rhine_set_cam(ioaddr, i, ha->addr);
2088 mCAMmask |= 1 << i;
2089 i++;
2090 }
2091 rhine_set_cam_mask(ioaddr, mCAMmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093 memset(mc_filter, 0, sizeof(mc_filter));
Jiri Pirko22bedad32010-04-01 21:22:57 +00002094 netdev_for_each_mc_addr(ha, dev) {
2095 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096
2097 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2098 }
2099 iowrite32(mc_filter[0], ioaddr + MulticastFilter0);
2100 iowrite32(mc_filter[1], ioaddr + MulticastFilter1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002101 }
Roger Luethi38f49e82010-12-06 00:59:40 +00002102 /* enable/disable VLAN receive filtering */
2103 if (rp->pdev->revision >= VT6105M) {
2104 if (dev->flags & IFF_PROMISC)
2105 BYTE_REG_BITS_OFF(BCR1_VIDFR, ioaddr + PCIBusConfig1);
2106 else
2107 BYTE_REG_BITS_ON(BCR1_VIDFR, ioaddr + PCIBusConfig1);
2108 }
2109 BYTE_REG_BITS_ON(rx_mode, ioaddr + RxConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110}
2111
2112static void netdev_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
2113{
2114 struct rhine_private *rp = netdev_priv(dev);
2115
Rick Jones23020ab2011-11-09 09:58:07 +00002116 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
2117 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
2118 strlcpy(info->bus_info, pci_name(rp->pdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119}
2120
2121static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2122{
2123 struct rhine_private *rp = netdev_priv(dev);
2124 int rc;
2125
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002126 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127 rc = mii_ethtool_gset(&rp->mii_if, cmd);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002128 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129
2130 return rc;
2131}
2132
2133static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2134{
2135 struct rhine_private *rp = netdev_priv(dev);
2136 int rc;
2137
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002138 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139 rc = mii_ethtool_sset(&rp->mii_if, cmd);
Roger Luethi00b428c2006-03-28 20:53:56 +02002140 rhine_set_carrier(&rp->mii_if);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002141 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142
2143 return rc;
2144}
2145
2146static int netdev_nway_reset(struct net_device *dev)
2147{
2148 struct rhine_private *rp = netdev_priv(dev);
2149
2150 return mii_nway_restart(&rp->mii_if);
2151}
2152
2153static u32 netdev_get_link(struct net_device *dev)
2154{
2155 struct rhine_private *rp = netdev_priv(dev);
2156
2157 return mii_link_ok(&rp->mii_if);
2158}
2159
2160static u32 netdev_get_msglevel(struct net_device *dev)
2161{
Francois Romieufc3e0f82012-01-07 22:39:37 +01002162 struct rhine_private *rp = netdev_priv(dev);
2163
2164 return rp->msg_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165}
2166
2167static void netdev_set_msglevel(struct net_device *dev, u32 value)
2168{
Francois Romieufc3e0f82012-01-07 22:39:37 +01002169 struct rhine_private *rp = netdev_priv(dev);
2170
2171 rp->msg_enable = value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002172}
2173
2174static void rhine_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2175{
2176 struct rhine_private *rp = netdev_priv(dev);
2177
2178 if (!(rp->quirks & rqWOL))
2179 return;
2180
2181 spin_lock_irq(&rp->lock);
2182 wol->supported = WAKE_PHY | WAKE_MAGIC |
2183 WAKE_UCAST | WAKE_MCAST | WAKE_BCAST; /* Untested */
2184 wol->wolopts = rp->wolopts;
2185 spin_unlock_irq(&rp->lock);
2186}
2187
2188static int rhine_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2189{
2190 struct rhine_private *rp = netdev_priv(dev);
2191 u32 support = WAKE_PHY | WAKE_MAGIC |
2192 WAKE_UCAST | WAKE_MCAST | WAKE_BCAST; /* Untested */
2193
2194 if (!(rp->quirks & rqWOL))
2195 return -EINVAL;
2196
2197 if (wol->wolopts & ~support)
2198 return -EINVAL;
2199
2200 spin_lock_irq(&rp->lock);
2201 rp->wolopts = wol->wolopts;
2202 spin_unlock_irq(&rp->lock);
2203
2204 return 0;
2205}
2206
Jeff Garzik7282d492006-09-13 14:30:00 -04002207static const struct ethtool_ops netdev_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002208 .get_drvinfo = netdev_get_drvinfo,
2209 .get_settings = netdev_get_settings,
2210 .set_settings = netdev_set_settings,
2211 .nway_reset = netdev_nway_reset,
2212 .get_link = netdev_get_link,
2213 .get_msglevel = netdev_get_msglevel,
2214 .set_msglevel = netdev_set_msglevel,
2215 .get_wol = rhine_get_wol,
2216 .set_wol = rhine_set_wol,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217};
2218
2219static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2220{
2221 struct rhine_private *rp = netdev_priv(dev);
2222 int rc;
2223
2224 if (!netif_running(dev))
2225 return -EINVAL;
2226
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002227 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228 rc = generic_mii_ioctl(&rp->mii_if, if_mii(rq), cmd, NULL);
Roger Luethi00b428c2006-03-28 20:53:56 +02002229 rhine_set_carrier(&rp->mii_if);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002230 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002231
2232 return rc;
2233}
2234
2235static int rhine_close(struct net_device *dev)
2236{
2237 struct rhine_private *rp = netdev_priv(dev);
2238 void __iomem *ioaddr = rp->base;
2239
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002240 rhine_task_disable(rp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002241 napi_disable(&rp->napi);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08002242 netif_stop_queue(dev);
2243
Francois Romieufc3e0f82012-01-07 22:39:37 +01002244 netif_dbg(rp, ifdown, dev, "Shutting down ethercard, status was %04x\n",
2245 ioread16(ioaddr + ChipCmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002246
2247 /* Switch to loopback mode to avoid hardware races. */
2248 iowrite8(rp->tx_thresh | 0x02, ioaddr + TxConfig);
2249
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002250 rhine_irq_disable(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251
2252 /* Stop the chip's Tx and Rx processes. */
2253 iowrite16(CmdStop, ioaddr + ChipCmd);
2254
Linus Torvalds1da177e2005-04-16 15:20:36 -07002255 free_irq(rp->pdev->irq, dev);
2256 free_rbufs(dev);
2257 free_tbufs(dev);
2258 free_ring(dev);
2259
2260 return 0;
2261}
2262
2263
Bill Pemberton76e239e2012-12-03 09:23:48 -05002264static void rhine_remove_one(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265{
2266 struct net_device *dev = pci_get_drvdata(pdev);
2267 struct rhine_private *rp = netdev_priv(dev);
2268
2269 unregister_netdev(dev);
2270
2271 pci_iounmap(pdev, rp->base);
2272 pci_release_regions(pdev);
2273
2274 free_netdev(dev);
2275 pci_disable_device(pdev);
2276 pci_set_drvdata(pdev, NULL);
2277}
2278
Greg Kroah-Hartmand18c3db2005-06-23 17:35:56 -07002279static void rhine_shutdown (struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002280{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002281 struct net_device *dev = pci_get_drvdata(pdev);
2282 struct rhine_private *rp = netdev_priv(dev);
2283 void __iomem *ioaddr = rp->base;
2284
2285 if (!(rp->quirks & rqWOL))
2286 return; /* Nothing to do for non-WOL adapters */
2287
2288 rhine_power_init(dev);
2289
2290 /* Make sure we use pattern 0, 1 and not 4, 5 */
2291 if (rp->quirks & rq6patterns)
Laura Garciaf11cf252008-02-23 18:56:35 +01002292 iowrite8(0x04, ioaddr + WOLcgClr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002293
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002294 spin_lock(&rp->lock);
2295
Linus Torvalds1da177e2005-04-16 15:20:36 -07002296 if (rp->wolopts & WAKE_MAGIC) {
2297 iowrite8(WOLmagic, ioaddr + WOLcrSet);
2298 /*
2299 * Turn EEPROM-controlled wake-up back on -- some hardware may
2300 * not cooperate otherwise.
2301 */
2302 iowrite8(ioread8(ioaddr + ConfigA) | 0x03, ioaddr + ConfigA);
2303 }
2304
2305 if (rp->wolopts & (WAKE_BCAST|WAKE_MCAST))
2306 iowrite8(WOLbmcast, ioaddr + WOLcgSet);
2307
2308 if (rp->wolopts & WAKE_PHY)
2309 iowrite8(WOLlnkon | WOLlnkoff, ioaddr + WOLcrSet);
2310
2311 if (rp->wolopts & WAKE_UCAST)
2312 iowrite8(WOLucast, ioaddr + WOLcrSet);
2313
2314 if (rp->wolopts) {
2315 /* Enable legacy WOL (for old motherboards) */
2316 iowrite8(0x01, ioaddr + PwcfgSet);
2317 iowrite8(ioread8(ioaddr + StickyHW) | 0x04, ioaddr + StickyHW);
2318 }
2319
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002320 spin_unlock(&rp->lock);
2321
Francois Romieue92b9b32012-01-07 22:58:27 +01002322 if (system_state == SYSTEM_POWER_OFF && !avoid_D3) {
Roger Luethib933b4d2006-08-14 23:00:21 -07002323 iowrite8(ioread8(ioaddr + StickyHW) | 0x03, ioaddr + StickyHW);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002324
Francois Romieue92b9b32012-01-07 22:58:27 +01002325 pci_wake_from_d3(pdev, true);
2326 pci_set_power_state(pdev, PCI_D3hot);
2327 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328}
2329
Francois Romieue92b9b32012-01-07 22:58:27 +01002330#ifdef CONFIG_PM_SLEEP
2331static int rhine_suspend(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002332{
Francois Romieue92b9b32012-01-07 22:58:27 +01002333 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002334 struct net_device *dev = pci_get_drvdata(pdev);
2335 struct rhine_private *rp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002336
2337 if (!netif_running(dev))
2338 return 0;
2339
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002340 rhine_task_disable(rp);
2341 rhine_irq_disable(rp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002342 napi_disable(&rp->napi);
Francois Romieu32b0f532008-07-11 00:30:14 +02002343
Linus Torvalds1da177e2005-04-16 15:20:36 -07002344 netif_device_detach(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002345
Greg Kroah-Hartmand18c3db2005-06-23 17:35:56 -07002346 rhine_shutdown(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002347
Linus Torvalds1da177e2005-04-16 15:20:36 -07002348 return 0;
2349}
2350
Francois Romieue92b9b32012-01-07 22:58:27 +01002351static int rhine_resume(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352{
Francois Romieue92b9b32012-01-07 22:58:27 +01002353 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002354 struct net_device *dev = pci_get_drvdata(pdev);
2355 struct rhine_private *rp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356
2357 if (!netif_running(dev))
2358 return 0;
2359
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360#ifdef USE_MMIO
2361 enable_mmio(rp->pioaddr, rp->quirks);
2362#endif
2363 rhine_power_init(dev);
2364 free_tbufs(dev);
2365 free_rbufs(dev);
2366 alloc_tbufs(dev);
2367 alloc_rbufs(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002368 rhine_task_enable(rp);
2369 spin_lock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002370 init_registers(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002371 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002372
2373 netif_device_attach(dev);
2374
2375 return 0;
2376}
Francois Romieue92b9b32012-01-07 22:58:27 +01002377
2378static SIMPLE_DEV_PM_OPS(rhine_pm_ops, rhine_suspend, rhine_resume);
2379#define RHINE_PM_OPS (&rhine_pm_ops)
2380
2381#else
2382
2383#define RHINE_PM_OPS NULL
2384
2385#endif /* !CONFIG_PM_SLEEP */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002386
2387static struct pci_driver rhine_driver = {
2388 .name = DRV_NAME,
2389 .id_table = rhine_pci_tbl,
2390 .probe = rhine_init_one,
Bill Pemberton76e239e2012-12-03 09:23:48 -05002391 .remove = rhine_remove_one,
Francois Romieue92b9b32012-01-07 22:58:27 +01002392 .shutdown = rhine_shutdown,
2393 .driver.pm = RHINE_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394};
2395
Roger Luethie84df482007-03-06 19:57:37 +01002396static struct dmi_system_id __initdata rhine_dmi_table[] = {
2397 {
2398 .ident = "EPIA-M",
2399 .matches = {
2400 DMI_MATCH(DMI_BIOS_VENDOR, "Award Software International, Inc."),
2401 DMI_MATCH(DMI_BIOS_VERSION, "6.00 PG"),
2402 },
2403 },
2404 {
2405 .ident = "KV7",
2406 .matches = {
2407 DMI_MATCH(DMI_BIOS_VENDOR, "Phoenix Technologies, LTD"),
2408 DMI_MATCH(DMI_BIOS_VERSION, "6.00 PG"),
2409 },
2410 },
2411 { NULL }
2412};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002413
2414static int __init rhine_init(void)
2415{
2416/* when a module, this is printed whether or not devices are found in probe */
2417#ifdef MODULE
Joe Perchesdf4511f2011-04-16 14:15:25 +00002418 pr_info("%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002419#endif
Roger Luethie84df482007-03-06 19:57:37 +01002420 if (dmi_check_system(rhine_dmi_table)) {
2421 /* these BIOSes fail at PXE boot if chip is in D3 */
Rusty Russelleb939922011-12-19 14:08:01 +00002422 avoid_D3 = true;
Joe Perchesdf4511f2011-04-16 14:15:25 +00002423 pr_warn("Broken BIOS detected, avoid_D3 enabled\n");
Roger Luethie84df482007-03-06 19:57:37 +01002424 }
2425 else if (avoid_D3)
Joe Perchesdf4511f2011-04-16 14:15:25 +00002426 pr_info("avoid_D3 set\n");
Roger Luethie84df482007-03-06 19:57:37 +01002427
Jeff Garzik29917622006-08-19 17:48:59 -04002428 return pci_register_driver(&rhine_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002429}
2430
2431
2432static void __exit rhine_cleanup(void)
2433{
2434 pci_unregister_driver(&rhine_driver);
2435}
2436
2437
2438module_init(rhine_init);
2439module_exit(rhine_cleanup);