Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Jerome Glisse. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Dave Airlie |
| 25 | * Alex Deucher |
| 26 | * Jerome Glisse |
| 27 | * Christian König |
| 28 | */ |
| 29 | #include <linux/seq_file.h> |
| 30 | #include <linux/slab.h> |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 31 | #include <linux/debugfs.h> |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 32 | #include <drm/drmP.h> |
| 33 | #include <drm/amdgpu_drm.h> |
| 34 | #include "amdgpu.h" |
| 35 | #include "atom.h" |
| 36 | |
| 37 | /* |
| 38 | * Rings |
| 39 | * Most engines on the GPU are fed via ring buffers. Ring |
| 40 | * buffers are areas of GPU accessible memory that the host |
| 41 | * writes commands into and the GPU reads commands out of. |
| 42 | * There is a rptr (read pointer) that determines where the |
| 43 | * GPU is currently reading, and a wptr (write pointer) |
| 44 | * which determines where the host has written. When the |
| 45 | * pointers are equal, the ring is idle. When the host |
| 46 | * writes commands to the ring buffer, it increments the |
| 47 | * wptr. The GPU then starts fetching commands and executes |
| 48 | * them until the pointers are equal again. |
| 49 | */ |
Christian König | eb43096 | 2016-04-13 11:36:00 +0200 | [diff] [blame] | 50 | static int amdgpu_debugfs_ring_init(struct amdgpu_device *adev, |
| 51 | struct amdgpu_ring *ring); |
Monk Liu | a909c6b | 2016-06-14 12:02:21 -0400 | [diff] [blame] | 52 | static void amdgpu_debugfs_ring_fini(struct amdgpu_ring *ring); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 53 | |
| 54 | /** |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 55 | * amdgpu_ring_alloc - allocate space on the ring buffer |
| 56 | * |
| 57 | * @adev: amdgpu_device pointer |
| 58 | * @ring: amdgpu_ring structure holding ring information |
| 59 | * @ndw: number of dwords to allocate in the ring buffer |
| 60 | * |
| 61 | * Allocate @ndw dwords in the ring buffer (all asics). |
| 62 | * Returns 0 on success, error on failure. |
| 63 | */ |
| 64 | int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw) |
| 65 | { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 66 | /* Align requested size with padding so unlock_commit can |
| 67 | * pad safely */ |
Christian König | 7988714 | 2016-10-05 16:09:32 +0200 | [diff] [blame] | 68 | ndw = (ndw + ring->funcs->align_mask) & ~ring->funcs->align_mask; |
Christian König | c7e6be2 | 2016-01-21 13:06:05 +0100 | [diff] [blame] | 69 | |
| 70 | /* Make sure we aren't trying to allocate more space |
| 71 | * than the maximum for one submission |
| 72 | */ |
| 73 | if (WARN_ON_ONCE(ndw > ring->max_dw)) |
| 74 | return -ENOMEM; |
| 75 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 76 | ring->count_dw = ndw; |
| 77 | ring->wptr_old = ring->wptr; |
Christian König | f06505b | 2016-07-20 13:49:34 +0200 | [diff] [blame] | 78 | |
| 79 | if (ring->funcs->begin_use) |
| 80 | ring->funcs->begin_use(ring); |
| 81 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 82 | return 0; |
| 83 | } |
| 84 | |
Jammy Zhou | edff0e2 | 2015-09-01 13:04:08 +0800 | [diff] [blame] | 85 | /** amdgpu_ring_insert_nop - insert NOP packets |
| 86 | * |
| 87 | * @ring: amdgpu_ring structure holding ring information |
| 88 | * @count: the number of NOP packets to insert |
| 89 | * |
| 90 | * This is the generic insert_nop function for rings except SDMA |
| 91 | */ |
| 92 | void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count) |
| 93 | { |
| 94 | int i; |
| 95 | |
| 96 | for (i = 0; i < count; i++) |
Christian König | 7988714 | 2016-10-05 16:09:32 +0200 | [diff] [blame] | 97 | amdgpu_ring_write(ring, ring->funcs->nop); |
Jammy Zhou | edff0e2 | 2015-09-01 13:04:08 +0800 | [diff] [blame] | 98 | } |
| 99 | |
Christian König | 9e5d5309 | 2016-01-31 12:20:55 +0100 | [diff] [blame] | 100 | /** amdgpu_ring_generic_pad_ib - pad IB with NOP packets |
| 101 | * |
| 102 | * @ring: amdgpu_ring structure holding ring information |
| 103 | * @ib: IB to add NOP packets to |
| 104 | * |
| 105 | * This is the generic pad_ib function for rings except SDMA |
| 106 | */ |
| 107 | void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib) |
| 108 | { |
Christian König | 7988714 | 2016-10-05 16:09:32 +0200 | [diff] [blame] | 109 | while (ib->length_dw & ring->funcs->align_mask) |
| 110 | ib->ptr[ib->length_dw++] = ring->funcs->nop; |
Christian König | 9e5d5309 | 2016-01-31 12:20:55 +0100 | [diff] [blame] | 111 | } |
| 112 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 113 | /** |
| 114 | * amdgpu_ring_commit - tell the GPU to execute the new |
| 115 | * commands on the ring buffer |
| 116 | * |
| 117 | * @adev: amdgpu_device pointer |
| 118 | * @ring: amdgpu_ring structure holding ring information |
| 119 | * |
| 120 | * Update the wptr (write pointer) to tell the GPU to |
| 121 | * execute new commands on the ring buffer (all asics). |
| 122 | */ |
| 123 | void amdgpu_ring_commit(struct amdgpu_ring *ring) |
| 124 | { |
Jammy Zhou | edff0e2 | 2015-09-01 13:04:08 +0800 | [diff] [blame] | 125 | uint32_t count; |
| 126 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 127 | /* We pad to match fetch size */ |
Christian König | 7988714 | 2016-10-05 16:09:32 +0200 | [diff] [blame] | 128 | count = ring->funcs->align_mask + 1 - |
| 129 | (ring->wptr & ring->funcs->align_mask); |
| 130 | count %= ring->funcs->align_mask + 1; |
Jammy Zhou | edff0e2 | 2015-09-01 13:04:08 +0800 | [diff] [blame] | 131 | ring->funcs->insert_nop(ring, count); |
| 132 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 133 | mb(); |
| 134 | amdgpu_ring_set_wptr(ring); |
Christian König | f06505b | 2016-07-20 13:49:34 +0200 | [diff] [blame] | 135 | |
| 136 | if (ring->funcs->end_use) |
| 137 | ring->funcs->end_use(ring); |
Andres Rodriguez | 795f281 | 2017-03-06 16:27:55 -0500 | [diff] [blame] | 138 | |
| 139 | amdgpu_ring_lru_touch(ring->adev, ring); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 140 | } |
| 141 | |
| 142 | /** |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 143 | * amdgpu_ring_undo - reset the wptr |
| 144 | * |
| 145 | * @ring: amdgpu_ring structure holding ring information |
| 146 | * |
| 147 | * Reset the driver's copy of the wptr (all asics). |
| 148 | */ |
| 149 | void amdgpu_ring_undo(struct amdgpu_ring *ring) |
| 150 | { |
| 151 | ring->wptr = ring->wptr_old; |
Christian König | f06505b | 2016-07-20 13:49:34 +0200 | [diff] [blame] | 152 | |
| 153 | if (ring->funcs->end_use) |
| 154 | ring->funcs->end_use(ring); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 155 | } |
| 156 | |
| 157 | /** |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 158 | * amdgpu_ring_init - init driver ring struct. |
| 159 | * |
| 160 | * @adev: amdgpu_device pointer |
| 161 | * @ring: amdgpu_ring structure holding ring information |
Christian König | a3f1cf3 | 2016-04-12 16:26:34 +0200 | [diff] [blame] | 162 | * @max_ndw: maximum number of dw for ring alloc |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 163 | * @nop: nop packet for this ring |
| 164 | * |
| 165 | * Initialize the driver information for the selected ring (all asics). |
| 166 | * Returns 0 on success, error on failure. |
| 167 | */ |
| 168 | int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring, |
Christian König | 7988714 | 2016-10-05 16:09:32 +0200 | [diff] [blame] | 169 | unsigned max_dw, struct amdgpu_irq_src *irq_src, |
| 170 | unsigned irq_type) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 171 | { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 172 | int r; |
| 173 | |
| 174 | if (ring->adev == NULL) { |
| 175 | if (adev->num_rings >= AMDGPU_MAX_RINGS) |
| 176 | return -EINVAL; |
| 177 | |
| 178 | ring->adev = adev; |
| 179 | ring->idx = adev->num_rings++; |
| 180 | adev->rings[ring->idx] = ring; |
Christian König | e6151a0 | 2016-03-15 14:52:26 +0100 | [diff] [blame] | 181 | r = amdgpu_fence_driver_init_ring(ring, |
| 182 | amdgpu_sched_hw_submission); |
Christian König | 4f839a2 | 2015-09-08 20:22:31 +0200 | [diff] [blame] | 183 | if (r) |
| 184 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 185 | } |
| 186 | |
Alex Deucher | 97407b6 | 2017-07-28 12:14:15 -0400 | [diff] [blame] | 187 | r = amdgpu_wb_get(adev, &ring->rptr_offs); |
| 188 | if (r) { |
| 189 | dev_err(adev->dev, "(%d) ring rptr_offs wb alloc failed\n", r); |
| 190 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 191 | } |
| 192 | |
Alex Deucher | 97407b6 | 2017-07-28 12:14:15 -0400 | [diff] [blame] | 193 | r = amdgpu_wb_get(adev, &ring->wptr_offs); |
| 194 | if (r) { |
| 195 | dev_err(adev->dev, "(%d) ring wptr_offs wb alloc failed\n", r); |
| 196 | return r; |
| 197 | } |
Monk Liu | 0915fdb | 2017-06-19 10:19:41 -0400 | [diff] [blame] | 198 | |
Alex Deucher | 97407b6 | 2017-07-28 12:14:15 -0400 | [diff] [blame] | 199 | r = amdgpu_wb_get(adev, &ring->fence_offs); |
| 200 | if (r) { |
| 201 | dev_err(adev->dev, "(%d) ring fence_offs wb alloc failed\n", r); |
| 202 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 203 | } |
| 204 | |
Monk Liu | 128cff1 | 2016-01-14 18:08:16 +0800 | [diff] [blame] | 205 | r = amdgpu_wb_get(adev, &ring->cond_exe_offs); |
| 206 | if (r) { |
| 207 | dev_err(adev->dev, "(%d) ring cond_exec_polling wb alloc failed\n", r); |
| 208 | return r; |
| 209 | } |
| 210 | ring->cond_exe_gpu_addr = adev->wb.gpu_addr + (ring->cond_exe_offs * 4); |
| 211 | ring->cond_exe_cpu_addr = &adev->wb.wb[ring->cond_exe_offs]; |
Monk Liu | 714fbf8 | 2017-01-18 10:31:18 +0800 | [diff] [blame] | 212 | /* always set cond_exec_polling to CONTINUE */ |
| 213 | *ring->cond_exe_cpu_addr = 1; |
Monk Liu | 128cff1 | 2016-01-14 18:08:16 +0800 | [diff] [blame] | 214 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 215 | r = amdgpu_fence_driver_start_ring(ring, irq_src, irq_type); |
| 216 | if (r) { |
| 217 | dev_err(adev->dev, "failed initializing fences (%d).\n", r); |
| 218 | return r; |
| 219 | } |
| 220 | |
Christian König | a3f1cf3 | 2016-04-12 16:26:34 +0200 | [diff] [blame] | 221 | ring->ring_size = roundup_pow_of_two(max_dw * 4 * |
| 222 | amdgpu_sched_hw_submission); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 223 | |
Monk Liu | e09706f | 2017-03-21 18:48:45 +0800 | [diff] [blame] | 224 | ring->buf_mask = (ring->ring_size / 4) - 1; |
| 225 | ring->ptr_mask = ring->funcs->support_64bit_ptrs ? |
| 226 | 0xffffffffffffffff : ring->buf_mask; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 227 | /* Allocate ring buffer */ |
| 228 | if (ring->ring_obj == NULL) { |
Christian König | 37ac235 | 2016-07-26 09:58:45 +0200 | [diff] [blame] | 229 | r = amdgpu_bo_create_kernel(adev, ring->ring_size, PAGE_SIZE, |
| 230 | AMDGPU_GEM_DOMAIN_GTT, |
| 231 | &ring->ring_obj, |
| 232 | &ring->gpu_addr, |
| 233 | (void **)&ring->ring); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 234 | if (r) { |
| 235 | dev_err(adev->dev, "(%d) ring create failed\n", r); |
| 236 | return r; |
| 237 | } |
Monk Liu | f6bd794 | 2017-02-08 16:51:06 +0800 | [diff] [blame] | 238 | amdgpu_ring_clear_ring(ring); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 239 | } |
Ken Wang | 536fbf9 | 2016-03-12 09:32:30 +0800 | [diff] [blame] | 240 | |
Christian König | a3f1cf3 | 2016-04-12 16:26:34 +0200 | [diff] [blame] | 241 | ring->max_dw = max_dw; |
Andres Rodriguez | 795f281 | 2017-03-06 16:27:55 -0500 | [diff] [blame] | 242 | INIT_LIST_HEAD(&ring->lru_list); |
| 243 | amdgpu_ring_lru_touch(adev, ring); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 244 | |
| 245 | if (amdgpu_debugfs_ring_init(adev, ring)) { |
| 246 | DRM_ERROR("Failed to register debugfs file for rings !\n"); |
| 247 | } |
Alex Xie | dd684d3 | 2017-05-30 17:10:16 -0400 | [diff] [blame] | 248 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 249 | return 0; |
| 250 | } |
| 251 | |
| 252 | /** |
| 253 | * amdgpu_ring_fini - tear down the driver ring struct. |
| 254 | * |
| 255 | * @adev: amdgpu_device pointer |
| 256 | * @ring: amdgpu_ring structure holding ring information |
| 257 | * |
| 258 | * Tear down the driver information for the selected ring (all asics). |
| 259 | */ |
| 260 | void amdgpu_ring_fini(struct amdgpu_ring *ring) |
| 261 | { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 262 | ring->ready = false; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 263 | |
Trigger Huang | 41cc07c | 2017-08-08 06:42:51 -0400 | [diff] [blame^] | 264 | /* Not to finish a ring which is not initialized */ |
| 265 | if (!(ring->adev) || !(ring->adev->rings[ring->idx])) |
| 266 | return; |
| 267 | |
Alex Deucher | 97407b6 | 2017-07-28 12:14:15 -0400 | [diff] [blame] | 268 | amdgpu_wb_free(ring->adev, ring->rptr_offs); |
| 269 | amdgpu_wb_free(ring->adev, ring->wptr_offs); |
Ken Wang | 7014285 | 2016-03-18 15:08:49 +0800 | [diff] [blame] | 270 | |
Monk Liu | 0915fdb | 2017-06-19 10:19:41 -0400 | [diff] [blame] | 271 | amdgpu_wb_free(ring->adev, ring->cond_exe_offs); |
Alex Deucher | 97407b6 | 2017-07-28 12:14:15 -0400 | [diff] [blame] | 272 | amdgpu_wb_free(ring->adev, ring->fence_offs); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 273 | |
Junwei Zhang | 8640fae | 2016-09-07 17:14:46 +0800 | [diff] [blame] | 274 | amdgpu_bo_free_kernel(&ring->ring_obj, |
| 275 | &ring->gpu_addr, |
| 276 | (void **)&ring->ring); |
| 277 | |
Monk Liu | a909c6b | 2016-06-14 12:02:21 -0400 | [diff] [blame] | 278 | amdgpu_debugfs_ring_fini(ring); |
Grazvydas Ignotas | d890764 | 2016-09-25 23:34:47 +0300 | [diff] [blame] | 279 | |
| 280 | ring->adev->rings[ring->idx] = NULL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 281 | } |
| 282 | |
Andres Rodriguez | 795f281 | 2017-03-06 16:27:55 -0500 | [diff] [blame] | 283 | static void amdgpu_ring_lru_touch_locked(struct amdgpu_device *adev, |
| 284 | struct amdgpu_ring *ring) |
| 285 | { |
| 286 | /* list_move_tail handles the case where ring isn't part of the list */ |
| 287 | list_move_tail(&ring->lru_list, &adev->ring_lru_list); |
| 288 | } |
| 289 | |
Andres Rodriguez | 6065343 | 2017-03-17 14:30:15 -0400 | [diff] [blame] | 290 | static bool amdgpu_ring_is_blacklisted(struct amdgpu_ring *ring, |
| 291 | int *blacklist, int num_blacklist) |
| 292 | { |
| 293 | int i; |
| 294 | |
| 295 | for (i = 0; i < num_blacklist; i++) { |
| 296 | if (ring->idx == blacklist[i]) |
| 297 | return true; |
| 298 | } |
| 299 | |
| 300 | return false; |
| 301 | } |
| 302 | |
Andres Rodriguez | 795f281 | 2017-03-06 16:27:55 -0500 | [diff] [blame] | 303 | /** |
| 304 | * amdgpu_ring_lru_get - get the least recently used ring for a HW IP block |
| 305 | * |
| 306 | * @adev: amdgpu_device pointer |
| 307 | * @type: amdgpu_ring_type enum |
Andres Rodriguez | 6065343 | 2017-03-17 14:30:15 -0400 | [diff] [blame] | 308 | * @blacklist: blacklisted ring ids array |
| 309 | * @num_blacklist: number of entries in @blacklist |
Andres Rodriguez | 795f281 | 2017-03-06 16:27:55 -0500 | [diff] [blame] | 310 | * @ring: output ring |
| 311 | * |
| 312 | * Retrieve the amdgpu_ring structure for the least recently used ring of |
| 313 | * a specific IP block (all asics). |
| 314 | * Returns 0 on success, error on failure. |
| 315 | */ |
Andres Rodriguez | 6065343 | 2017-03-17 14:30:15 -0400 | [diff] [blame] | 316 | int amdgpu_ring_lru_get(struct amdgpu_device *adev, int type, int *blacklist, |
| 317 | int num_blacklist, struct amdgpu_ring **ring) |
Andres Rodriguez | 795f281 | 2017-03-06 16:27:55 -0500 | [diff] [blame] | 318 | { |
| 319 | struct amdgpu_ring *entry; |
| 320 | |
| 321 | /* List is sorted in LRU order, find first entry corresponding |
| 322 | * to the desired HW IP */ |
| 323 | *ring = NULL; |
| 324 | spin_lock(&adev->ring_lru_list_lock); |
| 325 | list_for_each_entry(entry, &adev->ring_lru_list, lru_list) { |
Andres Rodriguez | 6065343 | 2017-03-17 14:30:15 -0400 | [diff] [blame] | 326 | if (entry->funcs->type != type) |
| 327 | continue; |
| 328 | |
| 329 | if (amdgpu_ring_is_blacklisted(entry, blacklist, num_blacklist)) |
| 330 | continue; |
| 331 | |
| 332 | *ring = entry; |
| 333 | amdgpu_ring_lru_touch_locked(adev, *ring); |
| 334 | break; |
Andres Rodriguez | 795f281 | 2017-03-06 16:27:55 -0500 | [diff] [blame] | 335 | } |
| 336 | spin_unlock(&adev->ring_lru_list_lock); |
| 337 | |
| 338 | if (!*ring) { |
| 339 | DRM_ERROR("Ring LRU contains no entries for ring type:%d\n", type); |
| 340 | return -EINVAL; |
| 341 | } |
| 342 | |
| 343 | return 0; |
| 344 | } |
| 345 | |
| 346 | /** |
| 347 | * amdgpu_ring_lru_touch - mark a ring as recently being used |
| 348 | * |
| 349 | * @adev: amdgpu_device pointer |
| 350 | * @ring: ring to touch |
| 351 | * |
| 352 | * Move @ring to the tail of the lru list |
| 353 | */ |
| 354 | void amdgpu_ring_lru_touch(struct amdgpu_device *adev, struct amdgpu_ring *ring) |
| 355 | { |
| 356 | spin_lock(&adev->ring_lru_list_lock); |
| 357 | amdgpu_ring_lru_touch_locked(adev, ring); |
| 358 | spin_unlock(&adev->ring_lru_list_lock); |
| 359 | } |
| 360 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 361 | /* |
| 362 | * Debugfs info |
| 363 | */ |
| 364 | #if defined(CONFIG_DEBUG_FS) |
| 365 | |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 366 | /* Layout of file is 12 bytes consisting of |
| 367 | * - rptr |
| 368 | * - wptr |
| 369 | * - driver's copy of wptr |
| 370 | * |
| 371 | * followed by n-words of ring data |
| 372 | */ |
| 373 | static ssize_t amdgpu_debugfs_ring_read(struct file *f, char __user *buf, |
| 374 | size_t size, loff_t *pos) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 375 | { |
Al Viro | 4506309 | 2016-12-04 18:24:56 -0500 | [diff] [blame] | 376 | struct amdgpu_ring *ring = file_inode(f)->i_private; |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 377 | int r, i; |
| 378 | uint32_t value, result, early[3]; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 379 | |
Tom St Denis | c71dbd9 | 2016-05-02 08:35:35 -0400 | [diff] [blame] | 380 | if (*pos & 3 || size & 3) |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 381 | return -EINVAL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 382 | |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 383 | result = 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 384 | |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 385 | if (*pos < 12) { |
| 386 | early[0] = amdgpu_ring_get_rptr(ring); |
Tom St Denis | ec63982 | 2017-03-29 13:01:30 -0400 | [diff] [blame] | 387 | early[1] = amdgpu_ring_get_wptr(ring) & ring->buf_mask; |
| 388 | early[2] = ring->wptr & ring->buf_mask; |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 389 | for (i = *pos / 4; i < 3 && size; i++) { |
| 390 | r = put_user(early[i], (uint32_t *)buf); |
| 391 | if (r) |
| 392 | return r; |
| 393 | buf += 4; |
| 394 | result += 4; |
| 395 | size -= 4; |
| 396 | *pos += 4; |
| 397 | } |
Christian König | c7e6be2 | 2016-01-21 13:06:05 +0100 | [diff] [blame] | 398 | } |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 399 | |
| 400 | while (size) { |
| 401 | if (*pos >= (ring->ring_size + 12)) |
| 402 | return result; |
Monk Liu | 714fbf8 | 2017-01-18 10:31:18 +0800 | [diff] [blame] | 403 | |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 404 | value = ring->ring[(*pos - 12)/4]; |
| 405 | r = put_user(value, (uint32_t*)buf); |
| 406 | if (r) |
| 407 | return r; |
| 408 | buf += 4; |
| 409 | result += 4; |
| 410 | size -= 4; |
| 411 | *pos += 4; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 412 | } |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 413 | |
| 414 | return result; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 415 | } |
| 416 | |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 417 | static const struct file_operations amdgpu_debugfs_ring_fops = { |
| 418 | .owner = THIS_MODULE, |
| 419 | .read = amdgpu_debugfs_ring_read, |
| 420 | .llseek = default_llseek |
| 421 | }; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 422 | |
| 423 | #endif |
| 424 | |
Christian König | 771c8ec17 | 2016-04-13 11:34:44 +0200 | [diff] [blame] | 425 | static int amdgpu_debugfs_ring_init(struct amdgpu_device *adev, |
| 426 | struct amdgpu_ring *ring) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 427 | { |
| 428 | #if defined(CONFIG_DEBUG_FS) |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 429 | struct drm_minor *minor = adev->ddev->primary; |
| 430 | struct dentry *ent, *root = minor->debugfs_root; |
| 431 | char name[32]; |
Christian König | 771c8ec17 | 2016-04-13 11:34:44 +0200 | [diff] [blame] | 432 | |
Christian König | 771c8ec17 | 2016-04-13 11:34:44 +0200 | [diff] [blame] | 433 | sprintf(name, "amdgpu_ring_%s", ring->name); |
Christian König | 771c8ec17 | 2016-04-13 11:34:44 +0200 | [diff] [blame] | 434 | |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 435 | ent = debugfs_create_file(name, |
| 436 | S_IFREG | S_IRUGO, root, |
| 437 | ring, &amdgpu_debugfs_ring_fops); |
Dan Carpenter | eeb2fa0 | 2016-10-12 09:17:30 +0300 | [diff] [blame] | 438 | if (!ent) |
| 439 | return -ENOMEM; |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 440 | |
| 441 | i_size_write(ent->d_inode, ring->ring_size + 12); |
Monk Liu | a909c6b | 2016-06-14 12:02:21 -0400 | [diff] [blame] | 442 | ring->ent = ent; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 443 | #endif |
| 444 | return 0; |
| 445 | } |
Monk Liu | a909c6b | 2016-06-14 12:02:21 -0400 | [diff] [blame] | 446 | |
| 447 | static void amdgpu_debugfs_ring_fini(struct amdgpu_ring *ring) |
| 448 | { |
| 449 | #if defined(CONFIG_DEBUG_FS) |
| 450 | debugfs_remove(ring->ent); |
| 451 | #endif |
| 452 | } |