blob: 6b80211f98372d5e279a6356a9ac0bc2b33ef916 [file] [log] [blame]
Catalin Marinas72c58392014-07-24 14:14:42 +01001/*
2 * Macros for accessing system registers with older binutils.
3 *
4 * Copyright (C) 2014 ARM Ltd.
5 * Author: Catalin Marinas <catalin.marinas@arm.com>
6 *
7 * This program is free software: you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#ifndef __ASM_SYSREG_H
21#define __ASM_SYSREG_H
22
Mark Rutland3600c2f2015-11-05 15:09:17 +000023#include <linux/stringify.h>
24
Suzuki K. Poulose9ded63a2015-07-22 11:38:14 +010025/*
26 * ARMv8 ARM reserves the following encoding for system registers:
27 * (Ref: ARMv8 ARM, Section: "System instruction class encoding overview",
28 * C5.2, version:ARM DDI 0487A.f)
29 * [20-19] : Op0
30 * [18-16] : Op1
31 * [15-12] : CRn
32 * [11-8] : CRm
33 * [7-5] : Op2
34 */
Suzuki K Poulosec9ee0f92017-01-09 17:28:28 +000035#define Op0_shift 19
36#define Op0_mask 0x3
37#define Op1_shift 16
38#define Op1_mask 0x7
39#define CRn_shift 12
40#define CRn_mask 0xf
41#define CRm_shift 8
42#define CRm_mask 0xf
43#define Op2_shift 5
44#define Op2_mask 0x7
45
Catalin Marinas72c58392014-07-24 14:14:42 +010046#define sys_reg(op0, op1, crn, crm, op2) \
Suzuki K Poulosec9ee0f92017-01-09 17:28:28 +000047 (((op0) << Op0_shift) | ((op1) << Op1_shift) | \
48 ((crn) << CRn_shift) | ((crm) << CRm_shift) | \
49 ((op2) << Op2_shift))
50
Mark Rutland4dc52922017-01-13 17:47:46 +000051#define sys_insn sys_reg
52
Suzuki K Poulosec9ee0f92017-01-09 17:28:28 +000053#define sys_reg_Op0(id) (((id) >> Op0_shift) & Op0_mask)
54#define sys_reg_Op1(id) (((id) >> Op1_shift) & Op1_mask)
55#define sys_reg_CRn(id) (((id) >> CRn_shift) & CRn_mask)
56#define sys_reg_CRm(id) (((id) >> CRm_shift) & CRm_mask)
57#define sys_reg_Op2(id) (((id) >> Op2_shift) & Op2_mask)
Catalin Marinas72c58392014-07-24 14:14:42 +010058
Marc Zyngiercd9e1922016-12-06 15:27:45 +000059#ifndef CONFIG_BROKEN_GAS_INST
60
Marc Zyngierbca8f172016-12-01 10:44:33 +000061#ifdef __ASSEMBLY__
62#define __emit_inst(x) .inst (x)
63#else
64#define __emit_inst(x) ".inst " __stringify((x)) "\n\t"
65#endif
66
Marc Zyngiercd9e1922016-12-06 15:27:45 +000067#else /* CONFIG_BROKEN_GAS_INST */
68
69#ifndef CONFIG_CPU_BIG_ENDIAN
70#define __INSTR_BSWAP(x) (x)
71#else /* CONFIG_CPU_BIG_ENDIAN */
72#define __INSTR_BSWAP(x) ((((x) << 24) & 0xff000000) | \
73 (((x) << 8) & 0x00ff0000) | \
74 (((x) >> 8) & 0x0000ff00) | \
75 (((x) >> 24) & 0x000000ff))
76#endif /* CONFIG_CPU_BIG_ENDIAN */
77
78#ifdef __ASSEMBLY__
79#define __emit_inst(x) .long __INSTR_BSWAP(x)
80#else /* __ASSEMBLY__ */
81#define __emit_inst(x) ".long " __stringify(__INSTR_BSWAP(x)) "\n\t"
82#endif /* __ASSEMBLY__ */
83
84#endif /* CONFIG_BROKEN_GAS_INST */
85
Mark Rutland47863d42017-01-19 17:18:30 +000086#define REG_PSTATE_PAN_IMM sys_reg(0, 0, 4, 0, 4)
87#define REG_PSTATE_UAO_IMM sys_reg(0, 0, 4, 0, 3)
88
89#define SET_PSTATE_PAN(x) __emit_inst(0xd5000000 | REG_PSTATE_PAN_IMM | \
90 (!!x)<<8 | 0x1f)
91#define SET_PSTATE_UAO(x) __emit_inst(0xd5000000 | REG_PSTATE_UAO_IMM | \
92 (!!x)<<8 | 0x1f)
93
Mark Rutland4dc52922017-01-13 17:47:46 +000094#define SYS_DC_ISW sys_insn(1, 0, 7, 6, 2)
95#define SYS_DC_CSW sys_insn(1, 0, 7, 10, 2)
96#define SYS_DC_CISW sys_insn(1, 0, 7, 14, 2)
97
Mark Rutlandd9801202017-01-13 16:55:01 +000098#define SYS_OSDTRRX_EL1 sys_reg(2, 0, 0, 0, 2)
99#define SYS_MDCCINT_EL1 sys_reg(2, 0, 0, 2, 0)
100#define SYS_MDSCR_EL1 sys_reg(2, 0, 0, 2, 2)
101#define SYS_OSDTRTX_EL1 sys_reg(2, 0, 0, 3, 2)
102#define SYS_OSECCR_EL1 sys_reg(2, 0, 0, 6, 2)
103#define SYS_DBGBVRn_EL1(n) sys_reg(2, 0, 0, n, 4)
104#define SYS_DBGBCRn_EL1(n) sys_reg(2, 0, 0, n, 5)
105#define SYS_DBGWVRn_EL1(n) sys_reg(2, 0, 0, n, 6)
106#define SYS_DBGWCRn_EL1(n) sys_reg(2, 0, 0, n, 7)
107#define SYS_MDRAR_EL1 sys_reg(2, 0, 1, 0, 0)
108#define SYS_OSLAR_EL1 sys_reg(2, 0, 1, 0, 4)
109#define SYS_OSLSR_EL1 sys_reg(2, 0, 1, 1, 4)
110#define SYS_OSDLR_EL1 sys_reg(2, 0, 1, 3, 4)
111#define SYS_DBGPRCR_EL1 sys_reg(2, 0, 1, 4, 4)
112#define SYS_DBGCLAIMSET_EL1 sys_reg(2, 0, 7, 8, 6)
113#define SYS_DBGCLAIMCLR_EL1 sys_reg(2, 0, 7, 9, 6)
114#define SYS_DBGAUTHSTATUS_EL1 sys_reg(2, 0, 7, 14, 6)
115#define SYS_MDCCSR_EL0 sys_reg(2, 3, 0, 1, 0)
116#define SYS_DBGDTR_EL0 sys_reg(2, 3, 0, 4, 0)
117#define SYS_DBGDTRRX_EL0 sys_reg(2, 3, 0, 5, 0)
118#define SYS_DBGDTRTX_EL0 sys_reg(2, 3, 0, 5, 0)
119#define SYS_DBGVCR32_EL2 sys_reg(2, 4, 0, 7, 0)
120
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100121#define SYS_MIDR_EL1 sys_reg(3, 0, 0, 0, 0)
122#define SYS_MPIDR_EL1 sys_reg(3, 0, 0, 0, 5)
123#define SYS_REVIDR_EL1 sys_reg(3, 0, 0, 0, 6)
124
125#define SYS_ID_PFR0_EL1 sys_reg(3, 0, 0, 1, 0)
126#define SYS_ID_PFR1_EL1 sys_reg(3, 0, 0, 1, 1)
127#define SYS_ID_DFR0_EL1 sys_reg(3, 0, 0, 1, 2)
Mark Rutland14ae7512017-01-13 18:36:51 +0000128#define SYS_ID_AFR0_EL1 sys_reg(3, 0, 0, 1, 3)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100129#define SYS_ID_MMFR0_EL1 sys_reg(3, 0, 0, 1, 4)
130#define SYS_ID_MMFR1_EL1 sys_reg(3, 0, 0, 1, 5)
131#define SYS_ID_MMFR2_EL1 sys_reg(3, 0, 0, 1, 6)
132#define SYS_ID_MMFR3_EL1 sys_reg(3, 0, 0, 1, 7)
133
134#define SYS_ID_ISAR0_EL1 sys_reg(3, 0, 0, 2, 0)
135#define SYS_ID_ISAR1_EL1 sys_reg(3, 0, 0, 2, 1)
136#define SYS_ID_ISAR2_EL1 sys_reg(3, 0, 0, 2, 2)
137#define SYS_ID_ISAR3_EL1 sys_reg(3, 0, 0, 2, 3)
138#define SYS_ID_ISAR4_EL1 sys_reg(3, 0, 0, 2, 4)
139#define SYS_ID_ISAR5_EL1 sys_reg(3, 0, 0, 2, 5)
140#define SYS_ID_MMFR4_EL1 sys_reg(3, 0, 0, 2, 6)
141
142#define SYS_MVFR0_EL1 sys_reg(3, 0, 0, 3, 0)
143#define SYS_MVFR1_EL1 sys_reg(3, 0, 0, 3, 1)
144#define SYS_MVFR2_EL1 sys_reg(3, 0, 0, 3, 2)
145
146#define SYS_ID_AA64PFR0_EL1 sys_reg(3, 0, 0, 4, 0)
147#define SYS_ID_AA64PFR1_EL1 sys_reg(3, 0, 0, 4, 1)
148
149#define SYS_ID_AA64DFR0_EL1 sys_reg(3, 0, 0, 5, 0)
150#define SYS_ID_AA64DFR1_EL1 sys_reg(3, 0, 0, 5, 1)
151
152#define SYS_ID_AA64ISAR0_EL1 sys_reg(3, 0, 0, 6, 0)
153#define SYS_ID_AA64ISAR1_EL1 sys_reg(3, 0, 0, 6, 1)
154
155#define SYS_ID_AA64MMFR0_EL1 sys_reg(3, 0, 0, 7, 0)
156#define SYS_ID_AA64MMFR1_EL1 sys_reg(3, 0, 0, 7, 1)
James Morse406e3082016-02-05 14:58:47 +0000157#define SYS_ID_AA64MMFR2_EL1 sys_reg(3, 0, 0, 7, 2)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100158
Mark Rutland14ae7512017-01-13 18:36:51 +0000159#define SYS_SCTLR_EL1 sys_reg(3, 0, 1, 0, 0)
160#define SYS_ACTLR_EL1 sys_reg(3, 0, 1, 0, 1)
161#define SYS_CPACR_EL1 sys_reg(3, 0, 1, 0, 2)
162
163#define SYS_TTBR0_EL1 sys_reg(3, 0, 2, 0, 0)
164#define SYS_TTBR1_EL1 sys_reg(3, 0, 2, 0, 1)
165#define SYS_TCR_EL1 sys_reg(3, 0, 2, 0, 2)
166
Mark Rutland0e9884f2017-01-19 17:57:43 +0000167#define SYS_ICC_PMR_EL1 sys_reg(3, 0, 4, 6, 0)
168
Mark Rutland14ae7512017-01-13 18:36:51 +0000169#define SYS_AFSR0_EL1 sys_reg(3, 0, 5, 1, 0)
170#define SYS_AFSR1_EL1 sys_reg(3, 0, 5, 1, 1)
171#define SYS_ESR_EL1 sys_reg(3, 0, 5, 2, 0)
172#define SYS_FAR_EL1 sys_reg(3, 0, 6, 0, 0)
173#define SYS_PAR_EL1 sys_reg(3, 0, 7, 4, 0)
174
Mark Rutlandc7a3c612017-01-20 16:25:51 +0000175#define SYS_PMINTENSET_EL1 sys_reg(3, 0, 9, 14, 1)
176#define SYS_PMINTENCLR_EL1 sys_reg(3, 0, 9, 14, 2)
177
Mark Rutland14ae7512017-01-13 18:36:51 +0000178#define SYS_MAIR_EL1 sys_reg(3, 0, 10, 2, 0)
179#define SYS_AMAIR_EL1 sys_reg(3, 0, 10, 3, 0)
180
181#define SYS_VBAR_EL1 sys_reg(3, 0, 12, 0, 0)
182
Marc Zyngier423de852017-06-09 12:49:42 +0100183#define SYS_ICC_BPR0_EL1 sys_reg(3, 0, 12, 8, 3)
Marc Zyngierf9e74492017-06-09 12:49:38 +0100184#define SYS_ICC_AP1Rn_EL1(n) sys_reg(3, 0, 12, 9, n)
Mark Rutland0e9884f2017-01-19 17:57:43 +0000185#define SYS_ICC_DIR_EL1 sys_reg(3, 0, 12, 11, 1)
186#define SYS_ICC_SGI1R_EL1 sys_reg(3, 0, 12, 11, 5)
187#define SYS_ICC_IAR1_EL1 sys_reg(3, 0, 12, 12, 0)
188#define SYS_ICC_EOIR1_EL1 sys_reg(3, 0, 12, 12, 1)
Marc Zyngier2724c112017-06-09 12:49:39 +0100189#define SYS_ICC_HPPIR1_EL1 sys_reg(3, 0, 12, 12, 2)
Mark Rutland0e9884f2017-01-19 17:57:43 +0000190#define SYS_ICC_BPR1_EL1 sys_reg(3, 0, 12, 12, 3)
191#define SYS_ICC_CTLR_EL1 sys_reg(3, 0, 12, 12, 4)
192#define SYS_ICC_SRE_EL1 sys_reg(3, 0, 12, 12, 5)
193#define SYS_ICC_GRPEN1_EL1 sys_reg(3, 0, 12, 12, 7)
194
Mark Rutland14ae7512017-01-13 18:36:51 +0000195#define SYS_CONTEXTIDR_EL1 sys_reg(3, 0, 13, 0, 1)
196#define SYS_TPIDR_EL1 sys_reg(3, 0, 13, 0, 4)
197
198#define SYS_CNTKCTL_EL1 sys_reg(3, 0, 14, 1, 0)
199
200#define SYS_CLIDR_EL1 sys_reg(3, 1, 0, 0, 1)
201#define SYS_AIDR_EL1 sys_reg(3, 1, 0, 0, 7)
202
203#define SYS_CSSELR_EL1 sys_reg(3, 2, 0, 0, 0)
204
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100205#define SYS_CTR_EL0 sys_reg(3, 3, 0, 0, 1)
206#define SYS_DCZID_EL0 sys_reg(3, 3, 0, 0, 7)
207
Mark Rutlandc7a3c612017-01-20 16:25:51 +0000208#define SYS_PMCR_EL0 sys_reg(3, 3, 9, 12, 0)
209#define SYS_PMCNTENSET_EL0 sys_reg(3, 3, 9, 12, 1)
210#define SYS_PMCNTENCLR_EL0 sys_reg(3, 3, 9, 12, 2)
211#define SYS_PMOVSCLR_EL0 sys_reg(3, 3, 9, 12, 3)
212#define SYS_PMSWINC_EL0 sys_reg(3, 3, 9, 12, 4)
213#define SYS_PMSELR_EL0 sys_reg(3, 3, 9, 12, 5)
214#define SYS_PMCEID0_EL0 sys_reg(3, 3, 9, 12, 6)
215#define SYS_PMCEID1_EL0 sys_reg(3, 3, 9, 12, 7)
216#define SYS_PMCCNTR_EL0 sys_reg(3, 3, 9, 13, 0)
217#define SYS_PMXEVTYPER_EL0 sys_reg(3, 3, 9, 13, 1)
218#define SYS_PMXEVCNTR_EL0 sys_reg(3, 3, 9, 13, 2)
219#define SYS_PMUSERENR_EL0 sys_reg(3, 3, 9, 14, 0)
220#define SYS_PMOVSSET_EL0 sys_reg(3, 3, 9, 14, 3)
James Morse338d4f42015-07-22 19:05:54 +0100221
Mark Rutland14ae7512017-01-13 18:36:51 +0000222#define SYS_TPIDR_EL0 sys_reg(3, 3, 13, 0, 2)
223#define SYS_TPIDRRO_EL0 sys_reg(3, 3, 13, 0, 3)
224
Mark Rutland47863d42017-01-19 17:18:30 +0000225#define SYS_CNTFRQ_EL0 sys_reg(3, 3, 14, 0, 0)
James Morse338d4f42015-07-22 19:05:54 +0100226
Mark Rutland147a70c2017-03-09 16:47:06 +0000227#define SYS_CNTP_TVAL_EL0 sys_reg(3, 3, 14, 2, 0)
228#define SYS_CNTP_CTL_EL0 sys_reg(3, 3, 14, 2, 1)
229#define SYS_CNTP_CVAL_EL0 sys_reg(3, 3, 14, 2, 2)
230
Mark Rutlandc7a3c612017-01-20 16:25:51 +0000231#define __PMEV_op2(n) ((n) & 0x7)
232#define __CNTR_CRm(n) (0x8 | (((n) >> 3) & 0x3))
233#define SYS_PMEVCNTRn_EL0(n) sys_reg(3, 3, 14, __CNTR_CRm(n), __PMEV_op2(n))
234#define __TYPER_CRm(n) (0xc | (((n) >> 3) & 0x3))
235#define SYS_PMEVTYPERn_EL0(n) sys_reg(3, 3, 14, __TYPER_CRm(n), __PMEV_op2(n))
236
237#define SYS_PMCCFILTR_EL0 sys_reg (3, 3, 14, 15, 7)
238
Mark Rutland14ae7512017-01-13 18:36:51 +0000239#define SYS_DACR32_EL2 sys_reg(3, 4, 3, 0, 0)
240#define SYS_IFSR32_EL2 sys_reg(3, 4, 5, 0, 1)
241#define SYS_FPEXC32_EL2 sys_reg(3, 4, 5, 3, 0)
242
Mark Rutland0e9884f2017-01-19 17:57:43 +0000243#define __SYS__AP0Rx_EL2(x) sys_reg(3, 4, 12, 8, x)
244#define SYS_ICH_AP0R0_EL2 __SYS__AP0Rx_EL2(0)
245#define SYS_ICH_AP0R1_EL2 __SYS__AP0Rx_EL2(1)
246#define SYS_ICH_AP0R2_EL2 __SYS__AP0Rx_EL2(2)
247#define SYS_ICH_AP0R3_EL2 __SYS__AP0Rx_EL2(3)
248
249#define __SYS__AP1Rx_EL2(x) sys_reg(3, 4, 12, 9, x)
250#define SYS_ICH_AP1R0_EL2 __SYS__AP1Rx_EL2(0)
251#define SYS_ICH_AP1R1_EL2 __SYS__AP1Rx_EL2(1)
252#define SYS_ICH_AP1R2_EL2 __SYS__AP1Rx_EL2(2)
253#define SYS_ICH_AP1R3_EL2 __SYS__AP1Rx_EL2(3)
254
255#define SYS_ICH_VSEIR_EL2 sys_reg(3, 4, 12, 9, 4)
256#define SYS_ICC_SRE_EL2 sys_reg(3, 4, 12, 9, 5)
257#define SYS_ICH_HCR_EL2 sys_reg(3, 4, 12, 11, 0)
258#define SYS_ICH_VTR_EL2 sys_reg(3, 4, 12, 11, 1)
259#define SYS_ICH_MISR_EL2 sys_reg(3, 4, 12, 11, 2)
260#define SYS_ICH_EISR_EL2 sys_reg(3, 4, 12, 11, 3)
261#define SYS_ICH_ELSR_EL2 sys_reg(3, 4, 12, 11, 5)
262#define SYS_ICH_VMCR_EL2 sys_reg(3, 4, 12, 11, 7)
263
264#define __SYS__LR0_EL2(x) sys_reg(3, 4, 12, 12, x)
265#define SYS_ICH_LR0_EL2 __SYS__LR0_EL2(0)
266#define SYS_ICH_LR1_EL2 __SYS__LR0_EL2(1)
267#define SYS_ICH_LR2_EL2 __SYS__LR0_EL2(2)
268#define SYS_ICH_LR3_EL2 __SYS__LR0_EL2(3)
269#define SYS_ICH_LR4_EL2 __SYS__LR0_EL2(4)
270#define SYS_ICH_LR5_EL2 __SYS__LR0_EL2(5)
271#define SYS_ICH_LR6_EL2 __SYS__LR0_EL2(6)
272#define SYS_ICH_LR7_EL2 __SYS__LR0_EL2(7)
273
274#define __SYS__LR8_EL2(x) sys_reg(3, 4, 12, 13, x)
275#define SYS_ICH_LR8_EL2 __SYS__LR8_EL2(0)
276#define SYS_ICH_LR9_EL2 __SYS__LR8_EL2(1)
277#define SYS_ICH_LR10_EL2 __SYS__LR8_EL2(2)
278#define SYS_ICH_LR11_EL2 __SYS__LR8_EL2(3)
279#define SYS_ICH_LR12_EL2 __SYS__LR8_EL2(4)
280#define SYS_ICH_LR13_EL2 __SYS__LR8_EL2(5)
281#define SYS_ICH_LR14_EL2 __SYS__LR8_EL2(6)
282#define SYS_ICH_LR15_EL2 __SYS__LR8_EL2(7)
Catalin Marinas72c58392014-07-24 14:14:42 +0100283
Geoff Levande7227d02016-04-27 17:47:01 +0100284/* Common SCTLR_ELx flags. */
285#define SCTLR_ELx_EE (1 << 25)
286#define SCTLR_ELx_I (1 << 12)
287#define SCTLR_ELx_SA (1 << 3)
288#define SCTLR_ELx_C (1 << 2)
289#define SCTLR_ELx_A (1 << 1)
290#define SCTLR_ELx_M 1
291
Marc Zyngierd68c1f7f2017-06-06 19:08:33 +0100292#define SCTLR_EL2_RES1 ((1 << 4) | (1 << 5) | (1 << 11) | (1 << 16) | \
293 (1 << 16) | (1 << 18) | (1 << 22) | (1 << 23) | \
294 (1 << 28) | (1 << 29))
295
Geoff Levande7227d02016-04-27 17:47:01 +0100296#define SCTLR_ELx_FLAGS (SCTLR_ELx_M | SCTLR_ELx_A | SCTLR_ELx_C | \
297 SCTLR_ELx_SA | SCTLR_ELx_I)
298
299/* SCTLR_EL1 specific flags. */
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100300#define SCTLR_EL1_UCI (1 << 26)
Geoff Levande7227d02016-04-27 17:47:01 +0100301#define SCTLR_EL1_SPAN (1 << 23)
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100302#define SCTLR_EL1_UCT (1 << 15)
Geoff Levande7227d02016-04-27 17:47:01 +0100303#define SCTLR_EL1_SED (1 << 8)
304#define SCTLR_EL1_CP15BEN (1 << 5)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100305
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100306/* id_aa64isar0 */
307#define ID_AA64ISAR0_RDM_SHIFT 28
308#define ID_AA64ISAR0_ATOMICS_SHIFT 20
309#define ID_AA64ISAR0_CRC32_SHIFT 16
310#define ID_AA64ISAR0_SHA2_SHIFT 12
311#define ID_AA64ISAR0_SHA1_SHIFT 8
312#define ID_AA64ISAR0_AES_SHIFT 4
313
Suzuki K Poulosec8c37982017-03-14 18:13:25 +0000314/* id_aa64isar1 */
Suzuki K Poulosec651aae2017-03-14 18:13:27 +0000315#define ID_AA64ISAR1_LRCPC_SHIFT 20
Suzuki K Poulosecb567e72017-03-14 18:13:26 +0000316#define ID_AA64ISAR1_FCMA_SHIFT 16
Suzuki K Poulosec8c37982017-03-14 18:13:25 +0000317#define ID_AA64ISAR1_JSCVT_SHIFT 12
318
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100319/* id_aa64pfr0 */
320#define ID_AA64PFR0_GIC_SHIFT 24
321#define ID_AA64PFR0_ASIMD_SHIFT 20
322#define ID_AA64PFR0_FP_SHIFT 16
323#define ID_AA64PFR0_EL3_SHIFT 12
324#define ID_AA64PFR0_EL2_SHIFT 8
325#define ID_AA64PFR0_EL1_SHIFT 4
326#define ID_AA64PFR0_EL0_SHIFT 0
327
328#define ID_AA64PFR0_FP_NI 0xf
329#define ID_AA64PFR0_FP_SUPPORTED 0x0
330#define ID_AA64PFR0_ASIMD_NI 0xf
331#define ID_AA64PFR0_ASIMD_SUPPORTED 0x0
332#define ID_AA64PFR0_EL1_64BIT_ONLY 0x1
333#define ID_AA64PFR0_EL0_64BIT_ONLY 0x1
Suzuki K Poulosec80aba82016-04-18 10:28:34 +0100334#define ID_AA64PFR0_EL0_32BIT_64BIT 0x2
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100335
336/* id_aa64mmfr0 */
337#define ID_AA64MMFR0_TGRAN4_SHIFT 28
338#define ID_AA64MMFR0_TGRAN64_SHIFT 24
339#define ID_AA64MMFR0_TGRAN16_SHIFT 20
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100340#define ID_AA64MMFR0_BIGENDEL0_SHIFT 16
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100341#define ID_AA64MMFR0_SNSMEM_SHIFT 12
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100342#define ID_AA64MMFR0_BIGENDEL_SHIFT 8
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100343#define ID_AA64MMFR0_ASID_SHIFT 4
344#define ID_AA64MMFR0_PARANGE_SHIFT 0
345
346#define ID_AA64MMFR0_TGRAN4_NI 0xf
347#define ID_AA64MMFR0_TGRAN4_SUPPORTED 0x0
348#define ID_AA64MMFR0_TGRAN64_NI 0xf
349#define ID_AA64MMFR0_TGRAN64_SUPPORTED 0x0
350#define ID_AA64MMFR0_TGRAN16_NI 0x0
351#define ID_AA64MMFR0_TGRAN16_SUPPORTED 0x1
352
353/* id_aa64mmfr1 */
354#define ID_AA64MMFR1_PAN_SHIFT 20
355#define ID_AA64MMFR1_LOR_SHIFT 16
356#define ID_AA64MMFR1_HPD_SHIFT 12
357#define ID_AA64MMFR1_VHE_SHIFT 8
358#define ID_AA64MMFR1_VMIDBITS_SHIFT 4
359#define ID_AA64MMFR1_HADBS_SHIFT 0
360
Suzuki K Poulosecb678d62016-03-30 14:33:59 +0100361#define ID_AA64MMFR1_VMIDBITS_8 0
362#define ID_AA64MMFR1_VMIDBITS_16 2
363
James Morse406e3082016-02-05 14:58:47 +0000364/* id_aa64mmfr2 */
Kefeng Wang7d7b4ae2016-03-25 17:30:07 +0800365#define ID_AA64MMFR2_LVA_SHIFT 16
366#define ID_AA64MMFR2_IESB_SHIFT 12
367#define ID_AA64MMFR2_LSM_SHIFT 8
James Morse406e3082016-02-05 14:58:47 +0000368#define ID_AA64MMFR2_UAO_SHIFT 4
Kefeng Wang7d7b4ae2016-03-25 17:30:07 +0800369#define ID_AA64MMFR2_CNP_SHIFT 0
James Morse406e3082016-02-05 14:58:47 +0000370
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100371/* id_aa64dfr0 */
Will Deaconf31deaa2016-09-22 11:23:07 +0100372#define ID_AA64DFR0_PMSVER_SHIFT 32
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100373#define ID_AA64DFR0_CTX_CMPS_SHIFT 28
374#define ID_AA64DFR0_WRPS_SHIFT 20
375#define ID_AA64DFR0_BRPS_SHIFT 12
376#define ID_AA64DFR0_PMUVER_SHIFT 8
377#define ID_AA64DFR0_TRACEVER_SHIFT 4
378#define ID_AA64DFR0_DEBUGVER_SHIFT 0
379
380#define ID_ISAR5_RDM_SHIFT 24
381#define ID_ISAR5_CRC32_SHIFT 16
382#define ID_ISAR5_SHA2_SHIFT 12
383#define ID_ISAR5_SHA1_SHIFT 8
384#define ID_ISAR5_AES_SHIFT 4
385#define ID_ISAR5_SEVL_SHIFT 0
386
387#define MVFR0_FPROUND_SHIFT 28
388#define MVFR0_FPSHVEC_SHIFT 24
389#define MVFR0_FPSQRT_SHIFT 20
390#define MVFR0_FPDIVIDE_SHIFT 16
391#define MVFR0_FPTRAP_SHIFT 12
392#define MVFR0_FPDP_SHIFT 8
393#define MVFR0_FPSP_SHIFT 4
394#define MVFR0_SIMD_SHIFT 0
395
396#define MVFR1_SIMDFMAC_SHIFT 28
397#define MVFR1_FPHP_SHIFT 24
398#define MVFR1_SIMDHP_SHIFT 20
399#define MVFR1_SIMDSP_SHIFT 16
400#define MVFR1_SIMDINT_SHIFT 12
401#define MVFR1_SIMDLS_SHIFT 8
402#define MVFR1_FPDNAN_SHIFT 4
403#define MVFR1_FPFTZ_SHIFT 0
404
Suzuki K. Poulose4bf8b962015-10-19 14:19:35 +0100405
406#define ID_AA64MMFR0_TGRAN4_SHIFT 28
407#define ID_AA64MMFR0_TGRAN64_SHIFT 24
408#define ID_AA64MMFR0_TGRAN16_SHIFT 20
409
410#define ID_AA64MMFR0_TGRAN4_NI 0xf
411#define ID_AA64MMFR0_TGRAN4_SUPPORTED 0x0
412#define ID_AA64MMFR0_TGRAN64_NI 0xf
413#define ID_AA64MMFR0_TGRAN64_SUPPORTED 0x0
414#define ID_AA64MMFR0_TGRAN16_NI 0x0
415#define ID_AA64MMFR0_TGRAN16_SUPPORTED 0x1
416
417#if defined(CONFIG_ARM64_4K_PAGES)
418#define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN4_SHIFT
419#define ID_AA64MMFR0_TGRAN_SUPPORTED ID_AA64MMFR0_TGRAN4_SUPPORTED
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100420#elif defined(CONFIG_ARM64_16K_PAGES)
421#define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN16_SHIFT
422#define ID_AA64MMFR0_TGRAN_SUPPORTED ID_AA64MMFR0_TGRAN16_SUPPORTED
Suzuki K. Poulose4bf8b962015-10-19 14:19:35 +0100423#elif defined(CONFIG_ARM64_64K_PAGES)
424#define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN64_SHIFT
425#define ID_AA64MMFR0_TGRAN_SUPPORTED ID_AA64MMFR0_TGRAN64_SUPPORTED
426#endif
427
Suzuki K Poulose77c97b42017-01-09 17:28:31 +0000428
429/* Safe value for MPIDR_EL1: Bit31:RES1, Bit30:U:0, Bit24:MT:0 */
430#define SYS_MPIDR_SAFE_VAL (1UL << 31)
431
Catalin Marinas72c58392014-07-24 14:14:42 +0100432#ifdef __ASSEMBLY__
433
434 .irp num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30
Ard Biesheuvel7abc7d82016-02-15 09:51:49 +0100435 .equ .L__reg_num_x\num, \num
Catalin Marinas72c58392014-07-24 14:14:42 +0100436 .endr
Ard Biesheuvel7abc7d82016-02-15 09:51:49 +0100437 .equ .L__reg_num_xzr, 31
Catalin Marinas72c58392014-07-24 14:14:42 +0100438
439 .macro mrs_s, rt, sreg
Marc Zyngiercd9e1922016-12-06 15:27:45 +0000440 __emit_inst(0xd5200000|(\sreg)|(.L__reg_num_\rt))
Catalin Marinas72c58392014-07-24 14:14:42 +0100441 .endm
442
443 .macro msr_s, sreg, rt
Marc Zyngiercd9e1922016-12-06 15:27:45 +0000444 __emit_inst(0xd5000000|(\sreg)|(.L__reg_num_\rt))
Catalin Marinas72c58392014-07-24 14:14:42 +0100445 .endm
446
447#else
448
Mark Rutland3600c2f2015-11-05 15:09:17 +0000449#include <linux/types.h>
450
Catalin Marinas72c58392014-07-24 14:14:42 +0100451asm(
452" .irp num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30\n"
Ard Biesheuvel7abc7d82016-02-15 09:51:49 +0100453" .equ .L__reg_num_x\\num, \\num\n"
Catalin Marinas72c58392014-07-24 14:14:42 +0100454" .endr\n"
Ard Biesheuvel7abc7d82016-02-15 09:51:49 +0100455" .equ .L__reg_num_xzr, 31\n"
Catalin Marinas72c58392014-07-24 14:14:42 +0100456"\n"
457" .macro mrs_s, rt, sreg\n"
Marc Zyngiercd9e1922016-12-06 15:27:45 +0000458 __emit_inst(0xd5200000|(\\sreg)|(.L__reg_num_\\rt))
Catalin Marinas72c58392014-07-24 14:14:42 +0100459" .endm\n"
460"\n"
461" .macro msr_s, sreg, rt\n"
Marc Zyngiercd9e1922016-12-06 15:27:45 +0000462 __emit_inst(0xd5000000|(\\sreg)|(.L__reg_num_\\rt))
Catalin Marinas72c58392014-07-24 14:14:42 +0100463" .endm\n"
464);
465
Mark Rutland3600c2f2015-11-05 15:09:17 +0000466/*
467 * Unlike read_cpuid, calls to read_sysreg are never expected to be
468 * optimized away or replaced with synthetic values.
469 */
470#define read_sysreg(r) ({ \
471 u64 __val; \
472 asm volatile("mrs %0, " __stringify(r) : "=r" (__val)); \
473 __val; \
474})
475
Mark Rutland7aff4a22016-09-08 13:55:34 +0100476/*
477 * The "Z" constraint normally means a zero immediate, but when combined with
478 * the "%x0" template means XZR.
479 */
Mark Rutland3600c2f2015-11-05 15:09:17 +0000480#define write_sysreg(v, r) do { \
481 u64 __val = (u64)v; \
Mark Rutland7aff4a22016-09-08 13:55:34 +0100482 asm volatile("msr " __stringify(r) ", %x0" \
483 : : "rZ" (__val)); \
Mark Rutland3600c2f2015-11-05 15:09:17 +0000484} while (0)
485
Will Deacon8a71f0c2016-09-06 14:04:45 +0100486/*
487 * For registers without architectural names, or simply unsupported by
488 * GAS.
489 */
490#define read_sysreg_s(r) ({ \
491 u64 __val; \
492 asm volatile("mrs_s %0, " __stringify(r) : "=r" (__val)); \
493 __val; \
494})
495
496#define write_sysreg_s(v, r) do { \
497 u64 __val = (u64)v; \
Will Deacon91cb1632016-10-17 13:38:14 +0100498 asm volatile("msr_s " __stringify(r) ", %x0" : : "rZ" (__val)); \
Will Deacon8a71f0c2016-09-06 14:04:45 +0100499} while (0)
500
Mark Rutlandadf75892016-09-08 13:55:38 +0100501static inline void config_sctlr_el1(u32 clear, u32 set)
502{
503 u32 val;
504
505 val = read_sysreg(sctlr_el1);
506 val &= ~clear;
507 val |= set;
508 write_sysreg(val, sctlr_el1);
509}
510
Catalin Marinas72c58392014-07-24 14:14:42 +0100511#endif
512
513#endif /* __ASM_SYSREG_H */