blob: f33fab6abb95813cb9cd2a64d599a591d060faa4 [file] [log] [blame]
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001/* bnx2x.h: Broadcom Everest network driver.
2 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 */
13
14#ifndef BNX2X_H
15#define BNX2X_H
Ariel Elior290ca2b2013-01-01 05:22:31 +000016
17#include <linux/pci.h>
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000018#include <linux/netdevice.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000019#include <linux/dma-mapping.h>
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000020#include <linux/types.h>
Ariel Elior290ca2b2013-01-01 05:22:31 +000021#include <linux/pci_regs.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020022
Eilon Greenstein34f80b02008-06-23 20:33:01 -070023/* compilation time flags */
24
25/* define this to make the driver freeze on error to allow getting debug info
26 * (you will need to reboot afterwards) */
27/* #define BNX2X_STOP_ON_ERROR */
28
Dmitry Kravkov3156b8e2014-02-12 18:19:57 +020029#define DRV_MODULE_VERSION "1.78.19-0"
30#define DRV_MODULE_RELDATE "2014/02/10"
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000031#define BNX2X_BC_VER 0x040200
32
Shmulik Ravid785b9b12010-12-30 06:27:03 +000033#if defined(CONFIG_DCB)
Shmulik Ravid98507672011-02-28 12:19:55 -080034#define BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000035#endif
Yuval Mintzb475d782012-04-03 18:41:29 +000036
Yuval Mintzb475d782012-04-03 18:41:29 +000037#include "bnx2x_hsi.h"
38
Dmitry Kravkov5d1e8592010-07-27 12:31:10 +000039#include "../cnic_if.h"
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000040
Merav Sicron55c11942012-11-07 00:45:48 +000041#define BNX2X_MIN_MSIX_VEC_CNT(bp) ((bp)->min_msix_vec_cnt)
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000042
Eilon Greenstein01cd4522009-08-12 08:23:08 +000043#include <linux/mdio.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030044
Eilon Greenstein359d8b12009-02-12 08:38:25 +000045#include "bnx2x_reg.h"
46#include "bnx2x_fw_defs.h"
Barak Witkowski2e499d32012-06-26 01:31:19 +000047#include "bnx2x_mfw_req.h"
Eilon Greenstein359d8b12009-02-12 08:38:25 +000048#include "bnx2x_link.h"
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030049#include "bnx2x_sp.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000050#include "bnx2x_dcb.h"
Dmitry Kravkov6c719d02010-07-27 12:36:15 +000051#include "bnx2x_stats.h"
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000052#include "bnx2x_vfpf.h"
Eilon Greenstein359d8b12009-02-12 08:38:25 +000053
Ariel Elior1ab44342013-01-01 05:22:23 +000054enum bnx2x_int_mode {
55 BNX2X_INT_MODE_MSIX,
56 BNX2X_INT_MODE_INTX,
57 BNX2X_INT_MODE_MSI
58};
59
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020060/* error/debug prints */
61
Eilon Greenstein34f80b02008-06-23 20:33:01 -070062#define DRV_MODULE_NAME "bnx2x"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020063
64/* for messages that are currently off */
Merav Sicron51c1a582012-03-18 10:33:38 +000065#define BNX2X_MSG_OFF 0x0
66#define BNX2X_MSG_MCP 0x0010000 /* was: NETIF_MSG_HW */
67#define BNX2X_MSG_STATS 0x0020000 /* was: NETIF_MSG_TIMER */
68#define BNX2X_MSG_NVM 0x0040000 /* was: NETIF_MSG_HW */
69#define BNX2X_MSG_DMAE 0x0080000 /* was: NETIF_MSG_HW */
70#define BNX2X_MSG_SP 0x0100000 /* was: NETIF_MSG_INTR */
71#define BNX2X_MSG_FP 0x0200000 /* was: NETIF_MSG_INTR */
72#define BNX2X_MSG_IOV 0x0800000
73#define BNX2X_MSG_IDLE 0x2000000 /* used for idle check*/
74#define BNX2X_MSG_ETHTOOL 0x4000000
75#define BNX2X_MSG_DCB 0x8000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020076
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020077/* regular debug print */
Yuval Mintz76ca70f2014-02-12 18:19:49 +020078#define DP_INNER(fmt, ...) \
79 pr_notice("[%s:%d(%s)]" fmt, \
80 __func__, __LINE__, \
81 bp->dev ? (bp->dev->name) : "?", \
82 ##__VA_ARGS__);
83
Joe Perchesf1deab52011-08-14 12:16:21 +000084#define DP(__mask, fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +000085do { \
Merav Sicron51c1a582012-03-18 10:33:38 +000086 if (unlikely(bp->msg_enable & (__mask))) \
Yuval Mintz76ca70f2014-02-12 18:19:49 +020087 DP_INNER(fmt, ##__VA_ARGS__); \
88} while (0)
89
90#define DP_AND(__mask, fmt, ...) \
91do { \
92 if (unlikely((bp->msg_enable & (__mask)) == __mask)) \
93 DP_INNER(fmt, ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +000094} while (0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070095
Joe Perchesf1deab52011-08-14 12:16:21 +000096#define DP_CONT(__mask, fmt, ...) \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030097do { \
Merav Sicron51c1a582012-03-18 10:33:38 +000098 if (unlikely(bp->msg_enable & (__mask))) \
Joe Perchesf1deab52011-08-14 12:16:21 +000099 pr_cont(fmt, ##__VA_ARGS__); \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300100} while (0)
101
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700102/* errors debug print */
Joe Perchesf1deab52011-08-14 12:16:21 +0000103#define BNX2X_DBG_ERR(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +0000104do { \
Merav Sicron51c1a582012-03-18 10:33:38 +0000105 if (unlikely(netif_msg_probe(bp))) \
Joe Perchesf1deab52011-08-14 12:16:21 +0000106 pr_err("[%s:%d(%s)]" fmt, \
Joe Perches7995c642010-02-17 15:01:52 +0000107 __func__, __LINE__, \
108 bp->dev ? (bp->dev->name) : "?", \
Joe Perchesf1deab52011-08-14 12:16:21 +0000109 ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +0000110} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200111
112/* for errors (never masked) */
Joe Perchesf1deab52011-08-14 12:16:21 +0000113#define BNX2X_ERR(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +0000114do { \
Joe Perchesf1deab52011-08-14 12:16:21 +0000115 pr_err("[%s:%d(%s)]" fmt, \
Joe Perches7995c642010-02-17 15:01:52 +0000116 __func__, __LINE__, \
117 bp->dev ? (bp->dev->name) : "?", \
Joe Perchesf1deab52011-08-14 12:16:21 +0000118 ##__VA_ARGS__); \
119} while (0)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000120
Joe Perchesf1deab52011-08-14 12:16:21 +0000121#define BNX2X_ERROR(fmt, ...) \
122 pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000123
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200124/* before we have a dev->name use dev_info() */
Joe Perchesf1deab52011-08-14 12:16:21 +0000125#define BNX2X_DEV_INFO(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +0000126do { \
Merav Sicron51c1a582012-03-18 10:33:38 +0000127 if (unlikely(netif_msg_probe(bp))) \
Joe Perchesf1deab52011-08-14 12:16:21 +0000128 dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +0000129} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200130
Yuval Mintzca9bdb92013-01-23 03:21:53 +0000131/* Error handling */
132void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200133#ifdef BNX2X_STOP_ON_ERROR
Joe Perchesf1deab52011-08-14 12:16:21 +0000134#define bnx2x_panic() \
135do { \
136 bp->panic = 1; \
137 BNX2X_ERR("driver assert\n"); \
Yuval Mintz823e1d92013-01-14 05:11:47 +0000138 bnx2x_panic_dump(bp, true); \
Joe Perchesf1deab52011-08-14 12:16:21 +0000139} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200140#else
Joe Perchesf1deab52011-08-14 12:16:21 +0000141#define bnx2x_panic() \
142do { \
143 bp->panic = 1; \
144 BNX2X_ERR("driver assert\n"); \
Yuval Mintz823e1d92013-01-14 05:11:47 +0000145 bnx2x_panic_dump(bp, false); \
Joe Perchesf1deab52011-08-14 12:16:21 +0000146} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200147#endif
148
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000149#define bnx2x_mc_addr(ha) ((ha)->addr)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800150#define bnx2x_uc_addr(ha) ((ha)->addr)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200151
Yuval Mintz2de67432013-01-23 03:21:43 +0000152#define U64_LO(x) ((u32)(((u64)(x)) & 0xffffffff))
153#define U64_HI(x) ((u32)(((u64)(x)) >> 32))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700154#define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200155
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000156#define REG_ADDR(bp, offset) ((bp->regview) + (offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700157
158#define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
159#define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000160#define REG_RD16(bp, offset) readw(REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700161
162#define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200163#define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700164#define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200165
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700166#define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
167#define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200168
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700169#define REG_RD_DMAE(bp, offset, valp, len32) \
170 do { \
171 bnx2x_read_dmae(bp, offset, len32);\
Eilon Greenstein573f2032009-08-12 08:24:14 +0000172 memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700173 } while (0)
174
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700175#define REG_WR_DMAE(bp, offset, valp, len32) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200176 do { \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000177 memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200178 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
179 offset, len32); \
180 } while (0)
181
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000182#define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
183 REG_WR_DMAE(bp, offset, valp, len32)
184
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -0800185#define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000186 do { \
187 memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
188 bnx2x_write_big_buf_wb(bp, addr, len32); \
189 } while (0)
190
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700191#define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
192 offsetof(struct shmem_region, field))
193#define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
194#define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200195
Eilon Greenstein2691d512009-08-12 08:22:08 +0000196#define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \
197 offsetof(struct shmem2_region, field))
198#define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field))
199#define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000200#define MF_CFG_ADDR(bp, field) (bp->common.mf_cfg_base + \
201 offsetof(struct mf_cfg, field))
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000202#define MF2_CFG_ADDR(bp, field) (bp->common.mf2_cfg_base + \
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000203 offsetof(struct mf2_cfg, field))
Eilon Greenstein2691d512009-08-12 08:22:08 +0000204
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000205#define MF_CFG_RD(bp, field) REG_RD(bp, MF_CFG_ADDR(bp, field))
206#define MF_CFG_WR(bp, field, val) REG_WR(bp,\
207 MF_CFG_ADDR(bp, field), (val))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000208#define MF2_CFG_RD(bp, field) REG_RD(bp, MF2_CFG_ADDR(bp, field))
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000209
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000210#define SHMEM2_HAS(bp, field) ((bp)->common.shmem2_base && \
211 (SHMEM2_RD((bp), size) > \
212 offsetof(struct shmem2_region, field)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000213
Eilon Greenstein345b5d52008-08-13 15:58:12 -0700214#define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
Eilon Greenstein3196a882008-08-13 15:58:49 -0700215#define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200216
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000217/* SP SB indices */
218
219/* General SP events - stats query, cfc delete, etc */
220#define HC_SP_INDEX_ETH_DEF_CONS 3
221
222/* EQ completions */
223#define HC_SP_INDEX_EQ_CONS 7
224
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000225/* FCoE L2 connection completions */
226#define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS 6
227#define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000228/* iSCSI L2 */
229#define HC_SP_INDEX_ETH_ISCSI_CQ_CONS 5
230#define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS 1
231
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000232/* Special clients parameters */
233
234/* SB indices */
235/* FCoE L2 */
236#define BNX2X_FCOE_L2_RX_INDEX \
237 (&bp->def_status_blk->sp_sb.\
238 index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])
239
240#define BNX2X_FCOE_L2_TX_INDEX \
241 (&bp->def_status_blk->sp_sb.\
242 index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])
243
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000244/**
245 * CIDs and CLIDs:
246 * CLIDs below is a CLID for func 0, then the CLID for other
247 * functions will be calculated by the formula:
248 *
249 * FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
250 *
251 */
David S. Miller1805b2f2011-10-24 18:18:09 -0400252enum {
253 BNX2X_ISCSI_ETH_CL_ID_IDX,
254 BNX2X_FCOE_ETH_CL_ID_IDX,
255 BNX2X_MAX_CNIC_ETH_CL_ID_IDX,
256};
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000257
Michael Chanf78afb32013-09-18 01:50:38 -0700258/* use a value high enough to be above all the PFs, which has least significant
259 * nibble as 8, so when cnic needs to come up with a CID for UIO to use to
260 * calculate doorbell address according to old doorbell configuration scheme
261 * (db_msg_sz 1 << 7 * cid + 0x40 DPM offset) it can come up with a valid number
262 * We must avoid coming up with cid 8 for iscsi since according to this method
263 * the designated UIO cid will come out 0 and it has a special handling for that
264 * case which doesn't suit us. Therefore will will cieling to closes cid which
265 * has least signigifcant nibble 8 and if it is 8 we will move forward to 0x18.
266 */
267
268#define BNX2X_1st_NON_L2_ETH_CID(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) * \
Merav Sicron37ae41a2012-06-19 07:48:27 +0000269 (bp)->max_cos)
Michael Chanf78afb32013-09-18 01:50:38 -0700270/* amount of cids traversed by UIO's DPM addition to doorbell */
271#define UIO_DPM 8
272/* roundup to DPM offset */
273#define UIO_ROUNDUP(bp) (roundup(BNX2X_1st_NON_L2_ETH_CID(bp), \
274 UIO_DPM))
275/* offset to nearest value which has lsb nibble matching DPM */
276#define UIO_CID_OFFSET(bp) ((UIO_ROUNDUP(bp) + UIO_DPM) % \
277 (UIO_DPM * 2))
278/* add offset to rounded-up cid to get a value which could be used with UIO */
279#define UIO_DPM_ALIGN(bp) (UIO_ROUNDUP(bp) + UIO_CID_OFFSET(bp))
280/* but wait - avoid UIO special case for cid 0 */
281#define UIO_DPM_CID0_OFFSET(bp) ((UIO_DPM * 2) * \
282 (UIO_DPM_ALIGN(bp) == UIO_DPM))
283/* Properly DPM aligned CID dajusted to cid 0 secal case */
284#define BNX2X_CNIC_START_ETH_CID(bp) (UIO_DPM_ALIGN(bp) + \
285 (UIO_DPM_CID0_OFFSET(bp)))
286/* how many cids were wasted - need this value for cid allocation */
287#define UIO_CID_PAD(bp) (BNX2X_CNIC_START_ETH_CID(bp) - \
288 BNX2X_1st_NON_L2_ETH_CID(bp))
David S. Miller1805b2f2011-10-24 18:18:09 -0400289 /* iSCSI L2 */
Merav Sicron37ae41a2012-06-19 07:48:27 +0000290#define BNX2X_ISCSI_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp))
David S. Miller1805b2f2011-10-24 18:18:09 -0400291 /* FCoE L2 */
Merav Sicron37ae41a2012-06-19 07:48:27 +0000292#define BNX2X_FCOE_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp) + 1)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000293
Merav Sicron55c11942012-11-07 00:45:48 +0000294#define CNIC_SUPPORT(bp) ((bp)->cnic_support)
295#define CNIC_ENABLED(bp) ((bp)->cnic_enabled)
296#define CNIC_LOADED(bp) ((bp)->cnic_loaded)
297#define FCOE_INIT(bp) ((bp)->fcoe_init)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000298
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000299#define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
300 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
301
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000302#define SM_RX_ID 0
303#define SM_TX_ID 1
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200304
Ariel Elior6383c0b2011-07-14 08:31:57 +0000305/* defines for multiple tx priority indices */
306#define FIRST_TX_ONLY_COS_INDEX 1
307#define FIRST_TX_COS_INDEX 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200308
Ariel Elior6383c0b2011-07-14 08:31:57 +0000309/* rules for calculating the cids of tx-only connections */
Merav Sicron65565882012-06-19 07:48:26 +0000310#define CID_TO_FP(cid, bp) ((cid) % BNX2X_NUM_NON_CNIC_QUEUES(bp))
311#define CID_COS_TO_TX_ONLY_CID(cid, cos, bp) \
312 (cid + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +0000313
314/* fp index inside class of service range */
Merav Sicron65565882012-06-19 07:48:26 +0000315#define FP_COS_TO_TXQ(fp, cos, bp) \
316 ((fp)->index + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +0000317
Merav Sicron65565882012-06-19 07:48:26 +0000318/* Indexes for transmission queues array:
319 * txdata for RSS i CoS j is at location i + (j * num of RSS)
320 * txdata for FCoE (if exist) is at location max cos * num of RSS
321 * txdata for FWD (if exist) is one location after FCoE
322 * txdata for OOO (if exist) is one location after FWD
Ariel Elior6383c0b2011-07-14 08:31:57 +0000323 */
Merav Sicron65565882012-06-19 07:48:26 +0000324enum {
325 FCOE_TXQ_IDX_OFFSET,
326 FWD_TXQ_IDX_OFFSET,
327 OOO_TXQ_IDX_OFFSET,
328};
329#define MAX_ETH_TXQ_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) * (bp)->max_cos)
Merav Sicron65565882012-06-19 07:48:26 +0000330#define FCOE_TXQ_IDX(bp) (MAX_ETH_TXQ_IDX(bp) + FCOE_TXQ_IDX_OFFSET)
Ariel Elior6383c0b2011-07-14 08:31:57 +0000331
332/* fast path */
Eric Dumazete52fcb22011-11-14 06:05:34 +0000333/*
334 * This driver uses new build_skb() API :
335 * RX ring buffer contains pointer to kmalloc() data only,
336 * skb are built only after Hardware filled the frame.
337 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200338struct sw_rx_bd {
Eric Dumazete52fcb22011-11-14 06:05:34 +0000339 u8 *data;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000340 DEFINE_DMA_UNMAP_ADDR(mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200341};
342
343struct sw_tx_bd {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700344 struct sk_buff *skb;
345 u16 first_bd;
Eilon Greensteinca003922009-08-12 22:53:28 -0700346 u8 flags;
347/* Set on the first BD descriptor when there is a split BD */
348#define BNX2X_TSO_SPLIT_BD (1<<0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200349};
350
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700351struct sw_rx_page {
352 struct page *page;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000353 DEFINE_DMA_UNMAP_ADDR(mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700354};
355
Eilon Greensteinca003922009-08-12 22:53:28 -0700356union db_prod {
357 struct doorbell_set_prod data;
358 u32 raw;
359};
360
David S. Miller8decf862011-09-22 03:23:13 -0400361/* dropless fc FW/HW related params */
362#define BRB_SIZE(bp) (CHIP_IS_E3(bp) ? 1024 : 512)
363#define MAX_AGG_QS(bp) (CHIP_IS_E1(bp) ? \
364 ETH_MAX_AGGREGATION_QUEUES_E1 :\
365 ETH_MAX_AGGREGATION_QUEUES_E1H_E2)
366#define FW_DROP_LEVEL(bp) (3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp))
367#define FW_PREFETCH_CNT 16
368#define DROPLESS_FC_HEADROOM 100
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700369
370/* MC hsi */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300371#define BCM_PAGE_SHIFT 12
372#define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
373#define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700374#define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
375
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300376#define PAGES_PER_SGE_SHIFT 0
377#define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
378#define SGE_PAGE_SIZE PAGE_SIZE
379#define SGE_PAGE_SHIFT PAGE_SHIFT
380#define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
Ariel Elior8d9ac292013-01-01 05:22:27 +0000381#define SGE_PAGES (SGE_PAGE_SIZE * PAGES_PER_SGE)
382#define TPA_AGG_SIZE min_t(u32, (min_t(u32, 8, MAX_SKB_FRAGS) * \
383 SGE_PAGES), 0xffff)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700384
385/* SGE ring related macros */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300386#define NUM_RX_SGE_PAGES 2
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700387#define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
David S. Miller8decf862011-09-22 03:23:13 -0400388#define NEXT_PAGE_SGE_DESC_CNT 2
389#define MAX_RX_SGE_CNT (RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT)
Eilon Greenstein33471622008-08-13 15:59:08 -0700390/* RX_SGE_CNT is promised to be a power of 2 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300391#define RX_SGE_MASK (RX_SGE_CNT - 1)
392#define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
393#define MAX_RX_SGE (NUM_RX_SGE - 1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700394#define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
David S. Miller8decf862011-09-22 03:23:13 -0400395 (MAX_RX_SGE_CNT - 1)) ? \
396 (x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \
397 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300398#define RX_SGE(x) ((x) & MAX_RX_SGE)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700399
David S. Miller8decf862011-09-22 03:23:13 -0400400/*
401 * Number of required SGEs is the sum of two:
402 * 1. Number of possible opened aggregations (next packet for
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000403 * these aggregations will probably consume SGE immediately)
David S. Miller8decf862011-09-22 03:23:13 -0400404 * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only
405 * after placement on BD for new TPA aggregation)
406 *
407 * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page
408 */
409#define NUM_SGE_REQ (MAX_AGG_QS(bp) + \
410 (BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2)
411#define NUM_SGE_PG_REQ ((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \
412 MAX_RX_SGE_CNT)
413#define SGE_TH_LO(bp) (NUM_SGE_REQ + \
414 NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT)
415#define SGE_TH_HI(bp) (SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM)
416
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300417/* Manipulate a bit vector defined as an array of u64 */
418
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700419/* Number of bits in one sge_mask array element */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300420#define BIT_VEC64_ELEM_SZ 64
421#define BIT_VEC64_ELEM_SHIFT 6
422#define BIT_VEC64_ELEM_MASK ((u64)BIT_VEC64_ELEM_SZ - 1)
423
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300424#define __BIT_VEC64_SET_BIT(el, bit) \
425 do { \
426 el = ((el) | ((u64)0x1 << (bit))); \
427 } while (0)
428
429#define __BIT_VEC64_CLEAR_BIT(el, bit) \
430 do { \
431 el = ((el) & (~((u64)0x1 << (bit)))); \
432 } while (0)
433
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300434#define BIT_VEC64_SET_BIT(vec64, idx) \
435 __BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
436 (idx) & BIT_VEC64_ELEM_MASK)
437
438#define BIT_VEC64_CLEAR_BIT(vec64, idx) \
439 __BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
440 (idx) & BIT_VEC64_ELEM_MASK)
441
442#define BIT_VEC64_TEST_BIT(vec64, idx) \
443 (((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
444 ((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700445
446/* Creates a bitmask of all ones in less significant bits.
447 idx - index of the most significant bit in the created mask */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300448#define BIT_VEC64_ONES_MASK(idx) \
449 (((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
450#define BIT_VEC64_ELEM_ONE_MASK ((u64)(~0))
451
452/*******************************************************/
453
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700454/* Number of u64 elements in SGE mask array */
Dmitry Kravkovb3637822011-11-13 04:34:27 +0000455#define RX_SGE_MASK_LEN (NUM_RX_SGE / BIT_VEC64_ELEM_SZ)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700456#define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
457#define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
458
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000459union host_hc_status_block {
460 /* pointer to fp status block e1x */
461 struct host_hc_status_block_e1x *e1x_sb;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000462 /* pointer to fp status block e2 */
463 struct host_hc_status_block_e2 *e2_sb;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000464};
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700465
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300466struct bnx2x_agg_info {
467 /*
Eric Dumazete52fcb22011-11-14 06:05:34 +0000468 * First aggregation buffer is a data buffer, the following - are pages.
469 * We will preallocate the data buffer for each aggregation when
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300470 * we open the interface and will replace the BD at the consumer
471 * with this one when we receive the TPA_START CQE in order to
472 * keep the Rx BD ring consistent.
473 */
474 struct sw_rx_bd first_buf;
475 u8 tpa_state;
476#define BNX2X_TPA_START 1
477#define BNX2X_TPA_STOP 2
478#define BNX2X_TPA_ERROR 3
479 u8 placement_offset;
480 u16 parsing_flags;
481 u16 vlan_tag;
482 u16 len_on_bd;
Eric Dumazete52fcb22011-11-14 06:05:34 +0000483 u32 rxhash;
Tom Herbert5495ab72013-12-19 08:59:08 -0800484 enum pkt_hash_types rxhash_type;
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000485 u16 gro_size;
486 u16 full_page;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300487};
488
489#define Q_STATS_OFFSET32(stat_name) \
490 (offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
491
Ariel Elior6383c0b2011-07-14 08:31:57 +0000492struct bnx2x_fp_txdata {
493
494 struct sw_tx_bd *tx_buf_ring;
495
496 union eth_tx_bd_types *tx_desc_ring;
497 dma_addr_t tx_desc_mapping;
498
499 u32 cid;
500
501 union db_prod tx_db;
502
503 u16 tx_pkt_prod;
504 u16 tx_pkt_cons;
505 u16 tx_bd_prod;
506 u16 tx_bd_cons;
507
508 unsigned long tx_pkt;
509
510 __le16 *tx_cons_sb;
511
512 int txq_index;
Merav Sicron65565882012-06-19 07:48:26 +0000513 struct bnx2x_fastpath *parent_fp;
514 int tx_ring_size;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000515};
516
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000517enum bnx2x_tpa_mode_t {
518 TPA_MODE_LRO,
519 TPA_MODE_GRO
520};
521
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200522struct bnx2x_fastpath {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300523 struct bnx2x *bp; /* parent */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200524
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700525 struct napi_struct napi;
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300526
Cong Wange0d10952013-08-01 11:10:25 +0800527#ifdef CONFIG_NET_RX_BUSY_POLL
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300528 unsigned int state;
529#define BNX2X_FP_STATE_IDLE 0
530#define BNX2X_FP_STATE_NAPI (1 << 0) /* NAPI owns this FP */
531#define BNX2X_FP_STATE_POLL (1 << 1) /* poll owns this FP */
Yuval Mintz9a2620c2014-01-07 12:07:41 +0200532#define BNX2X_FP_STATE_DISABLED (1 << 2)
533#define BNX2X_FP_STATE_NAPI_YIELD (1 << 3) /* NAPI yielded this FP */
534#define BNX2X_FP_STATE_POLL_YIELD (1 << 4) /* poll yielded this FP */
535#define BNX2X_FP_OWNED (BNX2X_FP_STATE_NAPI | BNX2X_FP_STATE_POLL)
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300536#define BNX2X_FP_YIELD (BNX2X_FP_STATE_NAPI_YIELD | BNX2X_FP_STATE_POLL_YIELD)
Yuval Mintz9a2620c2014-01-07 12:07:41 +0200537#define BNX2X_FP_LOCKED (BNX2X_FP_OWNED | BNX2X_FP_STATE_DISABLED)
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300538#define BNX2X_FP_USER_PEND (BNX2X_FP_STATE_POLL | BNX2X_FP_STATE_POLL_YIELD)
539 /* protect state */
540 spinlock_t lock;
Cong Wange0d10952013-08-01 11:10:25 +0800541#endif /* CONFIG_NET_RX_BUSY_POLL */
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300542
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000543 union host_hc_status_block status_blk;
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000544 /* chip independent shortcuts into sb structure */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000545 __le16 *sb_index_values;
546 __le16 *sb_running_index;
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000547 /* chip independent shortcut into rx_prods_offset memory */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000548 u32 ustorm_rx_prods_offset;
549
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -0800550 u32 rx_buf_size;
Eric Dumazetd46d1322012-12-10 12:16:06 +0000551 u32 rx_frag_size; /* 0 if kmalloced(), or rx_buf_size + NET_SKB_PAD */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700552 dma_addr_t status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200553
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000554 enum bnx2x_tpa_mode_t mode;
555
Ariel Elior6383c0b2011-07-14 08:31:57 +0000556 u8 max_cos; /* actual number of active tx coses */
Merav Sicron65565882012-06-19 07:48:26 +0000557 struct bnx2x_fp_txdata *txdata_ptr[BNX2X_MULTI_TX_COS];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200558
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700559 struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
560 struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200561
562 struct eth_rx_bd *rx_desc_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700563 dma_addr_t rx_desc_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200564
565 union eth_rx_cqe *rx_comp_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700566 dma_addr_t rx_comp_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200567
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700568 /* SGE ring */
569 struct eth_rx_sge *rx_sge_ring;
570 dma_addr_t rx_sge_mapping;
571
572 u64 sge_mask[RX_SGE_MASK_LEN];
573
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300574 u32 cid;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200575
Ariel Elior6383c0b2011-07-14 08:31:57 +0000576 __le16 fp_hc_idx;
577
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000578 u8 index; /* number in fp array */
Dmitry Kravkovf233caf2011-11-13 04:34:22 +0000579 u8 rx_queue; /* index for skb_record */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000580 u8 cl_id; /* eth client id */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000581 u8 cl_qzone_id;
582 u8 fw_sb_id; /* status block number in FW */
583 u8 igu_sb_id; /* status block number in HW */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200584
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700585 u16 rx_bd_prod;
586 u16 rx_bd_cons;
587 u16 rx_comp_prod;
588 u16 rx_comp_cons;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700589 u16 rx_sge_prod;
590 /* The last maximal completed SGE */
591 u16 last_max_sge;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000592 __le16 *rx_cons_sb;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000593 unsigned long rx_pkt,
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700594 rx_calls;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000595
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700596 /* TPA related */
Barak Witkowski15192a82012-06-19 07:48:28 +0000597 struct bnx2x_agg_info *tpa_info;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700598 u8 disable_tpa;
599#ifdef BNX2X_STOP_ON_ERROR
600 u64 tpa_queue_used;
601#endif
Eilon Greensteinca003922009-08-12 22:53:28 -0700602 /* The size is calculated using the following:
603 sizeof name field from netdev structure +
604 4 ('-Xx-' string) +
605 4 (for the digits and to make it DWORD aligned) */
606#define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
607 char name[FP_NAME_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200608};
609
Barak Witkowski15192a82012-06-19 07:48:28 +0000610#define bnx2x_fp(bp, nr, var) ((bp)->fp[(nr)].var)
611#define bnx2x_sp_obj(bp, fp) ((bp)->sp_objs[(fp)->index])
612#define bnx2x_fp_stats(bp, fp) (&((bp)->fp_stats[(fp)->index]))
613#define bnx2x_fp_qstats(bp, fp) (&((bp)->fp_stats[(fp)->index].eth_q_stats))
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -0800614
Cong Wange0d10952013-08-01 11:10:25 +0800615#ifdef CONFIG_NET_RX_BUSY_POLL
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300616static inline void bnx2x_fp_init_lock(struct bnx2x_fastpath *fp)
617{
618 spin_lock_init(&fp->lock);
619 fp->state = BNX2X_FP_STATE_IDLE;
620}
621
622/* called from the device poll routine to get ownership of a FP */
623static inline bool bnx2x_fp_lock_napi(struct bnx2x_fastpath *fp)
624{
625 bool rc = true;
626
Yuval Mintz9a2620c2014-01-07 12:07:41 +0200627 spin_lock_bh(&fp->lock);
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300628 if (fp->state & BNX2X_FP_LOCKED) {
629 WARN_ON(fp->state & BNX2X_FP_STATE_NAPI);
630 fp->state |= BNX2X_FP_STATE_NAPI_YIELD;
631 rc = false;
632 } else {
633 /* we don't care if someone yielded */
634 fp->state = BNX2X_FP_STATE_NAPI;
635 }
Yuval Mintz9a2620c2014-01-07 12:07:41 +0200636 spin_unlock_bh(&fp->lock);
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300637 return rc;
638}
639
640/* returns true is someone tried to get the FP while napi had it */
641static inline bool bnx2x_fp_unlock_napi(struct bnx2x_fastpath *fp)
642{
643 bool rc = false;
644
Yuval Mintz9a2620c2014-01-07 12:07:41 +0200645 spin_lock_bh(&fp->lock);
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300646 WARN_ON(fp->state &
647 (BNX2X_FP_STATE_POLL | BNX2X_FP_STATE_NAPI_YIELD));
648
649 if (fp->state & BNX2X_FP_STATE_POLL_YIELD)
650 rc = true;
Yuval Mintz9a2620c2014-01-07 12:07:41 +0200651
652 /* state ==> idle, unless currently disabled */
653 fp->state &= BNX2X_FP_STATE_DISABLED;
654 spin_unlock_bh(&fp->lock);
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300655 return rc;
656}
657
658/* called from bnx2x_low_latency_poll() */
659static inline bool bnx2x_fp_lock_poll(struct bnx2x_fastpath *fp)
660{
661 bool rc = true;
662
663 spin_lock_bh(&fp->lock);
664 if ((fp->state & BNX2X_FP_LOCKED)) {
665 fp->state |= BNX2X_FP_STATE_POLL_YIELD;
666 rc = false;
667 } else {
668 /* preserve yield marks */
669 fp->state |= BNX2X_FP_STATE_POLL;
670 }
671 spin_unlock_bh(&fp->lock);
672 return rc;
673}
674
675/* returns true if someone tried to get the FP while it was locked */
676static inline bool bnx2x_fp_unlock_poll(struct bnx2x_fastpath *fp)
677{
678 bool rc = false;
679
680 spin_lock_bh(&fp->lock);
681 WARN_ON(fp->state & BNX2X_FP_STATE_NAPI);
682
683 if (fp->state & BNX2X_FP_STATE_POLL_YIELD)
684 rc = true;
Yuval Mintz9a2620c2014-01-07 12:07:41 +0200685
686 /* state ==> idle, unless currently disabled */
687 fp->state &= BNX2X_FP_STATE_DISABLED;
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300688 spin_unlock_bh(&fp->lock);
689 return rc;
690}
691
692/* true if a socket is polling, even if it did not get the lock */
693static inline bool bnx2x_fp_ll_polling(struct bnx2x_fastpath *fp)
694{
Yuval Mintz9a2620c2014-01-07 12:07:41 +0200695 WARN_ON(!(fp->state & BNX2X_FP_OWNED));
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300696 return fp->state & BNX2X_FP_USER_PEND;
697}
Yuval Mintz9a2620c2014-01-07 12:07:41 +0200698
699/* false if fp is currently owned */
700static inline bool bnx2x_fp_ll_disable(struct bnx2x_fastpath *fp)
701{
702 int rc = true;
703
704 spin_lock_bh(&fp->lock);
705 if (fp->state & BNX2X_FP_OWNED)
706 rc = false;
707 fp->state |= BNX2X_FP_STATE_DISABLED;
708 spin_unlock_bh(&fp->lock);
709
710 return rc;
711}
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300712#else
713static inline void bnx2x_fp_init_lock(struct bnx2x_fastpath *fp)
714{
715}
716
717static inline bool bnx2x_fp_lock_napi(struct bnx2x_fastpath *fp)
718{
719 return true;
720}
721
722static inline bool bnx2x_fp_unlock_napi(struct bnx2x_fastpath *fp)
723{
724 return false;
725}
726
727static inline bool bnx2x_fp_lock_poll(struct bnx2x_fastpath *fp)
728{
729 return false;
730}
731
732static inline bool bnx2x_fp_unlock_poll(struct bnx2x_fastpath *fp)
733{
734 return false;
735}
736
737static inline bool bnx2x_fp_ll_polling(struct bnx2x_fastpath *fp)
738{
739 return false;
740}
Yuval Mintz9a2620c2014-01-07 12:07:41 +0200741static inline bool bnx2x_fp_ll_disable(struct bnx2x_fastpath *fp)
742{
743 return true;
744}
Cong Wange0d10952013-08-01 11:10:25 +0800745#endif /* CONFIG_NET_RX_BUSY_POLL */
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300746
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -0800747/* Use 2500 as a mini-jumbo MTU for FCoE */
748#define BNX2X_FCOE_MINI_JUMBO_MTU 2500
749
Merav Sicron65565882012-06-19 07:48:26 +0000750#define FCOE_IDX_OFFSET 0
751
752#define FCOE_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) + \
753 FCOE_IDX_OFFSET)
754#define bnx2x_fcoe_fp(bp) (&bp->fp[FCOE_IDX(bp)])
755#define bnx2x_fcoe(bp, var) (bnx2x_fcoe_fp(bp)->var)
Barak Witkowski15192a82012-06-19 07:48:28 +0000756#define bnx2x_fcoe_inner_sp_obj(bp) (&bp->sp_objs[FCOE_IDX(bp)])
757#define bnx2x_fcoe_sp_obj(bp, var) (bnx2x_fcoe_inner_sp_obj(bp)->var)
Merav Sicron65565882012-06-19 07:48:26 +0000758#define bnx2x_fcoe_tx(bp, var) (bnx2x_fcoe_fp(bp)-> \
759 txdata_ptr[FIRST_TX_COS_INDEX] \
760 ->var)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300761
Merav Sicron55c11942012-11-07 00:45:48 +0000762#define IS_ETH_FP(fp) ((fp)->index < BNX2X_NUM_ETH_QUEUES((fp)->bp))
763#define IS_FCOE_FP(fp) ((fp)->index == FCOE_IDX((fp)->bp))
764#define IS_FCOE_IDX(idx) ((idx) == FCOE_IDX(bp))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700765
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700766/* MC hsi */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300767#define MAX_FETCH_BD 13 /* HW max BDs per packet */
768#define RX_COPY_THRESH 92
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700769
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300770#define NUM_TX_RINGS 16
Eilon Greensteinca003922009-08-12 22:53:28 -0700771#define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
David S. Miller8decf862011-09-22 03:23:13 -0400772#define NEXT_PAGE_TX_DESC_CNT 1
773#define MAX_TX_DESC_CNT (TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300774#define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
775#define MAX_TX_BD (NUM_TX_BD - 1)
776#define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700777#define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
David S. Miller8decf862011-09-22 03:23:13 -0400778 (MAX_TX_DESC_CNT - 1)) ? \
779 (x) + 1 + NEXT_PAGE_TX_DESC_CNT : \
780 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300781#define TX_BD(x) ((x) & MAX_TX_BD)
782#define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700783
Dmitry Kravkov7df2dc62012-06-25 22:32:50 +0000784/* number of NEXT_PAGE descriptors may be required during placement */
785#define NEXT_CNT_PER_TX_PKT(bds) \
786 (((bds) + MAX_TX_DESC_CNT - 1) / \
787 MAX_TX_DESC_CNT * NEXT_PAGE_TX_DESC_CNT)
788/* max BDs per tx packet w/o next_pages:
789 * START_BD - describes packed
790 * START_BD(splitted) - includes unpaged data segment for GSO
791 * PARSING_BD - for TSO and CSUM data
Dmitry Kravkova848ade2013-03-18 06:51:03 +0000792 * PARSING_BD2 - for encapsulation data
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000793 * Frag BDs - describes pages for frags
Dmitry Kravkov7df2dc62012-06-25 22:32:50 +0000794 */
Dmitry Kravkova848ade2013-03-18 06:51:03 +0000795#define BDS_PER_TX_PKT 4
Dmitry Kravkov7df2dc62012-06-25 22:32:50 +0000796#define MAX_BDS_PER_TX_PKT (MAX_SKB_FRAGS + BDS_PER_TX_PKT)
797/* max BDs per tx packet including next pages */
798#define MAX_DESC_PER_TX_PKT (MAX_BDS_PER_TX_PKT + \
799 NEXT_CNT_PER_TX_PKT(MAX_BDS_PER_TX_PKT))
800
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700801/* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300802#define NUM_RX_RINGS 8
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700803#define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
David S. Miller8decf862011-09-22 03:23:13 -0400804#define NEXT_PAGE_RX_DESC_CNT 2
805#define MAX_RX_DESC_CNT (RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300806#define RX_DESC_MASK (RX_DESC_CNT - 1)
807#define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
808#define MAX_RX_BD (NUM_RX_BD - 1)
809#define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
David S. Miller8decf862011-09-22 03:23:13 -0400810
811/* dropless fc calculations for BDs
812 *
813 * Number of BDs should as number of buffers in BRB:
814 * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT
815 * "next" elements on each page
816 */
817#define NUM_BD_REQ BRB_SIZE(bp)
818#define NUM_BD_PG_REQ ((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \
819 MAX_RX_DESC_CNT)
820#define BD_TH_LO(bp) (NUM_BD_REQ + \
821 NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \
822 FW_DROP_LEVEL(bp))
823#define BD_TH_HI(bp) (BD_TH_LO(bp) + DROPLESS_FC_HEADROOM)
824
825#define MIN_RX_AVAIL ((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300826
827#define MIN_RX_SIZE_TPA_HW (CHIP_IS_E1(bp) ? \
828 ETH_MIN_RX_CQES_WITH_TPA_E1 : \
829 ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
830#define MIN_RX_SIZE_NONTPA_HW ETH_MIN_RX_CQES_WITHOUT_TPA
831#define MIN_RX_SIZE_TPA (max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
832#define MIN_RX_SIZE_NONTPA (max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
833 MIN_RX_AVAIL))
834
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700835#define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
David S. Miller8decf862011-09-22 03:23:13 -0400836 (MAX_RX_DESC_CNT - 1)) ? \
837 (x) + 1 + NEXT_PAGE_RX_DESC_CNT : \
838 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300839#define RX_BD(x) ((x) & MAX_RX_BD)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700840
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300841/*
842 * As long as CQE is X times bigger than BD entry we have to allocate X times
843 * more pages for CQ ring in order to keep it balanced with BD ring
844 */
845#define CQE_BD_REL (sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
846#define NUM_RCQ_RINGS (NUM_RX_RINGS * CQE_BD_REL)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700847#define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
David S. Miller8decf862011-09-22 03:23:13 -0400848#define NEXT_PAGE_RCQ_DESC_CNT 1
849#define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300850#define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
851#define MAX_RCQ_BD (NUM_RCQ_BD - 1)
852#define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700853#define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
David S. Miller8decf862011-09-22 03:23:13 -0400854 (MAX_RCQ_DESC_CNT - 1)) ? \
855 (x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \
856 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300857#define RCQ_BD(x) ((x) & MAX_RCQ_BD)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700858
David S. Miller8decf862011-09-22 03:23:13 -0400859/* dropless fc calculations for RCQs
860 *
861 * Number of RCQs should be as number of buffers in BRB:
862 * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT
863 * "next" elements on each page
864 */
865#define NUM_RCQ_REQ BRB_SIZE(bp)
866#define NUM_RCQ_PG_REQ ((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \
867 MAX_RCQ_DESC_CNT)
868#define RCQ_TH_LO(bp) (NUM_RCQ_REQ + \
869 NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \
870 FW_DROP_LEVEL(bp))
871#define RCQ_TH_HI(bp) (RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM)
872
Eilon Greenstein33471622008-08-13 15:59:08 -0700873/* This is needed for determining of last_max */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300874#define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
875#define SUB_S32(a, b) (s32)((s32)(a) - (s32)(b))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700876
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300877#define BNX2X_SWCID_SHIFT 17
878#define BNX2X_SWCID_MASK ((0x1 << BNX2X_SWCID_SHIFT) - 1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700879
880/* used on a CID received from the HW */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300881#define SW_CID(x) (le32_to_cpu(x) & BNX2X_SWCID_MASK)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700882#define CQE_CMD(x) (le32_to_cpu(x) >> \
883 COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
884
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700885#define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
886 le32_to_cpu((bd)->addr_lo))
887#define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
888
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000889#define BNX2X_DB_MIN_SHIFT 3 /* 8 bytes */
Ariel Eliorb9871bc2013-09-04 14:09:21 +0300890#define BNX2X_DB_SHIFT 3 /* 8 bytes*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300891#if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
892#error "Min DB doorbell stride is 8"
893#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700894#define DOORBELL(bp, cid, val) \
895 do { \
Ariel Eliorb9871bc2013-09-04 14:09:21 +0300896 writel((u32)(val), bp->doorbells + (bp->db_size * (cid))); \
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700897 } while (0)
898
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700899/* TX CSUM helpers */
900#define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
901 skb->csum_offset)
902#define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
903 skb->csum_offset))
904
Dmitry Kravkov91226792013-03-11 05:17:52 +0000905#define pbd_tcp_flags(tcp_hdr) (ntohl(tcp_flag_word(tcp_hdr))>>16 & 0xff)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700906
Dmitry Kravkova848ade2013-03-18 06:51:03 +0000907#define XMIT_PLAIN 0
908#define XMIT_CSUM_V4 (1 << 0)
909#define XMIT_CSUM_V6 (1 << 1)
910#define XMIT_CSUM_TCP (1 << 2)
911#define XMIT_GSO_V4 (1 << 3)
912#define XMIT_GSO_V6 (1 << 4)
913#define XMIT_CSUM_ENC_V4 (1 << 5)
914#define XMIT_CSUM_ENC_V6 (1 << 6)
915#define XMIT_GSO_ENC_V4 (1 << 7)
916#define XMIT_GSO_ENC_V6 (1 << 8)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700917
Dmitry Kravkova848ade2013-03-18 06:51:03 +0000918#define XMIT_CSUM_ENC (XMIT_CSUM_ENC_V4 | XMIT_CSUM_ENC_V6)
919#define XMIT_GSO_ENC (XMIT_GSO_ENC_V4 | XMIT_GSO_ENC_V6)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700920
Dmitry Kravkova848ade2013-03-18 06:51:03 +0000921#define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6 | XMIT_CSUM_ENC)
922#define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6 | XMIT_GSO_ENC)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700923
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700924/* stuff added to make the code fit 80Col */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300925#define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
926#define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
927#define CQE_TYPE_STOP(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
928#define CQE_TYPE_SLOW(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
929#define CQE_TYPE_FAST(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700930
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -0700931#define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
932
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000933#define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
934 (((le16_to_cpu(flags) & \
935 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
936 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
937 == PRS_FLAG_OVERETH_IPV4)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700938#define BNX2X_RX_SUM_FIX(cqe) \
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000939 BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700940
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300941#define FP_USB_FUNC_OFF \
942 offsetof(struct cstorm_status_block_u, func)
943#define FP_CSB_FUNC_OFF \
944 offsetof(struct cstorm_status_block_c, func)
945
David S. Miller8decf862011-09-22 03:23:13 -0400946#define HC_INDEX_ETH_RX_CQ_CONS 1
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300947
David S. Miller8decf862011-09-22 03:23:13 -0400948#define HC_INDEX_OOO_TX_CQ_CONS 4
949
950#define HC_INDEX_ETH_TX_CQ_CONS_COS0 5
951
952#define HC_INDEX_ETH_TX_CQ_CONS_COS1 6
953
954#define HC_INDEX_ETH_TX_CQ_CONS_COS2 7
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300955
Ariel Elior6383c0b2011-07-14 08:31:57 +0000956#define HC_INDEX_ETH_FIRST_TX_CQ_CONS HC_INDEX_ETH_TX_CQ_CONS_COS0
957
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700958#define BNX2X_RX_SB_INDEX \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300959 (&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200960
Ariel Elior6383c0b2011-07-14 08:31:57 +0000961#define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0
962
963#define BNX2X_TX_SB_INDEX_COS0 \
964 (&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0])
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700965
966/* end of fast path */
967
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700968/* common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200969
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700970struct bnx2x_common {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200971
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700972 u32 chip_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200973/* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700974#define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200975
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700976#define CHIP_NUM(bp) (bp->common.chip_id >> 16)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700977#define CHIP_NUM_57710 0x164e
978#define CHIP_NUM_57711 0x164f
979#define CHIP_NUM_57711E 0x1650
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000980#define CHIP_NUM_57712 0x1662
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300981#define CHIP_NUM_57712_MF 0x1663
Ariel Elior8395be52013-01-01 05:22:44 +0000982#define CHIP_NUM_57712_VF 0x166f
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300983#define CHIP_NUM_57713 0x1651
984#define CHIP_NUM_57713E 0x1652
985#define CHIP_NUM_57800 0x168a
986#define CHIP_NUM_57800_MF 0x16a5
Ariel Elior8395be52013-01-01 05:22:44 +0000987#define CHIP_NUM_57800_VF 0x16a9
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300988#define CHIP_NUM_57810 0x168e
989#define CHIP_NUM_57810_MF 0x16ae
Ariel Elior8395be52013-01-01 05:22:44 +0000990#define CHIP_NUM_57810_VF 0x16af
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000991#define CHIP_NUM_57811 0x163d
992#define CHIP_NUM_57811_MF 0x163e
Ariel Elior8395be52013-01-01 05:22:44 +0000993#define CHIP_NUM_57811_VF 0x163f
Yuval Mintz2de67432013-01-23 03:21:43 +0000994#define CHIP_NUM_57840_OBSOLETE 0x168d
Yuval Mintzc3def942012-07-23 10:25:43 +0300995#define CHIP_NUM_57840_MF_OBSOLETE 0x16ab
996#define CHIP_NUM_57840_4_10 0x16a1
997#define CHIP_NUM_57840_2_20 0x16a2
998#define CHIP_NUM_57840_MF 0x16a4
Ariel Elior8395be52013-01-01 05:22:44 +0000999#define CHIP_NUM_57840_VF 0x16ad
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001000#define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
1001#define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
1002#define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001003#define CHIP_IS_57712(bp) (CHIP_NUM(bp) == CHIP_NUM_57712)
Ariel Elior8395be52013-01-01 05:22:44 +00001004#define CHIP_IS_57712_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_VF)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001005#define CHIP_IS_57712_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_MF)
1006#define CHIP_IS_57800(bp) (CHIP_NUM(bp) == CHIP_NUM_57800)
1007#define CHIP_IS_57800_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_MF)
Ariel Elior8395be52013-01-01 05:22:44 +00001008#define CHIP_IS_57800_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_VF)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001009#define CHIP_IS_57810(bp) (CHIP_NUM(bp) == CHIP_NUM_57810)
1010#define CHIP_IS_57810_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_MF)
Ariel Elior8395be52013-01-01 05:22:44 +00001011#define CHIP_IS_57810_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_VF)
Barak Witkowski7e8e02d2012-04-03 18:41:28 +00001012#define CHIP_IS_57811(bp) (CHIP_NUM(bp) == CHIP_NUM_57811)
1013#define CHIP_IS_57811_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57811_MF)
Ariel Elior8395be52013-01-01 05:22:44 +00001014#define CHIP_IS_57811_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57811_VF)
Yuval Mintzc3def942012-07-23 10:25:43 +03001015#define CHIP_IS_57840(bp) \
1016 ((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) || \
1017 (CHIP_NUM(bp) == CHIP_NUM_57840_2_20) || \
1018 (CHIP_NUM(bp) == CHIP_NUM_57840_OBSOLETE))
1019#define CHIP_IS_57840_MF(bp) ((CHIP_NUM(bp) == CHIP_NUM_57840_MF) || \
1020 (CHIP_NUM(bp) == CHIP_NUM_57840_MF_OBSOLETE))
Ariel Elior8395be52013-01-01 05:22:44 +00001021#define CHIP_IS_57840_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57840_VF)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001022#define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
1023 CHIP_IS_57711E(bp))
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00001024#define CHIP_IS_57811xx(bp) (CHIP_IS_57811(bp) || \
1025 CHIP_IS_57811_MF(bp) || \
1026 CHIP_IS_57811_VF(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001027#define CHIP_IS_E2(bp) (CHIP_IS_57712(bp) || \
Yuval Mintz6ab20352013-01-23 03:21:47 +00001028 CHIP_IS_57712_MF(bp) || \
1029 CHIP_IS_57712_VF(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001030#define CHIP_IS_E3(bp) (CHIP_IS_57800(bp) || \
1031 CHIP_IS_57800_MF(bp) || \
Yuval Mintz6ab20352013-01-23 03:21:47 +00001032 CHIP_IS_57800_VF(bp) || \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001033 CHIP_IS_57810(bp) || \
1034 CHIP_IS_57810_MF(bp) || \
Ariel Elior8395be52013-01-01 05:22:44 +00001035 CHIP_IS_57810_VF(bp) || \
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00001036 CHIP_IS_57811xx(bp) || \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001037 CHIP_IS_57840(bp) || \
Ariel Elior8395be52013-01-01 05:22:44 +00001038 CHIP_IS_57840_MF(bp) || \
1039 CHIP_IS_57840_VF(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001040#define CHIP_IS_E1x(bp) (CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001041#define USES_WARPCORE(bp) (CHIP_IS_E3(bp))
1042#define IS_E1H_OFFSET (!CHIP_IS_E1(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001043
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001044#define CHIP_REV_SHIFT 12
1045#define CHIP_REV_MASK (0xF << CHIP_REV_SHIFT)
1046#define CHIP_REV_VAL(bp) (bp->common.chip_id & CHIP_REV_MASK)
1047#define CHIP_REV_Ax (0x0 << CHIP_REV_SHIFT)
1048#define CHIP_REV_Bx (0x1 << CHIP_REV_SHIFT)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001049/* assume maximum 5 revisions */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001050#define CHIP_REV_IS_SLOW(bp) (CHIP_REV_VAL(bp) > 0x00005000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001051/* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
1052#define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001053 !(CHIP_REV_VAL(bp) & 0x00001000))
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001054/* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
1055#define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001056 (CHIP_REV_VAL(bp) & 0x00001000))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001057
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001058#define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
1059 ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
1060
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001061#define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
1062#define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001063#define CHIP_REV_SIM(bp) (((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
1064 (CHIP_REV_SHIFT + 1)) \
1065 << CHIP_REV_SHIFT)
1066#define CHIP_REV(bp) (CHIP_REV_IS_SLOW(bp) ? \
1067 CHIP_REV_SIM(bp) :\
1068 CHIP_REV_VAL(bp))
1069#define CHIP_IS_E3B0(bp) (CHIP_IS_E3(bp) && \
1070 (CHIP_REV(bp) == CHIP_REV_Bx))
1071#define CHIP_IS_E3A0(bp) (CHIP_IS_E3(bp) && \
1072 (CHIP_REV(bp) == CHIP_REV_Ax))
Merav Sicron55c11942012-11-07 00:45:48 +00001073/* This define is used in two main places:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001074 * 1. In the early stages of nic_load, to know if to configure Parser / Searcher
Merav Sicron55c11942012-11-07 00:45:48 +00001075 * to nic-only mode or to offload mode. Offload mode is configured if either the
1076 * chip is E1x (where MIC_MODE register is not applicable), or if cnic already
1077 * registered for this port (which means that the user wants storage services).
1078 * 2. During cnic-related load, to know if offload mode is already configured in
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001079 * the HW or needs to be configured.
Merav Sicron55c11942012-11-07 00:45:48 +00001080 * Since the transition from nic-mode to offload-mode in HW causes traffic
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001081 * corruption, nic-mode is configured only in ports on which storage services
Merav Sicron55c11942012-11-07 00:45:48 +00001082 * where never requested.
1083 */
1084#define CONFIGURE_NIC_MODE(bp) (!CHIP_IS_E1x(bp) && !CNIC_ENABLED(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001085
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001086 int flash_size;
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001087#define BNX2X_NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
1088#define BNX2X_NVRAM_TIMEOUT_COUNT 30000
1089#define BNX2X_NVRAM_PAGE_SIZE 256
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001090
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001091 u32 shmem_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00001092 u32 shmem2_base;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001093 u32 mf_cfg_base;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001094 u32 mf2_cfg_base;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001095
1096 u32 hw_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001097
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001098 u32 bc_ver;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001099
1100 u8 int_block;
1101#define INT_BLOCK_HC 0
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001102#define INT_BLOCK_IGU 1
1103#define INT_BLOCK_MODE_NORMAL 0
1104#define INT_BLOCK_MODE_BW_COMP 2
1105#define CHIP_INT_MODE_IS_NBC(bp) \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001106 (!CHIP_IS_E1x(bp) && \
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001107 !((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
1108#define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
1109
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001110 u8 chip_port_mode;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001111#define CHIP_4_PORT_MODE 0x0
1112#define CHIP_2_PORT_MODE 0x1
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001113#define CHIP_PORT_MODE_NONE 0x2
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001114#define CHIP_MODE(bp) (bp->common.chip_port_mode)
1115#define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
Barak Witkowski1d187b32011-12-05 22:41:50 +00001116
1117 u32 boot_mode;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001118};
1119
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001120/* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
1121#define BNX2X_IGU_STAS_MSG_VF_CNT 64
1122#define BNX2X_IGU_STAS_MSG_PF_CNT 4
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001123
Yaniv Rosner27c11512012-12-02 04:05:54 +00001124#define MAX_IGU_ATTN_ACK_TO 100
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001125/* end of common */
1126
1127/* port */
1128
1129struct bnx2x_port {
1130 u32 pmf;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001131
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001132 u32 link_config[LINK_CONFIG_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001133
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001134 u32 supported[LINK_CONFIG_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001135/* link settings - missing defines */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001136#define SUPPORTED_2500baseX_Full (1 << 15)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001137
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001138 u32 advertising[LINK_CONFIG_SIZE];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001139/* link settings - missing defines */
1140#define ADVERTISED_2500baseX_Full (1 << 15)
1141
1142 u32 phy_addr;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001143
1144 /* used to synchronize phy accesses */
1145 struct mutex phy_mutex;
1146
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001147 u32 port_stx;
1148
1149 struct nig_stats old_nig_stats;
1150};
1151
1152/* end of port */
1153
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001154#define STATS_OFFSET32(stat_name) \
1155 (offsetof(struct bnx2x_eth_stats, stat_name) / 4)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001156
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001157/* slow path */
1158
1159/* slow path work-queue */
1160extern struct workqueue_struct *bnx2x_wq;
1161
1162#define BNX2X_MAX_NUM_OF_VFS 64
Ariel Eliorb9871bc2013-09-04 14:09:21 +03001163#define BNX2X_VF_CID_WND 4 /* log num of queues per VF. HW config. */
Ariel Elior1ab44342013-01-01 05:22:23 +00001164#define BNX2X_CIDS_PER_VF (1 << BNX2X_VF_CID_WND)
Ariel Eliorb9871bc2013-09-04 14:09:21 +03001165
1166/* We need to reserve doorbell addresses for all VF and queue combinations */
Ariel Elior1ab44342013-01-01 05:22:23 +00001167#define BNX2X_VF_CIDS (BNX2X_MAX_NUM_OF_VFS * BNX2X_CIDS_PER_VF)
Ariel Eliorb9871bc2013-09-04 14:09:21 +03001168
1169/* The doorbell is configured to have the same number of CIDs for PFs and for
1170 * VFs. For this reason the PF CID zone is as large as the VF zone.
1171 */
1172#define BNX2X_FIRST_VF_CID BNX2X_VF_CIDS
1173#define BNX2X_MAX_NUM_VF_QUEUES 64
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001174#define BNX2X_VF_ID_INVALID 0xFF
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001175
Ariel Eliorb9871bc2013-09-04 14:09:21 +03001176/* the number of VF CIDS multiplied by the amount of bytes reserved for each
1177 * cid must not exceed the size of the VF doorbell
1178 */
1179#define BNX2X_VF_BAR_SIZE 512
1180#if (BNX2X_VF_BAR_SIZE < BNX2X_CIDS_PER_VF * (1 << BNX2X_DB_SHIFT))
1181#error "VF doorbell bar size is 512"
1182#endif
1183
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001184/*
1185 * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
1186 * control by the number of fast-path status blocks supported by the
1187 * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
1188 * status block represents an independent interrupts context that can
1189 * serve a regular L2 networking queue. However special L2 queues such
1190 * as the FCoE queue do not require a FP-SB and other components like
1191 * the CNIC may consume FP-SB reducing the number of possible L2 queues
1192 *
1193 * If the maximum number of FP-SB available is X then:
1194 * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
1195 * regular L2 queues is Y=X-1
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001196 * b. In MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001197 * c. If the FCoE L2 queue is supported the actual number of L2 queues
1198 * is Y+1
1199 * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
1200 * slow-path interrupts) or Y+2 if CNIC is supported (one additional
1201 * FP interrupt context for the CNIC).
1202 * e. The number of HW context (CID count) is always X or X+1 if FCoE
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001203 * L2 queue is supported. The cid for the FCoE L2 queue is always X.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001204 */
1205
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001206/* fast-path interrupt contexts E1x */
1207#define FP_SB_MAX_E1x 16
1208/* fast-path interrupt contexts E2 */
1209#define FP_SB_MAX_E2 HC_SB_MAX_SB_E2
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001210
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001211union cdu_context {
1212 struct eth_context eth;
1213 char pad[1024];
1214};
1215
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001216/* CDU host DB constants */
Merav Sicrona0529972012-06-19 07:48:25 +00001217#define CDU_ILT_PAGE_SZ_HW 2
1218#define CDU_ILT_PAGE_SZ (8192 << CDU_ILT_PAGE_SZ_HW) /* 32K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001219#define ILT_PAGE_CIDS (CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
1220
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001221#define CNIC_ISCSI_CID_MAX 256
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001222#define CNIC_FCOE_CID_MAX 2048
1223#define CNIC_CID_MAX (CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001224#define CNIC_ILT_LINES DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001225
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001226#define QM_ILT_PAGE_SZ_HW 0
1227#define QM_ILT_PAGE_SZ (4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001228#define QM_CID_ROUND 1024
1229
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001230/* TM (timers) host DB constants */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001231#define TM_ILT_PAGE_SZ_HW 0
1232#define TM_ILT_PAGE_SZ (4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
Ariel Elior0907f342013-10-20 16:51:30 +02001233#define TM_CONN_NUM (BNX2X_FIRST_VF_CID + \
1234 BNX2X_VF_CIDS + \
1235 CNIC_ISCSI_CID_MAX)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001236#define TM_ILT_SZ (8 * TM_CONN_NUM)
1237#define TM_ILT_LINES DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
1238
1239/* SRC (Searcher) host DB constants */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001240#define SRC_ILT_PAGE_SZ_HW 0
1241#define SRC_ILT_PAGE_SZ (4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001242#define SRC_HASH_BITS 10
1243#define SRC_CONN_NUM (1 << SRC_HASH_BITS) /* 1024 */
1244#define SRC_ILT_SZ (sizeof(struct src_ent) * SRC_CONN_NUM)
1245#define SRC_T2_SZ SRC_ILT_SZ
1246#define SRC_ILT_LINES DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001247
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001248#define MAX_DMAE_C 8
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001249
1250/* DMA memory not used in fastpath */
1251struct bnx2x_slowpath {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001252 union {
1253 struct mac_configuration_cmd e1x;
1254 struct eth_classify_rules_ramrod_data e2;
1255 } mac_rdata;
1256
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001257 union {
1258 struct tstorm_eth_mac_filter_config e1x;
1259 struct eth_filter_rules_ramrod_data e2;
1260 } rx_mode_rdata;
1261
1262 union {
1263 struct mac_configuration_cmd e1;
1264 struct eth_multicast_rules_ramrod_data e2;
1265 } mcast_rdata;
1266
1267 struct eth_rss_update_ramrod_data rss_rdata;
1268
1269 /* Queue State related ramrods are always sent under rtnl_lock */
1270 union {
1271 struct client_init_ramrod_data init_data;
1272 struct client_update_ramrod_data update_data;
Michal Kalderon14a94eb2014-02-12 18:19:53 +02001273 struct tpa_update_ramrod_data tpa_data;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001274 } q_rdata;
1275
1276 union {
1277 struct function_start_data func_start;
Dmitry Kravkov6debea82011-07-19 01:42:04 +00001278 /* pfc configuration for DCBX ramrod */
1279 struct flow_control_configuration pfc_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001280 } func_rdata;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001281
Barak Witkowskia3348722012-04-23 03:04:46 +00001282 /* afex ramrod can not be a part of func_rdata union because these
1283 * events might arrive in parallel to other events from func_rdata.
1284 * Therefore, if they would have been defined in the same union,
1285 * data can get corrupted.
1286 */
Yuval Mintz9dfef3a2014-01-05 18:33:53 +02001287 union {
1288 struct afex_vif_list_ramrod_data viflist_data;
1289 struct function_update_data func_update;
1290 } func_afex_rdata;
Barak Witkowskia3348722012-04-23 03:04:46 +00001291
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001292 /* used by dmae command executer */
1293 struct dmae_command dmae[MAX_DMAE_C];
1294
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001295 u32 stats_comp;
1296 union mac_stats mac_stats;
1297 struct nig_stats nig_stats;
1298 struct host_port_stats port_stats;
1299 struct host_func_stats func_stats;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001300
1301 u32 wb_comp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001302 u32 wb_data[4];
Barak Witkowski1d187b32011-12-05 22:41:50 +00001303
1304 union drv_info_to_mcp drv_info_to_mcp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001305};
1306
1307#define bnx2x_sp(bp, var) (&bp->slowpath->var)
1308#define bnx2x_sp_mapping(bp, var) \
1309 (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001310
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001311/* attn group wiring */
1312#define MAX_DYNAMIC_ATTN_GRPS 8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001313
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001314struct attn_route {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001315 u32 sig[5];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001316};
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001317
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001318struct iro {
1319 u32 base;
1320 u16 m1;
1321 u16 m2;
1322 u16 m3;
1323 u16 size;
1324};
1325
1326struct hw_context {
1327 union cdu_context *vcxt;
1328 dma_addr_t cxt_mapping;
1329 size_t size;
1330};
1331
1332/* forward */
1333struct bnx2x_ilt;
1334
Ariel Elior290ca2b2013-01-01 05:22:31 +00001335struct bnx2x_vfdb;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001336
1337enum bnx2x_recovery_state {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001338 BNX2X_RECOVERY_DONE,
1339 BNX2X_RECOVERY_INIT,
1340 BNX2X_RECOVERY_WAIT,
Ariel Elior95c6c6162012-01-26 06:01:52 +00001341 BNX2X_RECOVERY_FAILED,
1342 BNX2X_RECOVERY_NIC_LOADING
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001343};
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001344
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001345/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001346 * Event queue (EQ or event ring) MC hsi
1347 * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
1348 */
1349#define NUM_EQ_PAGES 1
1350#define EQ_DESC_CNT_PAGE (BCM_PAGE_SIZE / sizeof(union event_ring_elem))
1351#define EQ_DESC_MAX_PAGE (EQ_DESC_CNT_PAGE - 1)
1352#define NUM_EQ_DESC (EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
1353#define EQ_DESC_MASK (NUM_EQ_DESC - 1)
1354#define MAX_EQ_AVAIL (EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
1355
1356/* depends on EQ_DESC_CNT_PAGE being a power of 2 */
1357#define NEXT_EQ_IDX(x) ((((x) & EQ_DESC_MAX_PAGE) == \
1358 (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
1359
1360/* depends on the above and on NUM_EQ_PAGES being a power of 2 */
1361#define EQ_DESC(x) ((x) & EQ_DESC_MASK)
1362
1363#define BNX2X_EQ_INDEX \
1364 (&bp->def_status_blk->sp_sb.\
1365 index_values[HC_SP_INDEX_EQ_CONS])
1366
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00001367/* This is a data that will be used to create a link report message.
1368 * We will keep the data used for the last link report in order
1369 * to prevent reporting the same link parameters twice.
1370 */
1371struct bnx2x_link_report_data {
1372 u16 line_speed; /* Effective line speed */
1373 unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
1374};
1375
1376enum {
1377 BNX2X_LINK_REPORT_FD, /* Full DUPLEX */
1378 BNX2X_LINK_REPORT_LINK_DOWN,
1379 BNX2X_LINK_REPORT_RX_FC_ON,
1380 BNX2X_LINK_REPORT_TX_FC_ON,
1381};
1382
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001383enum {
1384 BNX2X_PORT_QUERY_IDX,
1385 BNX2X_PF_QUERY_IDX,
Barak Witkowski50f0a562011-12-05 21:52:23 +00001386 BNX2X_FCOE_QUERY_IDX,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001387 BNX2X_FIRST_QUEUE_QUERY_IDX,
1388};
1389
1390struct bnx2x_fw_stats_req {
1391 struct stats_query_header hdr;
Barak Witkowski50f0a562011-12-05 21:52:23 +00001392 struct stats_query_entry query[FP_SB_MAX_E1x+
1393 BNX2X_FIRST_QUEUE_QUERY_IDX];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001394};
1395
1396struct bnx2x_fw_stats_data {
Yuval Mintz2de67432013-01-23 03:21:43 +00001397 struct stats_counter storm_counters;
1398 struct per_port_stats port;
1399 struct per_pf_stats pf;
Barak Witkowski50f0a562011-12-05 21:52:23 +00001400 struct fcoe_statistics_params fcoe;
Yuval Mintz2de67432013-01-23 03:21:43 +00001401 struct per_queue_stats queue_stats[1];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001402};
1403
Ariel Elior7be08a72011-07-14 08:31:19 +00001404/* Public slow path states */
Yuval Mintz230bb0f2014-02-12 18:19:56 +02001405enum sp_rtnl_flag {
Ariel Elior6383c0b2011-07-14 08:31:57 +00001406 BNX2X_SP_RTNL_SETUP_TC,
Ariel Elior7be08a72011-07-14 08:31:19 +00001407 BNX2X_SP_RTNL_TX_TIMEOUT,
Ariel Elior83048592011-11-13 04:34:29 +00001408 BNX2X_SP_RTNL_FAN_FAILURE,
Ariel Elior8395be52013-01-01 05:22:44 +00001409 BNX2X_SP_RTNL_AFEX_F_UPDATE,
1410 BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior381ac162013-01-01 05:22:29 +00001411 BNX2X_SP_RTNL_VFPF_MCAST,
Ariel Elior78c3bcc2013-06-20 17:39:08 +03001412 BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
Yuval Mintz8b09be52013-08-01 17:30:59 +03001413 BNX2X_SP_RTNL_RX_MODE,
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00001414 BNX2X_SP_RTNL_HYPERVISOR_VLAN,
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03001415 BNX2X_SP_RTNL_TX_STOP,
Yuval Mintz42f82772014-03-23 18:12:23 +02001416 BNX2X_SP_RTNL_GET_DRV_VERSION,
Ariel Elior7be08a72011-07-14 08:31:19 +00001417};
1418
Yuval Mintz452427b2012-03-26 20:47:07 +00001419struct bnx2x_prev_path_list {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00001420 struct list_head list;
Yuval Mintz452427b2012-03-26 20:47:07 +00001421 u8 bus;
1422 u8 slot;
1423 u8 path;
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00001424 u8 aer;
Barak Witkowskic63da992012-12-05 23:04:03 +00001425 u8 undi;
Yuval Mintz452427b2012-03-26 20:47:07 +00001426};
1427
Barak Witkowski15192a82012-06-19 07:48:28 +00001428struct bnx2x_sp_objs {
1429 /* MACs object */
1430 struct bnx2x_vlan_mac_obj mac_obj;
1431
1432 /* Queue State object */
1433 struct bnx2x_queue_sp_obj q_obj;
1434};
1435
1436struct bnx2x_fp_stats {
1437 struct tstorm_per_queue_stats old_tclient;
1438 struct ustorm_per_queue_stats old_uclient;
1439 struct xstorm_per_queue_stats old_xclient;
1440 struct bnx2x_eth_q_stats eth_q_stats;
1441 struct bnx2x_eth_q_stats_old eth_q_stats_old;
1442};
1443
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001444struct bnx2x {
1445 /* Fields used in the tx and intr/napi performance paths
1446 * are grouped together in the beginning of the structure
1447 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001448 struct bnx2x_fastpath *fp;
Barak Witkowski15192a82012-06-19 07:48:28 +00001449 struct bnx2x_sp_objs *sp_objs;
1450 struct bnx2x_fp_stats *fp_stats;
Merav Sicron65565882012-06-19 07:48:26 +00001451 struct bnx2x_fp_txdata *bnx2x_txq;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001452 void __iomem *regview;
1453 void __iomem *doorbells;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001454 u16 db_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001455
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001456 u8 pf_num; /* absolute PF number */
1457 u8 pfid; /* per-path PF number */
1458 int base_fw_ndsb; /**/
1459#define BP_PATH(bp) (CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
1460#define BP_PORT(bp) (bp->pfid & 1)
1461#define BP_FUNC(bp) (bp->pfid)
1462#define BP_ABS_FUNC(bp) (bp->pf_num)
David S. Miller8decf862011-09-22 03:23:13 -04001463#define BP_VN(bp) ((bp)->pfid >> 1)
1464#define BP_MAX_VN_NUM(bp) (CHIP_MODE_IS_4_PORT(bp) ? 2 : 4)
1465#define BP_L_ID(bp) (BP_VN(bp) << 2)
1466#define BP_FW_MB_IDX_VN(bp, vn) (BP_PORT(bp) +\
1467 (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2 : 1))
1468#define BP_FW_MB_IDX(bp) BP_FW_MB_IDX_VN(bp, BP_VN(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001469
Ariel Elior64112802013-01-07 00:50:23 +00001470#ifdef CONFIG_BNX2X_SRIOV
Dmitry Kravkov1d6f3cd2013-03-27 01:05:17 +00001471 /* protects vf2pf mailbox from simultaneous access */
1472 struct mutex vf2pf_mutex;
Ariel Elior1ab44342013-01-01 05:22:23 +00001473 /* vf pf channel mailbox contains request and response buffers */
1474 struct bnx2x_vf_mbx_msg *vf2pf_mbox;
1475 dma_addr_t vf2pf_mbox_mapping;
1476
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +00001477 /* we set aside a copy of the acquire response */
1478 struct pfvf_acquire_resp_tlv acquire_resp;
1479
Ariel Eliorabc5a022013-01-01 05:22:43 +00001480 /* bulletin board for messages from pf to vf */
1481 union pf_vf_bulletin *pf2vf_bulletin;
1482 dma_addr_t pf2vf_bulletin_mapping;
1483
1484 struct pf_vf_bulletin_content old_bulletin;
Ariel Elior3c76fef2013-03-11 05:17:46 +00001485
1486 u16 requested_nr_virtfn;
Ariel Elior64112802013-01-07 00:50:23 +00001487#endif /* CONFIG_BNX2X_SRIOV */
Ariel Eliorabc5a022013-01-01 05:22:43 +00001488
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001489 struct net_device *dev;
1490 struct pci_dev *pdev;
1491
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001492 const struct iro *iro_arr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001493#define IRO (bp->iro_arr)
1494
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001495 enum bnx2x_recovery_state recovery_state;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001496 int is_leader;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001497 struct msix_entry *msix_table;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001498
1499 int tx_ring_size;
1500
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001501/* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
1502#define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001503#define ETH_MIN_PACKET_SIZE 60
1504#define ETH_MAX_PACKET_SIZE 1500
1505#define ETH_MAX_JUMBO_PACKET_SIZE 9600
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00001506/* TCP with Timestamp Option (32) + IPv6 (40) */
1507#define ETH_MAX_TPA_HEADER_SIZE 72
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001508
Eilon Greenstein0f008462009-02-12 08:36:18 +00001509 /* Max supported alignment is 256 (8 shift) */
Eric Dumazete52fcb22011-11-14 06:05:34 +00001510#define BNX2X_RX_ALIGN_SHIFT min(8, L1_CACHE_SHIFT)
1511
1512 /* FW uses 2 Cache lines Alignment for start packet and size
1513 *
1514 * We assume skb_build() uses sizeof(struct skb_shared_info) bytes
1515 * at the end of skb->data, to avoid wasting a full cache line.
1516 * This reduces memory use (skb->truesize).
1517 */
1518#define BNX2X_FW_RX_ALIGN_START (1UL << BNX2X_RX_ALIGN_SHIFT)
1519
1520#define BNX2X_FW_RX_ALIGN_END \
Joren Van Onderf57b07c2012-08-11 17:10:35 +00001521 max_t(u64, 1UL << BNX2X_RX_ALIGN_SHIFT, \
Eric Dumazete52fcb22011-11-14 06:05:34 +00001522 SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
1523
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001524#define BNX2X_PXP_DRAM_ALIGN (BNX2X_RX_ALIGN_SHIFT - 5)
Eilon Greenstein0f008462009-02-12 08:36:18 +00001525
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001526 struct host_sp_status_block *def_status_blk;
1527#define DEF_SB_IGU_ID 16
1528#define DEF_SB_ID HC_SP_SB_ID
1529 __le16 def_idx;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001530 __le16 def_att_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001531 u32 attn_state;
1532 struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001533
1534 /* slow path ring */
1535 struct eth_spe *spq;
1536 dma_addr_t spq_mapping;
1537 u16 spq_prod_idx;
1538 struct eth_spe *spq_prod_bd;
1539 struct eth_spe *spq_last_bd;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001540 __le16 *dsb_sp_prod;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001541 atomic_t cq_spq_left; /* ETH_XXX ramrods credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001542 /* used to synchronize spq accesses */
1543 spinlock_t spq_lock;
1544
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001545 /* event queue */
1546 union event_ring_elem *eq_ring;
1547 dma_addr_t eq_mapping;
1548 u16 eq_prod;
1549 u16 eq_cons;
1550 __le16 *eq_cons_sb;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001551 atomic_t eq_spq_left; /* COMMON_XXX ramrods credit */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001552
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001553 /* Counter for marking that there is a STAT_QUERY ramrod pending */
1554 u16 stats_pending;
1555 /* Counter for completed statistics ramrods */
1556 u16 stats_comp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001557
Eilon Greenstein33471622008-08-13 15:59:08 -07001558 /* End of fields used in the performance code paths */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001559
1560 int panic;
Joe Perches7995c642010-02-17 15:01:52 +00001561 int msg_enable;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001562
1563 u32 flags;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001564#define PCIX_FLAG (1 << 0)
1565#define PCI_32BIT_FLAG (1 << 1)
1566#define ONE_PORT_FLAG (1 << 2)
1567#define NO_WOL_FLAG (1 << 3)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001568#define USING_MSIX_FLAG (1 << 5)
1569#define USING_MSI_FLAG (1 << 6)
1570#define DISABLE_MSI_FLAG (1 << 7)
1571#define TPA_ENABLE_FLAG (1 << 8)
1572#define NO_MCP_FLAG (1 << 9)
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00001573#define GRO_ENABLE_FLAG (1 << 10)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001574#define MF_FUNC_DIS (1 << 11)
1575#define OWN_CNIC_IRQ (1 << 12)
1576#define NO_ISCSI_OOO_FLAG (1 << 13)
1577#define NO_ISCSI_FLAG (1 << 14)
1578#define NO_FCOE_FLAG (1 << 15)
Barak Witkowski0e898dd2011-12-05 21:52:22 +00001579#define BC_SUPPORTS_PFC_STATS (1 << 17)
Yuval Mintzc14db202014-01-12 14:37:59 +02001580#define TX_SWITCHING (1 << 18)
Barak Witkowski2e499d32012-06-26 01:31:19 +00001581#define BC_SUPPORTS_FCOE_FEATURES (1 << 19)
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001582#define USING_SINGLE_MSIX_FLAG (1 << 20)
Barak Witkowski98768792012-06-19 07:48:31 +00001583#define BC_SUPPORTS_DCBX_MSG_NON_PMF (1 << 21)
Ariel Elior1ab44342013-01-01 05:22:23 +00001584#define IS_VF_FLAG (1 << 22)
Ariel Elior78c3bcc2013-06-20 17:39:08 +03001585#define INTERRUPTS_ENABLED_FLAG (1 << 23)
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +03001586#define BC_SUPPORTS_RMMOD_CMD (1 << 24)
Yuval Mintz3d7d5622013-10-09 16:06:28 +02001587#define HAS_PHYS_PORT_ID (1 << 25)
Yuval Mintz33d8e6a2013-12-26 09:57:08 +02001588#define AER_ENABLED (1 << 26)
Ariel Elior1ab44342013-01-01 05:22:23 +00001589
1590#define BP_NOMCP(bp) ((bp)->flags & NO_MCP_FLAG)
Ariel Elior64112802013-01-07 00:50:23 +00001591
1592#ifdef CONFIG_BNX2X_SRIOV
Ariel Elior1ab44342013-01-01 05:22:23 +00001593#define IS_VF(bp) ((bp)->flags & IS_VF_FLAG)
1594#define IS_PF(bp) (!((bp)->flags & IS_VF_FLAG))
Ariel Elior64112802013-01-07 00:50:23 +00001595#else
1596#define IS_VF(bp) false
1597#define IS_PF(bp) true
1598#endif
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001599
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00001600#define NO_ISCSI(bp) ((bp)->flags & NO_ISCSI_FLAG)
1601#define NO_ISCSI_OOO(bp) ((bp)->flags & NO_ISCSI_OOO_FLAG)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001602#define NO_FCOE(bp) ((bp)->flags & NO_FCOE_FLAG)
Michael Chan37b091b2009-10-10 13:46:55 +00001603
Merav Sicron55c11942012-11-07 00:45:48 +00001604 u8 cnic_support;
1605 bool cnic_enabled;
1606 bool cnic_loaded;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +00001607 struct cnic_eth_dev *(*cnic_probe)(struct net_device *);
Merav Sicron55c11942012-11-07 00:45:48 +00001608
1609 /* Flag that indicates that we can start looking for FCoE L2 queue
1610 * completions in the default status block.
1611 */
1612 bool fcoe_init;
1613
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00001614 int mrrs;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001615
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001616 struct delayed_work sp_task;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001617 atomic_t interrupt_occurred;
Ariel Elior7be08a72011-07-14 08:31:19 +00001618 struct delayed_work sp_rtnl_task;
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001619
1620 struct delayed_work period_task;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001621 struct timer_list timer;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001622 int current_interval;
1623
1624 u16 fw_seq;
1625 u16 fw_drv_pulse_wr_seq;
1626 u32 func_stx;
1627
1628 struct link_params link_params;
1629 struct link_vars link_vars;
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00001630 u32 link_cnt;
1631 struct bnx2x_link_report_data last_reported_link;
1632
Eilon Greenstein01cd4522009-08-12 08:23:08 +00001633 struct mdio_if_info mdio;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001634
1635 struct bnx2x_common common;
1636 struct bnx2x_port port;
1637
Yuval Mintzb475d782012-04-03 18:41:29 +00001638 struct cmng_init cmng;
1639
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001640 u32 mf_config[E1HVN_MAX];
Barak Witkowskia3348722012-04-23 03:04:46 +00001641 u32 mf_ext_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001642 u32 path_has_ovlan; /* E3 */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001643 u16 mf_ov;
1644 u8 mf_mode;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001645#define IS_MF(bp) (bp->mf_mode != 0)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001646#define IS_MF_SI(bp) (bp->mf_mode == MULTI_FUNCTION_SI)
1647#define IS_MF_SD(bp) (bp->mf_mode == MULTI_FUNCTION_SD)
Barak Witkowskia3348722012-04-23 03:04:46 +00001648#define IS_MF_AFEX(bp) (bp->mf_mode == MULTI_FUNCTION_AFEX)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001649
Eliezer Tamirf1410642008-02-28 11:51:50 -08001650 u8 wol;
1651
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001652 int rx_ring_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001653
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001654 u16 tx_quick_cons_trip_int;
1655 u16 tx_quick_cons_trip;
1656 u16 tx_ticks_int;
1657 u16 tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001658
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001659 u16 rx_quick_cons_trip_int;
1660 u16 rx_quick_cons_trip;
1661 u16 rx_ticks_int;
1662 u16 rx_ticks;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001663/* Maximal coalescing timeout in us */
Dmitry Kravkov68025162013-10-20 16:51:29 +02001664#define BNX2X_MAX_COALESCE_TOUT (0xff*BNX2X_BTR)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001665
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001666 u32 lin_cnt;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001667
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001668 u16 state;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001669#define BNX2X_STATE_CLOSED 0
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001670#define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
1671#define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001672#define BNX2X_STATE_OPEN 0x3000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001673#define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001674#define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001675
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001676#define BNX2X_STATE_DIAG 0xe000
1677#define BNX2X_STATE_ERROR 0xf000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001678
Ariel Elior6383c0b2011-07-14 08:31:57 +00001679#define BNX2X_MAX_PRIORITY 8
1680#define BNX2X_MAX_ENTRIES_PER_PRI 16
1681#define BNX2X_MAX_COS 3
1682#define BNX2X_MAX_TX_COS 2
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001683 int num_queues;
Merav Sicron55c11942012-11-07 00:45:48 +00001684 uint num_ethernet_queues;
1685 uint num_cnic_queues;
Merav Sicron0e8d2ec2012-06-19 07:48:30 +00001686 int num_napi_queues;
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00001687 int disable_tpa;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001688
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001689 u32 rx_mode;
1690#define BNX2X_RX_MODE_NONE 0
1691#define BNX2X_RX_MODE_NORMAL 1
1692#define BNX2X_RX_MODE_ALLMULTI 2
1693#define BNX2X_RX_MODE_PROMISC 3
1694#define BNX2X_MAX_MULTICAST 64
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001695
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001696 u8 igu_dsb_id;
1697 u8 igu_base_sb;
1698 u8 igu_sb_cnt;
Merav Sicron55c11942012-11-07 00:45:48 +00001699 u8 min_msix_vec_cnt;
Merav Sicron65565882012-06-19 07:48:26 +00001700
Ariel Elior1ab44342013-01-01 05:22:23 +00001701 u32 igu_base_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001702 dma_addr_t def_status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001703
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001704 struct bnx2x_slowpath *slowpath;
1705 dma_addr_t slowpath_mapping;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001706
Yuval Mintz42f82772014-03-23 18:12:23 +02001707 /* Mechanism protecting the drv_info_to_mcp */
1708 struct mutex drv_info_mutex;
1709 bool drv_info_mng_owner;
1710
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001711 /* Total number of FW statistics requests */
1712 u8 fw_stats_num;
1713
1714 /*
1715 * This is a memory buffer that will contain both statistics
1716 * ramrod request and data.
1717 */
1718 void *fw_stats;
1719 dma_addr_t fw_stats_mapping;
1720
1721 /*
1722 * FW statistics request shortcut (points at the
1723 * beginning of fw_stats buffer).
1724 */
1725 struct bnx2x_fw_stats_req *fw_stats_req;
1726 dma_addr_t fw_stats_req_mapping;
1727 int fw_stats_req_sz;
1728
1729 /*
Anatol Pomozov4907cb72012-09-01 10:31:09 -07001730 * FW statistics data shortcut (points at the beginning of
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001731 * fw_stats buffer + fw_stats_req_sz).
1732 */
1733 struct bnx2x_fw_stats_data *fw_stats_data;
1734 dma_addr_t fw_stats_data_mapping;
1735 int fw_stats_data_sz;
1736
Ariel Eliorb9871bc2013-09-04 14:09:21 +03001737 /* For max 1024 cids (VF RSS), 32KB ILT page size and 1KB
Merav Sicrona0529972012-06-19 07:48:25 +00001738 * context size we need 8 ILT entries.
1739 */
Ariel Eliorb9871bc2013-09-04 14:09:21 +03001740#define ILT_MAX_L2_LINES 32
Merav Sicrona0529972012-06-19 07:48:25 +00001741 struct hw_context context[ILT_MAX_L2_LINES];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001742
1743 struct bnx2x_ilt *ilt;
1744#define BP_ILT(bp) ((bp)->ilt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001745#define ILT_MAX_LINES 256
Ariel Elior6383c0b2011-07-14 08:31:57 +00001746/*
1747 * Maximum supported number of RSS queues: number of IGU SBs minus one that goes
1748 * to CNIC.
1749 */
Merav Sicron55c11942012-11-07 00:45:48 +00001750#define BNX2X_MAX_RSS_COUNT(bp) ((bp)->igu_sb_cnt - CNIC_SUPPORT(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001751
Ariel Elior6383c0b2011-07-14 08:31:57 +00001752/*
1753 * Maximum CID count that might be required by the bnx2x:
Merav Sicron37ae41a2012-06-19 07:48:27 +00001754 * Max RSS * Max_Tx_Multi_Cos + FCoE + iSCSI
Ariel Elior6383c0b2011-07-14 08:31:57 +00001755 */
Michael Chanf78afb32013-09-18 01:50:38 -07001756
Merav Sicron37ae41a2012-06-19 07:48:27 +00001757#define BNX2X_L2_CID_COUNT(bp) (BNX2X_NUM_ETH_QUEUES(bp) * BNX2X_MULTI_TX_COS \
Michael Chanf78afb32013-09-18 01:50:38 -07001758 + CNIC_SUPPORT(bp) * (2 + UIO_CID_PAD(bp)))
Merav Sicron37ae41a2012-06-19 07:48:27 +00001759#define BNX2X_L2_MAX_CID(bp) (BNX2X_MAX_RSS_COUNT(bp) * BNX2X_MULTI_TX_COS \
Michael Chanf78afb32013-09-18 01:50:38 -07001760 + CNIC_SUPPORT(bp) * (2 + UIO_CID_PAD(bp)))
Ariel Elior6383c0b2011-07-14 08:31:57 +00001761#define L2_ILT_LINES(bp) (DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\
1762 ILT_PAGE_CIDS))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001763
1764 int qm_cid_count;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001765
Yuval Mintz79642112012-12-02 04:05:50 +00001766 bool dropless_fc;
Eilon Greensteina18f5122009-08-12 08:23:26 +00001767
Michael Chan37b091b2009-10-10 13:46:55 +00001768 void *t2;
1769 dma_addr_t t2_mapping;
Eric Dumazet13707f92011-01-26 19:28:23 +00001770 struct cnic_ops __rcu *cnic_ops;
Michael Chan37b091b2009-10-10 13:46:55 +00001771 void *cnic_data;
1772 u32 cnic_tag;
1773 struct cnic_eth_dev cnic_eth_dev;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001774 union host_hc_status_block cnic_sb;
Michael Chan37b091b2009-10-10 13:46:55 +00001775 dma_addr_t cnic_sb_mapping;
Michael Chan37b091b2009-10-10 13:46:55 +00001776 struct eth_spe *cnic_kwq;
1777 struct eth_spe *cnic_kwq_prod;
1778 struct eth_spe *cnic_kwq_cons;
1779 struct eth_spe *cnic_kwq_last;
1780 u16 cnic_kwq_pending;
1781 u16 cnic_spq_pending;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001782 u8 fip_mac[ETH_ALEN];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001783 struct mutex cnic_mutex;
1784 struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;
1785
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001786 /* Start index of the "special" (CNIC related) L2 clients */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001787 u8 cnic_base_cl_id;
Michael Chan37b091b2009-10-10 13:46:55 +00001788
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001789 int dmae_ready;
1790 /* used to synchronize dmae accesses */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001791 spinlock_t dmae_lock;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001792
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07001793 /* used to protect the FW mail box */
1794 struct mutex fw_mb_mutex;
1795
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001796 /* used to synchronize stats collecting */
1797 int stats_state;
Vladislav Zolotarova13773a2010-07-21 05:59:01 +00001798
1799 /* used for synchronization of concurrent threads statistics handling */
1800 spinlock_t stats_lock;
1801
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001802 /* used by dmae command loader */
1803 struct dmae_command stats_dmae;
1804 int executer_idx;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001805
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001806 u16 stats_counter;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001807 struct bnx2x_eth_stats eth_stats;
Yuval Mintzcb4dca22012-03-18 10:33:44 +00001808 struct host_func_stats func_stats;
Mintz Yuval1355b702012-02-15 02:10:22 +00001809 struct bnx2x_eth_stats_old eth_stats_old;
1810 struct bnx2x_net_stats_old net_stats_old;
1811 struct bnx2x_fw_port_stats_old fw_stats_old;
1812 bool stats_init;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001813
1814 struct z_stream_s *strm;
1815 void *gunzip_buf;
1816 dma_addr_t gunzip_mapping;
1817 int gunzip_outlen;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001818#define FW_BUF_SIZE 0x8000
Eilon Greenstein573f2032009-08-12 08:24:14 +00001819#define GUNZIP_BUF(bp) (bp->gunzip_buf)
1820#define GUNZIP_PHYS(bp) (bp->gunzip_mapping)
1821#define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001822
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001823 struct raw_op *init_ops;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001824 /* Init blocks offsets inside init_ops */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001825 u16 *init_ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001826 /* Data blob - has 32 bit granularity */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001827 u32 *init_data;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001828 u32 init_mode_flags;
1829#define INIT_MODE_FLAGS(bp) (bp->init_mode_flags)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001830 /* Zipped PRAM blobs - raw data */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001831 const u8 *tsem_int_table_data;
1832 const u8 *tsem_pram_data;
1833 const u8 *usem_int_table_data;
1834 const u8 *usem_pram_data;
1835 const u8 *xsem_int_table_data;
1836 const u8 *xsem_pram_data;
1837 const u8 *csem_int_table_data;
1838 const u8 *csem_pram_data;
Eilon Greenstein573f2032009-08-12 08:24:14 +00001839#define INIT_OPS(bp) (bp->init_ops)
1840#define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets)
1841#define INIT_DATA(bp) (bp->init_data)
1842#define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data)
1843#define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data)
1844#define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data)
1845#define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data)
1846#define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data)
1847#define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data)
1848#define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data)
1849#define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data)
1850
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001851#define PHY_FW_VER_LEN 20
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00001852 char fw_ver[32];
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001853 const struct firmware *firmware;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001854
Ariel Elior290ca2b2013-01-01 05:22:31 +00001855 struct bnx2x_vfdb *vfdb;
1856#define IS_SRIOV(bp) ((bp)->vfdb)
1857
Shmulik Ravid785b9b12010-12-30 06:27:03 +00001858 /* DCB support on/off */
1859 u16 dcb_state;
1860#define BNX2X_DCB_STATE_OFF 0
1861#define BNX2X_DCB_STATE_ON 1
1862
1863 /* DCBX engine mode */
1864 int dcbx_enabled;
1865#define BNX2X_DCBX_ENABLED_OFF 0
1866#define BNX2X_DCBX_ENABLED_ON_NEG_OFF 1
1867#define BNX2X_DCBX_ENABLED_ON_NEG_ON 2
1868#define BNX2X_DCBX_ENABLED_INVALID (-1)
1869
1870 bool dcbx_mode_uset;
1871
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001872 struct bnx2x_config_dcbx_params dcbx_config_params;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001873 struct bnx2x_dcbx_port_params dcbx_port_params;
1874 int dcb_version;
1875
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001876 /* CAM credit pools */
Ariel Eliorb56e9672013-01-01 05:22:32 +00001877
1878 /* used only in sriov */
1879 struct bnx2x_credit_pool_obj vlans_pool;
1880
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001881 struct bnx2x_credit_pool_obj macs_pool;
1882
1883 /* RX_MODE object */
1884 struct bnx2x_rx_mode_obj rx_mode_obj;
1885
1886 /* MCAST object */
1887 struct bnx2x_mcast_obj mcast_obj;
1888
1889 /* RSS configuration object */
1890 struct bnx2x_rss_config_obj rss_conf_obj;
1891
1892 /* Function State controlling object */
1893 struct bnx2x_func_sp_obj func_obj;
1894
1895 unsigned long sp_state;
1896
Ariel Elior7be08a72011-07-14 08:31:19 +00001897 /* operation indication for the sp_rtnl task */
1898 unsigned long sp_rtnl_state;
1899
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001900 /* DCBX Negotiation results */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001901 struct dcbx_features dcbx_local_feat;
1902 u32 dcbx_error;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001903
Shmulik Ravid0be6bc62011-05-18 02:55:31 +00001904#ifdef BCM_DCBNL
1905 struct dcbx_features dcbx_remote_feat;
1906 u32 dcbx_remote_flags;
1907#endif
Barak Witkowskia3348722012-04-23 03:04:46 +00001908 /* AFEX: store default vlan used */
1909 int afex_def_vlan_tag;
1910 enum mf_cfg_afex_vlan_mode afex_vlan_mode;
Dmitry Kravkove3835b92011-03-06 10:50:44 +00001911 u32 pending_max;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001912
1913 /* multiple tx classes of service */
1914 u8 max_cos;
1915
1916 /* priority to cos mapping */
1917 u8 prio_to_cos[8];
Dmitry Kravkovc3146eb2013-01-23 03:21:48 +00001918
1919 int fp_array_size;
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00001920 u32 dump_preset_idx;
Dmitry Kravkov507393e2013-08-13 02:24:59 +03001921 bool stats_started;
1922 struct semaphore stats_sema;
Yuval Mintz3d7d5622013-10-09 16:06:28 +02001923
1924 u8 phys_port_id[ETH_ALEN];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001925};
1926
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001927/* Tx queues may be less or equal to Rx queues */
1928extern int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001929#define BNX2X_NUM_QUEUES(bp) (bp->num_queues)
Merav Sicron55c11942012-11-07 00:45:48 +00001930#define BNX2X_NUM_ETH_QUEUES(bp) ((bp)->num_ethernet_queues)
Merav Sicron65565882012-06-19 07:48:26 +00001931#define BNX2X_NUM_NON_CNIC_QUEUES(bp) (BNX2X_NUM_QUEUES(bp) - \
Merav Sicron55c11942012-11-07 00:45:48 +00001932 (bp)->num_cnic_queues)
Ariel Elior6383c0b2011-07-14 08:31:57 +00001933#define BNX2X_NUM_RX_QUEUES(bp) BNX2X_NUM_QUEUES(bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001934
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001935#define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001936
Ariel Elior6383c0b2011-07-14 08:31:57 +00001937#define BNX2X_MAX_QUEUES(bp) BNX2X_MAX_RSS_COUNT(bp)
1938/* #define is_eth_multi(bp) (BNX2X_NUM_ETH_QUEUES(bp) > 1) */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001939
1940#define RSS_IPV4_CAP_MASK \
1941 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
1942
1943#define RSS_IPV4_TCP_CAP_MASK \
1944 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
1945
1946#define RSS_IPV6_CAP_MASK \
1947 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
1948
1949#define RSS_IPV6_TCP_CAP_MASK \
1950 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
1951
1952/* func init flags */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001953#define FUNC_FLG_RSS 0x0001
1954#define FUNC_FLG_STATS 0x0002
1955/* removed FUNC_FLG_UNMATCHED 0x0004 */
1956#define FUNC_FLG_TPA 0x0008
1957#define FUNC_FLG_SPQ 0x0010
1958#define FUNC_FLG_LEADING 0x0020 /* PF only */
Ariel Eliorb9871bc2013-09-04 14:09:21 +03001959#define FUNC_FLG_LEADING_STATS 0x0040
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001960struct bnx2x_func_init_params {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001961 /* dma */
1962 dma_addr_t fw_stat_map; /* valid iff FUNC_FLG_STATS */
1963 dma_addr_t spq_map; /* valid iff FUNC_FLG_SPQ */
1964
1965 u16 func_flgs;
1966 u16 func_id; /* abs fid */
1967 u16 pf_id;
1968 u16 spq_prod; /* valid iff FUNC_FLG_SPQ */
1969};
1970
Merav Sicron55c11942012-11-07 00:45:48 +00001971#define for_each_cnic_queue(bp, var) \
1972 for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1973 (var)++) \
1974 if (skip_queue(bp, var)) \
1975 continue; \
1976 else
1977
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001978#define for_each_eth_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001979 for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001980
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001981#define for_each_nondefault_eth_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001982 for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001983
1984#define for_each_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001985 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001986 if (skip_queue(bp, var)) \
1987 continue; \
1988 else
1989
Ariel Elior6383c0b2011-07-14 08:31:57 +00001990/* Skip forwarding FP */
Merav Sicron55c11942012-11-07 00:45:48 +00001991#define for_each_valid_rx_queue(bp, var) \
1992 for ((var) = 0; \
1993 (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \
1994 BNX2X_NUM_ETH_QUEUES(bp)); \
1995 (var)++) \
1996 if (skip_rx_queue(bp, var)) \
1997 continue; \
1998 else
1999
2000#define for_each_rx_queue_cnic(bp, var) \
2001 for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
2002 (var)++) \
2003 if (skip_rx_queue(bp, var)) \
2004 continue; \
2005 else
2006
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002007#define for_each_rx_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00002008 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002009 if (skip_rx_queue(bp, var)) \
2010 continue; \
2011 else
2012
Ariel Elior6383c0b2011-07-14 08:31:57 +00002013/* Skip OOO FP */
Merav Sicron55c11942012-11-07 00:45:48 +00002014#define for_each_valid_tx_queue(bp, var) \
2015 for ((var) = 0; \
2016 (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \
2017 BNX2X_NUM_ETH_QUEUES(bp)); \
2018 (var)++) \
2019 if (skip_tx_queue(bp, var)) \
2020 continue; \
2021 else
2022
2023#define for_each_tx_queue_cnic(bp, var) \
2024 for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
2025 (var)++) \
2026 if (skip_tx_queue(bp, var)) \
2027 continue; \
2028 else
2029
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002030#define for_each_tx_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00002031 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002032 if (skip_tx_queue(bp, var)) \
2033 continue; \
2034 else
2035
2036#define for_each_nondefault_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00002037 for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002038 if (skip_queue(bp, var)) \
2039 continue; \
2040 else
2041
Ariel Elior6383c0b2011-07-14 08:31:57 +00002042#define for_each_cos_in_tx_queue(fp, var) \
2043 for ((var) = 0; (var) < (fp)->max_cos; (var)++)
2044
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002045/* skip rx queue
Linus Torvalds008d23e2011-01-13 10:05:56 -08002046 * if FCOE l2 support is disabled and this is the fcoe L2 queue
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002047 */
2048#define skip_rx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
2049
2050/* skip tx queue
Linus Torvalds008d23e2011-01-13 10:05:56 -08002051 * if FCOE l2 support is disabled and this is the fcoe L2 queue
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002052 */
2053#define skip_tx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
2054
2055#define skip_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
Eilon Greenstein3196a882008-08-13 15:58:49 -07002056
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002057/**
2058 * bnx2x_set_mac_one - configure a single MAC address
2059 *
2060 * @bp: driver handle
2061 * @mac: MAC to configure
2062 * @obj: MAC object handle
2063 * @set: if 'true' add a new MAC, otherwise - delete
2064 * @mac_type: the type of the MAC to configure (e.g. ETH, UC list)
2065 * @ramrod_flags: RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
2066 *
2067 * Configures one MAC according to provided parameters or continues the
2068 * execution of previously scheduled commands if RAMROD_CONT is set in
2069 * ramrod_flags.
2070 *
2071 * Returns zero if operation has successfully completed, a positive value if the
2072 * operation has been successfully scheduled and a negative - if a requested
2073 * operations has failed.
2074 */
2075int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
2076 struct bnx2x_vlan_mac_obj *obj, bool set,
2077 int mac_type, unsigned long *ramrod_flags);
2078/**
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002079 * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
2080 *
2081 * @bp: driver handle
2082 * @mac_obj: MAC object handle
2083 * @mac_type: type of the MACs to clear (BNX2X_XXX_MAC)
2084 * @wait_for_comp: if 'true' block until completion
2085 *
2086 * Deletes all MACs of the specific type (e.g. ETH, UC list).
2087 *
2088 * Returns zero if operation has successfully completed, a positive value if the
2089 * operation has been successfully scheduled and a negative - if a requested
2090 * operations has failed.
2091 */
2092int bnx2x_del_all_macs(struct bnx2x *bp,
2093 struct bnx2x_vlan_mac_obj *mac_obj,
2094 int mac_type, bool wait_for_comp);
2095
2096/* Init Function API */
2097void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
Ariel Eliorb93288d2013-01-01 05:22:35 +00002098void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
2099 u8 vf_valid, int fw_sb_id, int igu_sb_id);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002100int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
2101int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
2102int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
2103int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002104void bnx2x_read_mf_cfg(struct bnx2x *bp);
2105
Ariel Eliorb56e9672013-01-01 05:22:32 +00002106int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002107
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002108/* dmae */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002109void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
2110void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
2111 u32 len32);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002112void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
2113u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
2114u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
2115u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
2116 bool with_comp, u8 comp_type);
2117
Ariel Eliorfd1fc792013-01-01 05:22:33 +00002118void bnx2x_prep_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
2119 u8 src_type, u8 dst_type);
Ariel Elior32316a42013-10-20 16:51:32 +02002120int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
2121 u32 *comp);
Ariel Eliorfd1fc792013-01-01 05:22:33 +00002122
Ariel Eliord16132c2013-01-01 05:22:42 +00002123/* FLR related routines */
2124u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp);
2125void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count);
2126int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt);
Ariel Eliorb56e9672013-01-01 05:22:32 +00002127u8 bnx2x_is_pcie_pending(struct pci_dev *dev);
Ariel Eliord16132c2013-01-01 05:22:42 +00002128int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
2129 char *msg, u32 poll_cnt);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002130
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002131void bnx2x_calc_fc_adv(struct bnx2x *bp);
2132int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002133 u32 data_hi, u32 data_lo, int cmd_type);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002134void bnx2x_update_coalesce(struct bnx2x *bp);
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00002135int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002136
Dmitry Kravkov178135c2013-05-22 21:21:50 +00002137bool bnx2x_port_after_undi(struct bnx2x *bp);
2138
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002139static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
2140 int wait)
2141{
2142 u32 val;
2143
2144 do {
2145 val = REG_RD(bp, reg);
2146 if (val == expected)
2147 break;
2148 ms -= wait;
2149 msleep(wait);
2150
2151 } while (ms > 0);
2152
2153 return val;
2154}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002155
Ariel Eliorb56e9672013-01-01 05:22:32 +00002156void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id,
2157 bool is_pf);
2158
Joe Perchesede23fa82013-08-26 22:45:23 -07002159#define BNX2X_ILT_ZALLOC(x, y, size) \
2160 x = dma_zalloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002161
2162#define BNX2X_ILT_FREE(x, y, size) \
2163 do { \
2164 if (x) { \
Vladislav Zolotarovd245a112010-12-08 01:43:17 +00002165 dma_free_coherent(&bp->pdev->dev, size, x, y); \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002166 x = NULL; \
2167 y = 0; \
2168 } \
2169 } while (0)
2170
2171#define ILOG2(x) (ilog2((x)))
2172
2173#define ILT_NUM_PAGE_ENTRIES (3072)
2174/* In 57710/11 we use whole table since we have 8 func
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002175 * In 57712 we have only 4 func, but use same size per func, then only half of
2176 * the table in use
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002177 */
2178#define ILT_PER_FUNC (ILT_NUM_PAGE_ENTRIES/8)
2179
2180#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
2181/*
2182 * the phys address is shifted right 12 bits and has an added
2183 * 1=valid bit added to the 53rd bit
2184 * then since this is a wide register(TM)
2185 * we split it into two 32 bit writes
2186 */
2187#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
2188#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002189
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002190/* load/unload mode */
2191#define LOAD_NORMAL 0
2192#define LOAD_OPEN 1
2193#define LOAD_DIAG 2
Merav Sicron8970b2e2012-06-19 07:48:22 +00002194#define LOAD_LOOPBACK_EXT 3
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002195#define UNLOAD_NORMAL 0
2196#define UNLOAD_CLOSE 1
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002197#define UNLOAD_RECOVERY 2
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002198
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002199/* DMAE command defines */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002200#define DMAE_TIMEOUT -1
2201#define DMAE_PCI_ERROR -2 /* E2 and onward */
2202#define DMAE_NOT_RDY -3
2203#define DMAE_PCI_ERR_FLAG 0x80000000
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002204
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002205#define DMAE_SRC_PCI 0
2206#define DMAE_SRC_GRC 1
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002207
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002208#define DMAE_DST_NONE 0
2209#define DMAE_DST_PCI 1
2210#define DMAE_DST_GRC 2
2211
2212#define DMAE_COMP_PCI 0
2213#define DMAE_COMP_GRC 1
2214
2215/* E2 and onward - PCI error handling in the completion */
2216
2217#define DMAE_COMP_REGULAR 0
2218#define DMAE_COM_SET_ERR 1
2219
2220#define DMAE_CMD_SRC_PCI (DMAE_SRC_PCI << \
2221 DMAE_COMMAND_SRC_SHIFT)
2222#define DMAE_CMD_SRC_GRC (DMAE_SRC_GRC << \
2223 DMAE_COMMAND_SRC_SHIFT)
2224
2225#define DMAE_CMD_DST_PCI (DMAE_DST_PCI << \
2226 DMAE_COMMAND_DST_SHIFT)
2227#define DMAE_CMD_DST_GRC (DMAE_DST_GRC << \
2228 DMAE_COMMAND_DST_SHIFT)
2229
2230#define DMAE_CMD_C_DST_PCI (DMAE_COMP_PCI << \
2231 DMAE_COMMAND_C_DST_SHIFT)
2232#define DMAE_CMD_C_DST_GRC (DMAE_COMP_GRC << \
2233 DMAE_COMMAND_C_DST_SHIFT)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002234
2235#define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
2236
2237#define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
2238#define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
2239#define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
2240#define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
2241
2242#define DMAE_CMD_PORT_0 0
2243#define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
2244
2245#define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
2246#define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
2247#define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
2248
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002249#define DMAE_SRC_PF 0
2250#define DMAE_SRC_VF 1
2251
2252#define DMAE_DST_PF 0
2253#define DMAE_DST_VF 1
2254
2255#define DMAE_C_SRC 0
2256#define DMAE_C_DST 1
2257
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002258#define DMAE_LEN32_RD_MAX 0x80
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +00002259#define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002260
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002261#define DMAE_COMP_VAL 0x60d0d0ae /* E2 and on - upper bit
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002262 * indicates error
2263 */
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002264
2265#define MAX_DMAE_C_PER_PORT 8
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002266#define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
David S. Miller8decf862011-09-22 03:23:13 -04002267 BP_VN(bp))
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002268#define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002269 E1HVN_MAX)
2270
Eliezer Tamir25047952008-02-28 11:50:16 -08002271/* PCIE link and speed */
2272#define PCICFG_LINK_WIDTH 0x1f00000
2273#define PCICFG_LINK_WIDTH_SHIFT 20
2274#define PCICFG_LINK_SPEED 0xf0000
2275#define PCICFG_LINK_SPEED_SHIFT 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002276
Merav Sicroncf2c1df62012-06-19 07:48:23 +00002277#define BNX2X_NUM_TESTS_SF 7
2278#define BNX2X_NUM_TESTS_MF 3
2279#define BNX2X_NUM_TESTS(bp) (IS_MF(bp) ? BNX2X_NUM_TESTS_MF : \
Yuval Mintz75543742013-09-28 08:46:08 +03002280 IS_VF(bp) ? 0 : BNX2X_NUM_TESTS_SF)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002281
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002282#define BNX2X_PHY_LOOPBACK 0
2283#define BNX2X_MAC_LOOPBACK 1
Merav Sicron8970b2e2012-06-19 07:48:22 +00002284#define BNX2X_EXT_LOOPBACK 2
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002285#define BNX2X_PHY_LOOPBACK_FAILED 1
2286#define BNX2X_MAC_LOOPBACK_FAILED 2
Merav Sicron8970b2e2012-06-19 07:48:22 +00002287#define BNX2X_EXT_LOOPBACK_FAILED 3
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002288#define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
2289 BNX2X_PHY_LOOPBACK_FAILED)
Eliezer Tamir96fc1782008-02-28 11:57:55 -08002290
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002291#define STROM_ASSERT_ARRAY_SIZE 50
2292
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002293/* must be used on a CID before placing it on a HW ring */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002294#define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \
David S. Miller8decf862011-09-22 03:23:13 -04002295 (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002296 (x))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002297
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002298#define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
2299#define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
2300
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002301#define BNX2X_BTR 4
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002302#define MAX_SPQ_PENDING 8
2303
Dmitry Kravkovff80ee02011-02-28 03:37:11 +00002304/* CMNG constants, as derived from system spec calculations */
2305/* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
2306#define DEF_MIN_RATE 100
Dmitry Kravkov9b3de1ef2011-03-06 10:51:37 +00002307/* resolution of the rate shaping timer - 400 usec */
2308#define RS_PERIODIC_TIMEOUT_USEC 400
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002309/* number of bytes in single QM arbitration cycle -
Dmitry Kravkovff80ee02011-02-28 03:37:11 +00002310 * coefficient for calculating the fairness timer */
2311#define QM_ARB_BYTES 160000
2312/* resolution of Min algorithm 1:100 */
2313#define MIN_RES 100
2314/* how many bytes above threshold for the minimal credit of Min algorithm*/
2315#define MIN_ABOVE_THRESH 32768
2316/* Fairness algorithm integration time coefficient -
2317 * for calculating the actual Tfair */
2318#define T_FAIR_COEF ((MIN_ABOVE_THRESH + QM_ARB_BYTES) * 8 * MIN_RES)
2319/* Memory of fairness algorithm . 2 cycles */
2320#define FAIR_MEM 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002321
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002322#define ATTN_NIG_FOR_FUNC (1L << 8)
2323#define ATTN_SW_TIMER_4_FUNC (1L << 9)
2324#define GPIO_2_FUNC (1L << 10)
2325#define GPIO_3_FUNC (1L << 11)
2326#define GPIO_4_FUNC (1L << 12)
2327#define ATTN_GENERAL_ATTN_1 (1L << 13)
2328#define ATTN_GENERAL_ATTN_2 (1L << 14)
2329#define ATTN_GENERAL_ATTN_3 (1L << 15)
2330#define ATTN_GENERAL_ATTN_4 (1L << 13)
2331#define ATTN_GENERAL_ATTN_5 (1L << 14)
2332#define ATTN_GENERAL_ATTN_6 (1L << 15)
2333
2334#define ATTN_HARD_WIRED_MASK 0xff00
2335#define ATTENTION_ID 4
2336
Yuval Mintz3521b412013-05-22 21:21:49 +00002337#define IS_MF_STORAGE_ONLY(bp) (IS_MF_STORAGE_SD(bp) || \
2338 IS_MF_FCOE_AFEX(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002339
2340/* stuff added to make the code fit 80Col */
2341
2342#define BNX2X_PMF_LINK_ASSERT \
2343 GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
2344
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002345#define BNX2X_MC_ASSERT_BITS \
2346 (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2347 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2348 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2349 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
2350
2351#define BNX2X_MCP_ASSERT \
2352 GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
2353
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002354#define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
2355#define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
2356 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
2357 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
2358 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
2359 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
2360 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
2361
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002362#define HW_INTERRUT_ASSERT_SET_0 \
2363 (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
2364 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
2365 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
Dmitry Kravkovc14a09b2013-01-14 05:11:42 +00002366 AEU_INPUTS_ATTN_BITS_BRB_HW_INTERRUPT | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002367 AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002368#define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002369 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
2370 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
2371 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002372 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
2373 AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
2374 AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002375#define HW_INTERRUT_ASSERT_SET_1 \
2376 (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
2377 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
2378 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
2379 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
2380 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
2381 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
2382 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
2383 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
2384 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
2385 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
2386 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002387#define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002388 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002389 AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002390 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002391 AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002392 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002393 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002394 AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002395 AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002396 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
2397 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002398 AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002399 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
2400 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002401 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
2402 AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002403#define HW_INTERRUT_ASSERT_SET_2 \
2404 (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
2405 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
2406 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
2407 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
2408 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002409#define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002410 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
2411 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
2412 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
2413 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002414 AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002415 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
2416 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
2417
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002418#define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
2419 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
2420 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
2421 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002422
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00002423#define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \
2424 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)
2425
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002426#define MULTI_MASK 0x7f
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002427
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002428#define DEF_USB_FUNC_OFF offsetof(struct cstorm_def_status_block_u, func)
2429#define DEF_CSB_FUNC_OFF offsetof(struct cstorm_def_status_block_c, func)
2430#define DEF_XSB_FUNC_OFF offsetof(struct xstorm_def_status_block, func)
2431#define DEF_TSB_FUNC_OFF offsetof(struct tstorm_def_status_block, func)
2432
2433#define DEF_USB_IGU_INDEX_OFF \
2434 offsetof(struct cstorm_def_status_block_u, igu_index)
2435#define DEF_CSB_IGU_INDEX_OFF \
2436 offsetof(struct cstorm_def_status_block_c, igu_index)
2437#define DEF_XSB_IGU_INDEX_OFF \
2438 offsetof(struct xstorm_def_status_block, igu_index)
2439#define DEF_TSB_IGU_INDEX_OFF \
2440 offsetof(struct tstorm_def_status_block, igu_index)
2441
2442#define DEF_USB_SEGMENT_OFF \
2443 offsetof(struct cstorm_def_status_block_u, segment)
2444#define DEF_CSB_SEGMENT_OFF \
2445 offsetof(struct cstorm_def_status_block_c, segment)
2446#define DEF_XSB_SEGMENT_OFF \
2447 offsetof(struct xstorm_def_status_block, segment)
2448#define DEF_TSB_SEGMENT_OFF \
2449 offsetof(struct tstorm_def_status_block, segment)
2450
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002451#define BNX2X_SP_DSB_INDEX \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002452 (&bp->def_status_blk->sp_sb.\
2453 index_values[HC_SP_INDEX_ETH_DEF_CONS])
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002454
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002455#define CAM_IS_INVALID(x) \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002456 (GET_FLAG(x.flags, \
2457 MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
2458 (T_ETH_MAC_COMMAND_INVALIDATE))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002459
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002460/* Number of u32 elements in MC hash array */
2461#define MC_HASH_SIZE 8
2462#define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
2463 TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
2464
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002465#ifndef PXP2_REG_PXP2_INT_STS
2466#define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
2467#endif
2468
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002469#ifndef ETH_MAX_RX_CLIENTS_E2
2470#define ETH_MAX_RX_CLIENTS_E2 ETH_MAX_RX_CLIENTS_E1H
2471#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002472
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00002473#define BNX2X_VPD_LEN 128
2474#define VENDOR_ID_LEN 4
2475
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +00002476#define VF_ACQUIRE_THRESH 3
2477#define VF_ACQUIRE_MAC_FILTERS 1
2478#define VF_ACQUIRE_MC_FILTERS 10
2479
2480#define GOOD_ME_REG(me_reg) (((me_reg) & ME_REG_VF_VALID) && \
2481 (!((me_reg) & ME_REG_VF_ERR)))
Yuval Mintz91ebb922013-12-26 09:57:07 +02002482int bnx2x_compare_fw_ver(struct bnx2x *bp, u32 load_code, bool print_err);
2483
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002484/* Congestion management fairness mode */
Yuval Mintz2de67432013-01-23 03:21:43 +00002485#define CMNG_FNS_NONE 0
2486#define CMNG_FNS_MINMAX 1
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002487
2488#define HC_SEG_ACCESS_DEF 0 /*Driver decision 0-3*/
2489#define HC_SEG_ACCESS_ATTN 4
2490#define HC_SEG_ACCESS_NORM 0 /*Driver decision 0-1*/
2491
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002492static const u32 dmae_reg_go_c[] = {
2493 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
2494 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
2495 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
2496 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
2497};
Dmitry Kravkovb0efbb92010-07-27 12:33:43 +00002498
Ariel Elior005a07ba2013-03-11 05:17:42 +00002499void bnx2x_set_ethtool_ops(struct bnx2x *bp, struct net_device *netdev);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002500void bnx2x_notify_link_changed(struct bnx2x *bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002501
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002502#define BNX2X_MF_SD_PROTOCOL(bp) \
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002503 ((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK)
2504
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002505#define BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) \
2506 (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI)
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002507
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002508#define BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) \
2509 (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_FCOE)
2510
2511#define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp))
2512#define IS_MF_FCOE_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))
2513
Barak Witkowskia3348722012-04-23 03:04:46 +00002514#define BNX2X_MF_EXT_PROTOCOL_FCOE(bp) ((bp)->mf_ext_config & \
2515 MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
2516
2517#define IS_MF_FCOE_AFEX(bp) (IS_MF_AFEX(bp) && BNX2X_MF_EXT_PROTOCOL_FCOE(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002518#define IS_MF_STORAGE_SD(bp) (IS_MF_SD(bp) && \
2519 (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) || \
2520 BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002521
Yuval Mintz2de67432013-01-23 03:21:43 +00002522#define SET_FLAG(value, mask, flag) \
2523 do {\
2524 (value) &= ~(mask);\
2525 (value) |= ((flag) << (mask##_SHIFT));\
2526 } while (0)
2527
2528#define GET_FLAG(value, mask) \
2529 (((value) & (mask)) >> (mask##_SHIFT))
2530
2531#define GET_FIELD(value, fname) \
2532 (((value) & (fname##_MASK)) >> (fname##_SHIFT))
2533
Merav Sicron55c11942012-11-07 00:45:48 +00002534enum {
2535 SWITCH_UPDATE,
2536 AFEX_UPDATE,
2537};
2538
2539#define NUM_MACS 8
Barak Witkowskia3348722012-04-23 03:04:46 +00002540
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002541void bnx2x_set_local_cmng(struct bnx2x *bp);
Yuval Mintz1a6974b2013-10-20 16:51:27 +02002542
Yuval Mintz42f82772014-03-23 18:12:23 +02002543void bnx2x_update_mng_version(struct bnx2x *bp);
2544
Yuval Mintz1a6974b2013-10-20 16:51:27 +02002545#define MCPR_SCRATCH_BASE(bp) \
2546 (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
2547
Dmitry Kravkove8485822014-01-05 18:33:50 +02002548#define E1H_MAX_MF_SB_COUNT (HC_SB_MAX_SB_E1X/(E1HVN_MAX * PORT_MAX))
2549
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002550#endif /* bnx2x.h */