blob: 0d36c87acbe24852e231e0ecc7e24918807877f5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994 Waldorf GMBH
7 * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2001, 2002, 2003 Ralf Baechle
8 * Copyright (C) 1996 Paul M. Antoine
9 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
10 */
11#ifndef _ASM_PROCESSOR_H
12#define _ASM_PROCESSOR_H
13
Paul Burton432c6ba2016-07-08 11:06:19 +010014#include <linux/atomic.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010015#include <linux/cpumask.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/threads.h>
17
18#include <asm/cachectl.h>
19#include <asm/cpu.h>
20#include <asm/cpu-info.h>
Paul Burton432c6ba2016-07-08 11:06:19 +010021#include <asm/dsemul.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/mipsregs.h>
23#include <asm/prefetch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25/*
26 * Return current * instruction pointer ("program counter").
27 */
28#define current_text_addr() ({ __label__ _l; _l: &&_l;})
29
30/*
31 * System setup and hardware flags..
32 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
34extern unsigned int vced_count, vcei_count;
35
David Daneyc52d0d32010-02-18 16:13:04 -080036/*
David Daney10914582010-07-19 13:14:56 -070037 * MIPS does have an arch_pick_mmap_layout()
38 */
39#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
40
Ralf Baechle875d43e2005-09-03 15:56:16 -070041#ifdef CONFIG_32BIT
Sanjay Lal9843b032012-11-21 18:34:03 -080042#ifdef CONFIG_KVM_GUEST
43/* User space process size is limited to 1GB in KVM Guest Mode */
44#define TASK_SIZE 0x3fff8000UL
45#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070046/*
47 * User space process size: 2GB. This is hardcoded into a few places,
48 * so don't change it unless you know what you are doing.
49 */
Ralf Baechled7de4132016-02-04 01:24:40 +010050#define TASK_SIZE 0x80000000UL
Sanjay Lal9843b032012-11-21 18:34:03 -080051#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
David Daney949e51b2010-10-14 11:32:33 -070053#define STACK_TOP_MAX TASK_SIZE
David Daney10914582010-07-19 13:14:56 -070054
55#define TASK_IS_32BIT_ADDR 1
56
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#endif
58
Ralf Baechle875d43e2005-09-03 15:56:16 -070059#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -070060/*
61 * User space process size: 1TB. This is hardcoded into a few places,
62 * so don't change it unless you know what you are doing. TASK_SIZE
63 * is limited to 1TB by the R4000 architecture; R10000 and better can
64 * support 16TB; the architectural reserve for future expansion is
65 * 8192EB ...
66 */
67#define TASK_SIZE32 0x7fff8000UL
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -070068#ifdef CONFIG_MIPS_VA_BITS_48
69#define TASK_SIZE64 (0x1UL << ((cpu_data[0].vmbits>48)?48:cpu_data[0].vmbits))
70#else
71#define TASK_SIZE64 0x10000000000UL
72#endif
David Daney949e51b2010-10-14 11:32:33 -070073#define TASK_SIZE (test_thread_flag(TIF_32BIT_ADDR) ? TASK_SIZE32 : TASK_SIZE64)
David Daney949e51b2010-10-14 11:32:33 -070074#define STACK_TOP_MAX TASK_SIZE64
David Daney949e51b2010-10-14 11:32:33 -070075
Dave Hansen82455252008-02-04 22:28:59 -080076#define TASK_SIZE_OF(tsk) \
David Daney949e51b2010-10-14 11:32:33 -070077 (test_tsk_thread_flag(tsk, TIF_32BIT_ADDR) ? TASK_SIZE32 : TASK_SIZE64)
David Daney10914582010-07-19 13:14:56 -070078
79#define TASK_IS_32BIT_ADDR test_thread_flag(TIF_32BIT_ADDR)
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#endif
82
Paul Burton432c6ba2016-07-08 11:06:19 +010083/*
84 * One page above the stack is used for branch delay slot "emulation".
85 * See dsemul.c for details.
86 */
87#define STACK_TOP ((TASK_SIZE & PAGE_MASK) - PAGE_SIZE)
David Daney949e51b2010-10-14 11:32:33 -070088
89/*
90 * This decides where the kernel will search for a free chunk of vm
91 * space during mmap's.
92 */
93#define TASK_UNMAPPED_BASE PAGE_ALIGN(TASK_SIZE / 3)
94
David Howells922a70d2008-02-08 04:19:26 -080095
Linus Torvalds1da177e2005-04-16 15:20:36 -070096#define NUM_FPU_REGS 32
Paul Burton1db1af82014-01-27 15:23:11 +000097
98#ifdef CONFIG_CPU_HAS_MSA
99# define FPU_REG_WIDTH 128
100#else
101# define FPU_REG_WIDTH 64
102#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
Paul Burtonbbd426f2014-02-13 11:26:41 +0000104union fpureg {
105 __u32 val32[FPU_REG_WIDTH / 32];
106 __u64 val64[FPU_REG_WIDTH / 64];
107};
108
109#ifdef CONFIG_CPU_LITTLE_ENDIAN
110# define FPR_IDX(width, idx) (idx)
111#else
James Hogan1f3a2c62015-01-30 12:09:39 +0000112# define FPR_IDX(width, idx) ((idx) ^ ((64 / (width)) - 1))
Paul Burtonbbd426f2014-02-13 11:26:41 +0000113#endif
114
115#define BUILD_FPR_ACCESS(width) \
116static inline u##width get_fpr##width(union fpureg *fpr, unsigned idx) \
117{ \
118 return fpr->val##width[FPR_IDX(width, idx)]; \
119} \
120 \
121static inline void set_fpr##width(union fpureg *fpr, unsigned idx, \
122 u##width val) \
123{ \
124 fpr->val##width[FPR_IDX(width, idx)] = val; \
125}
126
127BUILD_FPR_ACCESS(32)
128BUILD_FPR_ACCESS(64)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130/*
Paul Burtone87ce942014-01-27 15:23:01 +0000131 * It would be nice to add some more fields for emulator statistics,
132 * the additional information is private to the FPU emulator for now.
133 * See arch/mips/include/asm/fpu_emulator.h.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 */
135
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900136struct mips_fpu_struct {
Paul Burtonbbd426f2014-02-13 11:26:41 +0000137 union fpureg fpr[NUM_FPU_REGS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 unsigned int fcr31;
Paul Burton1db1af82014-01-27 15:23:11 +0000139 unsigned int msacsr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140};
141
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000142#define NUM_DSP_REGS 6
143
144typedef __u32 dspreg_t;
145
146struct mips_dsp_state {
Ralf Baechle70342282013-01-22 12:59:30 +0100147 dspreg_t dspr[NUM_DSP_REGS];
148 unsigned int dspcontrol;
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000149};
150
Ralf Baechle41c594a2006-04-05 09:45:45 +0100151#define INIT_CPUMASK { \
152 {0,} \
153}
154
David Daney6aa35242008-09-23 00:05:54 -0700155struct mips3264_watch_reg_state {
156 /* The width of watchlo is 32 in a 32 bit kernel and 64 in a
157 64 bit kernel. We use unsigned long as it has the same
158 property. */
159 unsigned long watchlo[NUM_WATCH_REGS];
160 /* Only the mask and IRW bits from watchhi. */
161 u16 watchhi[NUM_WATCH_REGS];
162};
163
164union mips_watch_reg_state {
165 struct mips3264_watch_reg_state mips3264;
166};
167
Jayachandran C2c952e02013-06-10 06:30:00 +0000168#if defined(CONFIG_CPU_CAVIUM_OCTEON)
David Daneyb5e00af2008-12-11 15:33:30 -0800169
170struct octeon_cop2_state {
171 /* DMFC2 rt, 0x0201 */
Ralf Baechle70342282013-01-22 12:59:30 +0100172 unsigned long cop2_crc_iv;
David Daneyb5e00af2008-12-11 15:33:30 -0800173 /* DMFC2 rt, 0x0202 (Set with DMTC2 rt, 0x1202) */
Ralf Baechle70342282013-01-22 12:59:30 +0100174 unsigned long cop2_crc_length;
David Daneyb5e00af2008-12-11 15:33:30 -0800175 /* DMFC2 rt, 0x0200 (set with DMTC2 rt, 0x4200) */
Ralf Baechle70342282013-01-22 12:59:30 +0100176 unsigned long cop2_crc_poly;
David Daneyb5e00af2008-12-11 15:33:30 -0800177 /* DMFC2 rt, 0x0402; DMFC2 rt, 0x040A */
Ralf Baechle70342282013-01-22 12:59:30 +0100178 unsigned long cop2_llm_dat[2];
David Daneyb5e00af2008-12-11 15:33:30 -0800179 /* DMFC2 rt, 0x0084 */
Ralf Baechle70342282013-01-22 12:59:30 +0100180 unsigned long cop2_3des_iv;
David Daneyb5e00af2008-12-11 15:33:30 -0800181 /* DMFC2 rt, 0x0080; DMFC2 rt, 0x0081; DMFC2 rt, 0x0082 */
Ralf Baechle70342282013-01-22 12:59:30 +0100182 unsigned long cop2_3des_key[3];
David Daneyb5e00af2008-12-11 15:33:30 -0800183 /* DMFC2 rt, 0x0088 (Set with DMTC2 rt, 0x0098) */
Ralf Baechle70342282013-01-22 12:59:30 +0100184 unsigned long cop2_3des_result;
David Daneyb5e00af2008-12-11 15:33:30 -0800185 /* DMFC2 rt, 0x0111 (FIXME: Read Pass1 Errata) */
Ralf Baechle70342282013-01-22 12:59:30 +0100186 unsigned long cop2_aes_inp0;
David Daneyb5e00af2008-12-11 15:33:30 -0800187 /* DMFC2 rt, 0x0102; DMFC2 rt, 0x0103 */
Ralf Baechle70342282013-01-22 12:59:30 +0100188 unsigned long cop2_aes_iv[2];
David Daneyb5e00af2008-12-11 15:33:30 -0800189 /* DMFC2 rt, 0x0104; DMFC2 rt, 0x0105; DMFC2 rt, 0x0106; DMFC2
190 * rt, 0x0107 */
Ralf Baechle70342282013-01-22 12:59:30 +0100191 unsigned long cop2_aes_key[4];
David Daneyb5e00af2008-12-11 15:33:30 -0800192 /* DMFC2 rt, 0x0110 */
Ralf Baechle70342282013-01-22 12:59:30 +0100193 unsigned long cop2_aes_keylen;
David Daneyb5e00af2008-12-11 15:33:30 -0800194 /* DMFC2 rt, 0x0100; DMFC2 rt, 0x0101 */
Ralf Baechle70342282013-01-22 12:59:30 +0100195 unsigned long cop2_aes_result[2];
David Daneyb5e00af2008-12-11 15:33:30 -0800196 /* DMFC2 rt, 0x0240; DMFC2 rt, 0x0241; DMFC2 rt, 0x0242; DMFC2
197 * rt, 0x0243; DMFC2 rt, 0x0244; DMFC2 rt, 0x0245; DMFC2 rt,
198 * 0x0246; DMFC2 rt, 0x0247; DMFC2 rt, 0x0248; DMFC2 rt,
199 * 0x0249; DMFC2 rt, 0x024A; DMFC2 rt, 0x024B; DMFC2 rt,
200 * 0x024C; DMFC2 rt, 0x024D; DMFC2 rt, 0x024E - Pass2 */
Ralf Baechle70342282013-01-22 12:59:30 +0100201 unsigned long cop2_hsh_datw[15];
David Daneyb5e00af2008-12-11 15:33:30 -0800202 /* DMFC2 rt, 0x0250; DMFC2 rt, 0x0251; DMFC2 rt, 0x0252; DMFC2
203 * rt, 0x0253; DMFC2 rt, 0x0254; DMFC2 rt, 0x0255; DMFC2 rt,
204 * 0x0256; DMFC2 rt, 0x0257 - Pass2 */
Ralf Baechle70342282013-01-22 12:59:30 +0100205 unsigned long cop2_hsh_ivw[8];
David Daneyb5e00af2008-12-11 15:33:30 -0800206 /* DMFC2 rt, 0x0258; DMFC2 rt, 0x0259 - Pass2 */
Ralf Baechle70342282013-01-22 12:59:30 +0100207 unsigned long cop2_gfm_mult[2];
David Daneyb5e00af2008-12-11 15:33:30 -0800208 /* DMFC2 rt, 0x025E - Pass2 */
Ralf Baechle70342282013-01-22 12:59:30 +0100209 unsigned long cop2_gfm_poly;
David Daneyb5e00af2008-12-11 15:33:30 -0800210 /* DMFC2 rt, 0x025A; DMFC2 rt, 0x025B - Pass2 */
Ralf Baechle70342282013-01-22 12:59:30 +0100211 unsigned long cop2_gfm_result[2];
David Daney6b3a2872015-01-15 16:11:07 +0300212 /* DMFC2 rt, 0x24F, DMFC2 rt, 0x50, OCTEON III */
213 unsigned long cop2_sha3[2];
David Daneyb5e00af2008-12-11 15:33:30 -0800214};
Jayachandran C2c952e02013-06-10 06:30:00 +0000215#define COP2_INIT \
216 .cp2 = {0,},
David Daneyb5e00af2008-12-11 15:33:30 -0800217
218struct octeon_cvmseg_state {
219 unsigned long cvmseg[CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE]
220 [cpu_dcache_line_size() / sizeof(unsigned long)];
221};
222
Jayachandran C5649d372013-06-10 06:30:04 +0000223#elif defined(CONFIG_CPU_XLP)
224struct nlm_cop2_state {
225 u64 rx[4];
226 u64 tx[4];
227 u32 tx_msg_status;
228 u32 rx_msg_status;
229};
230
231#define COP2_INIT \
232 .cp2 = {{0}, {0}, 0, 0},
Jayachandran C2c952e02013-06-10 06:30:00 +0000233#else
234#define COP2_INIT
David Daneyb5e00af2008-12-11 15:33:30 -0800235#endif
236
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237typedef struct {
238 unsigned long seg;
239} mm_segment_t;
240
Paul Burton37cddff2014-07-11 16:46:54 +0100241#ifdef CONFIG_CPU_HAS_MSA
242# define ARCH_MIN_TASKALIGN 16
243# define FPU_ALIGN __aligned(16)
244#else
245# define ARCH_MIN_TASKALIGN 8
246# define FPU_ALIGN
247#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000249struct mips_abi;
250
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251/*
252 * If you change thread_struct remember to change the #defines below too!
253 */
254struct thread_struct {
255 /* Saved main processor registers. */
256 unsigned long reg16;
257 unsigned long reg17, reg18, reg19, reg20, reg21, reg22, reg23;
258 unsigned long reg29, reg30, reg31;
259
260 /* Saved cp0 stuff. */
261 unsigned long cp0_status;
262
263 /* Saved fpu/fpu emulator stuff. */
Paul Burton37cddff2014-07-11 16:46:54 +0100264 struct mips_fpu_struct fpu FPU_ALIGN;
Paul Burton432c6ba2016-07-08 11:06:19 +0100265 /* Assigned branch delay slot 'emulation' frame */
266 atomic_t bd_emu_frame;
267 /* PC of the branch from a branch delay slot 'emulation' */
268 unsigned long bd_emu_branch_pc;
269 /* PC to continue from following a branch delay slot 'emulation' */
270 unsigned long bd_emu_cont_pc;
Ralf Baechlef088fc82006-04-05 09:45:47 +0100271#ifdef CONFIG_MIPS_MT_FPAFF
272 /* Emulated instruction count */
273 unsigned long emulated_fp;
274 /* Saved per-thread scheduler affinity mask */
275 cpumask_t user_cpus_allowed;
276#endif /* CONFIG_MIPS_MT_FPAFF */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000278 /* Saved state of the DSP ASE, if available. */
279 struct mips_dsp_state dsp;
280
David Daney6aa35242008-09-23 00:05:54 -0700281 /* Saved watch register state, if available. */
282 union mips_watch_reg_state watch;
283
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 /* Other stuff associated with the thread. */
285 unsigned long cp0_badvaddr; /* Last user fault */
286 unsigned long cp0_baduaddr; /* Last kernel fault accessing USEG */
287 unsigned long error_code;
Ralf Baechlee3b28832015-07-28 20:37:43 +0200288 unsigned long trap_nr;
David Daneyb5e00af2008-12-11 15:33:30 -0800289#ifdef CONFIG_CPU_CAVIUM_OCTEON
Tony Wufc192e52013-06-21 10:10:46 +0000290 struct octeon_cop2_state cp2 __attribute__ ((__aligned__(128)));
291 struct octeon_cvmseg_state cvmseg __attribute__ ((__aligned__(128)));
David Daneyb5e00af2008-12-11 15:33:30 -0800292#endif
Jayachandran C5649d372013-06-10 06:30:04 +0000293#ifdef CONFIG_CPU_XLP
294 struct nlm_cop2_state cp2;
295#endif
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000296 struct mips_abi *abi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297};
298
Ralf Baechlef088fc82006-04-05 09:45:47 +0100299#ifdef CONFIG_MIPS_MT_FPAFF
Ralf Baechlefee578f2007-07-10 17:33:02 +0100300#define FPAFF_INIT \
301 .emulated_fp = 0, \
302 .user_cpus_allowed = INIT_CPUMASK,
Ralf Baechlef088fc82006-04-05 09:45:47 +0100303#else
304#define FPAFF_INIT
305#endif /* CONFIG_MIPS_MT_FPAFF */
306
Ralf Baechlefee578f2007-07-10 17:33:02 +0100307#define INIT_THREAD { \
Ralf Baechle70342282013-01-22 12:59:30 +0100308 /* \
309 * Saved main processor registers \
310 */ \
Ralf Baechlefee578f2007-07-10 17:33:02 +0100311 .reg16 = 0, \
312 .reg17 = 0, \
313 .reg18 = 0, \
314 .reg19 = 0, \
315 .reg20 = 0, \
316 .reg21 = 0, \
317 .reg22 = 0, \
318 .reg23 = 0, \
319 .reg29 = 0, \
320 .reg30 = 0, \
321 .reg31 = 0, \
322 /* \
323 * Saved cp0 stuff \
324 */ \
325 .cp0_status = 0, \
326 /* \
327 * Saved FPU/FPU emulator stuff \
328 */ \
329 .fpu = { \
Paul Burtonbbd426f2014-02-13 11:26:41 +0000330 .fpr = {{{0,},},}, \
Ralf Baechlefee578f2007-07-10 17:33:02 +0100331 .fcr31 = 0, \
Paul Burton1db1af82014-01-27 15:23:11 +0000332 .msacsr = 0, \
Ralf Baechlefee578f2007-07-10 17:33:02 +0100333 }, \
334 /* \
335 * FPU affinity state (null if not FPAFF) \
336 */ \
337 FPAFF_INIT \
Paul Burton432c6ba2016-07-08 11:06:19 +0100338 /* Delay slot emulation */ \
339 .bd_emu_frame = ATOMIC_INIT(BD_EMUFRAME_NONE), \
340 .bd_emu_branch_pc = 0, \
341 .bd_emu_cont_pc = 0, \
Ralf Baechlefee578f2007-07-10 17:33:02 +0100342 /* \
343 * Saved DSP stuff \
344 */ \
345 .dsp = { \
346 .dspr = {0, }, \
347 .dspcontrol = 0, \
348 }, \
349 /* \
David Daney6aa35242008-09-23 00:05:54 -0700350 * saved watch register stuff \
351 */ \
352 .watch = {{{0,},},}, \
353 /* \
Ralf Baechlefee578f2007-07-10 17:33:02 +0100354 * Other stuff associated with the process \
355 */ \
356 .cp0_badvaddr = 0, \
357 .cp0_baduaddr = 0, \
358 .error_code = 0, \
Ralf Baechlee3b28832015-07-28 20:37:43 +0200359 .trap_nr = 0, \
David Daneyb5e00af2008-12-11 15:33:30 -0800360 /* \
Jayachandran C2c952e02013-06-10 06:30:00 +0000361 * Platform specific cop2 registers(null if no COP2) \
David Daneyb5e00af2008-12-11 15:33:30 -0800362 */ \
Jayachandran C2c952e02013-06-10 06:30:00 +0000363 COP2_INIT \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364}
365
366struct task_struct;
367
368/* Free all resources held by a thread. */
369#define release_thread(thread) do { } while(0)
370
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371extern unsigned long thread_saved_pc(struct task_struct *tsk);
372
373/*
374 * Do necessary setup to start up a newly executed thread.
375 */
376extern void start_thread(struct pt_regs * regs, unsigned long pc, unsigned long sp);
377
Ralf Baechle04cc89d2016-03-27 00:07:14 +0100378static inline void flush_thread(void)
379{
380}
381
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382unsigned long get_wchan(struct task_struct *p);
383
David Daney484889f2009-07-08 10:07:50 -0700384#define __KSTK_TOS(tsk) ((unsigned long)task_stack_page(tsk) + \
385 THREAD_SIZE - 32 - sizeof(struct pt_regs))
386#define task_pt_regs(tsk) ((struct pt_regs *)__KSTK_TOS(tsk))
Al Viro40bc9c62006-01-12 01:06:07 -0800387#define KSTK_EIP(tsk) (task_pt_regs(tsk)->cp0_epc)
388#define KSTK_ESP(tsk) (task_pt_regs(tsk)->regs[29])
389#define KSTK_STATUS(tsk) (task_pt_regs(tsk)->cp0_status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
391#define cpu_relax() barrier()
Davidlohr Bueso3a6bfbc2014-06-29 15:09:33 -0700392#define cpu_relax_lowlatency() cpu_relax()
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393
394/*
395 * Return_address is a replacement for __builtin_return_address(count)
396 * which on certain architectures cannot reasonably be implemented in GCC
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300397 * (MIPS, Alpha) or is unusable with -fomit-frame-pointer (i386).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 * Note that __builtin_return_address(x>=1) is forbidden because GCC
399 * aborts compilation on some CPUs. It's simply not possible to unwind
400 * some CPU's stackframes.
401 *
Ralf Baechle70342282013-01-22 12:59:30 +0100402 * __builtin_return_address works only for non-leaf functions. We avoid the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 * overhead of a function call by forcing the compiler to save the return
404 * address register on the stack.
405 */
406#define return_address() ({__asm__ __volatile__("":::"$31");__builtin_return_address(0);})
407
408#ifdef CONFIG_CPU_HAS_PREFETCH
409
410#define ARCH_HAS_PREFETCH
David Daney0453fb32010-05-14 12:44:18 -0700411#define prefetch(x) __builtin_prefetch((x), 0, 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
David Daney0453fb32010-05-14 12:44:18 -0700413#define ARCH_HAS_PREFETCHW
414#define prefetchw(x) __builtin_prefetch((x), 1, 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416#endif
417
Paul Burton97915542015-01-08 12:17:37 +0000418/*
419 * Functions & macros implementing the PR_GET_FP_MODE & PR_SET_FP_MODE options
420 * to the prctl syscall.
421 */
422extern int mips_get_process_fp_mode(struct task_struct *task);
423extern int mips_set_process_fp_mode(struct task_struct *task,
424 unsigned int value);
425
426#define GET_FP_MODE(task) mips_get_process_fp_mode(task)
427#define SET_FP_MODE(task,value) mips_set_process_fp_mode(task, value)
428
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429#endif /* _ASM_PROCESSOR_H */