blob: 34185991f8724e15734dc8ca6f1591a078ecc3a3 [file] [log] [blame]
Greg Kroah-Hartmane3b3d0f2017-11-06 18:11:51 +01001// SPDX-License-Identifier: GPL-2.0+
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01003 * Driver for Motorola/Freescale IMX serial ports
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01005 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01007 * Author: Sascha Hauer <sascha@saschahauer.de>
8 * Copyright (C) 2004 Pengutronix
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070010
11#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
12#define SUPPORT_SYSRQ
13#endif
14
15#include <linux/module.h>
16#include <linux/ioport.h>
17#include <linux/init.h>
18#include <linux/console.h>
19#include <linux/sysrq.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010020#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/tty.h>
22#include <linux/tty_flip.h>
23#include <linux/serial_core.h>
24#include <linux/serial.h>
Sascha Hauer38a41fd2008-07-05 10:02:46 +020025#include <linux/clk.h>
Fabian Godehardtb6e49132009-06-11 14:53:18 +010026#include <linux/delay.h>
Oskar Schirmer534fca02009-06-11 14:52:23 +010027#include <linux/rational.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Shawn Guo22698aa2011-06-25 02:04:34 +080029#include <linux/of.h>
30#include <linux/of_device.h>
Sachin Kamate32a9f82013-01-07 10:25:03 +053031#include <linux/io.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080032#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020035#include <linux/platform_data/serial-imx.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080036#include <linux/platform_data/dma-imx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Uwe Kleine-König58362d52015-12-13 11:30:03 +010038#include "serial_mctrl_gpio.h"
39
Sascha Hauerff4bfb22007-04-26 08:26:13 +010040/* Register definitions */
41#define URXD0 0x0 /* Receiver Register */
42#define URTX0 0x40 /* Transmitter Register */
43#define UCR1 0x80 /* Control Register 1 */
44#define UCR2 0x84 /* Control Register 2 */
45#define UCR3 0x88 /* Control Register 3 */
46#define UCR4 0x8c /* Control Register 4 */
47#define UFCR 0x90 /* FIFO Control Register */
48#define USR1 0x94 /* Status Register 1 */
49#define USR2 0x98 /* Status Register 2 */
50#define UESC 0x9c /* Escape Character Register */
51#define UTIM 0xa0 /* Escape Timer Register */
52#define UBIR 0xa4 /* BRM Incremental Register */
53#define UBMR 0xa8 /* BRM Modulator Register */
54#define UBRC 0xac /* Baud Rate Count Register */
Shawn Guofe6b5402011-06-25 02:04:33 +080055#define IMX21_ONEMS 0xb0 /* One Millisecond register */
56#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
57#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
Sascha Hauerff4bfb22007-04-26 08:26:13 +010058
59/* UART Control Register Bit Fields.*/
Jiada Wang55d86932014-12-09 18:11:22 +090060#define URXD_DUMMY_READ (1<<16)
Sachin Kamat82313e62013-01-07 10:25:02 +053061#define URXD_CHARRDY (1<<15)
62#define URXD_ERR (1<<14)
63#define URXD_OVRRUN (1<<13)
64#define URXD_FRMERR (1<<12)
65#define URXD_BRK (1<<11)
66#define URXD_PRERR (1<<10)
Dirk Behme26c47412014-09-03 12:33:53 +010067#define URXD_RX_DATA (0xFF<<0)
Sachin Kamat82313e62013-01-07 10:25:02 +053068#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
69#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
70#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
71#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080072#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
Sachin Kamat82313e62013-01-07 10:25:02 +053073#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
74#define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
75#define UCR1_IREN (1<<7) /* Infrared interface enable */
76#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
77#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
78#define UCR1_SNDBRK (1<<4) /* Send break */
79#define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
80#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080081#define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053082#define UCR1_DOZE (1<<1) /* Doze */
83#define UCR1_UARTEN (1<<0) /* UART enabled */
84#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
85#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
86#define UCR2_CTSC (1<<13) /* CTS pin control */
87#define UCR2_CTS (1<<12) /* Clear to send */
88#define UCR2_ESCEN (1<<11) /* Escape enable */
89#define UCR2_PREN (1<<8) /* Parity enable */
90#define UCR2_PROE (1<<7) /* Parity odd/even */
91#define UCR2_STPB (1<<6) /* Stop */
92#define UCR2_WS (1<<5) /* Word size */
93#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
94#define UCR2_ATEN (1<<3) /* Aging Timer Enable */
95#define UCR2_TXEN (1<<2) /* Transmitter enabled */
96#define UCR2_RXEN (1<<1) /* Receiver enabled */
97#define UCR2_SRST (1<<0) /* SW reset */
98#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
99#define UCR3_PARERREN (1<<12) /* Parity enable */
100#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
101#define UCR3_DSR (1<<10) /* Data set ready */
102#define UCR3_DCD (1<<9) /* Data carrier detect */
103#define UCR3_RI (1<<8) /* Ring indicator */
Fabio Estevamb38cb7d2014-05-14 15:55:03 -0300104#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
Sachin Kamat82313e62013-01-07 10:25:02 +0530105#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
106#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
107#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100108#define UCR3_DTRDEN (1<<3) /* Data Terminal Ready Delta Enable. */
Sachin Kamat82313e62013-01-07 10:25:02 +0530109#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
110#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
111#define UCR3_BPEN (1<<0) /* Preset registers enable */
112#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
113#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
114#define UCR4_INVR (1<<9) /* Inverted infrared reception */
115#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
116#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
117#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800118#define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */
Sachin Kamat82313e62013-01-07 10:25:02 +0530119#define UCR4_IRSC (1<<5) /* IR special case */
120#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
121#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
122#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
123#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
124#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
125#define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
126#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
127#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
128#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
129#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
130#define USR1_RTSS (1<<14) /* RTS pin status */
131#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
132#define USR1_RTSD (1<<12) /* RTS delta */
133#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
134#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
135#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
Lucas Stach86a04ba2015-09-04 17:52:38 +0200136#define USR1_AGTIM (1<<8) /* Ageing timer interrupt flag */
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100137#define USR1_DTRD (1<<7) /* DTR Delta */
Sachin Kamat82313e62013-01-07 10:25:02 +0530138#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
139#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
140#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
141#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
142#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
143#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
144#define USR2_IDLE (1<<12) /* Idle condition */
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200145#define USR2_RIDELT (1<<10) /* Ring Interrupt Delta */
146#define USR2_RIIN (1<<9) /* Ring Indicator Input */
Sachin Kamat82313e62013-01-07 10:25:02 +0530147#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
148#define USR2_WAKE (1<<7) /* Wake */
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200149#define USR2_DCDIN (1<<5) /* Data Carrier Detect Input */
Sachin Kamat82313e62013-01-07 10:25:02 +0530150#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
151#define USR2_TXDC (1<<3) /* Transmitter complete */
152#define USR2_BRCD (1<<2) /* Break condition */
153#define USR2_ORE (1<<1) /* Overrun error */
154#define USR2_RDR (1<<0) /* Recv data ready */
155#define UTS_FRCPERR (1<<13) /* Force parity error */
156#define UTS_LOOP (1<<12) /* Loop tx and rx */
157#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
158#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
159#define UTS_TXFULL (1<<4) /* TxFIFO full */
160#define UTS_RXFULL (1<<3) /* RxFIFO full */
161#define UTS_SOFTRST (1<<0) /* Software reset */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163/* We've been assigned a range on the "Low-density serial ports" major */
Sachin Kamat82313e62013-01-07 10:25:02 +0530164#define SERIAL_IMX_MAJOR 207
165#define MINOR_START 16
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200166#define DEV_NAME "ttymxc"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 * This determines how often we check the modem status signals
170 * for any change. They generally aren't connected to an IRQ
171 * so we have to poll them. We also check immediately before
172 * filling the TX fifo incase CTS has been dropped.
173 */
174#define MCTRL_TIMEOUT (250*HZ/1000)
175
176#define DRIVER_NAME "IMX-uart"
177
Sascha Hauerdbff4e92008-07-05 10:02:45 +0200178#define UART_NR 8
179
Uwe Kleine-Königf95661b2015-02-24 11:17:09 +0100180/* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
Shawn Guofe6b5402011-06-25 02:04:33 +0800181enum imx_uart_type {
182 IMX1_UART,
183 IMX21_UART,
Martyn Welch1c06bde62016-09-01 11:30:46 +0200184 IMX53_UART,
Huang Shijiea496e622013-07-08 17:14:17 +0800185 IMX6Q_UART,
Shawn Guofe6b5402011-06-25 02:04:33 +0800186};
187
188/* device type dependent stuff */
189struct imx_uart_data {
190 unsigned uts_reg;
191 enum imx_uart_type devtype;
192};
193
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194struct imx_port {
195 struct uart_port port;
196 struct timer_list timer;
197 unsigned int old_status;
Daniel Glöckner26bbb3f2009-06-11 14:36:29 +0100198 unsigned int have_rtscts:1;
Fabio Estevam7b7e8e82017-01-07 19:29:13 -0200199 unsigned int have_rtsgpio:1;
Huang Shijie20ff2fe2013-05-30 14:07:12 +0800200 unsigned int dte_mode:1;
Sascha Hauer3a9465f2012-03-07 09:31:43 +0100201 struct clk *clk_ipg;
202 struct clk *clk_per;
Uwe Kleine-König7d0b0662012-05-21 21:57:39 +0200203 const struct imx_uart_data *devdata;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800204
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100205 struct mctrl_gpios *gpios;
206
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800207 /* DMA fields */
208 unsigned int dma_is_inited:1;
209 unsigned int dma_is_enabled:1;
210 unsigned int dma_is_rxing:1;
211 unsigned int dma_is_txing:1;
212 struct dma_chan *dma_chan_rx, *dma_chan_tx;
213 struct scatterlist rx_sgl, tx_sgl[2];
214 void *rx_buf;
Nandor Han9d297232016-08-08 15:38:27 +0300215 struct circ_buf rx_ring;
216 unsigned int rx_periods;
217 dma_cookie_t rx_cookie;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800218 unsigned int tx_bytes;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800219 unsigned int dma_tx_nents;
Shenwei Wang90bb6bd2015-07-30 10:32:36 -0500220 unsigned int saved_reg[10];
Eduardo Valentinc868cbb2015-08-11 10:21:23 -0700221 bool context_saved;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222};
223
Dirk Behme0ad5a812011-12-22 09:57:52 +0100224struct imx_port_ucrs {
225 unsigned int ucr1;
226 unsigned int ucr2;
227 unsigned int ucr3;
228};
229
Shawn Guofe6b5402011-06-25 02:04:33 +0800230static struct imx_uart_data imx_uart_devdata[] = {
231 [IMX1_UART] = {
232 .uts_reg = IMX1_UTS,
233 .devtype = IMX1_UART,
234 },
235 [IMX21_UART] = {
236 .uts_reg = IMX21_UTS,
237 .devtype = IMX21_UART,
238 },
Martyn Welch1c06bde62016-09-01 11:30:46 +0200239 [IMX53_UART] = {
240 .uts_reg = IMX21_UTS,
241 .devtype = IMX53_UART,
242 },
Huang Shijiea496e622013-07-08 17:14:17 +0800243 [IMX6Q_UART] = {
244 .uts_reg = IMX21_UTS,
245 .devtype = IMX6Q_UART,
246 },
Shawn Guofe6b5402011-06-25 02:04:33 +0800247};
248
Krzysztof Kozlowski31ada042015-05-02 00:40:02 +0900249static const struct platform_device_id imx_uart_devtype[] = {
Shawn Guofe6b5402011-06-25 02:04:33 +0800250 {
251 .name = "imx1-uart",
252 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
253 }, {
254 .name = "imx21-uart",
255 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
256 }, {
Martyn Welch1c06bde62016-09-01 11:30:46 +0200257 .name = "imx53-uart",
258 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX53_UART],
259 }, {
Huang Shijiea496e622013-07-08 17:14:17 +0800260 .name = "imx6q-uart",
261 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
262 }, {
Shawn Guofe6b5402011-06-25 02:04:33 +0800263 /* sentinel */
264 }
265};
266MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
267
Sanjeev Sharmaad3d4fd2015-02-03 16:16:06 +0530268static const struct of_device_id imx_uart_dt_ids[] = {
Huang Shijiea496e622013-07-08 17:14:17 +0800269 { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
Martyn Welch1c06bde62016-09-01 11:30:46 +0200270 { .compatible = "fsl,imx53-uart", .data = &imx_uart_devdata[IMX53_UART], },
Shawn Guo22698aa2011-06-25 02:04:34 +0800271 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
272 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
273 { /* sentinel */ }
274};
275MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
276
Shawn Guofe6b5402011-06-25 02:04:33 +0800277static inline unsigned uts_reg(struct imx_port *sport)
278{
279 return sport->devdata->uts_reg;
280}
281
282static inline int is_imx1_uart(struct imx_port *sport)
283{
284 return sport->devdata->devtype == IMX1_UART;
285}
286
287static inline int is_imx21_uart(struct imx_port *sport)
288{
289 return sport->devdata->devtype == IMX21_UART;
290}
291
Martyn Welch1c06bde62016-09-01 11:30:46 +0200292static inline int is_imx53_uart(struct imx_port *sport)
293{
294 return sport->devdata->devtype == IMX53_UART;
295}
296
Huang Shijiea496e622013-07-08 17:14:17 +0800297static inline int is_imx6q_uart(struct imx_port *sport)
298{
299 return sport->devdata->devtype == IMX6Q_UART;
300}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301/*
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200302 * Save and restore functions for UCR1, UCR2 and UCR3 registers
303 */
Fabio Estevam93d94b32014-11-12 15:55:07 -0200304#if defined(CONFIG_SERIAL_IMX_CONSOLE)
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200305static void imx_port_ucrs_save(struct uart_port *port,
306 struct imx_port_ucrs *ucr)
307{
308 /* save control registers */
309 ucr->ucr1 = readl(port->membase + UCR1);
310 ucr->ucr2 = readl(port->membase + UCR2);
311 ucr->ucr3 = readl(port->membase + UCR3);
312}
313
314static void imx_port_ucrs_restore(struct uart_port *port,
315 struct imx_port_ucrs *ucr)
316{
317 /* restore control registers */
318 writel(ucr->ucr1, port->membase + UCR1);
319 writel(ucr->ucr2, port->membase + UCR2);
320 writel(ucr->ucr3, port->membase + UCR3);
321}
Fabio Estevame8bfa762013-06-05 00:58:46 -0300322#endif
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200323
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100324static void imx_port_rts_active(struct imx_port *sport, unsigned long *ucr2)
325{
Fabio Estevambc2be232017-01-30 09:12:12 -0200326 *ucr2 &= ~(UCR2_CTSC | UCR2_CTS);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100327
Ian Jamisona0983c72017-09-21 10:13:12 +0200328 sport->port.mctrl |= TIOCM_RTS;
329 mctrl_gpio_set(sport->gpios, sport->port.mctrl);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100330}
331
332static void imx_port_rts_inactive(struct imx_port *sport, unsigned long *ucr2)
333{
Fabio Estevambc2be232017-01-30 09:12:12 -0200334 *ucr2 &= ~UCR2_CTSC;
335 *ucr2 |= UCR2_CTS;
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100336
Ian Jamisona0983c72017-09-21 10:13:12 +0200337 sport->port.mctrl &= ~TIOCM_RTS;
338 mctrl_gpio_set(sport->gpios, sport->port.mctrl);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100339}
340
341static void imx_port_rts_auto(struct imx_port *sport, unsigned long *ucr2)
342{
343 *ucr2 |= UCR2_CTSC;
344}
345
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200346/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 * interrupts disabled on entry
348 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100349static void imx_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350{
351 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100352 unsigned long temp;
353
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700354 /*
355 * We are maybe in the SMP context, so if the DMA TX thread is running
356 * on other cpu, we have to wait for it to finish.
357 */
358 if (sport->dma_is_enabled && sport->dma_is_txing)
359 return;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800360
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100361 temp = readl(port->membase + UCR1);
362 writel(temp & ~UCR1_TXMPTYEN, port->membase + UCR1);
363
364 /* in rs485 mode disable transmitter if shifter is empty */
365 if (port->rs485.flags & SER_RS485_ENABLED &&
366 readl(port->membase + USR2) & USR2_TXDC) {
367 temp = readl(port->membase + UCR2);
368 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100369 imx_port_rts_active(sport, &temp);
Fabio Estevam1a613622017-01-30 09:12:11 -0200370 else
371 imx_port_rts_inactive(sport, &temp);
Baruch Siach7d1cadc2016-02-29 14:34:10 +0200372 temp |= UCR2_RXEN;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100373 writel(temp, port->membase + UCR2);
374
375 temp = readl(port->membase + UCR4);
376 temp &= ~UCR4_TCEN;
377 writel(temp, port->membase + UCR4);
378 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379}
380
381/*
382 * interrupts disabled on entry
383 */
384static void imx_stop_rx(struct uart_port *port)
385{
386 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100387 unsigned long temp;
388
Huang Shijie45564a62014-09-19 15:33:12 +0800389 if (sport->dma_is_enabled && sport->dma_is_rxing) {
390 if (sport->port.suspended) {
391 dmaengine_terminate_all(sport->dma_chan_rx);
392 sport->dma_is_rxing = 0;
393 } else {
394 return;
395 }
396 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800397
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100398 temp = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +0530399 writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
Huang Shijie85878392014-05-23 12:32:54 +0800400
401 /* disable the `Receiver Ready Interrrupt` */
402 temp = readl(sport->port.membase + UCR1);
403 writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404}
405
406/*
407 * Set the modem control timer to fire immediately.
408 */
409static void imx_enable_ms(struct uart_port *port)
410{
411 struct imx_port *sport = (struct imx_port *)port;
412
413 mod_timer(&sport->timer, jiffies);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100414
415 mctrl_gpio_enable_ms(sport->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416}
417
Jiada Wang91a1a902014-12-09 18:11:36 +0900418static void imx_dma_tx(struct imx_port *sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419static inline void imx_transmit_buffer(struct imx_port *sport)
420{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700421 struct circ_buf *xmit = &sport->port.state->xmit;
Jiada Wang91a1a902014-12-09 18:11:36 +0900422 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400424 if (sport->port.x_char) {
425 /* Send next char */
426 writel(sport->port.x_char, sport->port.membase + URTX0);
Jiada Wang7e2fb5a2014-12-09 18:11:35 +0900427 sport->port.icount.tx++;
428 sport->port.x_char = 0;
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400429 return;
430 }
431
432 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
433 imx_stop_tx(&sport->port);
434 return;
435 }
436
Jiada Wang91a1a902014-12-09 18:11:36 +0900437 if (sport->dma_is_enabled) {
438 /*
439 * We've just sent a X-char Ensure the TX DMA is enabled
440 * and the TX IRQ is disabled.
441 **/
442 temp = readl(sport->port.membase + UCR1);
443 temp &= ~UCR1_TXMPTYEN;
444 if (sport->dma_is_txing) {
445 temp |= UCR1_TDMAEN;
446 writel(temp, sport->port.membase + UCR1);
447 } else {
448 writel(temp, sport->port.membase + UCR1);
449 imx_dma_tx(sport);
450 }
451 }
452
Ian Jamison5aabd3b2017-08-28 09:02:29 +0100453 if (sport->dma_is_txing)
454 return;
455
456 while (!uart_circ_empty(xmit) &&
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400457 !(readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 /* send xmit->buf[xmit->tail]
459 * out the port here */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100460 writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100461 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 sport->port.icount.tx++;
Sascha Hauer8c0b2542007-02-05 16:10:16 -0800463 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464
Fabian Godehardt977757312009-06-11 14:37:19 +0100465 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
466 uart_write_wakeup(&sport->port);
467
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100469 imx_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470}
471
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800472static void dma_tx_callback(void *data)
473{
474 struct imx_port *sport = data;
475 struct scatterlist *sgl = &sport->tx_sgl[0];
476 struct circ_buf *xmit = &sport->port.state->xmit;
477 unsigned long flags;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900478 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800479
Dirk Behme42f752b2014-12-09 18:11:28 +0900480 spin_lock_irqsave(&sport->port.lock, flags);
481
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800482 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
483
Dirk Behmea2c718c2014-12-09 18:11:31 +0900484 temp = readl(sport->port.membase + UCR1);
485 temp &= ~UCR1_TDMAEN;
486 writel(temp, sport->port.membase + UCR1);
487
Dirk Behme42f752b2014-12-09 18:11:28 +0900488 /* update the stat */
489 xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
490 sport->port.icount.tx += sport->tx_bytes;
491
492 dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
493
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800494 sport->dma_is_txing = 0;
495
Jiada Wangd64b8602014-12-09 18:11:29 +0900496 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
497 uart_write_wakeup(&sport->port);
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700498
Jiada Wang0bbc9b82014-12-09 18:11:30 +0900499 if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
500 imx_dma_tx(sport);
Uwe Kleine-König64432a82017-07-18 14:01:52 +0200501
Jiada Wang0bbc9b82014-12-09 18:11:30 +0900502 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800503}
504
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800505static void imx_dma_tx(struct imx_port *sport)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800506{
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800507 struct circ_buf *xmit = &sport->port.state->xmit;
508 struct scatterlist *sgl = sport->tx_sgl;
509 struct dma_async_tx_descriptor *desc;
510 struct dma_chan *chan = sport->dma_chan_tx;
511 struct device *dev = sport->port.dev;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900512 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800513 int ret;
514
Dirk Behme42f752b2014-12-09 18:11:28 +0900515 if (sport->dma_is_txing)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800516 return;
517
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800518 sport->tx_bytes = uart_circ_chars_pending(xmit);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800519
Dirk Behme7942f852014-12-09 18:11:25 +0900520 if (xmit->tail < xmit->head) {
521 sport->dma_tx_nents = 1;
522 sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
523 } else {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800524 sport->dma_tx_nents = 2;
525 sg_init_table(sgl, 2);
526 sg_set_buf(sgl, xmit->buf + xmit->tail,
527 UART_XMIT_SIZE - xmit->tail);
528 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800529 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800530
531 ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
532 if (ret == 0) {
533 dev_err(dev, "DMA mapping error for TX.\n");
534 return;
535 }
536 desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
537 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
538 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +0900539 dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
540 DMA_TO_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800541 dev_err(dev, "We cannot prepare for the TX slave dma!\n");
542 return;
543 }
544 desc->callback = dma_tx_callback;
545 desc->callback_param = sport;
546
547 dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
548 uart_circ_chars_pending(xmit));
Dirk Behmea2c718c2014-12-09 18:11:31 +0900549
550 temp = readl(sport->port.membase + UCR1);
551 temp |= UCR1_TDMAEN;
552 writel(temp, sport->port.membase + UCR1);
553
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800554 /* fire it */
555 sport->dma_is_txing = 1;
556 dmaengine_submit(desc);
557 dma_async_issue_pending(chan);
558 return;
559}
560
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561/*
562 * interrupts disabled on entry
563 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100564static void imx_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565{
566 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100567 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100569 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100570 temp = readl(port->membase + UCR2);
571 if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100572 imx_port_rts_active(sport, &temp);
Fabio Estevam1a613622017-01-30 09:12:11 -0200573 else
574 imx_port_rts_inactive(sport, &temp);
Baruch Siach7d1cadc2016-02-29 14:34:10 +0200575 if (!(port->rs485.flags & SER_RS485_RX_DURING_TX))
576 temp &= ~UCR2_RXEN;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100577 writel(temp, port->membase + UCR2);
578
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100579 /* enable transmitter and shifter empty irq */
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100580 temp = readl(port->membase + UCR4);
581 temp |= UCR4_TCEN;
582 writel(temp, port->membase + UCR4);
583 }
584
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800585 if (!sport->dma_is_enabled) {
586 temp = readl(sport->port.membase + UCR1);
587 writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
588 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800590 if (sport->dma_is_enabled) {
Jiada Wang91a1a902014-12-09 18:11:36 +0900591 if (sport->port.x_char) {
592 /* We have X-char to send, so enable TX IRQ and
593 * disable TX DMA to let TX interrupt to send X-char */
594 temp = readl(sport->port.membase + UCR1);
595 temp &= ~UCR1_TDMAEN;
596 temp |= UCR1_TXMPTYEN;
597 writel(temp, sport->port.membase + UCR1);
598 return;
599 }
600
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400601 if (!uart_circ_empty(&port->state->xmit) &&
602 !uart_tx_stopped(port))
603 imx_dma_tx(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800604 return;
605 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606}
607
David Howells7d12e782006-10-05 14:55:46 +0100608static irqreturn_t imx_rtsint(int irq, void *dev_id)
Sascha Hauerceca6292005-10-12 19:58:08 +0100609{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800610 struct imx_port *sport = dev_id;
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200611 unsigned int val;
Sascha Hauerceca6292005-10-12 19:58:08 +0100612 unsigned long flags;
613
614 spin_lock_irqsave(&sport->port.lock, flags);
615
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100616 writel(USR1_RTSD, sport->port.membase + USR1);
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200617 val = readl(sport->port.membase + USR1) & USR1_RTSS;
Sascha Hauerceca6292005-10-12 19:58:08 +0100618 uart_handle_cts_change(&sport->port, !!val);
Alan Coxbdc04e32009-09-19 13:13:31 -0700619 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Sascha Hauerceca6292005-10-12 19:58:08 +0100620
621 spin_unlock_irqrestore(&sport->port.lock, flags);
622 return IRQ_HANDLED;
623}
624
David Howells7d12e782006-10-05 14:55:46 +0100625static irqreturn_t imx_txint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800627 struct imx_port *sport = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 unsigned long flags;
629
Sachin Kamat82313e62013-01-07 10:25:02 +0530630 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 imx_transmit_buffer(sport);
Sachin Kamat82313e62013-01-07 10:25:02 +0530632 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 return IRQ_HANDLED;
634}
635
David Howells7d12e782006-10-05 14:55:46 +0100636static irqreturn_t imx_rxint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637{
638 struct imx_port *sport = dev_id;
Sachin Kamat82313e62013-01-07 10:25:02 +0530639 unsigned int rx, flg, ignored = 0;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100640 struct tty_port *port = &sport->port.state->port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100641 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
Sachin Kamat82313e62013-01-07 10:25:02 +0530643 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100645 while (readl(sport->port.membase + USR2) & USR2_RDR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 flg = TTY_NORMAL;
647 sport->port.icount.rx++;
648
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100649 rx = readl(sport->port.membase + URXD0);
650
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100651 temp = readl(sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100652 if (temp & USR2_BRCD) {
Andy Green94d32f92010-02-01 13:28:54 +0100653 writel(USR2_BRCD, sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100654 if (uart_handle_break(&sport->port))
655 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 }
657
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100658 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
Sascha Hauer864eeed2008-04-17 08:39:22 +0100659 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
Hui Wang019dc9e2011-08-24 17:41:47 +0800661 if (unlikely(rx & URXD_ERR)) {
662 if (rx & URXD_BRK)
663 sport->port.icount.brk++;
664 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100665 sport->port.icount.parity++;
666 else if (rx & URXD_FRMERR)
667 sport->port.icount.frame++;
668 if (rx & URXD_OVRRUN)
669 sport->port.icount.overrun++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670
Sascha Hauer864eeed2008-04-17 08:39:22 +0100671 if (rx & sport->port.ignore_status_mask) {
672 if (++ignored > 100)
673 goto out;
674 continue;
675 }
676
Eric Nelson8d267fd2014-12-18 12:37:13 -0700677 rx &= (sport->port.read_status_mask | 0xFF);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100678
Hui Wang019dc9e2011-08-24 17:41:47 +0800679 if (rx & URXD_BRK)
680 flg = TTY_BREAK;
681 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100682 flg = TTY_PARITY;
683 else if (rx & URXD_FRMERR)
684 flg = TTY_FRAME;
685 if (rx & URXD_OVRRUN)
686 flg = TTY_OVERRUN;
687
688#ifdef SUPPORT_SYSRQ
689 sport->port.sysrq = 0;
690#endif
691 }
692
Jiada Wang55d86932014-12-09 18:11:22 +0900693 if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
694 goto out;
695
Manfred Schlaegl9b289932015-06-20 19:25:35 +0200696 if (tty_insert_flip_char(port, rx, flg) == 0)
697 sport->port.icount.buf_overrun++;
Sascha Hauer864eeed2008-04-17 08:39:22 +0100698 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699
700out:
Sachin Kamat82313e62013-01-07 10:25:02 +0530701 spin_unlock_irqrestore(&sport->port.lock, flags);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100702 tty_flip_buffer_push(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704}
705
Nandor Han41d98b52016-08-08 15:38:28 +0300706static void clear_rx_errors(struct imx_port *sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800707
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100708/*
709 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
710 */
711static unsigned int imx_get_hwmctrl(struct imx_port *sport)
712{
713 unsigned int tmp = TIOCM_DSR;
714 unsigned usr1 = readl(sport->port.membase + USR1);
Sascha Hauer4b75f802016-09-26 15:55:31 +0200715 unsigned usr2 = readl(sport->port.membase + USR2);
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100716
717 if (usr1 & USR1_RTSS)
718 tmp |= TIOCM_CTS;
719
720 /* in DCE mode DCDIN is always 0 */
Sascha Hauer4b75f802016-09-26 15:55:31 +0200721 if (!(usr2 & USR2_DCDIN))
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100722 tmp |= TIOCM_CAR;
723
724 if (sport->dte_mode)
725 if (!(readl(sport->port.membase + USR2) & USR2_RIIN))
726 tmp |= TIOCM_RI;
727
728 return tmp;
729}
730
731/*
732 * Handle any change of modem status signal since we were last called.
733 */
734static void imx_mctrl_check(struct imx_port *sport)
735{
736 unsigned int status, changed;
737
738 status = imx_get_hwmctrl(sport);
739 changed = status ^ sport->old_status;
740
741 if (changed == 0)
742 return;
743
744 sport->old_status = status;
745
746 if (changed & TIOCM_RI && status & TIOCM_RI)
747 sport->port.icount.rng++;
748 if (changed & TIOCM_DSR)
749 sport->port.icount.dsr++;
750 if (changed & TIOCM_CAR)
751 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
752 if (changed & TIOCM_CTS)
753 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
754
755 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
756}
757
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200758static irqreturn_t imx_int(int irq, void *dev_id)
759{
760 struct imx_port *sport = dev_id;
Uwe Kleine-König0399fd62018-02-18 22:02:43 +0100761 unsigned int usr1, usr2;
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100762 irqreturn_t ret = IRQ_NONE;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200763
Uwe Kleine-König0399fd62018-02-18 22:02:43 +0100764 usr1 = readl(sport->port.membase + USR1);
765 usr2 = readl(sport->port.membase + USR2);
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200766
Uwe Kleine-König0399fd62018-02-18 22:02:43 +0100767 if (!sport->dma_is_enabled && (usr1 & (USR1_RRDY | USR1_AGTIM))) {
Troy Kisky9ce99a32017-10-20 14:20:20 -0700768 imx_rxint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100769 ret = IRQ_HANDLED;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800770 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200771
Uwe Kleine-König0399fd62018-02-18 22:02:43 +0100772 if ((usr1 & USR1_TRDY &&
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100773 readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN) ||
Uwe Kleine-König0399fd62018-02-18 22:02:43 +0100774 (usr2 & USR2_TXDC &&
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100775 readl(sport->port.membase + UCR4) & UCR4_TCEN)) {
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200776 imx_txint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100777 ret = IRQ_HANDLED;
778 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200779
Uwe Kleine-König0399fd62018-02-18 22:02:43 +0100780 if (usr1 & USR1_DTRD) {
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100781 unsigned long flags;
782
Uwe Kleine-König135ccb02018-02-18 22:02:42 +0100783 writel(USR1_DTRD, sport->port.membase + USR1);
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100784
785 spin_lock_irqsave(&sport->port.lock, flags);
786 imx_mctrl_check(sport);
787 spin_unlock_irqrestore(&sport->port.lock, flags);
788
789 ret = IRQ_HANDLED;
790 }
791
Uwe Kleine-König0399fd62018-02-18 22:02:43 +0100792 if (usr1 & USR1_RTSD) {
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200793 imx_rtsint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100794 ret = IRQ_HANDLED;
795 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200796
Uwe Kleine-König0399fd62018-02-18 22:02:43 +0100797 if (usr1 & USR1_AWAKE) {
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200798 writel(USR1_AWAKE, sport->port.membase + USR1);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100799 ret = IRQ_HANDLED;
800 }
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200801
Uwe Kleine-König0399fd62018-02-18 22:02:43 +0100802 if (usr2 & USR2_ORE) {
Alexander Steinf1f836e2013-05-14 17:06:07 +0200803 sport->port.icount.overrun++;
Uwe Kleine-König91555ce2015-02-24 11:17:05 +0100804 writel(USR2_ORE, sport->port.membase + USR2);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100805 ret = IRQ_HANDLED;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200806 }
807
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100808 return ret;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200809}
810
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811/*
812 * Return TIOCSER_TEMT when transmitter is not busy.
813 */
814static unsigned int imx_tx_empty(struct uart_port *port)
815{
816 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie1ce43e52013-10-11 18:30:59 +0800817 unsigned int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
Huang Shijie1ce43e52013-10-11 18:30:59 +0800819 ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
820
821 /* If the TX DMA is working, return 0. */
822 if (sport->dma_is_enabled && sport->dma_is_txing)
823 ret = 0;
824
825 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826}
827
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100828static unsigned int imx_get_mctrl(struct uart_port *port)
829{
830 struct imx_port *sport = (struct imx_port *)port;
831 unsigned int ret = imx_get_hwmctrl(sport);
832
833 mctrl_gpio_get(sport->gpios, &ret);
834
835 return ret;
836}
837
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
839{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100840 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100841 unsigned long temp;
842
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100843 if (!(port->rs485.flags & SER_RS485_ENABLED)) {
844 temp = readl(sport->port.membase + UCR2);
845 temp &= ~(UCR2_CTS | UCR2_CTSC);
846 if (mctrl & TIOCM_RTS)
847 temp |= UCR2_CTS | UCR2_CTSC;
848 writel(temp, sport->port.membase + UCR2);
849 }
Huang Shijie6b471a92013-11-29 17:29:24 +0800850
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200851 temp = readl(sport->port.membase + UCR3) & ~UCR3_DSR;
852 if (!(mctrl & TIOCM_DTR))
853 temp |= UCR3_DSR;
854 writel(temp, sport->port.membase + UCR3);
855
Huang Shijie6b471a92013-11-29 17:29:24 +0800856 temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP;
857 if (mctrl & TIOCM_LOOP)
858 temp |= UTS_LOOP;
859 writel(temp, sport->port.membase + uts_reg(sport));
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100860
861 mctrl_gpio_set(sport->gpios, mctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862}
863
864/*
865 * Interrupts always disabled.
866 */
867static void imx_break_ctl(struct uart_port *port, int break_state)
868{
869 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100870 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871
872 spin_lock_irqsave(&sport->port.lock, flags);
873
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100874 temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
875
Sachin Kamat82313e62013-01-07 10:25:02 +0530876 if (break_state != 0)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100877 temp |= UCR1_SNDBRK;
878
879 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880
881 spin_unlock_irqrestore(&sport->port.lock, flags);
882}
883
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200884/*
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200885 * This is our per-port timeout handler, for checking the
886 * modem status signals.
887 */
Kees Cooke99e88a2017-10-16 14:43:17 -0700888static void imx_timeout(struct timer_list *t)
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200889{
Kees Cooke99e88a2017-10-16 14:43:17 -0700890 struct imx_port *sport = from_timer(sport, t, timer);
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200891 unsigned long flags;
892
893 if (sport->port.state) {
894 spin_lock_irqsave(&sport->port.lock, flags);
895 imx_mctrl_check(sport);
896 spin_unlock_irqrestore(&sport->port.lock, flags);
897
898 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
899 }
900}
901
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +0200902#define RX_BUF_SIZE (PAGE_SIZE)
903
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800904/*
Lucas Stach905c0de2015-09-04 17:52:41 +0200905 * There are two kinds of RX DMA interrupts(such as in the MX6Q):
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800906 * [1] the RX DMA buffer is full.
Lucas Stach905c0de2015-09-04 17:52:41 +0200907 * [2] the aging timer expires
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800908 *
Lucas Stach905c0de2015-09-04 17:52:41 +0200909 * Condition [2] is triggered when a character has been sitting in the FIFO
910 * for at least 8 byte durations.
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800911 */
912static void dma_rx_callback(void *data)
913{
914 struct imx_port *sport = data;
915 struct dma_chan *chan = sport->dma_chan_rx;
916 struct scatterlist *sgl = &sport->rx_sgl;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800917 struct tty_port *port = &sport->port.state->port;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800918 struct dma_tx_state state;
Nandor Han9d297232016-08-08 15:38:27 +0300919 struct circ_buf *rx_ring = &sport->rx_ring;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800920 enum dma_status status;
Nandor Han9d297232016-08-08 15:38:27 +0300921 unsigned int w_bytes = 0;
922 unsigned int r_bytes;
923 unsigned int bd_size;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800924
Huang Shijief0ef8832013-10-11 18:31:01 +0800925 status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
Philipp Zabel392bcee2015-05-19 10:54:09 +0200926
Nandor Han9d297232016-08-08 15:38:27 +0300927 if (status == DMA_ERROR) {
Nandor Han41d98b52016-08-08 15:38:28 +0300928 clear_rx_errors(sport);
Nandor Han9d297232016-08-08 15:38:27 +0300929 return;
Robin Gongee5e7c12014-12-09 18:11:33 +0900930 }
Lucas Stach976b39c2015-09-04 17:52:39 +0200931
Nandor Han9d297232016-08-08 15:38:27 +0300932 if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
933
934 /*
935 * The state-residue variable represents the empty space
936 * relative to the entire buffer. Taking this in consideration
937 * the head is always calculated base on the buffer total
938 * length - DMA transaction residue. The UART script from the
939 * SDMA firmware will jump to the next buffer descriptor,
940 * once a DMA transaction if finalized (IMX53 RM - A.4.1.2.4).
941 * Taking this in consideration the tail is always at the
942 * beginning of the buffer descriptor that contains the head.
943 */
944
945 /* Calculate the head */
946 rx_ring->head = sg_dma_len(sgl) - state.residue;
947
948 /* Calculate the tail. */
949 bd_size = sg_dma_len(sgl) / sport->rx_periods;
950 rx_ring->tail = ((rx_ring->head-1) / bd_size) * bd_size;
951
952 if (rx_ring->head <= sg_dma_len(sgl) &&
953 rx_ring->head > rx_ring->tail) {
954
955 /* Move data from tail to head */
956 r_bytes = rx_ring->head - rx_ring->tail;
957
958 /* CPU claims ownership of RX DMA buffer */
959 dma_sync_sg_for_cpu(sport->port.dev, sgl, 1,
960 DMA_FROM_DEVICE);
961
962 w_bytes = tty_insert_flip_string(port,
963 sport->rx_buf + rx_ring->tail, r_bytes);
964
965 /* UART retrieves ownership of RX DMA buffer */
966 dma_sync_sg_for_device(sport->port.dev, sgl, 1,
967 DMA_FROM_DEVICE);
968
969 if (w_bytes != r_bytes)
970 sport->port.icount.buf_overrun++;
971
972 sport->port.icount.rx += w_bytes;
973 } else {
974 WARN_ON(rx_ring->head > sg_dma_len(sgl));
975 WARN_ON(rx_ring->head <= rx_ring->tail);
976 }
977 }
978
979 if (w_bytes) {
980 tty_flip_buffer_push(port);
981 dev_dbg(sport->port.dev, "We get %d bytes.\n", w_bytes);
982 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800983}
984
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +0200985/* RX DMA buffer periods */
986#define RX_DMA_PERIODS 4
987
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800988static int start_rx_dma(struct imx_port *sport)
989{
990 struct scatterlist *sgl = &sport->rx_sgl;
991 struct dma_chan *chan = sport->dma_chan_rx;
992 struct device *dev = sport->port.dev;
993 struct dma_async_tx_descriptor *desc;
994 int ret;
995
Nandor Han9d297232016-08-08 15:38:27 +0300996 sport->rx_ring.head = 0;
997 sport->rx_ring.tail = 0;
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +0200998 sport->rx_periods = RX_DMA_PERIODS;
Nandor Han9d297232016-08-08 15:38:27 +0300999
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +02001000 sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001001 ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1002 if (ret == 0) {
1003 dev_err(dev, "DMA mapping error for RX.\n");
1004 return -EINVAL;
1005 }
Nandor Han9d297232016-08-08 15:38:27 +03001006
1007 desc = dmaengine_prep_dma_cyclic(chan, sg_dma_address(sgl),
1008 sg_dma_len(sgl), sg_dma_len(sgl) / sport->rx_periods,
1009 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
1010
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001011 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +09001012 dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001013 dev_err(dev, "We cannot prepare for the RX slave dma!\n");
1014 return -EINVAL;
1015 }
1016 desc->callback = dma_rx_callback;
1017 desc->callback_param = sport;
1018
1019 dev_dbg(dev, "RX: prepare for the DMA.\n");
Romain Perier4139fd72017-09-28 11:03:49 +01001020 sport->dma_is_rxing = 1;
Nandor Han9d297232016-08-08 15:38:27 +03001021 sport->rx_cookie = dmaengine_submit(desc);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001022 dma_async_issue_pending(chan);
1023 return 0;
1024}
1025
Nandor Han41d98b52016-08-08 15:38:28 +03001026static void clear_rx_errors(struct imx_port *sport)
1027{
Troy Kisky45ca6732018-02-23 18:27:50 -08001028 struct tty_port *port = &sport->port.state->port;
Nandor Han41d98b52016-08-08 15:38:28 +03001029 unsigned int status_usr1, status_usr2;
1030
1031 status_usr1 = readl(sport->port.membase + USR1);
1032 status_usr2 = readl(sport->port.membase + USR2);
1033
1034 if (status_usr2 & USR2_BRCD) {
1035 sport->port.icount.brk++;
1036 writel(USR2_BRCD, sport->port.membase + USR2);
Troy Kisky45ca6732018-02-23 18:27:50 -08001037 uart_handle_break(&sport->port);
1038 if (tty_insert_flip_char(port, 0, TTY_BREAK) == 0)
1039 sport->port.icount.buf_overrun++;
1040 tty_flip_buffer_push(port);
1041 } else {
1042 dev_err(sport->port.dev, "DMA transaction error.\n");
1043 if (status_usr1 & USR1_FRAMERR) {
1044 sport->port.icount.frame++;
1045 writel(USR1_FRAMERR, sport->port.membase + USR1);
1046 } else if (status_usr1 & USR1_PARITYERR) {
1047 sport->port.icount.parity++;
1048 writel(USR1_PARITYERR, sport->port.membase + USR1);
1049 }
Nandor Han41d98b52016-08-08 15:38:28 +03001050 }
1051
1052 if (status_usr2 & USR2_ORE) {
1053 sport->port.icount.overrun++;
1054 writel(USR2_ORE, sport->port.membase + USR2);
1055 }
1056
1057}
1058
Lucas Stachcc323822015-09-04 17:52:37 +02001059#define TXTL_DEFAULT 2 /* reset default */
1060#define RXTL_DEFAULT 1 /* reset default */
Lucas Stach184bd702015-09-04 17:52:40 +02001061#define TXTL_DMA 8 /* DMA burst setting */
1062#define RXTL_DMA 9 /* DMA burst setting */
Lucas Stachcc323822015-09-04 17:52:37 +02001063
1064static void imx_setup_ufcr(struct imx_port *sport,
1065 unsigned char txwl, unsigned char rxwl)
1066{
1067 unsigned int val;
1068
1069 /* set receiver / transmitter trigger level */
1070 val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
1071 val |= txwl << UFCR_TXTL_SHF | rxwl;
1072 writel(val, sport->port.membase + UFCR);
1073}
1074
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001075static void imx_uart_dma_exit(struct imx_port *sport)
1076{
1077 if (sport->dma_chan_rx) {
Fabien Lahouderee5e89602016-09-13 10:17:05 +02001078 dmaengine_terminate_sync(sport->dma_chan_rx);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001079 dma_release_channel(sport->dma_chan_rx);
1080 sport->dma_chan_rx = NULL;
Nandor Han9d297232016-08-08 15:38:27 +03001081 sport->rx_cookie = -EINVAL;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001082 kfree(sport->rx_buf);
1083 sport->rx_buf = NULL;
1084 }
1085
1086 if (sport->dma_chan_tx) {
Fabien Lahouderee5e89602016-09-13 10:17:05 +02001087 dmaengine_terminate_sync(sport->dma_chan_tx);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001088 dma_release_channel(sport->dma_chan_tx);
1089 sport->dma_chan_tx = NULL;
1090 }
1091
1092 sport->dma_is_inited = 0;
1093}
1094
1095static int imx_uart_dma_init(struct imx_port *sport)
1096{
Huang Shijieb09c74a2013-08-29 16:29:25 +08001097 struct dma_slave_config slave_config = {};
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001098 struct device *dev = sport->port.dev;
1099 int ret;
1100
1101 /* Prepare for RX : */
1102 sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
1103 if (!sport->dma_chan_rx) {
1104 dev_dbg(dev, "cannot get the DMA channel.\n");
1105 ret = -EINVAL;
1106 goto err;
1107 }
1108
1109 slave_config.direction = DMA_DEV_TO_MEM;
1110 slave_config.src_addr = sport->port.mapbase + URXD0;
1111 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001112 /* one byte less than the watermark level to enable the aging timer */
1113 slave_config.src_maxburst = RXTL_DMA - 1;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001114 ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1115 if (ret) {
1116 dev_err(dev, "error in RX dma configuration.\n");
1117 goto err;
1118 }
1119
Martyn Welchf654b23c2017-09-28 11:07:40 +01001120 sport->rx_buf = kzalloc(RX_BUF_SIZE, GFP_KERNEL);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001121 if (!sport->rx_buf) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001122 ret = -ENOMEM;
1123 goto err;
1124 }
Nandor Han9d297232016-08-08 15:38:27 +03001125 sport->rx_ring.buf = sport->rx_buf;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001126
1127 /* Prepare for TX : */
1128 sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1129 if (!sport->dma_chan_tx) {
1130 dev_err(dev, "cannot get the TX DMA channel!\n");
1131 ret = -EINVAL;
1132 goto err;
1133 }
1134
1135 slave_config.direction = DMA_MEM_TO_DEV;
1136 slave_config.dst_addr = sport->port.mapbase + URTX0;
1137 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001138 slave_config.dst_maxburst = TXTL_DMA;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001139 ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1140 if (ret) {
1141 dev_err(dev, "error in TX dma configuration.");
1142 goto err;
1143 }
1144
1145 sport->dma_is_inited = 1;
1146
1147 return 0;
1148err:
1149 imx_uart_dma_exit(sport);
1150 return ret;
1151}
1152
1153static void imx_enable_dma(struct imx_port *sport)
1154{
1155 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001156
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001157 /* set UCR1 */
1158 temp = readl(sport->port.membase + UCR1);
Lucas Stach905c0de2015-09-04 17:52:41 +02001159 temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001160 writel(temp, sport->port.membase + UCR1);
1161
Lucas Stach184bd702015-09-04 17:52:40 +02001162 imx_setup_ufcr(sport, TXTL_DMA, RXTL_DMA);
1163
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001164 sport->dma_is_enabled = 1;
1165}
1166
1167static void imx_disable_dma(struct imx_port *sport)
1168{
1169 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001170
1171 /* clear UCR1 */
1172 temp = readl(sport->port.membase + UCR1);
1173 temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
1174 writel(temp, sport->port.membase + UCR1);
1175
1176 /* clear UCR2 */
1177 temp = readl(sport->port.membase + UCR2);
Lucas Stach86a04ba2015-09-04 17:52:38 +02001178 temp &= ~(UCR2_CTSC | UCR2_CTS | UCR2_ATEN);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001179 writel(temp, sport->port.membase + UCR2);
1180
Lucas Stach184bd702015-09-04 17:52:40 +02001181 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1182
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001183 sport->dma_is_enabled = 0;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001184}
1185
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001186/* half the RX buffer size */
1187#define CTSTL 16
1188
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189static int imx_startup(struct uart_port *port)
1190{
1191 struct imx_port *sport = (struct imx_port *)port;
Fabio Estevam458e2c82015-07-27 15:15:59 -03001192 int retval, i;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001193 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194
Huang Shijie1cf93e02013-06-28 13:39:42 +08001195 retval = clk_prepare_enable(sport->clk_per);
1196 if (retval)
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001197 return retval;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001198 retval = clk_prepare_enable(sport->clk_ipg);
1199 if (retval) {
1200 clk_disable_unprepare(sport->clk_per);
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001201 return retval;
Huang Shijie0c375502013-06-09 10:01:19 +08001202 }
Huang Shijie28eb4272013-06-04 09:59:33 +08001203
Lucas Stachcc323822015-09-04 17:52:37 +02001204 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205
1206 /* disable the DREN bit (Data Ready interrupt enable) before
1207 * requesting IRQs
1208 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001209 temp = readl(sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001210
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001211 /* set the trigger level for CTS */
Sachin Kamat82313e62013-01-07 10:25:02 +05301212 temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1213 temp |= CTSTL << UCR4_CTSTL_SHF;
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001214
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001215 writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216
Lucas Stach7e115772015-09-04 17:52:42 +02001217 /* Can we enable the DMA support? */
Martyn Welch1c06bde62016-09-01 11:30:46 +02001218 if (!uart_console(port) && !sport->dma_is_inited)
Lucas Stach7e115772015-09-04 17:52:42 +02001219 imx_uart_dma_init(sport);
1220
Jiada Wang53794182015-04-13 18:31:43 +09001221 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijie772f8992014-05-21 08:56:28 +08001222 /* Reset fifo's and state machines */
Fabio Estevam458e2c82015-07-27 15:15:59 -03001223 i = 100;
1224
1225 temp = readl(sport->port.membase + UCR2);
1226 temp &= ~UCR2_SRST;
1227 writel(temp, sport->port.membase + UCR2);
1228
1229 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1230 udelay(1);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001231
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 /*
1233 * Finally, clear and enable interrupts
1234 */
Uwe Kleine-König27e16502016-03-24 14:24:25 +01001235 writel(USR1_RTSD | USR1_DTRD, sport->port.membase + USR1);
Uwe Kleine-König91555ce2015-02-24 11:17:05 +01001236 writel(USR2_ORE, sport->port.membase + USR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237
Lucas Stach7e115772015-09-04 17:52:42 +02001238 if (sport->dma_is_inited && !sport->dma_is_enabled)
1239 imx_enable_dma(sport);
1240
Troy Kisky1f043572017-11-16 11:14:53 -07001241 temp = readl(sport->port.membase + UCR1) & ~UCR1_RRDYEN;
1242 if (!sport->dma_is_enabled)
1243 temp |= UCR1_RRDYEN;
1244 temp |= UCR1_UARTEN;
Nandor Han6376cd32017-06-28 15:59:36 +02001245 if (sport->have_rtscts)
1246 temp |= UCR1_RTSDEN;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001247
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001248 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
Troy Kisky1f043572017-11-16 11:14:53 -07001250 temp = readl(sport->port.membase + UCR4) & ~UCR4_OREN;
1251 if (!sport->dma_is_enabled)
1252 temp |= UCR4_OREN;
Jiada Wang6f026d6b2014-12-09 18:11:34 +09001253 writel(temp, sport->port.membase + UCR4);
1254
Troy Kisky1f043572017-11-16 11:14:53 -07001255 temp = readl(sport->port.membase + UCR2) & ~UCR2_ATEN;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001256 temp |= (UCR2_RXEN | UCR2_TXEN);
Lucas Stachbff09b02013-05-30 15:47:04 +02001257 if (!sport->have_rtscts)
1258 temp |= UCR2_IRTS;
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001259 /*
1260 * make sure the edge sensitive RTS-irq is disabled,
1261 * we're using RTSD instead.
1262 */
1263 if (!is_imx1_uart(sport))
1264 temp &= ~UCR2_RTSEN;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001265 writel(temp, sport->port.membase + UCR2);
1266
Huang Shijiea496e622013-07-08 17:14:17 +08001267 if (!is_imx1_uart(sport)) {
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001268 temp = readl(sport->port.membase + UCR3);
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001269
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02001270 temp |= UCR3_DTRDEN | UCR3_RI | UCR3_DCD;
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001271
1272 if (sport->dte_mode)
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02001273 /* disable broken interrupts */
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001274 temp &= ~(UCR3_RI | UCR3_DCD);
1275
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001276 writel(temp, sport->port.membase + UCR3);
1277 }
Marc Kleine-Budde44118052008-07-28 12:10:34 +02001278
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 /*
1280 * Enable modem status interrupts
1281 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282 imx_enable_ms(&sport->port);
Peter Senna Tschudin18a42082017-04-07 11:45:24 +02001283
1284 /*
Peter Senna Tschudin4dec2f12017-05-14 14:35:15 +02001285 * Start RX DMA immediately instead of waiting for RX FIFO interrupts.
1286 * In our iMX53 the average delay for the first reception dropped from
1287 * approximately 35000 microseconds to 1000 microseconds.
Peter Senna Tschudin18a42082017-04-07 11:45:24 +02001288 */
Troy Kisky1f043572017-11-16 11:14:53 -07001289 if (sport->dma_is_enabled)
Peter Senna Tschudin4dec2f12017-05-14 14:35:15 +02001290 start_rx_dma(sport);
Peter Senna Tschudin18a42082017-04-07 11:45:24 +02001291
Sachin Kamat82313e62013-01-07 10:25:02 +05301292 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293
1294 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295}
1296
1297static void imx_shutdown(struct uart_port *port)
1298{
1299 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001300 unsigned long temp;
Xinyu Chen9ec18822012-08-27 09:36:51 +02001301 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001303 if (sport->dma_is_enabled) {
Nandor Han9d297232016-08-08 15:38:27 +03001304 sport->dma_is_rxing = 0;
1305 sport->dma_is_txing = 0;
Fabien Lahouderee5e89602016-09-13 10:17:05 +02001306 dmaengine_terminate_sync(sport->dma_chan_tx);
1307 dmaengine_terminate_sync(sport->dma_chan_rx);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001308
Jiada Wang73631812014-12-09 18:11:23 +09001309 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001310 imx_stop_tx(port);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001311 imx_stop_rx(port);
1312 imx_disable_dma(sport);
Jiada Wang73631812014-12-09 18:11:23 +09001313 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001314 imx_uart_dma_exit(sport);
1315 }
1316
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001317 mctrl_gpio_disable_ms(sport->gpios);
1318
Xinyu Chen9ec18822012-08-27 09:36:51 +02001319 spin_lock_irqsave(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001320 temp = readl(sport->port.membase + UCR2);
1321 temp &= ~(UCR2_TXEN);
1322 writel(temp, sport->port.membase + UCR2);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001323 spin_unlock_irqrestore(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001324
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 /*
1326 * Stop our timer.
1327 */
1328 del_timer_sync(&sport->timer);
1329
1330 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331 * Disable all interrupts, port and break condition.
1332 */
1333
Xinyu Chen9ec18822012-08-27 09:36:51 +02001334 spin_lock_irqsave(&sport->port.lock, flags);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001335 temp = readl(sport->port.membase + UCR1);
1336 temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001337
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001338 writel(temp, sport->port.membase + UCR1);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001339 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie28eb4272013-06-04 09:59:33 +08001340
Huang Shijie1cf93e02013-06-28 13:39:42 +08001341 clk_disable_unprepare(sport->clk_per);
1342 clk_disable_unprepare(sport->clk_ipg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343}
1344
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001345static void imx_flush_buffer(struct uart_port *port)
1346{
1347 struct imx_port *sport = (struct imx_port *)port;
Dirk Behme82e86ae2014-12-09 18:11:27 +09001348 struct scatterlist *sgl = &sport->tx_sgl[0];
Dirk Behmea2c718c2014-12-09 18:11:31 +09001349 unsigned long temp;
Fabio Estevam4f86a952015-02-07 15:46:41 -02001350 int i = 100, ubir, ubmr, uts;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001351
Dirk Behme82e86ae2014-12-09 18:11:27 +09001352 if (!sport->dma_chan_tx)
1353 return;
1354
1355 sport->tx_bytes = 0;
1356 dmaengine_terminate_all(sport->dma_chan_tx);
1357 if (sport->dma_is_txing) {
1358 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
1359 DMA_TO_DEVICE);
Dirk Behmea2c718c2014-12-09 18:11:31 +09001360 temp = readl(sport->port.membase + UCR1);
1361 temp &= ~UCR1_TDMAEN;
1362 writel(temp, sport->port.membase + UCR1);
Martyn Welch0f7bdbd2017-09-28 11:38:51 +01001363 sport->dma_is_txing = 0;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001364 }
Fabio Estevam934084a2015-01-13 10:00:26 -02001365
1366 /*
1367 * According to the Reference Manual description of the UART SRST bit:
Martyn Welch263763c2017-10-04 17:13:27 +01001368 *
Fabio Estevam934084a2015-01-13 10:00:26 -02001369 * "Reset the transmit and receive state machines,
1370 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
Martyn Welch263763c2017-10-04 17:13:27 +01001371 * and UTS[6-3]".
1372 *
1373 * We don't need to restore the old values from USR1, USR2, URXD and
1374 * UTXD. UBRC is read only, so only save/restore the other three
1375 * registers.
Fabio Estevam934084a2015-01-13 10:00:26 -02001376 */
1377 ubir = readl(sport->port.membase + UBIR);
1378 ubmr = readl(sport->port.membase + UBMR);
Fabio Estevam934084a2015-01-13 10:00:26 -02001379 uts = readl(sport->port.membase + IMX21_UTS);
1380
1381 temp = readl(sport->port.membase + UCR2);
1382 temp &= ~UCR2_SRST;
1383 writel(temp, sport->port.membase + UCR2);
1384
1385 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1386 udelay(1);
1387
1388 /* Restore the registers */
1389 writel(ubir, sport->port.membase + UBIR);
1390 writel(ubmr, sport->port.membase + UBMR);
Fabio Estevam934084a2015-01-13 10:00:26 -02001391 writel(uts, sport->port.membase + IMX21_UTS);
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001392}
1393
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394static void
Alan Cox606d0992006-12-08 02:38:45 -08001395imx_set_termios(struct uart_port *port, struct ktermios *termios,
1396 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397{
1398 struct imx_port *sport = (struct imx_port *)port;
1399 unsigned long flags;
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001400 unsigned long ucr2, old_ucr1, old_ucr2;
1401 unsigned int baud, quot;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001403 unsigned long div, ufcr;
Oskar Schirmer534fca02009-06-11 14:52:23 +01001404 unsigned long num, denom;
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001405 uint64_t tdiv64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406
1407 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408 * We only support CS7 and CS8.
1409 */
1410 while ((termios->c_cflag & CSIZE) != CS7 &&
1411 (termios->c_cflag & CSIZE) != CS8) {
1412 termios->c_cflag &= ~CSIZE;
1413 termios->c_cflag |= old_csize;
1414 old_csize = CS8;
1415 }
1416
1417 if ((termios->c_cflag & CSIZE) == CS8)
1418 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1419 else
1420 ucr2 = UCR2_SRST | UCR2_IRTS;
1421
1422 if (termios->c_cflag & CRTSCTS) {
Sachin Kamat82313e62013-01-07 10:25:02 +05301423 if (sport->have_rtscts) {
Sascha Hauer5b802342006-05-04 14:07:42 +01001424 ucr2 &= ~UCR2_IRTS;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001425
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001426 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001427 /*
1428 * RTS is mandatory for rs485 operation, so keep
1429 * it under manual control and keep transmitter
1430 * disabled.
1431 */
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001432 if (port->rs485.flags &
1433 SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001434 imx_port_rts_active(sport, &ucr2);
Fabio Estevam1a613622017-01-30 09:12:11 -02001435 else
1436 imx_port_rts_inactive(sport, &ucr2);
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001437 } else {
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001438 imx_port_rts_auto(sport, &ucr2);
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001439 }
Sascha Hauer5b802342006-05-04 14:07:42 +01001440 } else {
1441 termios->c_cflag &= ~CRTSCTS;
1442 }
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001443 } else if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001444 /* disable transmitter */
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001445 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001446 imx_port_rts_active(sport, &ucr2);
Fabio Estevam1a613622017-01-30 09:12:11 -02001447 else
1448 imx_port_rts_inactive(sport, &ucr2);
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001449 }
1450
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451
1452 if (termios->c_cflag & CSTOPB)
1453 ucr2 |= UCR2_STPB;
1454 if (termios->c_cflag & PARENB) {
1455 ucr2 |= UCR2_PREN;
Matt Reimer3261e362006-01-13 20:51:44 +00001456 if (termios->c_cflag & PARODD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457 ucr2 |= UCR2_PROE;
1458 }
1459
Eric Miao995234d2011-12-23 05:39:27 +08001460 del_timer_sync(&sport->timer);
1461
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462 /*
1463 * Ask the core to calculate the divisor for us.
1464 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001465 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466 quot = uart_get_divisor(port, baud);
1467
1468 spin_lock_irqsave(&sport->port.lock, flags);
1469
1470 sport->port.read_status_mask = 0;
1471 if (termios->c_iflag & INPCK)
1472 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1473 if (termios->c_iflag & (BRKINT | PARMRK))
1474 sport->port.read_status_mask |= URXD_BRK;
1475
1476 /*
1477 * Characters to ignore
1478 */
1479 sport->port.ignore_status_mask = 0;
1480 if (termios->c_iflag & IGNPAR)
Eric Nelson865cea82014-12-18 12:37:14 -07001481 sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 if (termios->c_iflag & IGNBRK) {
1483 sport->port.ignore_status_mask |= URXD_BRK;
1484 /*
1485 * If we're ignoring parity and break indicators,
1486 * ignore overruns too (for real raw support).
1487 */
1488 if (termios->c_iflag & IGNPAR)
1489 sport->port.ignore_status_mask |= URXD_OVRRUN;
1490 }
1491
Jiada Wang55d86932014-12-09 18:11:22 +09001492 if ((termios->c_cflag & CREAD) == 0)
1493 sport->port.ignore_status_mask |= URXD_DUMMY_READ;
1494
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495 /*
1496 * Update the per-port timeout.
1497 */
1498 uart_update_timeout(port, termios->c_cflag, baud);
1499
1500 /*
1501 * disable interrupts and drain transmitter
1502 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001503 old_ucr1 = readl(sport->port.membase + UCR1);
1504 writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1505 sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506
Sachin Kamat82313e62013-01-07 10:25:02 +05301507 while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 barrier();
1509
1510 /* then, disable everything */
Lucas Stach86a04ba2015-09-04 17:52:38 +02001511 old_ucr2 = readl(sport->port.membase + UCR2);
1512 writel(old_ucr2 & ~(UCR2_TXEN | UCR2_RXEN),
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001513 sport->port.membase + UCR2);
Lucas Stach86a04ba2015-09-04 17:52:38 +02001514 old_ucr2 &= (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001516 /* custom-baudrate handling */
1517 div = sport->port.uartclk / (baud * 16);
1518 if (baud == 38400 && quot != div)
1519 baud = sport->port.uartclk / (quot * 16);
Hubert Feurstein09bd00f2013-07-18 18:52:49 +02001520
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001521 div = sport->port.uartclk / (baud * 16);
1522 if (div > 7)
1523 div = 7;
1524 if (!div)
1525 div = 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001526
Oskar Schirmer534fca02009-06-11 14:52:23 +01001527 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1528 1 << 16, 1 << 16, &num, &denom);
Sascha Hauer036bb152008-07-05 10:02:44 +02001529
Alan Coxeab4f5a2010-06-01 22:52:52 +02001530 tdiv64 = sport->port.uartclk;
1531 tdiv64 *= num;
1532 do_div(tdiv64, denom * 16 * div);
1533 tty_termios_encode_baud_rate(termios,
Sascha Hauer1a2c4b32009-06-16 17:02:15 +01001534 (speed_t)tdiv64, (speed_t)tdiv64);
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001535
Oskar Schirmer534fca02009-06-11 14:52:23 +01001536 num -= 1;
1537 denom -= 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001538
1539 ufcr = readl(sport->port.membase + UFCR);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001540 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
Sascha Hauer036bb152008-07-05 10:02:44 +02001541 writel(ufcr, sport->port.membase + UFCR);
1542
Oskar Schirmer534fca02009-06-11 14:52:23 +01001543 writel(num, sport->port.membase + UBIR);
1544 writel(denom, sport->port.membase + UBMR);
1545
Huang Shijiea496e622013-07-08 17:14:17 +08001546 if (!is_imx1_uart(sport))
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001547 writel(sport->port.uartclk / div / 1000,
Shawn Guofe6b5402011-06-25 02:04:33 +08001548 sport->port.membase + IMX21_ONEMS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001550 writel(old_ucr1, sport->port.membase + UCR1);
1551
1552 /* set the parity, stop bits and data size */
Lucas Stach86a04ba2015-09-04 17:52:38 +02001553 writel(ucr2 | old_ucr2, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554
1555 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1556 imx_enable_ms(&sport->port);
1557
1558 spin_unlock_irqrestore(&sport->port.lock, flags);
1559}
1560
1561static const char *imx_type(struct uart_port *port)
1562{
1563 struct imx_port *sport = (struct imx_port *)port;
1564
1565 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1566}
1567
1568/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569 * Configure/autoconfigure the port.
1570 */
1571static void imx_config_port(struct uart_port *port, int flags)
1572{
1573 struct imx_port *sport = (struct imx_port *)port;
1574
Alexander Shiyanda82f992014-02-22 16:01:33 +04001575 if (flags & UART_CONFIG_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 sport->port.type = PORT_IMX;
1577}
1578
1579/*
1580 * Verify the new serial_struct (for TIOCSSERIAL).
1581 * The only change we allow are to the flags and type, and
1582 * even then only between PORT_IMX and PORT_UNKNOWN
1583 */
1584static int
1585imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1586{
1587 struct imx_port *sport = (struct imx_port *)port;
1588 int ret = 0;
1589
1590 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1591 ret = -EINVAL;
1592 if (sport->port.irq != ser->irq)
1593 ret = -EINVAL;
1594 if (ser->io_type != UPIO_MEM)
1595 ret = -EINVAL;
1596 if (sport->port.uartclk / 16 != ser->baud_base)
1597 ret = -EINVAL;
Olof Johanssona50c44c2013-09-11 21:27:53 -07001598 if (sport->port.mapbase != (unsigned long)ser->iomem_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599 ret = -EINVAL;
1600 if (sport->port.iobase != ser->port)
1601 ret = -EINVAL;
1602 if (ser->hub6 != 0)
1603 ret = -EINVAL;
1604 return ret;
1605}
1606
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001607#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001608
1609static int imx_poll_init(struct uart_port *port)
1610{
1611 struct imx_port *sport = (struct imx_port *)port;
1612 unsigned long flags;
1613 unsigned long temp;
1614 int retval;
1615
1616 retval = clk_prepare_enable(sport->clk_ipg);
1617 if (retval)
1618 return retval;
1619 retval = clk_prepare_enable(sport->clk_per);
1620 if (retval)
1621 clk_disable_unprepare(sport->clk_ipg);
1622
Lucas Stachcc323822015-09-04 17:52:37 +02001623 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001624
1625 spin_lock_irqsave(&sport->port.lock, flags);
1626
1627 temp = readl(sport->port.membase + UCR1);
1628 if (is_imx1_uart(sport))
1629 temp |= IMX1_UCR1_UARTCLKEN;
1630 temp |= UCR1_UARTEN | UCR1_RRDYEN;
1631 temp &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN);
1632 writel(temp, sport->port.membase + UCR1);
1633
1634 temp = readl(sport->port.membase + UCR2);
1635 temp |= UCR2_RXEN;
1636 writel(temp, sport->port.membase + UCR2);
1637
1638 spin_unlock_irqrestore(&sport->port.lock, flags);
1639
1640 return 0;
1641}
1642
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001643static int imx_poll_get_char(struct uart_port *port)
1644{
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001645 if (!(readl_relaxed(port->membase + USR2) & USR2_RDR))
Dirk Behme26c47412014-09-03 12:33:53 +01001646 return NO_POLL_CHAR;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001647
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001648 return readl_relaxed(port->membase + URXD0) & URXD_RX_DATA;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001649}
1650
1651static void imx_poll_put_char(struct uart_port *port, unsigned char c)
1652{
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001653 unsigned int status;
1654
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001655 /* drain */
1656 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001657 status = readl_relaxed(port->membase + USR1);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001658 } while (~status & USR1_TRDY);
1659
1660 /* write */
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001661 writel_relaxed(c, port->membase + URTX0);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001662
1663 /* flush */
1664 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001665 status = readl_relaxed(port->membase + USR2);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001666 } while (~status & USR2_TXDC);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001667}
1668#endif
1669
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001670static int imx_rs485_config(struct uart_port *port,
1671 struct serial_rs485 *rs485conf)
1672{
1673 struct imx_port *sport = (struct imx_port *)port;
Baruch Siach7d1cadc2016-02-29 14:34:10 +02001674 unsigned long temp;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001675
1676 /* unimplemented */
1677 rs485conf->delay_rts_before_send = 0;
1678 rs485conf->delay_rts_after_send = 0;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001679
1680 /* RTS is required to control the transmitter */
Fabio Estevam7b7e8e82017-01-07 19:29:13 -02001681 if (!sport->have_rtscts && !sport->have_rtsgpio)
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001682 rs485conf->flags &= ~SER_RS485_ENABLED;
1683
1684 if (rs485conf->flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001685 /* disable transmitter */
1686 temp = readl(sport->port.membase + UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001687 if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001688 imx_port_rts_active(sport, &temp);
Fabio Estevam1a613622017-01-30 09:12:11 -02001689 else
1690 imx_port_rts_inactive(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001691 writel(temp, sport->port.membase + UCR2);
1692 }
1693
Baruch Siach7d1cadc2016-02-29 14:34:10 +02001694 /* Make sure Rx is enabled in case Tx is active with Rx disabled */
1695 if (!(rs485conf->flags & SER_RS485_ENABLED) ||
1696 rs485conf->flags & SER_RS485_RX_DURING_TX) {
1697 temp = readl(sport->port.membase + UCR2);
1698 temp |= UCR2_RXEN;
1699 writel(temp, sport->port.membase + UCR2);
1700 }
1701
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001702 port->rs485 = *rs485conf;
1703
1704 return 0;
1705}
1706
Julia Lawall069a47e2016-09-01 19:51:35 +02001707static const struct uart_ops imx_pops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708 .tx_empty = imx_tx_empty,
1709 .set_mctrl = imx_set_mctrl,
1710 .get_mctrl = imx_get_mctrl,
1711 .stop_tx = imx_stop_tx,
1712 .start_tx = imx_start_tx,
1713 .stop_rx = imx_stop_rx,
1714 .enable_ms = imx_enable_ms,
1715 .break_ctl = imx_break_ctl,
1716 .startup = imx_startup,
1717 .shutdown = imx_shutdown,
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001718 .flush_buffer = imx_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719 .set_termios = imx_set_termios,
1720 .type = imx_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721 .config_port = imx_config_port,
1722 .verify_port = imx_verify_port,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001723#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001724 .poll_init = imx_poll_init,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001725 .poll_get_char = imx_poll_get_char,
1726 .poll_put_char = imx_poll_put_char,
1727#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728};
1729
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001730static struct imx_port *imx_ports[UART_NR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731
1732#ifdef CONFIG_SERIAL_IMX_CONSOLE
Russell Kingd3587882006-03-20 20:00:09 +00001733static void imx_console_putchar(struct uart_port *port, int ch)
1734{
1735 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001736
Shawn Guofe6b5402011-06-25 02:04:33 +08001737 while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
Russell Kingd3587882006-03-20 20:00:09 +00001738 barrier();
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001739
1740 writel(ch, sport->port.membase + URTX0);
Russell Kingd3587882006-03-20 20:00:09 +00001741}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742
1743/*
1744 * Interrupts are disabled on entering
1745 */
1746static void
1747imx_console_write(struct console *co, const char *s, unsigned int count)
1748{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001749 struct imx_port *sport = imx_ports[co->index];
Dirk Behme0ad5a812011-12-22 09:57:52 +01001750 struct imx_port_ucrs old_ucr;
1751 unsigned int ucr1;
Shawn Guof30e8262013-02-18 13:15:36 +08001752 unsigned long flags = 0;
Thomas Gleixner677fe552013-02-14 21:01:06 +01001753 int locked = 1;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001754 int retval;
1755
Fabio Estevam0c727a42015-08-18 12:43:12 -03001756 retval = clk_enable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001757 if (retval)
1758 return;
Fabio Estevam0c727a42015-08-18 12:43:12 -03001759 retval = clk_enable(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001760 if (retval) {
Fabio Estevam0c727a42015-08-18 12:43:12 -03001761 clk_disable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001762 return;
1763 }
Xinyu Chen9ec18822012-08-27 09:36:51 +02001764
Thomas Gleixner677fe552013-02-14 21:01:06 +01001765 if (sport->port.sysrq)
1766 locked = 0;
1767 else if (oops_in_progress)
1768 locked = spin_trylock_irqsave(&sport->port.lock, flags);
1769 else
1770 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771
1772 /*
Dirk Behme0ad5a812011-12-22 09:57:52 +01001773 * First, save UCR1/2/3 and then disable interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774 */
Dirk Behme0ad5a812011-12-22 09:57:52 +01001775 imx_port_ucrs_save(&sport->port, &old_ucr);
1776 ucr1 = old_ucr.ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777
Shawn Guofe6b5402011-06-25 02:04:33 +08001778 if (is_imx1_uart(sport))
1779 ucr1 |= IMX1_UCR1_UARTCLKEN;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001780 ucr1 |= UCR1_UARTEN;
1781 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1782
1783 writel(ucr1, sport->port.membase + UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001784
Dirk Behme0ad5a812011-12-22 09:57:52 +01001785 writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786
Russell Kingd3587882006-03-20 20:00:09 +00001787 uart_console_write(&sport->port, s, count, imx_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788
1789 /*
1790 * Finally, wait for transmitter to become empty
Dirk Behme0ad5a812011-12-22 09:57:52 +01001791 * and restore UCR1/2/3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001793 while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794
Dirk Behme0ad5a812011-12-22 09:57:52 +01001795 imx_port_ucrs_restore(&sport->port, &old_ucr);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001796
Thomas Gleixner677fe552013-02-14 21:01:06 +01001797 if (locked)
1798 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001799
Fabio Estevam0c727a42015-08-18 12:43:12 -03001800 clk_disable(sport->clk_ipg);
1801 clk_disable(sport->clk_per);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802}
1803
1804/*
1805 * If the port was already initialised (eg, by a boot loader),
1806 * try to determine the current setup.
1807 */
1808static void __init
1809imx_console_get_options(struct imx_port *sport, int *baud,
1810 int *parity, int *bits)
1811{
Sascha Hauer587897f2005-04-29 22:46:40 +01001812
Roel Kluin2e2eb502009-12-09 12:31:36 -08001813 if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814 /* ok, the port was enabled */
Sachin Kamat82313e62013-01-07 10:25:02 +05301815 unsigned int ucr2, ubir, ubmr, uartclk;
Sascha Hauer587897f2005-04-29 22:46:40 +01001816 unsigned int baud_raw;
1817 unsigned int ucfr_rfdiv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001819 ucr2 = readl(sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820
1821 *parity = 'n';
1822 if (ucr2 & UCR2_PREN) {
1823 if (ucr2 & UCR2_PROE)
1824 *parity = 'o';
1825 else
1826 *parity = 'e';
1827 }
1828
1829 if (ucr2 & UCR2_WS)
1830 *bits = 8;
1831 else
1832 *bits = 7;
1833
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001834 ubir = readl(sport->port.membase + UBIR) & 0xffff;
1835 ubmr = readl(sport->port.membase + UBMR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001837 ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
Sascha Hauer587897f2005-04-29 22:46:40 +01001838 if (ucfr_rfdiv == 6)
1839 ucfr_rfdiv = 7;
1840 else
1841 ucfr_rfdiv = 6 - ucfr_rfdiv;
1842
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001843 uartclk = clk_get_rate(sport->clk_per);
Sascha Hauer587897f2005-04-29 22:46:40 +01001844 uartclk /= ucfr_rfdiv;
1845
1846 { /*
1847 * The next code provides exact computation of
1848 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1849 * without need of float support or long long division,
1850 * which would be required to prevent 32bit arithmetic overflow
1851 */
1852 unsigned int mul = ubir + 1;
1853 unsigned int div = 16 * (ubmr + 1);
1854 unsigned int rem = uartclk % div;
1855
1856 baud_raw = (uartclk / div) * mul;
1857 baud_raw += (rem * mul + div / 2) / div;
1858 *baud = (baud_raw + 50) / 100 * 100;
1859 }
1860
Sachin Kamat82313e62013-01-07 10:25:02 +05301861 if (*baud != baud_raw)
Sachin Kamat50bbdba2013-01-07 10:25:05 +05301862 pr_info("Console IMX rounded baud rate from %d to %d\n",
Sascha Hauer587897f2005-04-29 22:46:40 +01001863 baud_raw, *baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864 }
1865}
1866
1867static int __init
1868imx_console_setup(struct console *co, char *options)
1869{
1870 struct imx_port *sport;
1871 int baud = 9600;
1872 int bits = 8;
1873 int parity = 'n';
1874 int flow = 'n';
Huang Shijie1cf93e02013-06-28 13:39:42 +08001875 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876
1877 /*
1878 * Check whether an invalid uart number has been specified, and
1879 * if so, search for the first available port that does have
1880 * console support.
1881 */
1882 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1883 co->index = 0;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001884 sport = imx_ports[co->index];
Sachin Kamat82313e62013-01-07 10:25:02 +05301885 if (sport == NULL)
Eric Lammertse76afc42009-05-19 20:53:20 -04001886 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887
Huang Shijie1cf93e02013-06-28 13:39:42 +08001888 /* For setting the registers, we only need to enable the ipg clock. */
1889 retval = clk_prepare_enable(sport->clk_ipg);
1890 if (retval)
1891 goto error_console;
1892
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893 if (options)
1894 uart_parse_options(options, &baud, &parity, &bits, &flow);
1895 else
1896 imx_console_get_options(sport, &baud, &parity, &bits);
1897
Lucas Stachcc323822015-09-04 17:52:37 +02001898 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Sascha Hauer587897f2005-04-29 22:46:40 +01001899
Huang Shijie1cf93e02013-06-28 13:39:42 +08001900 retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
1901
Fabio Estevam0c727a42015-08-18 12:43:12 -03001902 clk_disable(sport->clk_ipg);
1903 if (retval) {
1904 clk_unprepare(sport->clk_ipg);
1905 goto error_console;
1906 }
1907
1908 retval = clk_prepare(sport->clk_per);
1909 if (retval)
1910 clk_disable_unprepare(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001911
1912error_console:
1913 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914}
1915
Vincent Sanders9f4426d2005-10-01 22:56:34 +01001916static struct uart_driver imx_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917static struct console imx_console = {
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001918 .name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919 .write = imx_console_write,
1920 .device = uart_console_device,
1921 .setup = imx_console_setup,
1922 .flags = CON_PRINTBUFFER,
1923 .index = -1,
1924 .data = &imx_reg,
1925};
1926
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927#define IMX_CONSOLE &imx_console
Lucas Stach913c6c02015-08-28 11:56:19 +02001928
1929#ifdef CONFIG_OF
1930static void imx_console_early_putchar(struct uart_port *port, int ch)
1931{
1932 while (readl_relaxed(port->membase + IMX21_UTS) & UTS_TXFULL)
1933 cpu_relax();
1934
1935 writel_relaxed(ch, port->membase + URTX0);
1936}
1937
1938static void imx_console_early_write(struct console *con, const char *s,
1939 unsigned count)
1940{
1941 struct earlycon_device *dev = con->data;
1942
1943 uart_console_write(&dev->port, s, count, imx_console_early_putchar);
1944}
1945
1946static int __init
1947imx_console_early_setup(struct earlycon_device *dev, const char *opt)
1948{
1949 if (!dev->port.membase)
1950 return -ENODEV;
1951
1952 dev->con->write = imx_console_early_write;
1953
1954 return 0;
1955}
1956OF_EARLYCON_DECLARE(ec_imx6q, "fsl,imx6q-uart", imx_console_early_setup);
1957OF_EARLYCON_DECLARE(ec_imx21, "fsl,imx21-uart", imx_console_early_setup);
1958#endif
1959
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960#else
1961#define IMX_CONSOLE NULL
1962#endif
1963
1964static struct uart_driver imx_reg = {
1965 .owner = THIS_MODULE,
1966 .driver_name = DRIVER_NAME,
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001967 .dev_name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968 .major = SERIAL_IMX_MAJOR,
1969 .minor = MINOR_START,
1970 .nr = ARRAY_SIZE(imx_ports),
1971 .cons = IMX_CONSOLE,
1972};
1973
Shawn Guo22698aa2011-06-25 02:04:34 +08001974#ifdef CONFIG_OF
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001975/*
1976 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
1977 * could successfully get all information from dt or a negative errno.
1978 */
Shawn Guo22698aa2011-06-25 02:04:34 +08001979static int serial_imx_probe_dt(struct imx_port *sport,
1980 struct platform_device *pdev)
1981{
1982 struct device_node *np = pdev->dev.of_node;
Shawn Guoff059672011-09-22 14:48:13 +08001983 int ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001984
LABBE Corentin5f8b9042015-11-24 15:36:57 +01001985 sport->devdata = of_device_get_match_data(&pdev->dev);
1986 if (!sport->devdata)
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001987 /* no device tree device */
1988 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001989
Shawn Guoff059672011-09-22 14:48:13 +08001990 ret = of_alias_get_id(np, "serial");
1991 if (ret < 0) {
1992 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
Uwe Kleine-Königa197a192011-12-14 21:26:51 +01001993 return ret;
Shawn Guoff059672011-09-22 14:48:13 +08001994 }
1995 sport->port.line = ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001996
Geert Uytterhoeven1006ed72016-04-22 17:22:21 +02001997 if (of_get_property(np, "uart-has-rtscts", NULL) ||
1998 of_get_property(np, "fsl,uart-has-rtscts", NULL) /* deprecated */)
Shawn Guo22698aa2011-06-25 02:04:34 +08001999 sport->have_rtscts = 1;
2000
Huang Shijie20ff2fe2013-05-30 14:07:12 +08002001 if (of_get_property(np, "fsl,dte-mode", NULL))
2002 sport->dte_mode = 1;
2003
Fabio Estevam7b7e8e82017-01-07 19:29:13 -02002004 if (of_get_property(np, "rts-gpios", NULL))
2005 sport->have_rtsgpio = 1;
2006
Shawn Guo22698aa2011-06-25 02:04:34 +08002007 return 0;
2008}
2009#else
2010static inline int serial_imx_probe_dt(struct imx_port *sport,
2011 struct platform_device *pdev)
2012{
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002013 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002014}
2015#endif
2016
2017static void serial_imx_probe_pdata(struct imx_port *sport,
2018 struct platform_device *pdev)
2019{
Jingoo Han574de552013-07-30 17:06:57 +09002020 struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
Shawn Guo22698aa2011-06-25 02:04:34 +08002021
2022 sport->port.line = pdev->id;
2023 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
2024
2025 if (!pdata)
2026 return;
2027
2028 if (pdata->flags & IMXUART_HAVE_RTSCTS)
2029 sport->have_rtscts = 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002030}
2031
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002032static int serial_imx_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002034 struct imx_port *sport;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002035 void __iomem *base;
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002036 int ret = 0, reg;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002037 struct resource *res;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002038 int txirq, rxirq, rtsirq;
Sascha Hauer5b802342006-05-04 14:07:42 +01002039
Sachin Kamat42d34192013-01-07 10:25:06 +05302040 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002041 if (!sport)
2042 return -ENOMEM;
2043
Shawn Guo22698aa2011-06-25 02:04:34 +08002044 ret = serial_imx_probe_dt(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002045 if (ret > 0)
Shawn Guo22698aa2011-06-25 02:04:34 +08002046 serial_imx_probe_pdata(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002047 else if (ret < 0)
Sachin Kamat42d34192013-01-07 10:25:06 +05302048 return ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08002049
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002050 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexander Shiyanda82f992014-02-22 16:01:33 +04002051 base = devm_ioremap_resource(&pdev->dev, res);
2052 if (IS_ERR(base))
2053 return PTR_ERR(base);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002054
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002055 rxirq = platform_get_irq(pdev, 0);
2056 txirq = platform_get_irq(pdev, 1);
2057 rtsirq = platform_get_irq(pdev, 2);
2058
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002059 sport->port.dev = &pdev->dev;
2060 sport->port.mapbase = res->start;
2061 sport->port.membase = base;
2062 sport->port.type = PORT_IMX,
2063 sport->port.iotype = UPIO_MEM;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002064 sport->port.irq = rxirq;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002065 sport->port.fifosize = 32;
2066 sport->port.ops = &imx_pops;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01002067 sport->port.rs485_config = imx_rs485_config;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002068 sport->port.flags = UPF_BOOT_AUTOCONF;
Kees Cooke99e88a2017-10-16 14:43:17 -07002069 timer_setup(&sport->timer, imx_timeout, 0);
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002070
Uwe Kleine-König58362d52015-12-13 11:30:03 +01002071 sport->gpios = mctrl_gpio_init(&sport->port, 0);
2072 if (IS_ERR(sport->gpios))
2073 return PTR_ERR(sport->gpios);
2074
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002075 sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
2076 if (IS_ERR(sport->clk_ipg)) {
2077 ret = PTR_ERR(sport->clk_ipg);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02002078 dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05302079 return ret;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002080 }
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002081
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002082 sport->clk_per = devm_clk_get(&pdev->dev, "per");
2083 if (IS_ERR(sport->clk_per)) {
2084 ret = PTR_ERR(sport->clk_per);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02002085 dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05302086 return ret;
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002087 }
2088
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002089 sport->port.uartclk = clk_get_rate(sport->clk_per);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002090
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002091 /* For register access, we only need to enable the ipg clock. */
2092 ret = clk_prepare_enable(sport->clk_ipg);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002093 if (ret) {
2094 dev_err(&pdev->dev, "failed to enable per clk: %d\n", ret);
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002095 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002096 }
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002097
Lukas Wunner743f93f2017-11-24 23:26:40 +01002098 uart_get_rs485_mode(&pdev->dev, &sport->port.rs485);
2099
Lukas Wunnerb8f3bff2017-11-24 23:26:40 +01002100 if (sport->port.rs485.flags & SER_RS485_ENABLED &&
2101 (!sport->have_rtscts || !sport->have_rtsgpio))
2102 dev_err(&pdev->dev, "no RTS control, disabling rs485\n");
2103
2104 imx_rs485_config(&sport->port, &sport->port.rs485);
2105
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002106 /* Disable interrupts before requesting them */
2107 reg = readl_relaxed(sport->port.membase + UCR1);
2108 reg &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN |
2109 UCR1_TXMPTYEN | UCR1_RTSDEN);
2110 writel_relaxed(reg, sport->port.membase + UCR1);
2111
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02002112 if (!is_imx1_uart(sport) && sport->dte_mode) {
2113 /*
2114 * The DCEDTE bit changes the direction of DSR, DCD, DTR and RI
2115 * and influences if UCR3_RI and UCR3_DCD changes the level of RI
2116 * and DCD (when they are outputs) or enables the respective
2117 * irqs. So set this bit early, i.e. before requesting irqs.
2118 */
Uwe Kleine-König6df765d2017-05-24 21:38:46 +02002119 reg = readl(sport->port.membase + UFCR);
2120 if (!(reg & UFCR_DCEDTE))
2121 writel(reg | UFCR_DCEDTE, sport->port.membase + UFCR);
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02002122
2123 /*
2124 * Disable UCR3_RI and UCR3_DCD irqs. They are also not
2125 * enabled later because they cannot be cleared
2126 * (confirmed on i.MX25) which makes them unusable.
2127 */
2128 writel(IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP | UCR3_DSR,
2129 sport->port.membase + UCR3);
2130
2131 } else {
Uwe Kleine-König6df765d2017-05-24 21:38:46 +02002132 unsigned long ucr3 = UCR3_DSR;
2133
2134 reg = readl(sport->port.membase + UFCR);
2135 if (reg & UFCR_DCEDTE)
2136 writel(reg & ~UFCR_DCEDTE, sport->port.membase + UFCR);
2137
2138 if (!is_imx1_uart(sport))
2139 ucr3 |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
2140 writel(ucr3, sport->port.membase + UCR3);
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02002141 }
2142
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002143 clk_disable_unprepare(sport->clk_ipg);
2144
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002145 /*
2146 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
2147 * chips only have one interrupt.
2148 */
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002149 if (txirq > 0) {
2150 ret = devm_request_irq(&pdev->dev, rxirq, imx_rxint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002151 dev_name(&pdev->dev), sport);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002152 if (ret) {
2153 dev_err(&pdev->dev, "failed to request rx irq: %d\n",
2154 ret);
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002155 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002156 }
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002157
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002158 ret = devm_request_irq(&pdev->dev, txirq, imx_txint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002159 dev_name(&pdev->dev), sport);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002160 if (ret) {
2161 dev_err(&pdev->dev, "failed to request tx irq: %d\n",
2162 ret);
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002163 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002164 }
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002165 } else {
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002166 ret = devm_request_irq(&pdev->dev, rxirq, imx_int, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002167 dev_name(&pdev->dev), sport);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002168 if (ret) {
2169 dev_err(&pdev->dev, "failed to request irq: %d\n", ret);
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002170 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002171 }
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002172 }
2173
Shawn Guo22698aa2011-06-25 02:04:34 +08002174 imx_ports[sport->port.line] = sport;
Sascha Hauer5b802342006-05-04 14:07:42 +01002175
Richard Zhao0a86a862012-09-18 16:14:58 +08002176 platform_set_drvdata(pdev, sport);
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002177
Alexander Shiyan45af7802014-02-22 16:01:35 +04002178 return uart_add_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179}
2180
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002181static int serial_imx_remove(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182{
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002183 struct imx_port *sport = platform_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184
Alexander Shiyan45af7802014-02-22 16:01:35 +04002185 return uart_remove_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186}
2187
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002188static void serial_imx_restore_context(struct imx_port *sport)
2189{
2190 if (!sport->context_saved)
2191 return;
2192
2193 writel(sport->saved_reg[4], sport->port.membase + UFCR);
2194 writel(sport->saved_reg[5], sport->port.membase + UESC);
2195 writel(sport->saved_reg[6], sport->port.membase + UTIM);
2196 writel(sport->saved_reg[7], sport->port.membase + UBIR);
2197 writel(sport->saved_reg[8], sport->port.membase + UBMR);
2198 writel(sport->saved_reg[9], sport->port.membase + IMX21_UTS);
2199 writel(sport->saved_reg[0], sport->port.membase + UCR1);
2200 writel(sport->saved_reg[1] | UCR2_SRST, sport->port.membase + UCR2);
2201 writel(sport->saved_reg[2], sport->port.membase + UCR3);
2202 writel(sport->saved_reg[3], sport->port.membase + UCR4);
2203 sport->context_saved = false;
2204}
2205
2206static void serial_imx_save_context(struct imx_port *sport)
2207{
2208 /* Save necessary regs */
2209 sport->saved_reg[0] = readl(sport->port.membase + UCR1);
2210 sport->saved_reg[1] = readl(sport->port.membase + UCR2);
2211 sport->saved_reg[2] = readl(sport->port.membase + UCR3);
2212 sport->saved_reg[3] = readl(sport->port.membase + UCR4);
2213 sport->saved_reg[4] = readl(sport->port.membase + UFCR);
2214 sport->saved_reg[5] = readl(sport->port.membase + UESC);
2215 sport->saved_reg[6] = readl(sport->port.membase + UTIM);
2216 sport->saved_reg[7] = readl(sport->port.membase + UBIR);
2217 sport->saved_reg[8] = readl(sport->port.membase + UBMR);
2218 sport->saved_reg[9] = readl(sport->port.membase + IMX21_UTS);
2219 sport->context_saved = true;
2220}
2221
Eduardo Valentin189550b2015-08-11 10:21:21 -07002222static void serial_imx_enable_wakeup(struct imx_port *sport, bool on)
2223{
2224 unsigned int val;
2225
2226 val = readl(sport->port.membase + UCR3);
Martin Kaiser09df0b32018-01-05 17:46:43 +01002227 if (on) {
2228 writel(USR1_AWAKE, sport->port.membase + USR1);
Eduardo Valentin189550b2015-08-11 10:21:21 -07002229 val |= UCR3_AWAKEN;
Martin Kaiser09df0b32018-01-05 17:46:43 +01002230 }
Eduardo Valentin189550b2015-08-11 10:21:21 -07002231 else
2232 val &= ~UCR3_AWAKEN;
2233 writel(val, sport->port.membase + UCR3);
Eduardo Valentinbc857342015-08-11 10:21:22 -07002234
Fabio Estevam38b1f0f2018-01-04 15:58:34 -02002235 if (sport->have_rtscts) {
2236 val = readl(sport->port.membase + UCR1);
2237 if (on)
2238 val |= UCR1_RTSDEN;
2239 else
2240 val &= ~UCR1_RTSDEN;
2241 writel(val, sport->port.membase + UCR1);
2242 }
Eduardo Valentin189550b2015-08-11 10:21:21 -07002243}
2244
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002245static int imx_serial_port_suspend_noirq(struct device *dev)
2246{
2247 struct platform_device *pdev = to_platform_device(dev);
2248 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002249
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002250 serial_imx_save_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002251
2252 clk_disable(sport->clk_ipg);
2253
2254 return 0;
2255}
2256
2257static int imx_serial_port_resume_noirq(struct device *dev)
2258{
2259 struct platform_device *pdev = to_platform_device(dev);
2260 struct imx_port *sport = platform_get_drvdata(pdev);
2261 int ret;
2262
2263 ret = clk_enable(sport->clk_ipg);
2264 if (ret)
2265 return ret;
2266
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002267 serial_imx_restore_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002268
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002269 return 0;
2270}
2271
2272static int imx_serial_port_suspend(struct device *dev)
2273{
2274 struct platform_device *pdev = to_platform_device(dev);
2275 struct imx_port *sport = platform_get_drvdata(pdev);
Martin Kaiser09df0b32018-01-05 17:46:43 +01002276 int ret;
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002277
2278 uart_suspend_port(&imx_reg, &sport->port);
Maxim Yu. Osipov81b289c2017-08-14 16:27:49 +02002279 disable_irq(sport->port.irq);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002280
Martin Kaiser09df0b32018-01-05 17:46:43 +01002281 ret = clk_prepare_enable(sport->clk_ipg);
2282 if (ret)
2283 return ret;
2284
2285 /* enable wakeup from i.MX UART */
2286 serial_imx_enable_wakeup(sport, true);
2287
2288 return 0;
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002289}
2290
2291static int imx_serial_port_resume(struct device *dev)
2292{
2293 struct platform_device *pdev = to_platform_device(dev);
2294 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002295
2296 /* disable wakeup from i.MX UART */
Eduardo Valentin189550b2015-08-11 10:21:21 -07002297 serial_imx_enable_wakeup(sport, false);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002298
2299 uart_resume_port(&imx_reg, &sport->port);
Maxim Yu. Osipov81b289c2017-08-14 16:27:49 +02002300 enable_irq(sport->port.irq);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002301
Martin Kaiser09df0b32018-01-05 17:46:43 +01002302 clk_disable_unprepare(sport->clk_ipg);
Martin Fuzzey29add682016-01-05 16:53:31 +01002303
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002304 return 0;
2305}
2306
Philipp Zabel94be6d72017-11-01 13:51:41 +01002307static int imx_serial_port_freeze(struct device *dev)
2308{
2309 struct platform_device *pdev = to_platform_device(dev);
2310 struct imx_port *sport = platform_get_drvdata(pdev);
2311
2312 uart_suspend_port(&imx_reg, &sport->port);
2313
Martin Kaiser09df0b32018-01-05 17:46:43 +01002314 return clk_prepare_enable(sport->clk_ipg);
Philipp Zabel94be6d72017-11-01 13:51:41 +01002315}
2316
2317static int imx_serial_port_thaw(struct device *dev)
2318{
2319 struct platform_device *pdev = to_platform_device(dev);
2320 struct imx_port *sport = platform_get_drvdata(pdev);
2321
2322 uart_resume_port(&imx_reg, &sport->port);
2323
Martin Kaiser09df0b32018-01-05 17:46:43 +01002324 clk_disable_unprepare(sport->clk_ipg);
Philipp Zabel94be6d72017-11-01 13:51:41 +01002325
2326 return 0;
2327}
2328
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002329static const struct dev_pm_ops imx_serial_port_pm_ops = {
2330 .suspend_noirq = imx_serial_port_suspend_noirq,
2331 .resume_noirq = imx_serial_port_resume_noirq,
Philipp Zabel94be6d72017-11-01 13:51:41 +01002332 .freeze_noirq = imx_serial_port_suspend_noirq,
2333 .restore_noirq = imx_serial_port_resume_noirq,
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002334 .suspend = imx_serial_port_suspend,
2335 .resume = imx_serial_port_resume,
Philipp Zabel94be6d72017-11-01 13:51:41 +01002336 .freeze = imx_serial_port_freeze,
2337 .thaw = imx_serial_port_thaw,
2338 .restore = imx_serial_port_thaw,
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002339};
2340
Russell King3ae5eae2005-11-09 22:32:44 +00002341static struct platform_driver serial_imx_driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002342 .probe = serial_imx_probe,
2343 .remove = serial_imx_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002344
Shawn Guofe6b5402011-06-25 02:04:33 +08002345 .id_table = imx_uart_devtype,
Russell King3ae5eae2005-11-09 22:32:44 +00002346 .driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002347 .name = "imx-uart",
Shawn Guo22698aa2011-06-25 02:04:34 +08002348 .of_match_table = imx_uart_dt_ids,
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002349 .pm = &imx_serial_port_pm_ops,
Russell King3ae5eae2005-11-09 22:32:44 +00002350 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002351};
2352
2353static int __init imx_serial_init(void)
2354{
Fabio Estevamf0fd1b72014-10-27 14:49:40 -02002355 int ret = uart_register_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356
Linus Torvalds1da177e2005-04-16 15:20:36 -07002357 if (ret)
2358 return ret;
2359
Russell King3ae5eae2005-11-09 22:32:44 +00002360 ret = platform_driver_register(&serial_imx_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002361 if (ret != 0)
2362 uart_unregister_driver(&imx_reg);
2363
Uwe Kleine-Königf2278242011-11-22 14:22:55 +01002364 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002365}
2366
2367static void __exit imx_serial_exit(void)
2368{
Russell Kingc889b892005-11-21 17:05:21 +00002369 platform_driver_unregister(&serial_imx_driver);
Sascha Hauer4b300c32007-07-17 13:35:46 +01002370 uart_unregister_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371}
2372
2373module_init(imx_serial_init);
2374module_exit(imx_serial_exit);
2375
2376MODULE_AUTHOR("Sascha Hauer");
2377MODULE_DESCRIPTION("IMX generic serial port driver");
2378MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07002379MODULE_ALIAS("platform:imx-uart");