Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Uwe Kleine-König | f890cef | 2015-02-24 11:17:08 +0100 | [diff] [blame] | 2 | * Driver for Motorola/Freescale IMX serial ports |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * |
Uwe Kleine-König | f890cef | 2015-02-24 11:17:08 +0100 | [diff] [blame] | 4 | * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * |
Uwe Kleine-König | f890cef | 2015-02-24 11:17:08 +0100 | [diff] [blame] | 6 | * Author: Sascha Hauer <sascha@saschahauer.de> |
| 7 | * Copyright (C) 2004 Pengutronix |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License as published by |
| 11 | * the Free Software Foundation; either version 2 of the License, or |
| 12 | * (at your option) any later version. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, |
| 15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 17 | * GNU General Public License for more details. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 19 | |
| 20 | #if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ) |
| 21 | #define SUPPORT_SYSRQ |
| 22 | #endif |
| 23 | |
| 24 | #include <linux/module.h> |
| 25 | #include <linux/ioport.h> |
| 26 | #include <linux/init.h> |
| 27 | #include <linux/console.h> |
| 28 | #include <linux/sysrq.h> |
Russell King | d052d1b | 2005-10-29 19:07:23 +0100 | [diff] [blame] | 29 | #include <linux/platform_device.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | #include <linux/tty.h> |
| 31 | #include <linux/tty_flip.h> |
| 32 | #include <linux/serial_core.h> |
| 33 | #include <linux/serial.h> |
Sascha Hauer | 38a41fd | 2008-07-05 10:02:46 +0200 | [diff] [blame] | 34 | #include <linux/clk.h> |
Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 35 | #include <linux/delay.h> |
Oskar Schirmer | 534fca0 | 2009-06-11 14:52:23 +0100 | [diff] [blame] | 36 | #include <linux/rational.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 37 | #include <linux/slab.h> |
Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 38 | #include <linux/of.h> |
| 39 | #include <linux/of_device.h> |
Sachin Kamat | e32a9f8 | 2013-01-07 10:25:03 +0530 | [diff] [blame] | 40 | #include <linux/io.h> |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 41 | #include <linux/dma-mapping.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 42 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 43 | #include <asm/irq.h> |
Arnd Bergmann | 82906b1 | 2012-08-24 15:14:29 +0200 | [diff] [blame] | 44 | #include <linux/platform_data/serial-imx.h> |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 45 | #include <linux/platform_data/dma-imx.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 | |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 47 | #include "serial_mctrl_gpio.h" |
| 48 | |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 49 | /* Register definitions */ |
| 50 | #define URXD0 0x0 /* Receiver Register */ |
| 51 | #define URTX0 0x40 /* Transmitter Register */ |
| 52 | #define UCR1 0x80 /* Control Register 1 */ |
| 53 | #define UCR2 0x84 /* Control Register 2 */ |
| 54 | #define UCR3 0x88 /* Control Register 3 */ |
| 55 | #define UCR4 0x8c /* Control Register 4 */ |
| 56 | #define UFCR 0x90 /* FIFO Control Register */ |
| 57 | #define USR1 0x94 /* Status Register 1 */ |
| 58 | #define USR2 0x98 /* Status Register 2 */ |
| 59 | #define UESC 0x9c /* Escape Character Register */ |
| 60 | #define UTIM 0xa0 /* Escape Timer Register */ |
| 61 | #define UBIR 0xa4 /* BRM Incremental Register */ |
| 62 | #define UBMR 0xa8 /* BRM Modulator Register */ |
| 63 | #define UBRC 0xac /* Baud Rate Count Register */ |
Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 64 | #define IMX21_ONEMS 0xb0 /* One Millisecond register */ |
| 65 | #define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */ |
| 66 | #define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/ |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 67 | |
| 68 | /* UART Control Register Bit Fields.*/ |
Jiada Wang | 55d8693 | 2014-12-09 18:11:22 +0900 | [diff] [blame] | 69 | #define URXD_DUMMY_READ (1<<16) |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 70 | #define URXD_CHARRDY (1<<15) |
| 71 | #define URXD_ERR (1<<14) |
| 72 | #define URXD_OVRRUN (1<<13) |
| 73 | #define URXD_FRMERR (1<<12) |
| 74 | #define URXD_BRK (1<<11) |
| 75 | #define URXD_PRERR (1<<10) |
Dirk Behme | 26c4741 | 2014-09-03 12:33:53 +0100 | [diff] [blame] | 76 | #define URXD_RX_DATA (0xFF<<0) |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 77 | #define UCR1_ADEN (1<<15) /* Auto detect interrupt */ |
| 78 | #define UCR1_ADBR (1<<14) /* Auto detect baud rate */ |
| 79 | #define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */ |
| 80 | #define UCR1_IDEN (1<<12) /* Idle condition interrupt */ |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 81 | #define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */ |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 82 | #define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */ |
| 83 | #define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */ |
| 84 | #define UCR1_IREN (1<<7) /* Infrared interface enable */ |
| 85 | #define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */ |
| 86 | #define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */ |
| 87 | #define UCR1_SNDBRK (1<<4) /* Send break */ |
| 88 | #define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */ |
| 89 | #define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */ |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 90 | #define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */ |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 91 | #define UCR1_DOZE (1<<1) /* Doze */ |
| 92 | #define UCR1_UARTEN (1<<0) /* UART enabled */ |
| 93 | #define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */ |
| 94 | #define UCR2_IRTS (1<<14) /* Ignore RTS pin */ |
| 95 | #define UCR2_CTSC (1<<13) /* CTS pin control */ |
| 96 | #define UCR2_CTS (1<<12) /* Clear to send */ |
| 97 | #define UCR2_ESCEN (1<<11) /* Escape enable */ |
| 98 | #define UCR2_PREN (1<<8) /* Parity enable */ |
| 99 | #define UCR2_PROE (1<<7) /* Parity odd/even */ |
| 100 | #define UCR2_STPB (1<<6) /* Stop */ |
| 101 | #define UCR2_WS (1<<5) /* Word size */ |
| 102 | #define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */ |
| 103 | #define UCR2_ATEN (1<<3) /* Aging Timer Enable */ |
| 104 | #define UCR2_TXEN (1<<2) /* Transmitter enabled */ |
| 105 | #define UCR2_RXEN (1<<1) /* Receiver enabled */ |
| 106 | #define UCR2_SRST (1<<0) /* SW reset */ |
| 107 | #define UCR3_DTREN (1<<13) /* DTR interrupt enable */ |
| 108 | #define UCR3_PARERREN (1<<12) /* Parity enable */ |
| 109 | #define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */ |
| 110 | #define UCR3_DSR (1<<10) /* Data set ready */ |
| 111 | #define UCR3_DCD (1<<9) /* Data carrier detect */ |
| 112 | #define UCR3_RI (1<<8) /* Ring indicator */ |
Fabio Estevam | b38cb7d | 2014-05-14 15:55:03 -0300 | [diff] [blame] | 113 | #define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */ |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 114 | #define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */ |
| 115 | #define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */ |
| 116 | #define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */ |
Uwe Kleine-König | 27e1650 | 2016-03-24 14:24:25 +0100 | [diff] [blame] | 117 | #define UCR3_DTRDEN (1<<3) /* Data Terminal Ready Delta Enable. */ |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 118 | #define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */ |
| 119 | #define UCR3_INVT (1<<1) /* Inverted Infrared transmission */ |
| 120 | #define UCR3_BPEN (1<<0) /* Preset registers enable */ |
| 121 | #define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */ |
| 122 | #define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */ |
| 123 | #define UCR4_INVR (1<<9) /* Inverted infrared reception */ |
| 124 | #define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */ |
| 125 | #define UCR4_WKEN (1<<7) /* Wake interrupt enable */ |
| 126 | #define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */ |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 127 | #define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */ |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 128 | #define UCR4_IRSC (1<<5) /* IR special case */ |
| 129 | #define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */ |
| 130 | #define UCR4_BKEN (1<<2) /* Break condition interrupt enable */ |
| 131 | #define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */ |
| 132 | #define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */ |
| 133 | #define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */ |
| 134 | #define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */ |
| 135 | #define UFCR_RFDIV (7<<7) /* Reference freq divider mask */ |
| 136 | #define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7) |
| 137 | #define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */ |
| 138 | #define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */ |
| 139 | #define USR1_RTSS (1<<14) /* RTS pin status */ |
| 140 | #define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */ |
| 141 | #define USR1_RTSD (1<<12) /* RTS delta */ |
| 142 | #define USR1_ESCF (1<<11) /* Escape seq interrupt flag */ |
| 143 | #define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */ |
| 144 | #define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */ |
Lucas Stach | 86a04ba | 2015-09-04 17:52:38 +0200 | [diff] [blame] | 145 | #define USR1_AGTIM (1<<8) /* Ageing timer interrupt flag */ |
Uwe Kleine-König | 27e1650 | 2016-03-24 14:24:25 +0100 | [diff] [blame] | 146 | #define USR1_DTRD (1<<7) /* DTR Delta */ |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 147 | #define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */ |
| 148 | #define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */ |
| 149 | #define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */ |
| 150 | #define USR2_ADET (1<<15) /* Auto baud rate detect complete */ |
| 151 | #define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */ |
| 152 | #define USR2_DTRF (1<<13) /* DTR edge interrupt flag */ |
| 153 | #define USR2_IDLE (1<<12) /* Idle condition */ |
Uwe Kleine-König | 90ebc48 | 2015-10-18 21:34:46 +0200 | [diff] [blame] | 154 | #define USR2_RIDELT (1<<10) /* Ring Interrupt Delta */ |
| 155 | #define USR2_RIIN (1<<9) /* Ring Indicator Input */ |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 156 | #define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */ |
| 157 | #define USR2_WAKE (1<<7) /* Wake */ |
Uwe Kleine-König | 90ebc48 | 2015-10-18 21:34:46 +0200 | [diff] [blame] | 158 | #define USR2_DCDIN (1<<5) /* Data Carrier Detect Input */ |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 159 | #define USR2_RTSF (1<<4) /* RTS edge interrupt flag */ |
| 160 | #define USR2_TXDC (1<<3) /* Transmitter complete */ |
| 161 | #define USR2_BRCD (1<<2) /* Break condition */ |
| 162 | #define USR2_ORE (1<<1) /* Overrun error */ |
| 163 | #define USR2_RDR (1<<0) /* Recv data ready */ |
| 164 | #define UTS_FRCPERR (1<<13) /* Force parity error */ |
| 165 | #define UTS_LOOP (1<<12) /* Loop tx and rx */ |
| 166 | #define UTS_TXEMPTY (1<<6) /* TxFIFO empty */ |
| 167 | #define UTS_RXEMPTY (1<<5) /* RxFIFO empty */ |
| 168 | #define UTS_TXFULL (1<<4) /* TxFIFO full */ |
| 169 | #define UTS_RXFULL (1<<3) /* RxFIFO full */ |
| 170 | #define UTS_SOFTRST (1<<0) /* Software reset */ |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 171 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 172 | /* We've been assigned a range on the "Low-density serial ports" major */ |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 173 | #define SERIAL_IMX_MAJOR 207 |
| 174 | #define MINOR_START 16 |
Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 175 | #define DEV_NAME "ttymxc" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 176 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 177 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 178 | * This determines how often we check the modem status signals |
| 179 | * for any change. They generally aren't connected to an IRQ |
| 180 | * so we have to poll them. We also check immediately before |
| 181 | * filling the TX fifo incase CTS has been dropped. |
| 182 | */ |
| 183 | #define MCTRL_TIMEOUT (250*HZ/1000) |
| 184 | |
| 185 | #define DRIVER_NAME "IMX-uart" |
| 186 | |
Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 187 | #define UART_NR 8 |
| 188 | |
Uwe Kleine-König | f95661b | 2015-02-24 11:17:09 +0100 | [diff] [blame] | 189 | /* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */ |
Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 190 | enum imx_uart_type { |
| 191 | IMX1_UART, |
| 192 | IMX21_UART, |
Martyn Welch | 1c06bde6 | 2016-09-01 11:30:46 +0200 | [diff] [blame] | 193 | IMX53_UART, |
Huang Shijie | a496e62 | 2013-07-08 17:14:17 +0800 | [diff] [blame] | 194 | IMX6Q_UART, |
Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 195 | }; |
| 196 | |
| 197 | /* device type dependent stuff */ |
| 198 | struct imx_uart_data { |
| 199 | unsigned uts_reg; |
| 200 | enum imx_uart_type devtype; |
| 201 | }; |
| 202 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 203 | struct imx_port { |
| 204 | struct uart_port port; |
| 205 | struct timer_list timer; |
| 206 | unsigned int old_status; |
Daniel Glöckner | 26bbb3f | 2009-06-11 14:36:29 +0100 | [diff] [blame] | 207 | unsigned int have_rtscts:1; |
Fabio Estevam | 7b7e8e8 | 2017-01-07 19:29:13 -0200 | [diff] [blame] | 208 | unsigned int have_rtsgpio:1; |
Huang Shijie | 20ff2fe | 2013-05-30 14:07:12 +0800 | [diff] [blame] | 209 | unsigned int dte_mode:1; |
Sascha Hauer | 3a9465f | 2012-03-07 09:31:43 +0100 | [diff] [blame] | 210 | struct clk *clk_ipg; |
| 211 | struct clk *clk_per; |
Uwe Kleine-König | 7d0b066 | 2012-05-21 21:57:39 +0200 | [diff] [blame] | 212 | const struct imx_uart_data *devdata; |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 213 | |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 214 | struct mctrl_gpios *gpios; |
| 215 | |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 216 | /* DMA fields */ |
| 217 | unsigned int dma_is_inited:1; |
| 218 | unsigned int dma_is_enabled:1; |
| 219 | unsigned int dma_is_rxing:1; |
| 220 | unsigned int dma_is_txing:1; |
| 221 | struct dma_chan *dma_chan_rx, *dma_chan_tx; |
| 222 | struct scatterlist rx_sgl, tx_sgl[2]; |
| 223 | void *rx_buf; |
Nandor Han | 9d29723 | 2016-08-08 15:38:27 +0300 | [diff] [blame] | 224 | struct circ_buf rx_ring; |
| 225 | unsigned int rx_periods; |
| 226 | dma_cookie_t rx_cookie; |
Huang Shijie | 7cb92fd | 2013-10-15 15:23:40 +0800 | [diff] [blame] | 227 | unsigned int tx_bytes; |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 228 | unsigned int dma_tx_nents; |
Shenwei Wang | 90bb6bd | 2015-07-30 10:32:36 -0500 | [diff] [blame] | 229 | unsigned int saved_reg[10]; |
Eduardo Valentin | c868cbb | 2015-08-11 10:21:23 -0700 | [diff] [blame] | 230 | bool context_saved; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 231 | }; |
| 232 | |
Dirk Behme | 0ad5a81 | 2011-12-22 09:57:52 +0100 | [diff] [blame] | 233 | struct imx_port_ucrs { |
| 234 | unsigned int ucr1; |
| 235 | unsigned int ucr2; |
| 236 | unsigned int ucr3; |
| 237 | }; |
| 238 | |
Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 239 | static struct imx_uart_data imx_uart_devdata[] = { |
| 240 | [IMX1_UART] = { |
| 241 | .uts_reg = IMX1_UTS, |
| 242 | .devtype = IMX1_UART, |
| 243 | }, |
| 244 | [IMX21_UART] = { |
| 245 | .uts_reg = IMX21_UTS, |
| 246 | .devtype = IMX21_UART, |
| 247 | }, |
Martyn Welch | 1c06bde6 | 2016-09-01 11:30:46 +0200 | [diff] [blame] | 248 | [IMX53_UART] = { |
| 249 | .uts_reg = IMX21_UTS, |
| 250 | .devtype = IMX53_UART, |
| 251 | }, |
Huang Shijie | a496e62 | 2013-07-08 17:14:17 +0800 | [diff] [blame] | 252 | [IMX6Q_UART] = { |
| 253 | .uts_reg = IMX21_UTS, |
| 254 | .devtype = IMX6Q_UART, |
| 255 | }, |
Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 256 | }; |
| 257 | |
Krzysztof Kozlowski | 31ada04 | 2015-05-02 00:40:02 +0900 | [diff] [blame] | 258 | static const struct platform_device_id imx_uart_devtype[] = { |
Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 259 | { |
| 260 | .name = "imx1-uart", |
| 261 | .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART], |
| 262 | }, { |
| 263 | .name = "imx21-uart", |
| 264 | .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART], |
| 265 | }, { |
Martyn Welch | 1c06bde6 | 2016-09-01 11:30:46 +0200 | [diff] [blame] | 266 | .name = "imx53-uart", |
| 267 | .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX53_UART], |
| 268 | }, { |
Huang Shijie | a496e62 | 2013-07-08 17:14:17 +0800 | [diff] [blame] | 269 | .name = "imx6q-uart", |
| 270 | .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART], |
| 271 | }, { |
Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 272 | /* sentinel */ |
| 273 | } |
| 274 | }; |
| 275 | MODULE_DEVICE_TABLE(platform, imx_uart_devtype); |
| 276 | |
Sanjeev Sharma | ad3d4fd | 2015-02-03 16:16:06 +0530 | [diff] [blame] | 277 | static const struct of_device_id imx_uart_dt_ids[] = { |
Huang Shijie | a496e62 | 2013-07-08 17:14:17 +0800 | [diff] [blame] | 278 | { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], }, |
Martyn Welch | 1c06bde6 | 2016-09-01 11:30:46 +0200 | [diff] [blame] | 279 | { .compatible = "fsl,imx53-uart", .data = &imx_uart_devdata[IMX53_UART], }, |
Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 280 | { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], }, |
| 281 | { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], }, |
| 282 | { /* sentinel */ } |
| 283 | }; |
| 284 | MODULE_DEVICE_TABLE(of, imx_uart_dt_ids); |
| 285 | |
Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 286 | static inline unsigned uts_reg(struct imx_port *sport) |
| 287 | { |
| 288 | return sport->devdata->uts_reg; |
| 289 | } |
| 290 | |
| 291 | static inline int is_imx1_uart(struct imx_port *sport) |
| 292 | { |
| 293 | return sport->devdata->devtype == IMX1_UART; |
| 294 | } |
| 295 | |
| 296 | static inline int is_imx21_uart(struct imx_port *sport) |
| 297 | { |
| 298 | return sport->devdata->devtype == IMX21_UART; |
| 299 | } |
| 300 | |
Martyn Welch | 1c06bde6 | 2016-09-01 11:30:46 +0200 | [diff] [blame] | 301 | static inline int is_imx53_uart(struct imx_port *sport) |
| 302 | { |
| 303 | return sport->devdata->devtype == IMX53_UART; |
| 304 | } |
| 305 | |
Huang Shijie | a496e62 | 2013-07-08 17:14:17 +0800 | [diff] [blame] | 306 | static inline int is_imx6q_uart(struct imx_port *sport) |
| 307 | { |
| 308 | return sport->devdata->devtype == IMX6Q_UART; |
| 309 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 310 | /* |
fabio.estevam@freescale.com | 44a7541 | 2013-02-06 19:00:02 -0200 | [diff] [blame] | 311 | * Save and restore functions for UCR1, UCR2 and UCR3 registers |
| 312 | */ |
Fabio Estevam | 93d94b3 | 2014-11-12 15:55:07 -0200 | [diff] [blame] | 313 | #if defined(CONFIG_SERIAL_IMX_CONSOLE) |
fabio.estevam@freescale.com | 44a7541 | 2013-02-06 19:00:02 -0200 | [diff] [blame] | 314 | static void imx_port_ucrs_save(struct uart_port *port, |
| 315 | struct imx_port_ucrs *ucr) |
| 316 | { |
| 317 | /* save control registers */ |
| 318 | ucr->ucr1 = readl(port->membase + UCR1); |
| 319 | ucr->ucr2 = readl(port->membase + UCR2); |
| 320 | ucr->ucr3 = readl(port->membase + UCR3); |
| 321 | } |
| 322 | |
| 323 | static void imx_port_ucrs_restore(struct uart_port *port, |
| 324 | struct imx_port_ucrs *ucr) |
| 325 | { |
| 326 | /* restore control registers */ |
| 327 | writel(ucr->ucr1, port->membase + UCR1); |
| 328 | writel(ucr->ucr2, port->membase + UCR2); |
| 329 | writel(ucr->ucr3, port->membase + UCR3); |
| 330 | } |
Fabio Estevam | e8bfa76 | 2013-06-05 00:58:46 -0300 | [diff] [blame] | 331 | #endif |
fabio.estevam@freescale.com | 44a7541 | 2013-02-06 19:00:02 -0200 | [diff] [blame] | 332 | |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 333 | static void imx_port_rts_active(struct imx_port *sport, unsigned long *ucr2) |
| 334 | { |
Fabio Estevam | bc2be23 | 2017-01-30 09:12:12 -0200 | [diff] [blame] | 335 | *ucr2 &= ~(UCR2_CTSC | UCR2_CTS); |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 336 | |
| 337 | mctrl_gpio_set(sport->gpios, sport->port.mctrl | TIOCM_RTS); |
| 338 | } |
| 339 | |
| 340 | static void imx_port_rts_inactive(struct imx_port *sport, unsigned long *ucr2) |
| 341 | { |
Fabio Estevam | bc2be23 | 2017-01-30 09:12:12 -0200 | [diff] [blame] | 342 | *ucr2 &= ~UCR2_CTSC; |
| 343 | *ucr2 |= UCR2_CTS; |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 344 | |
| 345 | mctrl_gpio_set(sport->gpios, sport->port.mctrl & ~TIOCM_RTS); |
| 346 | } |
| 347 | |
| 348 | static void imx_port_rts_auto(struct imx_port *sport, unsigned long *ucr2) |
| 349 | { |
| 350 | *ucr2 |= UCR2_CTSC; |
| 351 | } |
| 352 | |
fabio.estevam@freescale.com | 44a7541 | 2013-02-06 19:00:02 -0200 | [diff] [blame] | 353 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 354 | * interrupts disabled on entry |
| 355 | */ |
Russell King | b129a8c | 2005-08-31 10:12:14 +0100 | [diff] [blame] | 356 | static void imx_stop_tx(struct uart_port *port) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 357 | { |
| 358 | struct imx_port *sport = (struct imx_port *)port; |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 359 | unsigned long temp; |
| 360 | |
Greg Kroah-Hartman | 9ce4f8f | 2014-05-29 19:30:54 -0700 | [diff] [blame] | 361 | /* |
| 362 | * We are maybe in the SMP context, so if the DMA TX thread is running |
| 363 | * on other cpu, we have to wait for it to finish. |
| 364 | */ |
| 365 | if (sport->dma_is_enabled && sport->dma_is_txing) |
| 366 | return; |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 367 | |
Uwe Kleine-König | 17b8f2a | 2015-02-24 11:17:11 +0100 | [diff] [blame] | 368 | temp = readl(port->membase + UCR1); |
| 369 | writel(temp & ~UCR1_TXMPTYEN, port->membase + UCR1); |
| 370 | |
| 371 | /* in rs485 mode disable transmitter if shifter is empty */ |
| 372 | if (port->rs485.flags & SER_RS485_ENABLED && |
| 373 | readl(port->membase + USR2) & USR2_TXDC) { |
| 374 | temp = readl(port->membase + UCR2); |
| 375 | if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND) |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 376 | imx_port_rts_active(sport, &temp); |
Fabio Estevam | 1a61362 | 2017-01-30 09:12:11 -0200 | [diff] [blame] | 377 | else |
| 378 | imx_port_rts_inactive(sport, &temp); |
Baruch Siach | 7d1cadc | 2016-02-29 14:34:10 +0200 | [diff] [blame] | 379 | temp |= UCR2_RXEN; |
Uwe Kleine-König | 17b8f2a | 2015-02-24 11:17:11 +0100 | [diff] [blame] | 380 | writel(temp, port->membase + UCR2); |
| 381 | |
| 382 | temp = readl(port->membase + UCR4); |
| 383 | temp &= ~UCR4_TCEN; |
| 384 | writel(temp, port->membase + UCR4); |
| 385 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 386 | } |
| 387 | |
| 388 | /* |
| 389 | * interrupts disabled on entry |
| 390 | */ |
| 391 | static void imx_stop_rx(struct uart_port *port) |
| 392 | { |
| 393 | struct imx_port *sport = (struct imx_port *)port; |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 394 | unsigned long temp; |
| 395 | |
Huang Shijie | 45564a6 | 2014-09-19 15:33:12 +0800 | [diff] [blame] | 396 | if (sport->dma_is_enabled && sport->dma_is_rxing) { |
| 397 | if (sport->port.suspended) { |
| 398 | dmaengine_terminate_all(sport->dma_chan_rx); |
| 399 | sport->dma_is_rxing = 0; |
| 400 | } else { |
| 401 | return; |
| 402 | } |
| 403 | } |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 404 | |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 405 | temp = readl(sport->port.membase + UCR2); |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 406 | writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2); |
Huang Shijie | 8587839 | 2014-05-23 12:32:54 +0800 | [diff] [blame] | 407 | |
| 408 | /* disable the `Receiver Ready Interrrupt` */ |
| 409 | temp = readl(sport->port.membase + UCR1); |
| 410 | writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 411 | } |
| 412 | |
| 413 | /* |
| 414 | * Set the modem control timer to fire immediately. |
| 415 | */ |
| 416 | static void imx_enable_ms(struct uart_port *port) |
| 417 | { |
| 418 | struct imx_port *sport = (struct imx_port *)port; |
| 419 | |
| 420 | mod_timer(&sport->timer, jiffies); |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 421 | |
| 422 | mctrl_gpio_enable_ms(sport->gpios); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 423 | } |
| 424 | |
Jiada Wang | 91a1a90 | 2014-12-09 18:11:36 +0900 | [diff] [blame] | 425 | static void imx_dma_tx(struct imx_port *sport); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 426 | static inline void imx_transmit_buffer(struct imx_port *sport) |
| 427 | { |
Alan Cox | ebd2c8f | 2009-09-19 13:13:28 -0700 | [diff] [blame] | 428 | struct circ_buf *xmit = &sport->port.state->xmit; |
Jiada Wang | 91a1a90 | 2014-12-09 18:11:36 +0900 | [diff] [blame] | 429 | unsigned long temp; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 430 | |
Peter Hurley | 5e42e9a | 2014-09-02 17:39:12 -0400 | [diff] [blame] | 431 | if (sport->port.x_char) { |
| 432 | /* Send next char */ |
| 433 | writel(sport->port.x_char, sport->port.membase + URTX0); |
Jiada Wang | 7e2fb5a | 2014-12-09 18:11:35 +0900 | [diff] [blame] | 434 | sport->port.icount.tx++; |
| 435 | sport->port.x_char = 0; |
Peter Hurley | 5e42e9a | 2014-09-02 17:39:12 -0400 | [diff] [blame] | 436 | return; |
| 437 | } |
| 438 | |
| 439 | if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) { |
| 440 | imx_stop_tx(&sport->port); |
| 441 | return; |
| 442 | } |
| 443 | |
Jiada Wang | 91a1a90 | 2014-12-09 18:11:36 +0900 | [diff] [blame] | 444 | if (sport->dma_is_enabled) { |
| 445 | /* |
| 446 | * We've just sent a X-char Ensure the TX DMA is enabled |
| 447 | * and the TX IRQ is disabled. |
| 448 | **/ |
| 449 | temp = readl(sport->port.membase + UCR1); |
| 450 | temp &= ~UCR1_TXMPTYEN; |
| 451 | if (sport->dma_is_txing) { |
| 452 | temp |= UCR1_TDMAEN; |
| 453 | writel(temp, sport->port.membase + UCR1); |
| 454 | } else { |
| 455 | writel(temp, sport->port.membase + UCR1); |
| 456 | imx_dma_tx(sport); |
| 457 | } |
| 458 | } |
| 459 | |
Ian Jamison | 514ab34 | 2017-07-14 17:31:57 +0100 | [diff] [blame] | 460 | while (!uart_circ_empty(xmit) && !sport->dma_is_txing && |
Peter Hurley | 5e42e9a | 2014-09-02 17:39:12 -0400 | [diff] [blame] | 461 | !(readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 462 | /* send xmit->buf[xmit->tail] |
| 463 | * out the port here */ |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 464 | writel(xmit->buf[xmit->tail], sport->port.membase + URTX0); |
Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 465 | xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 466 | sport->port.icount.tx++; |
Sascha Hauer | 8c0b254 | 2007-02-05 16:10:16 -0800 | [diff] [blame] | 467 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 468 | |
Fabian Godehardt | 97775731 | 2009-06-11 14:37:19 +0100 | [diff] [blame] | 469 | if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) |
| 470 | uart_write_wakeup(&sport->port); |
| 471 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 472 | if (uart_circ_empty(xmit)) |
Russell King | b129a8c | 2005-08-31 10:12:14 +0100 | [diff] [blame] | 473 | imx_stop_tx(&sport->port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 474 | } |
| 475 | |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 476 | static void dma_tx_callback(void *data) |
| 477 | { |
| 478 | struct imx_port *sport = data; |
| 479 | struct scatterlist *sgl = &sport->tx_sgl[0]; |
| 480 | struct circ_buf *xmit = &sport->port.state->xmit; |
| 481 | unsigned long flags; |
Dirk Behme | a2c718c | 2014-12-09 18:11:31 +0900 | [diff] [blame] | 482 | unsigned long temp; |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 483 | |
Dirk Behme | 42f752b | 2014-12-09 18:11:28 +0900 | [diff] [blame] | 484 | spin_lock_irqsave(&sport->port.lock, flags); |
| 485 | |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 486 | dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE); |
| 487 | |
Dirk Behme | a2c718c | 2014-12-09 18:11:31 +0900 | [diff] [blame] | 488 | temp = readl(sport->port.membase + UCR1); |
| 489 | temp &= ~UCR1_TDMAEN; |
| 490 | writel(temp, sport->port.membase + UCR1); |
| 491 | |
Dirk Behme | 42f752b | 2014-12-09 18:11:28 +0900 | [diff] [blame] | 492 | /* update the stat */ |
| 493 | xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1); |
| 494 | sport->port.icount.tx += sport->tx_bytes; |
| 495 | |
| 496 | dev_dbg(sport->port.dev, "we finish the TX DMA.\n"); |
| 497 | |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 498 | sport->dma_is_txing = 0; |
| 499 | |
Jiada Wang | d64b860 | 2014-12-09 18:11:29 +0900 | [diff] [blame] | 500 | if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) |
| 501 | uart_write_wakeup(&sport->port); |
Greg Kroah-Hartman | 9ce4f8f | 2014-05-29 19:30:54 -0700 | [diff] [blame] | 502 | |
Jiada Wang | 0bbc9b8 | 2014-12-09 18:11:30 +0900 | [diff] [blame] | 503 | if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port)) |
| 504 | imx_dma_tx(sport); |
Uwe Kleine-König | 64432a8 | 2017-07-18 14:01:52 +0200 | [diff] [blame] | 505 | |
Jiada Wang | 0bbc9b8 | 2014-12-09 18:11:30 +0900 | [diff] [blame] | 506 | spin_unlock_irqrestore(&sport->port.lock, flags); |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 507 | } |
| 508 | |
Huang Shijie | 7cb92fd | 2013-10-15 15:23:40 +0800 | [diff] [blame] | 509 | static void imx_dma_tx(struct imx_port *sport) |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 510 | { |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 511 | struct circ_buf *xmit = &sport->port.state->xmit; |
| 512 | struct scatterlist *sgl = sport->tx_sgl; |
| 513 | struct dma_async_tx_descriptor *desc; |
| 514 | struct dma_chan *chan = sport->dma_chan_tx; |
| 515 | struct device *dev = sport->port.dev; |
Dirk Behme | a2c718c | 2014-12-09 18:11:31 +0900 | [diff] [blame] | 516 | unsigned long temp; |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 517 | int ret; |
| 518 | |
Dirk Behme | 42f752b | 2014-12-09 18:11:28 +0900 | [diff] [blame] | 519 | if (sport->dma_is_txing) |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 520 | return; |
| 521 | |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 522 | sport->tx_bytes = uart_circ_chars_pending(xmit); |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 523 | |
Dirk Behme | 7942f85 | 2014-12-09 18:11:25 +0900 | [diff] [blame] | 524 | if (xmit->tail < xmit->head) { |
| 525 | sport->dma_tx_nents = 1; |
| 526 | sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes); |
| 527 | } else { |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 528 | sport->dma_tx_nents = 2; |
| 529 | sg_init_table(sgl, 2); |
| 530 | sg_set_buf(sgl, xmit->buf + xmit->tail, |
| 531 | UART_XMIT_SIZE - xmit->tail); |
| 532 | sg_set_buf(sgl + 1, xmit->buf, xmit->head); |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 533 | } |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 534 | |
| 535 | ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE); |
| 536 | if (ret == 0) { |
| 537 | dev_err(dev, "DMA mapping error for TX.\n"); |
| 538 | return; |
| 539 | } |
| 540 | desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents, |
| 541 | DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT); |
| 542 | if (!desc) { |
Dirk Behme | 2464982 | 2014-12-09 18:11:26 +0900 | [diff] [blame] | 543 | dma_unmap_sg(dev, sgl, sport->dma_tx_nents, |
| 544 | DMA_TO_DEVICE); |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 545 | dev_err(dev, "We cannot prepare for the TX slave dma!\n"); |
| 546 | return; |
| 547 | } |
| 548 | desc->callback = dma_tx_callback; |
| 549 | desc->callback_param = sport; |
| 550 | |
| 551 | dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n", |
| 552 | uart_circ_chars_pending(xmit)); |
Dirk Behme | a2c718c | 2014-12-09 18:11:31 +0900 | [diff] [blame] | 553 | |
| 554 | temp = readl(sport->port.membase + UCR1); |
| 555 | temp |= UCR1_TDMAEN; |
| 556 | writel(temp, sport->port.membase + UCR1); |
| 557 | |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 558 | /* fire it */ |
| 559 | sport->dma_is_txing = 1; |
| 560 | dmaengine_submit(desc); |
| 561 | dma_async_issue_pending(chan); |
| 562 | return; |
| 563 | } |
| 564 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 565 | /* |
| 566 | * interrupts disabled on entry |
| 567 | */ |
Russell King | b129a8c | 2005-08-31 10:12:14 +0100 | [diff] [blame] | 568 | static void imx_start_tx(struct uart_port *port) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 569 | { |
| 570 | struct imx_port *sport = (struct imx_port *)port; |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 571 | unsigned long temp; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 572 | |
Uwe Kleine-König | 17b8f2a | 2015-02-24 11:17:11 +0100 | [diff] [blame] | 573 | if (port->rs485.flags & SER_RS485_ENABLED) { |
Uwe Kleine-König | 17b8f2a | 2015-02-24 11:17:11 +0100 | [diff] [blame] | 574 | temp = readl(port->membase + UCR2); |
| 575 | if (port->rs485.flags & SER_RS485_RTS_ON_SEND) |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 576 | imx_port_rts_active(sport, &temp); |
Fabio Estevam | 1a61362 | 2017-01-30 09:12:11 -0200 | [diff] [blame] | 577 | else |
| 578 | imx_port_rts_inactive(sport, &temp); |
Baruch Siach | 7d1cadc | 2016-02-29 14:34:10 +0200 | [diff] [blame] | 579 | if (!(port->rs485.flags & SER_RS485_RX_DURING_TX)) |
| 580 | temp &= ~UCR2_RXEN; |
Uwe Kleine-König | 17b8f2a | 2015-02-24 11:17:11 +0100 | [diff] [blame] | 581 | writel(temp, port->membase + UCR2); |
| 582 | |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 583 | /* enable transmitter and shifter empty irq */ |
Uwe Kleine-König | 17b8f2a | 2015-02-24 11:17:11 +0100 | [diff] [blame] | 584 | temp = readl(port->membase + UCR4); |
| 585 | temp |= UCR4_TCEN; |
| 586 | writel(temp, port->membase + UCR4); |
| 587 | } |
| 588 | |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 589 | if (!sport->dma_is_enabled) { |
| 590 | temp = readl(sport->port.membase + UCR1); |
| 591 | writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1); |
| 592 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 593 | |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 594 | if (sport->dma_is_enabled) { |
Jiada Wang | 91a1a90 | 2014-12-09 18:11:36 +0900 | [diff] [blame] | 595 | if (sport->port.x_char) { |
| 596 | /* We have X-char to send, so enable TX IRQ and |
| 597 | * disable TX DMA to let TX interrupt to send X-char */ |
| 598 | temp = readl(sport->port.membase + UCR1); |
| 599 | temp &= ~UCR1_TDMAEN; |
| 600 | temp |= UCR1_TXMPTYEN; |
| 601 | writel(temp, sport->port.membase + UCR1); |
| 602 | return; |
| 603 | } |
| 604 | |
Peter Hurley | 5e42e9a | 2014-09-02 17:39:12 -0400 | [diff] [blame] | 605 | if (!uart_circ_empty(&port->state->xmit) && |
| 606 | !uart_tx_stopped(port)) |
| 607 | imx_dma_tx(sport); |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 608 | return; |
| 609 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 610 | } |
| 611 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 612 | static irqreturn_t imx_rtsint(int irq, void *dev_id) |
Sascha Hauer | ceca629 | 2005-10-12 19:58:08 +0100 | [diff] [blame] | 613 | { |
Jeff Garzik | 15aafa2 | 2008-02-06 01:36:20 -0800 | [diff] [blame] | 614 | struct imx_port *sport = dev_id; |
Uwe Kleine-König | 5680e94 | 2011-04-11 10:59:09 +0200 | [diff] [blame] | 615 | unsigned int val; |
Sascha Hauer | ceca629 | 2005-10-12 19:58:08 +0100 | [diff] [blame] | 616 | unsigned long flags; |
| 617 | |
| 618 | spin_lock_irqsave(&sport->port.lock, flags); |
| 619 | |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 620 | writel(USR1_RTSD, sport->port.membase + USR1); |
Uwe Kleine-König | 5680e94 | 2011-04-11 10:59:09 +0200 | [diff] [blame] | 621 | val = readl(sport->port.membase + USR1) & USR1_RTSS; |
Sascha Hauer | ceca629 | 2005-10-12 19:58:08 +0100 | [diff] [blame] | 622 | uart_handle_cts_change(&sport->port, !!val); |
Alan Cox | bdc04e3 | 2009-09-19 13:13:31 -0700 | [diff] [blame] | 623 | wake_up_interruptible(&sport->port.state->port.delta_msr_wait); |
Sascha Hauer | ceca629 | 2005-10-12 19:58:08 +0100 | [diff] [blame] | 624 | |
| 625 | spin_unlock_irqrestore(&sport->port.lock, flags); |
| 626 | return IRQ_HANDLED; |
| 627 | } |
| 628 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 629 | static irqreturn_t imx_txint(int irq, void *dev_id) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 630 | { |
Jeff Garzik | 15aafa2 | 2008-02-06 01:36:20 -0800 | [diff] [blame] | 631 | struct imx_port *sport = dev_id; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 632 | unsigned long flags; |
| 633 | |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 634 | spin_lock_irqsave(&sport->port.lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 635 | imx_transmit_buffer(sport); |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 636 | spin_unlock_irqrestore(&sport->port.lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 637 | return IRQ_HANDLED; |
| 638 | } |
| 639 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 640 | static irqreturn_t imx_rxint(int irq, void *dev_id) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 641 | { |
| 642 | struct imx_port *sport = dev_id; |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 643 | unsigned int rx, flg, ignored = 0; |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 644 | struct tty_port *port = &sport->port.state->port; |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 645 | unsigned long flags, temp; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 646 | |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 647 | spin_lock_irqsave(&sport->port.lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 648 | |
Sascha Hauer | 0d3c393 | 2008-04-17 08:43:14 +0100 | [diff] [blame] | 649 | while (readl(sport->port.membase + USR2) & USR2_RDR) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 650 | flg = TTY_NORMAL; |
| 651 | sport->port.icount.rx++; |
| 652 | |
Sascha Hauer | 0d3c393 | 2008-04-17 08:43:14 +0100 | [diff] [blame] | 653 | rx = readl(sport->port.membase + URXD0); |
| 654 | |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 655 | temp = readl(sport->port.membase + USR2); |
Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 656 | if (temp & USR2_BRCD) { |
Andy Green | 94d32f9 | 2010-02-01 13:28:54 +0100 | [diff] [blame] | 657 | writel(USR2_BRCD, sport->port.membase + USR2); |
Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 658 | if (uart_handle_break(&sport->port)) |
| 659 | continue; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 660 | } |
| 661 | |
Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 662 | if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx)) |
Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 663 | continue; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 664 | |
Hui Wang | 019dc9e | 2011-08-24 17:41:47 +0800 | [diff] [blame] | 665 | if (unlikely(rx & URXD_ERR)) { |
| 666 | if (rx & URXD_BRK) |
| 667 | sport->port.icount.brk++; |
| 668 | else if (rx & URXD_PRERR) |
Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 669 | sport->port.icount.parity++; |
| 670 | else if (rx & URXD_FRMERR) |
| 671 | sport->port.icount.frame++; |
| 672 | if (rx & URXD_OVRRUN) |
| 673 | sport->port.icount.overrun++; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 674 | |
Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 675 | if (rx & sport->port.ignore_status_mask) { |
| 676 | if (++ignored > 100) |
| 677 | goto out; |
| 678 | continue; |
| 679 | } |
| 680 | |
Eric Nelson | 8d267fd | 2014-12-18 12:37:13 -0700 | [diff] [blame] | 681 | rx &= (sport->port.read_status_mask | 0xFF); |
Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 682 | |
Hui Wang | 019dc9e | 2011-08-24 17:41:47 +0800 | [diff] [blame] | 683 | if (rx & URXD_BRK) |
| 684 | flg = TTY_BREAK; |
| 685 | else if (rx & URXD_PRERR) |
Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 686 | flg = TTY_PARITY; |
| 687 | else if (rx & URXD_FRMERR) |
| 688 | flg = TTY_FRAME; |
| 689 | if (rx & URXD_OVRRUN) |
| 690 | flg = TTY_OVERRUN; |
| 691 | |
| 692 | #ifdef SUPPORT_SYSRQ |
| 693 | sport->port.sysrq = 0; |
| 694 | #endif |
| 695 | } |
| 696 | |
Jiada Wang | 55d8693 | 2014-12-09 18:11:22 +0900 | [diff] [blame] | 697 | if (sport->port.ignore_status_mask & URXD_DUMMY_READ) |
| 698 | goto out; |
| 699 | |
Manfred Schlaegl | 9b28993 | 2015-06-20 19:25:35 +0200 | [diff] [blame] | 700 | if (tty_insert_flip_char(port, rx, flg) == 0) |
| 701 | sport->port.icount.buf_overrun++; |
Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 702 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 703 | |
| 704 | out: |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 705 | spin_unlock_irqrestore(&sport->port.lock, flags); |
Jiri Slaby | 2e124b4 | 2013-01-03 15:53:06 +0100 | [diff] [blame] | 706 | tty_flip_buffer_push(port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 707 | return IRQ_HANDLED; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 708 | } |
| 709 | |
Peter Senna Tschudin | 18a4208 | 2017-04-07 11:45:24 +0200 | [diff] [blame] | 710 | static void imx_disable_rx_int(struct imx_port *sport) |
| 711 | { |
| 712 | unsigned long temp; |
| 713 | |
| 714 | sport->dma_is_rxing = 1; |
| 715 | |
| 716 | /* disable the receiver ready and aging timer interrupts */ |
| 717 | temp = readl(sport->port.membase + UCR1); |
| 718 | temp &= ~(UCR1_RRDYEN); |
| 719 | writel(temp, sport->port.membase + UCR1); |
| 720 | |
| 721 | temp = readl(sport->port.membase + UCR2); |
| 722 | temp &= ~(UCR2_ATEN); |
| 723 | writel(temp, sport->port.membase + UCR2); |
| 724 | |
| 725 | /* disable the rx errors interrupts */ |
| 726 | temp = readl(sport->port.membase + UCR4); |
| 727 | temp &= ~UCR4_OREN; |
| 728 | writel(temp, sport->port.membase + UCR4); |
| 729 | } |
| 730 | |
Nandor Han | 41d98b5 | 2016-08-08 15:38:28 +0300 | [diff] [blame] | 731 | static void clear_rx_errors(struct imx_port *sport); |
Huang Shijie | 7cb92fd | 2013-10-15 15:23:40 +0800 | [diff] [blame] | 732 | static int start_rx_dma(struct imx_port *sport); |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 733 | /* |
| 734 | * If the RXFIFO is filled with some data, and then we |
| 735 | * arise a DMA operation to receive them. |
| 736 | */ |
| 737 | static void imx_dma_rxint(struct imx_port *sport) |
| 738 | { |
| 739 | unsigned long temp; |
Jiada Wang | 7363181 | 2014-12-09 18:11:23 +0900 | [diff] [blame] | 740 | unsigned long flags; |
| 741 | |
| 742 | spin_lock_irqsave(&sport->port.lock, flags); |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 743 | |
| 744 | temp = readl(sport->port.membase + USR2); |
| 745 | if ((temp & USR2_RDR) && !sport->dma_is_rxing) { |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 746 | |
Peter Senna Tschudin | 18a4208 | 2017-04-07 11:45:24 +0200 | [diff] [blame] | 747 | imx_disable_rx_int(sport); |
Nandor Han | 41d98b5 | 2016-08-08 15:38:28 +0300 | [diff] [blame] | 748 | |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 749 | /* tell the DMA to receive the data. */ |
Huang Shijie | 7cb92fd | 2013-10-15 15:23:40 +0800 | [diff] [blame] | 750 | start_rx_dma(sport); |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 751 | } |
Jiada Wang | 7363181 | 2014-12-09 18:11:23 +0900 | [diff] [blame] | 752 | |
| 753 | spin_unlock_irqrestore(&sport->port.lock, flags); |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 754 | } |
| 755 | |
Uwe Kleine-König | 66f9588 | 2016-03-24 14:24:24 +0100 | [diff] [blame] | 756 | /* |
| 757 | * We have a modem side uart, so the meanings of RTS and CTS are inverted. |
| 758 | */ |
| 759 | static unsigned int imx_get_hwmctrl(struct imx_port *sport) |
| 760 | { |
| 761 | unsigned int tmp = TIOCM_DSR; |
| 762 | unsigned usr1 = readl(sport->port.membase + USR1); |
Sascha Hauer | 4b75f80 | 2016-09-26 15:55:31 +0200 | [diff] [blame] | 763 | unsigned usr2 = readl(sport->port.membase + USR2); |
Uwe Kleine-König | 66f9588 | 2016-03-24 14:24:24 +0100 | [diff] [blame] | 764 | |
| 765 | if (usr1 & USR1_RTSS) |
| 766 | tmp |= TIOCM_CTS; |
| 767 | |
| 768 | /* in DCE mode DCDIN is always 0 */ |
Sascha Hauer | 4b75f80 | 2016-09-26 15:55:31 +0200 | [diff] [blame] | 769 | if (!(usr2 & USR2_DCDIN)) |
Uwe Kleine-König | 66f9588 | 2016-03-24 14:24:24 +0100 | [diff] [blame] | 770 | tmp |= TIOCM_CAR; |
| 771 | |
| 772 | if (sport->dte_mode) |
| 773 | if (!(readl(sport->port.membase + USR2) & USR2_RIIN)) |
| 774 | tmp |= TIOCM_RI; |
| 775 | |
| 776 | return tmp; |
| 777 | } |
| 778 | |
| 779 | /* |
| 780 | * Handle any change of modem status signal since we were last called. |
| 781 | */ |
| 782 | static void imx_mctrl_check(struct imx_port *sport) |
| 783 | { |
| 784 | unsigned int status, changed; |
| 785 | |
| 786 | status = imx_get_hwmctrl(sport); |
| 787 | changed = status ^ sport->old_status; |
| 788 | |
| 789 | if (changed == 0) |
| 790 | return; |
| 791 | |
| 792 | sport->old_status = status; |
| 793 | |
| 794 | if (changed & TIOCM_RI && status & TIOCM_RI) |
| 795 | sport->port.icount.rng++; |
| 796 | if (changed & TIOCM_DSR) |
| 797 | sport->port.icount.dsr++; |
| 798 | if (changed & TIOCM_CAR) |
| 799 | uart_handle_dcd_change(&sport->port, status & TIOCM_CAR); |
| 800 | if (changed & TIOCM_CTS) |
| 801 | uart_handle_cts_change(&sport->port, status & TIOCM_CTS); |
| 802 | |
| 803 | wake_up_interruptible(&sport->port.state->port.delta_msr_wait); |
| 804 | } |
| 805 | |
Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 806 | static irqreturn_t imx_int(int irq, void *dev_id) |
| 807 | { |
| 808 | struct imx_port *sport = dev_id; |
| 809 | unsigned int sts; |
Alexander Stein | f1f836e | 2013-05-14 17:06:07 +0200 | [diff] [blame] | 810 | unsigned int sts2; |
Uwe Kleine-König | 4d845a6 | 2016-03-24 14:24:21 +0100 | [diff] [blame] | 811 | irqreturn_t ret = IRQ_NONE; |
Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 812 | |
| 813 | sts = readl(sport->port.membase + USR1); |
Uwe Kleine-König | 17b8f2a | 2015-02-24 11:17:11 +0100 | [diff] [blame] | 814 | sts2 = readl(sport->port.membase + USR2); |
Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 815 | |
Lucas Stach | 86a04ba | 2015-09-04 17:52:38 +0200 | [diff] [blame] | 816 | if (sts & (USR1_RRDY | USR1_AGTIM)) { |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 817 | if (sport->dma_is_enabled) |
| 818 | imx_dma_rxint(sport); |
| 819 | else |
| 820 | imx_rxint(irq, dev_id); |
Uwe Kleine-König | 4d845a6 | 2016-03-24 14:24:21 +0100 | [diff] [blame] | 821 | ret = IRQ_HANDLED; |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 822 | } |
Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 823 | |
Uwe Kleine-König | 17b8f2a | 2015-02-24 11:17:11 +0100 | [diff] [blame] | 824 | if ((sts & USR1_TRDY && |
| 825 | readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN) || |
| 826 | (sts2 & USR2_TXDC && |
Uwe Kleine-König | 4d845a6 | 2016-03-24 14:24:21 +0100 | [diff] [blame] | 827 | readl(sport->port.membase + UCR4) & UCR4_TCEN)) { |
Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 828 | imx_txint(irq, dev_id); |
Uwe Kleine-König | 4d845a6 | 2016-03-24 14:24:21 +0100 | [diff] [blame] | 829 | ret = IRQ_HANDLED; |
| 830 | } |
Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 831 | |
Uwe Kleine-König | 27e1650 | 2016-03-24 14:24:25 +0100 | [diff] [blame] | 832 | if (sts & USR1_DTRD) { |
| 833 | unsigned long flags; |
| 834 | |
| 835 | if (sts & USR1_DTRD) |
| 836 | writel(USR1_DTRD, sport->port.membase + USR1); |
| 837 | |
| 838 | spin_lock_irqsave(&sport->port.lock, flags); |
| 839 | imx_mctrl_check(sport); |
| 840 | spin_unlock_irqrestore(&sport->port.lock, flags); |
| 841 | |
| 842 | ret = IRQ_HANDLED; |
| 843 | } |
| 844 | |
Uwe Kleine-König | 4d845a6 | 2016-03-24 14:24:21 +0100 | [diff] [blame] | 845 | if (sts & USR1_RTSD) { |
Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 846 | imx_rtsint(irq, dev_id); |
Uwe Kleine-König | 4d845a6 | 2016-03-24 14:24:21 +0100 | [diff] [blame] | 847 | ret = IRQ_HANDLED; |
| 848 | } |
Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 849 | |
Uwe Kleine-König | 4d845a6 | 2016-03-24 14:24:21 +0100 | [diff] [blame] | 850 | if (sts & USR1_AWAKE) { |
Fabio Estevam | db1a9b5 | 2011-12-13 01:23:48 -0200 | [diff] [blame] | 851 | writel(USR1_AWAKE, sport->port.membase + USR1); |
Uwe Kleine-König | 4d845a6 | 2016-03-24 14:24:21 +0100 | [diff] [blame] | 852 | ret = IRQ_HANDLED; |
| 853 | } |
Fabio Estevam | db1a9b5 | 2011-12-13 01:23:48 -0200 | [diff] [blame] | 854 | |
Alexander Stein | f1f836e | 2013-05-14 17:06:07 +0200 | [diff] [blame] | 855 | if (sts2 & USR2_ORE) { |
Alexander Stein | f1f836e | 2013-05-14 17:06:07 +0200 | [diff] [blame] | 856 | sport->port.icount.overrun++; |
Uwe Kleine-König | 91555ce | 2015-02-24 11:17:05 +0100 | [diff] [blame] | 857 | writel(USR2_ORE, sport->port.membase + USR2); |
Uwe Kleine-König | 4d845a6 | 2016-03-24 14:24:21 +0100 | [diff] [blame] | 858 | ret = IRQ_HANDLED; |
Alexander Stein | f1f836e | 2013-05-14 17:06:07 +0200 | [diff] [blame] | 859 | } |
| 860 | |
Uwe Kleine-König | 4d845a6 | 2016-03-24 14:24:21 +0100 | [diff] [blame] | 861 | return ret; |
Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 862 | } |
| 863 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 864 | /* |
| 865 | * Return TIOCSER_TEMT when transmitter is not busy. |
| 866 | */ |
| 867 | static unsigned int imx_tx_empty(struct uart_port *port) |
| 868 | { |
| 869 | struct imx_port *sport = (struct imx_port *)port; |
Huang Shijie | 1ce43e5 | 2013-10-11 18:30:59 +0800 | [diff] [blame] | 870 | unsigned int ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 871 | |
Huang Shijie | 1ce43e5 | 2013-10-11 18:30:59 +0800 | [diff] [blame] | 872 | ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0; |
| 873 | |
| 874 | /* If the TX DMA is working, return 0. */ |
| 875 | if (sport->dma_is_enabled && sport->dma_is_txing) |
| 876 | ret = 0; |
| 877 | |
| 878 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 879 | } |
| 880 | |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 881 | static unsigned int imx_get_mctrl(struct uart_port *port) |
| 882 | { |
| 883 | struct imx_port *sport = (struct imx_port *)port; |
| 884 | unsigned int ret = imx_get_hwmctrl(sport); |
| 885 | |
| 886 | mctrl_gpio_get(sport->gpios, &ret); |
| 887 | |
| 888 | return ret; |
| 889 | } |
| 890 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 891 | static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl) |
| 892 | { |
Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 893 | struct imx_port *sport = (struct imx_port *)port; |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 894 | unsigned long temp; |
| 895 | |
Uwe Kleine-König | 17b8f2a | 2015-02-24 11:17:11 +0100 | [diff] [blame] | 896 | if (!(port->rs485.flags & SER_RS485_ENABLED)) { |
| 897 | temp = readl(sport->port.membase + UCR2); |
| 898 | temp &= ~(UCR2_CTS | UCR2_CTSC); |
| 899 | if (mctrl & TIOCM_RTS) |
| 900 | temp |= UCR2_CTS | UCR2_CTSC; |
| 901 | writel(temp, sport->port.membase + UCR2); |
| 902 | } |
Huang Shijie | 6b471a9 | 2013-11-29 17:29:24 +0800 | [diff] [blame] | 903 | |
Uwe Kleine-König | 90ebc48 | 2015-10-18 21:34:46 +0200 | [diff] [blame] | 904 | temp = readl(sport->port.membase + UCR3) & ~UCR3_DSR; |
| 905 | if (!(mctrl & TIOCM_DTR)) |
| 906 | temp |= UCR3_DSR; |
| 907 | writel(temp, sport->port.membase + UCR3); |
| 908 | |
Huang Shijie | 6b471a9 | 2013-11-29 17:29:24 +0800 | [diff] [blame] | 909 | temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP; |
| 910 | if (mctrl & TIOCM_LOOP) |
| 911 | temp |= UTS_LOOP; |
| 912 | writel(temp, sport->port.membase + uts_reg(sport)); |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 913 | |
| 914 | mctrl_gpio_set(sport->gpios, mctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 915 | } |
| 916 | |
| 917 | /* |
| 918 | * Interrupts always disabled. |
| 919 | */ |
| 920 | static void imx_break_ctl(struct uart_port *port, int break_state) |
| 921 | { |
| 922 | struct imx_port *sport = (struct imx_port *)port; |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 923 | unsigned long flags, temp; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 924 | |
| 925 | spin_lock_irqsave(&sport->port.lock, flags); |
| 926 | |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 927 | temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK; |
| 928 | |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 929 | if (break_state != 0) |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 930 | temp |= UCR1_SNDBRK; |
| 931 | |
| 932 | writel(temp, sport->port.membase + UCR1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 933 | |
| 934 | spin_unlock_irqrestore(&sport->port.lock, flags); |
| 935 | } |
| 936 | |
Uwe Kleine-König | cc56884 | 2015-10-18 21:34:47 +0200 | [diff] [blame] | 937 | /* |
Uwe Kleine-König | cc56884 | 2015-10-18 21:34:47 +0200 | [diff] [blame] | 938 | * This is our per-port timeout handler, for checking the |
| 939 | * modem status signals. |
| 940 | */ |
| 941 | static void imx_timeout(unsigned long data) |
| 942 | { |
| 943 | struct imx_port *sport = (struct imx_port *)data; |
| 944 | unsigned long flags; |
| 945 | |
| 946 | if (sport->port.state) { |
| 947 | spin_lock_irqsave(&sport->port.lock, flags); |
| 948 | imx_mctrl_check(sport); |
| 949 | spin_unlock_irqrestore(&sport->port.lock, flags); |
| 950 | |
| 951 | mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT); |
| 952 | } |
| 953 | } |
| 954 | |
Greg Kroah-Hartman | 351ea50 | 2017-07-17 13:48:58 +0200 | [diff] [blame] | 955 | #define RX_BUF_SIZE (PAGE_SIZE) |
| 956 | |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 957 | /* |
Lucas Stach | 905c0de | 2015-09-04 17:52:41 +0200 | [diff] [blame] | 958 | * There are two kinds of RX DMA interrupts(such as in the MX6Q): |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 959 | * [1] the RX DMA buffer is full. |
Lucas Stach | 905c0de | 2015-09-04 17:52:41 +0200 | [diff] [blame] | 960 | * [2] the aging timer expires |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 961 | * |
Lucas Stach | 905c0de | 2015-09-04 17:52:41 +0200 | [diff] [blame] | 962 | * Condition [2] is triggered when a character has been sitting in the FIFO |
| 963 | * for at least 8 byte durations. |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 964 | */ |
| 965 | static void dma_rx_callback(void *data) |
| 966 | { |
| 967 | struct imx_port *sport = data; |
| 968 | struct dma_chan *chan = sport->dma_chan_rx; |
| 969 | struct scatterlist *sgl = &sport->rx_sgl; |
Huang Shijie | 7cb92fd | 2013-10-15 15:23:40 +0800 | [diff] [blame] | 970 | struct tty_port *port = &sport->port.state->port; |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 971 | struct dma_tx_state state; |
Nandor Han | 9d29723 | 2016-08-08 15:38:27 +0300 | [diff] [blame] | 972 | struct circ_buf *rx_ring = &sport->rx_ring; |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 973 | enum dma_status status; |
Nandor Han | 9d29723 | 2016-08-08 15:38:27 +0300 | [diff] [blame] | 974 | unsigned int w_bytes = 0; |
| 975 | unsigned int r_bytes; |
| 976 | unsigned int bd_size; |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 977 | |
Huang Shijie | f0ef883 | 2013-10-11 18:31:01 +0800 | [diff] [blame] | 978 | status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state); |
Philipp Zabel | 392bcee | 2015-05-19 10:54:09 +0200 | [diff] [blame] | 979 | |
Nandor Han | 9d29723 | 2016-08-08 15:38:27 +0300 | [diff] [blame] | 980 | if (status == DMA_ERROR) { |
| 981 | dev_err(sport->port.dev, "DMA transaction error.\n"); |
Nandor Han | 41d98b5 | 2016-08-08 15:38:28 +0300 | [diff] [blame] | 982 | clear_rx_errors(sport); |
Nandor Han | 9d29723 | 2016-08-08 15:38:27 +0300 | [diff] [blame] | 983 | return; |
Robin Gong | ee5e7c1 | 2014-12-09 18:11:33 +0900 | [diff] [blame] | 984 | } |
Lucas Stach | 976b39c | 2015-09-04 17:52:39 +0200 | [diff] [blame] | 985 | |
Nandor Han | 9d29723 | 2016-08-08 15:38:27 +0300 | [diff] [blame] | 986 | if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) { |
| 987 | |
| 988 | /* |
| 989 | * The state-residue variable represents the empty space |
| 990 | * relative to the entire buffer. Taking this in consideration |
| 991 | * the head is always calculated base on the buffer total |
| 992 | * length - DMA transaction residue. The UART script from the |
| 993 | * SDMA firmware will jump to the next buffer descriptor, |
| 994 | * once a DMA transaction if finalized (IMX53 RM - A.4.1.2.4). |
| 995 | * Taking this in consideration the tail is always at the |
| 996 | * beginning of the buffer descriptor that contains the head. |
| 997 | */ |
| 998 | |
| 999 | /* Calculate the head */ |
| 1000 | rx_ring->head = sg_dma_len(sgl) - state.residue; |
| 1001 | |
| 1002 | /* Calculate the tail. */ |
| 1003 | bd_size = sg_dma_len(sgl) / sport->rx_periods; |
| 1004 | rx_ring->tail = ((rx_ring->head-1) / bd_size) * bd_size; |
| 1005 | |
| 1006 | if (rx_ring->head <= sg_dma_len(sgl) && |
| 1007 | rx_ring->head > rx_ring->tail) { |
| 1008 | |
| 1009 | /* Move data from tail to head */ |
| 1010 | r_bytes = rx_ring->head - rx_ring->tail; |
| 1011 | |
| 1012 | /* CPU claims ownership of RX DMA buffer */ |
| 1013 | dma_sync_sg_for_cpu(sport->port.dev, sgl, 1, |
| 1014 | DMA_FROM_DEVICE); |
| 1015 | |
| 1016 | w_bytes = tty_insert_flip_string(port, |
| 1017 | sport->rx_buf + rx_ring->tail, r_bytes); |
| 1018 | |
| 1019 | /* UART retrieves ownership of RX DMA buffer */ |
| 1020 | dma_sync_sg_for_device(sport->port.dev, sgl, 1, |
| 1021 | DMA_FROM_DEVICE); |
| 1022 | |
| 1023 | if (w_bytes != r_bytes) |
| 1024 | sport->port.icount.buf_overrun++; |
| 1025 | |
| 1026 | sport->port.icount.rx += w_bytes; |
| 1027 | } else { |
| 1028 | WARN_ON(rx_ring->head > sg_dma_len(sgl)); |
| 1029 | WARN_ON(rx_ring->head <= rx_ring->tail); |
| 1030 | } |
| 1031 | } |
| 1032 | |
| 1033 | if (w_bytes) { |
| 1034 | tty_flip_buffer_push(port); |
| 1035 | dev_dbg(sport->port.dev, "We get %d bytes.\n", w_bytes); |
| 1036 | } |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1037 | } |
| 1038 | |
Greg Kroah-Hartman | 351ea50 | 2017-07-17 13:48:58 +0200 | [diff] [blame] | 1039 | /* RX DMA buffer periods */ |
| 1040 | #define RX_DMA_PERIODS 4 |
| 1041 | |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1042 | static int start_rx_dma(struct imx_port *sport) |
| 1043 | { |
| 1044 | struct scatterlist *sgl = &sport->rx_sgl; |
| 1045 | struct dma_chan *chan = sport->dma_chan_rx; |
| 1046 | struct device *dev = sport->port.dev; |
| 1047 | struct dma_async_tx_descriptor *desc; |
| 1048 | int ret; |
| 1049 | |
Nandor Han | 9d29723 | 2016-08-08 15:38:27 +0300 | [diff] [blame] | 1050 | sport->rx_ring.head = 0; |
| 1051 | sport->rx_ring.tail = 0; |
Greg Kroah-Hartman | 351ea50 | 2017-07-17 13:48:58 +0200 | [diff] [blame] | 1052 | sport->rx_periods = RX_DMA_PERIODS; |
Nandor Han | 9d29723 | 2016-08-08 15:38:27 +0300 | [diff] [blame] | 1053 | |
Greg Kroah-Hartman | 351ea50 | 2017-07-17 13:48:58 +0200 | [diff] [blame] | 1054 | sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE); |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1055 | ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE); |
| 1056 | if (ret == 0) { |
| 1057 | dev_err(dev, "DMA mapping error for RX.\n"); |
| 1058 | return -EINVAL; |
| 1059 | } |
Nandor Han | 9d29723 | 2016-08-08 15:38:27 +0300 | [diff] [blame] | 1060 | |
| 1061 | desc = dmaengine_prep_dma_cyclic(chan, sg_dma_address(sgl), |
| 1062 | sg_dma_len(sgl), sg_dma_len(sgl) / sport->rx_periods, |
| 1063 | DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT); |
| 1064 | |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1065 | if (!desc) { |
Dirk Behme | 2464982 | 2014-12-09 18:11:26 +0900 | [diff] [blame] | 1066 | dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE); |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1067 | dev_err(dev, "We cannot prepare for the RX slave dma!\n"); |
| 1068 | return -EINVAL; |
| 1069 | } |
| 1070 | desc->callback = dma_rx_callback; |
| 1071 | desc->callback_param = sport; |
| 1072 | |
| 1073 | dev_dbg(dev, "RX: prepare for the DMA.\n"); |
Nandor Han | 9d29723 | 2016-08-08 15:38:27 +0300 | [diff] [blame] | 1074 | sport->rx_cookie = dmaengine_submit(desc); |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1075 | dma_async_issue_pending(chan); |
| 1076 | return 0; |
| 1077 | } |
| 1078 | |
Nandor Han | 41d98b5 | 2016-08-08 15:38:28 +0300 | [diff] [blame] | 1079 | static void clear_rx_errors(struct imx_port *sport) |
| 1080 | { |
| 1081 | unsigned int status_usr1, status_usr2; |
| 1082 | |
| 1083 | status_usr1 = readl(sport->port.membase + USR1); |
| 1084 | status_usr2 = readl(sport->port.membase + USR2); |
| 1085 | |
| 1086 | if (status_usr2 & USR2_BRCD) { |
| 1087 | sport->port.icount.brk++; |
| 1088 | writel(USR2_BRCD, sport->port.membase + USR2); |
| 1089 | } else if (status_usr1 & USR1_FRAMERR) { |
| 1090 | sport->port.icount.frame++; |
| 1091 | writel(USR1_FRAMERR, sport->port.membase + USR1); |
| 1092 | } else if (status_usr1 & USR1_PARITYERR) { |
| 1093 | sport->port.icount.parity++; |
| 1094 | writel(USR1_PARITYERR, sport->port.membase + USR1); |
| 1095 | } |
| 1096 | |
| 1097 | if (status_usr2 & USR2_ORE) { |
| 1098 | sport->port.icount.overrun++; |
| 1099 | writel(USR2_ORE, sport->port.membase + USR2); |
| 1100 | } |
| 1101 | |
| 1102 | } |
| 1103 | |
Lucas Stach | cc32382 | 2015-09-04 17:52:37 +0200 | [diff] [blame] | 1104 | #define TXTL_DEFAULT 2 /* reset default */ |
| 1105 | #define RXTL_DEFAULT 1 /* reset default */ |
Lucas Stach | 184bd70 | 2015-09-04 17:52:40 +0200 | [diff] [blame] | 1106 | #define TXTL_DMA 8 /* DMA burst setting */ |
| 1107 | #define RXTL_DMA 9 /* DMA burst setting */ |
Lucas Stach | cc32382 | 2015-09-04 17:52:37 +0200 | [diff] [blame] | 1108 | |
| 1109 | static void imx_setup_ufcr(struct imx_port *sport, |
| 1110 | unsigned char txwl, unsigned char rxwl) |
| 1111 | { |
| 1112 | unsigned int val; |
| 1113 | |
| 1114 | /* set receiver / transmitter trigger level */ |
| 1115 | val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE); |
| 1116 | val |= txwl << UFCR_TXTL_SHF | rxwl; |
| 1117 | writel(val, sport->port.membase + UFCR); |
| 1118 | } |
| 1119 | |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1120 | static void imx_uart_dma_exit(struct imx_port *sport) |
| 1121 | { |
| 1122 | if (sport->dma_chan_rx) { |
Fabien Lahoudere | e5e8960 | 2016-09-13 10:17:05 +0200 | [diff] [blame] | 1123 | dmaengine_terminate_sync(sport->dma_chan_rx); |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1124 | dma_release_channel(sport->dma_chan_rx); |
| 1125 | sport->dma_chan_rx = NULL; |
Nandor Han | 9d29723 | 2016-08-08 15:38:27 +0300 | [diff] [blame] | 1126 | sport->rx_cookie = -EINVAL; |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1127 | kfree(sport->rx_buf); |
| 1128 | sport->rx_buf = NULL; |
| 1129 | } |
| 1130 | |
| 1131 | if (sport->dma_chan_tx) { |
Fabien Lahoudere | e5e8960 | 2016-09-13 10:17:05 +0200 | [diff] [blame] | 1132 | dmaengine_terminate_sync(sport->dma_chan_tx); |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1133 | dma_release_channel(sport->dma_chan_tx); |
| 1134 | sport->dma_chan_tx = NULL; |
| 1135 | } |
| 1136 | |
| 1137 | sport->dma_is_inited = 0; |
| 1138 | } |
| 1139 | |
| 1140 | static int imx_uart_dma_init(struct imx_port *sport) |
| 1141 | { |
Huang Shijie | b09c74a | 2013-08-29 16:29:25 +0800 | [diff] [blame] | 1142 | struct dma_slave_config slave_config = {}; |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1143 | struct device *dev = sport->port.dev; |
| 1144 | int ret; |
| 1145 | |
| 1146 | /* Prepare for RX : */ |
| 1147 | sport->dma_chan_rx = dma_request_slave_channel(dev, "rx"); |
| 1148 | if (!sport->dma_chan_rx) { |
| 1149 | dev_dbg(dev, "cannot get the DMA channel.\n"); |
| 1150 | ret = -EINVAL; |
| 1151 | goto err; |
| 1152 | } |
| 1153 | |
| 1154 | slave_config.direction = DMA_DEV_TO_MEM; |
| 1155 | slave_config.src_addr = sport->port.mapbase + URXD0; |
| 1156 | slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; |
Lucas Stach | 184bd70 | 2015-09-04 17:52:40 +0200 | [diff] [blame] | 1157 | /* one byte less than the watermark level to enable the aging timer */ |
| 1158 | slave_config.src_maxburst = RXTL_DMA - 1; |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1159 | ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config); |
| 1160 | if (ret) { |
| 1161 | dev_err(dev, "error in RX dma configuration.\n"); |
| 1162 | goto err; |
| 1163 | } |
| 1164 | |
Greg Kroah-Hartman | 351ea50 | 2017-07-17 13:48:58 +0200 | [diff] [blame] | 1165 | sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL); |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1166 | if (!sport->rx_buf) { |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1167 | ret = -ENOMEM; |
| 1168 | goto err; |
| 1169 | } |
Nandor Han | 9d29723 | 2016-08-08 15:38:27 +0300 | [diff] [blame] | 1170 | sport->rx_ring.buf = sport->rx_buf; |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1171 | |
| 1172 | /* Prepare for TX : */ |
| 1173 | sport->dma_chan_tx = dma_request_slave_channel(dev, "tx"); |
| 1174 | if (!sport->dma_chan_tx) { |
| 1175 | dev_err(dev, "cannot get the TX DMA channel!\n"); |
| 1176 | ret = -EINVAL; |
| 1177 | goto err; |
| 1178 | } |
| 1179 | |
| 1180 | slave_config.direction = DMA_MEM_TO_DEV; |
| 1181 | slave_config.dst_addr = sport->port.mapbase + URTX0; |
| 1182 | slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; |
Lucas Stach | 184bd70 | 2015-09-04 17:52:40 +0200 | [diff] [blame] | 1183 | slave_config.dst_maxburst = TXTL_DMA; |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1184 | ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config); |
| 1185 | if (ret) { |
| 1186 | dev_err(dev, "error in TX dma configuration."); |
| 1187 | goto err; |
| 1188 | } |
| 1189 | |
| 1190 | sport->dma_is_inited = 1; |
| 1191 | |
| 1192 | return 0; |
| 1193 | err: |
| 1194 | imx_uart_dma_exit(sport); |
| 1195 | return ret; |
| 1196 | } |
| 1197 | |
| 1198 | static void imx_enable_dma(struct imx_port *sport) |
| 1199 | { |
| 1200 | unsigned long temp; |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1201 | |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1202 | /* set UCR1 */ |
| 1203 | temp = readl(sport->port.membase + UCR1); |
Lucas Stach | 905c0de | 2015-09-04 17:52:41 +0200 | [diff] [blame] | 1204 | temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN; |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1205 | writel(temp, sport->port.membase + UCR1); |
| 1206 | |
Lucas Stach | 86a04ba | 2015-09-04 17:52:38 +0200 | [diff] [blame] | 1207 | temp = readl(sport->port.membase + UCR2); |
| 1208 | temp |= UCR2_ATEN; |
| 1209 | writel(temp, sport->port.membase + UCR2); |
| 1210 | |
Lucas Stach | 184bd70 | 2015-09-04 17:52:40 +0200 | [diff] [blame] | 1211 | imx_setup_ufcr(sport, TXTL_DMA, RXTL_DMA); |
| 1212 | |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1213 | sport->dma_is_enabled = 1; |
| 1214 | } |
| 1215 | |
| 1216 | static void imx_disable_dma(struct imx_port *sport) |
| 1217 | { |
| 1218 | unsigned long temp; |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1219 | |
| 1220 | /* clear UCR1 */ |
| 1221 | temp = readl(sport->port.membase + UCR1); |
| 1222 | temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN); |
| 1223 | writel(temp, sport->port.membase + UCR1); |
| 1224 | |
| 1225 | /* clear UCR2 */ |
| 1226 | temp = readl(sport->port.membase + UCR2); |
Lucas Stach | 86a04ba | 2015-09-04 17:52:38 +0200 | [diff] [blame] | 1227 | temp &= ~(UCR2_CTSC | UCR2_CTS | UCR2_ATEN); |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1228 | writel(temp, sport->port.membase + UCR2); |
| 1229 | |
Lucas Stach | 184bd70 | 2015-09-04 17:52:40 +0200 | [diff] [blame] | 1230 | imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT); |
| 1231 | |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1232 | sport->dma_is_enabled = 0; |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1233 | } |
| 1234 | |
Valentin Longchamp | 1c5250d | 2010-05-05 11:47:07 +0200 | [diff] [blame] | 1235 | /* half the RX buffer size */ |
| 1236 | #define CTSTL 16 |
| 1237 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1238 | static int imx_startup(struct uart_port *port) |
| 1239 | { |
| 1240 | struct imx_port *sport = (struct imx_port *)port; |
Fabio Estevam | 458e2c8 | 2015-07-27 15:15:59 -0300 | [diff] [blame] | 1241 | int retval, i; |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1242 | unsigned long flags, temp; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1243 | |
Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1244 | retval = clk_prepare_enable(sport->clk_per); |
| 1245 | if (retval) |
Fabio Estevam | cb0f0a5 | 2014-10-27 14:49:38 -0200 | [diff] [blame] | 1246 | return retval; |
Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1247 | retval = clk_prepare_enable(sport->clk_ipg); |
| 1248 | if (retval) { |
| 1249 | clk_disable_unprepare(sport->clk_per); |
Fabio Estevam | cb0f0a5 | 2014-10-27 14:49:38 -0200 | [diff] [blame] | 1250 | return retval; |
Huang Shijie | 0c37550 | 2013-06-09 10:01:19 +0800 | [diff] [blame] | 1251 | } |
Huang Shijie | 28eb427 | 2013-06-04 09:59:33 +0800 | [diff] [blame] | 1252 | |
Lucas Stach | cc32382 | 2015-09-04 17:52:37 +0200 | [diff] [blame] | 1253 | imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1254 | |
| 1255 | /* disable the DREN bit (Data Ready interrupt enable) before |
| 1256 | * requesting IRQs |
| 1257 | */ |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1258 | temp = readl(sport->port.membase + UCR4); |
Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1259 | |
Valentin Longchamp | 1c5250d | 2010-05-05 11:47:07 +0200 | [diff] [blame] | 1260 | /* set the trigger level for CTS */ |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1261 | temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF); |
| 1262 | temp |= CTSTL << UCR4_CTSTL_SHF; |
Valentin Longchamp | 1c5250d | 2010-05-05 11:47:07 +0200 | [diff] [blame] | 1263 | |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1264 | writel(temp & ~UCR4_DREN, sport->port.membase + UCR4); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1265 | |
Lucas Stach | 7e11577 | 2015-09-04 17:52:42 +0200 | [diff] [blame] | 1266 | /* Can we enable the DMA support? */ |
Martyn Welch | 1c06bde6 | 2016-09-01 11:30:46 +0200 | [diff] [blame] | 1267 | if (!uart_console(port) && !sport->dma_is_inited) |
Lucas Stach | 7e11577 | 2015-09-04 17:52:42 +0200 | [diff] [blame] | 1268 | imx_uart_dma_init(sport); |
| 1269 | |
Jiada Wang | 5379418 | 2015-04-13 18:31:43 +0900 | [diff] [blame] | 1270 | spin_lock_irqsave(&sport->port.lock, flags); |
Huang Shijie | 772f899 | 2014-05-21 08:56:28 +0800 | [diff] [blame] | 1271 | /* Reset fifo's and state machines */ |
Fabio Estevam | 458e2c8 | 2015-07-27 15:15:59 -0300 | [diff] [blame] | 1272 | i = 100; |
| 1273 | |
| 1274 | temp = readl(sport->port.membase + UCR2); |
| 1275 | temp &= ~UCR2_SRST; |
| 1276 | writel(temp, sport->port.membase + UCR2); |
| 1277 | |
| 1278 | while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0)) |
| 1279 | udelay(1); |
Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1280 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1281 | /* |
| 1282 | * Finally, clear and enable interrupts |
| 1283 | */ |
Uwe Kleine-König | 27e1650 | 2016-03-24 14:24:25 +0100 | [diff] [blame] | 1284 | writel(USR1_RTSD | USR1_DTRD, sport->port.membase + USR1); |
Uwe Kleine-König | 91555ce | 2015-02-24 11:17:05 +0100 | [diff] [blame] | 1285 | writel(USR2_ORE, sport->port.membase + USR2); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1286 | |
Lucas Stach | 7e11577 | 2015-09-04 17:52:42 +0200 | [diff] [blame] | 1287 | if (sport->dma_is_inited && !sport->dma_is_enabled) |
| 1288 | imx_enable_dma(sport); |
| 1289 | |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1290 | temp = readl(sport->port.membase + UCR1); |
Nandor Han | 6376cd3 | 2017-06-28 15:59:36 +0200 | [diff] [blame] | 1291 | temp |= UCR1_RRDYEN | UCR1_UARTEN; |
| 1292 | if (sport->have_rtscts) |
| 1293 | temp |= UCR1_RTSDEN; |
Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1294 | |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1295 | writel(temp, sport->port.membase + UCR1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1296 | |
Jiada Wang | 6f026d6b | 2014-12-09 18:11:34 +0900 | [diff] [blame] | 1297 | temp = readl(sport->port.membase + UCR4); |
| 1298 | temp |= UCR4_OREN; |
| 1299 | writel(temp, sport->port.membase + UCR4); |
| 1300 | |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1301 | temp = readl(sport->port.membase + UCR2); |
| 1302 | temp |= (UCR2_RXEN | UCR2_TXEN); |
Lucas Stach | bff09b0 | 2013-05-30 15:47:04 +0200 | [diff] [blame] | 1303 | if (!sport->have_rtscts) |
| 1304 | temp |= UCR2_IRTS; |
Uwe Kleine-König | 16804d6 | 2016-03-24 14:24:22 +0100 | [diff] [blame] | 1305 | /* |
| 1306 | * make sure the edge sensitive RTS-irq is disabled, |
| 1307 | * we're using RTSD instead. |
| 1308 | */ |
| 1309 | if (!is_imx1_uart(sport)) |
| 1310 | temp &= ~UCR2_RTSEN; |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1311 | writel(temp, sport->port.membase + UCR2); |
| 1312 | |
Huang Shijie | a496e62 | 2013-07-08 17:14:17 +0800 | [diff] [blame] | 1313 | if (!is_imx1_uart(sport)) { |
Sascha Hauer | 37d6fb6 | 2009-05-27 18:23:48 +0200 | [diff] [blame] | 1314 | temp = readl(sport->port.membase + UCR3); |
Uwe Kleine-König | 16804d6 | 2016-03-24 14:24:22 +0100 | [diff] [blame] | 1315 | |
Uwe Kleine-König | e61c38d | 2017-04-04 11:18:51 +0200 | [diff] [blame] | 1316 | temp |= UCR3_DTRDEN | UCR3_RI | UCR3_DCD; |
Uwe Kleine-König | 16804d6 | 2016-03-24 14:24:22 +0100 | [diff] [blame] | 1317 | |
| 1318 | if (sport->dte_mode) |
Uwe Kleine-König | e61c38d | 2017-04-04 11:18:51 +0200 | [diff] [blame] | 1319 | /* disable broken interrupts */ |
Uwe Kleine-König | 16804d6 | 2016-03-24 14:24:22 +0100 | [diff] [blame] | 1320 | temp &= ~(UCR3_RI | UCR3_DCD); |
| 1321 | |
Sascha Hauer | 37d6fb6 | 2009-05-27 18:23:48 +0200 | [diff] [blame] | 1322 | writel(temp, sport->port.membase + UCR3); |
| 1323 | } |
Marc Kleine-Budde | 4411805 | 2008-07-28 12:10:34 +0200 | [diff] [blame] | 1324 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1325 | /* |
| 1326 | * Enable modem status interrupts |
| 1327 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1328 | imx_enable_ms(&sport->port); |
Peter Senna Tschudin | 18a4208 | 2017-04-07 11:45:24 +0200 | [diff] [blame] | 1329 | |
| 1330 | /* |
Peter Senna Tschudin | 4dec2f1 | 2017-05-14 14:35:15 +0200 | [diff] [blame] | 1331 | * Start RX DMA immediately instead of waiting for RX FIFO interrupts. |
| 1332 | * In our iMX53 the average delay for the first reception dropped from |
| 1333 | * approximately 35000 microseconds to 1000 microseconds. |
Peter Senna Tschudin | 18a4208 | 2017-04-07 11:45:24 +0200 | [diff] [blame] | 1334 | */ |
| 1335 | if (sport->dma_is_enabled) { |
Peter Senna Tschudin | 4dec2f1 | 2017-05-14 14:35:15 +0200 | [diff] [blame] | 1336 | imx_disable_rx_int(sport); |
| 1337 | start_rx_dma(sport); |
Peter Senna Tschudin | 18a4208 | 2017-04-07 11:45:24 +0200 | [diff] [blame] | 1338 | } |
| 1339 | |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1340 | spin_unlock_irqrestore(&sport->port.lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1341 | |
| 1342 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1343 | } |
| 1344 | |
| 1345 | static void imx_shutdown(struct uart_port *port) |
| 1346 | { |
| 1347 | struct imx_port *sport = (struct imx_port *)port; |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1348 | unsigned long temp; |
Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1349 | unsigned long flags; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1350 | |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1351 | if (sport->dma_is_enabled) { |
Nandor Han | 9d29723 | 2016-08-08 15:38:27 +0300 | [diff] [blame] | 1352 | sport->dma_is_rxing = 0; |
| 1353 | sport->dma_is_txing = 0; |
Fabien Lahoudere | e5e8960 | 2016-09-13 10:17:05 +0200 | [diff] [blame] | 1354 | dmaengine_terminate_sync(sport->dma_chan_tx); |
| 1355 | dmaengine_terminate_sync(sport->dma_chan_rx); |
Huang Shijie | a4688bc | 2014-09-19 15:42:57 +0800 | [diff] [blame] | 1356 | |
Jiada Wang | 7363181 | 2014-12-09 18:11:23 +0900 | [diff] [blame] | 1357 | spin_lock_irqsave(&sport->port.lock, flags); |
Huang Shijie | a4688bc | 2014-09-19 15:42:57 +0800 | [diff] [blame] | 1358 | imx_stop_tx(port); |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1359 | imx_stop_rx(port); |
| 1360 | imx_disable_dma(sport); |
Jiada Wang | 7363181 | 2014-12-09 18:11:23 +0900 | [diff] [blame] | 1361 | spin_unlock_irqrestore(&sport->port.lock, flags); |
Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1362 | imx_uart_dma_exit(sport); |
| 1363 | } |
| 1364 | |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 1365 | mctrl_gpio_disable_ms(sport->gpios); |
| 1366 | |
Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1367 | spin_lock_irqsave(&sport->port.lock, flags); |
Fabian Godehardt | 2e14639 | 2009-06-11 14:38:38 +0100 | [diff] [blame] | 1368 | temp = readl(sport->port.membase + UCR2); |
| 1369 | temp &= ~(UCR2_TXEN); |
| 1370 | writel(temp, sport->port.membase + UCR2); |
Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1371 | spin_unlock_irqrestore(&sport->port.lock, flags); |
Fabian Godehardt | 2e14639 | 2009-06-11 14:38:38 +0100 | [diff] [blame] | 1372 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1373 | /* |
| 1374 | * Stop our timer. |
| 1375 | */ |
| 1376 | del_timer_sync(&sport->timer); |
| 1377 | |
| 1378 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1379 | * Disable all interrupts, port and break condition. |
| 1380 | */ |
| 1381 | |
Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1382 | spin_lock_irqsave(&sport->port.lock, flags); |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1383 | temp = readl(sport->port.membase + UCR1); |
| 1384 | temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN); |
Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1385 | |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1386 | writel(temp, sport->port.membase + UCR1); |
Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1387 | spin_unlock_irqrestore(&sport->port.lock, flags); |
Huang Shijie | 28eb427 | 2013-06-04 09:59:33 +0800 | [diff] [blame] | 1388 | |
Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1389 | clk_disable_unprepare(sport->clk_per); |
| 1390 | clk_disable_unprepare(sport->clk_ipg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1391 | } |
| 1392 | |
Huang Shijie | eb56b7e | 2013-10-11 18:30:58 +0800 | [diff] [blame] | 1393 | static void imx_flush_buffer(struct uart_port *port) |
| 1394 | { |
| 1395 | struct imx_port *sport = (struct imx_port *)port; |
Dirk Behme | 82e86ae | 2014-12-09 18:11:27 +0900 | [diff] [blame] | 1396 | struct scatterlist *sgl = &sport->tx_sgl[0]; |
Dirk Behme | a2c718c | 2014-12-09 18:11:31 +0900 | [diff] [blame] | 1397 | unsigned long temp; |
Fabio Estevam | 4f86a95 | 2015-02-07 15:46:41 -0200 | [diff] [blame] | 1398 | int i = 100, ubir, ubmr, uts; |
Huang Shijie | eb56b7e | 2013-10-11 18:30:58 +0800 | [diff] [blame] | 1399 | |
Dirk Behme | 82e86ae | 2014-12-09 18:11:27 +0900 | [diff] [blame] | 1400 | if (!sport->dma_chan_tx) |
| 1401 | return; |
| 1402 | |
| 1403 | sport->tx_bytes = 0; |
| 1404 | dmaengine_terminate_all(sport->dma_chan_tx); |
| 1405 | if (sport->dma_is_txing) { |
| 1406 | dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, |
| 1407 | DMA_TO_DEVICE); |
Dirk Behme | a2c718c | 2014-12-09 18:11:31 +0900 | [diff] [blame] | 1408 | temp = readl(sport->port.membase + UCR1); |
| 1409 | temp &= ~UCR1_TDMAEN; |
| 1410 | writel(temp, sport->port.membase + UCR1); |
Dirk Behme | 82e86ae | 2014-12-09 18:11:27 +0900 | [diff] [blame] | 1411 | sport->dma_is_txing = false; |
Huang Shijie | eb56b7e | 2013-10-11 18:30:58 +0800 | [diff] [blame] | 1412 | } |
Fabio Estevam | 934084a | 2015-01-13 10:00:26 -0200 | [diff] [blame] | 1413 | |
| 1414 | /* |
| 1415 | * According to the Reference Manual description of the UART SRST bit: |
| 1416 | * "Reset the transmit and receive state machines, |
| 1417 | * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD |
| 1418 | * and UTS[6-3]". As we don't need to restore the old values from |
| 1419 | * USR1, USR2, URXD, UTXD, only save/restore the other four registers |
| 1420 | */ |
| 1421 | ubir = readl(sport->port.membase + UBIR); |
| 1422 | ubmr = readl(sport->port.membase + UBMR); |
Fabio Estevam | 934084a | 2015-01-13 10:00:26 -0200 | [diff] [blame] | 1423 | uts = readl(sport->port.membase + IMX21_UTS); |
| 1424 | |
| 1425 | temp = readl(sport->port.membase + UCR2); |
| 1426 | temp &= ~UCR2_SRST; |
| 1427 | writel(temp, sport->port.membase + UCR2); |
| 1428 | |
| 1429 | while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0)) |
| 1430 | udelay(1); |
| 1431 | |
| 1432 | /* Restore the registers */ |
| 1433 | writel(ubir, sport->port.membase + UBIR); |
| 1434 | writel(ubmr, sport->port.membase + UBMR); |
Fabio Estevam | 934084a | 2015-01-13 10:00:26 -0200 | [diff] [blame] | 1435 | writel(uts, sport->port.membase + IMX21_UTS); |
Huang Shijie | eb56b7e | 2013-10-11 18:30:58 +0800 | [diff] [blame] | 1436 | } |
| 1437 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1438 | static void |
Alan Cox | 606d099 | 2006-12-08 02:38:45 -0800 | [diff] [blame] | 1439 | imx_set_termios(struct uart_port *port, struct ktermios *termios, |
| 1440 | struct ktermios *old) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1441 | { |
| 1442 | struct imx_port *sport = (struct imx_port *)port; |
| 1443 | unsigned long flags; |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 1444 | unsigned long ucr2, old_ucr1, old_ucr2; |
| 1445 | unsigned int baud, quot; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1446 | unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8; |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 1447 | unsigned long div, ufcr; |
Oskar Schirmer | 534fca0 | 2009-06-11 14:52:23 +0100 | [diff] [blame] | 1448 | unsigned long num, denom; |
Oskar Schirmer | d7f8d43 | 2009-06-11 14:55:22 +0100 | [diff] [blame] | 1449 | uint64_t tdiv64; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1450 | |
| 1451 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1452 | * We only support CS7 and CS8. |
| 1453 | */ |
| 1454 | while ((termios->c_cflag & CSIZE) != CS7 && |
| 1455 | (termios->c_cflag & CSIZE) != CS8) { |
| 1456 | termios->c_cflag &= ~CSIZE; |
| 1457 | termios->c_cflag |= old_csize; |
| 1458 | old_csize = CS8; |
| 1459 | } |
| 1460 | |
| 1461 | if ((termios->c_cflag & CSIZE) == CS8) |
| 1462 | ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS; |
| 1463 | else |
| 1464 | ucr2 = UCR2_SRST | UCR2_IRTS; |
| 1465 | |
| 1466 | if (termios->c_cflag & CRTSCTS) { |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1467 | if (sport->have_rtscts) { |
Sascha Hauer | 5b80234 | 2006-05-04 14:07:42 +0100 | [diff] [blame] | 1468 | ucr2 &= ~UCR2_IRTS; |
Uwe Kleine-König | 17b8f2a | 2015-02-24 11:17:11 +0100 | [diff] [blame] | 1469 | |
Fabio Estevam | 12fe59f | 2015-03-10 12:46:29 -0300 | [diff] [blame] | 1470 | if (port->rs485.flags & SER_RS485_ENABLED) { |
Uwe Kleine-König | 17b8f2a | 2015-02-24 11:17:11 +0100 | [diff] [blame] | 1471 | /* |
| 1472 | * RTS is mandatory for rs485 operation, so keep |
| 1473 | * it under manual control and keep transmitter |
| 1474 | * disabled. |
| 1475 | */ |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 1476 | if (port->rs485.flags & |
| 1477 | SER_RS485_RTS_AFTER_SEND) |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 1478 | imx_port_rts_active(sport, &ucr2); |
Fabio Estevam | 1a61362 | 2017-01-30 09:12:11 -0200 | [diff] [blame] | 1479 | else |
| 1480 | imx_port_rts_inactive(sport, &ucr2); |
Fabio Estevam | 12fe59f | 2015-03-10 12:46:29 -0300 | [diff] [blame] | 1481 | } else { |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 1482 | imx_port_rts_auto(sport, &ucr2); |
Fabio Estevam | 12fe59f | 2015-03-10 12:46:29 -0300 | [diff] [blame] | 1483 | } |
Sascha Hauer | 5b80234 | 2006-05-04 14:07:42 +0100 | [diff] [blame] | 1484 | } else { |
| 1485 | termios->c_cflag &= ~CRTSCTS; |
| 1486 | } |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 1487 | } else if (port->rs485.flags & SER_RS485_ENABLED) { |
Uwe Kleine-König | 17b8f2a | 2015-02-24 11:17:11 +0100 | [diff] [blame] | 1488 | /* disable transmitter */ |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 1489 | if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND) |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 1490 | imx_port_rts_active(sport, &ucr2); |
Fabio Estevam | 1a61362 | 2017-01-30 09:12:11 -0200 | [diff] [blame] | 1491 | else |
| 1492 | imx_port_rts_inactive(sport, &ucr2); |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 1493 | } |
| 1494 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1495 | |
| 1496 | if (termios->c_cflag & CSTOPB) |
| 1497 | ucr2 |= UCR2_STPB; |
| 1498 | if (termios->c_cflag & PARENB) { |
| 1499 | ucr2 |= UCR2_PREN; |
Matt Reimer | 3261e36 | 2006-01-13 20:51:44 +0000 | [diff] [blame] | 1500 | if (termios->c_cflag & PARODD) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1501 | ucr2 |= UCR2_PROE; |
| 1502 | } |
| 1503 | |
Eric Miao | 995234d | 2011-12-23 05:39:27 +0800 | [diff] [blame] | 1504 | del_timer_sync(&sport->timer); |
| 1505 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1506 | /* |
| 1507 | * Ask the core to calculate the divisor for us. |
| 1508 | */ |
Sascha Hauer | 036bb15 | 2008-07-05 10:02:44 +0200 | [diff] [blame] | 1509 | baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1510 | quot = uart_get_divisor(port, baud); |
| 1511 | |
| 1512 | spin_lock_irqsave(&sport->port.lock, flags); |
| 1513 | |
| 1514 | sport->port.read_status_mask = 0; |
| 1515 | if (termios->c_iflag & INPCK) |
| 1516 | sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR); |
| 1517 | if (termios->c_iflag & (BRKINT | PARMRK)) |
| 1518 | sport->port.read_status_mask |= URXD_BRK; |
| 1519 | |
| 1520 | /* |
| 1521 | * Characters to ignore |
| 1522 | */ |
| 1523 | sport->port.ignore_status_mask = 0; |
| 1524 | if (termios->c_iflag & IGNPAR) |
Eric Nelson | 865cea8 | 2014-12-18 12:37:14 -0700 | [diff] [blame] | 1525 | sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1526 | if (termios->c_iflag & IGNBRK) { |
| 1527 | sport->port.ignore_status_mask |= URXD_BRK; |
| 1528 | /* |
| 1529 | * If we're ignoring parity and break indicators, |
| 1530 | * ignore overruns too (for real raw support). |
| 1531 | */ |
| 1532 | if (termios->c_iflag & IGNPAR) |
| 1533 | sport->port.ignore_status_mask |= URXD_OVRRUN; |
| 1534 | } |
| 1535 | |
Jiada Wang | 55d8693 | 2014-12-09 18:11:22 +0900 | [diff] [blame] | 1536 | if ((termios->c_cflag & CREAD) == 0) |
| 1537 | sport->port.ignore_status_mask |= URXD_DUMMY_READ; |
| 1538 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1539 | /* |
| 1540 | * Update the per-port timeout. |
| 1541 | */ |
| 1542 | uart_update_timeout(port, termios->c_cflag, baud); |
| 1543 | |
| 1544 | /* |
| 1545 | * disable interrupts and drain transmitter |
| 1546 | */ |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1547 | old_ucr1 = readl(sport->port.membase + UCR1); |
| 1548 | writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN), |
| 1549 | sport->port.membase + UCR1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1550 | |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1551 | while (!(readl(sport->port.membase + USR2) & USR2_TXDC)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1552 | barrier(); |
| 1553 | |
| 1554 | /* then, disable everything */ |
Lucas Stach | 86a04ba | 2015-09-04 17:52:38 +0200 | [diff] [blame] | 1555 | old_ucr2 = readl(sport->port.membase + UCR2); |
| 1556 | writel(old_ucr2 & ~(UCR2_TXEN | UCR2_RXEN), |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1557 | sport->port.membase + UCR2); |
Lucas Stach | 86a04ba | 2015-09-04 17:52:38 +0200 | [diff] [blame] | 1558 | old_ucr2 &= (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1559 | |
Uwe Kleine-König | afe9cbb | 2015-02-24 11:17:10 +0100 | [diff] [blame] | 1560 | /* custom-baudrate handling */ |
| 1561 | div = sport->port.uartclk / (baud * 16); |
| 1562 | if (baud == 38400 && quot != div) |
| 1563 | baud = sport->port.uartclk / (quot * 16); |
Hubert Feurstein | 09bd00f | 2013-07-18 18:52:49 +0200 | [diff] [blame] | 1564 | |
Uwe Kleine-König | afe9cbb | 2015-02-24 11:17:10 +0100 | [diff] [blame] | 1565 | div = sport->port.uartclk / (baud * 16); |
| 1566 | if (div > 7) |
| 1567 | div = 7; |
| 1568 | if (!div) |
| 1569 | div = 1; |
Sascha Hauer | 036bb15 | 2008-07-05 10:02:44 +0200 | [diff] [blame] | 1570 | |
Oskar Schirmer | 534fca0 | 2009-06-11 14:52:23 +0100 | [diff] [blame] | 1571 | rational_best_approximation(16 * div * baud, sport->port.uartclk, |
| 1572 | 1 << 16, 1 << 16, &num, &denom); |
Sascha Hauer | 036bb15 | 2008-07-05 10:02:44 +0200 | [diff] [blame] | 1573 | |
Alan Cox | eab4f5a | 2010-06-01 22:52:52 +0200 | [diff] [blame] | 1574 | tdiv64 = sport->port.uartclk; |
| 1575 | tdiv64 *= num; |
| 1576 | do_div(tdiv64, denom * 16 * div); |
| 1577 | tty_termios_encode_baud_rate(termios, |
Sascha Hauer | 1a2c4b3 | 2009-06-16 17:02:15 +0100 | [diff] [blame] | 1578 | (speed_t)tdiv64, (speed_t)tdiv64); |
Oskar Schirmer | d7f8d43 | 2009-06-11 14:55:22 +0100 | [diff] [blame] | 1579 | |
Oskar Schirmer | 534fca0 | 2009-06-11 14:52:23 +0100 | [diff] [blame] | 1580 | num -= 1; |
| 1581 | denom -= 1; |
Sascha Hauer | 036bb15 | 2008-07-05 10:02:44 +0200 | [diff] [blame] | 1582 | |
| 1583 | ufcr = readl(sport->port.membase + UFCR); |
Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1584 | ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div); |
Sascha Hauer | 036bb15 | 2008-07-05 10:02:44 +0200 | [diff] [blame] | 1585 | writel(ufcr, sport->port.membase + UFCR); |
| 1586 | |
Oskar Schirmer | 534fca0 | 2009-06-11 14:52:23 +0100 | [diff] [blame] | 1587 | writel(num, sport->port.membase + UBIR); |
| 1588 | writel(denom, sport->port.membase + UBMR); |
| 1589 | |
Huang Shijie | a496e62 | 2013-07-08 17:14:17 +0800 | [diff] [blame] | 1590 | if (!is_imx1_uart(sport)) |
Sascha Hauer | 37d6fb6 | 2009-05-27 18:23:48 +0200 | [diff] [blame] | 1591 | writel(sport->port.uartclk / div / 1000, |
Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 1592 | sport->port.membase + IMX21_ONEMS); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1593 | |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1594 | writel(old_ucr1, sport->port.membase + UCR1); |
| 1595 | |
| 1596 | /* set the parity, stop bits and data size */ |
Lucas Stach | 86a04ba | 2015-09-04 17:52:38 +0200 | [diff] [blame] | 1597 | writel(ucr2 | old_ucr2, sport->port.membase + UCR2); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1598 | |
| 1599 | if (UART_ENABLE_MS(&sport->port, termios->c_cflag)) |
| 1600 | imx_enable_ms(&sport->port); |
| 1601 | |
| 1602 | spin_unlock_irqrestore(&sport->port.lock, flags); |
| 1603 | } |
| 1604 | |
| 1605 | static const char *imx_type(struct uart_port *port) |
| 1606 | { |
| 1607 | struct imx_port *sport = (struct imx_port *)port; |
| 1608 | |
| 1609 | return sport->port.type == PORT_IMX ? "IMX" : NULL; |
| 1610 | } |
| 1611 | |
| 1612 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1613 | * Configure/autoconfigure the port. |
| 1614 | */ |
| 1615 | static void imx_config_port(struct uart_port *port, int flags) |
| 1616 | { |
| 1617 | struct imx_port *sport = (struct imx_port *)port; |
| 1618 | |
Alexander Shiyan | da82f99 | 2014-02-22 16:01:33 +0400 | [diff] [blame] | 1619 | if (flags & UART_CONFIG_TYPE) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1620 | sport->port.type = PORT_IMX; |
| 1621 | } |
| 1622 | |
| 1623 | /* |
| 1624 | * Verify the new serial_struct (for TIOCSSERIAL). |
| 1625 | * The only change we allow are to the flags and type, and |
| 1626 | * even then only between PORT_IMX and PORT_UNKNOWN |
| 1627 | */ |
| 1628 | static int |
| 1629 | imx_verify_port(struct uart_port *port, struct serial_struct *ser) |
| 1630 | { |
| 1631 | struct imx_port *sport = (struct imx_port *)port; |
| 1632 | int ret = 0; |
| 1633 | |
| 1634 | if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX) |
| 1635 | ret = -EINVAL; |
| 1636 | if (sport->port.irq != ser->irq) |
| 1637 | ret = -EINVAL; |
| 1638 | if (ser->io_type != UPIO_MEM) |
| 1639 | ret = -EINVAL; |
| 1640 | if (sport->port.uartclk / 16 != ser->baud_base) |
| 1641 | ret = -EINVAL; |
Olof Johansson | a50c44c | 2013-09-11 21:27:53 -0700 | [diff] [blame] | 1642 | if (sport->port.mapbase != (unsigned long)ser->iomem_base) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1643 | ret = -EINVAL; |
| 1644 | if (sport->port.iobase != ser->port) |
| 1645 | ret = -EINVAL; |
| 1646 | if (ser->hub6 != 0) |
| 1647 | ret = -EINVAL; |
| 1648 | return ret; |
| 1649 | } |
| 1650 | |
Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1651 | #if defined(CONFIG_CONSOLE_POLL) |
Daniel Thompson | 6b8bdad | 2014-10-28 09:28:08 +0100 | [diff] [blame] | 1652 | |
| 1653 | static int imx_poll_init(struct uart_port *port) |
| 1654 | { |
| 1655 | struct imx_port *sport = (struct imx_port *)port; |
| 1656 | unsigned long flags; |
| 1657 | unsigned long temp; |
| 1658 | int retval; |
| 1659 | |
| 1660 | retval = clk_prepare_enable(sport->clk_ipg); |
| 1661 | if (retval) |
| 1662 | return retval; |
| 1663 | retval = clk_prepare_enable(sport->clk_per); |
| 1664 | if (retval) |
| 1665 | clk_disable_unprepare(sport->clk_ipg); |
| 1666 | |
Lucas Stach | cc32382 | 2015-09-04 17:52:37 +0200 | [diff] [blame] | 1667 | imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT); |
Daniel Thompson | 6b8bdad | 2014-10-28 09:28:08 +0100 | [diff] [blame] | 1668 | |
| 1669 | spin_lock_irqsave(&sport->port.lock, flags); |
| 1670 | |
| 1671 | temp = readl(sport->port.membase + UCR1); |
| 1672 | if (is_imx1_uart(sport)) |
| 1673 | temp |= IMX1_UCR1_UARTCLKEN; |
| 1674 | temp |= UCR1_UARTEN | UCR1_RRDYEN; |
| 1675 | temp &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN); |
| 1676 | writel(temp, sport->port.membase + UCR1); |
| 1677 | |
| 1678 | temp = readl(sport->port.membase + UCR2); |
| 1679 | temp |= UCR2_RXEN; |
| 1680 | writel(temp, sport->port.membase + UCR2); |
| 1681 | |
| 1682 | spin_unlock_irqrestore(&sport->port.lock, flags); |
| 1683 | |
| 1684 | return 0; |
| 1685 | } |
| 1686 | |
Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1687 | static int imx_poll_get_char(struct uart_port *port) |
| 1688 | { |
Daniel Thompson | f968ef3 | 2014-10-28 09:28:07 +0100 | [diff] [blame] | 1689 | if (!(readl_relaxed(port->membase + USR2) & USR2_RDR)) |
Dirk Behme | 26c4741 | 2014-09-03 12:33:53 +0100 | [diff] [blame] | 1690 | return NO_POLL_CHAR; |
Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1691 | |
Daniel Thompson | f968ef3 | 2014-10-28 09:28:07 +0100 | [diff] [blame] | 1692 | return readl_relaxed(port->membase + URXD0) & URXD_RX_DATA; |
Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1693 | } |
| 1694 | |
| 1695 | static void imx_poll_put_char(struct uart_port *port, unsigned char c) |
| 1696 | { |
Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1697 | unsigned int status; |
| 1698 | |
Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1699 | /* drain */ |
| 1700 | do { |
Daniel Thompson | f968ef3 | 2014-10-28 09:28:07 +0100 | [diff] [blame] | 1701 | status = readl_relaxed(port->membase + USR1); |
Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1702 | } while (~status & USR1_TRDY); |
| 1703 | |
| 1704 | /* write */ |
Daniel Thompson | f968ef3 | 2014-10-28 09:28:07 +0100 | [diff] [blame] | 1705 | writel_relaxed(c, port->membase + URTX0); |
Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1706 | |
| 1707 | /* flush */ |
| 1708 | do { |
Daniel Thompson | f968ef3 | 2014-10-28 09:28:07 +0100 | [diff] [blame] | 1709 | status = readl_relaxed(port->membase + USR2); |
Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1710 | } while (~status & USR2_TXDC); |
Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1711 | } |
| 1712 | #endif |
| 1713 | |
Uwe Kleine-König | 17b8f2a | 2015-02-24 11:17:11 +0100 | [diff] [blame] | 1714 | static int imx_rs485_config(struct uart_port *port, |
| 1715 | struct serial_rs485 *rs485conf) |
| 1716 | { |
| 1717 | struct imx_port *sport = (struct imx_port *)port; |
Baruch Siach | 7d1cadc | 2016-02-29 14:34:10 +0200 | [diff] [blame] | 1718 | unsigned long temp; |
Uwe Kleine-König | 17b8f2a | 2015-02-24 11:17:11 +0100 | [diff] [blame] | 1719 | |
| 1720 | /* unimplemented */ |
| 1721 | rs485conf->delay_rts_before_send = 0; |
| 1722 | rs485conf->delay_rts_after_send = 0; |
Uwe Kleine-König | 17b8f2a | 2015-02-24 11:17:11 +0100 | [diff] [blame] | 1723 | |
| 1724 | /* RTS is required to control the transmitter */ |
Fabio Estevam | 7b7e8e8 | 2017-01-07 19:29:13 -0200 | [diff] [blame] | 1725 | if (!sport->have_rtscts && !sport->have_rtsgpio) |
Uwe Kleine-König | 17b8f2a | 2015-02-24 11:17:11 +0100 | [diff] [blame] | 1726 | rs485conf->flags &= ~SER_RS485_ENABLED; |
| 1727 | |
| 1728 | if (rs485conf->flags & SER_RS485_ENABLED) { |
Uwe Kleine-König | 17b8f2a | 2015-02-24 11:17:11 +0100 | [diff] [blame] | 1729 | /* disable transmitter */ |
| 1730 | temp = readl(sport->port.membase + UCR2); |
Uwe Kleine-König | 17b8f2a | 2015-02-24 11:17:11 +0100 | [diff] [blame] | 1731 | if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND) |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 1732 | imx_port_rts_active(sport, &temp); |
Fabio Estevam | 1a61362 | 2017-01-30 09:12:11 -0200 | [diff] [blame] | 1733 | else |
| 1734 | imx_port_rts_inactive(sport, &temp); |
Uwe Kleine-König | 17b8f2a | 2015-02-24 11:17:11 +0100 | [diff] [blame] | 1735 | writel(temp, sport->port.membase + UCR2); |
| 1736 | } |
| 1737 | |
Baruch Siach | 7d1cadc | 2016-02-29 14:34:10 +0200 | [diff] [blame] | 1738 | /* Make sure Rx is enabled in case Tx is active with Rx disabled */ |
| 1739 | if (!(rs485conf->flags & SER_RS485_ENABLED) || |
| 1740 | rs485conf->flags & SER_RS485_RX_DURING_TX) { |
| 1741 | temp = readl(sport->port.membase + UCR2); |
| 1742 | temp |= UCR2_RXEN; |
| 1743 | writel(temp, sport->port.membase + UCR2); |
| 1744 | } |
| 1745 | |
Uwe Kleine-König | 17b8f2a | 2015-02-24 11:17:11 +0100 | [diff] [blame] | 1746 | port->rs485 = *rs485conf; |
| 1747 | |
| 1748 | return 0; |
| 1749 | } |
| 1750 | |
Julia Lawall | 069a47e | 2016-09-01 19:51:35 +0200 | [diff] [blame] | 1751 | static const struct uart_ops imx_pops = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1752 | .tx_empty = imx_tx_empty, |
| 1753 | .set_mctrl = imx_set_mctrl, |
| 1754 | .get_mctrl = imx_get_mctrl, |
| 1755 | .stop_tx = imx_stop_tx, |
| 1756 | .start_tx = imx_start_tx, |
| 1757 | .stop_rx = imx_stop_rx, |
| 1758 | .enable_ms = imx_enable_ms, |
| 1759 | .break_ctl = imx_break_ctl, |
| 1760 | .startup = imx_startup, |
| 1761 | .shutdown = imx_shutdown, |
Huang Shijie | eb56b7e | 2013-10-11 18:30:58 +0800 | [diff] [blame] | 1762 | .flush_buffer = imx_flush_buffer, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1763 | .set_termios = imx_set_termios, |
| 1764 | .type = imx_type, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1765 | .config_port = imx_config_port, |
| 1766 | .verify_port = imx_verify_port, |
Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1767 | #if defined(CONFIG_CONSOLE_POLL) |
Daniel Thompson | 6b8bdad | 2014-10-28 09:28:08 +0100 | [diff] [blame] | 1768 | .poll_init = imx_poll_init, |
Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1769 | .poll_get_char = imx_poll_get_char, |
| 1770 | .poll_put_char = imx_poll_put_char, |
| 1771 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1772 | }; |
| 1773 | |
Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1774 | static struct imx_port *imx_ports[UART_NR]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1775 | |
| 1776 | #ifdef CONFIG_SERIAL_IMX_CONSOLE |
Russell King | d358788 | 2006-03-20 20:00:09 +0000 | [diff] [blame] | 1777 | static void imx_console_putchar(struct uart_port *port, int ch) |
| 1778 | { |
| 1779 | struct imx_port *sport = (struct imx_port *)port; |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1780 | |
Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 1781 | while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL) |
Russell King | d358788 | 2006-03-20 20:00:09 +0000 | [diff] [blame] | 1782 | barrier(); |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1783 | |
| 1784 | writel(ch, sport->port.membase + URTX0); |
Russell King | d358788 | 2006-03-20 20:00:09 +0000 | [diff] [blame] | 1785 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1786 | |
| 1787 | /* |
| 1788 | * Interrupts are disabled on entering |
| 1789 | */ |
| 1790 | static void |
| 1791 | imx_console_write(struct console *co, const char *s, unsigned int count) |
| 1792 | { |
Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1793 | struct imx_port *sport = imx_ports[co->index]; |
Dirk Behme | 0ad5a81 | 2011-12-22 09:57:52 +0100 | [diff] [blame] | 1794 | struct imx_port_ucrs old_ucr; |
| 1795 | unsigned int ucr1; |
Shawn Guo | f30e826 | 2013-02-18 13:15:36 +0800 | [diff] [blame] | 1796 | unsigned long flags = 0; |
Thomas Gleixner | 677fe55 | 2013-02-14 21:01:06 +0100 | [diff] [blame] | 1797 | int locked = 1; |
Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1798 | int retval; |
| 1799 | |
Fabio Estevam | 0c727a4 | 2015-08-18 12:43:12 -0300 | [diff] [blame] | 1800 | retval = clk_enable(sport->clk_per); |
Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1801 | if (retval) |
| 1802 | return; |
Fabio Estevam | 0c727a4 | 2015-08-18 12:43:12 -0300 | [diff] [blame] | 1803 | retval = clk_enable(sport->clk_ipg); |
Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1804 | if (retval) { |
Fabio Estevam | 0c727a4 | 2015-08-18 12:43:12 -0300 | [diff] [blame] | 1805 | clk_disable(sport->clk_per); |
Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1806 | return; |
| 1807 | } |
Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1808 | |
Thomas Gleixner | 677fe55 | 2013-02-14 21:01:06 +0100 | [diff] [blame] | 1809 | if (sport->port.sysrq) |
| 1810 | locked = 0; |
| 1811 | else if (oops_in_progress) |
| 1812 | locked = spin_trylock_irqsave(&sport->port.lock, flags); |
| 1813 | else |
| 1814 | spin_lock_irqsave(&sport->port.lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1815 | |
| 1816 | /* |
Dirk Behme | 0ad5a81 | 2011-12-22 09:57:52 +0100 | [diff] [blame] | 1817 | * First, save UCR1/2/3 and then disable interrupts |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1818 | */ |
Dirk Behme | 0ad5a81 | 2011-12-22 09:57:52 +0100 | [diff] [blame] | 1819 | imx_port_ucrs_save(&sport->port, &old_ucr); |
| 1820 | ucr1 = old_ucr.ucr1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1821 | |
Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 1822 | if (is_imx1_uart(sport)) |
| 1823 | ucr1 |= IMX1_UCR1_UARTCLKEN; |
Sascha Hauer | 37d6fb6 | 2009-05-27 18:23:48 +0200 | [diff] [blame] | 1824 | ucr1 |= UCR1_UARTEN; |
| 1825 | ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN); |
| 1826 | |
| 1827 | writel(ucr1, sport->port.membase + UCR1); |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1828 | |
Dirk Behme | 0ad5a81 | 2011-12-22 09:57:52 +0100 | [diff] [blame] | 1829 | writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1830 | |
Russell King | d358788 | 2006-03-20 20:00:09 +0000 | [diff] [blame] | 1831 | uart_console_write(&sport->port, s, count, imx_console_putchar); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1832 | |
| 1833 | /* |
| 1834 | * Finally, wait for transmitter to become empty |
Dirk Behme | 0ad5a81 | 2011-12-22 09:57:52 +0100 | [diff] [blame] | 1835 | * and restore UCR1/2/3 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1836 | */ |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1837 | while (!(readl(sport->port.membase + USR2) & USR2_TXDC)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1838 | |
Dirk Behme | 0ad5a81 | 2011-12-22 09:57:52 +0100 | [diff] [blame] | 1839 | imx_port_ucrs_restore(&sport->port, &old_ucr); |
Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1840 | |
Thomas Gleixner | 677fe55 | 2013-02-14 21:01:06 +0100 | [diff] [blame] | 1841 | if (locked) |
| 1842 | spin_unlock_irqrestore(&sport->port.lock, flags); |
Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1843 | |
Fabio Estevam | 0c727a4 | 2015-08-18 12:43:12 -0300 | [diff] [blame] | 1844 | clk_disable(sport->clk_ipg); |
| 1845 | clk_disable(sport->clk_per); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1846 | } |
| 1847 | |
| 1848 | /* |
| 1849 | * If the port was already initialised (eg, by a boot loader), |
| 1850 | * try to determine the current setup. |
| 1851 | */ |
| 1852 | static void __init |
| 1853 | imx_console_get_options(struct imx_port *sport, int *baud, |
| 1854 | int *parity, int *bits) |
| 1855 | { |
Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 1856 | |
Roel Kluin | 2e2eb50 | 2009-12-09 12:31:36 -0800 | [diff] [blame] | 1857 | if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1858 | /* ok, the port was enabled */ |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1859 | unsigned int ucr2, ubir, ubmr, uartclk; |
Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 1860 | unsigned int baud_raw; |
| 1861 | unsigned int ucfr_rfdiv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1862 | |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1863 | ucr2 = readl(sport->port.membase + UCR2); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1864 | |
| 1865 | *parity = 'n'; |
| 1866 | if (ucr2 & UCR2_PREN) { |
| 1867 | if (ucr2 & UCR2_PROE) |
| 1868 | *parity = 'o'; |
| 1869 | else |
| 1870 | *parity = 'e'; |
| 1871 | } |
| 1872 | |
| 1873 | if (ucr2 & UCR2_WS) |
| 1874 | *bits = 8; |
| 1875 | else |
| 1876 | *bits = 7; |
| 1877 | |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1878 | ubir = readl(sport->port.membase + UBIR) & 0xffff; |
| 1879 | ubmr = readl(sport->port.membase + UBMR) & 0xffff; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1880 | |
Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1881 | ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7; |
Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 1882 | if (ucfr_rfdiv == 6) |
| 1883 | ucfr_rfdiv = 7; |
| 1884 | else |
| 1885 | ucfr_rfdiv = 6 - ucfr_rfdiv; |
| 1886 | |
Sascha Hauer | 3a9465f | 2012-03-07 09:31:43 +0100 | [diff] [blame] | 1887 | uartclk = clk_get_rate(sport->clk_per); |
Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 1888 | uartclk /= ucfr_rfdiv; |
| 1889 | |
| 1890 | { /* |
| 1891 | * The next code provides exact computation of |
| 1892 | * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1)) |
| 1893 | * without need of float support or long long division, |
| 1894 | * which would be required to prevent 32bit arithmetic overflow |
| 1895 | */ |
| 1896 | unsigned int mul = ubir + 1; |
| 1897 | unsigned int div = 16 * (ubmr + 1); |
| 1898 | unsigned int rem = uartclk % div; |
| 1899 | |
| 1900 | baud_raw = (uartclk / div) * mul; |
| 1901 | baud_raw += (rem * mul + div / 2) / div; |
| 1902 | *baud = (baud_raw + 50) / 100 * 100; |
| 1903 | } |
| 1904 | |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1905 | if (*baud != baud_raw) |
Sachin Kamat | 50bbdba | 2013-01-07 10:25:05 +0530 | [diff] [blame] | 1906 | pr_info("Console IMX rounded baud rate from %d to %d\n", |
Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 1907 | baud_raw, *baud); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1908 | } |
| 1909 | } |
| 1910 | |
| 1911 | static int __init |
| 1912 | imx_console_setup(struct console *co, char *options) |
| 1913 | { |
| 1914 | struct imx_port *sport; |
| 1915 | int baud = 9600; |
| 1916 | int bits = 8; |
| 1917 | int parity = 'n'; |
| 1918 | int flow = 'n'; |
Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1919 | int retval; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1920 | |
| 1921 | /* |
| 1922 | * Check whether an invalid uart number has been specified, and |
| 1923 | * if so, search for the first available port that does have |
| 1924 | * console support. |
| 1925 | */ |
| 1926 | if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports)) |
| 1927 | co->index = 0; |
Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1928 | sport = imx_ports[co->index]; |
Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1929 | if (sport == NULL) |
Eric Lammerts | e76afc4 | 2009-05-19 20:53:20 -0400 | [diff] [blame] | 1930 | return -ENODEV; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1931 | |
Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1932 | /* For setting the registers, we only need to enable the ipg clock. */ |
| 1933 | retval = clk_prepare_enable(sport->clk_ipg); |
| 1934 | if (retval) |
| 1935 | goto error_console; |
| 1936 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1937 | if (options) |
| 1938 | uart_parse_options(options, &baud, &parity, &bits, &flow); |
| 1939 | else |
| 1940 | imx_console_get_options(sport, &baud, &parity, &bits); |
| 1941 | |
Lucas Stach | cc32382 | 2015-09-04 17:52:37 +0200 | [diff] [blame] | 1942 | imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT); |
Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 1943 | |
Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1944 | retval = uart_set_options(&sport->port, co, baud, parity, bits, flow); |
| 1945 | |
Fabio Estevam | 0c727a4 | 2015-08-18 12:43:12 -0300 | [diff] [blame] | 1946 | clk_disable(sport->clk_ipg); |
| 1947 | if (retval) { |
| 1948 | clk_unprepare(sport->clk_ipg); |
| 1949 | goto error_console; |
| 1950 | } |
| 1951 | |
| 1952 | retval = clk_prepare(sport->clk_per); |
| 1953 | if (retval) |
| 1954 | clk_disable_unprepare(sport->clk_ipg); |
Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1955 | |
| 1956 | error_console: |
| 1957 | return retval; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1958 | } |
| 1959 | |
Vincent Sanders | 9f4426d | 2005-10-01 22:56:34 +0100 | [diff] [blame] | 1960 | static struct uart_driver imx_reg; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1961 | static struct console imx_console = { |
Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 1962 | .name = DEV_NAME, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1963 | .write = imx_console_write, |
| 1964 | .device = uart_console_device, |
| 1965 | .setup = imx_console_setup, |
| 1966 | .flags = CON_PRINTBUFFER, |
| 1967 | .index = -1, |
| 1968 | .data = &imx_reg, |
| 1969 | }; |
| 1970 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1971 | #define IMX_CONSOLE &imx_console |
Lucas Stach | 913c6c0 | 2015-08-28 11:56:19 +0200 | [diff] [blame] | 1972 | |
| 1973 | #ifdef CONFIG_OF |
| 1974 | static void imx_console_early_putchar(struct uart_port *port, int ch) |
| 1975 | { |
| 1976 | while (readl_relaxed(port->membase + IMX21_UTS) & UTS_TXFULL) |
| 1977 | cpu_relax(); |
| 1978 | |
| 1979 | writel_relaxed(ch, port->membase + URTX0); |
| 1980 | } |
| 1981 | |
| 1982 | static void imx_console_early_write(struct console *con, const char *s, |
| 1983 | unsigned count) |
| 1984 | { |
| 1985 | struct earlycon_device *dev = con->data; |
| 1986 | |
| 1987 | uart_console_write(&dev->port, s, count, imx_console_early_putchar); |
| 1988 | } |
| 1989 | |
| 1990 | static int __init |
| 1991 | imx_console_early_setup(struct earlycon_device *dev, const char *opt) |
| 1992 | { |
| 1993 | if (!dev->port.membase) |
| 1994 | return -ENODEV; |
| 1995 | |
| 1996 | dev->con->write = imx_console_early_write; |
| 1997 | |
| 1998 | return 0; |
| 1999 | } |
| 2000 | OF_EARLYCON_DECLARE(ec_imx6q, "fsl,imx6q-uart", imx_console_early_setup); |
| 2001 | OF_EARLYCON_DECLARE(ec_imx21, "fsl,imx21-uart", imx_console_early_setup); |
| 2002 | #endif |
| 2003 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2004 | #else |
| 2005 | #define IMX_CONSOLE NULL |
| 2006 | #endif |
| 2007 | |
| 2008 | static struct uart_driver imx_reg = { |
| 2009 | .owner = THIS_MODULE, |
| 2010 | .driver_name = DRIVER_NAME, |
Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 2011 | .dev_name = DEV_NAME, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2012 | .major = SERIAL_IMX_MAJOR, |
| 2013 | .minor = MINOR_START, |
| 2014 | .nr = ARRAY_SIZE(imx_ports), |
| 2015 | .cons = IMX_CONSOLE, |
| 2016 | }; |
| 2017 | |
Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 2018 | #ifdef CONFIG_OF |
Uwe Kleine-König | 20bb809 | 2011-12-15 09:16:34 +0100 | [diff] [blame] | 2019 | /* |
| 2020 | * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it |
| 2021 | * could successfully get all information from dt or a negative errno. |
| 2022 | */ |
Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 2023 | static int serial_imx_probe_dt(struct imx_port *sport, |
| 2024 | struct platform_device *pdev) |
| 2025 | { |
| 2026 | struct device_node *np = pdev->dev.of_node; |
Shawn Guo | ff05967 | 2011-09-22 14:48:13 +0800 | [diff] [blame] | 2027 | int ret; |
Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 2028 | |
LABBE Corentin | 5f8b904 | 2015-11-24 15:36:57 +0100 | [diff] [blame] | 2029 | sport->devdata = of_device_get_match_data(&pdev->dev); |
| 2030 | if (!sport->devdata) |
Uwe Kleine-König | 20bb809 | 2011-12-15 09:16:34 +0100 | [diff] [blame] | 2031 | /* no device tree device */ |
| 2032 | return 1; |
Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 2033 | |
Shawn Guo | ff05967 | 2011-09-22 14:48:13 +0800 | [diff] [blame] | 2034 | ret = of_alias_get_id(np, "serial"); |
| 2035 | if (ret < 0) { |
| 2036 | dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret); |
Uwe Kleine-König | a197a19 | 2011-12-14 21:26:51 +0100 | [diff] [blame] | 2037 | return ret; |
Shawn Guo | ff05967 | 2011-09-22 14:48:13 +0800 | [diff] [blame] | 2038 | } |
| 2039 | sport->port.line = ret; |
Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 2040 | |
Geert Uytterhoeven | 1006ed7 | 2016-04-22 17:22:21 +0200 | [diff] [blame] | 2041 | if (of_get_property(np, "uart-has-rtscts", NULL) || |
| 2042 | of_get_property(np, "fsl,uart-has-rtscts", NULL) /* deprecated */) |
Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 2043 | sport->have_rtscts = 1; |
| 2044 | |
Huang Shijie | 20ff2fe | 2013-05-30 14:07:12 +0800 | [diff] [blame] | 2045 | if (of_get_property(np, "fsl,dte-mode", NULL)) |
| 2046 | sport->dte_mode = 1; |
| 2047 | |
Fabio Estevam | 7b7e8e8 | 2017-01-07 19:29:13 -0200 | [diff] [blame] | 2048 | if (of_get_property(np, "rts-gpios", NULL)) |
| 2049 | sport->have_rtsgpio = 1; |
| 2050 | |
Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 2051 | return 0; |
| 2052 | } |
| 2053 | #else |
| 2054 | static inline int serial_imx_probe_dt(struct imx_port *sport, |
| 2055 | struct platform_device *pdev) |
| 2056 | { |
Uwe Kleine-König | 20bb809 | 2011-12-15 09:16:34 +0100 | [diff] [blame] | 2057 | return 1; |
Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 2058 | } |
| 2059 | #endif |
| 2060 | |
| 2061 | static void serial_imx_probe_pdata(struct imx_port *sport, |
| 2062 | struct platform_device *pdev) |
| 2063 | { |
Jingoo Han | 574de55 | 2013-07-30 17:06:57 +0900 | [diff] [blame] | 2064 | struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev); |
Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 2065 | |
| 2066 | sport->port.line = pdev->id; |
| 2067 | sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data; |
| 2068 | |
| 2069 | if (!pdata) |
| 2070 | return; |
| 2071 | |
| 2072 | if (pdata->flags & IMXUART_HAVE_RTSCTS) |
| 2073 | sport->have_rtscts = 1; |
Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 2074 | } |
| 2075 | |
Sascha Hauer | 2582d8c | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 2076 | static int serial_imx_probe(struct platform_device *pdev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2077 | { |
Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 2078 | struct imx_port *sport; |
Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 2079 | void __iomem *base; |
Fabio Estevam | 8a61f0c | 2015-06-17 17:35:43 -0300 | [diff] [blame] | 2080 | int ret = 0, reg; |
Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 2081 | struct resource *res; |
Uwe Kleine-König | 842633b | 2015-02-24 11:17:07 +0100 | [diff] [blame] | 2082 | int txirq, rxirq, rtsirq; |
Sascha Hauer | 5b80234 | 2006-05-04 14:07:42 +0100 | [diff] [blame] | 2083 | |
Sachin Kamat | 42d3419 | 2013-01-07 10:25:06 +0530 | [diff] [blame] | 2084 | sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL); |
Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 2085 | if (!sport) |
| 2086 | return -ENOMEM; |
| 2087 | |
Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 2088 | ret = serial_imx_probe_dt(sport, pdev); |
Uwe Kleine-König | 20bb809 | 2011-12-15 09:16:34 +0100 | [diff] [blame] | 2089 | if (ret > 0) |
Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 2090 | serial_imx_probe_pdata(sport, pdev); |
Uwe Kleine-König | 20bb809 | 2011-12-15 09:16:34 +0100 | [diff] [blame] | 2091 | else if (ret < 0) |
Sachin Kamat | 42d3419 | 2013-01-07 10:25:06 +0530 | [diff] [blame] | 2092 | return ret; |
Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 2093 | |
Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 2094 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
Alexander Shiyan | da82f99 | 2014-02-22 16:01:33 +0400 | [diff] [blame] | 2095 | base = devm_ioremap_resource(&pdev->dev, res); |
| 2096 | if (IS_ERR(base)) |
| 2097 | return PTR_ERR(base); |
Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 2098 | |
Uwe Kleine-König | 842633b | 2015-02-24 11:17:07 +0100 | [diff] [blame] | 2099 | rxirq = platform_get_irq(pdev, 0); |
| 2100 | txirq = platform_get_irq(pdev, 1); |
| 2101 | rtsirq = platform_get_irq(pdev, 2); |
| 2102 | |
Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 2103 | sport->port.dev = &pdev->dev; |
| 2104 | sport->port.mapbase = res->start; |
| 2105 | sport->port.membase = base; |
| 2106 | sport->port.type = PORT_IMX, |
| 2107 | sport->port.iotype = UPIO_MEM; |
Uwe Kleine-König | 842633b | 2015-02-24 11:17:07 +0100 | [diff] [blame] | 2108 | sport->port.irq = rxirq; |
Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 2109 | sport->port.fifosize = 32; |
| 2110 | sport->port.ops = &imx_pops; |
Uwe Kleine-König | 17b8f2a | 2015-02-24 11:17:11 +0100 | [diff] [blame] | 2111 | sport->port.rs485_config = imx_rs485_config; |
| 2112 | sport->port.rs485.flags = |
| 2113 | SER_RS485_RTS_ON_SEND | SER_RS485_RX_DURING_TX; |
Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 2114 | sport->port.flags = UPF_BOOT_AUTOCONF; |
Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 2115 | init_timer(&sport->timer); |
| 2116 | sport->timer.function = imx_timeout; |
| 2117 | sport->timer.data = (unsigned long)sport; |
Sascha Hauer | 38a41fd | 2008-07-05 10:02:46 +0200 | [diff] [blame] | 2118 | |
Uwe Kleine-König | 58362d5 | 2015-12-13 11:30:03 +0100 | [diff] [blame] | 2119 | sport->gpios = mctrl_gpio_init(&sport->port, 0); |
| 2120 | if (IS_ERR(sport->gpios)) |
| 2121 | return PTR_ERR(sport->gpios); |
| 2122 | |
Sascha Hauer | 3a9465f | 2012-03-07 09:31:43 +0100 | [diff] [blame] | 2123 | sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg"); |
| 2124 | if (IS_ERR(sport->clk_ipg)) { |
| 2125 | ret = PTR_ERR(sport->clk_ipg); |
Uwe Kleine-König | 833462e | 2012-08-20 09:57:04 +0200 | [diff] [blame] | 2126 | dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret); |
Sachin Kamat | 42d3419 | 2013-01-07 10:25:06 +0530 | [diff] [blame] | 2127 | return ret; |
Sascha Hauer | 38a41fd | 2008-07-05 10:02:46 +0200 | [diff] [blame] | 2128 | } |
Sascha Hauer | 38a41fd | 2008-07-05 10:02:46 +0200 | [diff] [blame] | 2129 | |
Sascha Hauer | 3a9465f | 2012-03-07 09:31:43 +0100 | [diff] [blame] | 2130 | sport->clk_per = devm_clk_get(&pdev->dev, "per"); |
| 2131 | if (IS_ERR(sport->clk_per)) { |
| 2132 | ret = PTR_ERR(sport->clk_per); |
Uwe Kleine-König | 833462e | 2012-08-20 09:57:04 +0200 | [diff] [blame] | 2133 | dev_err(&pdev->dev, "failed to get per clk: %d\n", ret); |
Sachin Kamat | 42d3419 | 2013-01-07 10:25:06 +0530 | [diff] [blame] | 2134 | return ret; |
Sascha Hauer | 3a9465f | 2012-03-07 09:31:43 +0100 | [diff] [blame] | 2135 | } |
| 2136 | |
Sascha Hauer | 3a9465f | 2012-03-07 09:31:43 +0100 | [diff] [blame] | 2137 | sport->port.uartclk = clk_get_rate(sport->clk_per); |
Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 2138 | |
Fabio Estevam | 8a61f0c | 2015-06-17 17:35:43 -0300 | [diff] [blame] | 2139 | /* For register access, we only need to enable the ipg clock. */ |
| 2140 | ret = clk_prepare_enable(sport->clk_ipg); |
Uwe Kleine-König | 1e512d4 | 2016-09-08 14:27:53 +0200 | [diff] [blame] | 2141 | if (ret) { |
| 2142 | dev_err(&pdev->dev, "failed to enable per clk: %d\n", ret); |
Fabio Estevam | 8a61f0c | 2015-06-17 17:35:43 -0300 | [diff] [blame] | 2143 | return ret; |
Uwe Kleine-König | 1e512d4 | 2016-09-08 14:27:53 +0200 | [diff] [blame] | 2144 | } |
Fabio Estevam | 8a61f0c | 2015-06-17 17:35:43 -0300 | [diff] [blame] | 2145 | |
| 2146 | /* Disable interrupts before requesting them */ |
| 2147 | reg = readl_relaxed(sport->port.membase + UCR1); |
| 2148 | reg &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN | |
| 2149 | UCR1_TXMPTYEN | UCR1_RTSDEN); |
| 2150 | writel_relaxed(reg, sport->port.membase + UCR1); |
| 2151 | |
Uwe Kleine-König | e61c38d | 2017-04-04 11:18:51 +0200 | [diff] [blame] | 2152 | if (!is_imx1_uart(sport) && sport->dte_mode) { |
| 2153 | /* |
| 2154 | * The DCEDTE bit changes the direction of DSR, DCD, DTR and RI |
| 2155 | * and influences if UCR3_RI and UCR3_DCD changes the level of RI |
| 2156 | * and DCD (when they are outputs) or enables the respective |
| 2157 | * irqs. So set this bit early, i.e. before requesting irqs. |
| 2158 | */ |
Uwe Kleine-König | 6df765d | 2017-05-24 21:38:46 +0200 | [diff] [blame] | 2159 | reg = readl(sport->port.membase + UFCR); |
| 2160 | if (!(reg & UFCR_DCEDTE)) |
| 2161 | writel(reg | UFCR_DCEDTE, sport->port.membase + UFCR); |
Uwe Kleine-König | e61c38d | 2017-04-04 11:18:51 +0200 | [diff] [blame] | 2162 | |
| 2163 | /* |
| 2164 | * Disable UCR3_RI and UCR3_DCD irqs. They are also not |
| 2165 | * enabled later because they cannot be cleared |
| 2166 | * (confirmed on i.MX25) which makes them unusable. |
| 2167 | */ |
| 2168 | writel(IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP | UCR3_DSR, |
| 2169 | sport->port.membase + UCR3); |
| 2170 | |
| 2171 | } else { |
Uwe Kleine-König | 6df765d | 2017-05-24 21:38:46 +0200 | [diff] [blame] | 2172 | unsigned long ucr3 = UCR3_DSR; |
| 2173 | |
| 2174 | reg = readl(sport->port.membase + UFCR); |
| 2175 | if (reg & UFCR_DCEDTE) |
| 2176 | writel(reg & ~UFCR_DCEDTE, sport->port.membase + UFCR); |
| 2177 | |
| 2178 | if (!is_imx1_uart(sport)) |
| 2179 | ucr3 |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP; |
| 2180 | writel(ucr3, sport->port.membase + UCR3); |
Uwe Kleine-König | e61c38d | 2017-04-04 11:18:51 +0200 | [diff] [blame] | 2181 | } |
| 2182 | |
Fabio Estevam | 8a61f0c | 2015-06-17 17:35:43 -0300 | [diff] [blame] | 2183 | clk_disable_unprepare(sport->clk_ipg); |
| 2184 | |
Fabio Estevam | c0d1c6b | 2014-10-27 14:49:37 -0200 | [diff] [blame] | 2185 | /* |
| 2186 | * Allocate the IRQ(s) i.MX1 has three interrupts whereas later |
| 2187 | * chips only have one interrupt. |
| 2188 | */ |
Uwe Kleine-König | 842633b | 2015-02-24 11:17:07 +0100 | [diff] [blame] | 2189 | if (txirq > 0) { |
| 2190 | ret = devm_request_irq(&pdev->dev, rxirq, imx_rxint, 0, |
Fabio Estevam | c0d1c6b | 2014-10-27 14:49:37 -0200 | [diff] [blame] | 2191 | dev_name(&pdev->dev), sport); |
Uwe Kleine-König | 1e512d4 | 2016-09-08 14:27:53 +0200 | [diff] [blame] | 2192 | if (ret) { |
| 2193 | dev_err(&pdev->dev, "failed to request rx irq: %d\n", |
| 2194 | ret); |
Fabio Estevam | c0d1c6b | 2014-10-27 14:49:37 -0200 | [diff] [blame] | 2195 | return ret; |
Uwe Kleine-König | 1e512d4 | 2016-09-08 14:27:53 +0200 | [diff] [blame] | 2196 | } |
Fabio Estevam | c0d1c6b | 2014-10-27 14:49:37 -0200 | [diff] [blame] | 2197 | |
Uwe Kleine-König | 842633b | 2015-02-24 11:17:07 +0100 | [diff] [blame] | 2198 | ret = devm_request_irq(&pdev->dev, txirq, imx_txint, 0, |
Fabio Estevam | c0d1c6b | 2014-10-27 14:49:37 -0200 | [diff] [blame] | 2199 | dev_name(&pdev->dev), sport); |
Uwe Kleine-König | 1e512d4 | 2016-09-08 14:27:53 +0200 | [diff] [blame] | 2200 | if (ret) { |
| 2201 | dev_err(&pdev->dev, "failed to request tx irq: %d\n", |
| 2202 | ret); |
Fabio Estevam | c0d1c6b | 2014-10-27 14:49:37 -0200 | [diff] [blame] | 2203 | return ret; |
Uwe Kleine-König | 1e512d4 | 2016-09-08 14:27:53 +0200 | [diff] [blame] | 2204 | } |
Fabio Estevam | c0d1c6b | 2014-10-27 14:49:37 -0200 | [diff] [blame] | 2205 | } else { |
Uwe Kleine-König | 842633b | 2015-02-24 11:17:07 +0100 | [diff] [blame] | 2206 | ret = devm_request_irq(&pdev->dev, rxirq, imx_int, 0, |
Fabio Estevam | c0d1c6b | 2014-10-27 14:49:37 -0200 | [diff] [blame] | 2207 | dev_name(&pdev->dev), sport); |
Uwe Kleine-König | 1e512d4 | 2016-09-08 14:27:53 +0200 | [diff] [blame] | 2208 | if (ret) { |
| 2209 | dev_err(&pdev->dev, "failed to request irq: %d\n", ret); |
Fabio Estevam | c0d1c6b | 2014-10-27 14:49:37 -0200 | [diff] [blame] | 2210 | return ret; |
Uwe Kleine-König | 1e512d4 | 2016-09-08 14:27:53 +0200 | [diff] [blame] | 2211 | } |
Fabio Estevam | c0d1c6b | 2014-10-27 14:49:37 -0200 | [diff] [blame] | 2212 | } |
| 2213 | |
Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 2214 | imx_ports[sport->port.line] = sport; |
Sascha Hauer | 5b80234 | 2006-05-04 14:07:42 +0100 | [diff] [blame] | 2215 | |
Richard Zhao | 0a86a86 | 2012-09-18 16:14:58 +0800 | [diff] [blame] | 2216 | platform_set_drvdata(pdev, sport); |
Sascha Hauer | 2582d8c | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 2217 | |
Alexander Shiyan | 45af780 | 2014-02-22 16:01:35 +0400 | [diff] [blame] | 2218 | return uart_add_one_port(&imx_reg, &sport->port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2219 | } |
| 2220 | |
Sascha Hauer | 2582d8c | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 2221 | static int serial_imx_remove(struct platform_device *pdev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2222 | { |
Sascha Hauer | 2582d8c | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 2223 | struct imx_port *sport = platform_get_drvdata(pdev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2224 | |
Alexander Shiyan | 45af780 | 2014-02-22 16:01:35 +0400 | [diff] [blame] | 2225 | return uart_remove_one_port(&imx_reg, &sport->port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2226 | } |
| 2227 | |
Eduardo Valentin | c868cbb | 2015-08-11 10:21:23 -0700 | [diff] [blame] | 2228 | static void serial_imx_restore_context(struct imx_port *sport) |
| 2229 | { |
| 2230 | if (!sport->context_saved) |
| 2231 | return; |
| 2232 | |
| 2233 | writel(sport->saved_reg[4], sport->port.membase + UFCR); |
| 2234 | writel(sport->saved_reg[5], sport->port.membase + UESC); |
| 2235 | writel(sport->saved_reg[6], sport->port.membase + UTIM); |
| 2236 | writel(sport->saved_reg[7], sport->port.membase + UBIR); |
| 2237 | writel(sport->saved_reg[8], sport->port.membase + UBMR); |
| 2238 | writel(sport->saved_reg[9], sport->port.membase + IMX21_UTS); |
| 2239 | writel(sport->saved_reg[0], sport->port.membase + UCR1); |
| 2240 | writel(sport->saved_reg[1] | UCR2_SRST, sport->port.membase + UCR2); |
| 2241 | writel(sport->saved_reg[2], sport->port.membase + UCR3); |
| 2242 | writel(sport->saved_reg[3], sport->port.membase + UCR4); |
| 2243 | sport->context_saved = false; |
| 2244 | } |
| 2245 | |
| 2246 | static void serial_imx_save_context(struct imx_port *sport) |
| 2247 | { |
| 2248 | /* Save necessary regs */ |
| 2249 | sport->saved_reg[0] = readl(sport->port.membase + UCR1); |
| 2250 | sport->saved_reg[1] = readl(sport->port.membase + UCR2); |
| 2251 | sport->saved_reg[2] = readl(sport->port.membase + UCR3); |
| 2252 | sport->saved_reg[3] = readl(sport->port.membase + UCR4); |
| 2253 | sport->saved_reg[4] = readl(sport->port.membase + UFCR); |
| 2254 | sport->saved_reg[5] = readl(sport->port.membase + UESC); |
| 2255 | sport->saved_reg[6] = readl(sport->port.membase + UTIM); |
| 2256 | sport->saved_reg[7] = readl(sport->port.membase + UBIR); |
| 2257 | sport->saved_reg[8] = readl(sport->port.membase + UBMR); |
| 2258 | sport->saved_reg[9] = readl(sport->port.membase + IMX21_UTS); |
| 2259 | sport->context_saved = true; |
| 2260 | } |
| 2261 | |
Eduardo Valentin | 189550b | 2015-08-11 10:21:21 -0700 | [diff] [blame] | 2262 | static void serial_imx_enable_wakeup(struct imx_port *sport, bool on) |
| 2263 | { |
| 2264 | unsigned int val; |
| 2265 | |
| 2266 | val = readl(sport->port.membase + UCR3); |
| 2267 | if (on) |
| 2268 | val |= UCR3_AWAKEN; |
| 2269 | else |
| 2270 | val &= ~UCR3_AWAKEN; |
| 2271 | writel(val, sport->port.membase + UCR3); |
Eduardo Valentin | bc85734 | 2015-08-11 10:21:22 -0700 | [diff] [blame] | 2272 | |
| 2273 | val = readl(sport->port.membase + UCR1); |
| 2274 | if (on) |
| 2275 | val |= UCR1_RTSDEN; |
| 2276 | else |
| 2277 | val &= ~UCR1_RTSDEN; |
| 2278 | writel(val, sport->port.membase + UCR1); |
Eduardo Valentin | 189550b | 2015-08-11 10:21:21 -0700 | [diff] [blame] | 2279 | } |
| 2280 | |
Shenwei Wang | 90bb6bd | 2015-07-30 10:32:36 -0500 | [diff] [blame] | 2281 | static int imx_serial_port_suspend_noirq(struct device *dev) |
| 2282 | { |
| 2283 | struct platform_device *pdev = to_platform_device(dev); |
| 2284 | struct imx_port *sport = platform_get_drvdata(pdev); |
| 2285 | int ret; |
| 2286 | |
| 2287 | ret = clk_enable(sport->clk_ipg); |
| 2288 | if (ret) |
| 2289 | return ret; |
| 2290 | |
Eduardo Valentin | c868cbb | 2015-08-11 10:21:23 -0700 | [diff] [blame] | 2291 | serial_imx_save_context(sport); |
Shenwei Wang | 90bb6bd | 2015-07-30 10:32:36 -0500 | [diff] [blame] | 2292 | |
| 2293 | clk_disable(sport->clk_ipg); |
| 2294 | |
| 2295 | return 0; |
| 2296 | } |
| 2297 | |
| 2298 | static int imx_serial_port_resume_noirq(struct device *dev) |
| 2299 | { |
| 2300 | struct platform_device *pdev = to_platform_device(dev); |
| 2301 | struct imx_port *sport = platform_get_drvdata(pdev); |
| 2302 | int ret; |
| 2303 | |
| 2304 | ret = clk_enable(sport->clk_ipg); |
| 2305 | if (ret) |
| 2306 | return ret; |
| 2307 | |
Eduardo Valentin | c868cbb | 2015-08-11 10:21:23 -0700 | [diff] [blame] | 2308 | serial_imx_restore_context(sport); |
Shenwei Wang | 90bb6bd | 2015-07-30 10:32:36 -0500 | [diff] [blame] | 2309 | |
| 2310 | clk_disable(sport->clk_ipg); |
| 2311 | |
| 2312 | return 0; |
| 2313 | } |
| 2314 | |
| 2315 | static int imx_serial_port_suspend(struct device *dev) |
| 2316 | { |
| 2317 | struct platform_device *pdev = to_platform_device(dev); |
| 2318 | struct imx_port *sport = platform_get_drvdata(pdev); |
Shenwei Wang | 90bb6bd | 2015-07-30 10:32:36 -0500 | [diff] [blame] | 2319 | |
| 2320 | /* enable wakeup from i.MX UART */ |
Eduardo Valentin | 189550b | 2015-08-11 10:21:21 -0700 | [diff] [blame] | 2321 | serial_imx_enable_wakeup(sport, true); |
Shenwei Wang | 90bb6bd | 2015-07-30 10:32:36 -0500 | [diff] [blame] | 2322 | |
| 2323 | uart_suspend_port(&imx_reg, &sport->port); |
Maxim Yu. Osipov | 81b289c | 2017-08-14 16:27:49 +0200 | [diff] [blame^] | 2324 | disable_irq(sport->port.irq); |
Shenwei Wang | 90bb6bd | 2015-07-30 10:32:36 -0500 | [diff] [blame] | 2325 | |
Martin Fuzzey | 29add68 | 2016-01-05 16:53:31 +0100 | [diff] [blame] | 2326 | /* Needed to enable clock in suspend_noirq */ |
| 2327 | return clk_prepare(sport->clk_ipg); |
Shenwei Wang | 90bb6bd | 2015-07-30 10:32:36 -0500 | [diff] [blame] | 2328 | } |
| 2329 | |
| 2330 | static int imx_serial_port_resume(struct device *dev) |
| 2331 | { |
| 2332 | struct platform_device *pdev = to_platform_device(dev); |
| 2333 | struct imx_port *sport = platform_get_drvdata(pdev); |
Shenwei Wang | 90bb6bd | 2015-07-30 10:32:36 -0500 | [diff] [blame] | 2334 | |
| 2335 | /* disable wakeup from i.MX UART */ |
Eduardo Valentin | 189550b | 2015-08-11 10:21:21 -0700 | [diff] [blame] | 2336 | serial_imx_enable_wakeup(sport, false); |
Shenwei Wang | 90bb6bd | 2015-07-30 10:32:36 -0500 | [diff] [blame] | 2337 | |
| 2338 | uart_resume_port(&imx_reg, &sport->port); |
Maxim Yu. Osipov | 81b289c | 2017-08-14 16:27:49 +0200 | [diff] [blame^] | 2339 | enable_irq(sport->port.irq); |
Shenwei Wang | 90bb6bd | 2015-07-30 10:32:36 -0500 | [diff] [blame] | 2340 | |
Martin Fuzzey | 29add68 | 2016-01-05 16:53:31 +0100 | [diff] [blame] | 2341 | clk_unprepare(sport->clk_ipg); |
| 2342 | |
Shenwei Wang | 90bb6bd | 2015-07-30 10:32:36 -0500 | [diff] [blame] | 2343 | return 0; |
| 2344 | } |
| 2345 | |
| 2346 | static const struct dev_pm_ops imx_serial_port_pm_ops = { |
| 2347 | .suspend_noirq = imx_serial_port_suspend_noirq, |
| 2348 | .resume_noirq = imx_serial_port_resume_noirq, |
| 2349 | .suspend = imx_serial_port_suspend, |
| 2350 | .resume = imx_serial_port_resume, |
| 2351 | }; |
| 2352 | |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 2353 | static struct platform_driver serial_imx_driver = { |
Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 2354 | .probe = serial_imx_probe, |
| 2355 | .remove = serial_imx_remove, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2356 | |
Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 2357 | .id_table = imx_uart_devtype, |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 2358 | .driver = { |
Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 2359 | .name = "imx-uart", |
Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 2360 | .of_match_table = imx_uart_dt_ids, |
Shenwei Wang | 90bb6bd | 2015-07-30 10:32:36 -0500 | [diff] [blame] | 2361 | .pm = &imx_serial_port_pm_ops, |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 2362 | }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2363 | }; |
| 2364 | |
| 2365 | static int __init imx_serial_init(void) |
| 2366 | { |
Fabio Estevam | f0fd1b7 | 2014-10-27 14:49:40 -0200 | [diff] [blame] | 2367 | int ret = uart_register_driver(&imx_reg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2368 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2369 | if (ret) |
| 2370 | return ret; |
| 2371 | |
Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 2372 | ret = platform_driver_register(&serial_imx_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2373 | if (ret != 0) |
| 2374 | uart_unregister_driver(&imx_reg); |
| 2375 | |
Uwe Kleine-König | f227824 | 2011-11-22 14:22:55 +0100 | [diff] [blame] | 2376 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2377 | } |
| 2378 | |
| 2379 | static void __exit imx_serial_exit(void) |
| 2380 | { |
Russell King | c889b89 | 2005-11-21 17:05:21 +0000 | [diff] [blame] | 2381 | platform_driver_unregister(&serial_imx_driver); |
Sascha Hauer | 4b300c3 | 2007-07-17 13:35:46 +0100 | [diff] [blame] | 2382 | uart_unregister_driver(&imx_reg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2383 | } |
| 2384 | |
| 2385 | module_init(imx_serial_init); |
| 2386 | module_exit(imx_serial_exit); |
| 2387 | |
| 2388 | MODULE_AUTHOR("Sascha Hauer"); |
| 2389 | MODULE_DESCRIPTION("IMX generic serial port driver"); |
| 2390 | MODULE_LICENSE("GPL"); |
Kay Sievers | e169c13 | 2008-04-15 14:34:35 -0700 | [diff] [blame] | 2391 | MODULE_ALIAS("platform:imx-uart"); |