blob: d879a9b86424f11a49071a995a2dae226062d163 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01002 * Driver for Motorola/Freescale IMX serial ports
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01004 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01006 * Author: Sascha Hauer <sascha@saschahauer.de>
7 * Copyright (C) 2004 Pengutronix
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
21#define SUPPORT_SYSRQ
22#endif
23
24#include <linux/module.h>
25#include <linux/ioport.h>
26#include <linux/init.h>
27#include <linux/console.h>
28#include <linux/sysrq.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010029#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/tty.h>
31#include <linux/tty_flip.h>
32#include <linux/serial_core.h>
33#include <linux/serial.h>
Sascha Hauer38a41fd2008-07-05 10:02:46 +020034#include <linux/clk.h>
Fabian Godehardtb6e49132009-06-11 14:53:18 +010035#include <linux/delay.h>
Oskar Schirmer534fca02009-06-11 14:52:23 +010036#include <linux/rational.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Shawn Guo22698aa2011-06-25 02:04:34 +080038#include <linux/of.h>
39#include <linux/of_device.h>
Sachin Kamate32a9f82013-01-07 10:25:03 +053040#include <linux/io.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020044#include <linux/platform_data/serial-imx.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080045#include <linux/platform_data/dma-imx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Uwe Kleine-König58362d52015-12-13 11:30:03 +010047#include "serial_mctrl_gpio.h"
48
Sascha Hauerff4bfb22007-04-26 08:26:13 +010049/* Register definitions */
50#define URXD0 0x0 /* Receiver Register */
51#define URTX0 0x40 /* Transmitter Register */
52#define UCR1 0x80 /* Control Register 1 */
53#define UCR2 0x84 /* Control Register 2 */
54#define UCR3 0x88 /* Control Register 3 */
55#define UCR4 0x8c /* Control Register 4 */
56#define UFCR 0x90 /* FIFO Control Register */
57#define USR1 0x94 /* Status Register 1 */
58#define USR2 0x98 /* Status Register 2 */
59#define UESC 0x9c /* Escape Character Register */
60#define UTIM 0xa0 /* Escape Timer Register */
61#define UBIR 0xa4 /* BRM Incremental Register */
62#define UBMR 0xa8 /* BRM Modulator Register */
63#define UBRC 0xac /* Baud Rate Count Register */
Shawn Guofe6b5402011-06-25 02:04:33 +080064#define IMX21_ONEMS 0xb0 /* One Millisecond register */
65#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
66#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
Sascha Hauerff4bfb22007-04-26 08:26:13 +010067
68/* UART Control Register Bit Fields.*/
Jiada Wang55d86932014-12-09 18:11:22 +090069#define URXD_DUMMY_READ (1<<16)
Sachin Kamat82313e62013-01-07 10:25:02 +053070#define URXD_CHARRDY (1<<15)
71#define URXD_ERR (1<<14)
72#define URXD_OVRRUN (1<<13)
73#define URXD_FRMERR (1<<12)
74#define URXD_BRK (1<<11)
75#define URXD_PRERR (1<<10)
Dirk Behme26c47412014-09-03 12:33:53 +010076#define URXD_RX_DATA (0xFF<<0)
Sachin Kamat82313e62013-01-07 10:25:02 +053077#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
78#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
79#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
80#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080081#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
Sachin Kamat82313e62013-01-07 10:25:02 +053082#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
83#define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
84#define UCR1_IREN (1<<7) /* Infrared interface enable */
85#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
86#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
87#define UCR1_SNDBRK (1<<4) /* Send break */
88#define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
89#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080090#define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053091#define UCR1_DOZE (1<<1) /* Doze */
92#define UCR1_UARTEN (1<<0) /* UART enabled */
93#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
94#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
95#define UCR2_CTSC (1<<13) /* CTS pin control */
96#define UCR2_CTS (1<<12) /* Clear to send */
97#define UCR2_ESCEN (1<<11) /* Escape enable */
98#define UCR2_PREN (1<<8) /* Parity enable */
99#define UCR2_PROE (1<<7) /* Parity odd/even */
100#define UCR2_STPB (1<<6) /* Stop */
101#define UCR2_WS (1<<5) /* Word size */
102#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
103#define UCR2_ATEN (1<<3) /* Aging Timer Enable */
104#define UCR2_TXEN (1<<2) /* Transmitter enabled */
105#define UCR2_RXEN (1<<1) /* Receiver enabled */
106#define UCR2_SRST (1<<0) /* SW reset */
107#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
108#define UCR3_PARERREN (1<<12) /* Parity enable */
109#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
110#define UCR3_DSR (1<<10) /* Data set ready */
111#define UCR3_DCD (1<<9) /* Data carrier detect */
112#define UCR3_RI (1<<8) /* Ring indicator */
Fabio Estevamb38cb7d2014-05-14 15:55:03 -0300113#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
Sachin Kamat82313e62013-01-07 10:25:02 +0530114#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
115#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
116#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100117#define UCR3_DTRDEN (1<<3) /* Data Terminal Ready Delta Enable. */
Sachin Kamat82313e62013-01-07 10:25:02 +0530118#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
119#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
120#define UCR3_BPEN (1<<0) /* Preset registers enable */
121#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
122#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
123#define UCR4_INVR (1<<9) /* Inverted infrared reception */
124#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
125#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
126#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800127#define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */
Sachin Kamat82313e62013-01-07 10:25:02 +0530128#define UCR4_IRSC (1<<5) /* IR special case */
129#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
130#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
131#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
132#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
133#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
134#define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
135#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
136#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
137#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
138#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
139#define USR1_RTSS (1<<14) /* RTS pin status */
140#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
141#define USR1_RTSD (1<<12) /* RTS delta */
142#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
143#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
144#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
Lucas Stach86a04ba2015-09-04 17:52:38 +0200145#define USR1_AGTIM (1<<8) /* Ageing timer interrupt flag */
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100146#define USR1_DTRD (1<<7) /* DTR Delta */
Sachin Kamat82313e62013-01-07 10:25:02 +0530147#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
148#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
149#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
150#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
151#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
152#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
153#define USR2_IDLE (1<<12) /* Idle condition */
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200154#define USR2_RIDELT (1<<10) /* Ring Interrupt Delta */
155#define USR2_RIIN (1<<9) /* Ring Indicator Input */
Sachin Kamat82313e62013-01-07 10:25:02 +0530156#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
157#define USR2_WAKE (1<<7) /* Wake */
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200158#define USR2_DCDIN (1<<5) /* Data Carrier Detect Input */
Sachin Kamat82313e62013-01-07 10:25:02 +0530159#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
160#define USR2_TXDC (1<<3) /* Transmitter complete */
161#define USR2_BRCD (1<<2) /* Break condition */
162#define USR2_ORE (1<<1) /* Overrun error */
163#define USR2_RDR (1<<0) /* Recv data ready */
164#define UTS_FRCPERR (1<<13) /* Force parity error */
165#define UTS_LOOP (1<<12) /* Loop tx and rx */
166#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
167#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
168#define UTS_TXFULL (1<<4) /* TxFIFO full */
169#define UTS_RXFULL (1<<3) /* RxFIFO full */
170#define UTS_SOFTRST (1<<0) /* Software reset */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100171
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172/* We've been assigned a range on the "Low-density serial ports" major */
Sachin Kamat82313e62013-01-07 10:25:02 +0530173#define SERIAL_IMX_MAJOR 207
174#define MINOR_START 16
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200175#define DEV_NAME "ttymxc"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 * This determines how often we check the modem status signals
179 * for any change. They generally aren't connected to an IRQ
180 * so we have to poll them. We also check immediately before
181 * filling the TX fifo incase CTS has been dropped.
182 */
183#define MCTRL_TIMEOUT (250*HZ/1000)
184
185#define DRIVER_NAME "IMX-uart"
186
Sascha Hauerdbff4e92008-07-05 10:02:45 +0200187#define UART_NR 8
188
Uwe Kleine-Königf95661b2015-02-24 11:17:09 +0100189/* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
Shawn Guofe6b5402011-06-25 02:04:33 +0800190enum imx_uart_type {
191 IMX1_UART,
192 IMX21_UART,
Martyn Welch1c06bde62016-09-01 11:30:46 +0200193 IMX53_UART,
Huang Shijiea496e622013-07-08 17:14:17 +0800194 IMX6Q_UART,
Shawn Guofe6b5402011-06-25 02:04:33 +0800195};
196
197/* device type dependent stuff */
198struct imx_uart_data {
199 unsigned uts_reg;
200 enum imx_uart_type devtype;
201};
202
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203struct imx_port {
204 struct uart_port port;
205 struct timer_list timer;
206 unsigned int old_status;
Daniel Glöckner26bbb3f2009-06-11 14:36:29 +0100207 unsigned int have_rtscts:1;
Fabio Estevam7b7e8e82017-01-07 19:29:13 -0200208 unsigned int have_rtsgpio:1;
Huang Shijie20ff2fe2013-05-30 14:07:12 +0800209 unsigned int dte_mode:1;
Sascha Hauer3a9465f2012-03-07 09:31:43 +0100210 struct clk *clk_ipg;
211 struct clk *clk_per;
Uwe Kleine-König7d0b0662012-05-21 21:57:39 +0200212 const struct imx_uart_data *devdata;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800213
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100214 struct mctrl_gpios *gpios;
215
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800216 /* DMA fields */
217 unsigned int dma_is_inited:1;
218 unsigned int dma_is_enabled:1;
219 unsigned int dma_is_rxing:1;
220 unsigned int dma_is_txing:1;
221 struct dma_chan *dma_chan_rx, *dma_chan_tx;
222 struct scatterlist rx_sgl, tx_sgl[2];
223 void *rx_buf;
Nandor Han9d297232016-08-08 15:38:27 +0300224 struct circ_buf rx_ring;
225 unsigned int rx_periods;
226 dma_cookie_t rx_cookie;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800227 unsigned int tx_bytes;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800228 unsigned int dma_tx_nents;
Shenwei Wang90bb6bd2015-07-30 10:32:36 -0500229 unsigned int saved_reg[10];
Eduardo Valentinc868cbb2015-08-11 10:21:23 -0700230 bool context_saved;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231};
232
Dirk Behme0ad5a812011-12-22 09:57:52 +0100233struct imx_port_ucrs {
234 unsigned int ucr1;
235 unsigned int ucr2;
236 unsigned int ucr3;
237};
238
Shawn Guofe6b5402011-06-25 02:04:33 +0800239static struct imx_uart_data imx_uart_devdata[] = {
240 [IMX1_UART] = {
241 .uts_reg = IMX1_UTS,
242 .devtype = IMX1_UART,
243 },
244 [IMX21_UART] = {
245 .uts_reg = IMX21_UTS,
246 .devtype = IMX21_UART,
247 },
Martyn Welch1c06bde62016-09-01 11:30:46 +0200248 [IMX53_UART] = {
249 .uts_reg = IMX21_UTS,
250 .devtype = IMX53_UART,
251 },
Huang Shijiea496e622013-07-08 17:14:17 +0800252 [IMX6Q_UART] = {
253 .uts_reg = IMX21_UTS,
254 .devtype = IMX6Q_UART,
255 },
Shawn Guofe6b5402011-06-25 02:04:33 +0800256};
257
Krzysztof Kozlowski31ada042015-05-02 00:40:02 +0900258static const struct platform_device_id imx_uart_devtype[] = {
Shawn Guofe6b5402011-06-25 02:04:33 +0800259 {
260 .name = "imx1-uart",
261 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
262 }, {
263 .name = "imx21-uart",
264 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
265 }, {
Martyn Welch1c06bde62016-09-01 11:30:46 +0200266 .name = "imx53-uart",
267 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX53_UART],
268 }, {
Huang Shijiea496e622013-07-08 17:14:17 +0800269 .name = "imx6q-uart",
270 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
271 }, {
Shawn Guofe6b5402011-06-25 02:04:33 +0800272 /* sentinel */
273 }
274};
275MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
276
Sanjeev Sharmaad3d4fd2015-02-03 16:16:06 +0530277static const struct of_device_id imx_uart_dt_ids[] = {
Huang Shijiea496e622013-07-08 17:14:17 +0800278 { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
Martyn Welch1c06bde62016-09-01 11:30:46 +0200279 { .compatible = "fsl,imx53-uart", .data = &imx_uart_devdata[IMX53_UART], },
Shawn Guo22698aa2011-06-25 02:04:34 +0800280 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
281 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
282 { /* sentinel */ }
283};
284MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
285
Shawn Guofe6b5402011-06-25 02:04:33 +0800286static inline unsigned uts_reg(struct imx_port *sport)
287{
288 return sport->devdata->uts_reg;
289}
290
291static inline int is_imx1_uart(struct imx_port *sport)
292{
293 return sport->devdata->devtype == IMX1_UART;
294}
295
296static inline int is_imx21_uart(struct imx_port *sport)
297{
298 return sport->devdata->devtype == IMX21_UART;
299}
300
Martyn Welch1c06bde62016-09-01 11:30:46 +0200301static inline int is_imx53_uart(struct imx_port *sport)
302{
303 return sport->devdata->devtype == IMX53_UART;
304}
305
Huang Shijiea496e622013-07-08 17:14:17 +0800306static inline int is_imx6q_uart(struct imx_port *sport)
307{
308 return sport->devdata->devtype == IMX6Q_UART;
309}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310/*
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200311 * Save and restore functions for UCR1, UCR2 and UCR3 registers
312 */
Fabio Estevam93d94b32014-11-12 15:55:07 -0200313#if defined(CONFIG_SERIAL_IMX_CONSOLE)
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200314static void imx_port_ucrs_save(struct uart_port *port,
315 struct imx_port_ucrs *ucr)
316{
317 /* save control registers */
318 ucr->ucr1 = readl(port->membase + UCR1);
319 ucr->ucr2 = readl(port->membase + UCR2);
320 ucr->ucr3 = readl(port->membase + UCR3);
321}
322
323static void imx_port_ucrs_restore(struct uart_port *port,
324 struct imx_port_ucrs *ucr)
325{
326 /* restore control registers */
327 writel(ucr->ucr1, port->membase + UCR1);
328 writel(ucr->ucr2, port->membase + UCR2);
329 writel(ucr->ucr3, port->membase + UCR3);
330}
Fabio Estevame8bfa762013-06-05 00:58:46 -0300331#endif
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200332
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100333static void imx_port_rts_active(struct imx_port *sport, unsigned long *ucr2)
334{
Fabio Estevambc2be232017-01-30 09:12:12 -0200335 *ucr2 &= ~(UCR2_CTSC | UCR2_CTS);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100336
337 mctrl_gpio_set(sport->gpios, sport->port.mctrl | TIOCM_RTS);
338}
339
340static void imx_port_rts_inactive(struct imx_port *sport, unsigned long *ucr2)
341{
Fabio Estevambc2be232017-01-30 09:12:12 -0200342 *ucr2 &= ~UCR2_CTSC;
343 *ucr2 |= UCR2_CTS;
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100344
345 mctrl_gpio_set(sport->gpios, sport->port.mctrl & ~TIOCM_RTS);
346}
347
348static void imx_port_rts_auto(struct imx_port *sport, unsigned long *ucr2)
349{
350 *ucr2 |= UCR2_CTSC;
351}
352
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200353/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 * interrupts disabled on entry
355 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100356static void imx_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357{
358 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100359 unsigned long temp;
360
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700361 /*
362 * We are maybe in the SMP context, so if the DMA TX thread is running
363 * on other cpu, we have to wait for it to finish.
364 */
365 if (sport->dma_is_enabled && sport->dma_is_txing)
366 return;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800367
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100368 temp = readl(port->membase + UCR1);
369 writel(temp & ~UCR1_TXMPTYEN, port->membase + UCR1);
370
371 /* in rs485 mode disable transmitter if shifter is empty */
372 if (port->rs485.flags & SER_RS485_ENABLED &&
373 readl(port->membase + USR2) & USR2_TXDC) {
374 temp = readl(port->membase + UCR2);
375 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100376 imx_port_rts_active(sport, &temp);
Fabio Estevam1a613622017-01-30 09:12:11 -0200377 else
378 imx_port_rts_inactive(sport, &temp);
Baruch Siach7d1cadc2016-02-29 14:34:10 +0200379 temp |= UCR2_RXEN;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100380 writel(temp, port->membase + UCR2);
381
382 temp = readl(port->membase + UCR4);
383 temp &= ~UCR4_TCEN;
384 writel(temp, port->membase + UCR4);
385 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386}
387
388/*
389 * interrupts disabled on entry
390 */
391static void imx_stop_rx(struct uart_port *port)
392{
393 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100394 unsigned long temp;
395
Huang Shijie45564a62014-09-19 15:33:12 +0800396 if (sport->dma_is_enabled && sport->dma_is_rxing) {
397 if (sport->port.suspended) {
398 dmaengine_terminate_all(sport->dma_chan_rx);
399 sport->dma_is_rxing = 0;
400 } else {
401 return;
402 }
403 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800404
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100405 temp = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +0530406 writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
Huang Shijie85878392014-05-23 12:32:54 +0800407
408 /* disable the `Receiver Ready Interrrupt` */
409 temp = readl(sport->port.membase + UCR1);
410 writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411}
412
413/*
414 * Set the modem control timer to fire immediately.
415 */
416static void imx_enable_ms(struct uart_port *port)
417{
418 struct imx_port *sport = (struct imx_port *)port;
419
420 mod_timer(&sport->timer, jiffies);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100421
422 mctrl_gpio_enable_ms(sport->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423}
424
Jiada Wang91a1a902014-12-09 18:11:36 +0900425static void imx_dma_tx(struct imx_port *sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426static inline void imx_transmit_buffer(struct imx_port *sport)
427{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700428 struct circ_buf *xmit = &sport->port.state->xmit;
Jiada Wang91a1a902014-12-09 18:11:36 +0900429 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400431 if (sport->port.x_char) {
432 /* Send next char */
433 writel(sport->port.x_char, sport->port.membase + URTX0);
Jiada Wang7e2fb5a2014-12-09 18:11:35 +0900434 sport->port.icount.tx++;
435 sport->port.x_char = 0;
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400436 return;
437 }
438
439 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
440 imx_stop_tx(&sport->port);
441 return;
442 }
443
Jiada Wang91a1a902014-12-09 18:11:36 +0900444 if (sport->dma_is_enabled) {
445 /*
446 * We've just sent a X-char Ensure the TX DMA is enabled
447 * and the TX IRQ is disabled.
448 **/
449 temp = readl(sport->port.membase + UCR1);
450 temp &= ~UCR1_TXMPTYEN;
451 if (sport->dma_is_txing) {
452 temp |= UCR1_TDMAEN;
453 writel(temp, sport->port.membase + UCR1);
454 } else {
455 writel(temp, sport->port.membase + UCR1);
456 imx_dma_tx(sport);
457 }
458 }
459
Ian Jamison514ab342017-07-14 17:31:57 +0100460 while (!uart_circ_empty(xmit) && !sport->dma_is_txing &&
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400461 !(readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 /* send xmit->buf[xmit->tail]
463 * out the port here */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100464 writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100465 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 sport->port.icount.tx++;
Sascha Hauer8c0b2542007-02-05 16:10:16 -0800467 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468
Fabian Godehardt977757312009-06-11 14:37:19 +0100469 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
470 uart_write_wakeup(&sport->port);
471
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100473 imx_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474}
475
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800476static void dma_tx_callback(void *data)
477{
478 struct imx_port *sport = data;
479 struct scatterlist *sgl = &sport->tx_sgl[0];
480 struct circ_buf *xmit = &sport->port.state->xmit;
481 unsigned long flags;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900482 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800483
Dirk Behme42f752b2014-12-09 18:11:28 +0900484 spin_lock_irqsave(&sport->port.lock, flags);
485
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800486 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
487
Dirk Behmea2c718c2014-12-09 18:11:31 +0900488 temp = readl(sport->port.membase + UCR1);
489 temp &= ~UCR1_TDMAEN;
490 writel(temp, sport->port.membase + UCR1);
491
Dirk Behme42f752b2014-12-09 18:11:28 +0900492 /* update the stat */
493 xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
494 sport->port.icount.tx += sport->tx_bytes;
495
496 dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
497
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800498 sport->dma_is_txing = 0;
499
Jiada Wangd64b8602014-12-09 18:11:29 +0900500 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
501 uart_write_wakeup(&sport->port);
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700502
Jiada Wang0bbc9b82014-12-09 18:11:30 +0900503 if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
504 imx_dma_tx(sport);
Uwe Kleine-König64432a82017-07-18 14:01:52 +0200505
Jiada Wang0bbc9b82014-12-09 18:11:30 +0900506 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800507}
508
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800509static void imx_dma_tx(struct imx_port *sport)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800510{
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800511 struct circ_buf *xmit = &sport->port.state->xmit;
512 struct scatterlist *sgl = sport->tx_sgl;
513 struct dma_async_tx_descriptor *desc;
514 struct dma_chan *chan = sport->dma_chan_tx;
515 struct device *dev = sport->port.dev;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900516 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800517 int ret;
518
Dirk Behme42f752b2014-12-09 18:11:28 +0900519 if (sport->dma_is_txing)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800520 return;
521
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800522 sport->tx_bytes = uart_circ_chars_pending(xmit);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800523
Dirk Behme7942f852014-12-09 18:11:25 +0900524 if (xmit->tail < xmit->head) {
525 sport->dma_tx_nents = 1;
526 sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
527 } else {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800528 sport->dma_tx_nents = 2;
529 sg_init_table(sgl, 2);
530 sg_set_buf(sgl, xmit->buf + xmit->tail,
531 UART_XMIT_SIZE - xmit->tail);
532 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800533 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800534
535 ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
536 if (ret == 0) {
537 dev_err(dev, "DMA mapping error for TX.\n");
538 return;
539 }
540 desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
541 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
542 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +0900543 dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
544 DMA_TO_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800545 dev_err(dev, "We cannot prepare for the TX slave dma!\n");
546 return;
547 }
548 desc->callback = dma_tx_callback;
549 desc->callback_param = sport;
550
551 dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
552 uart_circ_chars_pending(xmit));
Dirk Behmea2c718c2014-12-09 18:11:31 +0900553
554 temp = readl(sport->port.membase + UCR1);
555 temp |= UCR1_TDMAEN;
556 writel(temp, sport->port.membase + UCR1);
557
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800558 /* fire it */
559 sport->dma_is_txing = 1;
560 dmaengine_submit(desc);
561 dma_async_issue_pending(chan);
562 return;
563}
564
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565/*
566 * interrupts disabled on entry
567 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100568static void imx_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569{
570 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100571 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100573 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100574 temp = readl(port->membase + UCR2);
575 if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100576 imx_port_rts_active(sport, &temp);
Fabio Estevam1a613622017-01-30 09:12:11 -0200577 else
578 imx_port_rts_inactive(sport, &temp);
Baruch Siach7d1cadc2016-02-29 14:34:10 +0200579 if (!(port->rs485.flags & SER_RS485_RX_DURING_TX))
580 temp &= ~UCR2_RXEN;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100581 writel(temp, port->membase + UCR2);
582
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100583 /* enable transmitter and shifter empty irq */
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100584 temp = readl(port->membase + UCR4);
585 temp |= UCR4_TCEN;
586 writel(temp, port->membase + UCR4);
587 }
588
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800589 if (!sport->dma_is_enabled) {
590 temp = readl(sport->port.membase + UCR1);
591 writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
592 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800594 if (sport->dma_is_enabled) {
Jiada Wang91a1a902014-12-09 18:11:36 +0900595 if (sport->port.x_char) {
596 /* We have X-char to send, so enable TX IRQ and
597 * disable TX DMA to let TX interrupt to send X-char */
598 temp = readl(sport->port.membase + UCR1);
599 temp &= ~UCR1_TDMAEN;
600 temp |= UCR1_TXMPTYEN;
601 writel(temp, sport->port.membase + UCR1);
602 return;
603 }
604
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400605 if (!uart_circ_empty(&port->state->xmit) &&
606 !uart_tx_stopped(port))
607 imx_dma_tx(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800608 return;
609 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610}
611
David Howells7d12e782006-10-05 14:55:46 +0100612static irqreturn_t imx_rtsint(int irq, void *dev_id)
Sascha Hauerceca6292005-10-12 19:58:08 +0100613{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800614 struct imx_port *sport = dev_id;
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200615 unsigned int val;
Sascha Hauerceca6292005-10-12 19:58:08 +0100616 unsigned long flags;
617
618 spin_lock_irqsave(&sport->port.lock, flags);
619
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100620 writel(USR1_RTSD, sport->port.membase + USR1);
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200621 val = readl(sport->port.membase + USR1) & USR1_RTSS;
Sascha Hauerceca6292005-10-12 19:58:08 +0100622 uart_handle_cts_change(&sport->port, !!val);
Alan Coxbdc04e32009-09-19 13:13:31 -0700623 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Sascha Hauerceca6292005-10-12 19:58:08 +0100624
625 spin_unlock_irqrestore(&sport->port.lock, flags);
626 return IRQ_HANDLED;
627}
628
David Howells7d12e782006-10-05 14:55:46 +0100629static irqreturn_t imx_txint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800631 struct imx_port *sport = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 unsigned long flags;
633
Sachin Kamat82313e62013-01-07 10:25:02 +0530634 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 imx_transmit_buffer(sport);
Sachin Kamat82313e62013-01-07 10:25:02 +0530636 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 return IRQ_HANDLED;
638}
639
David Howells7d12e782006-10-05 14:55:46 +0100640static irqreturn_t imx_rxint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641{
642 struct imx_port *sport = dev_id;
Sachin Kamat82313e62013-01-07 10:25:02 +0530643 unsigned int rx, flg, ignored = 0;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100644 struct tty_port *port = &sport->port.state->port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100645 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646
Sachin Kamat82313e62013-01-07 10:25:02 +0530647 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100649 while (readl(sport->port.membase + USR2) & USR2_RDR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 flg = TTY_NORMAL;
651 sport->port.icount.rx++;
652
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100653 rx = readl(sport->port.membase + URXD0);
654
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100655 temp = readl(sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100656 if (temp & USR2_BRCD) {
Andy Green94d32f92010-02-01 13:28:54 +0100657 writel(USR2_BRCD, sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100658 if (uart_handle_break(&sport->port))
659 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 }
661
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100662 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
Sascha Hauer864eeed2008-04-17 08:39:22 +0100663 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664
Hui Wang019dc9e2011-08-24 17:41:47 +0800665 if (unlikely(rx & URXD_ERR)) {
666 if (rx & URXD_BRK)
667 sport->port.icount.brk++;
668 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100669 sport->port.icount.parity++;
670 else if (rx & URXD_FRMERR)
671 sport->port.icount.frame++;
672 if (rx & URXD_OVRRUN)
673 sport->port.icount.overrun++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674
Sascha Hauer864eeed2008-04-17 08:39:22 +0100675 if (rx & sport->port.ignore_status_mask) {
676 if (++ignored > 100)
677 goto out;
678 continue;
679 }
680
Eric Nelson8d267fd2014-12-18 12:37:13 -0700681 rx &= (sport->port.read_status_mask | 0xFF);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100682
Hui Wang019dc9e2011-08-24 17:41:47 +0800683 if (rx & URXD_BRK)
684 flg = TTY_BREAK;
685 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100686 flg = TTY_PARITY;
687 else if (rx & URXD_FRMERR)
688 flg = TTY_FRAME;
689 if (rx & URXD_OVRRUN)
690 flg = TTY_OVERRUN;
691
692#ifdef SUPPORT_SYSRQ
693 sport->port.sysrq = 0;
694#endif
695 }
696
Jiada Wang55d86932014-12-09 18:11:22 +0900697 if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
698 goto out;
699
Manfred Schlaegl9b289932015-06-20 19:25:35 +0200700 if (tty_insert_flip_char(port, rx, flg) == 0)
701 sport->port.icount.buf_overrun++;
Sascha Hauer864eeed2008-04-17 08:39:22 +0100702 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703
704out:
Sachin Kamat82313e62013-01-07 10:25:02 +0530705 spin_unlock_irqrestore(&sport->port.lock, flags);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100706 tty_flip_buffer_push(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708}
709
Peter Senna Tschudin18a42082017-04-07 11:45:24 +0200710static void imx_disable_rx_int(struct imx_port *sport)
711{
712 unsigned long temp;
713
714 sport->dma_is_rxing = 1;
715
716 /* disable the receiver ready and aging timer interrupts */
717 temp = readl(sport->port.membase + UCR1);
718 temp &= ~(UCR1_RRDYEN);
719 writel(temp, sport->port.membase + UCR1);
720
721 temp = readl(sport->port.membase + UCR2);
722 temp &= ~(UCR2_ATEN);
723 writel(temp, sport->port.membase + UCR2);
724
725 /* disable the rx errors interrupts */
726 temp = readl(sport->port.membase + UCR4);
727 temp &= ~UCR4_OREN;
728 writel(temp, sport->port.membase + UCR4);
729}
730
Nandor Han41d98b52016-08-08 15:38:28 +0300731static void clear_rx_errors(struct imx_port *sport);
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800732static int start_rx_dma(struct imx_port *sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800733/*
734 * If the RXFIFO is filled with some data, and then we
735 * arise a DMA operation to receive them.
736 */
737static void imx_dma_rxint(struct imx_port *sport)
738{
739 unsigned long temp;
Jiada Wang73631812014-12-09 18:11:23 +0900740 unsigned long flags;
741
742 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800743
744 temp = readl(sport->port.membase + USR2);
745 if ((temp & USR2_RDR) && !sport->dma_is_rxing) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800746
Peter Senna Tschudin18a42082017-04-07 11:45:24 +0200747 imx_disable_rx_int(sport);
Nandor Han41d98b52016-08-08 15:38:28 +0300748
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800749 /* tell the DMA to receive the data. */
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800750 start_rx_dma(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800751 }
Jiada Wang73631812014-12-09 18:11:23 +0900752
753 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800754}
755
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100756/*
757 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
758 */
759static unsigned int imx_get_hwmctrl(struct imx_port *sport)
760{
761 unsigned int tmp = TIOCM_DSR;
762 unsigned usr1 = readl(sport->port.membase + USR1);
Sascha Hauer4b75f802016-09-26 15:55:31 +0200763 unsigned usr2 = readl(sport->port.membase + USR2);
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100764
765 if (usr1 & USR1_RTSS)
766 tmp |= TIOCM_CTS;
767
768 /* in DCE mode DCDIN is always 0 */
Sascha Hauer4b75f802016-09-26 15:55:31 +0200769 if (!(usr2 & USR2_DCDIN))
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100770 tmp |= TIOCM_CAR;
771
772 if (sport->dte_mode)
773 if (!(readl(sport->port.membase + USR2) & USR2_RIIN))
774 tmp |= TIOCM_RI;
775
776 return tmp;
777}
778
779/*
780 * Handle any change of modem status signal since we were last called.
781 */
782static void imx_mctrl_check(struct imx_port *sport)
783{
784 unsigned int status, changed;
785
786 status = imx_get_hwmctrl(sport);
787 changed = status ^ sport->old_status;
788
789 if (changed == 0)
790 return;
791
792 sport->old_status = status;
793
794 if (changed & TIOCM_RI && status & TIOCM_RI)
795 sport->port.icount.rng++;
796 if (changed & TIOCM_DSR)
797 sport->port.icount.dsr++;
798 if (changed & TIOCM_CAR)
799 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
800 if (changed & TIOCM_CTS)
801 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
802
803 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
804}
805
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200806static irqreturn_t imx_int(int irq, void *dev_id)
807{
808 struct imx_port *sport = dev_id;
809 unsigned int sts;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200810 unsigned int sts2;
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100811 irqreturn_t ret = IRQ_NONE;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200812
813 sts = readl(sport->port.membase + USR1);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100814 sts2 = readl(sport->port.membase + USR2);
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200815
Lucas Stach86a04ba2015-09-04 17:52:38 +0200816 if (sts & (USR1_RRDY | USR1_AGTIM)) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800817 if (sport->dma_is_enabled)
818 imx_dma_rxint(sport);
819 else
820 imx_rxint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100821 ret = IRQ_HANDLED;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800822 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200823
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100824 if ((sts & USR1_TRDY &&
825 readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN) ||
826 (sts2 & USR2_TXDC &&
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100827 readl(sport->port.membase + UCR4) & UCR4_TCEN)) {
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200828 imx_txint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100829 ret = IRQ_HANDLED;
830 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200831
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100832 if (sts & USR1_DTRD) {
833 unsigned long flags;
834
835 if (sts & USR1_DTRD)
836 writel(USR1_DTRD, sport->port.membase + USR1);
837
838 spin_lock_irqsave(&sport->port.lock, flags);
839 imx_mctrl_check(sport);
840 spin_unlock_irqrestore(&sport->port.lock, flags);
841
842 ret = IRQ_HANDLED;
843 }
844
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100845 if (sts & USR1_RTSD) {
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200846 imx_rtsint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100847 ret = IRQ_HANDLED;
848 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200849
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100850 if (sts & USR1_AWAKE) {
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200851 writel(USR1_AWAKE, sport->port.membase + USR1);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100852 ret = IRQ_HANDLED;
853 }
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200854
Alexander Steinf1f836e2013-05-14 17:06:07 +0200855 if (sts2 & USR2_ORE) {
Alexander Steinf1f836e2013-05-14 17:06:07 +0200856 sport->port.icount.overrun++;
Uwe Kleine-König91555ce2015-02-24 11:17:05 +0100857 writel(USR2_ORE, sport->port.membase + USR2);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100858 ret = IRQ_HANDLED;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200859 }
860
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100861 return ret;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200862}
863
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864/*
865 * Return TIOCSER_TEMT when transmitter is not busy.
866 */
867static unsigned int imx_tx_empty(struct uart_port *port)
868{
869 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie1ce43e52013-10-11 18:30:59 +0800870 unsigned int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871
Huang Shijie1ce43e52013-10-11 18:30:59 +0800872 ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
873
874 /* If the TX DMA is working, return 0. */
875 if (sport->dma_is_enabled && sport->dma_is_txing)
876 ret = 0;
877
878 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879}
880
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100881static unsigned int imx_get_mctrl(struct uart_port *port)
882{
883 struct imx_port *sport = (struct imx_port *)port;
884 unsigned int ret = imx_get_hwmctrl(sport);
885
886 mctrl_gpio_get(sport->gpios, &ret);
887
888 return ret;
889}
890
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
892{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100893 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100894 unsigned long temp;
895
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100896 if (!(port->rs485.flags & SER_RS485_ENABLED)) {
897 temp = readl(sport->port.membase + UCR2);
898 temp &= ~(UCR2_CTS | UCR2_CTSC);
899 if (mctrl & TIOCM_RTS)
900 temp |= UCR2_CTS | UCR2_CTSC;
901 writel(temp, sport->port.membase + UCR2);
902 }
Huang Shijie6b471a92013-11-29 17:29:24 +0800903
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200904 temp = readl(sport->port.membase + UCR3) & ~UCR3_DSR;
905 if (!(mctrl & TIOCM_DTR))
906 temp |= UCR3_DSR;
907 writel(temp, sport->port.membase + UCR3);
908
Huang Shijie6b471a92013-11-29 17:29:24 +0800909 temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP;
910 if (mctrl & TIOCM_LOOP)
911 temp |= UTS_LOOP;
912 writel(temp, sport->port.membase + uts_reg(sport));
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100913
914 mctrl_gpio_set(sport->gpios, mctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915}
916
917/*
918 * Interrupts always disabled.
919 */
920static void imx_break_ctl(struct uart_port *port, int break_state)
921{
922 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100923 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924
925 spin_lock_irqsave(&sport->port.lock, flags);
926
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100927 temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
928
Sachin Kamat82313e62013-01-07 10:25:02 +0530929 if (break_state != 0)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100930 temp |= UCR1_SNDBRK;
931
932 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933
934 spin_unlock_irqrestore(&sport->port.lock, flags);
935}
936
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200937/*
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200938 * This is our per-port timeout handler, for checking the
939 * modem status signals.
940 */
941static void imx_timeout(unsigned long data)
942{
943 struct imx_port *sport = (struct imx_port *)data;
944 unsigned long flags;
945
946 if (sport->port.state) {
947 spin_lock_irqsave(&sport->port.lock, flags);
948 imx_mctrl_check(sport);
949 spin_unlock_irqrestore(&sport->port.lock, flags);
950
951 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
952 }
953}
954
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +0200955#define RX_BUF_SIZE (PAGE_SIZE)
956
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800957/*
Lucas Stach905c0de2015-09-04 17:52:41 +0200958 * There are two kinds of RX DMA interrupts(such as in the MX6Q):
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800959 * [1] the RX DMA buffer is full.
Lucas Stach905c0de2015-09-04 17:52:41 +0200960 * [2] the aging timer expires
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800961 *
Lucas Stach905c0de2015-09-04 17:52:41 +0200962 * Condition [2] is triggered when a character has been sitting in the FIFO
963 * for at least 8 byte durations.
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800964 */
965static void dma_rx_callback(void *data)
966{
967 struct imx_port *sport = data;
968 struct dma_chan *chan = sport->dma_chan_rx;
969 struct scatterlist *sgl = &sport->rx_sgl;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800970 struct tty_port *port = &sport->port.state->port;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800971 struct dma_tx_state state;
Nandor Han9d297232016-08-08 15:38:27 +0300972 struct circ_buf *rx_ring = &sport->rx_ring;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800973 enum dma_status status;
Nandor Han9d297232016-08-08 15:38:27 +0300974 unsigned int w_bytes = 0;
975 unsigned int r_bytes;
976 unsigned int bd_size;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800977
Huang Shijief0ef8832013-10-11 18:31:01 +0800978 status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
Philipp Zabel392bcee2015-05-19 10:54:09 +0200979
Nandor Han9d297232016-08-08 15:38:27 +0300980 if (status == DMA_ERROR) {
981 dev_err(sport->port.dev, "DMA transaction error.\n");
Nandor Han41d98b52016-08-08 15:38:28 +0300982 clear_rx_errors(sport);
Nandor Han9d297232016-08-08 15:38:27 +0300983 return;
Robin Gongee5e7c12014-12-09 18:11:33 +0900984 }
Lucas Stach976b39c2015-09-04 17:52:39 +0200985
Nandor Han9d297232016-08-08 15:38:27 +0300986 if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
987
988 /*
989 * The state-residue variable represents the empty space
990 * relative to the entire buffer. Taking this in consideration
991 * the head is always calculated base on the buffer total
992 * length - DMA transaction residue. The UART script from the
993 * SDMA firmware will jump to the next buffer descriptor,
994 * once a DMA transaction if finalized (IMX53 RM - A.4.1.2.4).
995 * Taking this in consideration the tail is always at the
996 * beginning of the buffer descriptor that contains the head.
997 */
998
999 /* Calculate the head */
1000 rx_ring->head = sg_dma_len(sgl) - state.residue;
1001
1002 /* Calculate the tail. */
1003 bd_size = sg_dma_len(sgl) / sport->rx_periods;
1004 rx_ring->tail = ((rx_ring->head-1) / bd_size) * bd_size;
1005
1006 if (rx_ring->head <= sg_dma_len(sgl) &&
1007 rx_ring->head > rx_ring->tail) {
1008
1009 /* Move data from tail to head */
1010 r_bytes = rx_ring->head - rx_ring->tail;
1011
1012 /* CPU claims ownership of RX DMA buffer */
1013 dma_sync_sg_for_cpu(sport->port.dev, sgl, 1,
1014 DMA_FROM_DEVICE);
1015
1016 w_bytes = tty_insert_flip_string(port,
1017 sport->rx_buf + rx_ring->tail, r_bytes);
1018
1019 /* UART retrieves ownership of RX DMA buffer */
1020 dma_sync_sg_for_device(sport->port.dev, sgl, 1,
1021 DMA_FROM_DEVICE);
1022
1023 if (w_bytes != r_bytes)
1024 sport->port.icount.buf_overrun++;
1025
1026 sport->port.icount.rx += w_bytes;
1027 } else {
1028 WARN_ON(rx_ring->head > sg_dma_len(sgl));
1029 WARN_ON(rx_ring->head <= rx_ring->tail);
1030 }
1031 }
1032
1033 if (w_bytes) {
1034 tty_flip_buffer_push(port);
1035 dev_dbg(sport->port.dev, "We get %d bytes.\n", w_bytes);
1036 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001037}
1038
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +02001039/* RX DMA buffer periods */
1040#define RX_DMA_PERIODS 4
1041
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001042static int start_rx_dma(struct imx_port *sport)
1043{
1044 struct scatterlist *sgl = &sport->rx_sgl;
1045 struct dma_chan *chan = sport->dma_chan_rx;
1046 struct device *dev = sport->port.dev;
1047 struct dma_async_tx_descriptor *desc;
1048 int ret;
1049
Nandor Han9d297232016-08-08 15:38:27 +03001050 sport->rx_ring.head = 0;
1051 sport->rx_ring.tail = 0;
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +02001052 sport->rx_periods = RX_DMA_PERIODS;
Nandor Han9d297232016-08-08 15:38:27 +03001053
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +02001054 sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001055 ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1056 if (ret == 0) {
1057 dev_err(dev, "DMA mapping error for RX.\n");
1058 return -EINVAL;
1059 }
Nandor Han9d297232016-08-08 15:38:27 +03001060
1061 desc = dmaengine_prep_dma_cyclic(chan, sg_dma_address(sgl),
1062 sg_dma_len(sgl), sg_dma_len(sgl) / sport->rx_periods,
1063 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
1064
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001065 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +09001066 dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001067 dev_err(dev, "We cannot prepare for the RX slave dma!\n");
1068 return -EINVAL;
1069 }
1070 desc->callback = dma_rx_callback;
1071 desc->callback_param = sport;
1072
1073 dev_dbg(dev, "RX: prepare for the DMA.\n");
Nandor Han9d297232016-08-08 15:38:27 +03001074 sport->rx_cookie = dmaengine_submit(desc);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001075 dma_async_issue_pending(chan);
1076 return 0;
1077}
1078
Nandor Han41d98b52016-08-08 15:38:28 +03001079static void clear_rx_errors(struct imx_port *sport)
1080{
1081 unsigned int status_usr1, status_usr2;
1082
1083 status_usr1 = readl(sport->port.membase + USR1);
1084 status_usr2 = readl(sport->port.membase + USR2);
1085
1086 if (status_usr2 & USR2_BRCD) {
1087 sport->port.icount.brk++;
1088 writel(USR2_BRCD, sport->port.membase + USR2);
1089 } else if (status_usr1 & USR1_FRAMERR) {
1090 sport->port.icount.frame++;
1091 writel(USR1_FRAMERR, sport->port.membase + USR1);
1092 } else if (status_usr1 & USR1_PARITYERR) {
1093 sport->port.icount.parity++;
1094 writel(USR1_PARITYERR, sport->port.membase + USR1);
1095 }
1096
1097 if (status_usr2 & USR2_ORE) {
1098 sport->port.icount.overrun++;
1099 writel(USR2_ORE, sport->port.membase + USR2);
1100 }
1101
1102}
1103
Lucas Stachcc323822015-09-04 17:52:37 +02001104#define TXTL_DEFAULT 2 /* reset default */
1105#define RXTL_DEFAULT 1 /* reset default */
Lucas Stach184bd702015-09-04 17:52:40 +02001106#define TXTL_DMA 8 /* DMA burst setting */
1107#define RXTL_DMA 9 /* DMA burst setting */
Lucas Stachcc323822015-09-04 17:52:37 +02001108
1109static void imx_setup_ufcr(struct imx_port *sport,
1110 unsigned char txwl, unsigned char rxwl)
1111{
1112 unsigned int val;
1113
1114 /* set receiver / transmitter trigger level */
1115 val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
1116 val |= txwl << UFCR_TXTL_SHF | rxwl;
1117 writel(val, sport->port.membase + UFCR);
1118}
1119
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001120static void imx_uart_dma_exit(struct imx_port *sport)
1121{
1122 if (sport->dma_chan_rx) {
Fabien Lahouderee5e89602016-09-13 10:17:05 +02001123 dmaengine_terminate_sync(sport->dma_chan_rx);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001124 dma_release_channel(sport->dma_chan_rx);
1125 sport->dma_chan_rx = NULL;
Nandor Han9d297232016-08-08 15:38:27 +03001126 sport->rx_cookie = -EINVAL;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001127 kfree(sport->rx_buf);
1128 sport->rx_buf = NULL;
1129 }
1130
1131 if (sport->dma_chan_tx) {
Fabien Lahouderee5e89602016-09-13 10:17:05 +02001132 dmaengine_terminate_sync(sport->dma_chan_tx);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001133 dma_release_channel(sport->dma_chan_tx);
1134 sport->dma_chan_tx = NULL;
1135 }
1136
1137 sport->dma_is_inited = 0;
1138}
1139
1140static int imx_uart_dma_init(struct imx_port *sport)
1141{
Huang Shijieb09c74a2013-08-29 16:29:25 +08001142 struct dma_slave_config slave_config = {};
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001143 struct device *dev = sport->port.dev;
1144 int ret;
1145
1146 /* Prepare for RX : */
1147 sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
1148 if (!sport->dma_chan_rx) {
1149 dev_dbg(dev, "cannot get the DMA channel.\n");
1150 ret = -EINVAL;
1151 goto err;
1152 }
1153
1154 slave_config.direction = DMA_DEV_TO_MEM;
1155 slave_config.src_addr = sport->port.mapbase + URXD0;
1156 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001157 /* one byte less than the watermark level to enable the aging timer */
1158 slave_config.src_maxburst = RXTL_DMA - 1;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001159 ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1160 if (ret) {
1161 dev_err(dev, "error in RX dma configuration.\n");
1162 goto err;
1163 }
1164
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +02001165 sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001166 if (!sport->rx_buf) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001167 ret = -ENOMEM;
1168 goto err;
1169 }
Nandor Han9d297232016-08-08 15:38:27 +03001170 sport->rx_ring.buf = sport->rx_buf;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001171
1172 /* Prepare for TX : */
1173 sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1174 if (!sport->dma_chan_tx) {
1175 dev_err(dev, "cannot get the TX DMA channel!\n");
1176 ret = -EINVAL;
1177 goto err;
1178 }
1179
1180 slave_config.direction = DMA_MEM_TO_DEV;
1181 slave_config.dst_addr = sport->port.mapbase + URTX0;
1182 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001183 slave_config.dst_maxburst = TXTL_DMA;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001184 ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1185 if (ret) {
1186 dev_err(dev, "error in TX dma configuration.");
1187 goto err;
1188 }
1189
1190 sport->dma_is_inited = 1;
1191
1192 return 0;
1193err:
1194 imx_uart_dma_exit(sport);
1195 return ret;
1196}
1197
1198static void imx_enable_dma(struct imx_port *sport)
1199{
1200 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001201
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001202 /* set UCR1 */
1203 temp = readl(sport->port.membase + UCR1);
Lucas Stach905c0de2015-09-04 17:52:41 +02001204 temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001205 writel(temp, sport->port.membase + UCR1);
1206
Lucas Stach86a04ba2015-09-04 17:52:38 +02001207 temp = readl(sport->port.membase + UCR2);
1208 temp |= UCR2_ATEN;
1209 writel(temp, sport->port.membase + UCR2);
1210
Lucas Stach184bd702015-09-04 17:52:40 +02001211 imx_setup_ufcr(sport, TXTL_DMA, RXTL_DMA);
1212
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001213 sport->dma_is_enabled = 1;
1214}
1215
1216static void imx_disable_dma(struct imx_port *sport)
1217{
1218 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001219
1220 /* clear UCR1 */
1221 temp = readl(sport->port.membase + UCR1);
1222 temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
1223 writel(temp, sport->port.membase + UCR1);
1224
1225 /* clear UCR2 */
1226 temp = readl(sport->port.membase + UCR2);
Lucas Stach86a04ba2015-09-04 17:52:38 +02001227 temp &= ~(UCR2_CTSC | UCR2_CTS | UCR2_ATEN);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001228 writel(temp, sport->port.membase + UCR2);
1229
Lucas Stach184bd702015-09-04 17:52:40 +02001230 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1231
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001232 sport->dma_is_enabled = 0;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001233}
1234
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001235/* half the RX buffer size */
1236#define CTSTL 16
1237
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238static int imx_startup(struct uart_port *port)
1239{
1240 struct imx_port *sport = (struct imx_port *)port;
Fabio Estevam458e2c82015-07-27 15:15:59 -03001241 int retval, i;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001242 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243
Huang Shijie1cf93e02013-06-28 13:39:42 +08001244 retval = clk_prepare_enable(sport->clk_per);
1245 if (retval)
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001246 return retval;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001247 retval = clk_prepare_enable(sport->clk_ipg);
1248 if (retval) {
1249 clk_disable_unprepare(sport->clk_per);
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001250 return retval;
Huang Shijie0c375502013-06-09 10:01:19 +08001251 }
Huang Shijie28eb4272013-06-04 09:59:33 +08001252
Lucas Stachcc323822015-09-04 17:52:37 +02001253 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254
1255 /* disable the DREN bit (Data Ready interrupt enable) before
1256 * requesting IRQs
1257 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001258 temp = readl(sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001259
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001260 /* set the trigger level for CTS */
Sachin Kamat82313e62013-01-07 10:25:02 +05301261 temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1262 temp |= CTSTL << UCR4_CTSTL_SHF;
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001263
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001264 writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265
Lucas Stach7e115772015-09-04 17:52:42 +02001266 /* Can we enable the DMA support? */
Martyn Welch1c06bde62016-09-01 11:30:46 +02001267 if (!uart_console(port) && !sport->dma_is_inited)
Lucas Stach7e115772015-09-04 17:52:42 +02001268 imx_uart_dma_init(sport);
1269
Jiada Wang53794182015-04-13 18:31:43 +09001270 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijie772f8992014-05-21 08:56:28 +08001271 /* Reset fifo's and state machines */
Fabio Estevam458e2c82015-07-27 15:15:59 -03001272 i = 100;
1273
1274 temp = readl(sport->port.membase + UCR2);
1275 temp &= ~UCR2_SRST;
1276 writel(temp, sport->port.membase + UCR2);
1277
1278 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1279 udelay(1);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001280
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281 /*
1282 * Finally, clear and enable interrupts
1283 */
Uwe Kleine-König27e16502016-03-24 14:24:25 +01001284 writel(USR1_RTSD | USR1_DTRD, sport->port.membase + USR1);
Uwe Kleine-König91555ce2015-02-24 11:17:05 +01001285 writel(USR2_ORE, sport->port.membase + USR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286
Lucas Stach7e115772015-09-04 17:52:42 +02001287 if (sport->dma_is_inited && !sport->dma_is_enabled)
1288 imx_enable_dma(sport);
1289
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001290 temp = readl(sport->port.membase + UCR1);
Nandor Han6376cd32017-06-28 15:59:36 +02001291 temp |= UCR1_RRDYEN | UCR1_UARTEN;
1292 if (sport->have_rtscts)
1293 temp |= UCR1_RTSDEN;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001294
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001295 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296
Jiada Wang6f026d6b2014-12-09 18:11:34 +09001297 temp = readl(sport->port.membase + UCR4);
1298 temp |= UCR4_OREN;
1299 writel(temp, sport->port.membase + UCR4);
1300
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001301 temp = readl(sport->port.membase + UCR2);
1302 temp |= (UCR2_RXEN | UCR2_TXEN);
Lucas Stachbff09b02013-05-30 15:47:04 +02001303 if (!sport->have_rtscts)
1304 temp |= UCR2_IRTS;
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001305 /*
1306 * make sure the edge sensitive RTS-irq is disabled,
1307 * we're using RTSD instead.
1308 */
1309 if (!is_imx1_uart(sport))
1310 temp &= ~UCR2_RTSEN;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001311 writel(temp, sport->port.membase + UCR2);
1312
Huang Shijiea496e622013-07-08 17:14:17 +08001313 if (!is_imx1_uart(sport)) {
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001314 temp = readl(sport->port.membase + UCR3);
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001315
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02001316 temp |= UCR3_DTRDEN | UCR3_RI | UCR3_DCD;
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001317
1318 if (sport->dte_mode)
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02001319 /* disable broken interrupts */
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001320 temp &= ~(UCR3_RI | UCR3_DCD);
1321
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001322 writel(temp, sport->port.membase + UCR3);
1323 }
Marc Kleine-Budde44118052008-07-28 12:10:34 +02001324
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 /*
1326 * Enable modem status interrupts
1327 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 imx_enable_ms(&sport->port);
Peter Senna Tschudin18a42082017-04-07 11:45:24 +02001329
1330 /*
Peter Senna Tschudin4dec2f12017-05-14 14:35:15 +02001331 * Start RX DMA immediately instead of waiting for RX FIFO interrupts.
1332 * In our iMX53 the average delay for the first reception dropped from
1333 * approximately 35000 microseconds to 1000 microseconds.
Peter Senna Tschudin18a42082017-04-07 11:45:24 +02001334 */
1335 if (sport->dma_is_enabled) {
Peter Senna Tschudin4dec2f12017-05-14 14:35:15 +02001336 imx_disable_rx_int(sport);
1337 start_rx_dma(sport);
Peter Senna Tschudin18a42082017-04-07 11:45:24 +02001338 }
1339
Sachin Kamat82313e62013-01-07 10:25:02 +05301340 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341
1342 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343}
1344
1345static void imx_shutdown(struct uart_port *port)
1346{
1347 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001348 unsigned long temp;
Xinyu Chen9ec18822012-08-27 09:36:51 +02001349 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001351 if (sport->dma_is_enabled) {
Nandor Han9d297232016-08-08 15:38:27 +03001352 sport->dma_is_rxing = 0;
1353 sport->dma_is_txing = 0;
Fabien Lahouderee5e89602016-09-13 10:17:05 +02001354 dmaengine_terminate_sync(sport->dma_chan_tx);
1355 dmaengine_terminate_sync(sport->dma_chan_rx);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001356
Jiada Wang73631812014-12-09 18:11:23 +09001357 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001358 imx_stop_tx(port);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001359 imx_stop_rx(port);
1360 imx_disable_dma(sport);
Jiada Wang73631812014-12-09 18:11:23 +09001361 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001362 imx_uart_dma_exit(sport);
1363 }
1364
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001365 mctrl_gpio_disable_ms(sport->gpios);
1366
Xinyu Chen9ec18822012-08-27 09:36:51 +02001367 spin_lock_irqsave(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001368 temp = readl(sport->port.membase + UCR2);
1369 temp &= ~(UCR2_TXEN);
1370 writel(temp, sport->port.membase + UCR2);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001371 spin_unlock_irqrestore(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001372
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373 /*
1374 * Stop our timer.
1375 */
1376 del_timer_sync(&sport->timer);
1377
1378 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 * Disable all interrupts, port and break condition.
1380 */
1381
Xinyu Chen9ec18822012-08-27 09:36:51 +02001382 spin_lock_irqsave(&sport->port.lock, flags);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001383 temp = readl(sport->port.membase + UCR1);
1384 temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001385
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001386 writel(temp, sport->port.membase + UCR1);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001387 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie28eb4272013-06-04 09:59:33 +08001388
Huang Shijie1cf93e02013-06-28 13:39:42 +08001389 clk_disable_unprepare(sport->clk_per);
1390 clk_disable_unprepare(sport->clk_ipg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391}
1392
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001393static void imx_flush_buffer(struct uart_port *port)
1394{
1395 struct imx_port *sport = (struct imx_port *)port;
Dirk Behme82e86ae2014-12-09 18:11:27 +09001396 struct scatterlist *sgl = &sport->tx_sgl[0];
Dirk Behmea2c718c2014-12-09 18:11:31 +09001397 unsigned long temp;
Fabio Estevam4f86a952015-02-07 15:46:41 -02001398 int i = 100, ubir, ubmr, uts;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001399
Dirk Behme82e86ae2014-12-09 18:11:27 +09001400 if (!sport->dma_chan_tx)
1401 return;
1402
1403 sport->tx_bytes = 0;
1404 dmaengine_terminate_all(sport->dma_chan_tx);
1405 if (sport->dma_is_txing) {
1406 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
1407 DMA_TO_DEVICE);
Dirk Behmea2c718c2014-12-09 18:11:31 +09001408 temp = readl(sport->port.membase + UCR1);
1409 temp &= ~UCR1_TDMAEN;
1410 writel(temp, sport->port.membase + UCR1);
Dirk Behme82e86ae2014-12-09 18:11:27 +09001411 sport->dma_is_txing = false;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001412 }
Fabio Estevam934084a2015-01-13 10:00:26 -02001413
1414 /*
1415 * According to the Reference Manual description of the UART SRST bit:
1416 * "Reset the transmit and receive state machines,
1417 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
1418 * and UTS[6-3]". As we don't need to restore the old values from
1419 * USR1, USR2, URXD, UTXD, only save/restore the other four registers
1420 */
1421 ubir = readl(sport->port.membase + UBIR);
1422 ubmr = readl(sport->port.membase + UBMR);
Fabio Estevam934084a2015-01-13 10:00:26 -02001423 uts = readl(sport->port.membase + IMX21_UTS);
1424
1425 temp = readl(sport->port.membase + UCR2);
1426 temp &= ~UCR2_SRST;
1427 writel(temp, sport->port.membase + UCR2);
1428
1429 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1430 udelay(1);
1431
1432 /* Restore the registers */
1433 writel(ubir, sport->port.membase + UBIR);
1434 writel(ubmr, sport->port.membase + UBMR);
Fabio Estevam934084a2015-01-13 10:00:26 -02001435 writel(uts, sport->port.membase + IMX21_UTS);
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001436}
1437
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438static void
Alan Cox606d0992006-12-08 02:38:45 -08001439imx_set_termios(struct uart_port *port, struct ktermios *termios,
1440 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441{
1442 struct imx_port *sport = (struct imx_port *)port;
1443 unsigned long flags;
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001444 unsigned long ucr2, old_ucr1, old_ucr2;
1445 unsigned int baud, quot;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001447 unsigned long div, ufcr;
Oskar Schirmer534fca02009-06-11 14:52:23 +01001448 unsigned long num, denom;
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001449 uint64_t tdiv64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450
1451 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452 * We only support CS7 and CS8.
1453 */
1454 while ((termios->c_cflag & CSIZE) != CS7 &&
1455 (termios->c_cflag & CSIZE) != CS8) {
1456 termios->c_cflag &= ~CSIZE;
1457 termios->c_cflag |= old_csize;
1458 old_csize = CS8;
1459 }
1460
1461 if ((termios->c_cflag & CSIZE) == CS8)
1462 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1463 else
1464 ucr2 = UCR2_SRST | UCR2_IRTS;
1465
1466 if (termios->c_cflag & CRTSCTS) {
Sachin Kamat82313e62013-01-07 10:25:02 +05301467 if (sport->have_rtscts) {
Sascha Hauer5b802342006-05-04 14:07:42 +01001468 ucr2 &= ~UCR2_IRTS;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001469
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001470 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001471 /*
1472 * RTS is mandatory for rs485 operation, so keep
1473 * it under manual control and keep transmitter
1474 * disabled.
1475 */
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001476 if (port->rs485.flags &
1477 SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001478 imx_port_rts_active(sport, &ucr2);
Fabio Estevam1a613622017-01-30 09:12:11 -02001479 else
1480 imx_port_rts_inactive(sport, &ucr2);
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001481 } else {
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001482 imx_port_rts_auto(sport, &ucr2);
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001483 }
Sascha Hauer5b802342006-05-04 14:07:42 +01001484 } else {
1485 termios->c_cflag &= ~CRTSCTS;
1486 }
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001487 } else if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001488 /* disable transmitter */
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001489 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001490 imx_port_rts_active(sport, &ucr2);
Fabio Estevam1a613622017-01-30 09:12:11 -02001491 else
1492 imx_port_rts_inactive(sport, &ucr2);
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001493 }
1494
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495
1496 if (termios->c_cflag & CSTOPB)
1497 ucr2 |= UCR2_STPB;
1498 if (termios->c_cflag & PARENB) {
1499 ucr2 |= UCR2_PREN;
Matt Reimer3261e362006-01-13 20:51:44 +00001500 if (termios->c_cflag & PARODD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501 ucr2 |= UCR2_PROE;
1502 }
1503
Eric Miao995234d2011-12-23 05:39:27 +08001504 del_timer_sync(&sport->timer);
1505
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 /*
1507 * Ask the core to calculate the divisor for us.
1508 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001509 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 quot = uart_get_divisor(port, baud);
1511
1512 spin_lock_irqsave(&sport->port.lock, flags);
1513
1514 sport->port.read_status_mask = 0;
1515 if (termios->c_iflag & INPCK)
1516 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1517 if (termios->c_iflag & (BRKINT | PARMRK))
1518 sport->port.read_status_mask |= URXD_BRK;
1519
1520 /*
1521 * Characters to ignore
1522 */
1523 sport->port.ignore_status_mask = 0;
1524 if (termios->c_iflag & IGNPAR)
Eric Nelson865cea82014-12-18 12:37:14 -07001525 sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 if (termios->c_iflag & IGNBRK) {
1527 sport->port.ignore_status_mask |= URXD_BRK;
1528 /*
1529 * If we're ignoring parity and break indicators,
1530 * ignore overruns too (for real raw support).
1531 */
1532 if (termios->c_iflag & IGNPAR)
1533 sport->port.ignore_status_mask |= URXD_OVRRUN;
1534 }
1535
Jiada Wang55d86932014-12-09 18:11:22 +09001536 if ((termios->c_cflag & CREAD) == 0)
1537 sport->port.ignore_status_mask |= URXD_DUMMY_READ;
1538
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539 /*
1540 * Update the per-port timeout.
1541 */
1542 uart_update_timeout(port, termios->c_cflag, baud);
1543
1544 /*
1545 * disable interrupts and drain transmitter
1546 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001547 old_ucr1 = readl(sport->port.membase + UCR1);
1548 writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1549 sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550
Sachin Kamat82313e62013-01-07 10:25:02 +05301551 while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 barrier();
1553
1554 /* then, disable everything */
Lucas Stach86a04ba2015-09-04 17:52:38 +02001555 old_ucr2 = readl(sport->port.membase + UCR2);
1556 writel(old_ucr2 & ~(UCR2_TXEN | UCR2_RXEN),
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001557 sport->port.membase + UCR2);
Lucas Stach86a04ba2015-09-04 17:52:38 +02001558 old_ucr2 &= (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001560 /* custom-baudrate handling */
1561 div = sport->port.uartclk / (baud * 16);
1562 if (baud == 38400 && quot != div)
1563 baud = sport->port.uartclk / (quot * 16);
Hubert Feurstein09bd00f2013-07-18 18:52:49 +02001564
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001565 div = sport->port.uartclk / (baud * 16);
1566 if (div > 7)
1567 div = 7;
1568 if (!div)
1569 div = 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001570
Oskar Schirmer534fca02009-06-11 14:52:23 +01001571 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1572 1 << 16, 1 << 16, &num, &denom);
Sascha Hauer036bb152008-07-05 10:02:44 +02001573
Alan Coxeab4f5a2010-06-01 22:52:52 +02001574 tdiv64 = sport->port.uartclk;
1575 tdiv64 *= num;
1576 do_div(tdiv64, denom * 16 * div);
1577 tty_termios_encode_baud_rate(termios,
Sascha Hauer1a2c4b32009-06-16 17:02:15 +01001578 (speed_t)tdiv64, (speed_t)tdiv64);
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001579
Oskar Schirmer534fca02009-06-11 14:52:23 +01001580 num -= 1;
1581 denom -= 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001582
1583 ufcr = readl(sport->port.membase + UFCR);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001584 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
Sascha Hauer036bb152008-07-05 10:02:44 +02001585 writel(ufcr, sport->port.membase + UFCR);
1586
Oskar Schirmer534fca02009-06-11 14:52:23 +01001587 writel(num, sport->port.membase + UBIR);
1588 writel(denom, sport->port.membase + UBMR);
1589
Huang Shijiea496e622013-07-08 17:14:17 +08001590 if (!is_imx1_uart(sport))
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001591 writel(sport->port.uartclk / div / 1000,
Shawn Guofe6b5402011-06-25 02:04:33 +08001592 sport->port.membase + IMX21_ONEMS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001594 writel(old_ucr1, sport->port.membase + UCR1);
1595
1596 /* set the parity, stop bits and data size */
Lucas Stach86a04ba2015-09-04 17:52:38 +02001597 writel(ucr2 | old_ucr2, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598
1599 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1600 imx_enable_ms(&sport->port);
1601
1602 spin_unlock_irqrestore(&sport->port.lock, flags);
1603}
1604
1605static const char *imx_type(struct uart_port *port)
1606{
1607 struct imx_port *sport = (struct imx_port *)port;
1608
1609 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1610}
1611
1612/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 * Configure/autoconfigure the port.
1614 */
1615static void imx_config_port(struct uart_port *port, int flags)
1616{
1617 struct imx_port *sport = (struct imx_port *)port;
1618
Alexander Shiyanda82f992014-02-22 16:01:33 +04001619 if (flags & UART_CONFIG_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620 sport->port.type = PORT_IMX;
1621}
1622
1623/*
1624 * Verify the new serial_struct (for TIOCSSERIAL).
1625 * The only change we allow are to the flags and type, and
1626 * even then only between PORT_IMX and PORT_UNKNOWN
1627 */
1628static int
1629imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1630{
1631 struct imx_port *sport = (struct imx_port *)port;
1632 int ret = 0;
1633
1634 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1635 ret = -EINVAL;
1636 if (sport->port.irq != ser->irq)
1637 ret = -EINVAL;
1638 if (ser->io_type != UPIO_MEM)
1639 ret = -EINVAL;
1640 if (sport->port.uartclk / 16 != ser->baud_base)
1641 ret = -EINVAL;
Olof Johanssona50c44c2013-09-11 21:27:53 -07001642 if (sport->port.mapbase != (unsigned long)ser->iomem_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643 ret = -EINVAL;
1644 if (sport->port.iobase != ser->port)
1645 ret = -EINVAL;
1646 if (ser->hub6 != 0)
1647 ret = -EINVAL;
1648 return ret;
1649}
1650
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001651#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001652
1653static int imx_poll_init(struct uart_port *port)
1654{
1655 struct imx_port *sport = (struct imx_port *)port;
1656 unsigned long flags;
1657 unsigned long temp;
1658 int retval;
1659
1660 retval = clk_prepare_enable(sport->clk_ipg);
1661 if (retval)
1662 return retval;
1663 retval = clk_prepare_enable(sport->clk_per);
1664 if (retval)
1665 clk_disable_unprepare(sport->clk_ipg);
1666
Lucas Stachcc323822015-09-04 17:52:37 +02001667 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001668
1669 spin_lock_irqsave(&sport->port.lock, flags);
1670
1671 temp = readl(sport->port.membase + UCR1);
1672 if (is_imx1_uart(sport))
1673 temp |= IMX1_UCR1_UARTCLKEN;
1674 temp |= UCR1_UARTEN | UCR1_RRDYEN;
1675 temp &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN);
1676 writel(temp, sport->port.membase + UCR1);
1677
1678 temp = readl(sport->port.membase + UCR2);
1679 temp |= UCR2_RXEN;
1680 writel(temp, sport->port.membase + UCR2);
1681
1682 spin_unlock_irqrestore(&sport->port.lock, flags);
1683
1684 return 0;
1685}
1686
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001687static int imx_poll_get_char(struct uart_port *port)
1688{
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001689 if (!(readl_relaxed(port->membase + USR2) & USR2_RDR))
Dirk Behme26c47412014-09-03 12:33:53 +01001690 return NO_POLL_CHAR;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001691
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001692 return readl_relaxed(port->membase + URXD0) & URXD_RX_DATA;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001693}
1694
1695static void imx_poll_put_char(struct uart_port *port, unsigned char c)
1696{
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001697 unsigned int status;
1698
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001699 /* drain */
1700 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001701 status = readl_relaxed(port->membase + USR1);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001702 } while (~status & USR1_TRDY);
1703
1704 /* write */
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001705 writel_relaxed(c, port->membase + URTX0);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001706
1707 /* flush */
1708 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001709 status = readl_relaxed(port->membase + USR2);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001710 } while (~status & USR2_TXDC);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001711}
1712#endif
1713
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001714static int imx_rs485_config(struct uart_port *port,
1715 struct serial_rs485 *rs485conf)
1716{
1717 struct imx_port *sport = (struct imx_port *)port;
Baruch Siach7d1cadc2016-02-29 14:34:10 +02001718 unsigned long temp;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001719
1720 /* unimplemented */
1721 rs485conf->delay_rts_before_send = 0;
1722 rs485conf->delay_rts_after_send = 0;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001723
1724 /* RTS is required to control the transmitter */
Fabio Estevam7b7e8e82017-01-07 19:29:13 -02001725 if (!sport->have_rtscts && !sport->have_rtsgpio)
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001726 rs485conf->flags &= ~SER_RS485_ENABLED;
1727
1728 if (rs485conf->flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001729 /* disable transmitter */
1730 temp = readl(sport->port.membase + UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001731 if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001732 imx_port_rts_active(sport, &temp);
Fabio Estevam1a613622017-01-30 09:12:11 -02001733 else
1734 imx_port_rts_inactive(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001735 writel(temp, sport->port.membase + UCR2);
1736 }
1737
Baruch Siach7d1cadc2016-02-29 14:34:10 +02001738 /* Make sure Rx is enabled in case Tx is active with Rx disabled */
1739 if (!(rs485conf->flags & SER_RS485_ENABLED) ||
1740 rs485conf->flags & SER_RS485_RX_DURING_TX) {
1741 temp = readl(sport->port.membase + UCR2);
1742 temp |= UCR2_RXEN;
1743 writel(temp, sport->port.membase + UCR2);
1744 }
1745
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001746 port->rs485 = *rs485conf;
1747
1748 return 0;
1749}
1750
Julia Lawall069a47e2016-09-01 19:51:35 +02001751static const struct uart_ops imx_pops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752 .tx_empty = imx_tx_empty,
1753 .set_mctrl = imx_set_mctrl,
1754 .get_mctrl = imx_get_mctrl,
1755 .stop_tx = imx_stop_tx,
1756 .start_tx = imx_start_tx,
1757 .stop_rx = imx_stop_rx,
1758 .enable_ms = imx_enable_ms,
1759 .break_ctl = imx_break_ctl,
1760 .startup = imx_startup,
1761 .shutdown = imx_shutdown,
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001762 .flush_buffer = imx_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763 .set_termios = imx_set_termios,
1764 .type = imx_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765 .config_port = imx_config_port,
1766 .verify_port = imx_verify_port,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001767#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001768 .poll_init = imx_poll_init,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001769 .poll_get_char = imx_poll_get_char,
1770 .poll_put_char = imx_poll_put_char,
1771#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772};
1773
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001774static struct imx_port *imx_ports[UART_NR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775
1776#ifdef CONFIG_SERIAL_IMX_CONSOLE
Russell Kingd3587882006-03-20 20:00:09 +00001777static void imx_console_putchar(struct uart_port *port, int ch)
1778{
1779 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001780
Shawn Guofe6b5402011-06-25 02:04:33 +08001781 while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
Russell Kingd3587882006-03-20 20:00:09 +00001782 barrier();
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001783
1784 writel(ch, sport->port.membase + URTX0);
Russell Kingd3587882006-03-20 20:00:09 +00001785}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786
1787/*
1788 * Interrupts are disabled on entering
1789 */
1790static void
1791imx_console_write(struct console *co, const char *s, unsigned int count)
1792{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001793 struct imx_port *sport = imx_ports[co->index];
Dirk Behme0ad5a812011-12-22 09:57:52 +01001794 struct imx_port_ucrs old_ucr;
1795 unsigned int ucr1;
Shawn Guof30e8262013-02-18 13:15:36 +08001796 unsigned long flags = 0;
Thomas Gleixner677fe552013-02-14 21:01:06 +01001797 int locked = 1;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001798 int retval;
1799
Fabio Estevam0c727a42015-08-18 12:43:12 -03001800 retval = clk_enable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001801 if (retval)
1802 return;
Fabio Estevam0c727a42015-08-18 12:43:12 -03001803 retval = clk_enable(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001804 if (retval) {
Fabio Estevam0c727a42015-08-18 12:43:12 -03001805 clk_disable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001806 return;
1807 }
Xinyu Chen9ec18822012-08-27 09:36:51 +02001808
Thomas Gleixner677fe552013-02-14 21:01:06 +01001809 if (sport->port.sysrq)
1810 locked = 0;
1811 else if (oops_in_progress)
1812 locked = spin_trylock_irqsave(&sport->port.lock, flags);
1813 else
1814 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815
1816 /*
Dirk Behme0ad5a812011-12-22 09:57:52 +01001817 * First, save UCR1/2/3 and then disable interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818 */
Dirk Behme0ad5a812011-12-22 09:57:52 +01001819 imx_port_ucrs_save(&sport->port, &old_ucr);
1820 ucr1 = old_ucr.ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821
Shawn Guofe6b5402011-06-25 02:04:33 +08001822 if (is_imx1_uart(sport))
1823 ucr1 |= IMX1_UCR1_UARTCLKEN;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001824 ucr1 |= UCR1_UARTEN;
1825 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1826
1827 writel(ucr1, sport->port.membase + UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001828
Dirk Behme0ad5a812011-12-22 09:57:52 +01001829 writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830
Russell Kingd3587882006-03-20 20:00:09 +00001831 uart_console_write(&sport->port, s, count, imx_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832
1833 /*
1834 * Finally, wait for transmitter to become empty
Dirk Behme0ad5a812011-12-22 09:57:52 +01001835 * and restore UCR1/2/3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001837 while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838
Dirk Behme0ad5a812011-12-22 09:57:52 +01001839 imx_port_ucrs_restore(&sport->port, &old_ucr);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001840
Thomas Gleixner677fe552013-02-14 21:01:06 +01001841 if (locked)
1842 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001843
Fabio Estevam0c727a42015-08-18 12:43:12 -03001844 clk_disable(sport->clk_ipg);
1845 clk_disable(sport->clk_per);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846}
1847
1848/*
1849 * If the port was already initialised (eg, by a boot loader),
1850 * try to determine the current setup.
1851 */
1852static void __init
1853imx_console_get_options(struct imx_port *sport, int *baud,
1854 int *parity, int *bits)
1855{
Sascha Hauer587897f2005-04-29 22:46:40 +01001856
Roel Kluin2e2eb502009-12-09 12:31:36 -08001857 if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858 /* ok, the port was enabled */
Sachin Kamat82313e62013-01-07 10:25:02 +05301859 unsigned int ucr2, ubir, ubmr, uartclk;
Sascha Hauer587897f2005-04-29 22:46:40 +01001860 unsigned int baud_raw;
1861 unsigned int ucfr_rfdiv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001863 ucr2 = readl(sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864
1865 *parity = 'n';
1866 if (ucr2 & UCR2_PREN) {
1867 if (ucr2 & UCR2_PROE)
1868 *parity = 'o';
1869 else
1870 *parity = 'e';
1871 }
1872
1873 if (ucr2 & UCR2_WS)
1874 *bits = 8;
1875 else
1876 *bits = 7;
1877
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001878 ubir = readl(sport->port.membase + UBIR) & 0xffff;
1879 ubmr = readl(sport->port.membase + UBMR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001881 ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
Sascha Hauer587897f2005-04-29 22:46:40 +01001882 if (ucfr_rfdiv == 6)
1883 ucfr_rfdiv = 7;
1884 else
1885 ucfr_rfdiv = 6 - ucfr_rfdiv;
1886
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001887 uartclk = clk_get_rate(sport->clk_per);
Sascha Hauer587897f2005-04-29 22:46:40 +01001888 uartclk /= ucfr_rfdiv;
1889
1890 { /*
1891 * The next code provides exact computation of
1892 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1893 * without need of float support or long long division,
1894 * which would be required to prevent 32bit arithmetic overflow
1895 */
1896 unsigned int mul = ubir + 1;
1897 unsigned int div = 16 * (ubmr + 1);
1898 unsigned int rem = uartclk % div;
1899
1900 baud_raw = (uartclk / div) * mul;
1901 baud_raw += (rem * mul + div / 2) / div;
1902 *baud = (baud_raw + 50) / 100 * 100;
1903 }
1904
Sachin Kamat82313e62013-01-07 10:25:02 +05301905 if (*baud != baud_raw)
Sachin Kamat50bbdba2013-01-07 10:25:05 +05301906 pr_info("Console IMX rounded baud rate from %d to %d\n",
Sascha Hauer587897f2005-04-29 22:46:40 +01001907 baud_raw, *baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908 }
1909}
1910
1911static int __init
1912imx_console_setup(struct console *co, char *options)
1913{
1914 struct imx_port *sport;
1915 int baud = 9600;
1916 int bits = 8;
1917 int parity = 'n';
1918 int flow = 'n';
Huang Shijie1cf93e02013-06-28 13:39:42 +08001919 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920
1921 /*
1922 * Check whether an invalid uart number has been specified, and
1923 * if so, search for the first available port that does have
1924 * console support.
1925 */
1926 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1927 co->index = 0;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001928 sport = imx_ports[co->index];
Sachin Kamat82313e62013-01-07 10:25:02 +05301929 if (sport == NULL)
Eric Lammertse76afc42009-05-19 20:53:20 -04001930 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931
Huang Shijie1cf93e02013-06-28 13:39:42 +08001932 /* For setting the registers, we only need to enable the ipg clock. */
1933 retval = clk_prepare_enable(sport->clk_ipg);
1934 if (retval)
1935 goto error_console;
1936
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937 if (options)
1938 uart_parse_options(options, &baud, &parity, &bits, &flow);
1939 else
1940 imx_console_get_options(sport, &baud, &parity, &bits);
1941
Lucas Stachcc323822015-09-04 17:52:37 +02001942 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Sascha Hauer587897f2005-04-29 22:46:40 +01001943
Huang Shijie1cf93e02013-06-28 13:39:42 +08001944 retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
1945
Fabio Estevam0c727a42015-08-18 12:43:12 -03001946 clk_disable(sport->clk_ipg);
1947 if (retval) {
1948 clk_unprepare(sport->clk_ipg);
1949 goto error_console;
1950 }
1951
1952 retval = clk_prepare(sport->clk_per);
1953 if (retval)
1954 clk_disable_unprepare(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001955
1956error_console:
1957 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958}
1959
Vincent Sanders9f4426d2005-10-01 22:56:34 +01001960static struct uart_driver imx_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961static struct console imx_console = {
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001962 .name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963 .write = imx_console_write,
1964 .device = uart_console_device,
1965 .setup = imx_console_setup,
1966 .flags = CON_PRINTBUFFER,
1967 .index = -1,
1968 .data = &imx_reg,
1969};
1970
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971#define IMX_CONSOLE &imx_console
Lucas Stach913c6c02015-08-28 11:56:19 +02001972
1973#ifdef CONFIG_OF
1974static void imx_console_early_putchar(struct uart_port *port, int ch)
1975{
1976 while (readl_relaxed(port->membase + IMX21_UTS) & UTS_TXFULL)
1977 cpu_relax();
1978
1979 writel_relaxed(ch, port->membase + URTX0);
1980}
1981
1982static void imx_console_early_write(struct console *con, const char *s,
1983 unsigned count)
1984{
1985 struct earlycon_device *dev = con->data;
1986
1987 uart_console_write(&dev->port, s, count, imx_console_early_putchar);
1988}
1989
1990static int __init
1991imx_console_early_setup(struct earlycon_device *dev, const char *opt)
1992{
1993 if (!dev->port.membase)
1994 return -ENODEV;
1995
1996 dev->con->write = imx_console_early_write;
1997
1998 return 0;
1999}
2000OF_EARLYCON_DECLARE(ec_imx6q, "fsl,imx6q-uart", imx_console_early_setup);
2001OF_EARLYCON_DECLARE(ec_imx21, "fsl,imx21-uart", imx_console_early_setup);
2002#endif
2003
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004#else
2005#define IMX_CONSOLE NULL
2006#endif
2007
2008static struct uart_driver imx_reg = {
2009 .owner = THIS_MODULE,
2010 .driver_name = DRIVER_NAME,
Sascha Hauere3d13ff2008-07-05 10:02:48 +02002011 .dev_name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012 .major = SERIAL_IMX_MAJOR,
2013 .minor = MINOR_START,
2014 .nr = ARRAY_SIZE(imx_ports),
2015 .cons = IMX_CONSOLE,
2016};
2017
Shawn Guo22698aa2011-06-25 02:04:34 +08002018#ifdef CONFIG_OF
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002019/*
2020 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
2021 * could successfully get all information from dt or a negative errno.
2022 */
Shawn Guo22698aa2011-06-25 02:04:34 +08002023static int serial_imx_probe_dt(struct imx_port *sport,
2024 struct platform_device *pdev)
2025{
2026 struct device_node *np = pdev->dev.of_node;
Shawn Guoff059672011-09-22 14:48:13 +08002027 int ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08002028
LABBE Corentin5f8b9042015-11-24 15:36:57 +01002029 sport->devdata = of_device_get_match_data(&pdev->dev);
2030 if (!sport->devdata)
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002031 /* no device tree device */
2032 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002033
Shawn Guoff059672011-09-22 14:48:13 +08002034 ret = of_alias_get_id(np, "serial");
2035 if (ret < 0) {
2036 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
Uwe Kleine-Königa197a192011-12-14 21:26:51 +01002037 return ret;
Shawn Guoff059672011-09-22 14:48:13 +08002038 }
2039 sport->port.line = ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08002040
Geert Uytterhoeven1006ed72016-04-22 17:22:21 +02002041 if (of_get_property(np, "uart-has-rtscts", NULL) ||
2042 of_get_property(np, "fsl,uart-has-rtscts", NULL) /* deprecated */)
Shawn Guo22698aa2011-06-25 02:04:34 +08002043 sport->have_rtscts = 1;
2044
Huang Shijie20ff2fe2013-05-30 14:07:12 +08002045 if (of_get_property(np, "fsl,dte-mode", NULL))
2046 sport->dte_mode = 1;
2047
Fabio Estevam7b7e8e82017-01-07 19:29:13 -02002048 if (of_get_property(np, "rts-gpios", NULL))
2049 sport->have_rtsgpio = 1;
2050
Shawn Guo22698aa2011-06-25 02:04:34 +08002051 return 0;
2052}
2053#else
2054static inline int serial_imx_probe_dt(struct imx_port *sport,
2055 struct platform_device *pdev)
2056{
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002057 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002058}
2059#endif
2060
2061static void serial_imx_probe_pdata(struct imx_port *sport,
2062 struct platform_device *pdev)
2063{
Jingoo Han574de552013-07-30 17:06:57 +09002064 struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
Shawn Guo22698aa2011-06-25 02:04:34 +08002065
2066 sport->port.line = pdev->id;
2067 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
2068
2069 if (!pdata)
2070 return;
2071
2072 if (pdata->flags & IMXUART_HAVE_RTSCTS)
2073 sport->have_rtscts = 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002074}
2075
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002076static int serial_imx_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002078 struct imx_port *sport;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002079 void __iomem *base;
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002080 int ret = 0, reg;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002081 struct resource *res;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002082 int txirq, rxirq, rtsirq;
Sascha Hauer5b802342006-05-04 14:07:42 +01002083
Sachin Kamat42d34192013-01-07 10:25:06 +05302084 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002085 if (!sport)
2086 return -ENOMEM;
2087
Shawn Guo22698aa2011-06-25 02:04:34 +08002088 ret = serial_imx_probe_dt(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002089 if (ret > 0)
Shawn Guo22698aa2011-06-25 02:04:34 +08002090 serial_imx_probe_pdata(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002091 else if (ret < 0)
Sachin Kamat42d34192013-01-07 10:25:06 +05302092 return ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08002093
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002094 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexander Shiyanda82f992014-02-22 16:01:33 +04002095 base = devm_ioremap_resource(&pdev->dev, res);
2096 if (IS_ERR(base))
2097 return PTR_ERR(base);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002098
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002099 rxirq = platform_get_irq(pdev, 0);
2100 txirq = platform_get_irq(pdev, 1);
2101 rtsirq = platform_get_irq(pdev, 2);
2102
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002103 sport->port.dev = &pdev->dev;
2104 sport->port.mapbase = res->start;
2105 sport->port.membase = base;
2106 sport->port.type = PORT_IMX,
2107 sport->port.iotype = UPIO_MEM;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002108 sport->port.irq = rxirq;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002109 sport->port.fifosize = 32;
2110 sport->port.ops = &imx_pops;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01002111 sport->port.rs485_config = imx_rs485_config;
2112 sport->port.rs485.flags =
2113 SER_RS485_RTS_ON_SEND | SER_RS485_RX_DURING_TX;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002114 sport->port.flags = UPF_BOOT_AUTOCONF;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002115 init_timer(&sport->timer);
2116 sport->timer.function = imx_timeout;
2117 sport->timer.data = (unsigned long)sport;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002118
Uwe Kleine-König58362d52015-12-13 11:30:03 +01002119 sport->gpios = mctrl_gpio_init(&sport->port, 0);
2120 if (IS_ERR(sport->gpios))
2121 return PTR_ERR(sport->gpios);
2122
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002123 sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
2124 if (IS_ERR(sport->clk_ipg)) {
2125 ret = PTR_ERR(sport->clk_ipg);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02002126 dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05302127 return ret;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002128 }
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002129
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002130 sport->clk_per = devm_clk_get(&pdev->dev, "per");
2131 if (IS_ERR(sport->clk_per)) {
2132 ret = PTR_ERR(sport->clk_per);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02002133 dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05302134 return ret;
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002135 }
2136
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002137 sport->port.uartclk = clk_get_rate(sport->clk_per);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002138
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002139 /* For register access, we only need to enable the ipg clock. */
2140 ret = clk_prepare_enable(sport->clk_ipg);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002141 if (ret) {
2142 dev_err(&pdev->dev, "failed to enable per clk: %d\n", ret);
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002143 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002144 }
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002145
2146 /* Disable interrupts before requesting them */
2147 reg = readl_relaxed(sport->port.membase + UCR1);
2148 reg &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN |
2149 UCR1_TXMPTYEN | UCR1_RTSDEN);
2150 writel_relaxed(reg, sport->port.membase + UCR1);
2151
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02002152 if (!is_imx1_uart(sport) && sport->dte_mode) {
2153 /*
2154 * The DCEDTE bit changes the direction of DSR, DCD, DTR and RI
2155 * and influences if UCR3_RI and UCR3_DCD changes the level of RI
2156 * and DCD (when they are outputs) or enables the respective
2157 * irqs. So set this bit early, i.e. before requesting irqs.
2158 */
Uwe Kleine-König6df765d2017-05-24 21:38:46 +02002159 reg = readl(sport->port.membase + UFCR);
2160 if (!(reg & UFCR_DCEDTE))
2161 writel(reg | UFCR_DCEDTE, sport->port.membase + UFCR);
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02002162
2163 /*
2164 * Disable UCR3_RI and UCR3_DCD irqs. They are also not
2165 * enabled later because they cannot be cleared
2166 * (confirmed on i.MX25) which makes them unusable.
2167 */
2168 writel(IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP | UCR3_DSR,
2169 sport->port.membase + UCR3);
2170
2171 } else {
Uwe Kleine-König6df765d2017-05-24 21:38:46 +02002172 unsigned long ucr3 = UCR3_DSR;
2173
2174 reg = readl(sport->port.membase + UFCR);
2175 if (reg & UFCR_DCEDTE)
2176 writel(reg & ~UFCR_DCEDTE, sport->port.membase + UFCR);
2177
2178 if (!is_imx1_uart(sport))
2179 ucr3 |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
2180 writel(ucr3, sport->port.membase + UCR3);
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02002181 }
2182
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002183 clk_disable_unprepare(sport->clk_ipg);
2184
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002185 /*
2186 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
2187 * chips only have one interrupt.
2188 */
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002189 if (txirq > 0) {
2190 ret = devm_request_irq(&pdev->dev, rxirq, imx_rxint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002191 dev_name(&pdev->dev), sport);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002192 if (ret) {
2193 dev_err(&pdev->dev, "failed to request rx irq: %d\n",
2194 ret);
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002195 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002196 }
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002197
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002198 ret = devm_request_irq(&pdev->dev, txirq, imx_txint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002199 dev_name(&pdev->dev), sport);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002200 if (ret) {
2201 dev_err(&pdev->dev, "failed to request tx irq: %d\n",
2202 ret);
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002203 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002204 }
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002205 } else {
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002206 ret = devm_request_irq(&pdev->dev, rxirq, imx_int, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002207 dev_name(&pdev->dev), sport);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002208 if (ret) {
2209 dev_err(&pdev->dev, "failed to request irq: %d\n", ret);
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002210 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002211 }
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002212 }
2213
Shawn Guo22698aa2011-06-25 02:04:34 +08002214 imx_ports[sport->port.line] = sport;
Sascha Hauer5b802342006-05-04 14:07:42 +01002215
Richard Zhao0a86a862012-09-18 16:14:58 +08002216 platform_set_drvdata(pdev, sport);
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002217
Alexander Shiyan45af7802014-02-22 16:01:35 +04002218 return uart_add_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002219}
2220
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002221static int serial_imx_remove(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222{
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002223 struct imx_port *sport = platform_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224
Alexander Shiyan45af7802014-02-22 16:01:35 +04002225 return uart_remove_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226}
2227
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002228static void serial_imx_restore_context(struct imx_port *sport)
2229{
2230 if (!sport->context_saved)
2231 return;
2232
2233 writel(sport->saved_reg[4], sport->port.membase + UFCR);
2234 writel(sport->saved_reg[5], sport->port.membase + UESC);
2235 writel(sport->saved_reg[6], sport->port.membase + UTIM);
2236 writel(sport->saved_reg[7], sport->port.membase + UBIR);
2237 writel(sport->saved_reg[8], sport->port.membase + UBMR);
2238 writel(sport->saved_reg[9], sport->port.membase + IMX21_UTS);
2239 writel(sport->saved_reg[0], sport->port.membase + UCR1);
2240 writel(sport->saved_reg[1] | UCR2_SRST, sport->port.membase + UCR2);
2241 writel(sport->saved_reg[2], sport->port.membase + UCR3);
2242 writel(sport->saved_reg[3], sport->port.membase + UCR4);
2243 sport->context_saved = false;
2244}
2245
2246static void serial_imx_save_context(struct imx_port *sport)
2247{
2248 /* Save necessary regs */
2249 sport->saved_reg[0] = readl(sport->port.membase + UCR1);
2250 sport->saved_reg[1] = readl(sport->port.membase + UCR2);
2251 sport->saved_reg[2] = readl(sport->port.membase + UCR3);
2252 sport->saved_reg[3] = readl(sport->port.membase + UCR4);
2253 sport->saved_reg[4] = readl(sport->port.membase + UFCR);
2254 sport->saved_reg[5] = readl(sport->port.membase + UESC);
2255 sport->saved_reg[6] = readl(sport->port.membase + UTIM);
2256 sport->saved_reg[7] = readl(sport->port.membase + UBIR);
2257 sport->saved_reg[8] = readl(sport->port.membase + UBMR);
2258 sport->saved_reg[9] = readl(sport->port.membase + IMX21_UTS);
2259 sport->context_saved = true;
2260}
2261
Eduardo Valentin189550b2015-08-11 10:21:21 -07002262static void serial_imx_enable_wakeup(struct imx_port *sport, bool on)
2263{
2264 unsigned int val;
2265
2266 val = readl(sport->port.membase + UCR3);
2267 if (on)
2268 val |= UCR3_AWAKEN;
2269 else
2270 val &= ~UCR3_AWAKEN;
2271 writel(val, sport->port.membase + UCR3);
Eduardo Valentinbc857342015-08-11 10:21:22 -07002272
2273 val = readl(sport->port.membase + UCR1);
2274 if (on)
2275 val |= UCR1_RTSDEN;
2276 else
2277 val &= ~UCR1_RTSDEN;
2278 writel(val, sport->port.membase + UCR1);
Eduardo Valentin189550b2015-08-11 10:21:21 -07002279}
2280
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002281static int imx_serial_port_suspend_noirq(struct device *dev)
2282{
2283 struct platform_device *pdev = to_platform_device(dev);
2284 struct imx_port *sport = platform_get_drvdata(pdev);
2285 int ret;
2286
2287 ret = clk_enable(sport->clk_ipg);
2288 if (ret)
2289 return ret;
2290
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002291 serial_imx_save_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002292
2293 clk_disable(sport->clk_ipg);
2294
2295 return 0;
2296}
2297
2298static int imx_serial_port_resume_noirq(struct device *dev)
2299{
2300 struct platform_device *pdev = to_platform_device(dev);
2301 struct imx_port *sport = platform_get_drvdata(pdev);
2302 int ret;
2303
2304 ret = clk_enable(sport->clk_ipg);
2305 if (ret)
2306 return ret;
2307
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002308 serial_imx_restore_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002309
2310 clk_disable(sport->clk_ipg);
2311
2312 return 0;
2313}
2314
2315static int imx_serial_port_suspend(struct device *dev)
2316{
2317 struct platform_device *pdev = to_platform_device(dev);
2318 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002319
2320 /* enable wakeup from i.MX UART */
Eduardo Valentin189550b2015-08-11 10:21:21 -07002321 serial_imx_enable_wakeup(sport, true);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002322
2323 uart_suspend_port(&imx_reg, &sport->port);
Maxim Yu. Osipov81b289c2017-08-14 16:27:49 +02002324 disable_irq(sport->port.irq);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002325
Martin Fuzzey29add682016-01-05 16:53:31 +01002326 /* Needed to enable clock in suspend_noirq */
2327 return clk_prepare(sport->clk_ipg);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002328}
2329
2330static int imx_serial_port_resume(struct device *dev)
2331{
2332 struct platform_device *pdev = to_platform_device(dev);
2333 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002334
2335 /* disable wakeup from i.MX UART */
Eduardo Valentin189550b2015-08-11 10:21:21 -07002336 serial_imx_enable_wakeup(sport, false);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002337
2338 uart_resume_port(&imx_reg, &sport->port);
Maxim Yu. Osipov81b289c2017-08-14 16:27:49 +02002339 enable_irq(sport->port.irq);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002340
Martin Fuzzey29add682016-01-05 16:53:31 +01002341 clk_unprepare(sport->clk_ipg);
2342
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002343 return 0;
2344}
2345
2346static const struct dev_pm_ops imx_serial_port_pm_ops = {
2347 .suspend_noirq = imx_serial_port_suspend_noirq,
2348 .resume_noirq = imx_serial_port_resume_noirq,
2349 .suspend = imx_serial_port_suspend,
2350 .resume = imx_serial_port_resume,
2351};
2352
Russell King3ae5eae2005-11-09 22:32:44 +00002353static struct platform_driver serial_imx_driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002354 .probe = serial_imx_probe,
2355 .remove = serial_imx_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356
Shawn Guofe6b5402011-06-25 02:04:33 +08002357 .id_table = imx_uart_devtype,
Russell King3ae5eae2005-11-09 22:32:44 +00002358 .driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002359 .name = "imx-uart",
Shawn Guo22698aa2011-06-25 02:04:34 +08002360 .of_match_table = imx_uart_dt_ids,
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002361 .pm = &imx_serial_port_pm_ops,
Russell King3ae5eae2005-11-09 22:32:44 +00002362 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002363};
2364
2365static int __init imx_serial_init(void)
2366{
Fabio Estevamf0fd1b72014-10-27 14:49:40 -02002367 int ret = uart_register_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002368
Linus Torvalds1da177e2005-04-16 15:20:36 -07002369 if (ret)
2370 return ret;
2371
Russell King3ae5eae2005-11-09 22:32:44 +00002372 ret = platform_driver_register(&serial_imx_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373 if (ret != 0)
2374 uart_unregister_driver(&imx_reg);
2375
Uwe Kleine-Königf2278242011-11-22 14:22:55 +01002376 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002377}
2378
2379static void __exit imx_serial_exit(void)
2380{
Russell Kingc889b892005-11-21 17:05:21 +00002381 platform_driver_unregister(&serial_imx_driver);
Sascha Hauer4b300c32007-07-17 13:35:46 +01002382 uart_unregister_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002383}
2384
2385module_init(imx_serial_init);
2386module_exit(imx_serial_exit);
2387
2388MODULE_AUTHOR("Sascha Hauer");
2389MODULE_DESCRIPTION("IMX generic serial port driver");
2390MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07002391MODULE_ALIAS("platform:imx-uart");