blob: 8d8d33d068dd0c55d3442aeb517cd6a950670fa4 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020048static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050049 [HPD_CRT] = SDE_CRT_HOTPLUG,
50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
54};
55
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020056static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050057 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010058 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050059 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62};
63
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020064static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050065 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71};
72
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020073static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050074 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020082static const u32 hpd_status_i915[HPD_NUM_PINS] = { /* i915 and valleyview are the same */
Egbert Eiche5868a32013-02-28 04:17:12 -050083 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Paulo Zanoni5c502442014-04-01 15:37:11 -030091/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030092#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030093 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
94 POSTING_READ(GEN8_##type##_IMR(which)); \
95 I915_WRITE(GEN8_##type##_IER(which), 0); \
96 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
97 POSTING_READ(GEN8_##type##_IIR(which)); \
98 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
99 POSTING_READ(GEN8_##type##_IIR(which)); \
100} while (0)
101
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300102#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300103 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300104 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300105 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300106 I915_WRITE(type##IIR, 0xffffffff); \
107 POSTING_READ(type##IIR); \
108 I915_WRITE(type##IIR, 0xffffffff); \
109 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300110} while (0)
111
Paulo Zanoni337ba012014-04-01 15:37:16 -0300112/*
113 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
114 */
115#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
116 u32 val = I915_READ(reg); \
117 if (val) { \
118 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
119 (reg), val); \
120 I915_WRITE((reg), 0xffffffff); \
121 POSTING_READ(reg); \
122 I915_WRITE((reg), 0xffffffff); \
123 POSTING_READ(reg); \
124 } \
125} while (0)
126
Paulo Zanoni35079892014-04-01 15:37:15 -0300127#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300128 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300129 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200130 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
131 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300132} while (0)
133
134#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300135 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300136 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200137 I915_WRITE(type##IMR, (imr_val)); \
138 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300139} while (0)
140
Imre Deakc9a9a262014-11-05 20:48:37 +0200141static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
142
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800143/* For display hotplug interrupt */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200144void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300145ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200147 assert_spin_locked(&dev_priv->irq_lock);
148
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700149 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300150 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300151
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000152 if ((dev_priv->irq_mask & mask) != 0) {
153 dev_priv->irq_mask &= ~mask;
154 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000155 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800156 }
157}
158
Daniel Vetter47339cd2014-09-30 10:56:46 +0200159void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300160ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200162 assert_spin_locked(&dev_priv->irq_lock);
163
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300164 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300165 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300166
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000167 if ((dev_priv->irq_mask & mask) != mask) {
168 dev_priv->irq_mask |= mask;
169 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000170 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800171 }
172}
173
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300174/**
175 * ilk_update_gt_irq - update GTIMR
176 * @dev_priv: driver private
177 * @interrupt_mask: mask of interrupt bits to update
178 * @enabled_irq_mask: mask of interrupt bits to enable
179 */
180static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
181 uint32_t interrupt_mask,
182 uint32_t enabled_irq_mask)
183{
184 assert_spin_locked(&dev_priv->irq_lock);
185
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100186 WARN_ON(enabled_irq_mask & ~interrupt_mask);
187
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700188 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300189 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300190
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300191 dev_priv->gt_irq_mask &= ~interrupt_mask;
192 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
193 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
194 POSTING_READ(GTIMR);
195}
196
Daniel Vetter480c8032014-07-16 09:49:40 +0200197void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300198{
199 ilk_update_gt_irq(dev_priv, mask, mask);
200}
201
Daniel Vetter480c8032014-07-16 09:49:40 +0200202void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300203{
204 ilk_update_gt_irq(dev_priv, mask, 0);
205}
206
Imre Deakb900b942014-11-05 20:48:48 +0200207static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
208{
209 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
210}
211
Imre Deaka72fbc32014-11-05 20:48:31 +0200212static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
213{
214 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
215}
216
Imre Deakb900b942014-11-05 20:48:48 +0200217static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
218{
219 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
220}
221
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300222/**
223 * snb_update_pm_irq - update GEN6_PMIMR
224 * @dev_priv: driver private
225 * @interrupt_mask: mask of interrupt bits to update
226 * @enabled_irq_mask: mask of interrupt bits to enable
227 */
228static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
229 uint32_t interrupt_mask,
230 uint32_t enabled_irq_mask)
231{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300232 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300233
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100234 WARN_ON(enabled_irq_mask & ~interrupt_mask);
235
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300236 assert_spin_locked(&dev_priv->irq_lock);
237
Paulo Zanoni605cd252013-08-06 18:57:15 -0300238 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300239 new_val &= ~interrupt_mask;
240 new_val |= (~enabled_irq_mask & interrupt_mask);
241
Paulo Zanoni605cd252013-08-06 18:57:15 -0300242 if (new_val != dev_priv->pm_irq_mask) {
243 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200244 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
245 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300246 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300247}
248
Daniel Vetter480c8032014-07-16 09:49:40 +0200249void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300250{
Imre Deak9939fba2014-11-20 23:01:47 +0200251 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
252 return;
253
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300254 snb_update_pm_irq(dev_priv, mask, mask);
255}
256
Imre Deak9939fba2014-11-20 23:01:47 +0200257static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
258 uint32_t mask)
259{
260 snb_update_pm_irq(dev_priv, mask, 0);
261}
262
Daniel Vetter480c8032014-07-16 09:49:40 +0200263void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300264{
Imre Deak9939fba2014-11-20 23:01:47 +0200265 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
266 return;
267
268 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300269}
270
Imre Deak3cc134e2014-11-19 15:30:03 +0200271void gen6_reset_rps_interrupts(struct drm_device *dev)
272{
273 struct drm_i915_private *dev_priv = dev->dev_private;
274 uint32_t reg = gen6_pm_iir(dev_priv);
275
276 spin_lock_irq(&dev_priv->irq_lock);
277 I915_WRITE(reg, dev_priv->pm_rps_events);
278 I915_WRITE(reg, dev_priv->pm_rps_events);
279 POSTING_READ(reg);
280 spin_unlock_irq(&dev_priv->irq_lock);
281}
282
Imre Deakb900b942014-11-05 20:48:48 +0200283void gen6_enable_rps_interrupts(struct drm_device *dev)
284{
285 struct drm_i915_private *dev_priv = dev->dev_private;
286
287 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200288
Imre Deakb900b942014-11-05 20:48:48 +0200289 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200290 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200291 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200292 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
293 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200294 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200295
Imre Deakb900b942014-11-05 20:48:48 +0200296 spin_unlock_irq(&dev_priv->irq_lock);
297}
298
Imre Deak59d02a12014-12-19 19:33:26 +0200299u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
300{
301 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200302 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200303 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200304 *
305 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200306 */
307 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
308 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
309
310 if (INTEL_INFO(dev_priv)->gen >= 8)
311 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
312
313 return mask;
314}
315
Imre Deakb900b942014-11-05 20:48:48 +0200316void gen6_disable_rps_interrupts(struct drm_device *dev)
317{
318 struct drm_i915_private *dev_priv = dev->dev_private;
319
Imre Deakd4d70aa2014-11-19 15:30:04 +0200320 spin_lock_irq(&dev_priv->irq_lock);
321 dev_priv->rps.interrupts_enabled = false;
322 spin_unlock_irq(&dev_priv->irq_lock);
323
324 cancel_work_sync(&dev_priv->rps.work);
325
Imre Deak9939fba2014-11-20 23:01:47 +0200326 spin_lock_irq(&dev_priv->irq_lock);
327
Imre Deak59d02a12014-12-19 19:33:26 +0200328 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200329
330 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200331 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
332 ~dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200333 I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
Imre Deak9939fba2014-11-20 23:01:47 +0200334 I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
335
336 dev_priv->rps.pm_iir = 0;
337
338 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deakb900b942014-11-05 20:48:48 +0200339}
340
Ben Widawsky09610212014-05-15 20:58:08 +0300341/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200342 * ibx_display_interrupt_update - update SDEIMR
343 * @dev_priv: driver private
344 * @interrupt_mask: mask of interrupt bits to update
345 * @enabled_irq_mask: mask of interrupt bits to enable
346 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200347void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
348 uint32_t interrupt_mask,
349 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200350{
351 uint32_t sdeimr = I915_READ(SDEIMR);
352 sdeimr &= ~interrupt_mask;
353 sdeimr |= (~enabled_irq_mask & interrupt_mask);
354
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100355 WARN_ON(enabled_irq_mask & ~interrupt_mask);
356
Daniel Vetterfee884e2013-07-04 23:35:21 +0200357 assert_spin_locked(&dev_priv->irq_lock);
358
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700359 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300360 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300361
Daniel Vetterfee884e2013-07-04 23:35:21 +0200362 I915_WRITE(SDEIMR, sdeimr);
363 POSTING_READ(SDEIMR);
364}
Paulo Zanoni86642812013-04-12 17:57:57 -0300365
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100366static void
Imre Deak755e9012014-02-10 18:42:47 +0200367__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
368 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800369{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200370 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200371 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800372
Daniel Vetterb79480b2013-06-27 17:52:10 +0200373 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200374 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200375
Ville Syrjälä04feced2014-04-03 13:28:33 +0300376 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
377 status_mask & ~PIPESTAT_INT_STATUS_MASK,
378 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
379 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200380 return;
381
382 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200383 return;
384
Imre Deak91d181d2014-02-10 18:42:49 +0200385 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
386
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200387 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200388 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200389 I915_WRITE(reg, pipestat);
390 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800391}
392
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100393static void
Imre Deak755e9012014-02-10 18:42:47 +0200394__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
395 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800396{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200397 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200398 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800399
Daniel Vetterb79480b2013-06-27 17:52:10 +0200400 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200401 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200402
Ville Syrjälä04feced2014-04-03 13:28:33 +0300403 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
404 status_mask & ~PIPESTAT_INT_STATUS_MASK,
405 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
406 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200407 return;
408
Imre Deak755e9012014-02-10 18:42:47 +0200409 if ((pipestat & enable_mask) == 0)
410 return;
411
Imre Deak91d181d2014-02-10 18:42:49 +0200412 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
413
Imre Deak755e9012014-02-10 18:42:47 +0200414 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200415 I915_WRITE(reg, pipestat);
416 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800417}
418
Imre Deak10c59c52014-02-10 18:42:48 +0200419static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
420{
421 u32 enable_mask = status_mask << 16;
422
423 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300424 * On pipe A we don't support the PSR interrupt yet,
425 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200426 */
427 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
428 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300429 /*
430 * On pipe B and C we don't support the PSR interrupt yet, on pipe
431 * A the same bit is for perf counters which we don't use either.
432 */
433 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
434 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200435
436 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
437 SPRITE0_FLIP_DONE_INT_EN_VLV |
438 SPRITE1_FLIP_DONE_INT_EN_VLV);
439 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
440 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
441 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
442 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
443
444 return enable_mask;
445}
446
Imre Deak755e9012014-02-10 18:42:47 +0200447void
448i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
449 u32 status_mask)
450{
451 u32 enable_mask;
452
Imre Deak10c59c52014-02-10 18:42:48 +0200453 if (IS_VALLEYVIEW(dev_priv->dev))
454 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
455 status_mask);
456 else
457 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200458 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
459}
460
461void
462i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
463 u32 status_mask)
464{
465 u32 enable_mask;
466
Imre Deak10c59c52014-02-10 18:42:48 +0200467 if (IS_VALLEYVIEW(dev_priv->dev))
468 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
469 status_mask);
470 else
471 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200472 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
473}
474
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000475/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300476 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000477 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300478static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000479{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300480 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000481
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300482 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
483 return;
484
Daniel Vetter13321782014-09-15 14:55:29 +0200485 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000486
Imre Deak755e9012014-02-10 18:42:47 +0200487 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300488 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200489 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200490 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000491
Daniel Vetter13321782014-09-15 14:55:29 +0200492 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000493}
494
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300495/*
496 * This timing diagram depicts the video signal in and
497 * around the vertical blanking period.
498 *
499 * Assumptions about the fictitious mode used in this example:
500 * vblank_start >= 3
501 * vsync_start = vblank_start + 1
502 * vsync_end = vblank_start + 2
503 * vtotal = vblank_start + 3
504 *
505 * start of vblank:
506 * latch double buffered registers
507 * increment frame counter (ctg+)
508 * generate start of vblank interrupt (gen4+)
509 * |
510 * | frame start:
511 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
512 * | may be shifted forward 1-3 extra lines via PIPECONF
513 * | |
514 * | | start of vsync:
515 * | | generate vsync interrupt
516 * | | |
517 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
518 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
519 * ----va---> <-----------------vb--------------------> <--------va-------------
520 * | | <----vs-----> |
521 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
522 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
523 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
524 * | | |
525 * last visible pixel first visible pixel
526 * | increment frame counter (gen3/4)
527 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
528 *
529 * x = horizontal active
530 * _ = horizontal blanking
531 * hs = horizontal sync
532 * va = vertical active
533 * vb = vertical blanking
534 * vs = vertical sync
535 * vbs = vblank_start (number)
536 *
537 * Summary:
538 * - most events happen at the start of horizontal sync
539 * - frame start happens at the start of horizontal blank, 1-4 lines
540 * (depending on PIPECONF settings) after the start of vblank
541 * - gen3/4 pixel and frame counter are synchronized with the start
542 * of horizontal active on the first line of vertical active
543 */
544
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300545static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
546{
547 /* Gen2 doesn't have a hardware frame counter */
548 return 0;
549}
550
Keith Packard42f52ef2008-10-18 19:39:29 -0700551/* Called from drm generic code, passed a 'crtc', which
552 * we use as a pipe index
553 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700554static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700555{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300556 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700557 unsigned long high_frame;
558 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300559 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100560 struct intel_crtc *intel_crtc =
561 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
562 const struct drm_display_mode *mode =
563 &intel_crtc->config->base.adjusted_mode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700564
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100565 htotal = mode->crtc_htotal;
566 hsync_start = mode->crtc_hsync_start;
567 vbl_start = mode->crtc_vblank_start;
568 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
569 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300570
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300571 /* Convert to pixel count */
572 vbl_start *= htotal;
573
574 /* Start of vblank event occurs at start of hsync */
575 vbl_start -= htotal - hsync_start;
576
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800577 high_frame = PIPEFRAME(pipe);
578 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100579
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700580 /*
581 * High & low register fields aren't synchronized, so make sure
582 * we get a low value that's stable across two reads of the high
583 * register.
584 */
585 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100586 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300587 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100588 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700589 } while (high1 != high2);
590
Chris Wilson5eddb702010-09-11 13:48:45 +0100591 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300592 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100593 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300594
595 /*
596 * The frame counter increments at beginning of active.
597 * Cook up a vblank counter by also checking the pixel
598 * counter against vblank start.
599 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200600 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700601}
602
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700603static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800604{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300605 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800606 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800607
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800608 return I915_READ(reg);
609}
610
Mario Kleinerad3543e2013-10-30 05:13:08 +0100611/* raw reads, only for fast reads of display block, no need for forcewake etc. */
612#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100613
Ville Syrjäläa225f072014-04-29 13:35:45 +0300614static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
615{
616 struct drm_device *dev = crtc->base.dev;
617 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200618 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300619 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300620 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300621
Ville Syrjälä80715b22014-05-15 20:23:23 +0300622 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300623 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
624 vtotal /= 2;
625
626 if (IS_GEN2(dev))
627 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
628 else
629 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
630
631 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300632 * See update_scanline_offset() for the details on the
633 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300634 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300635 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300636}
637
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700638static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200639 unsigned int flags, int *vpos, int *hpos,
640 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100641{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300642 struct drm_i915_private *dev_priv = dev->dev_private;
643 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200645 const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300646 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300647 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100648 bool in_vbl = true;
649 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100650 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100651
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300652 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100653 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800654 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100655 return 0;
656 }
657
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300658 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300659 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300660 vtotal = mode->crtc_vtotal;
661 vbl_start = mode->crtc_vblank_start;
662 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100663
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200664 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
665 vbl_start = DIV_ROUND_UP(vbl_start, 2);
666 vbl_end /= 2;
667 vtotal /= 2;
668 }
669
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300670 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
671
Mario Kleinerad3543e2013-10-30 05:13:08 +0100672 /*
673 * Lock uncore.lock, as we will do multiple timing critical raw
674 * register reads, potentially with preemption disabled, so the
675 * following code must not block on uncore.lock.
676 */
677 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300678
Mario Kleinerad3543e2013-10-30 05:13:08 +0100679 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
680
681 /* Get optional system timestamp before query. */
682 if (stime)
683 *stime = ktime_get();
684
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300685 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100686 /* No obvious pixelcount register. Only query vertical
687 * scanout position from Display scan line register.
688 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300689 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100690 } else {
691 /* Have access to pixelcount since start of frame.
692 * We can split this into vertical and horizontal
693 * scanout position.
694 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100695 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100696
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300697 /* convert to pixel counts */
698 vbl_start *= htotal;
699 vbl_end *= htotal;
700 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300701
702 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300703 * In interlaced modes, the pixel counter counts all pixels,
704 * so one field will have htotal more pixels. In order to avoid
705 * the reported position from jumping backwards when the pixel
706 * counter is beyond the length of the shorter field, just
707 * clamp the position the length of the shorter field. This
708 * matches how the scanline counter based position works since
709 * the scanline counter doesn't count the two half lines.
710 */
711 if (position >= vtotal)
712 position = vtotal - 1;
713
714 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300715 * Start of vblank interrupt is triggered at start of hsync,
716 * just prior to the first active line of vblank. However we
717 * consider lines to start at the leading edge of horizontal
718 * active. So, should we get here before we've crossed into
719 * the horizontal active of the first line in vblank, we would
720 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
721 * always add htotal-hsync_start to the current pixel position.
722 */
723 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300724 }
725
Mario Kleinerad3543e2013-10-30 05:13:08 +0100726 /* Get optional system timestamp after query. */
727 if (etime)
728 *etime = ktime_get();
729
730 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
731
732 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
733
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300734 in_vbl = position >= vbl_start && position < vbl_end;
735
736 /*
737 * While in vblank, position will be negative
738 * counting up towards 0 at vbl_end. And outside
739 * vblank, position will be positive counting
740 * up since vbl_end.
741 */
742 if (position >= vbl_start)
743 position -= vbl_end;
744 else
745 position += vtotal - vbl_end;
746
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300747 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300748 *vpos = position;
749 *hpos = 0;
750 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100751 *vpos = position / htotal;
752 *hpos = position - (*vpos * htotal);
753 }
754
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100755 /* In vblank? */
756 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200757 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100758
759 return ret;
760}
761
Ville Syrjäläa225f072014-04-29 13:35:45 +0300762int intel_get_crtc_scanline(struct intel_crtc *crtc)
763{
764 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
765 unsigned long irqflags;
766 int position;
767
768 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
769 position = __intel_get_crtc_scanline(crtc);
770 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
771
772 return position;
773}
774
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700775static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100776 int *max_error,
777 struct timeval *vblank_time,
778 unsigned flags)
779{
Chris Wilson4041b852011-01-22 10:07:56 +0000780 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100781
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700782 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000783 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100784 return -EINVAL;
785 }
786
787 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000788 crtc = intel_get_crtc_for_pipe(dev, pipe);
789 if (crtc == NULL) {
790 DRM_ERROR("Invalid crtc %d\n", pipe);
791 return -EINVAL;
792 }
793
Matt Roper83d65732015-02-25 13:12:16 -0800794 if (!crtc->state->enable) {
Chris Wilson4041b852011-01-22 10:07:56 +0000795 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
796 return -EBUSY;
797 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100798
799 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000800 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
801 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300802 crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200803 &to_intel_crtc(crtc)->config->base.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100804}
805
Jani Nikula67c347f2013-09-17 14:26:34 +0300806static bool intel_hpd_irq_event(struct drm_device *dev,
807 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200808{
809 enum drm_connector_status old_status;
810
811 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
812 old_status = connector->status;
813
814 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300815 if (old_status == connector->status)
816 return false;
817
818 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200819 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +0300820 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +0300821 drm_get_connector_status_name(old_status),
822 drm_get_connector_status_name(connector->status));
823
824 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200825}
826
Dave Airlie13cf5502014-06-18 11:29:35 +1000827static void i915_digport_work_func(struct work_struct *work)
828{
829 struct drm_i915_private *dev_priv =
830 container_of(work, struct drm_i915_private, dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +1000831 u32 long_port_mask, short_port_mask;
832 struct intel_digital_port *intel_dig_port;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100833 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +1000834 u32 old_bits = 0;
835
Daniel Vetter4cb21832014-09-15 14:55:26 +0200836 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000837 long_port_mask = dev_priv->long_hpd_port_mask;
838 dev_priv->long_hpd_port_mask = 0;
839 short_port_mask = dev_priv->short_hpd_port_mask;
840 dev_priv->short_hpd_port_mask = 0;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200841 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000842
843 for (i = 0; i < I915_MAX_PORTS; i++) {
844 bool valid = false;
845 bool long_hpd = false;
846 intel_dig_port = dev_priv->hpd_irq_port[i];
847 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
848 continue;
849
850 if (long_port_mask & (1 << i)) {
851 valid = true;
852 long_hpd = true;
853 } else if (short_port_mask & (1 << i))
854 valid = true;
855
856 if (valid) {
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100857 enum irqreturn ret;
858
Dave Airlie13cf5502014-06-18 11:29:35 +1000859 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100860 if (ret == IRQ_NONE) {
861 /* fall back to old school hpd */
Dave Airlie13cf5502014-06-18 11:29:35 +1000862 old_bits |= (1 << intel_dig_port->base.hpd_pin);
863 }
864 }
865 }
866
867 if (old_bits) {
Daniel Vetter4cb21832014-09-15 14:55:26 +0200868 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000869 dev_priv->hpd_event_bits |= old_bits;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200870 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000871 schedule_work(&dev_priv->hotplug_work);
872 }
873}
874
Jesse Barnes5ca58282009-03-31 14:11:15 -0700875/*
876 * Handle hotplug events outside the interrupt handler proper.
877 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200878#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
879
Jesse Barnes5ca58282009-03-31 14:11:15 -0700880static void i915_hotplug_work_func(struct work_struct *work)
881{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300882 struct drm_i915_private *dev_priv =
883 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700884 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700885 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200886 struct intel_connector *intel_connector;
887 struct intel_encoder *intel_encoder;
888 struct drm_connector *connector;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200889 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200890 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200891 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700892
Keith Packarda65e34c2011-07-25 10:04:56 -0700893 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800894 DRM_DEBUG_KMS("running encoder hotplug functions\n");
895
Daniel Vetter4cb21832014-09-15 14:55:26 +0200896 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eich142e2392013-04-11 15:57:57 +0200897
898 hpd_event_bits = dev_priv->hpd_event_bits;
899 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200900 list_for_each_entry(connector, &mode_config->connector_list, head) {
901 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000902 if (!intel_connector->encoder)
903 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200904 intel_encoder = intel_connector->encoder;
905 if (intel_encoder->hpd_pin > HPD_NONE &&
906 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
907 connector->polled == DRM_CONNECTOR_POLL_HPD) {
908 DRM_INFO("HPD interrupt storm detected on connector %s: "
909 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300910 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200911 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
912 connector->polled = DRM_CONNECTOR_POLL_CONNECT
913 | DRM_CONNECTOR_POLL_DISCONNECT;
914 hpd_disabled = true;
915 }
Egbert Eich142e2392013-04-11 15:57:57 +0200916 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
917 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300918 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +0200919 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200920 }
921 /* if there were no outputs to poll, poll was disabled,
922 * therefore make sure it's enabled when disabling HPD on
923 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200924 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200925 drm_kms_helper_poll_enable(dev);
Imre Deak63237512014-08-18 15:37:02 +0300926 mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
927 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
Egbert Eichac4c16c2013-04-16 13:36:58 +0200928 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200929
Daniel Vetter4cb21832014-09-15 14:55:26 +0200930 spin_unlock_irq(&dev_priv->irq_lock);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200931
Egbert Eich321a1b32013-04-11 16:00:26 +0200932 list_for_each_entry(connector, &mode_config->connector_list, head) {
933 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000934 if (!intel_connector->encoder)
935 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +0200936 intel_encoder = intel_connector->encoder;
937 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
938 if (intel_encoder->hot_plug)
939 intel_encoder->hot_plug(intel_encoder);
940 if (intel_hpd_irq_event(dev, connector))
941 changed = true;
942 }
943 }
Keith Packard40ee3382011-07-28 15:31:19 -0700944 mutex_unlock(&mode_config->mutex);
945
Egbert Eich321a1b32013-04-11 16:00:26 +0200946 if (changed)
947 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700948}
949
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200950static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800951{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300952 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000953 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200954 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200955
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200956 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800957
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200958 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
959
Daniel Vetter20e4d402012-08-08 23:35:39 +0200960 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200961
Jesse Barnes7648fa92010-05-20 14:28:11 -0700962 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000963 busy_up = I915_READ(RCPREVBSYTUPAVG);
964 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800965 max_avg = I915_READ(RCBMAXAVG);
966 min_avg = I915_READ(RCBMINAVG);
967
968 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000969 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200970 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
971 new_delay = dev_priv->ips.cur_delay - 1;
972 if (new_delay < dev_priv->ips.max_delay)
973 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000974 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200975 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
976 new_delay = dev_priv->ips.cur_delay + 1;
977 if (new_delay > dev_priv->ips.min_delay)
978 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800979 }
980
Jesse Barnes7648fa92010-05-20 14:28:11 -0700981 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200982 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800983
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200984 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200985
Jesse Barnesf97108d2010-01-29 11:27:07 -0800986 return;
987}
988
Chris Wilson549f7362010-10-19 11:19:32 +0100989static void notify_ring(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100990 struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100991{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100992 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000993 return;
994
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000995 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000996
Chris Wilson549f7362010-10-19 11:19:32 +0100997 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +0100998}
999
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001000static void vlv_c0_read(struct drm_i915_private *dev_priv,
1001 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001002{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001003 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1004 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1005 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001006}
1007
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001008static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1009 const struct intel_rps_ei *old,
1010 const struct intel_rps_ei *now,
1011 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001012{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001013 u64 time, c0;
Deepak S31685c22014-07-03 17:33:01 -04001014
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001015 if (old->cz_clock == 0)
1016 return false;
Deepak S31685c22014-07-03 17:33:01 -04001017
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001018 time = now->cz_clock - old->cz_clock;
1019 time *= threshold * dev_priv->mem_freq;
Deepak S31685c22014-07-03 17:33:01 -04001020
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001021 /* Workload can be split between render + media, e.g. SwapBuffers
1022 * being blitted in X after being rendered in mesa. To account for
1023 * this we need to combine both engines into our activity counter.
1024 */
1025 c0 = now->render_c0 - old->render_c0;
1026 c0 += now->media_c0 - old->media_c0;
1027 c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
Deepak S31685c22014-07-03 17:33:01 -04001028
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001029 return c0 >= time;
1030}
Deepak S31685c22014-07-03 17:33:01 -04001031
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001032void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1033{
1034 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1035 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
1036 dev_priv->rps.ei_interrupt_count = 0;
1037}
1038
1039static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1040{
1041 struct intel_rps_ei now;
1042 u32 events = 0;
1043
1044 if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
1045 return 0;
1046
1047 vlv_c0_read(dev_priv, &now);
1048 if (now.cz_clock == 0)
1049 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001050
1051 /*
1052 * To down throttle, C0 residency should be less than down threshold
1053 * for continous EI intervals. So calculate down EI counters
1054 * once in VLV_INT_COUNT_FOR_DOWN_EI
1055 */
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001056 if (++dev_priv->rps.ei_interrupt_count >= VLV_INT_COUNT_FOR_DOWN_EI) {
1057 pm_iir |= GEN6_PM_RP_DOWN_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04001058 dev_priv->rps.ei_interrupt_count = 0;
Deepak S31685c22014-07-03 17:33:01 -04001059 }
1060
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001061 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1062 if (!vlv_c0_above(dev_priv,
1063 &dev_priv->rps.down_ei, &now,
1064 VLV_RP_DOWN_EI_THRESHOLD))
1065 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1066 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001067 }
1068
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001069 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1070 if (vlv_c0_above(dev_priv,
1071 &dev_priv->rps.up_ei, &now,
1072 VLV_RP_UP_EI_THRESHOLD))
1073 events |= GEN6_PM_RP_UP_THRESHOLD;
1074 dev_priv->rps.up_ei = now;
1075 }
1076
1077 return events;
Deepak S31685c22014-07-03 17:33:01 -04001078}
1079
Ben Widawsky4912d042011-04-25 11:25:20 -07001080static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001081{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001082 struct drm_i915_private *dev_priv =
1083 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001084 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001085 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001086
Daniel Vetter59cdb632013-07-04 23:35:28 +02001087 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001088 /* Speed up work cancelation during disabling rps interrupts. */
1089 if (!dev_priv->rps.interrupts_enabled) {
1090 spin_unlock_irq(&dev_priv->irq_lock);
1091 return;
1092 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001093 pm_iir = dev_priv->rps.pm_iir;
1094 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001095 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1096 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001097 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001098
Paulo Zanoni60611c12013-08-15 11:50:01 -03001099 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301100 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001101
Deepak Sa6706b42014-03-15 20:23:22 +05301102 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001103 return;
1104
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001105 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001106
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001107 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1108
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001109 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001110 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001111 if (adj > 0)
1112 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301113 else {
1114 /* CHV needs even encode values */
1115 adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
1116 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001117 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001118
1119 /*
1120 * For better performance, jump directly
1121 * to RPe if we're below it.
1122 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001123 if (new_delay < dev_priv->rps.efficient_freq)
1124 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001125 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001126 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1127 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001128 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001129 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001130 adj = 0;
1131 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1132 if (adj < 0)
1133 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301134 else {
1135 /* CHV needs even encode values */
1136 adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
1137 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001138 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001139 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001140 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001141 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001142
Ben Widawsky79249632012-09-07 19:43:42 -07001143 /* sysfs frequency interfaces may have snuck in while servicing the
1144 * interrupt
1145 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001146 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001147 dev_priv->rps.min_freq_softlimit,
1148 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301149
Ben Widawskyb39fb292014-03-19 18:31:11 -07001150 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001151
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001152 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001153
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001154 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001155}
1156
Ben Widawskye3689192012-05-25 16:56:22 -07001157
1158/**
1159 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1160 * occurred.
1161 * @work: workqueue struct
1162 *
1163 * Doesn't actually do anything except notify userspace. As a consequence of
1164 * this event, userspace should try to remap the bad rows since statistically
1165 * it is likely the same row is more likely to go bad again.
1166 */
1167static void ivybridge_parity_work(struct work_struct *work)
1168{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001169 struct drm_i915_private *dev_priv =
1170 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001171 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001172 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001173 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001174 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001175
1176 /* We must turn off DOP level clock gating to access the L3 registers.
1177 * In order to prevent a get/put style interface, acquire struct mutex
1178 * any time we access those registers.
1179 */
1180 mutex_lock(&dev_priv->dev->struct_mutex);
1181
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001182 /* If we've screwed up tracking, just let the interrupt fire again */
1183 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1184 goto out;
1185
Ben Widawskye3689192012-05-25 16:56:22 -07001186 misccpctl = I915_READ(GEN7_MISCCPCTL);
1187 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1188 POSTING_READ(GEN7_MISCCPCTL);
1189
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001190 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1191 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001192
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001193 slice--;
1194 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1195 break;
1196
1197 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1198
1199 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1200
1201 error_status = I915_READ(reg);
1202 row = GEN7_PARITY_ERROR_ROW(error_status);
1203 bank = GEN7_PARITY_ERROR_BANK(error_status);
1204 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1205
1206 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1207 POSTING_READ(reg);
1208
1209 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1210 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1211 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1212 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1213 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1214 parity_event[5] = NULL;
1215
Dave Airlie5bdebb12013-10-11 14:07:25 +10001216 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001217 KOBJ_CHANGE, parity_event);
1218
1219 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1220 slice, row, bank, subbank);
1221
1222 kfree(parity_event[4]);
1223 kfree(parity_event[3]);
1224 kfree(parity_event[2]);
1225 kfree(parity_event[1]);
1226 }
Ben Widawskye3689192012-05-25 16:56:22 -07001227
1228 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1229
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001230out:
1231 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001232 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001233 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001234 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001235
1236 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001237}
1238
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001239static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001240{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001241 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001242
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001243 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001244 return;
1245
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001246 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001247 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001248 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001249
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001250 iir &= GT_PARITY_ERROR(dev);
1251 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1252 dev_priv->l3_parity.which_slice |= 1 << 1;
1253
1254 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1255 dev_priv->l3_parity.which_slice |= 1 << 0;
1256
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001257 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001258}
1259
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001260static void ilk_gt_irq_handler(struct drm_device *dev,
1261 struct drm_i915_private *dev_priv,
1262 u32 gt_iir)
1263{
1264 if (gt_iir &
1265 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1266 notify_ring(dev, &dev_priv->ring[RCS]);
1267 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1268 notify_ring(dev, &dev_priv->ring[VCS]);
1269}
1270
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001271static void snb_gt_irq_handler(struct drm_device *dev,
1272 struct drm_i915_private *dev_priv,
1273 u32 gt_iir)
1274{
1275
Ben Widawskycc609d52013-05-28 19:22:29 -07001276 if (gt_iir &
1277 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001278 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001279 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001280 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001281 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001282 notify_ring(dev, &dev_priv->ring[BCS]);
1283
Ben Widawskycc609d52013-05-28 19:22:29 -07001284 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1285 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001286 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1287 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001288
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001289 if (gt_iir & GT_PARITY_ERROR(dev))
1290 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001291}
1292
Ben Widawskyabd58f02013-11-02 21:07:09 -07001293static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1294 struct drm_i915_private *dev_priv,
1295 u32 master_ctl)
1296{
Thomas Daniele981e7b2014-07-24 17:04:39 +01001297 struct intel_engine_cs *ring;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001298 u32 rcs, bcs, vcs;
1299 uint32_t tmp = 0;
1300 irqreturn_t ret = IRQ_NONE;
1301
1302 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1303 tmp = I915_READ(GEN8_GT_IIR(0));
1304 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001305 I915_WRITE(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001306 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001307
Ben Widawskyabd58f02013-11-02 21:07:09 -07001308 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001309 ring = &dev_priv->ring[RCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001310 if (rcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001311 notify_ring(dev, ring);
1312 if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001313 intel_lrc_irq_handler(ring);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001314
1315 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1316 ring = &dev_priv->ring[BCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001317 if (bcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001318 notify_ring(dev, ring);
1319 if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001320 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001321 } else
1322 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1323 }
1324
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001325 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001326 tmp = I915_READ(GEN8_GT_IIR(1));
1327 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001328 I915_WRITE(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001329 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001330
Ben Widawskyabd58f02013-11-02 21:07:09 -07001331 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001332 ring = &dev_priv->ring[VCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001333 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001334 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001335 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001336 intel_lrc_irq_handler(ring);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001337
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001338 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001339 ring = &dev_priv->ring[VCS2];
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001340 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001341 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001342 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001343 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001344 } else
1345 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1346 }
1347
Ben Widawsky09610212014-05-15 20:58:08 +03001348 if (master_ctl & GEN8_GT_PM_IRQ) {
1349 tmp = I915_READ(GEN8_GT_IIR(2));
1350 if (tmp & dev_priv->pm_rps_events) {
Ben Widawsky09610212014-05-15 20:58:08 +03001351 I915_WRITE(GEN8_GT_IIR(2),
1352 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001353 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001354 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001355 } else
1356 DRM_ERROR("The master control interrupt lied (PM)!\n");
1357 }
1358
Ben Widawskyabd58f02013-11-02 21:07:09 -07001359 if (master_ctl & GEN8_GT_VECS_IRQ) {
1360 tmp = I915_READ(GEN8_GT_IIR(3));
1361 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001362 I915_WRITE(GEN8_GT_IIR(3), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001363 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001364
Ben Widawskyabd58f02013-11-02 21:07:09 -07001365 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001366 ring = &dev_priv->ring[VECS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001367 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001368 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001369 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001370 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001371 } else
1372 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1373 }
1374
1375 return ret;
1376}
1377
Egbert Eichb543fb02013-04-16 13:36:54 +02001378#define HPD_STORM_DETECT_PERIOD 1000
1379#define HPD_STORM_THRESHOLD 5
1380
Jani Nikula07c338c2014-10-02 11:16:32 +03001381static int pch_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001382{
1383 switch (port) {
1384 case PORT_A:
1385 case PORT_E:
1386 default:
1387 return -1;
1388 case PORT_B:
1389 return 0;
1390 case PORT_C:
1391 return 8;
1392 case PORT_D:
1393 return 16;
1394 }
1395}
1396
Jani Nikula07c338c2014-10-02 11:16:32 +03001397static int i915_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001398{
1399 switch (port) {
1400 case PORT_A:
1401 case PORT_E:
1402 default:
1403 return -1;
1404 case PORT_B:
1405 return 17;
1406 case PORT_C:
1407 return 19;
1408 case PORT_D:
1409 return 21;
1410 }
1411}
1412
1413static inline enum port get_port_from_pin(enum hpd_pin pin)
1414{
1415 switch (pin) {
1416 case HPD_PORT_B:
1417 return PORT_B;
1418 case HPD_PORT_C:
1419 return PORT_C;
1420 case HPD_PORT_D:
1421 return PORT_D;
1422 default:
1423 return PORT_A; /* no hpd */
1424 }
1425}
1426
Daniel Vetter10a504d2013-06-27 17:52:12 +02001427static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001428 u32 hotplug_trigger,
Dave Airlie13cf5502014-06-18 11:29:35 +10001429 u32 dig_hotplug_reg,
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +02001430 const u32 hpd[HPD_NUM_PINS])
Egbert Eichb543fb02013-04-16 13:36:54 +02001431{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001432 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001433 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001434 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001435 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001436 bool queue_dig = false, queue_hp = false;
1437 u32 dig_shift;
1438 u32 dig_port_mask = 0;
Egbert Eichb543fb02013-04-16 13:36:54 +02001439
Daniel Vetter91d131d2013-06-27 17:52:14 +02001440 if (!hotplug_trigger)
1441 return;
1442
Dave Airlie13cf5502014-06-18 11:29:35 +10001443 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1444 hotplug_trigger, dig_hotplug_reg);
Imre Deakcc9bd492014-01-16 19:56:54 +02001445
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001446 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001447 for (i = 1; i < HPD_NUM_PINS; i++) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001448 if (!(hpd[i] & hotplug_trigger))
1449 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001450
Dave Airlie13cf5502014-06-18 11:29:35 +10001451 port = get_port_from_pin(i);
1452 if (port && dev_priv->hpd_irq_port[port]) {
1453 bool long_hpd;
1454
Jani Nikula07c338c2014-10-02 11:16:32 +03001455 if (HAS_PCH_SPLIT(dev)) {
1456 dig_shift = pch_port_to_hotplug_shift(port);
Dave Airlie13cf5502014-06-18 11:29:35 +10001457 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Jani Nikula07c338c2014-10-02 11:16:32 +03001458 } else {
1459 dig_shift = i915_port_to_hotplug_shift(port);
1460 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001461 }
1462
Ville Syrjälä26fbb772014-08-11 18:37:37 +03001463 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
1464 port_name(port),
1465 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10001466 /* for long HPD pulses we want to have the digital queue happen,
1467 but we still want HPD storm detection to function. */
1468 if (long_hpd) {
1469 dev_priv->long_hpd_port_mask |= (1 << port);
1470 dig_port_mask |= hpd[i];
1471 } else {
1472 /* for short HPD just trigger the digital queue */
1473 dev_priv->short_hpd_port_mask |= (1 << port);
1474 hotplug_trigger &= ~hpd[i];
1475 }
1476 queue_dig = true;
1477 }
1478 }
1479
1480 for (i = 1; i < HPD_NUM_PINS; i++) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001481 if (hpd[i] & hotplug_trigger &&
1482 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1483 /*
1484 * On GMCH platforms the interrupt mask bits only
1485 * prevent irq generation, not the setting of the
1486 * hotplug bits itself. So only WARN about unexpected
1487 * interrupts on saner platforms.
1488 */
1489 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1490 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1491 hotplug_trigger, i, hpd[i]);
1492
1493 continue;
1494 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001495
Egbert Eichb543fb02013-04-16 13:36:54 +02001496 if (!(hpd[i] & hotplug_trigger) ||
1497 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1498 continue;
1499
Dave Airlie13cf5502014-06-18 11:29:35 +10001500 if (!(dig_port_mask & hpd[i])) {
1501 dev_priv->hpd_event_bits |= (1 << i);
1502 queue_hp = true;
1503 }
1504
Egbert Eichb543fb02013-04-16 13:36:54 +02001505 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1506 dev_priv->hpd_stats[i].hpd_last_jiffies
1507 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1508 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1509 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001510 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001511 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1512 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001513 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001514 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001515 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001516 } else {
1517 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001518 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1519 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001520 }
1521 }
1522
Daniel Vetter10a504d2013-06-27 17:52:12 +02001523 if (storm_detected)
1524 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001525 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001526
Daniel Vetter645416f2013-09-02 16:22:25 +02001527 /*
1528 * Our hotplug handler can grab modeset locks (by calling down into the
1529 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1530 * queue for otherwise the flush_work in the pageflip code will
1531 * deadlock.
1532 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001533 if (queue_dig)
Dave Airlie0e32b392014-05-02 14:02:48 +10001534 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001535 if (queue_hp)
1536 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001537}
1538
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001539static void gmbus_irq_handler(struct drm_device *dev)
1540{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001541 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001542
Daniel Vetter28c70f12012-12-01 13:53:45 +01001543 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001544}
1545
Daniel Vetterce99c252012-12-01 13:53:47 +01001546static void dp_aux_irq_handler(struct drm_device *dev)
1547{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001548 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001549
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001550 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001551}
1552
Shuang He8bf1e9f2013-10-15 18:55:27 +01001553#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001554static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1555 uint32_t crc0, uint32_t crc1,
1556 uint32_t crc2, uint32_t crc3,
1557 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001558{
1559 struct drm_i915_private *dev_priv = dev->dev_private;
1560 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1561 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001562 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001563
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001564 spin_lock(&pipe_crc->lock);
1565
Damien Lespiau0c912c72013-10-15 18:55:37 +01001566 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001567 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001568 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001569 return;
1570 }
1571
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001572 head = pipe_crc->head;
1573 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001574
1575 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001576 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001577 DRM_ERROR("CRC buffer overflowing\n");
1578 return;
1579 }
1580
1581 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001582
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001583 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001584 entry->crc[0] = crc0;
1585 entry->crc[1] = crc1;
1586 entry->crc[2] = crc2;
1587 entry->crc[3] = crc3;
1588 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001589
1590 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001591 pipe_crc->head = head;
1592
1593 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001594
1595 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001596}
Daniel Vetter277de952013-10-18 16:37:07 +02001597#else
1598static inline void
1599display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1600 uint32_t crc0, uint32_t crc1,
1601 uint32_t crc2, uint32_t crc3,
1602 uint32_t crc4) {}
1603#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001604
Daniel Vetter277de952013-10-18 16:37:07 +02001605
1606static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001607{
1608 struct drm_i915_private *dev_priv = dev->dev_private;
1609
Daniel Vetter277de952013-10-18 16:37:07 +02001610 display_pipe_crc_irq_handler(dev, pipe,
1611 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1612 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001613}
1614
Daniel Vetter277de952013-10-18 16:37:07 +02001615static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001616{
1617 struct drm_i915_private *dev_priv = dev->dev_private;
1618
Daniel Vetter277de952013-10-18 16:37:07 +02001619 display_pipe_crc_irq_handler(dev, pipe,
1620 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1621 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1622 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1623 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1624 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001625}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001626
Daniel Vetter277de952013-10-18 16:37:07 +02001627static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001628{
1629 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001630 uint32_t res1, res2;
1631
1632 if (INTEL_INFO(dev)->gen >= 3)
1633 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1634 else
1635 res1 = 0;
1636
1637 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1638 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1639 else
1640 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001641
Daniel Vetter277de952013-10-18 16:37:07 +02001642 display_pipe_crc_irq_handler(dev, pipe,
1643 I915_READ(PIPE_CRC_RES_RED(pipe)),
1644 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1645 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1646 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001647}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001648
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001649/* The RPS events need forcewake, so we add them to a work queue and mask their
1650 * IMR bits until the work is done. Other interrupts can be processed without
1651 * the work queue. */
1652static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001653{
Deepak Sa6706b42014-03-15 20:23:22 +05301654 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001655 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001656 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001657 if (dev_priv->rps.interrupts_enabled) {
1658 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1659 queue_work(dev_priv->wq, &dev_priv->rps.work);
1660 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001661 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001662 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001663
Imre Deakc9a9a262014-11-05 20:48:37 +02001664 if (INTEL_INFO(dev_priv)->gen >= 8)
1665 return;
1666
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001667 if (HAS_VEBOX(dev_priv->dev)) {
1668 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1669 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001670
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001671 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1672 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001673 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001674}
1675
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001676static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1677{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001678 if (!drm_handle_vblank(dev, pipe))
1679 return false;
1680
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001681 return true;
1682}
1683
Imre Deakc1874ed2014-02-04 21:35:46 +02001684static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1685{
1686 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001687 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001688 int pipe;
1689
Imre Deak58ead0d2014-02-04 21:35:47 +02001690 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001691 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001692 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001693 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001694
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001695 /*
1696 * PIPESTAT bits get signalled even when the interrupt is
1697 * disabled with the mask bits, and some of the status bits do
1698 * not generate interrupts at all (like the underrun bit). Hence
1699 * we need to be careful that we only handle what we want to
1700 * handle.
1701 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001702
1703 /* fifo underruns are filterered in the underrun handler. */
1704 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001705
1706 switch (pipe) {
1707 case PIPE_A:
1708 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1709 break;
1710 case PIPE_B:
1711 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1712 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001713 case PIPE_C:
1714 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1715 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001716 }
1717 if (iir & iir_bit)
1718 mask |= dev_priv->pipestat_irq_mask[pipe];
1719
1720 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001721 continue;
1722
1723 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001724 mask |= PIPESTAT_INT_ENABLE_MASK;
1725 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001726
1727 /*
1728 * Clear the PIPE*STAT regs before the IIR
1729 */
Imre Deak91d181d2014-02-10 18:42:49 +02001730 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1731 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001732 I915_WRITE(reg, pipe_stats[pipe]);
1733 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001734 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001735
Damien Lespiau055e3932014-08-18 13:49:10 +01001736 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001737 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1738 intel_pipe_handle_vblank(dev, pipe))
1739 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001740
Imre Deak579a9b02014-02-04 21:35:48 +02001741 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001742 intel_prepare_page_flip(dev, pipe);
1743 intel_finish_page_flip(dev, pipe);
1744 }
1745
1746 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1747 i9xx_pipe_crc_irq_handler(dev, pipe);
1748
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001749 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1750 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001751 }
1752
1753 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1754 gmbus_irq_handler(dev);
1755}
1756
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001757static void i9xx_hpd_irq_handler(struct drm_device *dev)
1758{
1759 struct drm_i915_private *dev_priv = dev->dev_private;
1760 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1761
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001762 if (hotplug_status) {
1763 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1764 /*
1765 * Make sure hotplug status is cleared before we clear IIR, or else we
1766 * may miss hotplug events.
1767 */
1768 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001769
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001770 if (IS_G4X(dev)) {
1771 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001772
Dave Airlie13cf5502014-06-18 11:29:35 +10001773 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001774 } else {
1775 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1776
Dave Airlie13cf5502014-06-18 11:29:35 +10001777 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001778 }
1779
1780 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1781 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1782 dp_aux_irq_handler(dev);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001783 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001784}
1785
Daniel Vetterff1f5252012-10-02 15:10:55 +02001786static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001787{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001788 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001789 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001790 u32 iir, gt_iir, pm_iir;
1791 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001792
Imre Deak2dd2a882015-02-24 11:14:30 +02001793 if (!intel_irqs_enabled(dev_priv))
1794 return IRQ_NONE;
1795
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001796 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001797 /* Find, clear, then process each source of interrupt */
1798
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001799 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001800 if (gt_iir)
1801 I915_WRITE(GTIIR, gt_iir);
1802
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001803 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001804 if (pm_iir)
1805 I915_WRITE(GEN6_PMIIR, pm_iir);
1806
1807 iir = I915_READ(VLV_IIR);
1808 if (iir) {
1809 /* Consume port before clearing IIR or we'll miss events */
1810 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1811 i9xx_hpd_irq_handler(dev);
1812 I915_WRITE(VLV_IIR, iir);
1813 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001814
1815 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1816 goto out;
1817
1818 ret = IRQ_HANDLED;
1819
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001820 if (gt_iir)
1821 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001822 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001823 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001824 /* Call regardless, as some status bits might not be
1825 * signalled in iir */
1826 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001827 }
1828
1829out:
1830 return ret;
1831}
1832
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001833static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1834{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001835 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001836 struct drm_i915_private *dev_priv = dev->dev_private;
1837 u32 master_ctl, iir;
1838 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001839
Imre Deak2dd2a882015-02-24 11:14:30 +02001840 if (!intel_irqs_enabled(dev_priv))
1841 return IRQ_NONE;
1842
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001843 for (;;) {
1844 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1845 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001846
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001847 if (master_ctl == 0 && iir == 0)
1848 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001849
Oscar Mateo27b6c122014-06-16 16:11:00 +01001850 ret = IRQ_HANDLED;
1851
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001852 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001853
Oscar Mateo27b6c122014-06-16 16:11:00 +01001854 /* Find, clear, then process each source of interrupt */
1855
1856 if (iir) {
1857 /* Consume port before clearing IIR or we'll miss events */
1858 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1859 i9xx_hpd_irq_handler(dev);
1860 I915_WRITE(VLV_IIR, iir);
1861 }
1862
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001863 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001864
Oscar Mateo27b6c122014-06-16 16:11:00 +01001865 /* Call regardless, as some status bits might not be
1866 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001867 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001868
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001869 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1870 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001871 }
1872
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001873 return ret;
1874}
1875
Adam Jackson23e81d62012-06-06 15:45:44 -04001876static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001877{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001878 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001879 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001880 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10001881 u32 dig_hotplug_reg;
Jesse Barnes776ad802011-01-04 15:09:39 -08001882
Dave Airlie13cf5502014-06-18 11:29:35 +10001883 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1884 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1885
1886 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001887
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001888 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1889 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1890 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001891 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001892 port_name(port));
1893 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001894
Daniel Vetterce99c252012-12-01 13:53:47 +01001895 if (pch_iir & SDE_AUX_MASK)
1896 dp_aux_irq_handler(dev);
1897
Jesse Barnes776ad802011-01-04 15:09:39 -08001898 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001899 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001900
1901 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1902 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1903
1904 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1905 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1906
1907 if (pch_iir & SDE_POISON)
1908 DRM_ERROR("PCH poison interrupt\n");
1909
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001910 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001911 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001912 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1913 pipe_name(pipe),
1914 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001915
1916 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1917 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1918
1919 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1920 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1921
Jesse Barnes776ad802011-01-04 15:09:39 -08001922 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001923 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001924
1925 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001926 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001927}
1928
1929static void ivb_err_int_handler(struct drm_device *dev)
1930{
1931 struct drm_i915_private *dev_priv = dev->dev_private;
1932 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001933 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001934
Paulo Zanonide032bf2013-04-12 17:57:58 -03001935 if (err_int & ERR_INT_POISON)
1936 DRM_ERROR("Poison interrupt\n");
1937
Damien Lespiau055e3932014-08-18 13:49:10 +01001938 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001939 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1940 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001941
Daniel Vetter5a69b892013-10-16 22:55:52 +02001942 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1943 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001944 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001945 else
Daniel Vetter277de952013-10-18 16:37:07 +02001946 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001947 }
1948 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001949
Paulo Zanoni86642812013-04-12 17:57:57 -03001950 I915_WRITE(GEN7_ERR_INT, err_int);
1951}
1952
1953static void cpt_serr_int_handler(struct drm_device *dev)
1954{
1955 struct drm_i915_private *dev_priv = dev->dev_private;
1956 u32 serr_int = I915_READ(SERR_INT);
1957
Paulo Zanonide032bf2013-04-12 17:57:58 -03001958 if (serr_int & SERR_INT_POISON)
1959 DRM_ERROR("PCH poison interrupt\n");
1960
Paulo Zanoni86642812013-04-12 17:57:57 -03001961 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001962 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001963
1964 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001965 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001966
1967 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001968 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001969
1970 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001971}
1972
Adam Jackson23e81d62012-06-06 15:45:44 -04001973static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1974{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001975 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001976 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001977 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001978 u32 dig_hotplug_reg;
Adam Jackson23e81d62012-06-06 15:45:44 -04001979
Dave Airlie13cf5502014-06-18 11:29:35 +10001980 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1981 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1982
1983 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001984
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001985 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1986 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1987 SDE_AUDIO_POWER_SHIFT_CPT);
1988 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1989 port_name(port));
1990 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001991
1992 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001993 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001994
1995 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001996 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001997
1998 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1999 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2000
2001 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2002 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2003
2004 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002005 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002006 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2007 pipe_name(pipe),
2008 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002009
2010 if (pch_iir & SDE_ERROR_CPT)
2011 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002012}
2013
Paulo Zanonic008bc62013-07-12 16:35:10 -03002014static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2015{
2016 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c22013-10-21 18:04:36 +02002017 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002018
2019 if (de_iir & DE_AUX_CHANNEL_A)
2020 dp_aux_irq_handler(dev);
2021
2022 if (de_iir & DE_GSE)
2023 intel_opregion_asle_intr(dev);
2024
Paulo Zanonic008bc62013-07-12 16:35:10 -03002025 if (de_iir & DE_POISON)
2026 DRM_ERROR("Poison interrupt\n");
2027
Damien Lespiau055e3932014-08-18 13:49:10 +01002028 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002029 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2030 intel_pipe_handle_vblank(dev, pipe))
2031 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002032
Daniel Vetter40da17c22013-10-21 18:04:36 +02002033 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002034 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002035
Daniel Vetter40da17c22013-10-21 18:04:36 +02002036 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2037 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002038
Daniel Vetter40da17c22013-10-21 18:04:36 +02002039 /* plane/pipes map 1:1 on ilk+ */
2040 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2041 intel_prepare_page_flip(dev, pipe);
2042 intel_finish_page_flip_plane(dev, pipe);
2043 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002044 }
2045
2046 /* check event from PCH */
2047 if (de_iir & DE_PCH_EVENT) {
2048 u32 pch_iir = I915_READ(SDEIIR);
2049
2050 if (HAS_PCH_CPT(dev))
2051 cpt_irq_handler(dev, pch_iir);
2052 else
2053 ibx_irq_handler(dev, pch_iir);
2054
2055 /* should clear PCH hotplug event before clear CPU irq */
2056 I915_WRITE(SDEIIR, pch_iir);
2057 }
2058
2059 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2060 ironlake_rps_change_irq_handler(dev);
2061}
2062
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002063static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2064{
2065 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002066 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002067
2068 if (de_iir & DE_ERR_INT_IVB)
2069 ivb_err_int_handler(dev);
2070
2071 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2072 dp_aux_irq_handler(dev);
2073
2074 if (de_iir & DE_GSE_IVB)
2075 intel_opregion_asle_intr(dev);
2076
Damien Lespiau055e3932014-08-18 13:49:10 +01002077 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002078 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2079 intel_pipe_handle_vblank(dev, pipe))
2080 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002081
2082 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002083 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2084 intel_prepare_page_flip(dev, pipe);
2085 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002086 }
2087 }
2088
2089 /* check event from PCH */
2090 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2091 u32 pch_iir = I915_READ(SDEIIR);
2092
2093 cpt_irq_handler(dev, pch_iir);
2094
2095 /* clear PCH hotplug event before clear CPU irq */
2096 I915_WRITE(SDEIIR, pch_iir);
2097 }
2098}
2099
Oscar Mateo72c90f62014-06-16 16:10:57 +01002100/*
2101 * To handle irqs with the minimum potential races with fresh interrupts, we:
2102 * 1 - Disable Master Interrupt Control.
2103 * 2 - Find the source(s) of the interrupt.
2104 * 3 - Clear the Interrupt Identity bits (IIR).
2105 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2106 * 5 - Re-enable Master Interrupt Control.
2107 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002108static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002109{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002110 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002111 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002112 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002113 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002114
Imre Deak2dd2a882015-02-24 11:14:30 +02002115 if (!intel_irqs_enabled(dev_priv))
2116 return IRQ_NONE;
2117
Paulo Zanoni86642812013-04-12 17:57:57 -03002118 /* We get interrupts on unclaimed registers, so check for this before we
2119 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002120 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002121
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002122 /* disable master interrupt before clearing iir */
2123 de_ier = I915_READ(DEIER);
2124 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002125 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002126
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002127 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2128 * interrupts will will be stored on its back queue, and then we'll be
2129 * able to process them after we restore SDEIER (as soon as we restore
2130 * it, we'll get an interrupt if SDEIIR still has something to process
2131 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002132 if (!HAS_PCH_NOP(dev)) {
2133 sde_ier = I915_READ(SDEIER);
2134 I915_WRITE(SDEIER, 0);
2135 POSTING_READ(SDEIER);
2136 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002137
Oscar Mateo72c90f62014-06-16 16:10:57 +01002138 /* Find, clear, then process each source of interrupt */
2139
Chris Wilson0e434062012-05-09 21:45:44 +01002140 gt_iir = I915_READ(GTIIR);
2141 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002142 I915_WRITE(GTIIR, gt_iir);
2143 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002144 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002145 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002146 else
2147 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002148 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002149
2150 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002151 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002152 I915_WRITE(DEIIR, de_iir);
2153 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002154 if (INTEL_INFO(dev)->gen >= 7)
2155 ivb_display_irq_handler(dev, de_iir);
2156 else
2157 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002158 }
2159
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002160 if (INTEL_INFO(dev)->gen >= 6) {
2161 u32 pm_iir = I915_READ(GEN6_PMIIR);
2162 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002163 I915_WRITE(GEN6_PMIIR, pm_iir);
2164 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002165 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002166 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002167 }
2168
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002169 I915_WRITE(DEIER, de_ier);
2170 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002171 if (!HAS_PCH_NOP(dev)) {
2172 I915_WRITE(SDEIER, sde_ier);
2173 POSTING_READ(SDEIER);
2174 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002175
2176 return ret;
2177}
2178
Ben Widawskyabd58f02013-11-02 21:07:09 -07002179static irqreturn_t gen8_irq_handler(int irq, void *arg)
2180{
2181 struct drm_device *dev = arg;
2182 struct drm_i915_private *dev_priv = dev->dev_private;
2183 u32 master_ctl;
2184 irqreturn_t ret = IRQ_NONE;
2185 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002186 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002187 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2188
Imre Deak2dd2a882015-02-24 11:14:30 +02002189 if (!intel_irqs_enabled(dev_priv))
2190 return IRQ_NONE;
2191
Jesse Barnes88e04702014-11-13 17:51:48 +00002192 if (IS_GEN9(dev))
2193 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2194 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002195
Ben Widawskyabd58f02013-11-02 21:07:09 -07002196 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2197 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2198 if (!master_ctl)
2199 return IRQ_NONE;
2200
2201 I915_WRITE(GEN8_MASTER_IRQ, 0);
2202 POSTING_READ(GEN8_MASTER_IRQ);
2203
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002204 /* Find, clear, then process each source of interrupt */
2205
Ben Widawskyabd58f02013-11-02 21:07:09 -07002206 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2207
2208 if (master_ctl & GEN8_DE_MISC_IRQ) {
2209 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002210 if (tmp) {
2211 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2212 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002213 if (tmp & GEN8_DE_MISC_GSE)
2214 intel_opregion_asle_intr(dev);
2215 else
2216 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002217 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002218 else
2219 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002220 }
2221
Daniel Vetter6d766f02013-11-07 14:49:55 +01002222 if (master_ctl & GEN8_DE_PORT_IRQ) {
2223 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002224 if (tmp) {
2225 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2226 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002227
2228 if (tmp & aux_mask)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002229 dp_aux_irq_handler(dev);
2230 else
2231 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002232 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002233 else
2234 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002235 }
2236
Damien Lespiau055e3932014-08-18 13:49:10 +01002237 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002238 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002239
Daniel Vetterc42664c2013-11-07 11:05:40 +01002240 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2241 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002242
Daniel Vetterc42664c2013-11-07 11:05:40 +01002243 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002244 if (pipe_iir) {
2245 ret = IRQ_HANDLED;
2246 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002247
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002248 if (pipe_iir & GEN8_PIPE_VBLANK &&
2249 intel_pipe_handle_vblank(dev, pipe))
2250 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002251
Damien Lespiau770de832014-03-20 20:45:01 +00002252 if (IS_GEN9(dev))
2253 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2254 else
2255 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2256
2257 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002258 intel_prepare_page_flip(dev, pipe);
2259 intel_finish_page_flip_plane(dev, pipe);
2260 }
2261
2262 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2263 hsw_pipe_crc_irq_handler(dev, pipe);
2264
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002265 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2266 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2267 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002268
Damien Lespiau770de832014-03-20 20:45:01 +00002269
2270 if (IS_GEN9(dev))
2271 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2272 else
2273 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2274
2275 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002276 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2277 pipe_name(pipe),
2278 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002279 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002280 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2281 }
2282
Daniel Vetter92d03a82013-11-07 11:05:43 +01002283 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2284 /*
2285 * FIXME(BDW): Assume for now that the new interrupt handling
2286 * scheme also closed the SDE interrupt handling race we've seen
2287 * on older pch-split platforms. But this needs testing.
2288 */
2289 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002290 if (pch_iir) {
2291 I915_WRITE(SDEIIR, pch_iir);
2292 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002293 cpt_irq_handler(dev, pch_iir);
2294 } else
2295 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2296
Daniel Vetter92d03a82013-11-07 11:05:43 +01002297 }
2298
Ben Widawskyabd58f02013-11-02 21:07:09 -07002299 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2300 POSTING_READ(GEN8_MASTER_IRQ);
2301
2302 return ret;
2303}
2304
Daniel Vetter17e1df02013-09-08 21:57:13 +02002305static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2306 bool reset_completed)
2307{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002308 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002309 int i;
2310
2311 /*
2312 * Notify all waiters for GPU completion events that reset state has
2313 * been changed, and that they need to restart their wait after
2314 * checking for potential errors (and bail out to drop locks if there is
2315 * a gpu reset pending so that i915_error_work_func can acquire them).
2316 */
2317
2318 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2319 for_each_ring(ring, dev_priv, i)
2320 wake_up_all(&ring->irq_queue);
2321
2322 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2323 wake_up_all(&dev_priv->pending_flip_queue);
2324
2325 /*
2326 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2327 * reset state is cleared.
2328 */
2329 if (reset_completed)
2330 wake_up_all(&dev_priv->gpu_error.reset_queue);
2331}
2332
Jesse Barnes8a905232009-07-11 16:48:03 -04002333/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002334 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002335 *
2336 * Fire an error uevent so userspace can see that a hang or error
2337 * was detected.
2338 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002339static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002340{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002341 struct drm_i915_private *dev_priv = to_i915(dev);
2342 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002343 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2344 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2345 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002346 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002347
Dave Airlie5bdebb12013-10-11 14:07:25 +10002348 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002349
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002350 /*
2351 * Note that there's only one work item which does gpu resets, so we
2352 * need not worry about concurrent gpu resets potentially incrementing
2353 * error->reset_counter twice. We only need to take care of another
2354 * racing irq/hangcheck declaring the gpu dead for a second time. A
2355 * quick check for that is good enough: schedule_work ensures the
2356 * correct ordering between hang detection and this work item, and since
2357 * the reset in-progress bit is only ever set by code outside of this
2358 * work we don't need to worry about any other races.
2359 */
2360 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002361 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002362 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002363 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002364
Daniel Vetter17e1df02013-09-08 21:57:13 +02002365 /*
Imre Deakf454c692014-04-23 01:09:04 +03002366 * In most cases it's guaranteed that we get here with an RPM
2367 * reference held, for example because there is a pending GPU
2368 * request that won't finish until the reset is done. This
2369 * isn't the case at least when we get here by doing a
2370 * simulated reset via debugs, so get an RPM reference.
2371 */
2372 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002373
2374 intel_prepare_reset(dev);
2375
Imre Deakf454c692014-04-23 01:09:04 +03002376 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002377 * All state reset _must_ be completed before we update the
2378 * reset counter, for otherwise waiters might miss the reset
2379 * pending state and not properly drop locks, resulting in
2380 * deadlocks with the reset work.
2381 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002382 ret = i915_reset(dev);
2383
Ville Syrjälä75147472014-11-24 18:28:11 +02002384 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002385
Imre Deakf454c692014-04-23 01:09:04 +03002386 intel_runtime_pm_put(dev_priv);
2387
Daniel Vetterf69061b2012-12-06 09:01:42 +01002388 if (ret == 0) {
2389 /*
2390 * After all the gem state is reset, increment the reset
2391 * counter and wake up everyone waiting for the reset to
2392 * complete.
2393 *
2394 * Since unlock operations are a one-sided barrier only,
2395 * we need to insert a barrier here to order any seqno
2396 * updates before
2397 * the counter increment.
2398 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002399 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002400 atomic_inc(&dev_priv->gpu_error.reset_counter);
2401
Dave Airlie5bdebb12013-10-11 14:07:25 +10002402 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002403 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002404 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002405 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002406 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002407
Daniel Vetter17e1df02013-09-08 21:57:13 +02002408 /*
2409 * Note: The wake_up also serves as a memory barrier so that
2410 * waiters see the update value of the reset counter atomic_t.
2411 */
2412 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002413 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002414}
2415
Chris Wilson35aed2e2010-05-27 13:18:12 +01002416static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002417{
2418 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002419 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002420 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002421 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002422
Chris Wilson35aed2e2010-05-27 13:18:12 +01002423 if (!eir)
2424 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002425
Joe Perchesa70491c2012-03-18 13:00:11 -07002426 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002427
Ben Widawskybd9854f2012-08-23 15:18:09 -07002428 i915_get_extra_instdone(dev, instdone);
2429
Jesse Barnes8a905232009-07-11 16:48:03 -04002430 if (IS_G4X(dev)) {
2431 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2432 u32 ipeir = I915_READ(IPEIR_I965);
2433
Joe Perchesa70491c2012-03-18 13:00:11 -07002434 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2435 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002436 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2437 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002438 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002439 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002440 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002441 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002442 }
2443 if (eir & GM45_ERROR_PAGE_TABLE) {
2444 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002445 pr_err("page table error\n");
2446 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002447 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002448 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002449 }
2450 }
2451
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002452 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002453 if (eir & I915_ERROR_PAGE_TABLE) {
2454 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002455 pr_err("page table error\n");
2456 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002457 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002458 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002459 }
2460 }
2461
2462 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002463 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002464 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002465 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002466 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002467 /* pipestat has already been acked */
2468 }
2469 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002470 pr_err("instruction error\n");
2471 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002472 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2473 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002474 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002475 u32 ipeir = I915_READ(IPEIR);
2476
Joe Perchesa70491c2012-03-18 13:00:11 -07002477 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2478 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002479 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002480 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002481 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002482 } else {
2483 u32 ipeir = I915_READ(IPEIR_I965);
2484
Joe Perchesa70491c2012-03-18 13:00:11 -07002485 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2486 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002487 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002488 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002489 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002490 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002491 }
2492 }
2493
2494 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002495 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002496 eir = I915_READ(EIR);
2497 if (eir) {
2498 /*
2499 * some errors might have become stuck,
2500 * mask them.
2501 */
2502 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2503 I915_WRITE(EMR, I915_READ(EMR) | eir);
2504 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2505 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002506}
2507
2508/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002509 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002510 * @dev: drm device
2511 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002512 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002513 * dump it to the syslog. Also call i915_capture_error_state() to make
2514 * sure we get a record and make it available in debugfs. Fire a uevent
2515 * so userspace knows something bad happened (should trigger collection
2516 * of a ring dump etc.).
2517 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002518void i915_handle_error(struct drm_device *dev, bool wedged,
2519 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002520{
2521 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002522 va_list args;
2523 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002524
Mika Kuoppala58174462014-02-25 17:11:26 +02002525 va_start(args, fmt);
2526 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2527 va_end(args);
2528
2529 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002530 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002531
Ben Gamariba1234d2009-09-14 17:48:47 -04002532 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002533 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2534 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002535
Ben Gamari11ed50e2009-09-14 17:48:45 -04002536 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002537 * Wakeup waiting processes so that the reset function
2538 * i915_reset_and_wakeup doesn't deadlock trying to grab
2539 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002540 * processes will see a reset in progress and back off,
2541 * releasing their locks and then wait for the reset completion.
2542 * We must do this for _all_ gpu waiters that might hold locks
2543 * that the reset work needs to acquire.
2544 *
2545 * Note: The wake_up serves as the required memory barrier to
2546 * ensure that the waiters see the updated value of the reset
2547 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002548 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002549 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002550 }
2551
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002552 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002553}
2554
Keith Packard42f52ef2008-10-18 19:39:29 -07002555/* Called from drm generic code, passed 'crtc' which
2556 * we use as a pipe index
2557 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002558static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002559{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002560 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002561 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002562
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002563 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002564 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002565 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002566 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002567 else
Keith Packard7c463582008-11-04 02:03:27 -08002568 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002569 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002570 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002571
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002572 return 0;
2573}
2574
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002575static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002576{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002577 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002578 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002579 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002580 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002581
Jesse Barnesf796cf82011-04-07 13:58:17 -07002582 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002583 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002584 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2585
2586 return 0;
2587}
2588
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002589static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2590{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002591 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002592 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002593
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002594 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002595 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002596 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002597 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2598
2599 return 0;
2600}
2601
Ben Widawskyabd58f02013-11-02 21:07:09 -07002602static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2603{
2604 struct drm_i915_private *dev_priv = dev->dev_private;
2605 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002606
Ben Widawskyabd58f02013-11-02 21:07:09 -07002607 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002608 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2609 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2610 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002611 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2612 return 0;
2613}
2614
Keith Packard42f52ef2008-10-18 19:39:29 -07002615/* Called from drm generic code, passed 'crtc' which
2616 * we use as a pipe index
2617 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002618static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002619{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002620 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002621 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002622
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002623 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002624 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002625 PIPE_VBLANK_INTERRUPT_STATUS |
2626 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002627 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2628}
2629
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002630static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002631{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002632 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002633 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002634 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002635 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002636
2637 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002638 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002639 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2640}
2641
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002642static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2643{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002644 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002645 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002646
2647 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002648 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002649 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002650 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2651}
2652
Ben Widawskyabd58f02013-11-02 21:07:09 -07002653static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2654{
2655 struct drm_i915_private *dev_priv = dev->dev_private;
2656 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002657
Ben Widawskyabd58f02013-11-02 21:07:09 -07002658 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002659 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2660 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2661 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002662 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2663}
2664
John Harrison44cdd6d2014-11-24 18:49:40 +00002665static struct drm_i915_gem_request *
2666ring_last_request(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002667{
Chris Wilson893eead2010-10-27 14:44:35 +01002668 return list_entry(ring->request_list.prev,
John Harrison44cdd6d2014-11-24 18:49:40 +00002669 struct drm_i915_gem_request, list);
Chris Wilson893eead2010-10-27 14:44:35 +01002670}
2671
Chris Wilson9107e9d2013-06-10 11:20:20 +01002672static bool
John Harrison44cdd6d2014-11-24 18:49:40 +00002673ring_idle(struct intel_engine_cs *ring)
Chris Wilson893eead2010-10-27 14:44:35 +01002674{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002675 return (list_empty(&ring->request_list) ||
John Harrison1b5a4332014-11-24 18:49:42 +00002676 i915_gem_request_completed(ring_last_request(ring), false));
Ben Gamarif65d9422009-09-14 17:48:44 -04002677}
2678
Daniel Vettera028c4b2014-03-15 00:08:56 +01002679static bool
2680ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2681{
2682 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002683 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002684 } else {
2685 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2686 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2687 MI_SEMAPHORE_REGISTER);
2688 }
2689}
2690
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002691static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002692semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002693{
2694 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002695 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002696 int i;
2697
2698 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002699 for_each_ring(signaller, dev_priv, i) {
2700 if (ring == signaller)
2701 continue;
2702
2703 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2704 return signaller;
2705 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002706 } else {
2707 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2708
2709 for_each_ring(signaller, dev_priv, i) {
2710 if(ring == signaller)
2711 continue;
2712
Ben Widawskyebc348b2014-04-29 14:52:28 -07002713 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002714 return signaller;
2715 }
2716 }
2717
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002718 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2719 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002720
2721 return NULL;
2722}
2723
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002724static struct intel_engine_cs *
2725semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002726{
2727 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002728 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002729 u64 offset = 0;
2730 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002731
2732 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002733 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002734 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002735
Daniel Vetter88fe4292014-03-15 00:08:55 +01002736 /*
2737 * HEAD is likely pointing to the dword after the actual command,
2738 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002739 * or 4 dwords depending on the semaphore wait command size.
2740 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002741 * point at at batch, and semaphores are always emitted into the
2742 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002743 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002744 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002745 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002746
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002747 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002748 /*
2749 * Be paranoid and presume the hw has gone off into the wild -
2750 * our ring is smaller than what the hardware (and hence
2751 * HEAD_ADDR) allows. Also handles wrap-around.
2752 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002753 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002754
2755 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002756 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002757 if (cmd == ipehr)
2758 break;
2759
Daniel Vetter88fe4292014-03-15 00:08:55 +01002760 head -= 4;
2761 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002762
Daniel Vetter88fe4292014-03-15 00:08:55 +01002763 if (!i)
2764 return NULL;
2765
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002766 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002767 if (INTEL_INFO(ring->dev)->gen >= 8) {
2768 offset = ioread32(ring->buffer->virtual_start + head + 12);
2769 offset <<= 32;
2770 offset = ioread32(ring->buffer->virtual_start + head + 8);
2771 }
2772 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002773}
2774
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002775static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002776{
2777 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002778 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002779 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002780
Chris Wilson4be17382014-06-06 10:22:29 +01002781 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002782
2783 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002784 if (signaller == NULL)
2785 return -1;
2786
2787 /* Prevent pathological recursion due to driver bugs */
2788 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002789 return -1;
2790
Chris Wilson4be17382014-06-06 10:22:29 +01002791 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2792 return 1;
2793
Chris Wilsona0d036b2014-07-19 12:40:42 +01002794 /* cursory check for an unkickable deadlock */
2795 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2796 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002797 return -1;
2798
2799 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002800}
2801
2802static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2803{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002804 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002805 int i;
2806
2807 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002808 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002809}
2810
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002811static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002812ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002813{
2814 struct drm_device *dev = ring->dev;
2815 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002816 u32 tmp;
2817
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002818 if (acthd != ring->hangcheck.acthd) {
2819 if (acthd > ring->hangcheck.max_acthd) {
2820 ring->hangcheck.max_acthd = acthd;
2821 return HANGCHECK_ACTIVE;
2822 }
2823
2824 return HANGCHECK_ACTIVE_LOOP;
2825 }
Chris Wilson6274f212013-06-10 11:20:21 +01002826
Chris Wilson9107e9d2013-06-10 11:20:20 +01002827 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002828 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002829
2830 /* Is the chip hanging on a WAIT_FOR_EVENT?
2831 * If so we can simply poke the RB_WAIT bit
2832 * and break the hang. This should work on
2833 * all but the second generation chipsets.
2834 */
2835 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002836 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002837 i915_handle_error(dev, false,
2838 "Kicking stuck wait on %s",
2839 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002840 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002841 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002842 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002843
Chris Wilson6274f212013-06-10 11:20:21 +01002844 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2845 switch (semaphore_passed(ring)) {
2846 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002847 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002848 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002849 i915_handle_error(dev, false,
2850 "Kicking stuck semaphore on %s",
2851 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002852 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002853 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002854 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002855 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002856 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002857 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002858
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002859 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002860}
2861
Chris Wilson737b1502015-01-26 18:03:03 +02002862/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002863 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002864 * batchbuffers in a long time. We keep track per ring seqno progress and
2865 * if there are no progress, hangcheck score for that ring is increased.
2866 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2867 * we kick the ring. If we see no progress on three subsequent calls
2868 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002869 */
Chris Wilson737b1502015-01-26 18:03:03 +02002870static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002871{
Chris Wilson737b1502015-01-26 18:03:03 +02002872 struct drm_i915_private *dev_priv =
2873 container_of(work, typeof(*dev_priv),
2874 gpu_error.hangcheck_work.work);
2875 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002876 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002877 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002878 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002879 bool stuck[I915_NUM_RINGS] = { 0 };
2880#define BUSY 1
2881#define KICK 5
2882#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002883
Jani Nikulad330a952014-01-21 11:24:25 +02002884 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002885 return;
2886
Chris Wilsonb4519512012-05-11 14:29:30 +01002887 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002888 u64 acthd;
2889 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002890 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002891
Chris Wilson6274f212013-06-10 11:20:21 +01002892 semaphore_clear_deadlocks(dev_priv);
2893
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002894 seqno = ring->get_seqno(ring, false);
2895 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002896
Chris Wilson9107e9d2013-06-10 11:20:20 +01002897 if (ring->hangcheck.seqno == seqno) {
John Harrison44cdd6d2014-11-24 18:49:40 +00002898 if (ring_idle(ring)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002899 ring->hangcheck.action = HANGCHECK_IDLE;
2900
Chris Wilson9107e9d2013-06-10 11:20:20 +01002901 if (waitqueue_active(&ring->irq_queue)) {
2902 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002903 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002904 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2905 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2906 ring->name);
2907 else
2908 DRM_INFO("Fake missed irq on %s\n",
2909 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002910 wake_up_all(&ring->irq_queue);
2911 }
2912 /* Safeguard against driver failure */
2913 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002914 } else
2915 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002916 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002917 /* We always increment the hangcheck score
2918 * if the ring is busy and still processing
2919 * the same request, so that no single request
2920 * can run indefinitely (such as a chain of
2921 * batches). The only time we do not increment
2922 * the hangcheck score on this ring, if this
2923 * ring is in a legitimate wait for another
2924 * ring. In that case the waiting ring is a
2925 * victim and we want to be sure we catch the
2926 * right culprit. Then every time we do kick
2927 * the ring, add a small increment to the
2928 * score so that we can catch a batch that is
2929 * being repeatedly kicked and so responsible
2930 * for stalling the machine.
2931 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002932 ring->hangcheck.action = ring_stuck(ring,
2933 acthd);
2934
2935 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002936 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002937 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002938 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002939 break;
2940 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002941 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002942 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002943 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002944 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002945 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002946 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002947 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002948 stuck[i] = true;
2949 break;
2950 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002951 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002952 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002953 ring->hangcheck.action = HANGCHECK_ACTIVE;
2954
Chris Wilson9107e9d2013-06-10 11:20:20 +01002955 /* Gradually reduce the count so that we catch DoS
2956 * attempts across multiple batches.
2957 */
2958 if (ring->hangcheck.score > 0)
2959 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002960
2961 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002962 }
2963
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002964 ring->hangcheck.seqno = seqno;
2965 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002966 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002967 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002968
Mika Kuoppala92cab732013-05-24 17:16:07 +03002969 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002970 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002971 DRM_INFO("%s on %s\n",
2972 stuck[i] ? "stuck" : "no progress",
2973 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002974 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002975 }
2976 }
2977
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002978 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002979 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002980
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002981 if (busy_count)
2982 /* Reset timer case chip hangs without another request
2983 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002984 i915_queue_hangcheck(dev);
2985}
2986
2987void i915_queue_hangcheck(struct drm_device *dev)
2988{
Chris Wilson737b1502015-01-26 18:03:03 +02002989 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00002990
Jani Nikulad330a952014-01-21 11:24:25 +02002991 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002992 return;
2993
Chris Wilson737b1502015-01-26 18:03:03 +02002994 /* Don't continually defer the hangcheck so that it is always run at
2995 * least once after work has been scheduled on any ring. Otherwise,
2996 * we will ignore a hung ring if a second ring is kept busy.
2997 */
2998
2999 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3000 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003001}
3002
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003003static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003004{
3005 struct drm_i915_private *dev_priv = dev->dev_private;
3006
3007 if (HAS_PCH_NOP(dev))
3008 return;
3009
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003010 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003011
3012 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3013 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003014}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003015
Paulo Zanoni622364b2014-04-01 15:37:22 -03003016/*
3017 * SDEIER is also touched by the interrupt handler to work around missed PCH
3018 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3019 * instead we unconditionally enable all PCH interrupt sources here, but then
3020 * only unmask them as needed with SDEIMR.
3021 *
3022 * This function needs to be called before interrupts are enabled.
3023 */
3024static void ibx_irq_pre_postinstall(struct drm_device *dev)
3025{
3026 struct drm_i915_private *dev_priv = dev->dev_private;
3027
3028 if (HAS_PCH_NOP(dev))
3029 return;
3030
3031 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003032 I915_WRITE(SDEIER, 0xffffffff);
3033 POSTING_READ(SDEIER);
3034}
3035
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003036static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003037{
3038 struct drm_i915_private *dev_priv = dev->dev_private;
3039
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003040 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003041 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003042 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003043}
3044
Linus Torvalds1da177e2005-04-16 15:20:36 -07003045/* drm_dma.h hooks
3046*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003047static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003048{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003049 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003050
Paulo Zanoni0c841212014-04-01 15:37:27 -03003051 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003052
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003053 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003054 if (IS_GEN7(dev))
3055 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003056
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003057 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003058
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003059 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003060}
3061
Ville Syrjälä70591a42014-10-30 19:42:58 +02003062static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3063{
3064 enum pipe pipe;
3065
3066 I915_WRITE(PORT_HOTPLUG_EN, 0);
3067 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3068
3069 for_each_pipe(dev_priv, pipe)
3070 I915_WRITE(PIPESTAT(pipe), 0xffff);
3071
3072 GEN5_IRQ_RESET(VLV_);
3073}
3074
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003075static void valleyview_irq_preinstall(struct drm_device *dev)
3076{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003077 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003078
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003079 /* VLV magic */
3080 I915_WRITE(VLV_IMR, 0);
3081 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3082 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3083 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3084
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003085 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003086
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003087 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003088
Ville Syrjälä70591a42014-10-30 19:42:58 +02003089 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003090}
3091
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003092static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3093{
3094 GEN8_IRQ_RESET_NDX(GT, 0);
3095 GEN8_IRQ_RESET_NDX(GT, 1);
3096 GEN8_IRQ_RESET_NDX(GT, 2);
3097 GEN8_IRQ_RESET_NDX(GT, 3);
3098}
3099
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003100static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003101{
3102 struct drm_i915_private *dev_priv = dev->dev_private;
3103 int pipe;
3104
Ben Widawskyabd58f02013-11-02 21:07:09 -07003105 I915_WRITE(GEN8_MASTER_IRQ, 0);
3106 POSTING_READ(GEN8_MASTER_IRQ);
3107
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003108 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003109
Damien Lespiau055e3932014-08-18 13:49:10 +01003110 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003111 if (intel_display_power_is_enabled(dev_priv,
3112 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003113 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003114
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003115 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3116 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3117 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003118
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003119 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003120}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003121
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003122void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3123 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003124{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003125 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003126
Daniel Vetter13321782014-09-15 14:55:29 +02003127 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00003128 if (pipe_mask & 1 << PIPE_A)
3129 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3130 dev_priv->de_irq_mask[PIPE_A],
3131 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003132 if (pipe_mask & 1 << PIPE_B)
3133 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
3134 dev_priv->de_irq_mask[PIPE_B],
3135 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3136 if (pipe_mask & 1 << PIPE_C)
3137 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
3138 dev_priv->de_irq_mask[PIPE_C],
3139 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003140 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003141}
3142
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003143static void cherryview_irq_preinstall(struct drm_device *dev)
3144{
3145 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003146
3147 I915_WRITE(GEN8_MASTER_IRQ, 0);
3148 POSTING_READ(GEN8_MASTER_IRQ);
3149
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003150 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003151
3152 GEN5_IRQ_RESET(GEN8_PCU_);
3153
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003154 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3155
Ville Syrjälä70591a42014-10-30 19:42:58 +02003156 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003157}
3158
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003159static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003160{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003161 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003162 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003163 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003164
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003165 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003166 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003167 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003168 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003169 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003170 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003171 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003172 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003173 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003174 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003175 }
3176
Daniel Vetterfee884e2013-07-04 23:35:21 +02003177 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003178
3179 /*
3180 * Enable digital hotplug on the PCH, and configure the DP short pulse
3181 * duration to 2ms (which is the minimum in the Display Port spec)
3182 *
3183 * This register is the same on all known PCH chips.
3184 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003185 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3186 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3187 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3188 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3189 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3190 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3191}
3192
Paulo Zanonid46da432013-02-08 17:35:15 -02003193static void ibx_irq_postinstall(struct drm_device *dev)
3194{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003195 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003196 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003197
Daniel Vetter692a04c2013-05-29 21:43:05 +02003198 if (HAS_PCH_NOP(dev))
3199 return;
3200
Paulo Zanoni105b1222014-04-01 15:37:17 -03003201 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003202 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003203 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003204 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003205
Paulo Zanoni337ba012014-04-01 15:37:16 -03003206 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003207 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003208}
3209
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003210static void gen5_gt_irq_postinstall(struct drm_device *dev)
3211{
3212 struct drm_i915_private *dev_priv = dev->dev_private;
3213 u32 pm_irqs, gt_irqs;
3214
3215 pm_irqs = gt_irqs = 0;
3216
3217 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003218 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003219 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003220 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3221 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003222 }
3223
3224 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3225 if (IS_GEN5(dev)) {
3226 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3227 ILK_BSD_USER_INTERRUPT;
3228 } else {
3229 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3230 }
3231
Paulo Zanoni35079892014-04-01 15:37:15 -03003232 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003233
3234 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003235 /*
3236 * RPS interrupts will get enabled/disabled on demand when RPS
3237 * itself is enabled/disabled.
3238 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003239 if (HAS_VEBOX(dev))
3240 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3241
Paulo Zanoni605cd252013-08-06 18:57:15 -03003242 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003243 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003244 }
3245}
3246
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003247static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003248{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003249 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003250 u32 display_mask, extra_mask;
3251
3252 if (INTEL_INFO(dev)->gen >= 7) {
3253 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3254 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3255 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003256 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003257 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003258 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003259 } else {
3260 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3261 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003262 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003263 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3264 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003265 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3266 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003267 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003268
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003269 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003270
Paulo Zanoni0c841212014-04-01 15:37:27 -03003271 I915_WRITE(HWSTAM, 0xeffe);
3272
Paulo Zanoni622364b2014-04-01 15:37:22 -03003273 ibx_irq_pre_postinstall(dev);
3274
Paulo Zanoni35079892014-04-01 15:37:15 -03003275 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003276
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003277 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003278
Paulo Zanonid46da432013-02-08 17:35:15 -02003279 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003280
Jesse Barnesf97108d2010-01-29 11:27:07 -08003281 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003282 /* Enable PCU event interrupts
3283 *
3284 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003285 * setup is guaranteed to run in single-threaded context. But we
3286 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003287 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003288 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003289 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003290 }
3291
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003292 return 0;
3293}
3294
Imre Deakf8b79e52014-03-04 19:23:07 +02003295static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3296{
3297 u32 pipestat_mask;
3298 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003299 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003300
3301 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3302 PIPE_FIFO_UNDERRUN_STATUS;
3303
Ville Syrjälä120dda42014-10-30 19:42:57 +02003304 for_each_pipe(dev_priv, pipe)
3305 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003306 POSTING_READ(PIPESTAT(PIPE_A));
3307
3308 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3309 PIPE_CRC_DONE_INTERRUPT_STATUS;
3310
Ville Syrjälä120dda42014-10-30 19:42:57 +02003311 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3312 for_each_pipe(dev_priv, pipe)
3313 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003314
3315 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3316 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3317 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003318 if (IS_CHERRYVIEW(dev_priv))
3319 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003320 dev_priv->irq_mask &= ~iir_mask;
3321
3322 I915_WRITE(VLV_IIR, iir_mask);
3323 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003324 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003325 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3326 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003327}
3328
3329static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3330{
3331 u32 pipestat_mask;
3332 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003333 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003334
3335 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3336 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003337 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003338 if (IS_CHERRYVIEW(dev_priv))
3339 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003340
3341 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003342 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003343 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003344 I915_WRITE(VLV_IIR, iir_mask);
3345 I915_WRITE(VLV_IIR, iir_mask);
3346 POSTING_READ(VLV_IIR);
3347
3348 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3349 PIPE_CRC_DONE_INTERRUPT_STATUS;
3350
Ville Syrjälä120dda42014-10-30 19:42:57 +02003351 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3352 for_each_pipe(dev_priv, pipe)
3353 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003354
3355 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3356 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003357
3358 for_each_pipe(dev_priv, pipe)
3359 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003360 POSTING_READ(PIPESTAT(PIPE_A));
3361}
3362
3363void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3364{
3365 assert_spin_locked(&dev_priv->irq_lock);
3366
3367 if (dev_priv->display_irqs_enabled)
3368 return;
3369
3370 dev_priv->display_irqs_enabled = true;
3371
Imre Deak950eaba2014-09-08 15:21:09 +03003372 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003373 valleyview_display_irqs_install(dev_priv);
3374}
3375
3376void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3377{
3378 assert_spin_locked(&dev_priv->irq_lock);
3379
3380 if (!dev_priv->display_irqs_enabled)
3381 return;
3382
3383 dev_priv->display_irqs_enabled = false;
3384
Imre Deak950eaba2014-09-08 15:21:09 +03003385 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003386 valleyview_display_irqs_uninstall(dev_priv);
3387}
3388
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003389static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003390{
Imre Deakf8b79e52014-03-04 19:23:07 +02003391 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003392
Daniel Vetter20afbda2012-12-11 14:05:07 +01003393 I915_WRITE(PORT_HOTPLUG_EN, 0);
3394 POSTING_READ(PORT_HOTPLUG_EN);
3395
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003396 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003397 I915_WRITE(VLV_IIR, 0xffffffff);
3398 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3399 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3400 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003401
Daniel Vetterb79480b2013-06-27 17:52:10 +02003402 /* Interrupt setup is already guaranteed to be single-threaded, this is
3403 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003404 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003405 if (dev_priv->display_irqs_enabled)
3406 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003407 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003408}
3409
3410static int valleyview_irq_postinstall(struct drm_device *dev)
3411{
3412 struct drm_i915_private *dev_priv = dev->dev_private;
3413
3414 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003415
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003416 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003417
3418 /* ack & enable invalid PTE error interrupts */
3419#if 0 /* FIXME: add support to irq handler for checking these bits */
3420 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3421 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3422#endif
3423
3424 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003425
3426 return 0;
3427}
3428
Ben Widawskyabd58f02013-11-02 21:07:09 -07003429static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3430{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003431 /* These are interrupts we'll toggle with the ring mask register */
3432 uint32_t gt_interrupts[] = {
3433 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003434 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003435 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003436 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3437 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003438 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003439 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3440 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3441 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003442 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003443 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3444 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003445 };
3446
Ben Widawsky09610212014-05-15 20:58:08 +03003447 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303448 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3449 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003450 /*
3451 * RPS interrupts will get enabled/disabled on demand when RPS itself
3452 * is enabled/disabled.
3453 */
3454 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303455 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003456}
3457
3458static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3459{
Damien Lespiau770de832014-03-20 20:45:01 +00003460 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3461 uint32_t de_pipe_enables;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003462 int pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00003463 u32 aux_en = GEN8_AUX_CHANNEL_A;
Damien Lespiau770de832014-03-20 20:45:01 +00003464
Jesse Barnes88e04702014-11-13 17:51:48 +00003465 if (IS_GEN9(dev_priv)) {
Damien Lespiau770de832014-03-20 20:45:01 +00003466 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3467 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Jesse Barnes88e04702014-11-13 17:51:48 +00003468 aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3469 GEN9_AUX_CHANNEL_D;
3470 } else
Damien Lespiau770de832014-03-20 20:45:01 +00003471 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3472 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3473
3474 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3475 GEN8_PIPE_FIFO_UNDERRUN;
3476
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003477 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3478 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3479 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003480
Damien Lespiau055e3932014-08-18 13:49:10 +01003481 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003482 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003483 POWER_DOMAIN_PIPE(pipe)))
3484 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3485 dev_priv->de_irq_mask[pipe],
3486 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003487
Jesse Barnes88e04702014-11-13 17:51:48 +00003488 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003489}
3490
3491static int gen8_irq_postinstall(struct drm_device *dev)
3492{
3493 struct drm_i915_private *dev_priv = dev->dev_private;
3494
Paulo Zanoni622364b2014-04-01 15:37:22 -03003495 ibx_irq_pre_postinstall(dev);
3496
Ben Widawskyabd58f02013-11-02 21:07:09 -07003497 gen8_gt_irq_postinstall(dev_priv);
3498 gen8_de_irq_postinstall(dev_priv);
3499
3500 ibx_irq_postinstall(dev);
3501
3502 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3503 POSTING_READ(GEN8_MASTER_IRQ);
3504
3505 return 0;
3506}
3507
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003508static int cherryview_irq_postinstall(struct drm_device *dev)
3509{
3510 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003511
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003512 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003513
3514 gen8_gt_irq_postinstall(dev_priv);
3515
3516 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3517 POSTING_READ(GEN8_MASTER_IRQ);
3518
3519 return 0;
3520}
3521
Ben Widawskyabd58f02013-11-02 21:07:09 -07003522static void gen8_irq_uninstall(struct drm_device *dev)
3523{
3524 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003525
3526 if (!dev_priv)
3527 return;
3528
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003529 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003530}
3531
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003532static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3533{
3534 /* Interrupt setup is already guaranteed to be single-threaded, this is
3535 * just to make the assert_spin_locked check happy. */
3536 spin_lock_irq(&dev_priv->irq_lock);
3537 if (dev_priv->display_irqs_enabled)
3538 valleyview_display_irqs_uninstall(dev_priv);
3539 spin_unlock_irq(&dev_priv->irq_lock);
3540
3541 vlv_display_irq_reset(dev_priv);
3542
Imre Deakc352d1b2014-11-20 16:05:55 +02003543 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003544}
3545
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003546static void valleyview_irq_uninstall(struct drm_device *dev)
3547{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003548 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003549
3550 if (!dev_priv)
3551 return;
3552
Imre Deak843d0e72014-04-14 20:24:23 +03003553 I915_WRITE(VLV_MASTER_IER, 0);
3554
Ville Syrjälä893fce82014-10-30 19:42:56 +02003555 gen5_gt_irq_reset(dev);
3556
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003557 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003558
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003559 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003560}
3561
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003562static void cherryview_irq_uninstall(struct drm_device *dev)
3563{
3564 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003565
3566 if (!dev_priv)
3567 return;
3568
3569 I915_WRITE(GEN8_MASTER_IRQ, 0);
3570 POSTING_READ(GEN8_MASTER_IRQ);
3571
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003572 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003573
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003574 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003575
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003576 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003577}
3578
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003579static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003580{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003581 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003582
3583 if (!dev_priv)
3584 return;
3585
Paulo Zanonibe30b292014-04-01 15:37:25 -03003586 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003587}
3588
Chris Wilsonc2798b12012-04-22 21:13:57 +01003589static void i8xx_irq_preinstall(struct drm_device * dev)
3590{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003591 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003592 int pipe;
3593
Damien Lespiau055e3932014-08-18 13:49:10 +01003594 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003595 I915_WRITE(PIPESTAT(pipe), 0);
3596 I915_WRITE16(IMR, 0xffff);
3597 I915_WRITE16(IER, 0x0);
3598 POSTING_READ16(IER);
3599}
3600
3601static int i8xx_irq_postinstall(struct drm_device *dev)
3602{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003603 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003604
Chris Wilsonc2798b12012-04-22 21:13:57 +01003605 I915_WRITE16(EMR,
3606 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3607
3608 /* Unmask the interrupts that we always want on. */
3609 dev_priv->irq_mask =
3610 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3611 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3612 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3613 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3614 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3615 I915_WRITE16(IMR, dev_priv->irq_mask);
3616
3617 I915_WRITE16(IER,
3618 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3619 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3620 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3621 I915_USER_INTERRUPT);
3622 POSTING_READ16(IER);
3623
Daniel Vetter379ef822013-10-16 22:55:56 +02003624 /* Interrupt setup is already guaranteed to be single-threaded, this is
3625 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003626 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003627 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3628 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003629 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003630
Chris Wilsonc2798b12012-04-22 21:13:57 +01003631 return 0;
3632}
3633
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003634/*
3635 * Returns true when a page flip has completed.
3636 */
3637static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003638 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003639{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003640 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003641 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003642
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003643 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003644 return false;
3645
3646 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003647 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003648
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003649 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3650 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3651 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3652 * the flip is completed (no longer pending). Since this doesn't raise
3653 * an interrupt per se, we watch for the change at vblank.
3654 */
3655 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003656 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003657
Ville Syrjälä7d475592014-12-17 23:08:03 +02003658 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003659 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003660 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003661
3662check_page_flip:
3663 intel_check_page_flip(dev, pipe);
3664 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003665}
3666
Daniel Vetterff1f5252012-10-02 15:10:55 +02003667static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003668{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003669 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003670 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003671 u16 iir, new_iir;
3672 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003673 int pipe;
3674 u16 flip_mask =
3675 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3676 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3677
Imre Deak2dd2a882015-02-24 11:14:30 +02003678 if (!intel_irqs_enabled(dev_priv))
3679 return IRQ_NONE;
3680
Chris Wilsonc2798b12012-04-22 21:13:57 +01003681 iir = I915_READ16(IIR);
3682 if (iir == 0)
3683 return IRQ_NONE;
3684
3685 while (iir & ~flip_mask) {
3686 /* Can't rely on pipestat interrupt bit in iir as it might
3687 * have been cleared after the pipestat interrupt was received.
3688 * It doesn't set the bit in iir again, but it still produces
3689 * interrupts (for non-MSI).
3690 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003691 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003692 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003693 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003694
Damien Lespiau055e3932014-08-18 13:49:10 +01003695 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003696 int reg = PIPESTAT(pipe);
3697 pipe_stats[pipe] = I915_READ(reg);
3698
3699 /*
3700 * Clear the PIPE*STAT regs before the IIR
3701 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003702 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003703 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003704 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003705 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003706
3707 I915_WRITE16(IIR, iir & ~flip_mask);
3708 new_iir = I915_READ16(IIR); /* Flush posted writes */
3709
Chris Wilsonc2798b12012-04-22 21:13:57 +01003710 if (iir & I915_USER_INTERRUPT)
3711 notify_ring(dev, &dev_priv->ring[RCS]);
3712
Damien Lespiau055e3932014-08-18 13:49:10 +01003713 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003714 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003715 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003716 plane = !plane;
3717
Daniel Vetter4356d582013-10-16 22:55:55 +02003718 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003719 i8xx_handle_vblank(dev, plane, pipe, iir))
3720 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003721
Daniel Vetter4356d582013-10-16 22:55:55 +02003722 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003723 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003724
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003725 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3726 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3727 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003728 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003729
3730 iir = new_iir;
3731 }
3732
3733 return IRQ_HANDLED;
3734}
3735
3736static void i8xx_irq_uninstall(struct drm_device * dev)
3737{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003738 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003739 int pipe;
3740
Damien Lespiau055e3932014-08-18 13:49:10 +01003741 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003742 /* Clear enable bits; then clear status bits */
3743 I915_WRITE(PIPESTAT(pipe), 0);
3744 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3745 }
3746 I915_WRITE16(IMR, 0xffff);
3747 I915_WRITE16(IER, 0x0);
3748 I915_WRITE16(IIR, I915_READ16(IIR));
3749}
3750
Chris Wilsona266c7d2012-04-24 22:59:44 +01003751static void i915_irq_preinstall(struct drm_device * dev)
3752{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003753 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003754 int pipe;
3755
Chris Wilsona266c7d2012-04-24 22:59:44 +01003756 if (I915_HAS_HOTPLUG(dev)) {
3757 I915_WRITE(PORT_HOTPLUG_EN, 0);
3758 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3759 }
3760
Chris Wilson00d98eb2012-04-24 22:59:48 +01003761 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003762 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003763 I915_WRITE(PIPESTAT(pipe), 0);
3764 I915_WRITE(IMR, 0xffffffff);
3765 I915_WRITE(IER, 0x0);
3766 POSTING_READ(IER);
3767}
3768
3769static int i915_irq_postinstall(struct drm_device *dev)
3770{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003771 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003772 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003773
Chris Wilson38bde182012-04-24 22:59:50 +01003774 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3775
3776 /* Unmask the interrupts that we always want on. */
3777 dev_priv->irq_mask =
3778 ~(I915_ASLE_INTERRUPT |
3779 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3780 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3781 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3782 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3783 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3784
3785 enable_mask =
3786 I915_ASLE_INTERRUPT |
3787 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3788 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3789 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3790 I915_USER_INTERRUPT;
3791
Chris Wilsona266c7d2012-04-24 22:59:44 +01003792 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003793 I915_WRITE(PORT_HOTPLUG_EN, 0);
3794 POSTING_READ(PORT_HOTPLUG_EN);
3795
Chris Wilsona266c7d2012-04-24 22:59:44 +01003796 /* Enable in IER... */
3797 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3798 /* and unmask in IMR */
3799 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3800 }
3801
Chris Wilsona266c7d2012-04-24 22:59:44 +01003802 I915_WRITE(IMR, dev_priv->irq_mask);
3803 I915_WRITE(IER, enable_mask);
3804 POSTING_READ(IER);
3805
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003806 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003807
Daniel Vetter379ef822013-10-16 22:55:56 +02003808 /* Interrupt setup is already guaranteed to be single-threaded, this is
3809 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003810 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003811 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3812 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003813 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003814
Daniel Vetter20afbda2012-12-11 14:05:07 +01003815 return 0;
3816}
3817
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003818/*
3819 * Returns true when a page flip has completed.
3820 */
3821static bool i915_handle_vblank(struct drm_device *dev,
3822 int plane, int pipe, u32 iir)
3823{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003824 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003825 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3826
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003827 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003828 return false;
3829
3830 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003831 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003832
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003833 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3834 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3835 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3836 * the flip is completed (no longer pending). Since this doesn't raise
3837 * an interrupt per se, we watch for the change at vblank.
3838 */
3839 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003840 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003841
Ville Syrjälä7d475592014-12-17 23:08:03 +02003842 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003843 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003844 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003845
3846check_page_flip:
3847 intel_check_page_flip(dev, pipe);
3848 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003849}
3850
Daniel Vetterff1f5252012-10-02 15:10:55 +02003851static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003852{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003853 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003854 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003855 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003856 u32 flip_mask =
3857 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3858 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003859 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003860
Imre Deak2dd2a882015-02-24 11:14:30 +02003861 if (!intel_irqs_enabled(dev_priv))
3862 return IRQ_NONE;
3863
Chris Wilsona266c7d2012-04-24 22:59:44 +01003864 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003865 do {
3866 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003867 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003868
3869 /* Can't rely on pipestat interrupt bit in iir as it might
3870 * have been cleared after the pipestat interrupt was received.
3871 * It doesn't set the bit in iir again, but it still produces
3872 * interrupts (for non-MSI).
3873 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003874 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003875 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003876 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003877
Damien Lespiau055e3932014-08-18 13:49:10 +01003878 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003879 int reg = PIPESTAT(pipe);
3880 pipe_stats[pipe] = I915_READ(reg);
3881
Chris Wilson38bde182012-04-24 22:59:50 +01003882 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003883 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003884 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003885 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003886 }
3887 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003888 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003889
3890 if (!irq_received)
3891 break;
3892
Chris Wilsona266c7d2012-04-24 22:59:44 +01003893 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003894 if (I915_HAS_HOTPLUG(dev) &&
3895 iir & I915_DISPLAY_PORT_INTERRUPT)
3896 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003897
Chris Wilson38bde182012-04-24 22:59:50 +01003898 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003899 new_iir = I915_READ(IIR); /* Flush posted writes */
3900
Chris Wilsona266c7d2012-04-24 22:59:44 +01003901 if (iir & I915_USER_INTERRUPT)
3902 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003903
Damien Lespiau055e3932014-08-18 13:49:10 +01003904 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003905 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003906 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003907 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003908
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003909 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3910 i915_handle_vblank(dev, plane, pipe, iir))
3911 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003912
3913 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3914 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003915
3916 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003917 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003918
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003919 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3920 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3921 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003922 }
3923
Chris Wilsona266c7d2012-04-24 22:59:44 +01003924 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3925 intel_opregion_asle_intr(dev);
3926
3927 /* With MSI, interrupts are only generated when iir
3928 * transitions from zero to nonzero. If another bit got
3929 * set while we were handling the existing iir bits, then
3930 * we would never get another interrupt.
3931 *
3932 * This is fine on non-MSI as well, as if we hit this path
3933 * we avoid exiting the interrupt handler only to generate
3934 * another one.
3935 *
3936 * Note that for MSI this could cause a stray interrupt report
3937 * if an interrupt landed in the time between writing IIR and
3938 * the posting read. This should be rare enough to never
3939 * trigger the 99% of 100,000 interrupts test for disabling
3940 * stray interrupts.
3941 */
Chris Wilson38bde182012-04-24 22:59:50 +01003942 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003943 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003944 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003945
3946 return ret;
3947}
3948
3949static void i915_irq_uninstall(struct drm_device * dev)
3950{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003951 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003952 int pipe;
3953
Chris Wilsona266c7d2012-04-24 22:59:44 +01003954 if (I915_HAS_HOTPLUG(dev)) {
3955 I915_WRITE(PORT_HOTPLUG_EN, 0);
3956 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3957 }
3958
Chris Wilson00d98eb2012-04-24 22:59:48 +01003959 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01003960 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01003961 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003962 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003963 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3964 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003965 I915_WRITE(IMR, 0xffffffff);
3966 I915_WRITE(IER, 0x0);
3967
Chris Wilsona266c7d2012-04-24 22:59:44 +01003968 I915_WRITE(IIR, I915_READ(IIR));
3969}
3970
3971static void i965_irq_preinstall(struct drm_device * dev)
3972{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003973 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003974 int pipe;
3975
Chris Wilsonadca4732012-05-11 18:01:31 +01003976 I915_WRITE(PORT_HOTPLUG_EN, 0);
3977 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003978
3979 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003980 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003981 I915_WRITE(PIPESTAT(pipe), 0);
3982 I915_WRITE(IMR, 0xffffffff);
3983 I915_WRITE(IER, 0x0);
3984 POSTING_READ(IER);
3985}
3986
3987static int i965_irq_postinstall(struct drm_device *dev)
3988{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003989 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003990 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003991 u32 error_mask;
3992
Chris Wilsona266c7d2012-04-24 22:59:44 +01003993 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003994 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003995 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003996 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3997 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3998 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3999 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4000 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4001
4002 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004003 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4004 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004005 enable_mask |= I915_USER_INTERRUPT;
4006
4007 if (IS_G4X(dev))
4008 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004009
Daniel Vetterb79480b2013-06-27 17:52:10 +02004010 /* Interrupt setup is already guaranteed to be single-threaded, this is
4011 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004012 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004013 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4014 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4015 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004016 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004017
Chris Wilsona266c7d2012-04-24 22:59:44 +01004018 /*
4019 * Enable some error detection, note the instruction error mask
4020 * bit is reserved, so we leave it masked.
4021 */
4022 if (IS_G4X(dev)) {
4023 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4024 GM45_ERROR_MEM_PRIV |
4025 GM45_ERROR_CP_PRIV |
4026 I915_ERROR_MEMORY_REFRESH);
4027 } else {
4028 error_mask = ~(I915_ERROR_PAGE_TABLE |
4029 I915_ERROR_MEMORY_REFRESH);
4030 }
4031 I915_WRITE(EMR, error_mask);
4032
4033 I915_WRITE(IMR, dev_priv->irq_mask);
4034 I915_WRITE(IER, enable_mask);
4035 POSTING_READ(IER);
4036
Daniel Vetter20afbda2012-12-11 14:05:07 +01004037 I915_WRITE(PORT_HOTPLUG_EN, 0);
4038 POSTING_READ(PORT_HOTPLUG_EN);
4039
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004040 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004041
4042 return 0;
4043}
4044
Egbert Eichbac56d52013-02-25 12:06:51 -05004045static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004046{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004047 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004048 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004049 u32 hotplug_en;
4050
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004051 assert_spin_locked(&dev_priv->irq_lock);
4052
Ville Syrjälä778eb332015-01-09 14:21:13 +02004053 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4054 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4055 /* Note HDMI and DP share hotplug bits */
4056 /* enable bits are the same for all generations */
4057 for_each_intel_encoder(dev, intel_encoder)
4058 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4059 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4060 /* Programming the CRT detection parameters tends
4061 to generate a spurious hotplug event about three
4062 seconds later. So just do it once.
4063 */
4064 if (IS_G4X(dev))
4065 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4066 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4067 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004068
Ville Syrjälä778eb332015-01-09 14:21:13 +02004069 /* Ignore TV since it's buggy */
4070 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004071}
4072
Daniel Vetterff1f5252012-10-02 15:10:55 +02004073static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004074{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004075 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004076 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004077 u32 iir, new_iir;
4078 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004079 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004080 u32 flip_mask =
4081 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4082 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004083
Imre Deak2dd2a882015-02-24 11:14:30 +02004084 if (!intel_irqs_enabled(dev_priv))
4085 return IRQ_NONE;
4086
Chris Wilsona266c7d2012-04-24 22:59:44 +01004087 iir = I915_READ(IIR);
4088
Chris Wilsona266c7d2012-04-24 22:59:44 +01004089 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004090 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004091 bool blc_event = false;
4092
Chris Wilsona266c7d2012-04-24 22:59:44 +01004093 /* Can't rely on pipestat interrupt bit in iir as it might
4094 * have been cleared after the pipestat interrupt was received.
4095 * It doesn't set the bit in iir again, but it still produces
4096 * interrupts (for non-MSI).
4097 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004098 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004099 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004100 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004101
Damien Lespiau055e3932014-08-18 13:49:10 +01004102 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004103 int reg = PIPESTAT(pipe);
4104 pipe_stats[pipe] = I915_READ(reg);
4105
4106 /*
4107 * Clear the PIPE*STAT regs before the IIR
4108 */
4109 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004110 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004111 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004112 }
4113 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004114 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004115
4116 if (!irq_received)
4117 break;
4118
4119 ret = IRQ_HANDLED;
4120
4121 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004122 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4123 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004124
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004125 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004126 new_iir = I915_READ(IIR); /* Flush posted writes */
4127
Chris Wilsona266c7d2012-04-24 22:59:44 +01004128 if (iir & I915_USER_INTERRUPT)
4129 notify_ring(dev, &dev_priv->ring[RCS]);
4130 if (iir & I915_BSD_USER_INTERRUPT)
4131 notify_ring(dev, &dev_priv->ring[VCS]);
4132
Damien Lespiau055e3932014-08-18 13:49:10 +01004133 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004134 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004135 i915_handle_vblank(dev, pipe, pipe, iir))
4136 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004137
4138 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4139 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004140
4141 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004142 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004143
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004144 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4145 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004146 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004147
4148 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4149 intel_opregion_asle_intr(dev);
4150
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004151 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4152 gmbus_irq_handler(dev);
4153
Chris Wilsona266c7d2012-04-24 22:59:44 +01004154 /* With MSI, interrupts are only generated when iir
4155 * transitions from zero to nonzero. If another bit got
4156 * set while we were handling the existing iir bits, then
4157 * we would never get another interrupt.
4158 *
4159 * This is fine on non-MSI as well, as if we hit this path
4160 * we avoid exiting the interrupt handler only to generate
4161 * another one.
4162 *
4163 * Note that for MSI this could cause a stray interrupt report
4164 * if an interrupt landed in the time between writing IIR and
4165 * the posting read. This should be rare enough to never
4166 * trigger the 99% of 100,000 interrupts test for disabling
4167 * stray interrupts.
4168 */
4169 iir = new_iir;
4170 }
4171
4172 return ret;
4173}
4174
4175static void i965_irq_uninstall(struct drm_device * dev)
4176{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004177 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004178 int pipe;
4179
4180 if (!dev_priv)
4181 return;
4182
Chris Wilsonadca4732012-05-11 18:01:31 +01004183 I915_WRITE(PORT_HOTPLUG_EN, 0);
4184 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004185
4186 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004187 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004188 I915_WRITE(PIPESTAT(pipe), 0);
4189 I915_WRITE(IMR, 0xffffffff);
4190 I915_WRITE(IER, 0x0);
4191
Damien Lespiau055e3932014-08-18 13:49:10 +01004192 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004193 I915_WRITE(PIPESTAT(pipe),
4194 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4195 I915_WRITE(IIR, I915_READ(IIR));
4196}
4197
Daniel Vetter4cb21832014-09-15 14:55:26 +02004198static void intel_hpd_irq_reenable_work(struct work_struct *work)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004199{
Imre Deak63237512014-08-18 15:37:02 +03004200 struct drm_i915_private *dev_priv =
4201 container_of(work, typeof(*dev_priv),
4202 hotplug_reenable_work.work);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004203 struct drm_device *dev = dev_priv->dev;
4204 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004205 int i;
4206
Imre Deak63237512014-08-18 15:37:02 +03004207 intel_runtime_pm_get(dev_priv);
4208
Daniel Vetter4cb21832014-09-15 14:55:26 +02004209 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004210 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4211 struct drm_connector *connector;
4212
4213 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4214 continue;
4215
4216 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4217
4218 list_for_each_entry(connector, &mode_config->connector_list, head) {
4219 struct intel_connector *intel_connector = to_intel_connector(connector);
4220
4221 if (intel_connector->encoder->hpd_pin == i) {
4222 if (connector->polled != intel_connector->polled)
4223 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004224 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004225 connector->polled = intel_connector->polled;
4226 if (!connector->polled)
4227 connector->polled = DRM_CONNECTOR_POLL_HPD;
4228 }
4229 }
4230 }
4231 if (dev_priv->display.hpd_irq_setup)
4232 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetter4cb21832014-09-15 14:55:26 +02004233 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deak63237512014-08-18 15:37:02 +03004234
4235 intel_runtime_pm_put(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004236}
4237
Daniel Vetterfca52a52014-09-30 10:56:45 +02004238/**
4239 * intel_irq_init - initializes irq support
4240 * @dev_priv: i915 device instance
4241 *
4242 * This function initializes all the irq support including work items, timers
4243 * and all the vtables. It does not setup the interrupt itself though.
4244 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004245void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004246{
Daniel Vetterb9632912014-09-30 10:56:44 +02004247 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004248
4249 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Dave Airlie13cf5502014-06-18 11:29:35 +10004250 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004251 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004252 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004253
Deepak Sa6706b42014-03-15 20:23:22 +05304254 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004255 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004256 /* WaGsvRC0ResidencyMethod:vlv */
Deepak S31685c22014-07-03 17:33:01 -04004257 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
4258 else
4259 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304260
Chris Wilson737b1502015-01-26 18:03:03 +02004261 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4262 i915_hangcheck_elapsed);
Imre Deak63237512014-08-18 15:37:02 +03004263 INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
Daniel Vetter4cb21832014-09-15 14:55:26 +02004264 intel_hpd_irq_reenable_work);
Daniel Vetter61bac782012-12-01 21:03:21 +01004265
Tomas Janousek97a19a22012-12-08 13:48:13 +01004266 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004267
Daniel Vetterb9632912014-09-30 10:56:44 +02004268 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004269 dev->max_vblank_count = 0;
4270 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004271 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004272 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4273 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004274 } else {
4275 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4276 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004277 }
4278
Ville Syrjälä21da2702014-08-06 14:49:55 +03004279 /*
4280 * Opt out of the vblank disable timer on everything except gen2.
4281 * Gen2 doesn't have a hardware frame counter and so depends on
4282 * vblank interrupts to produce sane vblank seuquence numbers.
4283 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004284 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004285 dev->vblank_disable_immediate = true;
4286
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004287 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4288 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004289
Daniel Vetterb9632912014-09-30 10:56:44 +02004290 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004291 dev->driver->irq_handler = cherryview_irq_handler;
4292 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4293 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4294 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4295 dev->driver->enable_vblank = valleyview_enable_vblank;
4296 dev->driver->disable_vblank = valleyview_disable_vblank;
4297 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004298 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004299 dev->driver->irq_handler = valleyview_irq_handler;
4300 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4301 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4302 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4303 dev->driver->enable_vblank = valleyview_enable_vblank;
4304 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004305 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004306 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004307 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004308 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004309 dev->driver->irq_postinstall = gen8_irq_postinstall;
4310 dev->driver->irq_uninstall = gen8_irq_uninstall;
4311 dev->driver->enable_vblank = gen8_enable_vblank;
4312 dev->driver->disable_vblank = gen8_disable_vblank;
4313 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004314 } else if (HAS_PCH_SPLIT(dev)) {
4315 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004316 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004317 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4318 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4319 dev->driver->enable_vblank = ironlake_enable_vblank;
4320 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004321 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004322 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004323 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004324 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4325 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4326 dev->driver->irq_handler = i8xx_irq_handler;
4327 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004328 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004329 dev->driver->irq_preinstall = i915_irq_preinstall;
4330 dev->driver->irq_postinstall = i915_irq_postinstall;
4331 dev->driver->irq_uninstall = i915_irq_uninstall;
4332 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004333 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004334 dev->driver->irq_preinstall = i965_irq_preinstall;
4335 dev->driver->irq_postinstall = i965_irq_postinstall;
4336 dev->driver->irq_uninstall = i965_irq_uninstall;
4337 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004338 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004339 if (I915_HAS_HOTPLUG(dev_priv))
4340 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004341 dev->driver->enable_vblank = i915_enable_vblank;
4342 dev->driver->disable_vblank = i915_disable_vblank;
4343 }
4344}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004345
Daniel Vetterfca52a52014-09-30 10:56:45 +02004346/**
4347 * intel_hpd_init - initializes and enables hpd support
4348 * @dev_priv: i915 device instance
4349 *
4350 * This function enables the hotplug support. It requires that interrupts have
4351 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4352 * poll request can run concurrently to other code, so locking rules must be
4353 * obeyed.
4354 *
4355 * This is a separate step from interrupt enabling to simplify the locking rules
4356 * in the driver load and resume code.
4357 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004358void intel_hpd_init(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004359{
Daniel Vetterb9632912014-09-30 10:56:44 +02004360 struct drm_device *dev = dev_priv->dev;
Egbert Eich821450c2013-04-16 13:36:55 +02004361 struct drm_mode_config *mode_config = &dev->mode_config;
4362 struct drm_connector *connector;
4363 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004364
Egbert Eich821450c2013-04-16 13:36:55 +02004365 for (i = 1; i < HPD_NUM_PINS; i++) {
4366 dev_priv->hpd_stats[i].hpd_cnt = 0;
4367 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4368 }
4369 list_for_each_entry(connector, &mode_config->connector_list, head) {
4370 struct intel_connector *intel_connector = to_intel_connector(connector);
4371 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004372 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4373 connector->polled = DRM_CONNECTOR_POLL_HPD;
4374 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004375 connector->polled = DRM_CONNECTOR_POLL_HPD;
4376 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004377
4378 /* Interrupt setup is already guaranteed to be single-threaded, this is
4379 * just to make the assert_spin_locked checks happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004380 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004381 if (dev_priv->display.hpd_irq_setup)
4382 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterd6207432014-09-15 14:55:27 +02004383 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004384}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004385
Daniel Vetterfca52a52014-09-30 10:56:45 +02004386/**
4387 * intel_irq_install - enables the hardware interrupt
4388 * @dev_priv: i915 device instance
4389 *
4390 * This function enables the hardware interrupt handling, but leaves the hotplug
4391 * handling still disabled. It is called after intel_irq_init().
4392 *
4393 * In the driver load and resume code we need working interrupts in a few places
4394 * but don't want to deal with the hassle of concurrent probe and hotplug
4395 * workers. Hence the split into this two-stage approach.
4396 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004397int intel_irq_install(struct drm_i915_private *dev_priv)
4398{
4399 /*
4400 * We enable some interrupt sources in our postinstall hooks, so mark
4401 * interrupts as enabled _before_ actually enabling them to avoid
4402 * special cases in our ordering checks.
4403 */
4404 dev_priv->pm.irqs_enabled = true;
4405
4406 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4407}
4408
Daniel Vetterfca52a52014-09-30 10:56:45 +02004409/**
4410 * intel_irq_uninstall - finilizes all irq handling
4411 * @dev_priv: i915 device instance
4412 *
4413 * This stops interrupt and hotplug handling and unregisters and frees all
4414 * resources acquired in the init functions.
4415 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004416void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4417{
4418 drm_irq_uninstall(dev_priv->dev);
4419 intel_hpd_cancel_work(dev_priv);
4420 dev_priv->pm.irqs_enabled = false;
4421}
4422
Daniel Vetterfca52a52014-09-30 10:56:45 +02004423/**
4424 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4425 * @dev_priv: i915 device instance
4426 *
4427 * This function is used to disable interrupts at runtime, both in the runtime
4428 * pm and the system suspend/resume code.
4429 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004430void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004431{
Daniel Vetterb9632912014-09-30 10:56:44 +02004432 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004433 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004434 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004435}
4436
Daniel Vetterfca52a52014-09-30 10:56:45 +02004437/**
4438 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4439 * @dev_priv: i915 device instance
4440 *
4441 * This function is used to enable interrupts at runtime, both in the runtime
4442 * pm and the system suspend/resume code.
4443 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004444void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004445{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004446 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004447 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4448 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004449}