blob: 0581359493ba7a5d2869bf7de8d2a810ef33586c [file] [log] [blame]
Ryder Lee637cfaca2017-05-21 11:42:24 +08001/*
2 * MediaTek PCIe host controller driver.
3 *
4 * Copyright (c) 2017 MediaTek Inc.
5 * Author: Ryder Lee <ryder.lee@mediatek.com>
Ryder Leeb0996312017-08-10 14:34:59 +08006 * Honghui Zhang <honghui.zhang@mediatek.com>
Ryder Lee637cfaca2017-05-21 11:42:24 +08007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 */
17
18#include <linux/clk.h>
19#include <linux/delay.h>
Ryder Leee10b7a12017-08-10 14:34:54 +080020#include <linux/iopoll.h>
Ryder Leeb0996312017-08-10 14:34:59 +080021#include <linux/irq.h>
22#include <linux/irqdomain.h>
Ryder Lee637cfaca2017-05-21 11:42:24 +080023#include <linux/kernel.h>
24#include <linux/of_address.h>
25#include <linux/of_pci.h>
26#include <linux/of_platform.h>
27#include <linux/pci.h>
28#include <linux/phy/phy.h>
29#include <linux/platform_device.h>
30#include <linux/pm_runtime.h>
31#include <linux/reset.h>
32
33/* PCIe shared registers */
34#define PCIE_SYS_CFG 0x00
35#define PCIE_INT_ENABLE 0x0c
36#define PCIE_CFG_ADDR 0x20
37#define PCIE_CFG_DATA 0x24
38
39/* PCIe per port registers */
40#define PCIE_BAR0_SETUP 0x10
41#define PCIE_CLASS 0x34
42#define PCIE_LINK_STATUS 0x50
43
44#define PCIE_PORT_INT_EN(x) BIT(20 + (x))
45#define PCIE_PORT_PERST(x) BIT(1 + (x))
46#define PCIE_PORT_LINKUP BIT(0)
47#define PCIE_BAR_MAP_MAX GENMASK(31, 16)
48
49#define PCIE_BAR_ENABLE BIT(0)
50#define PCIE_REVISION_ID BIT(0)
51#define PCIE_CLASS_CODE (0x60400 << 8)
52#define PCIE_CONF_REG(regn) (((regn) & GENMASK(7, 2)) | \
53 ((((regn) >> 8) & GENMASK(3, 0)) << 24))
54#define PCIE_CONF_FUN(fun) (((fun) << 8) & GENMASK(10, 8))
55#define PCIE_CONF_DEV(dev) (((dev) << 11) & GENMASK(15, 11))
56#define PCIE_CONF_BUS(bus) (((bus) << 16) & GENMASK(23, 16))
57#define PCIE_CONF_ADDR(regn, fun, dev, bus) \
58 (PCIE_CONF_REG(regn) | PCIE_CONF_FUN(fun) | \
59 PCIE_CONF_DEV(dev) | PCIE_CONF_BUS(bus))
60
61/* MediaTek specific configuration registers */
62#define PCIE_FTS_NUM 0x70c
63#define PCIE_FTS_NUM_MASK GENMASK(15, 8)
64#define PCIE_FTS_NUM_L0(x) ((x) & 0xff << 8)
65
66#define PCIE_FC_CREDIT 0x73c
67#define PCIE_FC_CREDIT_MASK (GENMASK(31, 31) | GENMASK(28, 16))
68#define PCIE_FC_CREDIT_VAL(x) ((x) << 16)
69
Ryder Leeb0996312017-08-10 14:34:59 +080070/* PCIe V2 share registers */
71#define PCIE_SYS_CFG_V2 0x0
72#define PCIE_CSR_LTSSM_EN(x) BIT(0 + (x) * 8)
73#define PCIE_CSR_ASPM_L1_EN(x) BIT(1 + (x) * 8)
74
75/* PCIe V2 per-port registers */
Honghui Zhang43e64092017-08-14 21:04:28 +080076#define PCIE_MSI_VECTOR 0x0c0
Ryder Leeb0996312017-08-10 14:34:59 +080077#define PCIE_INT_MASK 0x420
78#define INTX_MASK GENMASK(19, 16)
79#define INTX_SHIFT 16
80#define INTX_NUM 4
81#define PCIE_INT_STATUS 0x424
Honghui Zhang43e64092017-08-14 21:04:28 +080082#define MSI_STATUS BIT(23)
83#define PCIE_IMSI_STATUS 0x42c
84#define PCIE_IMSI_ADDR 0x430
85#define MSI_MASK BIT(23)
86#define MTK_MSI_IRQS_NUM 32
Ryder Leeb0996312017-08-10 14:34:59 +080087
88#define PCIE_AHB_TRANS_BASE0_L 0x438
89#define PCIE_AHB_TRANS_BASE0_H 0x43c
90#define AHB2PCIE_SIZE(x) ((x) & GENMASK(4, 0))
91#define PCIE_AXI_WINDOW0 0x448
92#define WIN_ENABLE BIT(7)
93
94/* PCIe V2 configuration transaction header */
95#define PCIE_CFG_HEADER0 0x460
96#define PCIE_CFG_HEADER1 0x464
97#define PCIE_CFG_HEADER2 0x468
98#define PCIE_CFG_WDATA 0x470
99#define PCIE_APP_TLP_REQ 0x488
100#define PCIE_CFG_RDATA 0x48c
101#define APP_CFG_REQ BIT(0)
102#define APP_CPL_STATUS GENMASK(7, 5)
103
104#define CFG_WRRD_TYPE_0 4
105#define CFG_WR_FMT 2
106#define CFG_RD_FMT 0
107
108#define CFG_DW0_LENGTH(length) ((length) & GENMASK(9, 0))
109#define CFG_DW0_TYPE(type) (((type) << 24) & GENMASK(28, 24))
110#define CFG_DW0_FMT(fmt) (((fmt) << 29) & GENMASK(31, 29))
111#define CFG_DW2_REGN(regn) ((regn) & GENMASK(11, 2))
112#define CFG_DW2_FUN(fun) (((fun) << 16) & GENMASK(18, 16))
113#define CFG_DW2_DEV(dev) (((dev) << 19) & GENMASK(23, 19))
114#define CFG_DW2_BUS(bus) (((bus) << 24) & GENMASK(31, 24))
115#define CFG_HEADER_DW0(type, fmt) \
116 (CFG_DW0_LENGTH(1) | CFG_DW0_TYPE(type) | CFG_DW0_FMT(fmt))
117#define CFG_HEADER_DW1(where, size) \
118 (GENMASK(((size) - 1), 0) << ((where) & 0x3))
119#define CFG_HEADER_DW2(regn, fun, dev, bus) \
120 (CFG_DW2_REGN(regn) | CFG_DW2_FUN(fun) | \
121 CFG_DW2_DEV(dev) | CFG_DW2_BUS(bus))
122
123#define PCIE_RST_CTRL 0x510
124#define PCIE_PHY_RSTB BIT(0)
125#define PCIE_PIPE_SRSTB BIT(1)
126#define PCIE_MAC_SRSTB BIT(2)
127#define PCIE_CRSTB BIT(3)
128#define PCIE_PERSTB BIT(8)
129#define PCIE_LINKDOWN_RST_EN GENMASK(15, 13)
130#define PCIE_LINK_STATUS_V2 0x804
131#define PCIE_PORT_LINKUP_V2 BIT(10)
132
Honghui Zhangc681c932017-08-10 14:34:56 +0800133struct mtk_pcie_port;
134
135/**
136 * struct mtk_pcie_soc - differentiate between host generations
Honghui Zhang43e64092017-08-14 21:04:28 +0800137 * @has_msi: whether this host supports MSI interrupts or not
Honghui Zhangc681c932017-08-10 14:34:56 +0800138 * @ops: pointer to configuration access functions
139 * @startup: pointer to controller setting functions
Ryder Leeb0996312017-08-10 14:34:59 +0800140 * @setup_irq: pointer to initialize IRQ functions
Honghui Zhangc681c932017-08-10 14:34:56 +0800141 */
142struct mtk_pcie_soc {
Honghui Zhang43e64092017-08-14 21:04:28 +0800143 bool has_msi;
Honghui Zhangc681c932017-08-10 14:34:56 +0800144 struct pci_ops *ops;
145 int (*startup)(struct mtk_pcie_port *port);
Ryder Leeb0996312017-08-10 14:34:59 +0800146 int (*setup_irq)(struct mtk_pcie_port *port, struct device_node *node);
Honghui Zhangc681c932017-08-10 14:34:56 +0800147};
148
Ryder Lee637cfaca2017-05-21 11:42:24 +0800149/**
150 * struct mtk_pcie_port - PCIe port information
151 * @base: IO mapped register base
152 * @list: port list
153 * @pcie: pointer to PCIe host info
154 * @reset: pointer to port reset control
Ryder Leeb0996312017-08-10 14:34:59 +0800155 * @sys_ck: pointer to transaction/data link layer clock
156 * @ahb_ck: pointer to AHB slave interface operating clock for CSR access
157 * and RC initiated MMIO access
158 * @axi_ck: pointer to application layer MMIO channel operating clock
159 * @aux_ck: pointer to pe2_mac_bridge and pe2_mac_core operating clock
160 * when pcie_mac_ck/pcie_pipe_ck is turned off
161 * @obff_ck: pointer to OBFF functional block operating clock
162 * @pipe_ck: pointer to LTSSM and PHY/MAC layer operating clock
163 * @phy: pointer to PHY control block
Ryder Lee637cfaca2017-05-21 11:42:24 +0800164 * @lane: lane count
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800165 * @slot: port slot
Ryder Leeb0996312017-08-10 14:34:59 +0800166 * @irq_domain: legacy INTx IRQ domain
Honghui Zhang43e64092017-08-14 21:04:28 +0800167 * @msi_domain: MSI IRQ domain
168 * @msi_irq_in_use: bit map for assigned MSI IRQ
Ryder Lee637cfaca2017-05-21 11:42:24 +0800169 */
170struct mtk_pcie_port {
171 void __iomem *base;
172 struct list_head list;
173 struct mtk_pcie *pcie;
174 struct reset_control *reset;
175 struct clk *sys_ck;
Ryder Leeb0996312017-08-10 14:34:59 +0800176 struct clk *ahb_ck;
177 struct clk *axi_ck;
178 struct clk *aux_ck;
179 struct clk *obff_ck;
180 struct clk *pipe_ck;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800181 struct phy *phy;
182 u32 lane;
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800183 u32 slot;
Ryder Leeb0996312017-08-10 14:34:59 +0800184 struct irq_domain *irq_domain;
Honghui Zhang43e64092017-08-14 21:04:28 +0800185 struct irq_domain *msi_domain;
186 DECLARE_BITMAP(msi_irq_in_use, MTK_MSI_IRQS_NUM);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800187};
188
189/**
190 * struct mtk_pcie - PCIe host information
191 * @dev: pointer to PCIe device
192 * @base: IO mapped register base
193 * @free_ck: free-run reference clock
194 * @io: IO resource
195 * @pio: PIO resource
196 * @mem: non-prefetchable memory resource
197 * @busn: bus range
198 * @offset: IO / Memory offset
199 * @ports: pointer to PCIe port information
Honghui Zhangc681c932017-08-10 14:34:56 +0800200 * @soc: pointer to SoC-dependent operations
Ryder Lee637cfaca2017-05-21 11:42:24 +0800201 */
202struct mtk_pcie {
203 struct device *dev;
204 void __iomem *base;
205 struct clk *free_ck;
206
207 struct resource io;
208 struct resource pio;
209 struct resource mem;
210 struct resource busn;
211 struct {
212 resource_size_t mem;
213 resource_size_t io;
214 } offset;
215 struct list_head ports;
Honghui Zhangc681c932017-08-10 14:34:56 +0800216 const struct mtk_pcie_soc *soc;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800217};
218
Ryder Lee637cfaca2017-05-21 11:42:24 +0800219static void mtk_pcie_subsys_powerdown(struct mtk_pcie *pcie)
220{
221 struct device *dev = pcie->dev;
222
223 clk_disable_unprepare(pcie->free_ck);
224
225 if (dev->pm_domain) {
226 pm_runtime_put_sync(dev);
227 pm_runtime_disable(dev);
228 }
229}
230
231static void mtk_pcie_port_free(struct mtk_pcie_port *port)
232{
233 struct mtk_pcie *pcie = port->pcie;
234 struct device *dev = pcie->dev;
235
236 devm_iounmap(dev, port->base);
237 list_del(&port->list);
238 devm_kfree(dev, port);
239}
240
241static void mtk_pcie_put_resources(struct mtk_pcie *pcie)
242{
243 struct mtk_pcie_port *port, *tmp;
244
245 list_for_each_entry_safe(port, tmp, &pcie->ports, list) {
246 phy_power_off(port->phy);
Ryder Leeb0996312017-08-10 14:34:59 +0800247 phy_exit(port->phy);
248 clk_disable_unprepare(port->pipe_ck);
249 clk_disable_unprepare(port->obff_ck);
250 clk_disable_unprepare(port->axi_ck);
251 clk_disable_unprepare(port->aux_ck);
252 clk_disable_unprepare(port->ahb_ck);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800253 clk_disable_unprepare(port->sys_ck);
254 mtk_pcie_port_free(port);
255 }
256
257 mtk_pcie_subsys_powerdown(pcie);
258}
259
Ryder Leeb0996312017-08-10 14:34:59 +0800260static int mtk_pcie_check_cfg_cpld(struct mtk_pcie_port *port)
261{
262 u32 val;
263 int err;
264
265 err = readl_poll_timeout_atomic(port->base + PCIE_APP_TLP_REQ, val,
266 !(val & APP_CFG_REQ), 10,
267 100 * USEC_PER_MSEC);
268 if (err)
269 return PCIBIOS_SET_FAILED;
270
271 if (readl(port->base + PCIE_APP_TLP_REQ) & APP_CPL_STATUS)
272 return PCIBIOS_SET_FAILED;
273
274 return PCIBIOS_SUCCESSFUL;
275}
276
277static int mtk_pcie_hw_rd_cfg(struct mtk_pcie_port *port, u32 bus, u32 devfn,
278 int where, int size, u32 *val)
279{
280 u32 tmp;
281
282 /* Write PCIe configuration transaction header for Cfgrd */
283 writel(CFG_HEADER_DW0(CFG_WRRD_TYPE_0, CFG_RD_FMT),
284 port->base + PCIE_CFG_HEADER0);
285 writel(CFG_HEADER_DW1(where, size), port->base + PCIE_CFG_HEADER1);
286 writel(CFG_HEADER_DW2(where, PCI_FUNC(devfn), PCI_SLOT(devfn), bus),
287 port->base + PCIE_CFG_HEADER2);
288
289 /* Trigger h/w to transmit Cfgrd TLP */
290 tmp = readl(port->base + PCIE_APP_TLP_REQ);
291 tmp |= APP_CFG_REQ;
292 writel(tmp, port->base + PCIE_APP_TLP_REQ);
293
294 /* Check completion status */
295 if (mtk_pcie_check_cfg_cpld(port))
296 return PCIBIOS_SET_FAILED;
297
298 /* Read cpld payload of Cfgrd */
299 *val = readl(port->base + PCIE_CFG_RDATA);
300
301 if (size == 1)
302 *val = (*val >> (8 * (where & 3))) & 0xff;
303 else if (size == 2)
304 *val = (*val >> (8 * (where & 3))) & 0xffff;
305
306 return PCIBIOS_SUCCESSFUL;
307}
308
309static int mtk_pcie_hw_wr_cfg(struct mtk_pcie_port *port, u32 bus, u32 devfn,
310 int where, int size, u32 val)
311{
312 /* Write PCIe configuration transaction header for Cfgwr */
313 writel(CFG_HEADER_DW0(CFG_WRRD_TYPE_0, CFG_WR_FMT),
314 port->base + PCIE_CFG_HEADER0);
315 writel(CFG_HEADER_DW1(where, size), port->base + PCIE_CFG_HEADER1);
316 writel(CFG_HEADER_DW2(where, PCI_FUNC(devfn), PCI_SLOT(devfn), bus),
317 port->base + PCIE_CFG_HEADER2);
318
319 /* Write Cfgwr data */
320 val = val << 8 * (where & 3);
321 writel(val, port->base + PCIE_CFG_WDATA);
322
323 /* Trigger h/w to transmit Cfgwr TLP */
324 val = readl(port->base + PCIE_APP_TLP_REQ);
325 val |= APP_CFG_REQ;
326 writel(val, port->base + PCIE_APP_TLP_REQ);
327
328 /* Check completion status */
329 return mtk_pcie_check_cfg_cpld(port);
330}
331
332static struct mtk_pcie_port *mtk_pcie_find_port(struct pci_bus *bus,
333 unsigned int devfn)
334{
335 struct mtk_pcie *pcie = bus->sysdata;
336 struct mtk_pcie_port *port;
337
338 list_for_each_entry(port, &pcie->ports, list)
339 if (port->slot == PCI_SLOT(devfn))
340 return port;
341
342 return NULL;
343}
344
345static int mtk_pcie_config_read(struct pci_bus *bus, unsigned int devfn,
346 int where, int size, u32 *val)
347{
348 struct mtk_pcie_port *port;
349 u32 bn = bus->number;
350 int ret;
351
352 port = mtk_pcie_find_port(bus, devfn);
353 if (!port) {
354 *val = ~0;
355 return PCIBIOS_DEVICE_NOT_FOUND;
356 }
357
358 ret = mtk_pcie_hw_rd_cfg(port, bn, devfn, where, size, val);
359 if (ret)
360 *val = ~0;
361
362 return ret;
363}
364
365static int mtk_pcie_config_write(struct pci_bus *bus, unsigned int devfn,
366 int where, int size, u32 val)
367{
368 struct mtk_pcie_port *port;
369 u32 bn = bus->number;
370
371 port = mtk_pcie_find_port(bus, devfn);
372 if (!port)
373 return PCIBIOS_DEVICE_NOT_FOUND;
374
375 return mtk_pcie_hw_wr_cfg(port, bn, devfn, where, size, val);
376}
377
378static struct pci_ops mtk_pcie_ops_v2 = {
379 .read = mtk_pcie_config_read,
380 .write = mtk_pcie_config_write,
381};
382
383static int mtk_pcie_startup_port_v2(struct mtk_pcie_port *port)
384{
385 struct mtk_pcie *pcie = port->pcie;
386 struct resource *mem = &pcie->mem;
387 u32 val;
388 size_t size;
389 int err;
390
391 /* MT7622 platforms need to enable LTSSM and ASPM from PCIe subsys */
392 if (pcie->base) {
393 val = readl(pcie->base + PCIE_SYS_CFG_V2);
394 val |= PCIE_CSR_LTSSM_EN(port->slot) |
395 PCIE_CSR_ASPM_L1_EN(port->slot);
396 writel(val, pcie->base + PCIE_SYS_CFG_V2);
397 }
398
399 /* Assert all reset signals */
400 writel(0, port->base + PCIE_RST_CTRL);
401
402 /*
403 * Enable PCIe link down reset, if link status changed from link up to
404 * link down, this will reset MAC control registers and configuration
405 * space.
406 */
407 writel(PCIE_LINKDOWN_RST_EN, port->base + PCIE_RST_CTRL);
408
409 /* De-assert PHY, PE, PIPE, MAC and configuration reset */
410 val = readl(port->base + PCIE_RST_CTRL);
411 val |= PCIE_PHY_RSTB | PCIE_PERSTB | PCIE_PIPE_SRSTB |
412 PCIE_MAC_SRSTB | PCIE_CRSTB;
413 writel(val, port->base + PCIE_RST_CTRL);
414
415 /* 100ms timeout value should be enough for Gen1/2 training */
416 err = readl_poll_timeout(port->base + PCIE_LINK_STATUS_V2, val,
417 !!(val & PCIE_PORT_LINKUP_V2), 20,
418 100 * USEC_PER_MSEC);
419 if (err)
420 return -ETIMEDOUT;
421
422 /* Set INTx mask */
423 val = readl(port->base + PCIE_INT_MASK);
424 val &= ~INTX_MASK;
425 writel(val, port->base + PCIE_INT_MASK);
426
427 /* Set AHB to PCIe translation windows */
428 size = mem->end - mem->start;
429 val = lower_32_bits(mem->start) | AHB2PCIE_SIZE(fls(size));
430 writel(val, port->base + PCIE_AHB_TRANS_BASE0_L);
431
432 val = upper_32_bits(mem->start);
433 writel(val, port->base + PCIE_AHB_TRANS_BASE0_H);
434
435 /* Set PCIe to AXI translation memory space.*/
436 val = fls(0xffffffff) | WIN_ENABLE;
437 writel(val, port->base + PCIE_AXI_WINDOW0);
438
439 return 0;
440}
441
Honghui Zhang43e64092017-08-14 21:04:28 +0800442static int mtk_pcie_msi_alloc(struct mtk_pcie_port *port)
443{
444 int msi;
445
446 msi = find_first_zero_bit(port->msi_irq_in_use, MTK_MSI_IRQS_NUM);
447 if (msi < MTK_MSI_IRQS_NUM)
448 set_bit(msi, port->msi_irq_in_use);
449 else
450 return -ENOSPC;
451
452 return msi;
453}
454
455static void mtk_pcie_msi_free(struct mtk_pcie_port *port, unsigned long hwirq)
456{
457 clear_bit(hwirq, port->msi_irq_in_use);
458}
459
460static int mtk_pcie_msi_setup_irq(struct msi_controller *chip,
461 struct pci_dev *pdev, struct msi_desc *desc)
462{
463 struct mtk_pcie_port *port;
464 struct msi_msg msg;
465 unsigned int irq;
466 int hwirq;
467 phys_addr_t msg_addr;
468
469 port = mtk_pcie_find_port(pdev->bus, pdev->devfn);
470 if (!port)
471 return -EINVAL;
472
473 hwirq = mtk_pcie_msi_alloc(port);
474 if (hwirq < 0)
475 return hwirq;
476
477 irq = irq_create_mapping(port->msi_domain, hwirq);
478 if (!irq) {
479 mtk_pcie_msi_free(port, hwirq);
480 return -EINVAL;
481 }
482
483 chip->dev = &pdev->dev;
484
485 irq_set_msi_desc(irq, desc);
486
487 /* MT2712/MT7622 only support 32-bit MSI addresses */
488 msg_addr = virt_to_phys(port->base + PCIE_MSI_VECTOR);
489 msg.address_hi = 0;
490 msg.address_lo = lower_32_bits(msg_addr);
491 msg.data = hwirq;
492
493 pci_write_msi_msg(irq, &msg);
494
495 return 0;
496}
497
498static void mtk_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
499{
500 struct pci_dev *pdev = to_pci_dev(chip->dev);
501 struct irq_data *d = irq_get_irq_data(irq);
502 irq_hw_number_t hwirq = irqd_to_hwirq(d);
503 struct mtk_pcie_port *port;
504
505 port = mtk_pcie_find_port(pdev->bus, pdev->devfn);
506 if (!port)
507 return;
508
509 irq_dispose_mapping(irq);
510 mtk_pcie_msi_free(port, hwirq);
511}
512
513static struct msi_controller mtk_pcie_msi_chip = {
514 .setup_irq = mtk_pcie_msi_setup_irq,
515 .teardown_irq = mtk_msi_teardown_irq,
516};
517
518static struct irq_chip mtk_msi_irq_chip = {
519 .name = "MTK PCIe MSI",
520 .irq_enable = pci_msi_unmask_irq,
521 .irq_disable = pci_msi_mask_irq,
522 .irq_mask = pci_msi_mask_irq,
523 .irq_unmask = pci_msi_unmask_irq,
524};
525
526static int mtk_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
527 irq_hw_number_t hwirq)
528{
529 irq_set_chip_and_handler(irq, &mtk_msi_irq_chip, handle_simple_irq);
530 irq_set_chip_data(irq, domain->host_data);
531
532 return 0;
533}
534
535static const struct irq_domain_ops msi_domain_ops = {
536 .map = mtk_pcie_msi_map,
537};
538
539static void mtk_pcie_enable_msi(struct mtk_pcie_port *port)
540{
541 u32 val;
542 phys_addr_t msg_addr;
543
544 msg_addr = virt_to_phys(port->base + PCIE_MSI_VECTOR);
545 val = lower_32_bits(msg_addr);
546 writel(val, port->base + PCIE_IMSI_ADDR);
547
548 val = readl(port->base + PCIE_INT_MASK);
549 val &= ~MSI_MASK;
550 writel(val, port->base + PCIE_INT_MASK);
551}
552
Ryder Leeb0996312017-08-10 14:34:59 +0800553static int mtk_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
554 irq_hw_number_t hwirq)
555{
556 irq_set_chip_and_handler(irq, &dummy_irq_chip, handle_simple_irq);
557 irq_set_chip_data(irq, domain->host_data);
558
559 return 0;
560}
561
562static const struct irq_domain_ops intx_domain_ops = {
563 .map = mtk_pcie_intx_map,
564};
565
566static int mtk_pcie_init_irq_domain(struct mtk_pcie_port *port,
567 struct device_node *node)
568{
569 struct device *dev = port->pcie->dev;
570 struct device_node *pcie_intc_node;
571
572 /* Setup INTx */
573 pcie_intc_node = of_get_next_child(node, NULL);
574 if (!pcie_intc_node) {
575 dev_err(dev, "no PCIe Intc node found\n");
576 return -ENODEV;
577 }
578
579 port->irq_domain = irq_domain_add_linear(pcie_intc_node, INTX_NUM,
580 &intx_domain_ops, port);
581 if (!port->irq_domain) {
582 dev_err(dev, "failed to get INTx IRQ domain\n");
583 return -ENODEV;
584 }
585
Honghui Zhang43e64092017-08-14 21:04:28 +0800586 if (IS_ENABLED(CONFIG_PCI_MSI)) {
587 port->msi_domain = irq_domain_add_linear(node, MTK_MSI_IRQS_NUM,
588 &msi_domain_ops,
589 &mtk_pcie_msi_chip);
590 if (!port->msi_domain) {
591 dev_err(dev, "failed to create MSI IRQ domain\n");
592 return -ENODEV;
593 }
594 mtk_pcie_enable_msi(port);
595 }
596
Ryder Leeb0996312017-08-10 14:34:59 +0800597 return 0;
598}
599
600static irqreturn_t mtk_pcie_intr_handler(int irq, void *data)
601{
602 struct mtk_pcie_port *port = (struct mtk_pcie_port *)data;
603 unsigned long status;
604 u32 virq;
605 u32 bit = INTX_SHIFT;
606
607 while ((status = readl(port->base + PCIE_INT_STATUS)) & INTX_MASK) {
608 for_each_set_bit_from(bit, &status, INTX_NUM + INTX_SHIFT) {
609 /* Clear the INTx */
610 writel(1 << bit, port->base + PCIE_INT_STATUS);
611 virq = irq_find_mapping(port->irq_domain,
612 bit - INTX_SHIFT);
613 generic_handle_irq(virq);
614 }
615 }
616
Honghui Zhang43e64092017-08-14 21:04:28 +0800617 if (IS_ENABLED(CONFIG_PCI_MSI)) {
618 while ((status = readl(port->base + PCIE_INT_STATUS)) & MSI_STATUS) {
619 unsigned long imsi_status;
620
621 while ((imsi_status = readl(port->base + PCIE_IMSI_STATUS))) {
622 for_each_set_bit(bit, &imsi_status, MTK_MSI_IRQS_NUM) {
623 /* Clear the MSI */
624 writel(1 << bit, port->base + PCIE_IMSI_STATUS);
625 virq = irq_find_mapping(port->msi_domain, bit);
626 generic_handle_irq(virq);
627 }
628 }
629 /* Clear MSI interrupt status */
630 writel(MSI_STATUS, port->base + PCIE_INT_STATUS);
631 }
632 }
633
Ryder Leeb0996312017-08-10 14:34:59 +0800634 return IRQ_HANDLED;
635}
636
637static int mtk_pcie_setup_irq(struct mtk_pcie_port *port,
638 struct device_node *node)
639{
640 struct mtk_pcie *pcie = port->pcie;
641 struct device *dev = pcie->dev;
642 struct platform_device *pdev = to_platform_device(dev);
643 int err, irq;
644
645 irq = platform_get_irq(pdev, port->slot);
646 err = devm_request_irq(dev, irq, mtk_pcie_intr_handler,
647 IRQF_SHARED, "mtk-pcie", port);
648 if (err) {
649 dev_err(dev, "unable to request IRQ %d\n", irq);
650 return err;
651 }
652
653 err = mtk_pcie_init_irq_domain(port, node);
654 if (err) {
Honghui Zhang43e64092017-08-14 21:04:28 +0800655 dev_err(dev, "failed to init PCIe IRQ domain\n");
Ryder Leeb0996312017-08-10 14:34:59 +0800656 return err;
657 }
658
659 return 0;
660}
661
Ryder Lee637cfaca2017-05-21 11:42:24 +0800662static void __iomem *mtk_pcie_map_bus(struct pci_bus *bus,
663 unsigned int devfn, int where)
664{
Honghui Zhangdb271742017-08-14 21:04:27 +0800665 struct mtk_pcie *pcie = bus->sysdata;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800666
667 writel(PCIE_CONF_ADDR(where, PCI_FUNC(devfn), PCI_SLOT(devfn),
668 bus->number), pcie->base + PCIE_CFG_ADDR);
669
670 return pcie->base + PCIE_CFG_DATA + (where & 3);
671}
672
673static struct pci_ops mtk_pcie_ops = {
674 .map_bus = mtk_pcie_map_bus,
675 .read = pci_generic_config_read,
676 .write = pci_generic_config_write,
677};
678
Ryder Leee10b7a12017-08-10 14:34:54 +0800679static int mtk_pcie_startup_port(struct mtk_pcie_port *port)
Ryder Lee637cfaca2017-05-21 11:42:24 +0800680{
681 struct mtk_pcie *pcie = port->pcie;
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800682 u32 func = PCI_FUNC(port->slot << 3);
683 u32 slot = PCI_SLOT(port->slot << 3);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800684 u32 val;
Ryder Leee10b7a12017-08-10 14:34:54 +0800685 int err;
686
687 /* assert port PERST_N */
688 val = readl(pcie->base + PCIE_SYS_CFG);
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800689 val |= PCIE_PORT_PERST(port->slot);
Ryder Leee10b7a12017-08-10 14:34:54 +0800690 writel(val, pcie->base + PCIE_SYS_CFG);
691
692 /* de-assert port PERST_N */
693 val = readl(pcie->base + PCIE_SYS_CFG);
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800694 val &= ~PCIE_PORT_PERST(port->slot);
Ryder Leee10b7a12017-08-10 14:34:54 +0800695 writel(val, pcie->base + PCIE_SYS_CFG);
696
697 /* 100ms timeout value should be enough for Gen1/2 training */
698 err = readl_poll_timeout(port->base + PCIE_LINK_STATUS, val,
699 !!(val & PCIE_PORT_LINKUP), 20,
700 100 * USEC_PER_MSEC);
701 if (err)
702 return -ETIMEDOUT;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800703
704 /* enable interrupt */
705 val = readl(pcie->base + PCIE_INT_ENABLE);
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800706 val |= PCIE_PORT_INT_EN(port->slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800707 writel(val, pcie->base + PCIE_INT_ENABLE);
708
709 /* map to all DDR region. We need to set it before cfg operation. */
710 writel(PCIE_BAR_MAP_MAX | PCIE_BAR_ENABLE,
711 port->base + PCIE_BAR0_SETUP);
712
713 /* configure class code and revision ID */
714 writel(PCIE_CLASS_CODE | PCIE_REVISION_ID, port->base + PCIE_CLASS);
715
716 /* configure FC credit */
717 writel(PCIE_CONF_ADDR(PCIE_FC_CREDIT, func, slot, 0),
718 pcie->base + PCIE_CFG_ADDR);
719 val = readl(pcie->base + PCIE_CFG_DATA);
720 val &= ~PCIE_FC_CREDIT_MASK;
721 val |= PCIE_FC_CREDIT_VAL(0x806c);
722 writel(PCIE_CONF_ADDR(PCIE_FC_CREDIT, func, slot, 0),
723 pcie->base + PCIE_CFG_ADDR);
724 writel(val, pcie->base + PCIE_CFG_DATA);
725
726 /* configure RC FTS number to 250 when it leaves L0s */
727 writel(PCIE_CONF_ADDR(PCIE_FTS_NUM, func, slot, 0),
728 pcie->base + PCIE_CFG_ADDR);
729 val = readl(pcie->base + PCIE_CFG_DATA);
730 val &= ~PCIE_FTS_NUM_MASK;
731 val |= PCIE_FTS_NUM_L0(0x50);
732 writel(PCIE_CONF_ADDR(PCIE_FTS_NUM, func, slot, 0),
733 pcie->base + PCIE_CFG_ADDR);
734 writel(val, pcie->base + PCIE_CFG_DATA);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800735
Ryder Leee10b7a12017-08-10 14:34:54 +0800736 return 0;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800737}
738
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800739static void mtk_pcie_enable_port(struct mtk_pcie_port *port)
Ryder Lee637cfaca2017-05-21 11:42:24 +0800740{
Honghui Zhangc681c932017-08-10 14:34:56 +0800741 struct mtk_pcie *pcie = port->pcie;
742 struct device *dev = pcie->dev;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800743 int err;
744
745 err = clk_prepare_enable(port->sys_ck);
746 if (err) {
Ryder Leeb0996312017-08-10 14:34:59 +0800747 dev_err(dev, "failed to enable sys_ck%d clock\n", port->slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800748 goto err_sys_clk;
749 }
750
Ryder Leeb0996312017-08-10 14:34:59 +0800751 err = clk_prepare_enable(port->ahb_ck);
752 if (err) {
753 dev_err(dev, "failed to enable ahb_ck%d\n", port->slot);
754 goto err_ahb_clk;
755 }
756
757 err = clk_prepare_enable(port->aux_ck);
758 if (err) {
759 dev_err(dev, "failed to enable aux_ck%d\n", port->slot);
760 goto err_aux_clk;
761 }
762
763 err = clk_prepare_enable(port->axi_ck);
764 if (err) {
765 dev_err(dev, "failed to enable axi_ck%d\n", port->slot);
766 goto err_axi_clk;
767 }
768
769 err = clk_prepare_enable(port->obff_ck);
770 if (err) {
771 dev_err(dev, "failed to enable obff_ck%d\n", port->slot);
772 goto err_obff_clk;
773 }
774
775 err = clk_prepare_enable(port->pipe_ck);
776 if (err) {
777 dev_err(dev, "failed to enable pipe_ck%d\n", port->slot);
778 goto err_pipe_clk;
779 }
780
Ryder Lee637cfaca2017-05-21 11:42:24 +0800781 reset_control_assert(port->reset);
782 reset_control_deassert(port->reset);
783
Ryder Leeb0996312017-08-10 14:34:59 +0800784 err = phy_init(port->phy);
785 if (err) {
786 dev_err(dev, "failed to initialize port%d phy\n", port->slot);
787 goto err_phy_init;
788 }
789
Ryder Lee637cfaca2017-05-21 11:42:24 +0800790 err = phy_power_on(port->phy);
791 if (err) {
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800792 dev_err(dev, "failed to power on port%d phy\n", port->slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800793 goto err_phy_on;
794 }
795
Honghui Zhangc681c932017-08-10 14:34:56 +0800796 if (!pcie->soc->startup(port))
Ryder Lee637cfaca2017-05-21 11:42:24 +0800797 return;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800798
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800799 dev_info(dev, "Port%d link down\n", port->slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800800
801 phy_power_off(port->phy);
802err_phy_on:
Ryder Leeb0996312017-08-10 14:34:59 +0800803 phy_exit(port->phy);
804err_phy_init:
805 clk_disable_unprepare(port->pipe_ck);
806err_pipe_clk:
807 clk_disable_unprepare(port->obff_ck);
808err_obff_clk:
809 clk_disable_unprepare(port->axi_ck);
810err_axi_clk:
811 clk_disable_unprepare(port->aux_ck);
812err_aux_clk:
813 clk_disable_unprepare(port->ahb_ck);
814err_ahb_clk:
Ryder Lee637cfaca2017-05-21 11:42:24 +0800815 clk_disable_unprepare(port->sys_ck);
816err_sys_clk:
817 mtk_pcie_port_free(port);
818}
819
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800820static int mtk_pcie_parse_port(struct mtk_pcie *pcie,
821 struct device_node *node,
822 int slot)
Ryder Lee637cfaca2017-05-21 11:42:24 +0800823{
824 struct mtk_pcie_port *port;
825 struct resource *regs;
826 struct device *dev = pcie->dev;
827 struct platform_device *pdev = to_platform_device(dev);
828 char name[10];
829 int err;
830
831 port = devm_kzalloc(dev, sizeof(*port), GFP_KERNEL);
832 if (!port)
833 return -ENOMEM;
834
835 err = of_property_read_u32(node, "num-lanes", &port->lane);
836 if (err) {
837 dev_err(dev, "missing num-lanes property\n");
838 return err;
839 }
840
Ryder Lee1eacd7b2017-08-10 14:34:57 +0800841 snprintf(name, sizeof(name), "port%d", slot);
842 regs = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800843 port->base = devm_ioremap_resource(dev, regs);
844 if (IS_ERR(port->base)) {
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800845 dev_err(dev, "failed to map port%d base\n", slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800846 return PTR_ERR(port->base);
847 }
848
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800849 snprintf(name, sizeof(name), "sys_ck%d", slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800850 port->sys_ck = devm_clk_get(dev, name);
851 if (IS_ERR(port->sys_ck)) {
Ryder Leeb0996312017-08-10 14:34:59 +0800852 dev_err(dev, "failed to get sys_ck%d clock\n", slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800853 return PTR_ERR(port->sys_ck);
854 }
855
Ryder Leeb0996312017-08-10 14:34:59 +0800856 /* sys_ck might be divided into the following parts in some chips */
857 snprintf(name, sizeof(name), "ahb_ck%d", slot);
858 port->ahb_ck = devm_clk_get(dev, name);
859 if (IS_ERR(port->ahb_ck)) {
860 if (PTR_ERR(port->ahb_ck) == -EPROBE_DEFER)
861 return -EPROBE_DEFER;
862
863 port->ahb_ck = NULL;
864 }
865
866 snprintf(name, sizeof(name), "axi_ck%d", slot);
867 port->axi_ck = devm_clk_get(dev, name);
868 if (IS_ERR(port->axi_ck)) {
869 if (PTR_ERR(port->axi_ck) == -EPROBE_DEFER)
870 return -EPROBE_DEFER;
871
872 port->axi_ck = NULL;
873 }
874
875 snprintf(name, sizeof(name), "aux_ck%d", slot);
876 port->aux_ck = devm_clk_get(dev, name);
877 if (IS_ERR(port->aux_ck)) {
878 if (PTR_ERR(port->aux_ck) == -EPROBE_DEFER)
879 return -EPROBE_DEFER;
880
881 port->aux_ck = NULL;
882 }
883
884 snprintf(name, sizeof(name), "obff_ck%d", slot);
885 port->obff_ck = devm_clk_get(dev, name);
886 if (IS_ERR(port->obff_ck)) {
887 if (PTR_ERR(port->obff_ck) == -EPROBE_DEFER)
888 return -EPROBE_DEFER;
889
890 port->obff_ck = NULL;
891 }
892
893 snprintf(name, sizeof(name), "pipe_ck%d", slot);
894 port->pipe_ck = devm_clk_get(dev, name);
895 if (IS_ERR(port->pipe_ck)) {
896 if (PTR_ERR(port->pipe_ck) == -EPROBE_DEFER)
897 return -EPROBE_DEFER;
898
899 port->pipe_ck = NULL;
900 }
901
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800902 snprintf(name, sizeof(name), "pcie-rst%d", slot);
Philipp Zabel608fcac2017-07-19 17:26:00 +0200903 port->reset = devm_reset_control_get_optional_exclusive(dev, name);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800904 if (PTR_ERR(port->reset) == -EPROBE_DEFER)
905 return PTR_ERR(port->reset);
906
907 /* some platforms may use default PHY setting */
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800908 snprintf(name, sizeof(name), "pcie-phy%d", slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800909 port->phy = devm_phy_optional_get(dev, name);
910 if (IS_ERR(port->phy))
911 return PTR_ERR(port->phy);
912
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800913 port->slot = slot;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800914 port->pcie = pcie;
915
Ryder Leeb0996312017-08-10 14:34:59 +0800916 if (pcie->soc->setup_irq) {
917 err = pcie->soc->setup_irq(port, node);
918 if (err)
919 return err;
920 }
921
Ryder Lee637cfaca2017-05-21 11:42:24 +0800922 INIT_LIST_HEAD(&port->list);
923 list_add_tail(&port->list, &pcie->ports);
924
925 return 0;
926}
927
928static int mtk_pcie_subsys_powerup(struct mtk_pcie *pcie)
929{
930 struct device *dev = pcie->dev;
931 struct platform_device *pdev = to_platform_device(dev);
932 struct resource *regs;
933 int err;
934
Ryder Lee1eacd7b2017-08-10 14:34:57 +0800935 /* get shared registers, which are optional */
936 regs = platform_get_resource_byname(pdev, IORESOURCE_MEM, "subsys");
937 if (regs) {
938 pcie->base = devm_ioremap_resource(dev, regs);
939 if (IS_ERR(pcie->base)) {
940 dev_err(dev, "failed to map shared register\n");
941 return PTR_ERR(pcie->base);
942 }
Ryder Lee637cfaca2017-05-21 11:42:24 +0800943 }
944
945 pcie->free_ck = devm_clk_get(dev, "free_ck");
946 if (IS_ERR(pcie->free_ck)) {
947 if (PTR_ERR(pcie->free_ck) == -EPROBE_DEFER)
948 return -EPROBE_DEFER;
949
950 pcie->free_ck = NULL;
951 }
952
953 if (dev->pm_domain) {
954 pm_runtime_enable(dev);
955 pm_runtime_get_sync(dev);
956 }
957
958 /* enable top level clock */
959 err = clk_prepare_enable(pcie->free_ck);
960 if (err) {
961 dev_err(dev, "failed to enable free_ck\n");
962 goto err_free_ck;
963 }
964
965 return 0;
966
967err_free_ck:
968 if (dev->pm_domain) {
969 pm_runtime_put_sync(dev);
970 pm_runtime_disable(dev);
971 }
972
973 return err;
974}
975
976static int mtk_pcie_setup(struct mtk_pcie *pcie)
977{
978 struct device *dev = pcie->dev;
979 struct device_node *node = dev->of_node, *child;
980 struct of_pci_range_parser parser;
981 struct of_pci_range range;
982 struct resource res;
983 struct mtk_pcie_port *port, *tmp;
984 int err;
985
986 if (of_pci_range_parser_init(&parser, node)) {
987 dev_err(dev, "missing \"ranges\" property\n");
988 return -EINVAL;
989 }
990
991 for_each_of_pci_range(&parser, &range) {
992 err = of_pci_range_to_resource(&range, node, &res);
993 if (err < 0)
994 return err;
995
996 switch (res.flags & IORESOURCE_TYPE_BITS) {
997 case IORESOURCE_IO:
998 pcie->offset.io = res.start - range.pci_addr;
999
1000 memcpy(&pcie->pio, &res, sizeof(res));
1001 pcie->pio.name = node->full_name;
1002
1003 pcie->io.start = range.cpu_addr;
1004 pcie->io.end = range.cpu_addr + range.size - 1;
1005 pcie->io.flags = IORESOURCE_MEM;
1006 pcie->io.name = "I/O";
1007
1008 memcpy(&res, &pcie->io, sizeof(res));
1009 break;
1010
1011 case IORESOURCE_MEM:
1012 pcie->offset.mem = res.start - range.pci_addr;
1013
1014 memcpy(&pcie->mem, &res, sizeof(res));
1015 pcie->mem.name = "non-prefetchable";
1016 break;
1017 }
1018 }
1019
1020 err = of_pci_parse_bus_range(node, &pcie->busn);
1021 if (err < 0) {
1022 dev_err(dev, "failed to parse bus ranges property: %d\n", err);
1023 pcie->busn.name = node->name;
1024 pcie->busn.start = 0;
1025 pcie->busn.end = 0xff;
1026 pcie->busn.flags = IORESOURCE_BUS;
1027 }
1028
1029 for_each_available_child_of_node(node, child) {
Honghui Zhang4f6f0462017-08-10 14:34:55 +08001030 int slot;
Ryder Lee637cfaca2017-05-21 11:42:24 +08001031
1032 err = of_pci_get_devfn(child);
1033 if (err < 0) {
1034 dev_err(dev, "failed to parse devfn: %d\n", err);
1035 return err;
1036 }
1037
Honghui Zhang4f6f0462017-08-10 14:34:55 +08001038 slot = PCI_SLOT(err);
Ryder Lee637cfaca2017-05-21 11:42:24 +08001039
Honghui Zhang4f6f0462017-08-10 14:34:55 +08001040 err = mtk_pcie_parse_port(pcie, child, slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +08001041 if (err)
1042 return err;
1043 }
1044
1045 err = mtk_pcie_subsys_powerup(pcie);
1046 if (err)
1047 return err;
1048
1049 /* enable each port, and then check link status */
1050 list_for_each_entry_safe(port, tmp, &pcie->ports, list)
Honghui Zhang4f6f0462017-08-10 14:34:55 +08001051 mtk_pcie_enable_port(port);
Ryder Lee637cfaca2017-05-21 11:42:24 +08001052
1053 /* power down PCIe subsys if slots are all empty (link down) */
1054 if (list_empty(&pcie->ports))
1055 mtk_pcie_subsys_powerdown(pcie);
1056
1057 return 0;
1058}
1059
1060static int mtk_pcie_request_resources(struct mtk_pcie *pcie)
1061{
1062 struct pci_host_bridge *host = pci_host_bridge_from_priv(pcie);
1063 struct list_head *windows = &host->windows;
1064 struct device *dev = pcie->dev;
1065 int err;
1066
1067 pci_add_resource_offset(windows, &pcie->pio, pcie->offset.io);
1068 pci_add_resource_offset(windows, &pcie->mem, pcie->offset.mem);
1069 pci_add_resource(windows, &pcie->busn);
1070
1071 err = devm_request_pci_bus_resources(dev, windows);
1072 if (err < 0)
1073 return err;
1074
1075 pci_remap_iospace(&pcie->pio, pcie->io.start);
1076
1077 return 0;
1078}
1079
1080static int mtk_pcie_register_host(struct pci_host_bridge *host)
1081{
1082 struct mtk_pcie *pcie = pci_host_bridge_priv(host);
1083 struct pci_bus *child;
1084 int err;
1085
1086 host->busnr = pcie->busn.start;
1087 host->dev.parent = pcie->dev;
Honghui Zhangc681c932017-08-10 14:34:56 +08001088 host->ops = pcie->soc->ops;
Ryder Lee637cfaca2017-05-21 11:42:24 +08001089 host->map_irq = of_irq_parse_and_map_pci;
1090 host->swizzle_irq = pci_common_swizzle;
Ryder Leeb0996312017-08-10 14:34:59 +08001091 host->sysdata = pcie;
Honghui Zhang43e64092017-08-14 21:04:28 +08001092 if (IS_ENABLED(CONFIG_PCI_MSI) && pcie->soc->has_msi)
1093 host->msi = &mtk_pcie_msi_chip;
Ryder Lee637cfaca2017-05-21 11:42:24 +08001094
1095 err = pci_scan_root_bus_bridge(host);
1096 if (err < 0)
1097 return err;
1098
1099 pci_bus_size_bridges(host->bus);
1100 pci_bus_assign_resources(host->bus);
1101
1102 list_for_each_entry(child, &host->bus->children, node)
1103 pcie_bus_configure_settings(child);
1104
1105 pci_bus_add_devices(host->bus);
1106
1107 return 0;
1108}
1109
1110static int mtk_pcie_probe(struct platform_device *pdev)
1111{
1112 struct device *dev = &pdev->dev;
1113 struct mtk_pcie *pcie;
1114 struct pci_host_bridge *host;
1115 int err;
1116
1117 host = devm_pci_alloc_host_bridge(dev, sizeof(*pcie));
1118 if (!host)
1119 return -ENOMEM;
1120
1121 pcie = pci_host_bridge_priv(host);
1122
1123 pcie->dev = dev;
Honghui Zhangc681c932017-08-10 14:34:56 +08001124 pcie->soc = of_device_get_match_data(dev);
Ryder Lee637cfaca2017-05-21 11:42:24 +08001125 platform_set_drvdata(pdev, pcie);
1126 INIT_LIST_HEAD(&pcie->ports);
1127
1128 err = mtk_pcie_setup(pcie);
1129 if (err)
1130 return err;
1131
1132 err = mtk_pcie_request_resources(pcie);
1133 if (err)
1134 goto put_resources;
1135
1136 err = mtk_pcie_register_host(host);
1137 if (err)
1138 goto put_resources;
1139
1140 return 0;
1141
1142put_resources:
1143 if (!list_empty(&pcie->ports))
1144 mtk_pcie_put_resources(pcie);
1145
1146 return err;
1147}
1148
Honghui Zhangc681c932017-08-10 14:34:56 +08001149static const struct mtk_pcie_soc mtk_pcie_soc_v1 = {
1150 .ops = &mtk_pcie_ops,
1151 .startup = mtk_pcie_startup_port,
1152};
1153
Ryder Leeb0996312017-08-10 14:34:59 +08001154static const struct mtk_pcie_soc mtk_pcie_soc_v2 = {
Honghui Zhang43e64092017-08-14 21:04:28 +08001155 .has_msi = true,
Ryder Leeb0996312017-08-10 14:34:59 +08001156 .ops = &mtk_pcie_ops_v2,
1157 .startup = mtk_pcie_startup_port_v2,
1158 .setup_irq = mtk_pcie_setup_irq,
1159};
1160
Ryder Lee637cfaca2017-05-21 11:42:24 +08001161static const struct of_device_id mtk_pcie_ids[] = {
Honghui Zhangc681c932017-08-10 14:34:56 +08001162 { .compatible = "mediatek,mt2701-pcie", .data = &mtk_pcie_soc_v1 },
1163 { .compatible = "mediatek,mt7623-pcie", .data = &mtk_pcie_soc_v1 },
Ryder Leeb0996312017-08-10 14:34:59 +08001164 { .compatible = "mediatek,mt2712-pcie", .data = &mtk_pcie_soc_v2 },
1165 { .compatible = "mediatek,mt7622-pcie", .data = &mtk_pcie_soc_v2 },
Ryder Lee637cfaca2017-05-21 11:42:24 +08001166 {},
1167};
1168
1169static struct platform_driver mtk_pcie_driver = {
1170 .probe = mtk_pcie_probe,
1171 .driver = {
1172 .name = "mtk-pcie",
1173 .of_match_table = mtk_pcie_ids,
1174 .suppress_bind_attrs = true,
1175 },
1176};
1177builtin_platform_driver(mtk_pcie_driver);