Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2016 Advanced Micro Devices, Inc. |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice shall be included in |
| 12 | * all copies or substantial portions of the Software. |
| 13 | * |
| 14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 15 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 17 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 18 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 19 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 20 | * OTHER DEALINGS IN THE SOFTWARE. |
| 21 | * |
| 22 | * Authors: Christian König |
| 23 | */ |
| 24 | #ifndef __AMDGPU_VM_H__ |
| 25 | #define __AMDGPU_VM_H__ |
| 26 | |
Felix Kuehling | 0220844 | 2017-08-25 20:40:26 -0400 | [diff] [blame] | 27 | #include <linux/idr.h> |
Lucas Stach | 1b1f42d | 2017-12-06 17:49:39 +0100 | [diff] [blame] | 28 | #include <linux/kfifo.h> |
| 29 | #include <linux/rbtree.h> |
| 30 | #include <drm/gpu_scheduler.h> |
Felix Kuehling | 61b100e | 2018-02-06 20:32:32 -0500 | [diff] [blame] | 31 | #include <drm/drm_file.h> |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 32 | |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 33 | #include "amdgpu_sync.h" |
| 34 | #include "amdgpu_ring.h" |
Christian König | 620f774 | 2017-12-18 16:53:03 +0100 | [diff] [blame] | 35 | #include "amdgpu_ids.h" |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 36 | |
| 37 | struct amdgpu_bo_va; |
| 38 | struct amdgpu_job; |
| 39 | struct amdgpu_bo_list_entry; |
| 40 | |
| 41 | /* |
| 42 | * GPUVM handling |
| 43 | */ |
| 44 | |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 45 | /* Maximum number of PTEs the hardware can write with one command */ |
| 46 | #define AMDGPU_VM_MAX_UPDATE_SIZE 0x3FFFF |
| 47 | |
| 48 | /* number of entries in page table */ |
Zhang, Jerry | 36b32a6 | 2017-03-29 16:08:32 +0800 | [diff] [blame] | 49 | #define AMDGPU_VM_PTE_COUNT(adev) (1 << (adev)->vm_manager.block_size) |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 50 | |
| 51 | /* PTBs (Page Table Blocks) need to be aligned to 32K */ |
| 52 | #define AMDGPU_VM_PTB_ALIGN_SIZE 32768 |
| 53 | |
Christian König | 35ba15f | 2017-02-13 14:22:58 +0100 | [diff] [blame] | 54 | #define AMDGPU_PTE_VALID (1ULL << 0) |
| 55 | #define AMDGPU_PTE_SYSTEM (1ULL << 1) |
| 56 | #define AMDGPU_PTE_SNOOPED (1ULL << 2) |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 57 | |
| 58 | /* VI only */ |
Christian König | 35ba15f | 2017-02-13 14:22:58 +0100 | [diff] [blame] | 59 | #define AMDGPU_PTE_EXECUTABLE (1ULL << 4) |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 60 | |
Christian König | 35ba15f | 2017-02-13 14:22:58 +0100 | [diff] [blame] | 61 | #define AMDGPU_PTE_READABLE (1ULL << 5) |
| 62 | #define AMDGPU_PTE_WRITEABLE (1ULL << 6) |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 63 | |
Alex Xie | 982a134 | 2017-02-15 14:10:19 -0500 | [diff] [blame] | 64 | #define AMDGPU_PTE_FRAG(x) ((x & 0x1fULL) << 7) |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 65 | |
Zhang, Jerry | d0766e9 | 2017-04-19 09:53:29 +0800 | [diff] [blame] | 66 | /* TILED for VEGA10, reserved for older ASICs */ |
| 67 | #define AMDGPU_PTE_PRT (1ULL << 51) |
Christian König | 284710f | 2017-01-30 11:09:31 +0100 | [diff] [blame] | 68 | |
Alex Deucher | cf2f0a3 | 2017-07-25 16:35:38 -0400 | [diff] [blame] | 69 | /* PDE is handled as PTE for VEGA10 */ |
| 70 | #define AMDGPU_PDE_PTE (1ULL << 54) |
| 71 | |
Christian König | 6a42fd6 | 2017-12-05 15:23:26 +0100 | [diff] [blame] | 72 | /* PTE is handled as PDE for VEGA10 (Translate Further) */ |
| 73 | #define AMDGPU_PTE_TF (1ULL << 56) |
| 74 | |
| 75 | /* PDE Block Fragment Size for VEGA10 */ |
| 76 | #define AMDGPU_PDE_BFS(a) ((uint64_t)a << 59) |
| 77 | |
Alex Deucher | ca02061 | 2017-03-03 15:23:14 -0500 | [diff] [blame] | 78 | /* VEGA10 only */ |
| 79 | #define AMDGPU_PTE_MTYPE(a) ((uint64_t)a << 57) |
| 80 | #define AMDGPU_PTE_MTYPE_MASK AMDGPU_PTE_MTYPE(3ULL) |
| 81 | |
Yong Zhao | 6d16dac | 2017-08-31 15:55:00 -0400 | [diff] [blame] | 82 | /* For Raven */ |
| 83 | #define AMDGPU_MTYPE_CC 2 |
| 84 | |
| 85 | #define AMDGPU_PTE_DEFAULT_ATC (AMDGPU_PTE_SYSTEM \ |
| 86 | | AMDGPU_PTE_SNOOPED \ |
| 87 | | AMDGPU_PTE_EXECUTABLE \ |
| 88 | | AMDGPU_PTE_READABLE \ |
| 89 | | AMDGPU_PTE_WRITEABLE \ |
| 90 | | AMDGPU_PTE_MTYPE(AMDGPU_MTYPE_CC)) |
| 91 | |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 92 | /* How to programm VM fault handling */ |
| 93 | #define AMDGPU_VM_FAULT_STOP_NEVER 0 |
| 94 | #define AMDGPU_VM_FAULT_STOP_FIRST 1 |
| 95 | #define AMDGPU_VM_FAULT_STOP_ALWAYS 2 |
| 96 | |
Christian König | eb60ef2 | 2017-03-30 14:41:19 +0200 | [diff] [blame] | 97 | /* max number of VMHUB */ |
| 98 | #define AMDGPU_MAX_VMHUBS 2 |
| 99 | #define AMDGPU_GFXHUB 0 |
| 100 | #define AMDGPU_MMHUB 1 |
| 101 | |
| 102 | /* hardcode that limit for now */ |
Christian König | 18d09e6 | 2018-01-22 11:17:18 +0100 | [diff] [blame] | 103 | #define AMDGPU_VA_RESERVED_SIZE (1ULL << 20) |
Christian König | ff4cd38 | 2017-11-06 15:25:37 +0100 | [diff] [blame] | 104 | |
Christian König | bb7939b | 2017-11-06 15:37:01 +0100 | [diff] [blame] | 105 | /* VA hole for 48bit addresses on Vega10 */ |
| 106 | #define AMDGPU_VA_HOLE_START 0x0000800000000000ULL |
| 107 | #define AMDGPU_VA_HOLE_END 0xffff800000000000ULL |
| 108 | |
| 109 | /* |
| 110 | * Hardware is programmed as if the hole doesn't exists with start and end |
| 111 | * address values. |
| 112 | * |
| 113 | * This mask is used to remove the upper 16bits of the VA and so come up with |
| 114 | * the linear addr value. |
| 115 | */ |
| 116 | #define AMDGPU_VA_HOLE_MASK 0x0000ffffffffffffULL |
| 117 | |
Chunming Zhou | c350577 | 2017-04-21 15:51:04 +0800 | [diff] [blame] | 118 | /* max vmids dedicated for process */ |
| 119 | #define AMDGPU_VM_MAX_RESERVED_VMID 1 |
Christian König | eb60ef2 | 2017-03-30 14:41:19 +0200 | [diff] [blame] | 120 | |
Harish Kasiviswanathan | 9a4b7d4 | 2017-06-09 11:26:57 -0400 | [diff] [blame] | 121 | #define AMDGPU_VM_CONTEXT_GFX 0 |
| 122 | #define AMDGPU_VM_CONTEXT_COMPUTE 1 |
| 123 | |
| 124 | /* See vm_update_mode */ |
| 125 | #define AMDGPU_VM_USE_CPU_FOR_GFX (1 << 0) |
| 126 | #define AMDGPU_VM_USE_CPU_FOR_COMPUTE (1 << 1) |
| 127 | |
Chunming Zhou | 196f748 | 2017-12-13 14:22:54 +0800 | [diff] [blame] | 128 | /* VMPT level enumerate, and the hiberachy is: |
| 129 | * PDB2->PDB1->PDB0->PTB |
| 130 | */ |
| 131 | enum amdgpu_vm_level { |
| 132 | AMDGPU_VM_PDB2, |
| 133 | AMDGPU_VM_PDB1, |
| 134 | AMDGPU_VM_PDB0, |
| 135 | AMDGPU_VM_PTB |
| 136 | }; |
| 137 | |
Christian König | ec68154 | 2017-08-01 10:51:43 +0200 | [diff] [blame] | 138 | /* base structure for tracking BO usage in a VM */ |
| 139 | struct amdgpu_vm_bo_base { |
| 140 | /* constant after initialization */ |
| 141 | struct amdgpu_vm *vm; |
| 142 | struct amdgpu_bo *bo; |
| 143 | |
| 144 | /* protected by bo being reserved */ |
| 145 | struct list_head bo_list; |
| 146 | |
| 147 | /* protected by spinlock */ |
| 148 | struct list_head vm_status; |
Christian König | 3d7d4d3 | 2017-08-23 16:13:33 +0200 | [diff] [blame] | 149 | |
| 150 | /* protected by the BO being reserved */ |
| 151 | bool moved; |
Christian König | ec68154 | 2017-08-01 10:51:43 +0200 | [diff] [blame] | 152 | }; |
Harish Kasiviswanathan | 9a4b7d4 | 2017-06-09 11:26:57 -0400 | [diff] [blame] | 153 | |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 154 | struct amdgpu_vm_pt { |
Christian König | 3f3333f | 2017-08-03 14:02:13 +0200 | [diff] [blame] | 155 | struct amdgpu_vm_bo_base base; |
Christian König | 78eb2f0 | 2017-11-30 15:41:28 +0100 | [diff] [blame] | 156 | bool huge; |
Christian König | 67003a1 | 2016-10-12 14:46:26 +0200 | [diff] [blame] | 157 | |
| 158 | /* array of page tables, one for each directory entry */ |
Christian König | 3f3333f | 2017-08-03 14:02:13 +0200 | [diff] [blame] | 159 | struct amdgpu_vm_pt *entries; |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 160 | }; |
| 161 | |
Felix Kuehling | a2f1482 | 2017-08-26 02:43:06 -0400 | [diff] [blame] | 162 | #define AMDGPU_VM_FAULT(pasid, addr) (((u64)(pasid) << 48) | (addr)) |
| 163 | #define AMDGPU_VM_FAULT_PASID(fault) ((u64)(fault) >> 48) |
| 164 | #define AMDGPU_VM_FAULT_ADDR(fault) ((u64)(fault) & 0xfffffffff000ULL) |
| 165 | |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 166 | struct amdgpu_vm { |
| 167 | /* tree of virtual addresses mapped */ |
Davidlohr Bueso | f808c13 | 2017-09-08 16:15:08 -0700 | [diff] [blame] | 168 | struct rb_root_cached va; |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 169 | |
| 170 | /* protecting invalidated */ |
| 171 | spinlock_t status_lock; |
| 172 | |
Christian König | 3f3333f | 2017-08-03 14:02:13 +0200 | [diff] [blame] | 173 | /* BOs who needs a validation */ |
| 174 | struct list_head evicted; |
| 175 | |
Christian König | ea09729 | 2017-08-09 14:15:46 +0200 | [diff] [blame] | 176 | /* PT BOs which relocated and their parent need an update */ |
| 177 | struct list_head relocated; |
| 178 | |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 179 | /* BOs moved, but not yet updated in the PT */ |
Christian König | 27c7b9a | 2017-08-01 11:27:36 +0200 | [diff] [blame] | 180 | struct list_head moved; |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 181 | |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 182 | /* BO mappings freed, but not yet updated in the PT */ |
| 183 | struct list_head freed; |
| 184 | |
| 185 | /* contains the page directory */ |
Christian König | 67003a1 | 2016-10-12 14:46:26 +0200 | [diff] [blame] | 186 | struct amdgpu_vm_pt root; |
Christian König | d588451 | 2017-09-08 14:09:41 +0200 | [diff] [blame] | 187 | struct dma_fence *last_update; |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 188 | |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 189 | /* protecting freed */ |
| 190 | spinlock_t freed_lock; |
| 191 | |
| 192 | /* Scheduler entity for page table updates */ |
Lucas Stach | 1b1f42d | 2017-12-06 17:49:39 +0100 | [diff] [blame] | 193 | struct drm_sched_entity entity; |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 194 | |
Felix Kuehling | 0220844 | 2017-08-25 20:40:26 -0400 | [diff] [blame] | 195 | unsigned int pasid; |
Chunming Zhou | 36bbf3b | 2017-04-20 16:17:34 +0800 | [diff] [blame] | 196 | /* dedicated to vm */ |
Christian König | 620f774 | 2017-12-18 16:53:03 +0100 | [diff] [blame] | 197 | struct amdgpu_vmid *reserved_vmid[AMDGPU_MAX_VMHUBS]; |
Harish Kasiviswanathan | 9a4b7d4 | 2017-06-09 11:26:57 -0400 | [diff] [blame] | 198 | |
| 199 | /* Flag to indicate if VM tables are updated by CPU or GPU (SDMA) */ |
| 200 | bool use_cpu_for_update; |
Yong Zhao | 51ac7ee | 2017-07-27 12:48:22 -0400 | [diff] [blame] | 201 | |
| 202 | /* Flag to indicate ATS support from PTE for GFX9 */ |
| 203 | bool pte_support_ats; |
Felix Kuehling | a2f1482 | 2017-08-26 02:43:06 -0400 | [diff] [blame] | 204 | |
Felix Kuehling | c98171c | 2017-09-21 16:26:41 -0400 | [diff] [blame] | 205 | /* Up to 128 pending retry page faults */ |
Felix Kuehling | a2f1482 | 2017-08-26 02:43:06 -0400 | [diff] [blame] | 206 | DECLARE_KFIFO(faults, u64, 128); |
Felix Kuehling | c98171c | 2017-09-21 16:26:41 -0400 | [diff] [blame] | 207 | |
| 208 | /* Limit non-retry fault storms */ |
| 209 | unsigned int fault_credit; |
Felix Kuehling | 5b21d3e | 2018-03-15 17:27:40 -0400 | [diff] [blame] | 210 | |
| 211 | /* Points to the KFD process VM info */ |
| 212 | struct amdkfd_process_info *process_info; |
| 213 | |
| 214 | /* List node in amdkfd_process_info.vm_list_head */ |
| 215 | struct list_head vm_list_node; |
| 216 | |
| 217 | /* Valid while the PD is reserved or fenced */ |
| 218 | uint64_t pd_phys_addr; |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 219 | }; |
| 220 | |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 221 | struct amdgpu_vm_manager { |
| 222 | /* Handling of VMIDs */ |
Christian König | 620f774 | 2017-12-18 16:53:03 +0100 | [diff] [blame] | 223 | struct amdgpu_vmid_mgr id_mgr[AMDGPU_MAX_VMHUBS]; |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 224 | |
| 225 | /* Handling of VM fences */ |
| 226 | u64 fence_context; |
| 227 | unsigned seqno[AMDGPU_MAX_RINGS]; |
| 228 | |
Felix Kuehling | 22770e5 | 2017-03-28 20:24:53 -0400 | [diff] [blame] | 229 | uint64_t max_pfn; |
Christian König | 8437a09 | 2016-10-17 15:08:10 +0200 | [diff] [blame] | 230 | uint32_t num_level; |
Zhang, Jerry | 36b32a6 | 2017-03-29 16:08:32 +0800 | [diff] [blame] | 231 | uint32_t block_size; |
Roger He | e618d30 | 2017-08-11 20:00:41 +0800 | [diff] [blame] | 232 | uint32_t fragment_size; |
Chunming Zhou | 196f748 | 2017-12-13 14:22:54 +0800 | [diff] [blame] | 233 | enum amdgpu_vm_level root_level; |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 234 | /* vram base address for page table entry */ |
| 235 | u64 vram_base_offset; |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 236 | /* vm pte handling */ |
| 237 | const struct amdgpu_vm_pte_funcs *vm_pte_funcs; |
| 238 | struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS]; |
| 239 | unsigned vm_pte_num_rings; |
| 240 | atomic_t vm_pte_next_ring; |
Christian König | 284710f | 2017-01-30 11:09:31 +0100 | [diff] [blame] | 241 | |
| 242 | /* partial resident texture handling */ |
| 243 | spinlock_t prt_lock; |
Christian König | 451bc8e | 2017-02-14 16:02:52 +0100 | [diff] [blame] | 244 | atomic_t num_prt_users; |
Harish Kasiviswanathan | 9a4b7d4 | 2017-06-09 11:26:57 -0400 | [diff] [blame] | 245 | |
| 246 | /* controls how VM page tables are updated for Graphics and Compute. |
| 247 | * BIT0[= 0] Graphics updated by SDMA [= 1] by CPU |
| 248 | * BIT1[= 0] Compute updated by SDMA [= 1] by CPU |
| 249 | */ |
| 250 | int vm_update_mode; |
Felix Kuehling | 0220844 | 2017-08-25 20:40:26 -0400 | [diff] [blame] | 251 | |
| 252 | /* PASID to VM mapping, will be used in interrupt context to |
| 253 | * look up VM of a page fault |
| 254 | */ |
| 255 | struct idr pasid_idr; |
| 256 | spinlock_t pasid_lock; |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 257 | }; |
| 258 | |
| 259 | void amdgpu_vm_manager_init(struct amdgpu_device *adev); |
| 260 | void amdgpu_vm_manager_fini(struct amdgpu_device *adev); |
Harish Kasiviswanathan | 9a4b7d4 | 2017-06-09 11:26:57 -0400 | [diff] [blame] | 261 | int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm, |
Felix Kuehling | 0220844 | 2017-08-25 20:40:26 -0400 | [diff] [blame] | 262 | int vm_context, unsigned int pasid); |
Felix Kuehling | b236fa1 | 2018-03-15 17:27:42 -0400 | [diff] [blame] | 263 | int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm); |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 264 | void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm); |
Felix Kuehling | c98171c | 2017-09-21 16:26:41 -0400 | [diff] [blame] | 265 | bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev, |
| 266 | unsigned int pasid); |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 267 | void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm, |
| 268 | struct list_head *validated, |
| 269 | struct amdgpu_bo_list_entry *entry); |
Christian König | 3f3333f | 2017-08-03 14:02:13 +0200 | [diff] [blame] | 270 | bool amdgpu_vm_ready(struct amdgpu_vm *vm); |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 271 | int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm, |
| 272 | int (*callback)(void *p, struct amdgpu_bo *bo), |
| 273 | void *param); |
Christian König | 663e457 | 2017-03-13 10:13:37 +0100 | [diff] [blame] | 274 | int amdgpu_vm_alloc_pts(struct amdgpu_device *adev, |
| 275 | struct amdgpu_vm *vm, |
| 276 | uint64_t saddr, uint64_t size); |
Monk Liu | 8fdf074 | 2017-06-06 17:25:13 +0800 | [diff] [blame] | 277 | int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync); |
Christian König | 194d216 | 2016-10-12 15:13:52 +0200 | [diff] [blame] | 278 | int amdgpu_vm_update_directories(struct amdgpu_device *adev, |
| 279 | struct amdgpu_vm *vm); |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 280 | int amdgpu_vm_clear_freed(struct amdgpu_device *adev, |
Nicolai Hähnle | f346781 | 2017-03-23 19:36:31 +0100 | [diff] [blame] | 281 | struct amdgpu_vm *vm, |
| 282 | struct dma_fence **fence); |
Christian König | 73fb16e | 2017-08-16 11:13:48 +0200 | [diff] [blame] | 283 | int amdgpu_vm_handle_moved(struct amdgpu_device *adev, |
Christian König | 4e55eb3 | 2017-09-11 16:54:59 +0200 | [diff] [blame] | 284 | struct amdgpu_vm *vm); |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 285 | int amdgpu_vm_bo_update(struct amdgpu_device *adev, |
| 286 | struct amdgpu_bo_va *bo_va, |
| 287 | bool clear); |
| 288 | void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev, |
Christian König | 3f3333f | 2017-08-03 14:02:13 +0200 | [diff] [blame] | 289 | struct amdgpu_bo *bo, bool evicted); |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 290 | struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm, |
| 291 | struct amdgpu_bo *bo); |
| 292 | struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev, |
| 293 | struct amdgpu_vm *vm, |
| 294 | struct amdgpu_bo *bo); |
| 295 | int amdgpu_vm_bo_map(struct amdgpu_device *adev, |
| 296 | struct amdgpu_bo_va *bo_va, |
| 297 | uint64_t addr, uint64_t offset, |
Christian König | 268c300 | 2017-01-18 14:49:43 +0100 | [diff] [blame] | 298 | uint64_t size, uint64_t flags); |
Christian König | 80f95c5 | 2017-03-13 10:13:39 +0100 | [diff] [blame] | 299 | int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev, |
| 300 | struct amdgpu_bo_va *bo_va, |
| 301 | uint64_t addr, uint64_t offset, |
| 302 | uint64_t size, uint64_t flags); |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 303 | int amdgpu_vm_bo_unmap(struct amdgpu_device *adev, |
| 304 | struct amdgpu_bo_va *bo_va, |
| 305 | uint64_t addr); |
Christian König | dc54d3d | 2017-03-13 10:13:38 +0100 | [diff] [blame] | 306 | int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev, |
| 307 | struct amdgpu_vm *vm, |
| 308 | uint64_t saddr, uint64_t size); |
Christian König | aebc5e6 | 2017-09-06 16:55:16 +0200 | [diff] [blame] | 309 | struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm, |
| 310 | uint64_t addr); |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 311 | void amdgpu_vm_bo_rmv(struct amdgpu_device *adev, |
| 312 | struct amdgpu_bo_va *bo_va); |
Christian König | fdd5faa | 2017-11-04 16:51:44 +0100 | [diff] [blame] | 313 | void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size, |
Christian König | f336812 | 2017-11-23 12:57:18 +0100 | [diff] [blame] | 314 | uint32_t fragment_size_default, unsigned max_level, |
| 315 | unsigned max_bits); |
Chunming Zhou | cfbcacf | 2017-04-24 11:09:04 +0800 | [diff] [blame] | 316 | int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); |
Chunming Zhou | b9bf33d | 2017-05-11 14:52:48 -0400 | [diff] [blame] | 317 | bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring, |
| 318 | struct amdgpu_job *job); |
Alex Xie | e59c020 | 2017-06-01 09:42:59 -0400 | [diff] [blame] | 319 | void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev); |
Christian König | 073440d | 2016-09-28 15:41:50 +0200 | [diff] [blame] | 320 | |
| 321 | #endif |