blob: 30f080364c97b5109785419e98151262cf687848 [file] [log] [blame]
Christian König073440d2016-09-28 15:41:50 +02001/*
2 * Copyright 2016 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Christian König
23 */
24#ifndef __AMDGPU_VM_H__
25#define __AMDGPU_VM_H__
26
Felix Kuehling02208442017-08-25 20:40:26 -040027#include <linux/idr.h>
Lucas Stach1b1f42d2017-12-06 17:49:39 +010028#include <linux/kfifo.h>
29#include <linux/rbtree.h>
30#include <drm/gpu_scheduler.h>
Felix Kuehling61b100e2018-02-06 20:32:32 -050031#include <drm/drm_file.h>
Christian König073440d2016-09-28 15:41:50 +020032
Christian König073440d2016-09-28 15:41:50 +020033#include "amdgpu_sync.h"
34#include "amdgpu_ring.h"
Christian König620f7742017-12-18 16:53:03 +010035#include "amdgpu_ids.h"
Christian König073440d2016-09-28 15:41:50 +020036
37struct amdgpu_bo_va;
38struct amdgpu_job;
39struct amdgpu_bo_list_entry;
40
41/*
42 * GPUVM handling
43 */
44
Christian König073440d2016-09-28 15:41:50 +020045/* Maximum number of PTEs the hardware can write with one command */
46#define AMDGPU_VM_MAX_UPDATE_SIZE 0x3FFFF
47
48/* number of entries in page table */
Zhang, Jerry36b32a62017-03-29 16:08:32 +080049#define AMDGPU_VM_PTE_COUNT(adev) (1 << (adev)->vm_manager.block_size)
Christian König073440d2016-09-28 15:41:50 +020050
51/* PTBs (Page Table Blocks) need to be aligned to 32K */
52#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
53
Christian König35ba15f2017-02-13 14:22:58 +010054#define AMDGPU_PTE_VALID (1ULL << 0)
55#define AMDGPU_PTE_SYSTEM (1ULL << 1)
56#define AMDGPU_PTE_SNOOPED (1ULL << 2)
Christian König073440d2016-09-28 15:41:50 +020057
58/* VI only */
Christian König35ba15f2017-02-13 14:22:58 +010059#define AMDGPU_PTE_EXECUTABLE (1ULL << 4)
Christian König073440d2016-09-28 15:41:50 +020060
Christian König35ba15f2017-02-13 14:22:58 +010061#define AMDGPU_PTE_READABLE (1ULL << 5)
62#define AMDGPU_PTE_WRITEABLE (1ULL << 6)
Christian König073440d2016-09-28 15:41:50 +020063
Alex Xie982a1342017-02-15 14:10:19 -050064#define AMDGPU_PTE_FRAG(x) ((x & 0x1fULL) << 7)
Christian König073440d2016-09-28 15:41:50 +020065
Zhang, Jerryd0766e92017-04-19 09:53:29 +080066/* TILED for VEGA10, reserved for older ASICs */
67#define AMDGPU_PTE_PRT (1ULL << 51)
Christian König284710f2017-01-30 11:09:31 +010068
Alex Deuchercf2f0a32017-07-25 16:35:38 -040069/* PDE is handled as PTE for VEGA10 */
70#define AMDGPU_PDE_PTE (1ULL << 54)
71
Christian König6a42fd62017-12-05 15:23:26 +010072/* PTE is handled as PDE for VEGA10 (Translate Further) */
73#define AMDGPU_PTE_TF (1ULL << 56)
74
75/* PDE Block Fragment Size for VEGA10 */
76#define AMDGPU_PDE_BFS(a) ((uint64_t)a << 59)
77
Alex Deucherca020612017-03-03 15:23:14 -050078/* VEGA10 only */
79#define AMDGPU_PTE_MTYPE(a) ((uint64_t)a << 57)
80#define AMDGPU_PTE_MTYPE_MASK AMDGPU_PTE_MTYPE(3ULL)
81
Yong Zhao6d16dac2017-08-31 15:55:00 -040082/* For Raven */
83#define AMDGPU_MTYPE_CC 2
84
85#define AMDGPU_PTE_DEFAULT_ATC (AMDGPU_PTE_SYSTEM \
86 | AMDGPU_PTE_SNOOPED \
87 | AMDGPU_PTE_EXECUTABLE \
88 | AMDGPU_PTE_READABLE \
89 | AMDGPU_PTE_WRITEABLE \
90 | AMDGPU_PTE_MTYPE(AMDGPU_MTYPE_CC))
91
Christian König073440d2016-09-28 15:41:50 +020092/* How to programm VM fault handling */
93#define AMDGPU_VM_FAULT_STOP_NEVER 0
94#define AMDGPU_VM_FAULT_STOP_FIRST 1
95#define AMDGPU_VM_FAULT_STOP_ALWAYS 2
96
Christian Königeb60ef22017-03-30 14:41:19 +020097/* max number of VMHUB */
98#define AMDGPU_MAX_VMHUBS 2
99#define AMDGPU_GFXHUB 0
100#define AMDGPU_MMHUB 1
101
102/* hardcode that limit for now */
Christian König18d09e62018-01-22 11:17:18 +0100103#define AMDGPU_VA_RESERVED_SIZE (1ULL << 20)
Christian Königff4cd382017-11-06 15:25:37 +0100104
Christian Königbb7939b2017-11-06 15:37:01 +0100105/* VA hole for 48bit addresses on Vega10 */
106#define AMDGPU_VA_HOLE_START 0x0000800000000000ULL
107#define AMDGPU_VA_HOLE_END 0xffff800000000000ULL
108
109/*
110 * Hardware is programmed as if the hole doesn't exists with start and end
111 * address values.
112 *
113 * This mask is used to remove the upper 16bits of the VA and so come up with
114 * the linear addr value.
115 */
116#define AMDGPU_VA_HOLE_MASK 0x0000ffffffffffffULL
117
Chunming Zhouc3505772017-04-21 15:51:04 +0800118/* max vmids dedicated for process */
119#define AMDGPU_VM_MAX_RESERVED_VMID 1
Christian Königeb60ef22017-03-30 14:41:19 +0200120
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400121#define AMDGPU_VM_CONTEXT_GFX 0
122#define AMDGPU_VM_CONTEXT_COMPUTE 1
123
124/* See vm_update_mode */
125#define AMDGPU_VM_USE_CPU_FOR_GFX (1 << 0)
126#define AMDGPU_VM_USE_CPU_FOR_COMPUTE (1 << 1)
127
Chunming Zhou196f7482017-12-13 14:22:54 +0800128/* VMPT level enumerate, and the hiberachy is:
129 * PDB2->PDB1->PDB0->PTB
130 */
131enum amdgpu_vm_level {
132 AMDGPU_VM_PDB2,
133 AMDGPU_VM_PDB1,
134 AMDGPU_VM_PDB0,
135 AMDGPU_VM_PTB
136};
137
Christian Königec681542017-08-01 10:51:43 +0200138/* base structure for tracking BO usage in a VM */
139struct amdgpu_vm_bo_base {
140 /* constant after initialization */
141 struct amdgpu_vm *vm;
142 struct amdgpu_bo *bo;
143
144 /* protected by bo being reserved */
145 struct list_head bo_list;
146
147 /* protected by spinlock */
148 struct list_head vm_status;
Christian König3d7d4d32017-08-23 16:13:33 +0200149
150 /* protected by the BO being reserved */
151 bool moved;
Christian Königec681542017-08-01 10:51:43 +0200152};
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400153
Christian König073440d2016-09-28 15:41:50 +0200154struct amdgpu_vm_pt {
Christian König3f3333f2017-08-03 14:02:13 +0200155 struct amdgpu_vm_bo_base base;
Christian König78eb2f02017-11-30 15:41:28 +0100156 bool huge;
Christian König67003a12016-10-12 14:46:26 +0200157
158 /* array of page tables, one for each directory entry */
Christian König3f3333f2017-08-03 14:02:13 +0200159 struct amdgpu_vm_pt *entries;
Christian König073440d2016-09-28 15:41:50 +0200160};
161
Felix Kuehlinga2f14822017-08-26 02:43:06 -0400162#define AMDGPU_VM_FAULT(pasid, addr) (((u64)(pasid) << 48) | (addr))
163#define AMDGPU_VM_FAULT_PASID(fault) ((u64)(fault) >> 48)
164#define AMDGPU_VM_FAULT_ADDR(fault) ((u64)(fault) & 0xfffffffff000ULL)
165
Christian König073440d2016-09-28 15:41:50 +0200166struct amdgpu_vm {
167 /* tree of virtual addresses mapped */
Davidlohr Buesof808c132017-09-08 16:15:08 -0700168 struct rb_root_cached va;
Christian König073440d2016-09-28 15:41:50 +0200169
170 /* protecting invalidated */
171 spinlock_t status_lock;
172
Christian König3f3333f2017-08-03 14:02:13 +0200173 /* BOs who needs a validation */
174 struct list_head evicted;
175
Christian Königea097292017-08-09 14:15:46 +0200176 /* PT BOs which relocated and their parent need an update */
177 struct list_head relocated;
178
Christian König073440d2016-09-28 15:41:50 +0200179 /* BOs moved, but not yet updated in the PT */
Christian König27c7b9a2017-08-01 11:27:36 +0200180 struct list_head moved;
Christian König073440d2016-09-28 15:41:50 +0200181
Christian König073440d2016-09-28 15:41:50 +0200182 /* BO mappings freed, but not yet updated in the PT */
183 struct list_head freed;
184
185 /* contains the page directory */
Christian König67003a12016-10-12 14:46:26 +0200186 struct amdgpu_vm_pt root;
Christian Königd5884512017-09-08 14:09:41 +0200187 struct dma_fence *last_update;
Christian König073440d2016-09-28 15:41:50 +0200188
Christian König073440d2016-09-28 15:41:50 +0200189 /* protecting freed */
190 spinlock_t freed_lock;
191
192 /* Scheduler entity for page table updates */
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100193 struct drm_sched_entity entity;
Christian König073440d2016-09-28 15:41:50 +0200194
Felix Kuehling02208442017-08-25 20:40:26 -0400195 unsigned int pasid;
Chunming Zhou36bbf3b2017-04-20 16:17:34 +0800196 /* dedicated to vm */
Christian König620f7742017-12-18 16:53:03 +0100197 struct amdgpu_vmid *reserved_vmid[AMDGPU_MAX_VMHUBS];
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400198
199 /* Flag to indicate if VM tables are updated by CPU or GPU (SDMA) */
200 bool use_cpu_for_update;
Yong Zhao51ac7ee2017-07-27 12:48:22 -0400201
202 /* Flag to indicate ATS support from PTE for GFX9 */
203 bool pte_support_ats;
Felix Kuehlinga2f14822017-08-26 02:43:06 -0400204
Felix Kuehlingc98171c2017-09-21 16:26:41 -0400205 /* Up to 128 pending retry page faults */
Felix Kuehlinga2f14822017-08-26 02:43:06 -0400206 DECLARE_KFIFO(faults, u64, 128);
Felix Kuehlingc98171c2017-09-21 16:26:41 -0400207
208 /* Limit non-retry fault storms */
209 unsigned int fault_credit;
Felix Kuehling5b21d3e2018-03-15 17:27:40 -0400210
211 /* Points to the KFD process VM info */
212 struct amdkfd_process_info *process_info;
213
214 /* List node in amdkfd_process_info.vm_list_head */
215 struct list_head vm_list_node;
216
217 /* Valid while the PD is reserved or fenced */
218 uint64_t pd_phys_addr;
Christian König073440d2016-09-28 15:41:50 +0200219};
220
Christian König073440d2016-09-28 15:41:50 +0200221struct amdgpu_vm_manager {
222 /* Handling of VMIDs */
Christian König620f7742017-12-18 16:53:03 +0100223 struct amdgpu_vmid_mgr id_mgr[AMDGPU_MAX_VMHUBS];
Christian König073440d2016-09-28 15:41:50 +0200224
225 /* Handling of VM fences */
226 u64 fence_context;
227 unsigned seqno[AMDGPU_MAX_RINGS];
228
Felix Kuehling22770e52017-03-28 20:24:53 -0400229 uint64_t max_pfn;
Christian König8437a092016-10-17 15:08:10 +0200230 uint32_t num_level;
Zhang, Jerry36b32a62017-03-29 16:08:32 +0800231 uint32_t block_size;
Roger Hee618d302017-08-11 20:00:41 +0800232 uint32_t fragment_size;
Chunming Zhou196f7482017-12-13 14:22:54 +0800233 enum amdgpu_vm_level root_level;
Christian König073440d2016-09-28 15:41:50 +0200234 /* vram base address for page table entry */
235 u64 vram_base_offset;
Christian König073440d2016-09-28 15:41:50 +0200236 /* vm pte handling */
237 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
238 struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
239 unsigned vm_pte_num_rings;
240 atomic_t vm_pte_next_ring;
Christian König284710f2017-01-30 11:09:31 +0100241
242 /* partial resident texture handling */
243 spinlock_t prt_lock;
Christian König451bc8e2017-02-14 16:02:52 +0100244 atomic_t num_prt_users;
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400245
246 /* controls how VM page tables are updated for Graphics and Compute.
247 * BIT0[= 0] Graphics updated by SDMA [= 1] by CPU
248 * BIT1[= 0] Compute updated by SDMA [= 1] by CPU
249 */
250 int vm_update_mode;
Felix Kuehling02208442017-08-25 20:40:26 -0400251
252 /* PASID to VM mapping, will be used in interrupt context to
253 * look up VM of a page fault
254 */
255 struct idr pasid_idr;
256 spinlock_t pasid_lock;
Christian König073440d2016-09-28 15:41:50 +0200257};
258
259void amdgpu_vm_manager_init(struct amdgpu_device *adev);
260void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400261int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Felix Kuehling02208442017-08-25 20:40:26 -0400262 int vm_context, unsigned int pasid);
Felix Kuehlingb236fa12018-03-15 17:27:42 -0400263int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm);
Christian König073440d2016-09-28 15:41:50 +0200264void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
Felix Kuehlingc98171c2017-09-21 16:26:41 -0400265bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
266 unsigned int pasid);
Christian König073440d2016-09-28 15:41:50 +0200267void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
268 struct list_head *validated,
269 struct amdgpu_bo_list_entry *entry);
Christian König3f3333f2017-08-03 14:02:13 +0200270bool amdgpu_vm_ready(struct amdgpu_vm *vm);
Christian König073440d2016-09-28 15:41:50 +0200271int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
272 int (*callback)(void *p, struct amdgpu_bo *bo),
273 void *param);
Christian König663e4572017-03-13 10:13:37 +0100274int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
275 struct amdgpu_vm *vm,
276 uint64_t saddr, uint64_t size);
Monk Liu8fdf0742017-06-06 17:25:13 +0800277int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync);
Christian König194d2162016-10-12 15:13:52 +0200278int amdgpu_vm_update_directories(struct amdgpu_device *adev,
279 struct amdgpu_vm *vm);
Christian König073440d2016-09-28 15:41:50 +0200280int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
Nicolai Hähnlef3467812017-03-23 19:36:31 +0100281 struct amdgpu_vm *vm,
282 struct dma_fence **fence);
Christian König73fb16e2017-08-16 11:13:48 +0200283int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
Christian König4e55eb32017-09-11 16:54:59 +0200284 struct amdgpu_vm *vm);
Christian König073440d2016-09-28 15:41:50 +0200285int amdgpu_vm_bo_update(struct amdgpu_device *adev,
286 struct amdgpu_bo_va *bo_va,
287 bool clear);
288void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
Christian König3f3333f2017-08-03 14:02:13 +0200289 struct amdgpu_bo *bo, bool evicted);
Christian König073440d2016-09-28 15:41:50 +0200290struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
291 struct amdgpu_bo *bo);
292struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
293 struct amdgpu_vm *vm,
294 struct amdgpu_bo *bo);
295int amdgpu_vm_bo_map(struct amdgpu_device *adev,
296 struct amdgpu_bo_va *bo_va,
297 uint64_t addr, uint64_t offset,
Christian König268c3002017-01-18 14:49:43 +0100298 uint64_t size, uint64_t flags);
Christian König80f95c52017-03-13 10:13:39 +0100299int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
300 struct amdgpu_bo_va *bo_va,
301 uint64_t addr, uint64_t offset,
302 uint64_t size, uint64_t flags);
Christian König073440d2016-09-28 15:41:50 +0200303int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
304 struct amdgpu_bo_va *bo_va,
305 uint64_t addr);
Christian Königdc54d3d2017-03-13 10:13:38 +0100306int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
307 struct amdgpu_vm *vm,
308 uint64_t saddr, uint64_t size);
Christian Königaebc5e62017-09-06 16:55:16 +0200309struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
310 uint64_t addr);
Christian König073440d2016-09-28 15:41:50 +0200311void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
312 struct amdgpu_bo_va *bo_va);
Christian Königfdd5faa2017-11-04 16:51:44 +0100313void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
Christian Königf3368122017-11-23 12:57:18 +0100314 uint32_t fragment_size_default, unsigned max_level,
315 unsigned max_bits);
Chunming Zhoucfbcacf2017-04-24 11:09:04 +0800316int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400317bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
318 struct amdgpu_job *job);
Alex Xiee59c0202017-06-01 09:42:59 -0400319void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev);
Christian König073440d2016-09-28 15:41:50 +0200320
321#endif