blob: be129d35ae143810c3f095b3bdfb7e7e5291a786 [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Greg Rosedc641b72013-12-18 13:45:51 +00004 * Copyright(c) 2013 - 2014 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000029#include "i40e.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000030#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000031
32static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
33 u32 td_tag)
34{
35 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
36 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
37 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
38 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
39 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
40}
41
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000042#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000043#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000044/**
45 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000046 * @fdir_data: Packet data that will be filter parameters
47 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e62015-02-27 09:18:34 +000048 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000049 * @add: True for add/update, False for remove
50 **/
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000051int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000052 struct i40e_pf *pf, bool add)
53{
54 struct i40e_filter_program_desc *fdir_desc;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000055 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000056 struct i40e_tx_desc *tx_desc;
57 struct i40e_ring *tx_ring;
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000058 unsigned int fpt, dcc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000059 struct i40e_vsi *vsi;
60 struct device *dev;
61 dma_addr_t dma;
62 u32 td_cmd = 0;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000063 u16 delay = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000064 u16 i;
65
66 /* find existing FDIR VSI */
67 vsi = NULL;
Mitch Williams505682c2014-05-20 08:01:37 +000068 for (i = 0; i < pf->num_alloc_vsi; i++)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000069 if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
70 vsi = pf->vsi[i];
71 if (!vsi)
72 return -ENOENT;
73
Alexander Duyck9f65e152013-09-28 06:00:58 +000074 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000075 dev = tx_ring->dev;
76
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000077 /* we need two descriptors to add/del a filter and we can wait */
78 do {
79 if (I40E_DESC_UNUSED(tx_ring) > 1)
80 break;
81 msleep_interruptible(1);
82 delay++;
83 } while (delay < I40E_FD_CLEAN_DELAY);
84
85 if (!(I40E_DESC_UNUSED(tx_ring) > 1))
86 return -EAGAIN;
87
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000088 dma = dma_map_single(dev, raw_packet,
89 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000090 if (dma_mapping_error(dev, dma))
91 goto dma_fail;
92
93 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +000094 i = tx_ring->next_to_use;
95 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000096 first = &tx_ring->tx_bi[i];
97 memset(first, 0, sizeof(struct i40e_tx_buffer));
Alexander Duyckfc4ac672013-09-28 06:00:22 +000098
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000099 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000100
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000101 fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
102 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000103
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000104 fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
105 I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000106
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000107 fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
108 I40E_TXD_FLTR_QW0_PCTYPE_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000109
110 /* Use LAN VSI Id if not programmed by user */
111 if (fdir_data->dest_vsi == 0)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000112 fpt |= (pf->vsi[pf->lan_vsi]->id) <<
113 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000114 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000115 fpt |= ((u32)fdir_data->dest_vsi <<
116 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
117 I40E_TXD_FLTR_QW0_DEST_VSI_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000118
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000119 dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000120
121 if (add)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000122 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
123 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000124 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000125 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
126 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000127
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000128 dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
129 I40E_TXD_FLTR_QW1_DEST_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000130
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000131 dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
132 I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000133
134 if (fdir_data->cnt_index != 0) {
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000135 dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
136 dcc |= ((u32)fdir_data->cnt_index <<
137 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000138 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000139 }
140
Jesse Brandeburg99753ea2014-06-04 04:22:49 +0000141 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
142 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000143 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000144 fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);
145
146 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000147 i = tx_ring->next_to_use;
148 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000149 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000150
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000151 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
152
153 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000154
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000155 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000156 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000157 dma_unmap_addr_set(tx_buf, dma, dma);
158
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000159 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000160 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000161
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000162 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
163 tx_buf->raw_buf = (void *)raw_packet;
164
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000166 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000167
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000168 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000169 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000170 */
171 wmb();
172
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000173 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000174 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000175
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000176 writel(tx_ring->next_to_use, tx_ring->tail);
177 return 0;
178
179dma_fail:
180 return -1;
181}
182
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000183#define IP_HEADER_OFFSET 14
184#define I40E_UDPIP_DUMMY_PACKET_LEN 42
185/**
186 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
187 * @vsi: pointer to the targeted VSI
188 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000189 * @add: true adds a filter, false removes it
190 *
191 * Returns 0 if the filters were successfully added or removed
192 **/
193static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
194 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000195 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000196{
197 struct i40e_pf *pf = vsi->back;
198 struct udphdr *udp;
199 struct iphdr *ip;
200 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000201 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000202 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000203 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
204 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
205 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
206
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000207 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
208 if (!raw_packet)
209 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000210 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
211
212 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
213 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
214 + sizeof(struct iphdr));
215
216 ip->daddr = fd_data->dst_ip[0];
217 udp->dest = fd_data->dst_port;
218 ip->saddr = fd_data->src_ip[0];
219 udp->source = fd_data->src_port;
220
Kevin Scottb2d36c02014-04-09 05:58:59 +0000221 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
222 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
223 if (ret) {
224 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000225 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
226 fd_data->pctype, fd_data->fd_id, ret);
Kevin Scottb2d36c02014-04-09 05:58:59 +0000227 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000228 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000229 if (add)
230 dev_info(&pf->pdev->dev,
231 "Filter OK for PCTYPE %d loc = %d\n",
232 fd_data->pctype, fd_data->fd_id);
233 else
234 dev_info(&pf->pdev->dev,
235 "Filter deleted for PCTYPE %d loc = %d\n",
236 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000237 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800238 if (err)
239 kfree(raw_packet);
240
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000241 return err ? -EOPNOTSUPP : 0;
242}
243
244#define I40E_TCPIP_DUMMY_PACKET_LEN 54
245/**
246 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
247 * @vsi: pointer to the targeted VSI
248 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000249 * @add: true adds a filter, false removes it
250 *
251 * Returns 0 if the filters were successfully added or removed
252 **/
253static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
254 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000255 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000256{
257 struct i40e_pf *pf = vsi->back;
258 struct tcphdr *tcp;
259 struct iphdr *ip;
260 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000261 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000262 int ret;
263 /* Dummy packet */
264 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
265 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
266 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
267 0x0, 0x72, 0, 0, 0, 0};
268
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000269 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
270 if (!raw_packet)
271 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000272 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
273
274 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
275 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
276 + sizeof(struct iphdr));
277
278 ip->daddr = fd_data->dst_ip[0];
279 tcp->dest = fd_data->dst_port;
280 ip->saddr = fd_data->src_ip[0];
281 tcp->source = fd_data->src_port;
282
283 if (add) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000284 pf->fd_tcp_rule++;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000285 if (pf->flags & I40E_FLAG_FD_ATR_ENABLED) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400286 if (I40E_DEBUG_FD & pf->hw.debug_mask)
287 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000288 pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
289 }
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000290 } else {
291 pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
292 (pf->fd_tcp_rule - 1) : 0;
293 if (pf->fd_tcp_rule == 0) {
294 pf->flags |= I40E_FLAG_FD_ATR_ENABLED;
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400295 if (I40E_DEBUG_FD & pf->hw.debug_mask)
296 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000297 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000298 }
299
Kevin Scottb2d36c02014-04-09 05:58:59 +0000300 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000301 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
302
303 if (ret) {
304 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000305 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
306 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000307 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000308 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000309 if (add)
310 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
311 fd_data->pctype, fd_data->fd_id);
312 else
313 dev_info(&pf->pdev->dev,
314 "Filter deleted for PCTYPE %d loc = %d\n",
315 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000316 }
317
Kiran Patila42e7a32015-11-06 15:26:03 -0800318 if (err)
319 kfree(raw_packet);
320
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000321 return err ? -EOPNOTSUPP : 0;
322}
323
324/**
325 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
326 * a specific flow spec
327 * @vsi: pointer to the targeted VSI
328 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000329 * @add: true adds a filter, false removes it
330 *
Jean Sacren21d3efd2014-03-17 18:14:39 +0000331 * Always returns -EOPNOTSUPP
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000332 **/
333static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
334 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000335 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000336{
337 return -EOPNOTSUPP;
338}
339
340#define I40E_IP_DUMMY_PACKET_LEN 34
341/**
342 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
343 * a specific flow spec
344 * @vsi: pointer to the targeted VSI
345 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000346 * @add: true adds a filter, false removes it
347 *
348 * Returns 0 if the filters were successfully added or removed
349 **/
350static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
351 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000352 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000353{
354 struct i40e_pf *pf = vsi->back;
355 struct iphdr *ip;
356 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000357 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000358 int ret;
359 int i;
360 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
361 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
362 0, 0, 0, 0};
363
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000364 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
365 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000366 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
367 if (!raw_packet)
368 return -ENOMEM;
369 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
370 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
371
372 ip->saddr = fd_data->src_ip[0];
373 ip->daddr = fd_data->dst_ip[0];
374 ip->protocol = 0;
375
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000376 fd_data->pctype = i;
377 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
378
379 if (ret) {
380 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000381 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
382 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000383 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000384 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000385 if (add)
386 dev_info(&pf->pdev->dev,
387 "Filter OK for PCTYPE %d loc = %d\n",
388 fd_data->pctype, fd_data->fd_id);
389 else
390 dev_info(&pf->pdev->dev,
391 "Filter deleted for PCTYPE %d loc = %d\n",
392 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000393 }
394 }
395
Kiran Patila42e7a32015-11-06 15:26:03 -0800396 if (err)
397 kfree(raw_packet);
398
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000399 return err ? -EOPNOTSUPP : 0;
400}
401
402/**
403 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
404 * @vsi: pointer to the targeted VSI
405 * @cmd: command to get or set RX flow classification rules
406 * @add: true adds a filter, false removes it
407 *
408 **/
409int i40e_add_del_fdir(struct i40e_vsi *vsi,
410 struct i40e_fdir_filter *input, bool add)
411{
412 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000413 int ret;
414
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000415 switch (input->flow_type & ~FLOW_EXT) {
416 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000417 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000418 break;
419 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000420 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000421 break;
422 case SCTP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000423 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000424 break;
425 case IPV4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000426 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000427 break;
428 case IP_USER_FLOW:
429 switch (input->ip4_proto) {
430 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000431 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000432 break;
433 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000434 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000435 break;
436 case IPPROTO_SCTP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000437 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000438 break;
439 default:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000440 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000441 break;
442 }
443 break;
444 default:
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +0000445 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000446 input->flow_type);
447 ret = -EINVAL;
448 }
449
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000450 /* The buffer allocated here is freed by the i40e_clean_tx_ring() */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000451 return ret;
452}
453
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000454/**
455 * i40e_fd_handle_status - check the Programming Status for FD
456 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000457 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000458 * @prog_id: the id originally used for programming
459 *
460 * This is used to verify if the FD programming or invalidation
461 * requested by SW to the HW is successful or not and take actions accordingly.
462 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000463static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
464 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000465{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000466 struct i40e_pf *pf = rx_ring->vsi->back;
467 struct pci_dev *pdev = pf->pdev;
468 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000469 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000470 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000471
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000472 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000473 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
474 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
475
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400476 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400477 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000478 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
479 (I40E_DEBUG_FD & pf->hw.debug_mask))
480 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400481 pf->fd_inv);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000482
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000483 /* Check if the programming error is for ATR.
484 * If so, auto disable ATR and set a state for
485 * flush in progress. Next time we come here if flush is in
486 * progress do nothing, once flush is complete the state will
487 * be cleared.
488 */
489 if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
490 return;
491
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000492 pf->fd_add_err++;
493 /* store the current atr filter count */
494 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
495
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000496 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
497 (pf->auto_disable_flags & I40E_FLAG_FD_SB_ENABLED)) {
498 pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
499 set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
500 }
501
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000502 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000503 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000504 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000505 /* If ATR is running fcnt_prog can quickly change,
506 * if we are very close to full, it makes sense to disable
507 * FD ATR/SB and then re-enable it when there is room.
508 */
509 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000510 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000511 !(pf->auto_disable_flags &
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000512 I40E_FLAG_FD_SB_ENABLED)) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400513 if (I40E_DEBUG_FD & pf->hw.debug_mask)
514 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000515 pf->auto_disable_flags |=
516 I40E_FLAG_FD_SB_ENABLED;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000517 }
518 } else {
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000519 dev_info(&pdev->dev,
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000520 "FD filter programming failed due to incorrect filter parameters\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000521 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400522 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000523 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000524 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000525 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000526 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000527}
528
529/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000530 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000531 * @ring: the ring that owns the buffer
532 * @tx_buffer: the buffer to free
533 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000534static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
535 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000536{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000537 if (tx_buffer->skb) {
Kiran Patila42e7a32015-11-06 15:26:03 -0800538 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000539 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000540 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000541 dma_unmap_addr(tx_buffer, dma),
542 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000543 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000544 } else if (dma_unmap_len(tx_buffer, len)) {
545 dma_unmap_page(ring->dev,
546 dma_unmap_addr(tx_buffer, dma),
547 dma_unmap_len(tx_buffer, len),
548 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000549 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800550
551 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
552 kfree(tx_buffer->raw_buf);
553
Alexander Duycka5e9c572013-09-28 06:00:27 +0000554 tx_buffer->next_to_watch = NULL;
555 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000556 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000557 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000558}
559
560/**
561 * i40e_clean_tx_ring - Free any empty Tx buffers
562 * @tx_ring: ring to be cleaned
563 **/
564void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
565{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000566 unsigned long bi_size;
567 u16 i;
568
569 /* ring already cleared, nothing to do */
570 if (!tx_ring->tx_bi)
571 return;
572
573 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000574 for (i = 0; i < tx_ring->count; i++)
575 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000576
577 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
578 memset(tx_ring->tx_bi, 0, bi_size);
579
580 /* Zero out the descriptor ring */
581 memset(tx_ring->desc, 0, tx_ring->size);
582
583 tx_ring->next_to_use = 0;
584 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000585
586 if (!tx_ring->netdev)
587 return;
588
589 /* cleanup Tx queue statistics */
590 netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
591 tx_ring->queue_index));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000592}
593
594/**
595 * i40e_free_tx_resources - Free Tx resources per queue
596 * @tx_ring: Tx descriptor ring for a specific queue
597 *
598 * Free all transmit software resources
599 **/
600void i40e_free_tx_resources(struct i40e_ring *tx_ring)
601{
602 i40e_clean_tx_ring(tx_ring);
603 kfree(tx_ring->tx_bi);
604 tx_ring->tx_bi = NULL;
605
606 if (tx_ring->desc) {
607 dma_free_coherent(tx_ring->dev, tx_ring->size,
608 tx_ring->desc, tx_ring->dma);
609 tx_ring->desc = NULL;
610 }
611}
612
Jesse Brandeburga68de582015-02-24 05:26:03 +0000613/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000614 * i40e_get_tx_pending - how many tx descriptors not processed
615 * @tx_ring: the ring of descriptors
616 *
617 * Since there is no access to the ring head register
618 * in XL710, we need to use our local copies
619 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400620u32 i40e_get_tx_pending(struct i40e_ring *ring)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000621{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000622 u32 head, tail;
623
624 head = i40e_get_head(ring);
625 tail = readl(ring->tail);
626
627 if (head != tail)
628 return (head < tail) ?
629 tail - head : (tail + ring->count - head);
630
631 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000632}
633
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000634#define WB_STRIDE 0x3
635
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000636/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000637 * i40e_clean_tx_irq - Reclaim resources after transmit completes
638 * @tx_ring: tx ring to clean
639 * @budget: how many cleans we're allowed
640 *
641 * Returns true if there's any budget left (e.g. the clean is finished)
642 **/
643static bool i40e_clean_tx_irq(struct i40e_ring *tx_ring, int budget)
644{
645 u16 i = tx_ring->next_to_clean;
646 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000647 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000648 struct i40e_tx_desc *tx_desc;
649 unsigned int total_packets = 0;
650 unsigned int total_bytes = 0;
651
652 tx_buf = &tx_ring->tx_bi[i];
653 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000654 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000655
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000656 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
657
Alexander Duycka5e9c572013-09-28 06:00:27 +0000658 do {
659 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000660
661 /* if next_to_watch is not set then there is no work pending */
662 if (!eop_desc)
663 break;
664
Alexander Duycka5e9c572013-09-28 06:00:27 +0000665 /* prevent any other reads prior to eop_desc */
666 read_barrier_depends();
667
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000668 /* we have caught up to head, no work left to do */
669 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000670 break;
671
Alexander Duyckc304fda2013-09-28 06:00:12 +0000672 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000673 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000674
Alexander Duycka5e9c572013-09-28 06:00:27 +0000675 /* update the statistics for this packet */
676 total_bytes += tx_buf->bytecount;
677 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000678
Alexander Duycka5e9c572013-09-28 06:00:27 +0000679 /* free the skb */
Rick Jonesa81fb042014-09-17 03:56:20 +0000680 dev_consume_skb_any(tx_buf->skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000681
Alexander Duycka5e9c572013-09-28 06:00:27 +0000682 /* unmap skb header data */
683 dma_unmap_single(tx_ring->dev,
684 dma_unmap_addr(tx_buf, dma),
685 dma_unmap_len(tx_buf, len),
686 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000687
Alexander Duycka5e9c572013-09-28 06:00:27 +0000688 /* clear tx_buffer data */
689 tx_buf->skb = NULL;
690 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000691
Alexander Duycka5e9c572013-09-28 06:00:27 +0000692 /* unmap remaining buffers */
693 while (tx_desc != eop_desc) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000694
695 tx_buf++;
696 tx_desc++;
697 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000698 if (unlikely(!i)) {
699 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000700 tx_buf = tx_ring->tx_bi;
701 tx_desc = I40E_TX_DESC(tx_ring, 0);
702 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000703
Alexander Duycka5e9c572013-09-28 06:00:27 +0000704 /* unmap any remaining paged data */
705 if (dma_unmap_len(tx_buf, len)) {
706 dma_unmap_page(tx_ring->dev,
707 dma_unmap_addr(tx_buf, dma),
708 dma_unmap_len(tx_buf, len),
709 DMA_TO_DEVICE);
710 dma_unmap_len_set(tx_buf, len, 0);
711 }
712 }
713
714 /* move us one more past the eop_desc for start of next pkt */
715 tx_buf++;
716 tx_desc++;
717 i++;
718 if (unlikely(!i)) {
719 i -= tx_ring->count;
720 tx_buf = tx_ring->tx_bi;
721 tx_desc = I40E_TX_DESC(tx_ring, 0);
722 }
723
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000724 prefetch(tx_desc);
725
Alexander Duycka5e9c572013-09-28 06:00:27 +0000726 /* update budget accounting */
727 budget--;
728 } while (likely(budget));
729
730 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000731 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000732 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000733 tx_ring->stats.bytes += total_bytes;
734 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000735 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000736 tx_ring->q_vector->tx.total_bytes += total_bytes;
737 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000738
Anjali Singhai58044742015-09-25 18:26:13 -0700739 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
740 unsigned int j = 0;
741
742 /* check to see if there are < 4 descriptors
743 * waiting to be written back, then kick the hardware to force
744 * them to be written back in case we stay in NAPI.
745 * In this mode on X722 we do not enable Interrupt.
746 */
747 j = i40e_get_tx_pending(tx_ring);
748
749 if (budget &&
750 ((j / (WB_STRIDE + 1)) == 0) && (j != 0) &&
751 !test_bit(__I40E_DOWN, &tx_ring->vsi->state) &&
752 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
753 tx_ring->arm_wb = true;
754 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000755
Alexander Duyck7070ce02013-09-28 06:00:37 +0000756 netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
757 tx_ring->queue_index),
758 total_packets, total_bytes);
759
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000760#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
761 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
762 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
763 /* Make sure that anybody stopping the queue after this
764 * sees the new next_to_clean.
765 */
766 smp_mb();
767 if (__netif_subqueue_stopped(tx_ring->netdev,
768 tx_ring->queue_index) &&
769 !test_bit(__I40E_DOWN, &tx_ring->vsi->state)) {
770 netif_wake_subqueue(tx_ring->netdev,
771 tx_ring->queue_index);
772 ++tx_ring->tx_stats.restart_queue;
773 }
774 }
775
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000776 return !!budget;
777}
778
779/**
780 * i40e_force_wb - Arm hardware to do a wb on noncache aligned descriptors
781 * @vsi: the VSI we care about
782 * @q_vector: the vector on which to force writeback
783 *
784 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400785void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000786{
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400787 u16 flags = q_vector->tx.ring[0].flags;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000788
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400789 if (flags & I40E_TXR_FLAGS_WB_ON_ITR) {
790 u32 val;
791
792 if (q_vector->arm_wb_state)
793 return;
794
795 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK;
796
797 wr32(&vsi->back->hw,
798 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
799 vsi->base_vector - 1),
800 val);
801 q_vector->arm_wb_state = true;
802 } else if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
803 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
804 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
805 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
806 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
807 /* allow 00 to be written to the index */
808
809 wr32(&vsi->back->hw,
810 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
811 vsi->base_vector - 1), val);
812 } else {
813 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
814 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
815 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
816 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
817 /* allow 00 to be written to the index */
818
819 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
820 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000821}
822
823/**
824 * i40e_set_new_dynamic_itr - Find new ITR level
825 * @rc: structure containing ring performance data
826 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400827 * Returns true if ITR changed, false if not
828 *
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000829 * Stores a new ITR value based on packets and byte counts during
830 * the last interrupt. The advantage of per interrupt computation
831 * is faster updates and more accurate ITR for the current traffic
832 * pattern. Constants in this function were computed based on
833 * theoretical maximum wire speed and thresholds were set based on
834 * testing data as well as attempting to minimize response time
835 * while increasing bulk throughput.
836 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400837static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000838{
839 enum i40e_latency_range new_latency_range = rc->latency_range;
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400840 struct i40e_q_vector *qv = rc->ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000841 u32 new_itr = rc->itr;
842 int bytes_per_int;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400843 int usecs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000844
845 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400846 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000847
848 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400849 * 0-10MB/s lowest (50000 ints/s)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000850 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400851 * 20-1249MB/s bulk (18000 ints/s)
852 * > 40000 Rx packets per second (8000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400853 *
854 * The math works out because the divisor is in 10^(-6) which
855 * turns the bytes/us input value into MB/s values, but
856 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400857 * are in 2 usec increments in the ITR registers, and make sure
858 * to use the smoothed values that the countdown timer gives us.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000859 */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400860 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400861 bytes_per_int = rc->total_bytes / usecs;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400862
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400863 switch (new_latency_range) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000864 case I40E_LOWEST_LATENCY:
865 if (bytes_per_int > 10)
866 new_latency_range = I40E_LOW_LATENCY;
867 break;
868 case I40E_LOW_LATENCY:
869 if (bytes_per_int > 20)
870 new_latency_range = I40E_BULK_LATENCY;
871 else if (bytes_per_int <= 10)
872 new_latency_range = I40E_LOWEST_LATENCY;
873 break;
874 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400875 case I40E_ULTRA_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400876 default:
877 if (bytes_per_int <= 20)
878 new_latency_range = I40E_LOW_LATENCY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000879 break;
880 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400881
882 /* this is to adjust RX more aggressively when streaming small
883 * packets. The value of 40000 was picked as it is just beyond
884 * what the hardware can receive per second if in low latency
885 * mode.
886 */
887#define RX_ULTRA_PACKET_RATE 40000
888
889 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
890 (&qv->rx == rc))
891 new_latency_range = I40E_ULTRA_LATENCY;
892
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400893 rc->latency_range = new_latency_range;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000894
895 switch (new_latency_range) {
896 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400897 new_itr = I40E_ITR_50K;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000898 break;
899 case I40E_LOW_LATENCY:
900 new_itr = I40E_ITR_20K;
901 break;
902 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400903 new_itr = I40E_ITR_18K;
904 break;
905 case I40E_ULTRA_LATENCY:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000906 new_itr = I40E_ITR_8K;
907 break;
908 default:
909 break;
910 }
911
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000912 rc->total_bytes = 0;
913 rc->total_packets = 0;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400914
915 if (new_itr != rc->itr) {
916 rc->itr = new_itr;
917 return true;
918 }
919
920 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000921}
922
923/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000924 * i40e_clean_programming_status - clean the programming status descriptor
925 * @rx_ring: the rx ring that has this descriptor
926 * @rx_desc: the rx descriptor written back by HW
927 *
928 * Flow director should handle FD_FILTER_STATUS to check its filter programming
929 * status being successful or not and take actions accordingly. FCoE should
930 * handle its context/filter programming/invalidation status and take actions.
931 *
932 **/
933static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
934 union i40e_rx_desc *rx_desc)
935{
936 u64 qw;
937 u8 id;
938
939 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
940 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
941 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
942
943 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000944 i40e_fd_handle_status(rx_ring, rx_desc, id);
Vasu Dev38e00432014-08-01 13:27:03 -0700945#ifdef I40E_FCOE
946 else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
947 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
948 i40e_fcoe_handle_status(rx_ring, rx_desc, id);
949#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000950}
951
952/**
953 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
954 * @tx_ring: the tx ring to set up
955 *
956 * Return 0 on success, negative on error
957 **/
958int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
959{
960 struct device *dev = tx_ring->dev;
961 int bi_size;
962
963 if (!dev)
964 return -ENOMEM;
965
Jesse Brandeburge908f812015-07-23 16:54:42 -0400966 /* warn if we are about to overwrite the pointer */
967 WARN_ON(tx_ring->tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000968 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
969 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
970 if (!tx_ring->tx_bi)
971 goto err;
972
973 /* round up to nearest 4K */
974 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000975 /* add u32 for head writeback, align after this takes care of
976 * guaranteeing this is at least one cache line in size
977 */
978 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000979 tx_ring->size = ALIGN(tx_ring->size, 4096);
980 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
981 &tx_ring->dma, GFP_KERNEL);
982 if (!tx_ring->desc) {
983 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
984 tx_ring->size);
985 goto err;
986 }
987
988 tx_ring->next_to_use = 0;
989 tx_ring->next_to_clean = 0;
990 return 0;
991
992err:
993 kfree(tx_ring->tx_bi);
994 tx_ring->tx_bi = NULL;
995 return -ENOMEM;
996}
997
998/**
999 * i40e_clean_rx_ring - Free Rx buffers
1000 * @rx_ring: ring to be cleaned
1001 **/
1002void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1003{
1004 struct device *dev = rx_ring->dev;
1005 struct i40e_rx_buffer *rx_bi;
1006 unsigned long bi_size;
1007 u16 i;
1008
1009 /* ring already cleared, nothing to do */
1010 if (!rx_ring->rx_bi)
1011 return;
1012
Mitch Williamsa132af22015-01-24 09:58:35 +00001013 if (ring_is_ps_enabled(rx_ring)) {
1014 int bufsz = ALIGN(rx_ring->rx_hdr_len, 256) * rx_ring->count;
1015
1016 rx_bi = &rx_ring->rx_bi[0];
1017 if (rx_bi->hdr_buf) {
1018 dma_free_coherent(dev,
1019 bufsz,
1020 rx_bi->hdr_buf,
1021 rx_bi->dma);
1022 for (i = 0; i < rx_ring->count; i++) {
1023 rx_bi = &rx_ring->rx_bi[i];
1024 rx_bi->dma = 0;
Shannon Nelson37a29732015-02-27 09:15:19 +00001025 rx_bi->hdr_buf = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001026 }
1027 }
1028 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001029 /* Free all the Rx ring sk_buffs */
1030 for (i = 0; i < rx_ring->count; i++) {
1031 rx_bi = &rx_ring->rx_bi[i];
1032 if (rx_bi->dma) {
1033 dma_unmap_single(dev,
1034 rx_bi->dma,
1035 rx_ring->rx_buf_len,
1036 DMA_FROM_DEVICE);
1037 rx_bi->dma = 0;
1038 }
1039 if (rx_bi->skb) {
1040 dev_kfree_skb(rx_bi->skb);
1041 rx_bi->skb = NULL;
1042 }
1043 if (rx_bi->page) {
1044 if (rx_bi->page_dma) {
1045 dma_unmap_page(dev,
1046 rx_bi->page_dma,
1047 PAGE_SIZE / 2,
1048 DMA_FROM_DEVICE);
1049 rx_bi->page_dma = 0;
1050 }
1051 __free_page(rx_bi->page);
1052 rx_bi->page = NULL;
1053 rx_bi->page_offset = 0;
1054 }
1055 }
1056
1057 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1058 memset(rx_ring->rx_bi, 0, bi_size);
1059
1060 /* Zero out the descriptor ring */
1061 memset(rx_ring->desc, 0, rx_ring->size);
1062
1063 rx_ring->next_to_clean = 0;
1064 rx_ring->next_to_use = 0;
1065}
1066
1067/**
1068 * i40e_free_rx_resources - Free Rx resources
1069 * @rx_ring: ring to clean the resources from
1070 *
1071 * Free all receive software resources
1072 **/
1073void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1074{
1075 i40e_clean_rx_ring(rx_ring);
1076 kfree(rx_ring->rx_bi);
1077 rx_ring->rx_bi = NULL;
1078
1079 if (rx_ring->desc) {
1080 dma_free_coherent(rx_ring->dev, rx_ring->size,
1081 rx_ring->desc, rx_ring->dma);
1082 rx_ring->desc = NULL;
1083 }
1084}
1085
1086/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001087 * i40e_alloc_rx_headers - allocate rx header buffers
1088 * @rx_ring: ring to alloc buffers
1089 *
1090 * Allocate rx header buffers for the entire ring. As these are static,
1091 * this is only called when setting up a new ring.
1092 **/
1093void i40e_alloc_rx_headers(struct i40e_ring *rx_ring)
1094{
1095 struct device *dev = rx_ring->dev;
1096 struct i40e_rx_buffer *rx_bi;
1097 dma_addr_t dma;
1098 void *buffer;
1099 int buf_size;
1100 int i;
1101
1102 if (rx_ring->rx_bi[0].hdr_buf)
1103 return;
1104 /* Make sure the buffers don't cross cache line boundaries. */
1105 buf_size = ALIGN(rx_ring->rx_hdr_len, 256);
1106 buffer = dma_alloc_coherent(dev, buf_size * rx_ring->count,
1107 &dma, GFP_KERNEL);
1108 if (!buffer)
1109 return;
1110 for (i = 0; i < rx_ring->count; i++) {
1111 rx_bi = &rx_ring->rx_bi[i];
1112 rx_bi->dma = dma + (i * buf_size);
1113 rx_bi->hdr_buf = buffer + (i * buf_size);
1114 }
1115}
1116
1117/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001118 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1119 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1120 *
1121 * Returns 0 on success, negative on failure
1122 **/
1123int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1124{
1125 struct device *dev = rx_ring->dev;
1126 int bi_size;
1127
Jesse Brandeburge908f812015-07-23 16:54:42 -04001128 /* warn if we are about to overwrite the pointer */
1129 WARN_ON(rx_ring->rx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001130 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1131 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1132 if (!rx_ring->rx_bi)
1133 goto err;
1134
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001135 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001136
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001137 /* Round up to nearest 4K */
1138 rx_ring->size = ring_is_16byte_desc_enabled(rx_ring)
1139 ? rx_ring->count * sizeof(union i40e_16byte_rx_desc)
1140 : rx_ring->count * sizeof(union i40e_32byte_rx_desc);
1141 rx_ring->size = ALIGN(rx_ring->size, 4096);
1142 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1143 &rx_ring->dma, GFP_KERNEL);
1144
1145 if (!rx_ring->desc) {
1146 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1147 rx_ring->size);
1148 goto err;
1149 }
1150
1151 rx_ring->next_to_clean = 0;
1152 rx_ring->next_to_use = 0;
1153
1154 return 0;
1155err:
1156 kfree(rx_ring->rx_bi);
1157 rx_ring->rx_bi = NULL;
1158 return -ENOMEM;
1159}
1160
1161/**
1162 * i40e_release_rx_desc - Store the new tail and head values
1163 * @rx_ring: ring to bump
1164 * @val: new head index
1165 **/
1166static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1167{
1168 rx_ring->next_to_use = val;
1169 /* Force memory writes to complete before letting h/w
1170 * know there are new descriptors to fetch. (Only
1171 * applicable for weak-ordered memory model archs,
1172 * such as IA-64).
1173 */
1174 wmb();
1175 writel(val, rx_ring->tail);
1176}
1177
1178/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001179 * i40e_alloc_rx_buffers_ps - Replace used receive buffers; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001180 * @rx_ring: ring to place buffers on
1181 * @cleaned_count: number of buffers to replace
1182 **/
Mitch Williamsa132af22015-01-24 09:58:35 +00001183void i40e_alloc_rx_buffers_ps(struct i40e_ring *rx_ring, u16 cleaned_count)
1184{
1185 u16 i = rx_ring->next_to_use;
1186 union i40e_rx_desc *rx_desc;
1187 struct i40e_rx_buffer *bi;
1188
1189 /* do nothing if no valid netdev defined */
1190 if (!rx_ring->netdev || !cleaned_count)
1191 return;
1192
1193 while (cleaned_count--) {
1194 rx_desc = I40E_RX_DESC(rx_ring, i);
1195 bi = &rx_ring->rx_bi[i];
1196
1197 if (bi->skb) /* desc is in use */
1198 goto no_buffers;
1199 if (!bi->page) {
1200 bi->page = alloc_page(GFP_ATOMIC);
1201 if (!bi->page) {
1202 rx_ring->rx_stats.alloc_page_failed++;
1203 goto no_buffers;
1204 }
1205 }
1206
1207 if (!bi->page_dma) {
1208 /* use a half page if we're re-using */
1209 bi->page_offset ^= PAGE_SIZE / 2;
1210 bi->page_dma = dma_map_page(rx_ring->dev,
1211 bi->page,
1212 bi->page_offset,
1213 PAGE_SIZE / 2,
1214 DMA_FROM_DEVICE);
1215 if (dma_mapping_error(rx_ring->dev,
1216 bi->page_dma)) {
1217 rx_ring->rx_stats.alloc_page_failed++;
1218 bi->page_dma = 0;
1219 goto no_buffers;
1220 }
1221 }
1222
1223 dma_sync_single_range_for_device(rx_ring->dev,
1224 bi->dma,
1225 0,
1226 rx_ring->rx_hdr_len,
1227 DMA_FROM_DEVICE);
1228 /* Refresh the desc even if buffer_addrs didn't change
1229 * because each write-back erases this info.
1230 */
1231 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1232 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1233 i++;
1234 if (i == rx_ring->count)
1235 i = 0;
1236 }
1237
1238no_buffers:
1239 if (rx_ring->next_to_use != i)
1240 i40e_release_rx_desc(rx_ring, i);
1241}
1242
1243/**
1244 * i40e_alloc_rx_buffers_1buf - Replace used receive buffers; single buffer
1245 * @rx_ring: ring to place buffers on
1246 * @cleaned_count: number of buffers to replace
1247 **/
1248void i40e_alloc_rx_buffers_1buf(struct i40e_ring *rx_ring, u16 cleaned_count)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001249{
1250 u16 i = rx_ring->next_to_use;
1251 union i40e_rx_desc *rx_desc;
1252 struct i40e_rx_buffer *bi;
1253 struct sk_buff *skb;
1254
1255 /* do nothing if no valid netdev defined */
1256 if (!rx_ring->netdev || !cleaned_count)
1257 return;
1258
1259 while (cleaned_count--) {
1260 rx_desc = I40E_RX_DESC(rx_ring, i);
1261 bi = &rx_ring->rx_bi[i];
1262 skb = bi->skb;
1263
1264 if (!skb) {
1265 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1266 rx_ring->rx_buf_len);
1267 if (!skb) {
Mitch Williams420136c2013-12-18 13:45:59 +00001268 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001269 goto no_buffers;
1270 }
1271 /* initialize queue mapping */
1272 skb_record_rx_queue(skb, rx_ring->queue_index);
1273 bi->skb = skb;
1274 }
1275
1276 if (!bi->dma) {
1277 bi->dma = dma_map_single(rx_ring->dev,
1278 skb->data,
1279 rx_ring->rx_buf_len,
1280 DMA_FROM_DEVICE);
1281 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Mitch Williams420136c2013-12-18 13:45:59 +00001282 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001283 bi->dma = 0;
1284 goto no_buffers;
1285 }
1286 }
1287
Mitch Williamsa132af22015-01-24 09:58:35 +00001288 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1289 rx_desc->read.hdr_addr = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001290 i++;
1291 if (i == rx_ring->count)
1292 i = 0;
1293 }
1294
1295no_buffers:
1296 if (rx_ring->next_to_use != i)
1297 i40e_release_rx_desc(rx_ring, i);
1298}
1299
1300/**
1301 * i40e_receive_skb - Send a completed packet up the stack
1302 * @rx_ring: rx ring in play
1303 * @skb: packet to send up
1304 * @vlan_tag: vlan tag for packet
1305 **/
1306static void i40e_receive_skb(struct i40e_ring *rx_ring,
1307 struct sk_buff *skb, u16 vlan_tag)
1308{
1309 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001310
1311 if (vlan_tag & VLAN_VID_MASK)
1312 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1313
Alexander Duyck8b650352015-09-24 09:04:32 -07001314 napi_gro_receive(&q_vector->napi, skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001315}
1316
1317/**
1318 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1319 * @vsi: the VSI we care about
1320 * @skb: skb currently being received and modified
1321 * @rx_status: status value of last descriptor in packet
1322 * @rx_error: error value of last descriptor in packet
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001323 * @rx_ptype: ptype value of last descriptor in packet
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001324 **/
1325static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1326 struct sk_buff *skb,
1327 u32 rx_status,
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001328 u32 rx_error,
1329 u16 rx_ptype)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001330{
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001331 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(rx_ptype);
1332 bool ipv4 = false, ipv6 = false;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001333 bool ipv4_tunnel, ipv6_tunnel;
1334 __wsum rx_udp_csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001335 struct iphdr *iph;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001336 __sum16 csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001337
Anjali Singhai Jainf8faaa42015-02-24 06:58:48 +00001338 ipv4_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT4_MAC_PAY3) &&
1339 (rx_ptype <= I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4);
1340 ipv6_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT6_MAC_PAY3) &&
1341 (rx_ptype <= I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001342
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001343 skb->ip_summed = CHECKSUM_NONE;
1344
1345 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001346 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001347 return;
1348
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001349 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001350 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001351 return;
1352
1353 /* both known and outer_ip must be set for the below code to work */
1354 if (!(decoded.known && decoded.outer_ip))
1355 return;
1356
1357 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1358 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4)
1359 ipv4 = true;
1360 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1361 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6)
1362 ipv6 = true;
1363
1364 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001365 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1366 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001367 goto checksum_fail;
1368
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001369 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001370 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001371 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001372 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001373 return;
1374
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001375 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001376 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001377 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001378
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001379 /* handle packets that were not able to be checksummed due
1380 * to arrival speed, in this case the stack can compute
1381 * the csum.
1382 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001383 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001384 return;
1385
1386 /* If VXLAN traffic has an outer UDPv4 checksum we need to check
1387 * it in the driver, hardware does not do it for us.
1388 * Since L3L4P bit was set we assume a valid IHL value (>=5)
1389 * so the total length of IPv4 header is IHL*4 bytes
1390 * The UDP_0 bit *may* bet set if the *inner* header is UDP
1391 */
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04001392 if (!(vsi->back->flags & I40E_FLAG_OUTER_UDP_CSUM_CAPABLE) &&
1393 (ipv4_tunnel)) {
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001394 skb->transport_header = skb->mac_header +
1395 sizeof(struct ethhdr) +
1396 (ip_hdr(skb)->ihl * 4);
1397
1398 /* Add 4 bytes for VLAN tagged packets */
1399 skb->transport_header += (skb->protocol == htons(ETH_P_8021Q) ||
1400 skb->protocol == htons(ETH_P_8021AD))
1401 ? VLAN_HLEN : 0;
1402
Anjali Singhaif6385972014-12-19 02:58:11 +00001403 if ((ip_hdr(skb)->protocol == IPPROTO_UDP) &&
1404 (udp_hdr(skb)->check != 0)) {
1405 rx_udp_csum = udp_csum(skb);
1406 iph = ip_hdr(skb);
1407 csum = csum_tcpudp_magic(
1408 iph->saddr, iph->daddr,
1409 (skb->len - skb_transport_offset(skb)),
1410 IPPROTO_UDP, rx_udp_csum);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001411
Anjali Singhaif6385972014-12-19 02:58:11 +00001412 if (udp_hdr(skb)->check != csum)
1413 goto checksum_fail;
1414
1415 } /* else its GRE and so no outer UDP header */
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001416 }
1417
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001418 skb->ip_summed = CHECKSUM_UNNECESSARY;
Tom Herbertfa4ba692014-08-27 21:27:32 -07001419 skb->csum_level = ipv4_tunnel || ipv6_tunnel;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001420
1421 return;
1422
1423checksum_fail:
1424 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001425}
1426
1427/**
1428 * i40e_rx_hash - returns the hash value from the Rx descriptor
1429 * @ring: descriptor ring
1430 * @rx_desc: specific descriptor
1431 **/
1432static inline u32 i40e_rx_hash(struct i40e_ring *ring,
1433 union i40e_rx_desc *rx_desc)
1434{
Jesse Brandeburg8a494922013-11-20 10:02:49 +00001435 const __le64 rss_mask =
1436 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1437 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1438
1439 if ((ring->netdev->features & NETIF_F_RXHASH) &&
1440 (rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask)
1441 return le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1442 else
1443 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001444}
1445
1446/**
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001447 * i40e_ptype_to_hash - get a hash type
1448 * @ptype: the ptype value from the descriptor
1449 *
1450 * Returns a hash type to be used by skb_set_hash
1451 **/
1452static inline enum pkt_hash_types i40e_ptype_to_hash(u8 ptype)
1453{
1454 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1455
1456 if (!decoded.known)
1457 return PKT_HASH_TYPE_NONE;
1458
1459 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1460 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1461 return PKT_HASH_TYPE_L4;
1462 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1463 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1464 return PKT_HASH_TYPE_L3;
1465 else
1466 return PKT_HASH_TYPE_L2;
1467}
1468
1469/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001470 * i40e_clean_rx_irq_ps - Reclaim resources after receive; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001471 * @rx_ring: rx ring to clean
1472 * @budget: how many cleans we're allowed
1473 *
1474 * Returns true if there's any budget left (e.g. the clean is finished)
1475 **/
Mitch Williamsa132af22015-01-24 09:58:35 +00001476static int i40e_clean_rx_irq_ps(struct i40e_ring *rx_ring, int budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001477{
1478 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1479 u16 rx_packet_len, rx_header_len, rx_sph, rx_hbo;
1480 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Jiang Liu8dc55622015-08-17 11:19:02 +08001481 const int current_node = numa_mem_id();
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001482 struct i40e_vsi *vsi = rx_ring->vsi;
1483 u16 i = rx_ring->next_to_clean;
1484 union i40e_rx_desc *rx_desc;
1485 u32 rx_error, rx_status;
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001486 u8 rx_ptype;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001487 u64 qword;
1488
Eric W. Biederman390f86d2014-03-14 17:59:10 -07001489 if (budget <= 0)
1490 return 0;
1491
Mitch Williamsa132af22015-01-24 09:58:35 +00001492 do {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001493 struct i40e_rx_buffer *rx_bi;
1494 struct sk_buff *skb;
1495 u16 vlan_tag;
Mitch Williamsa132af22015-01-24 09:58:35 +00001496 /* return some buffers to hardware, one at a time is too slow */
1497 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1498 i40e_alloc_rx_buffers_ps(rx_ring, cleaned_count);
1499 cleaned_count = 0;
1500 }
1501
1502 i = rx_ring->next_to_clean;
1503 rx_desc = I40E_RX_DESC(rx_ring, i);
1504 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1505 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1506 I40E_RXD_QW1_STATUS_SHIFT;
1507
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001508 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Mitch Williamsa132af22015-01-24 09:58:35 +00001509 break;
1510
1511 /* This memory barrier is needed to keep us from reading
1512 * any other fields out of the rx_desc until we know the
1513 * DD bit is set.
1514 */
Alexander Duyck67317162015-04-08 18:49:43 -07001515 dma_rmb();
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001516 if (i40e_rx_is_programming_status(qword)) {
1517 i40e_clean_programming_status(rx_ring, rx_desc);
Mitch Williamsa132af22015-01-24 09:58:35 +00001518 I40E_RX_INCREMENT(rx_ring, i);
1519 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001520 }
1521 rx_bi = &rx_ring->rx_bi[i];
1522 skb = rx_bi->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001523 if (likely(!skb)) {
1524 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1525 rx_ring->rx_hdr_len);
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001526 if (!skb) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001527 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001528 break;
1529 }
1530
Mitch Williamsa132af22015-01-24 09:58:35 +00001531 /* initialize queue mapping */
1532 skb_record_rx_queue(skb, rx_ring->queue_index);
1533 /* we are reusing so sync this buffer for CPU use */
1534 dma_sync_single_range_for_cpu(rx_ring->dev,
1535 rx_bi->dma,
1536 0,
1537 rx_ring->rx_hdr_len,
1538 DMA_FROM_DEVICE);
1539 }
Mitch Williams829af3a2013-12-18 13:46:00 +00001540 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1541 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1542 rx_header_len = (qword & I40E_RXD_QW1_LENGTH_HBUF_MASK) >>
1543 I40E_RXD_QW1_LENGTH_HBUF_SHIFT;
1544 rx_sph = (qword & I40E_RXD_QW1_LENGTH_SPH_MASK) >>
1545 I40E_RXD_QW1_LENGTH_SPH_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001546
Mitch Williams829af3a2013-12-18 13:46:00 +00001547 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1548 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001549 rx_hbo = rx_error & BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
1550 rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001551
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001552 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1553 I40E_RXD_QW1_PTYPE_SHIFT;
Mitch Williamsa132af22015-01-24 09:58:35 +00001554 prefetch(rx_bi->page);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001555 rx_bi->skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001556 cleaned_count++;
1557 if (rx_hbo || rx_sph) {
1558 int len;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04001559
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001560 if (rx_hbo)
1561 len = I40E_RX_HDR_SIZE;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001562 else
Mitch Williamsa132af22015-01-24 09:58:35 +00001563 len = rx_header_len;
1564 memcpy(__skb_put(skb, len), rx_bi->hdr_buf, len);
1565 } else if (skb->len == 0) {
1566 int len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001567
Mitch Williamsa132af22015-01-24 09:58:35 +00001568 len = (rx_packet_len > skb_headlen(skb) ?
1569 skb_headlen(skb) : rx_packet_len);
1570 memcpy(__skb_put(skb, len),
1571 rx_bi->page + rx_bi->page_offset,
1572 len);
1573 rx_bi->page_offset += len;
1574 rx_packet_len -= len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001575 }
1576
1577 /* Get the rest of the data if this was a header split */
Mitch Williamsa132af22015-01-24 09:58:35 +00001578 if (rx_packet_len) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001579 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1580 rx_bi->page,
1581 rx_bi->page_offset,
1582 rx_packet_len);
1583
1584 skb->len += rx_packet_len;
1585 skb->data_len += rx_packet_len;
1586 skb->truesize += rx_packet_len;
1587
1588 if ((page_count(rx_bi->page) == 1) &&
1589 (page_to_nid(rx_bi->page) == current_node))
1590 get_page(rx_bi->page);
1591 else
1592 rx_bi->page = NULL;
1593
1594 dma_unmap_page(rx_ring->dev,
1595 rx_bi->page_dma,
1596 PAGE_SIZE / 2,
1597 DMA_FROM_DEVICE);
1598 rx_bi->page_dma = 0;
1599 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001600 I40E_RX_INCREMENT(rx_ring, i);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001601
1602 if (unlikely(
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001603 !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001604 struct i40e_rx_buffer *next_buffer;
1605
1606 next_buffer = &rx_ring->rx_bi[i];
Mitch Williamsa132af22015-01-24 09:58:35 +00001607 next_buffer->skb = skb;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001608 rx_ring->rx_stats.non_eop_descs++;
Mitch Williamsa132af22015-01-24 09:58:35 +00001609 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001610 }
1611
1612 /* ERR_MASK will only have valid bits if EOP set */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001613 if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001614 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001615 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001616 }
1617
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001618 skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
1619 i40e_ptype_to_hash(rx_ptype));
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001620 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1621 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1622 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1623 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1624 rx_ring->last_rx_timestamp = jiffies;
1625 }
1626
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001627 /* probably a little skewed due to removing CRC */
1628 total_rx_bytes += skb->len;
1629 total_rx_packets++;
1630
1631 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001632
1633 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1634
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001635 vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001636 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1637 : 0;
Vasu Dev38e00432014-08-01 13:27:03 -07001638#ifdef I40E_FCOE
1639 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1640 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001641 continue;
Vasu Dev38e00432014-08-01 13:27:03 -07001642 }
1643#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001644 i40e_receive_skb(rx_ring, skb, vlan_tag);
1645
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001646 rx_desc->wb.qword1.status_error_len = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001647
Mitch Williamsa132af22015-01-24 09:58:35 +00001648 } while (likely(total_rx_packets < budget));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001649
Alexander Duyck980e9b12013-09-28 06:01:03 +00001650 u64_stats_update_begin(&rx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +00001651 rx_ring->stats.packets += total_rx_packets;
1652 rx_ring->stats.bytes += total_rx_bytes;
Alexander Duyck980e9b12013-09-28 06:01:03 +00001653 u64_stats_update_end(&rx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001654 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1655 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1656
Mitch Williamsa132af22015-01-24 09:58:35 +00001657 return total_rx_packets;
1658}
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001659
Mitch Williamsa132af22015-01-24 09:58:35 +00001660/**
1661 * i40e_clean_rx_irq_1buf - Reclaim resources after receive; single buffer
1662 * @rx_ring: rx ring to clean
1663 * @budget: how many cleans we're allowed
1664 *
1665 * Returns number of packets cleaned
1666 **/
1667static int i40e_clean_rx_irq_1buf(struct i40e_ring *rx_ring, int budget)
1668{
1669 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1670 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1671 struct i40e_vsi *vsi = rx_ring->vsi;
1672 union i40e_rx_desc *rx_desc;
1673 u32 rx_error, rx_status;
1674 u16 rx_packet_len;
1675 u8 rx_ptype;
1676 u64 qword;
1677 u16 i;
1678
1679 do {
1680 struct i40e_rx_buffer *rx_bi;
1681 struct sk_buff *skb;
1682 u16 vlan_tag;
1683 /* return some buffers to hardware, one at a time is too slow */
1684 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1685 i40e_alloc_rx_buffers_1buf(rx_ring, cleaned_count);
1686 cleaned_count = 0;
1687 }
1688
1689 i = rx_ring->next_to_clean;
1690 rx_desc = I40E_RX_DESC(rx_ring, i);
1691 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1692 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1693 I40E_RXD_QW1_STATUS_SHIFT;
1694
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001695 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Mitch Williamsa132af22015-01-24 09:58:35 +00001696 break;
1697
1698 /* This memory barrier is needed to keep us from reading
1699 * any other fields out of the rx_desc until we know the
1700 * DD bit is set.
1701 */
Alexander Duyck67317162015-04-08 18:49:43 -07001702 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001703
1704 if (i40e_rx_is_programming_status(qword)) {
1705 i40e_clean_programming_status(rx_ring, rx_desc);
1706 I40E_RX_INCREMENT(rx_ring, i);
1707 continue;
1708 }
1709 rx_bi = &rx_ring->rx_bi[i];
1710 skb = rx_bi->skb;
1711 prefetch(skb->data);
1712
1713 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1714 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1715
1716 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1717 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001718 rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
Mitch Williamsa132af22015-01-24 09:58:35 +00001719
1720 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1721 I40E_RXD_QW1_PTYPE_SHIFT;
1722 rx_bi->skb = NULL;
1723 cleaned_count++;
1724
1725 /* Get the header and possibly the whole packet
1726 * If this is an skb from previous receive dma will be 0
1727 */
1728 skb_put(skb, rx_packet_len);
1729 dma_unmap_single(rx_ring->dev, rx_bi->dma, rx_ring->rx_buf_len,
1730 DMA_FROM_DEVICE);
1731 rx_bi->dma = 0;
1732
1733 I40E_RX_INCREMENT(rx_ring, i);
1734
1735 if (unlikely(
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001736 !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001737 rx_ring->rx_stats.non_eop_descs++;
1738 continue;
1739 }
1740
1741 /* ERR_MASK will only have valid bits if EOP set */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001742 if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001743 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001744 continue;
1745 }
1746
1747 skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
1748 i40e_ptype_to_hash(rx_ptype));
1749 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1750 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1751 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1752 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1753 rx_ring->last_rx_timestamp = jiffies;
1754 }
1755
1756 /* probably a little skewed due to removing CRC */
1757 total_rx_bytes += skb->len;
1758 total_rx_packets++;
1759
1760 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1761
1762 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1763
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001764 vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
Mitch Williamsa132af22015-01-24 09:58:35 +00001765 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1766 : 0;
1767#ifdef I40E_FCOE
1768 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1769 dev_kfree_skb_any(skb);
1770 continue;
1771 }
1772#endif
1773 i40e_receive_skb(rx_ring, skb, vlan_tag);
1774
Mitch Williamsa132af22015-01-24 09:58:35 +00001775 rx_desc->wb.qword1.status_error_len = 0;
1776 } while (likely(total_rx_packets < budget));
1777
1778 u64_stats_update_begin(&rx_ring->syncp);
1779 rx_ring->stats.packets += total_rx_packets;
1780 rx_ring->stats.bytes += total_rx_bytes;
1781 u64_stats_update_end(&rx_ring->syncp);
1782 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1783 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1784
1785 return total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001786}
1787
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001788static u32 i40e_buildreg_itr(const int type, const u16 itr)
1789{
1790 u32 val;
1791
1792 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1793 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
1794 (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
1795 (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
1796
1797 return val;
1798}
1799
1800/* a small macro to shorten up some long lines */
1801#define INTREG I40E_PFINT_DYN_CTLN
1802
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001803/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001804 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
1805 * @vsi: the VSI we care about
1806 * @q_vector: q_vector for which itr is being updated and interrupt enabled
1807 *
1808 **/
1809static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
1810 struct i40e_q_vector *q_vector)
1811{
1812 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001813 bool rx = false, tx = false;
1814 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001815 int vector;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001816
1817 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001818
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001819 /* avoid dynamic calculation if in countdown mode OR if
1820 * all dynamic is disabled
1821 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001822 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
1823
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001824 if (q_vector->itr_countdown > 0 ||
1825 (!ITR_IS_DYNAMIC(vsi->rx_itr_setting) &&
1826 !ITR_IS_DYNAMIC(vsi->tx_itr_setting))) {
1827 goto enable_int;
1828 }
1829
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001830 if (ITR_IS_DYNAMIC(vsi->rx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001831 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
1832 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001833 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001834
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001835 if (ITR_IS_DYNAMIC(vsi->tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001836 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
1837 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001838 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001839
1840 if (rx || tx) {
1841 /* get the higher of the two ITR adjustments and
1842 * use the same value for both ITR registers
1843 * when in adaptive mode (Rx and/or Tx)
1844 */
1845 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
1846
1847 q_vector->tx.itr = q_vector->rx.itr = itr;
1848 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
1849 tx = true;
1850 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
1851 rx = true;
1852 }
1853
1854 /* only need to enable the interrupt once, but need
1855 * to possibly update both ITR values
1856 */
1857 if (rx) {
1858 /* set the INTENA_MSK_MASK so that this first write
1859 * won't actually enable the interrupt, instead just
1860 * updating the ITR (it's bit 31 PF and VF)
1861 */
1862 rxval |= BIT(31);
1863 /* don't check _DOWN because interrupt isn't being enabled */
1864 wr32(hw, INTREG(vector - 1), rxval);
1865 }
1866
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001867enable_int:
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001868 if (!test_bit(__I40E_DOWN, &vsi->state))
1869 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001870
1871 if (q_vector->itr_countdown)
1872 q_vector->itr_countdown--;
1873 else
1874 q_vector->itr_countdown = ITR_COUNTDOWN_START;
1875
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001876}
1877
1878/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001879 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
1880 * @napi: napi struct with our devices info in it
1881 * @budget: amount of work driver is allowed to do this pass, in packets
1882 *
1883 * This function will clean all queues associated with a q_vector.
1884 *
1885 * Returns the amount of work done
1886 **/
1887int i40e_napi_poll(struct napi_struct *napi, int budget)
1888{
1889 struct i40e_q_vector *q_vector =
1890 container_of(napi, struct i40e_q_vector, napi);
1891 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001892 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001893 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001894 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001895 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001896 int work_done = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001897
1898 if (test_bit(__I40E_DOWN, &vsi->state)) {
1899 napi_complete(napi);
1900 return 0;
1901 }
1902
Kiran Patil9c6c1252015-11-06 15:26:02 -08001903 /* Clear hung_detected bit */
1904 clear_bit(I40E_Q_VECTOR_HUNG_DETECT, &q_vector->hung_detected);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001905 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001906 * budget and be more aggressive about cleaning up the Tx descriptors.
1907 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001908 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001909 clean_complete &= i40e_clean_tx_irq(ring, vsi->work_limit);
Mitch Williams44cdb792015-11-06 15:26:11 -08001910 arm_wb = arm_wb || ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04001911 ring->arm_wb = false;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001912 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001913
Alexander Duyckc67cace2015-09-24 09:04:26 -07001914 /* Handle case where we are called by netpoll with a budget of 0 */
1915 if (budget <= 0)
1916 goto tx_only;
1917
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001918 /* We attempt to distribute budget to each Rx queue fairly, but don't
1919 * allow the budget to go below 1 because that would exit polling early.
1920 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001921 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001922
Mitch Williamsa132af22015-01-24 09:58:35 +00001923 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001924 int cleaned;
1925
Mitch Williamsa132af22015-01-24 09:58:35 +00001926 if (ring_is_ps_enabled(ring))
1927 cleaned = i40e_clean_rx_irq_ps(ring, budget_per_ring);
1928 else
1929 cleaned = i40e_clean_rx_irq_1buf(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001930
1931 work_done += cleaned;
Mitch Williamsa132af22015-01-24 09:58:35 +00001932 /* if we didn't clean as many as budgeted, we must be done */
1933 clean_complete &= (budget_per_ring != cleaned);
1934 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001935
1936 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001937 if (!clean_complete) {
Alexander Duyckc67cace2015-09-24 09:04:26 -07001938tx_only:
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04001939 if (arm_wb) {
1940 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001941 i40e_force_wb(vsi, q_vector);
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04001942 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001943 return budget;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001944 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001945
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04001946 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
1947 q_vector->arm_wb_state = false;
1948
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001949 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001950 napi_complete_done(napi, work_done);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001951 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
1952 i40e_update_enable_itr(vsi, q_vector);
1953 } else { /* Legacy mode */
1954 struct i40e_hw *hw = &vsi->back->hw;
1955 /* We re-enable the queue 0 cause, but
1956 * don't worry about dynamic_enable
1957 * because we left it on for the other
1958 * possible interrupts during napi
1959 */
1960 u32 qval = rd32(hw, I40E_QINT_RQCTL(0)) |
1961 I40E_QINT_RQCTL_CAUSE_ENA_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001962
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001963 wr32(hw, I40E_QINT_RQCTL(0), qval);
1964 qval = rd32(hw, I40E_QINT_TQCTL(0)) |
1965 I40E_QINT_TQCTL_CAUSE_ENA_MASK;
1966 wr32(hw, I40E_QINT_TQCTL(0), qval);
1967 i40e_irq_dynamic_enable_icr0(vsi->back);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001968 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001969 return 0;
1970}
1971
1972/**
1973 * i40e_atr - Add a Flow Director ATR filter
1974 * @tx_ring: ring to add programming descriptor to
1975 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001976 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001977 * @protocol: wire protocol
1978 **/
1979static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001980 u32 tx_flags, __be16 protocol)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001981{
1982 struct i40e_filter_program_desc *fdir_desc;
1983 struct i40e_pf *pf = tx_ring->vsi->back;
1984 union {
1985 unsigned char *network;
1986 struct iphdr *ipv4;
1987 struct ipv6hdr *ipv6;
1988 } hdr;
1989 struct tcphdr *th;
1990 unsigned int hlen;
1991 u32 flex_ptype, dtype_cmd;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00001992 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001993
1994 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08001995 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001996 return;
1997
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00001998 if ((pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
1999 return;
2000
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002001 /* if sampling is disabled do nothing */
2002 if (!tx_ring->atr_sample_rate)
2003 return;
2004
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002005 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002006 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002007
2008 if (!(tx_flags & I40E_TX_FLAGS_VXLAN_TUNNEL)) {
2009 /* snag network header to get L4 type and address */
2010 hdr.network = skb_network_header(skb);
2011
2012 /* Currently only IPv4/IPv6 with TCP is supported
2013 * access ihl as u8 to avoid unaligned access on ia64
2014 */
2015 if (tx_flags & I40E_TX_FLAGS_IPV4)
2016 hlen = (hdr.network[0] & 0x0F) << 2;
2017 else if (protocol == htons(ETH_P_IPV6))
2018 hlen = sizeof(struct ipv6hdr);
2019 else
2020 return;
2021 } else {
2022 hdr.network = skb_inner_network_header(skb);
2023 hlen = skb_inner_network_header_len(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002024 }
2025
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002026 /* Currently only IPv4/IPv6 with TCP is supported
2027 * Note: tx_flags gets modified to reflect inner protocols in
2028 * tx_enable_csum function if encap is enabled.
2029 */
2030 if ((tx_flags & I40E_TX_FLAGS_IPV4) &&
2031 (hdr.ipv4->protocol != IPPROTO_TCP))
2032 return;
2033 else if ((tx_flags & I40E_TX_FLAGS_IPV6) &&
2034 (hdr.ipv6->nexthdr != IPPROTO_TCP))
2035 return;
2036
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002037 th = (struct tcphdr *)(hdr.network + hlen);
2038
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002039 /* Due to lack of space, no more new filters can be programmed */
2040 if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
2041 return;
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002042 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) {
2043 /* HW ATR eviction will take care of removing filters on FIN
2044 * and RST packets.
2045 */
2046 if (th->fin || th->rst)
2047 return;
2048 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002049
2050 tx_ring->atr_count++;
2051
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002052 /* sample on all syn/fin/rst packets or once every atr sample rate */
2053 if (!th->fin &&
2054 !th->syn &&
2055 !th->rst &&
2056 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002057 return;
2058
2059 tx_ring->atr_count = 0;
2060
2061 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002062 i = tx_ring->next_to_use;
2063 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2064
2065 i++;
2066 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002067
2068 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2069 I40E_TXD_FLTR_QW0_QINDEX_MASK;
2070 flex_ptype |= (protocol == htons(ETH_P_IP)) ?
2071 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2072 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2073 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2074 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2075
2076 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2077
2078 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2079
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002080 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002081 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2082 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2083 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2084 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2085
2086 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2087 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2088
2089 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2090 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2091
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002092 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002093 if (!(tx_flags & I40E_TX_FLAGS_VXLAN_TUNNEL))
2094 dtype_cmd |=
2095 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2096 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2097 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2098 else
2099 dtype_cmd |=
2100 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2101 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2102 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002103
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002104 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)
2105 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2106
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002107 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002108 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002109 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002110 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002111}
2112
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002113/**
2114 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2115 * @skb: send buffer
2116 * @tx_ring: ring to send buffer on
2117 * @flags: the tx flags to be set
2118 *
2119 * Checks the skb and set up correspondingly several generic transmit flags
2120 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2121 *
2122 * Returns error code indicate the frame should be dropped upon error and the
2123 * otherwise returns 0 to indicate the flags has been set properly.
2124 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002125#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002126inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002127 struct i40e_ring *tx_ring,
2128 u32 *flags)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002129#else
2130static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2131 struct i40e_ring *tx_ring,
2132 u32 *flags)
Vasu Dev38e00432014-08-01 13:27:03 -07002133#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002134{
2135 __be16 protocol = skb->protocol;
2136 u32 tx_flags = 0;
2137
Greg Rose31eaacc2015-03-31 00:45:03 -07002138 if (protocol == htons(ETH_P_8021Q) &&
2139 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2140 /* When HW VLAN acceleration is turned off by the user the
2141 * stack sets the protocol to 8021q so that the driver
2142 * can take any steps required to support the SW only
2143 * VLAN handling. In our case the driver doesn't need
2144 * to take any further steps so just set the protocol
2145 * to the encapsulated ethertype.
2146 */
2147 skb->protocol = vlan_get_protocol(skb);
2148 goto out;
2149 }
2150
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002151 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002152 if (skb_vlan_tag_present(skb)) {
2153 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002154 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2155 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002156 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002157 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002158
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002159 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2160 if (!vhdr)
2161 return -EINVAL;
2162
2163 protocol = vhdr->h_vlan_encapsulated_proto;
2164 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2165 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2166 }
2167
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002168 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2169 goto out;
2170
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002171 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002172 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2173 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002174 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2175 tx_flags |= (skb->priority & 0x7) <<
2176 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2177 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2178 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002179 int rc;
2180
2181 rc = skb_cow_head(skb, 0);
2182 if (rc < 0)
2183 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002184 vhdr = (struct vlan_ethhdr *)skb->data;
2185 vhdr->h_vlan_TCI = htons(tx_flags >>
2186 I40E_TX_FLAGS_VLAN_SHIFT);
2187 } else {
2188 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2189 }
2190 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002191
2192out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002193 *flags = tx_flags;
2194 return 0;
2195}
2196
2197/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002198 * i40e_tso - set up the tso context descriptor
2199 * @tx_ring: ptr to the ring to send
2200 * @skb: ptr to the skb we're sending
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002201 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002202 * @cd_type_cmd_tso_mss: Quad Word 1
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002203 *
2204 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2205 **/
2206static int i40e_tso(struct i40e_ring *tx_ring, struct sk_buff *skb,
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002207 u8 *hdr_len, u64 *cd_type_cmd_tso_mss)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002208{
2209 u32 cd_cmd, cd_tso_len, cd_mss;
Francois Romieudd225bc2014-03-30 03:14:48 +00002210 struct ipv6hdr *ipv6h;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002211 struct tcphdr *tcph;
2212 struct iphdr *iph;
2213 u32 l4len;
2214 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002215
2216 if (!skb_is_gso(skb))
2217 return 0;
2218
Francois Romieudd225bc2014-03-30 03:14:48 +00002219 err = skb_cow_head(skb, 0);
2220 if (err < 0)
2221 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002222
Anjali Singhaidf230752014-12-19 02:58:16 +00002223 iph = skb->encapsulation ? inner_ip_hdr(skb) : ip_hdr(skb);
2224 ipv6h = skb->encapsulation ? inner_ipv6_hdr(skb) : ipv6_hdr(skb);
2225
2226 if (iph->version == 4) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002227 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2228 iph->tot_len = 0;
2229 iph->check = 0;
2230 tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
2231 0, IPPROTO_TCP, 0);
Anjali Singhaidf230752014-12-19 02:58:16 +00002232 } else if (ipv6h->version == 6) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002233 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2234 ipv6h->payload_len = 0;
2235 tcph->check = ~csum_ipv6_magic(&ipv6h->saddr, &ipv6h->daddr,
2236 0, IPPROTO_TCP, 0);
2237 }
2238
2239 l4len = skb->encapsulation ? inner_tcp_hdrlen(skb) : tcp_hdrlen(skb);
2240 *hdr_len = (skb->encapsulation
2241 ? (skb_inner_transport_header(skb) - skb->data)
2242 : skb_transport_offset(skb)) + l4len;
2243
2244 /* find the field values */
2245 cd_cmd = I40E_TX_CTX_DESC_TSO;
2246 cd_tso_len = skb->len - *hdr_len;
2247 cd_mss = skb_shinfo(skb)->gso_size;
Mitch Williams829af3a2013-12-18 13:46:00 +00002248 *cd_type_cmd_tso_mss |= ((u64)cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2249 ((u64)cd_tso_len <<
2250 I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2251 ((u64)cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002252 return 1;
2253}
2254
2255/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002256 * i40e_tsyn - set up the tsyn context descriptor
2257 * @tx_ring: ptr to the ring to send
2258 * @skb: ptr to the skb we're sending
2259 * @tx_flags: the collected send information
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002260 * @cd_type_cmd_tso_mss: Quad Word 1
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002261 *
2262 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2263 **/
2264static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2265 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2266{
2267 struct i40e_pf *pf;
2268
2269 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2270 return 0;
2271
2272 /* Tx timestamps cannot be sampled when doing TSO */
2273 if (tx_flags & I40E_TX_FLAGS_TSO)
2274 return 0;
2275
2276 /* only timestamp the outbound packet if the user has requested it and
2277 * we are not already transmitting a packet to be timestamped
2278 */
2279 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002280 if (!(pf->flags & I40E_FLAG_PTP))
2281 return 0;
2282
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002283 if (pf->ptp_tx &&
2284 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002285 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2286 pf->ptp_tx_skb = skb_get(skb);
2287 } else {
2288 return 0;
2289 }
2290
2291 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2292 I40E_TXD_CTX_QW1_CMD_SHIFT;
2293
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002294 return 1;
2295}
2296
2297/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002298 * i40e_tx_enable_csum - Enable Tx checksum offloads
2299 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002300 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002301 * @td_cmd: Tx descriptor command bits to set
2302 * @td_offset: Tx descriptor header offsets to set
Jean Sacren554f4542015-10-13 01:06:28 -06002303 * @tx_ring: Tx descriptor ring
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002304 * @cd_tunneling: ptr to context desc bits
2305 **/
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002306static void i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002307 u32 *td_cmd, u32 *td_offset,
2308 struct i40e_ring *tx_ring,
2309 u32 *cd_tunneling)
2310{
2311 struct ipv6hdr *this_ipv6_hdr;
2312 unsigned int this_tcp_hdrlen;
2313 struct iphdr *this_ip_hdr;
2314 u32 network_hdr_len;
2315 u8 l4_hdr = 0;
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04002316 struct udphdr *oudph;
2317 struct iphdr *oiph;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002318 u32 l4_tunnel = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002319
2320 if (skb->encapsulation) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002321 switch (ip_hdr(skb)->protocol) {
2322 case IPPROTO_UDP:
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04002323 oudph = udp_hdr(skb);
2324 oiph = ip_hdr(skb);
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002325 l4_tunnel = I40E_TXD_CTX_UDP_TUNNELING;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002326 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002327 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002328 case IPPROTO_GRE:
2329 l4_tunnel = I40E_TXD_CTX_GRE_TUNNELING;
2330 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002331 default:
2332 return;
2333 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002334 network_hdr_len = skb_inner_network_header_len(skb);
2335 this_ip_hdr = inner_ip_hdr(skb);
2336 this_ipv6_hdr = inner_ipv6_hdr(skb);
2337 this_tcp_hdrlen = inner_tcp_hdrlen(skb);
2338
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002339 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
2340 if (*tx_flags & I40E_TX_FLAGS_TSO) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002341 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV4;
2342 ip_hdr(skb)->check = 0;
2343 } else {
2344 *cd_tunneling |=
2345 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2346 }
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002347 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Anjali Singhaidf230752014-12-19 02:58:16 +00002348 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV6;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002349 if (*tx_flags & I40E_TX_FLAGS_TSO)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002350 ip_hdr(skb)->check = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002351 }
2352
2353 /* Now set the ctx descriptor fields */
2354 *cd_tunneling |= (skb_network_header_len(skb) >> 2) <<
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002355 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT |
2356 l4_tunnel |
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002357 ((skb_inner_network_offset(skb) -
2358 skb_transport_offset(skb)) >> 1) <<
2359 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
Anjali Singhaidf230752014-12-19 02:58:16 +00002360 if (this_ip_hdr->version == 6) {
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002361 *tx_flags &= ~I40E_TX_FLAGS_IPV4;
2362 *tx_flags |= I40E_TX_FLAGS_IPV6;
Anjali Singhaidf230752014-12-19 02:58:16 +00002363 }
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04002364 if ((tx_ring->flags & I40E_TXR_FLAGS_OUTER_UDP_CSUM) &&
2365 (l4_tunnel == I40E_TXD_CTX_UDP_TUNNELING) &&
2366 (*cd_tunneling & I40E_TXD_CTX_QW0_EXT_IP_MASK)) {
2367 oudph->check = ~csum_tcpudp_magic(oiph->saddr,
2368 oiph->daddr,
2369 (skb->len - skb_transport_offset(skb)),
2370 IPPROTO_UDP, 0);
2371 *cd_tunneling |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
2372 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002373 } else {
2374 network_hdr_len = skb_network_header_len(skb);
2375 this_ip_hdr = ip_hdr(skb);
2376 this_ipv6_hdr = ipv6_hdr(skb);
2377 this_tcp_hdrlen = tcp_hdrlen(skb);
2378 }
2379
2380 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002381 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002382 l4_hdr = this_ip_hdr->protocol;
2383 /* the stack computes the IP header already, the only time we
2384 * need the hardware to recompute it is in the case of TSO.
2385 */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002386 if (*tx_flags & I40E_TX_FLAGS_TSO) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002387 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4_CSUM;
2388 this_ip_hdr->check = 0;
2389 } else {
2390 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4;
2391 }
2392 /* Now set the td_offset for IP header length */
2393 *td_offset = (network_hdr_len >> 2) <<
2394 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002395 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002396 l4_hdr = this_ipv6_hdr->nexthdr;
2397 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
2398 /* Now set the td_offset for IP header length */
2399 *td_offset = (network_hdr_len >> 2) <<
2400 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
2401 }
2402 /* words in MACLEN + dwords in IPLEN + dwords in L4Len */
2403 *td_offset |= (skb_network_offset(skb) >> 1) <<
2404 I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2405
2406 /* Enable L4 checksum offloads */
2407 switch (l4_hdr) {
2408 case IPPROTO_TCP:
2409 /* enable checksum offloads */
2410 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2411 *td_offset |= (this_tcp_hdrlen >> 2) <<
2412 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2413 break;
2414 case IPPROTO_SCTP:
2415 /* enable SCTP checksum offload */
2416 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2417 *td_offset |= (sizeof(struct sctphdr) >> 2) <<
2418 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2419 break;
2420 case IPPROTO_UDP:
2421 /* enable UDP checksum offload */
2422 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2423 *td_offset |= (sizeof(struct udphdr) >> 2) <<
2424 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2425 break;
2426 default:
2427 break;
2428 }
2429}
2430
2431/**
2432 * i40e_create_tx_ctx Build the Tx context descriptor
2433 * @tx_ring: ring to create the descriptor on
2434 * @cd_type_cmd_tso_mss: Quad Word 1
2435 * @cd_tunneling: Quad Word 0 - bits 0-31
2436 * @cd_l2tag2: Quad Word 0 - bits 32-63
2437 **/
2438static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2439 const u64 cd_type_cmd_tso_mss,
2440 const u32 cd_tunneling, const u32 cd_l2tag2)
2441{
2442 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002443 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002444
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002445 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2446 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002447 return;
2448
2449 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002450 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2451
2452 i++;
2453 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002454
2455 /* cpu_to_le32 and assign to struct fields */
2456 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2457 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002458 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002459 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2460}
2461
2462/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002463 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2464 * @tx_ring: the ring to be checked
2465 * @size: the size buffer we want to assure is available
2466 *
2467 * Returns -EBUSY if a stop is needed, else 0
2468 **/
2469static inline int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2470{
2471 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2472 /* Memory barrier before checking head and tail */
2473 smp_mb();
2474
2475 /* Check again in a case another CPU has just made room available. */
2476 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2477 return -EBUSY;
2478
2479 /* A reprieve! - use start_queue because it doesn't call schedule */
2480 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2481 ++tx_ring->tx_stats.restart_queue;
2482 return 0;
2483}
2484
2485/**
2486 * i40e_maybe_stop_tx - 1st level check for tx stop conditions
2487 * @tx_ring: the ring to be checked
2488 * @size: the size buffer we want to assure is available
2489 *
2490 * Returns 0 if stop is not needed
2491 **/
2492#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002493inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002494#else
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002495static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002496#endif
2497{
2498 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
2499 return 0;
2500 return __i40e_maybe_stop_tx(tx_ring, size);
2501}
2502
2503/**
Anjali Singhai71da6192015-02-21 06:42:35 +00002504 * i40e_chk_linearize - Check if there are more than 8 fragments per packet
2505 * @skb: send buffer
2506 * @tx_flags: collected send information
Anjali Singhai71da6192015-02-21 06:42:35 +00002507 *
2508 * Note: Our HW can't scatter-gather more than 8 fragments to build
2509 * a packet on the wire and so we need to figure out the cases where we
2510 * need to linearize the skb.
2511 **/
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002512static bool i40e_chk_linearize(struct sk_buff *skb, u32 tx_flags)
Anjali Singhai71da6192015-02-21 06:42:35 +00002513{
2514 struct skb_frag_struct *frag;
2515 bool linearize = false;
2516 unsigned int size = 0;
2517 u16 num_frags;
2518 u16 gso_segs;
2519
2520 num_frags = skb_shinfo(skb)->nr_frags;
2521 gso_segs = skb_shinfo(skb)->gso_segs;
2522
2523 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO)) {
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002524 u16 j = 0;
Anjali Singhai71da6192015-02-21 06:42:35 +00002525
2526 if (num_frags < (I40E_MAX_BUFFER_TXD))
2527 goto linearize_chk_done;
2528 /* try the simple math, if we have too many frags per segment */
2529 if (DIV_ROUND_UP((num_frags + gso_segs), gso_segs) >
2530 I40E_MAX_BUFFER_TXD) {
2531 linearize = true;
2532 goto linearize_chk_done;
2533 }
2534 frag = &skb_shinfo(skb)->frags[0];
Anjali Singhai71da6192015-02-21 06:42:35 +00002535 /* we might still have more fragments per segment */
2536 do {
2537 size += skb_frag_size(frag);
2538 frag++; j++;
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002539 if ((size >= skb_shinfo(skb)->gso_size) &&
2540 (j < I40E_MAX_BUFFER_TXD)) {
2541 size = (size % skb_shinfo(skb)->gso_size);
2542 j = (size) ? 1 : 0;
2543 }
Anjali Singhai71da6192015-02-21 06:42:35 +00002544 if (j == I40E_MAX_BUFFER_TXD) {
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002545 linearize = true;
2546 break;
Anjali Singhai71da6192015-02-21 06:42:35 +00002547 }
2548 num_frags--;
2549 } while (num_frags);
2550 } else {
2551 if (num_frags >= I40E_MAX_BUFFER_TXD)
2552 linearize = true;
2553 }
2554
2555linearize_chk_done:
2556 return linearize;
2557}
2558
2559/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002560 * i40e_tx_map - Build the Tx descriptor
2561 * @tx_ring: ring to send buffer on
2562 * @skb: send buffer
2563 * @first: first buffer info buffer to use
2564 * @tx_flags: collected send information
2565 * @hdr_len: size of the packet header
2566 * @td_cmd: the command field in the descriptor
2567 * @td_offset: offset for checksum or crc
2568 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002569#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002570inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002571 struct i40e_tx_buffer *first, u32 tx_flags,
2572 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002573#else
2574static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2575 struct i40e_tx_buffer *first, u32 tx_flags,
2576 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Vasu Dev38e00432014-08-01 13:27:03 -07002577#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002578{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002579 unsigned int data_len = skb->data_len;
2580 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002581 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002582 struct i40e_tx_buffer *tx_bi;
2583 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002584 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002585 u32 td_tag = 0;
2586 dma_addr_t dma;
2587 u16 gso_segs;
Anjali Singhai58044742015-09-25 18:26:13 -07002588 u16 desc_count = 0;
2589 bool tail_bump = true;
2590 bool do_rs = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002591
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002592 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2593 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2594 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2595 I40E_TX_FLAGS_VLAN_SHIFT;
2596 }
2597
Alexander Duycka5e9c572013-09-28 06:00:27 +00002598 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
2599 gso_segs = skb_shinfo(skb)->gso_segs;
2600 else
2601 gso_segs = 1;
2602
2603 /* multiply data chunks by size of headers */
2604 first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
2605 first->gso_segs = gso_segs;
2606 first->skb = skb;
2607 first->tx_flags = tx_flags;
2608
2609 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2610
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002611 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002612 tx_bi = first;
2613
2614 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
2615 if (dma_mapping_error(tx_ring->dev, dma))
2616 goto dma_error;
2617
2618 /* record length, and DMA address */
2619 dma_unmap_len_set(tx_bi, len, size);
2620 dma_unmap_addr_set(tx_bi, dma, dma);
2621
2622 tx_desc->buffer_addr = cpu_to_le64(dma);
2623
2624 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002625 tx_desc->cmd_type_offset_bsz =
2626 build_ctob(td_cmd, td_offset,
2627 I40E_MAX_DATA_PER_TXD, td_tag);
2628
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002629 tx_desc++;
2630 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002631 desc_count++;
2632
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002633 if (i == tx_ring->count) {
2634 tx_desc = I40E_TX_DESC(tx_ring, 0);
2635 i = 0;
2636 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002637
2638 dma += I40E_MAX_DATA_PER_TXD;
2639 size -= I40E_MAX_DATA_PER_TXD;
2640
2641 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002642 }
2643
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002644 if (likely(!data_len))
2645 break;
2646
Alexander Duycka5e9c572013-09-28 06:00:27 +00002647 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2648 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002649
2650 tx_desc++;
2651 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002652 desc_count++;
2653
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002654 if (i == tx_ring->count) {
2655 tx_desc = I40E_TX_DESC(tx_ring, 0);
2656 i = 0;
2657 }
2658
Alexander Duycka5e9c572013-09-28 06:00:27 +00002659 size = skb_frag_size(frag);
2660 data_len -= size;
2661
2662 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2663 DMA_TO_DEVICE);
2664
2665 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002666 }
2667
Alexander Duycka5e9c572013-09-28 06:00:27 +00002668 /* set next_to_watch value indicating a packet is present */
2669 first->next_to_watch = tx_desc;
2670
2671 i++;
2672 if (i == tx_ring->count)
2673 i = 0;
2674
2675 tx_ring->next_to_use = i;
2676
Anjali Singhai58044742015-09-25 18:26:13 -07002677 netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
2678 tx_ring->queue_index),
2679 first->bytecount);
Eric Dumazet4567dc12014-10-07 13:30:23 -07002680 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai58044742015-09-25 18:26:13 -07002681
2682 /* Algorithm to optimize tail and RS bit setting:
2683 * if xmit_more is supported
2684 * if xmit_more is true
2685 * do not update tail and do not mark RS bit.
2686 * if xmit_more is false and last xmit_more was false
2687 * if every packet spanned less than 4 desc
2688 * then set RS bit on 4th packet and update tail
2689 * on every packet
2690 * else
2691 * update tail and set RS bit on every packet.
2692 * if xmit_more is false and last_xmit_more was true
2693 * update tail and set RS bit.
2694 *
2695 * Optimization: wmb to be issued only in case of tail update.
2696 * Also optimize the Descriptor WB path for RS bit with the same
2697 * algorithm.
2698 *
2699 * Note: If there are less than 4 packets
2700 * pending and interrupts were disabled the service task will
2701 * trigger a force WB.
2702 */
2703 if (skb->xmit_more &&
2704 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2705 tx_ring->queue_index))) {
2706 tx_ring->flags |= I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2707 tail_bump = false;
2708 } else if (!skb->xmit_more &&
2709 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2710 tx_ring->queue_index)) &&
2711 (!(tx_ring->flags & I40E_TXR_FLAGS_LAST_XMIT_MORE_SET)) &&
2712 (tx_ring->packet_stride < WB_STRIDE) &&
2713 (desc_count < WB_STRIDE)) {
2714 tx_ring->packet_stride++;
2715 } else {
2716 tx_ring->packet_stride = 0;
2717 tx_ring->flags &= ~I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2718 do_rs = true;
2719 }
2720 if (do_rs)
2721 tx_ring->packet_stride = 0;
2722
2723 tx_desc->cmd_type_offset_bsz =
2724 build_ctob(td_cmd, td_offset, size, td_tag) |
2725 cpu_to_le64((u64)(do_rs ? I40E_TXD_CMD :
2726 I40E_TX_DESC_CMD_EOP) <<
2727 I40E_TXD_QW1_CMD_SHIFT);
2728
Alexander Duycka5e9c572013-09-28 06:00:27 +00002729 /* notify HW of packet */
Anjali Singhai58044742015-09-25 18:26:13 -07002730 if (!tail_bump)
Jesse Brandeburg489ce7a2015-04-27 14:57:08 -04002731 prefetchw(tx_desc + 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002732
Anjali Singhai58044742015-09-25 18:26:13 -07002733 if (tail_bump) {
2734 /* Force memory writes to complete before letting h/w
2735 * know there are new descriptors to fetch. (Only
2736 * applicable for weak-ordered memory model archs,
2737 * such as IA-64).
2738 */
2739 wmb();
2740 writel(i, tx_ring->tail);
2741 }
2742
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002743 return;
2744
2745dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00002746 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002747
2748 /* clear dma mappings for failed tx_bi map */
2749 for (;;) {
2750 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00002751 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002752 if (tx_bi == first)
2753 break;
2754 if (i == 0)
2755 i = tx_ring->count;
2756 i--;
2757 }
2758
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002759 tx_ring->next_to_use = i;
2760}
2761
2762/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002763 * i40e_xmit_descriptor_count - calculate number of tx descriptors needed
2764 * @skb: send buffer
2765 * @tx_ring: ring to send buffer on
2766 *
2767 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
2768 * there is not enough descriptors available in this ring since we need at least
2769 * one descriptor.
2770 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002771#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002772inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002773 struct i40e_ring *tx_ring)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002774#else
2775static inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
2776 struct i40e_ring *tx_ring)
Vasu Dev38e00432014-08-01 13:27:03 -07002777#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002778{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002779 unsigned int f;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002780 int count = 0;
2781
2782 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2783 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002784 * + 4 desc gap to avoid the cache line where head is,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002785 * + 1 desc for context descriptor,
2786 * otherwise try next time
2787 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002788 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
2789 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Jesse Brandeburg980093e2014-05-10 04:49:12 +00002790
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002791 count += TXD_USE_COUNT(skb_headlen(skb));
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002792 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002793 tx_ring->tx_stats.tx_busy++;
2794 return 0;
2795 }
2796 return count;
2797}
2798
2799/**
2800 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2801 * @skb: send buffer
2802 * @tx_ring: ring to send buffer on
2803 *
2804 * Returns NETDEV_TX_OK if sent, else an error code
2805 **/
2806static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2807 struct i40e_ring *tx_ring)
2808{
2809 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2810 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2811 struct i40e_tx_buffer *first;
2812 u32 td_offset = 0;
2813 u32 tx_flags = 0;
2814 __be16 protocol;
2815 u32 td_cmd = 0;
2816 u8 hdr_len = 0;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002817 int tsyn;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002818 int tso;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002819
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04002820 /* prefetch the data, we'll need it later */
2821 prefetch(skb->data);
2822
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002823 if (0 == i40e_xmit_descriptor_count(skb, tx_ring))
2824 return NETDEV_TX_BUSY;
2825
2826 /* prepare the xmit flags */
2827 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
2828 goto out_drop;
2829
2830 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04002831 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002832
2833 /* record the location of the first descriptor for this packet */
2834 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2835
2836 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002837 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002838 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002839 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002840 tx_flags |= I40E_TX_FLAGS_IPV6;
2841
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002842 tso = i40e_tso(tx_ring, skb, &hdr_len, &cd_type_cmd_tso_mss);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002843
2844 if (tso < 0)
2845 goto out_drop;
2846 else if (tso)
2847 tx_flags |= I40E_TX_FLAGS_TSO;
2848
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002849 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
2850
2851 if (tsyn)
2852 tx_flags |= I40E_TX_FLAGS_TSYN;
2853
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -04002854 if (i40e_chk_linearize(skb, tx_flags)) {
Anjali Singhai71da6192015-02-21 06:42:35 +00002855 if (skb_linearize(skb))
2856 goto out_drop;
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -04002857 tx_ring->tx_stats.tx_linearize++;
2858 }
Jakub Kicinski259afec2014-03-15 14:55:37 +00002859 skb_tx_timestamp(skb);
2860
Alexander Duyckb1941302013-09-28 06:00:32 +00002861 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002862 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2863
Alexander Duyckb1941302013-09-28 06:00:32 +00002864 /* Always offload the checksum, since it's in the data descriptor */
2865 if (skb->ip_summed == CHECKSUM_PARTIAL) {
2866 tx_flags |= I40E_TX_FLAGS_CSUM;
2867
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002868 i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002869 tx_ring, &cd_tunneling);
Alexander Duyckb1941302013-09-28 06:00:32 +00002870 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002871
2872 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2873 cd_tunneling, cd_l2tag2);
2874
2875 /* Add Flow Director ATR if it's enabled.
2876 *
2877 * NOTE: this must always be directly before the data descriptor.
2878 */
2879 i40e_atr(tx_ring, skb, tx_flags, protocol);
2880
2881 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2882 td_cmd, td_offset);
2883
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002884 return NETDEV_TX_OK;
2885
2886out_drop:
2887 dev_kfree_skb_any(skb);
2888 return NETDEV_TX_OK;
2889}
2890
2891/**
2892 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2893 * @skb: send buffer
2894 * @netdev: network interface device structure
2895 *
2896 * Returns NETDEV_TX_OK if sent, else an error code
2897 **/
2898netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2899{
2900 struct i40e_netdev_priv *np = netdev_priv(netdev);
2901 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e152013-09-28 06:00:58 +00002902 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002903
2904 /* hardware can't handle really short frames, hardware padding works
2905 * beyond this point
2906 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08002907 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
2908 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002909
2910 return i40e_xmit_frame_ring(skb, tx_ring);
2911}