Jeff Kirsher | ae06c70 | 2018-03-22 10:08:48 -0700 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
Carolyn Wyborny | e52c0f9 | 2014-04-11 01:46:06 +0000 | [diff] [blame] | 2 | /* Intel(R) Gigabit Ethernet Linux driver |
| 3 | * Copyright(c) 2007-2014 Intel Corporation. |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify it |
| 6 | * under the terms and conditions of the GNU General Public License, |
| 7 | * version 2, as published by the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along with |
| 15 | * this program; if not, see <http://www.gnu.org/licenses/>. |
| 16 | * |
| 17 | * The full GNU General Public License is included in this distribution in |
| 18 | * the file called "COPYING". |
| 19 | * |
| 20 | * Contact Information: |
| 21 | * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> |
| 22 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 23 | */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 24 | |
| 25 | #ifndef _E1000_82575_H_ |
| 26 | #define _E1000_82575_H_ |
| 27 | |
Joe Perches | 5ccc921 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 28 | void igb_shutdown_serdes_link_82575(struct e1000_hw *hw); |
| 29 | void igb_power_up_serdes_link_82575(struct e1000_hw *hw); |
| 30 | void igb_power_down_phy_copper_82575(struct e1000_hw *hw); |
| 31 | void igb_rx_fifo_flush_82575(struct e1000_hw *hw); |
| 32 | s32 igb_read_i2c_byte(struct e1000_hw *hw, u8 byte_offset, u8 dev_addr, |
| 33 | u8 *data); |
| 34 | s32 igb_write_i2c_byte(struct e1000_hw *hw, u8 byte_offset, u8 dev_addr, |
| 35 | u8 data); |
Alexander Duyck | 662d720 | 2008-06-27 11:00:29 -0700 | [diff] [blame] | 36 | |
Alexander Duyck | 099e1cb | 2009-07-23 18:07:40 +0000 | [diff] [blame] | 37 | #define ID_LED_DEFAULT_82575_SERDES ((ID_LED_DEF1_DEF2 << 12) | \ |
Carolyn Wyborny | 9005df3 | 2014-04-11 01:45:34 +0000 | [diff] [blame] | 38 | (ID_LED_DEF1_DEF2 << 8) | \ |
| 39 | (ID_LED_DEF1_DEF2 << 4) | \ |
| 40 | (ID_LED_OFF1_ON2)) |
Alexander Duyck | 099e1cb | 2009-07-23 18:07:40 +0000 | [diff] [blame] | 41 | |
Alexander Duyck | d2ba2ed | 2010-03-22 14:08:06 +0000 | [diff] [blame] | 42 | #define E1000_RAR_ENTRIES_82575 16 |
| 43 | #define E1000_RAR_ENTRIES_82576 24 |
| 44 | #define E1000_RAR_ENTRIES_82580 24 |
| 45 | #define E1000_RAR_ENTRIES_I350 32 |
Alexander Duyck | bb2ac47 | 2009-11-19 12:42:01 +0000 | [diff] [blame] | 46 | |
| 47 | #define E1000_SW_SYNCH_MB 0x00000100 |
| 48 | #define E1000_STAT_DEV_RST_SET 0x00100000 |
| 49 | #define E1000_CTRL_DEV_RST 0x20000000 |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 50 | |
| 51 | /* SRRCTL bit definitions */ |
| 52 | #define E1000_SRRCTL_BSIZEPKT_SHIFT 10 /* Shift _right_ */ |
| 53 | #define E1000_SRRCTL_BSIZEHDRSIZE_SHIFT 2 /* Shift _left_ */ |
| 54 | #define E1000_SRRCTL_DESCTYPE_ADV_ONEBUF 0x02000000 |
| 55 | #define E1000_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS 0x0A000000 |
Alexander Duyck | e173952 | 2009-02-19 20:39:44 -0800 | [diff] [blame] | 56 | #define E1000_SRRCTL_DROP_EN 0x80000000 |
Nick Nunley | 757b77e | 2010-03-26 11:36:47 +0000 | [diff] [blame] | 57 | #define E1000_SRRCTL_TIMESTAMP 0x40000000 |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 58 | |
Carolyn Wyborny | f96a8a0 | 2012-04-06 23:25:19 +0000 | [diff] [blame] | 59 | |
Todd Fujinaka | c883de9 | 2016-01-11 09:34:50 -0800 | [diff] [blame] | 60 | #define E1000_MRQC_ENABLE_RSS_MQ 0x00000002 |
Alexander Duyck | e173952 | 2009-02-19 20:39:44 -0800 | [diff] [blame] | 61 | #define E1000_MRQC_ENABLE_VMDQ 0x00000003 |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 62 | #define E1000_MRQC_RSS_FIELD_IPV4_UDP 0x00400000 |
Todd Fujinaka | c883de9 | 2016-01-11 09:34:50 -0800 | [diff] [blame] | 63 | #define E1000_MRQC_ENABLE_VMDQ_RSS_MQ 0x00000005 |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 64 | #define E1000_MRQC_RSS_FIELD_IPV6_UDP 0x00800000 |
| 65 | #define E1000_MRQC_RSS_FIELD_IPV6_UDP_EX 0x01000000 |
| 66 | |
| 67 | #define E1000_EICR_TX_QUEUE ( \ |
Carolyn Wyborny | 9005df3 | 2014-04-11 01:45:34 +0000 | [diff] [blame] | 68 | E1000_EICR_TX_QUEUE0 | \ |
| 69 | E1000_EICR_TX_QUEUE1 | \ |
| 70 | E1000_EICR_TX_QUEUE2 | \ |
| 71 | E1000_EICR_TX_QUEUE3) |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 72 | |
| 73 | #define E1000_EICR_RX_QUEUE ( \ |
Carolyn Wyborny | 9005df3 | 2014-04-11 01:45:34 +0000 | [diff] [blame] | 74 | E1000_EICR_RX_QUEUE0 | \ |
| 75 | E1000_EICR_RX_QUEUE1 | \ |
| 76 | E1000_EICR_RX_QUEUE2 | \ |
| 77 | E1000_EICR_RX_QUEUE3) |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 78 | |
Auke Kok | 652fff3 | 2008-06-27 11:00:18 -0700 | [diff] [blame] | 79 | /* Immediate Interrupt Rx (A.K.A. Low Latency Interrupt) */ |
Alexander Duyck | c5b9bd5 | 2009-10-27 23:46:01 +0000 | [diff] [blame] | 80 | #define E1000_IMIREXT_SIZE_BP 0x00001000 /* Packet size bypass */ |
| 81 | #define E1000_IMIREXT_CTRL_BP 0x00080000 /* Bypass check of ctrl bits */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 82 | |
| 83 | /* Receive Descriptor - Advanced */ |
| 84 | union e1000_adv_rx_desc { |
| 85 | struct { |
Al Viro | 6d8126f | 2008-03-16 22:23:24 +0000 | [diff] [blame] | 86 | __le64 pkt_addr; /* Packet buffer address */ |
| 87 | __le64 hdr_addr; /* Header buffer address */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 88 | } read; |
| 89 | struct { |
| 90 | struct { |
| 91 | struct { |
Al Viro | 6d8126f | 2008-03-16 22:23:24 +0000 | [diff] [blame] | 92 | __le16 pkt_info; /* RSS type, Packet type */ |
Carolyn Wyborny | e52c0f9 | 2014-04-11 01:46:06 +0000 | [diff] [blame] | 93 | __le16 hdr_info; /* Split Head, buf len */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 94 | } lo_dword; |
| 95 | union { |
Al Viro | 6d8126f | 2008-03-16 22:23:24 +0000 | [diff] [blame] | 96 | __le32 rss; /* RSS Hash */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 97 | struct { |
Al Viro | 6d8126f | 2008-03-16 22:23:24 +0000 | [diff] [blame] | 98 | __le16 ip_id; /* IP id */ |
| 99 | __le16 csum; /* Packet Checksum */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 100 | } csum_ip; |
| 101 | } hi_dword; |
| 102 | } lower; |
| 103 | struct { |
Al Viro | 6d8126f | 2008-03-16 22:23:24 +0000 | [diff] [blame] | 104 | __le32 status_error; /* ext status/error */ |
| 105 | __le16 length; /* Packet length */ |
| 106 | __le16 vlan; /* VLAN tag */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 107 | } upper; |
| 108 | } wb; /* writeback */ |
| 109 | }; |
| 110 | |
| 111 | #define E1000_RXDADV_HDRBUFLEN_MASK 0x7FE0 |
| 112 | #define E1000_RXDADV_HDRBUFLEN_SHIFT 5 |
Alexander Duyck | c5b9bd5 | 2009-10-27 23:46:01 +0000 | [diff] [blame] | 113 | #define E1000_RXDADV_STAT_TS 0x10000 /* Pkt was time stamped */ |
Nick Nunley | 757b77e | 2010-03-26 11:36:47 +0000 | [diff] [blame] | 114 | #define E1000_RXDADV_STAT_TSIP 0x08000 /* timestamp in packet */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 115 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 116 | /* Transmit Descriptor - Advanced */ |
| 117 | union e1000_adv_tx_desc { |
| 118 | struct { |
Al Viro | 6d8126f | 2008-03-16 22:23:24 +0000 | [diff] [blame] | 119 | __le64 buffer_addr; /* Address of descriptor's data buf */ |
| 120 | __le32 cmd_type_len; |
| 121 | __le32 olinfo_status; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 122 | } read; |
| 123 | struct { |
Al Viro | 6d8126f | 2008-03-16 22:23:24 +0000 | [diff] [blame] | 124 | __le64 rsvd; /* Reserved */ |
| 125 | __le32 nxtseq_seed; |
| 126 | __le32 status; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 127 | } wb; |
| 128 | }; |
| 129 | |
| 130 | /* Adv Transmit Descriptor Config Masks */ |
Patrick Ohly | 33af6bc | 2009-02-12 05:03:43 +0000 | [diff] [blame] | 131 | #define E1000_ADVTXD_MAC_TSTAMP 0x00080000 /* IEEE1588 Timestamp packet */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 132 | #define E1000_ADVTXD_DTYP_CTXT 0x00200000 /* Advanced Context Descriptor */ |
| 133 | #define E1000_ADVTXD_DTYP_DATA 0x00300000 /* Advanced Data Descriptor */ |
Alexander Duyck | e032afc | 2011-08-26 07:44:48 +0000 | [diff] [blame] | 134 | #define E1000_ADVTXD_DCMD_EOP 0x01000000 /* End of Packet */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 135 | #define E1000_ADVTXD_DCMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */ |
Alexander Duyck | e032afc | 2011-08-26 07:44:48 +0000 | [diff] [blame] | 136 | #define E1000_ADVTXD_DCMD_RS 0x08000000 /* Report Status */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 137 | #define E1000_ADVTXD_DCMD_DEXT 0x20000000 /* Descriptor extension (1=Adv) */ |
| 138 | #define E1000_ADVTXD_DCMD_VLE 0x40000000 /* VLAN pkt enable */ |
| 139 | #define E1000_ADVTXD_DCMD_TSE 0x80000000 /* TCP Seg enable */ |
| 140 | #define E1000_ADVTXD_PAYLEN_SHIFT 14 /* Adv desc PAYLEN shift */ |
| 141 | |
| 142 | /* Context descriptors */ |
| 143 | struct e1000_adv_tx_context_desc { |
Al Viro | 6d8126f | 2008-03-16 22:23:24 +0000 | [diff] [blame] | 144 | __le32 vlan_macip_lens; |
| 145 | __le32 seqnum_seed; |
| 146 | __le32 type_tucmd_mlhl; |
| 147 | __le32 mss_l4len_idx; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 148 | }; |
| 149 | |
| 150 | #define E1000_ADVTXD_MACLEN_SHIFT 9 /* Adv ctxt desc mac len shift */ |
| 151 | #define E1000_ADVTXD_TUCMD_IPV4 0x00000400 /* IP Packet Type: 1=IPv4 */ |
| 152 | #define E1000_ADVTXD_TUCMD_L4T_TCP 0x00000800 /* L4 Packet TYPE of TCP */ |
Jesse Brandeburg | b947356 | 2009-04-27 22:36:13 +0000 | [diff] [blame] | 153 | #define E1000_ADVTXD_TUCMD_L4T_SCTP 0x00001000 /* L4 packet TYPE of SCTP */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 154 | /* IPSec Encrypt Enable for ESP */ |
| 155 | #define E1000_ADVTXD_L4LEN_SHIFT 8 /* Adv ctxt L4LEN shift */ |
| 156 | #define E1000_ADVTXD_MSS_SHIFT 16 /* Adv ctxt MSS shift */ |
| 157 | /* Adv ctxt IPSec SA IDX mask */ |
| 158 | /* Adv ctxt IPSec ESP len mask */ |
| 159 | |
| 160 | /* Additional Transmit Descriptor Control definitions */ |
| 161 | #define E1000_TXDCTL_QUEUE_ENABLE 0x02000000 /* Enable specific Tx Queue */ |
| 162 | /* Tx Queue Arbitration Priority 0=low, 1=high */ |
| 163 | |
| 164 | /* Additional Receive Descriptor Control definitions */ |
| 165 | #define E1000_RXDCTL_QUEUE_ENABLE 0x02000000 /* Enable specific Rx Queue */ |
| 166 | |
| 167 | /* Direct Cache Access (DCA) definitions */ |
Alexander Duyck | cbd347a | 2009-02-15 23:59:44 -0800 | [diff] [blame] | 168 | #define E1000_DCA_CTRL_DCA_MODE_DISABLE 0x01 /* DCA Disable */ |
| 169 | #define E1000_DCA_CTRL_DCA_MODE_CB2 0x02 /* DCA Mode CB2 */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 170 | |
Jeb Cramer | fe4506b | 2008-07-08 15:07:55 -0700 | [diff] [blame] | 171 | #define E1000_DCA_RXCTRL_CPUID_MASK 0x0000001F /* Rx CPUID Mask */ |
Jacob Keller | a51d8c2 | 2016-04-13 16:08:28 -0700 | [diff] [blame] | 172 | #define E1000_DCA_RXCTRL_DESC_DCA_EN BIT(5) /* DCA Rx Desc enable */ |
| 173 | #define E1000_DCA_RXCTRL_HEAD_DCA_EN BIT(6) /* DCA Rx Desc header enable */ |
| 174 | #define E1000_DCA_RXCTRL_DATA_DCA_EN BIT(7) /* DCA Rx Desc payload enable */ |
| 175 | #define E1000_DCA_RXCTRL_DESC_RRO_EN BIT(9) /* DCA Rx rd Desc Relax Order */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 176 | |
Jeb Cramer | fe4506b | 2008-07-08 15:07:55 -0700 | [diff] [blame] | 177 | #define E1000_DCA_TXCTRL_CPUID_MASK 0x0000001F /* Tx CPUID Mask */ |
Jacob Keller | a51d8c2 | 2016-04-13 16:08:28 -0700 | [diff] [blame] | 178 | #define E1000_DCA_TXCTRL_DESC_DCA_EN BIT(5) /* DCA Tx Desc enable */ |
| 179 | #define E1000_DCA_TXCTRL_DESC_RRO_EN BIT(9) /* Tx rd Desc Relax Order */ |
| 180 | #define E1000_DCA_TXCTRL_TX_WB_RO_EN BIT(11) /* Tx Desc writeback RO bit */ |
| 181 | #define E1000_DCA_TXCTRL_DATA_RRO_EN BIT(13) /* Tx rd data Relax Order */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 182 | |
Alexander Duyck | 2d064c0 | 2008-07-08 15:10:12 -0700 | [diff] [blame] | 183 | /* Additional DCA related definitions, note change in position of CPUID */ |
| 184 | #define E1000_DCA_TXCTRL_CPUID_MASK_82576 0xFF000000 /* Tx CPUID Mask */ |
| 185 | #define E1000_DCA_RXCTRL_CPUID_MASK_82576 0xFF000000 /* Rx CPUID Mask */ |
| 186 | #define E1000_DCA_TXCTRL_CPUID_SHIFT 24 /* Tx CPUID now in the last byte */ |
| 187 | #define E1000_DCA_RXCTRL_CPUID_SHIFT 24 /* Rx CPUID now in the last byte */ |
Jeb Cramer | fe4506b | 2008-07-08 15:07:55 -0700 | [diff] [blame] | 188 | |
Alexander Duyck | c5b9bd5 | 2009-10-27 23:46:01 +0000 | [diff] [blame] | 189 | /* ETQF register bit definitions */ |
Jacob Keller | a51d8c2 | 2016-04-13 16:08:28 -0700 | [diff] [blame] | 190 | #define E1000_ETQF_FILTER_ENABLE BIT(26) |
| 191 | #define E1000_ETQF_1588 BIT(30) |
Gangfeng Huang | 64c75d4 | 2016-07-06 13:22:55 +0800 | [diff] [blame] | 192 | #define E1000_ETQF_IMM_INT BIT(29) |
| 193 | #define E1000_ETQF_QUEUE_ENABLE BIT(31) |
| 194 | #define E1000_ETQF_QUEUE_SHIFT 16 |
| 195 | #define E1000_ETQF_QUEUE_MASK 0x00070000 |
| 196 | #define E1000_ETQF_ETYPE_MASK 0x0000FFFF |
Alexander Duyck | c5b9bd5 | 2009-10-27 23:46:01 +0000 | [diff] [blame] | 197 | |
| 198 | /* FTQF register bit definitions */ |
| 199 | #define E1000_FTQF_VF_BP 0x00008000 |
| 200 | #define E1000_FTQF_1588_TIME_STAMP 0x08000000 |
| 201 | #define E1000_FTQF_MASK 0xF0000000 |
| 202 | #define E1000_FTQF_MASK_PROTO_BP 0x10000000 |
| 203 | #define E1000_FTQF_MASK_SOURCE_PORT_BP 0x80000000 |
| 204 | |
Alexander Duyck | 70d92f8 | 2009-10-05 06:31:47 +0000 | [diff] [blame] | 205 | #define E1000_NVM_APME_82575 0x0400 |
Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 206 | #define MAX_NUM_VFS 8 |
| 207 | |
Greg Rose | 1380046 | 2010-11-06 02:08:26 +0000 | [diff] [blame] | 208 | #define E1000_DTXSWC_MAC_SPOOF_MASK 0x000000FF /* Per VF MAC spoof control */ |
| 209 | #define E1000_DTXSWC_VLAN_SPOOF_MASK 0x0000FF00 /* Per VF VLAN spoof control */ |
| 210 | #define E1000_DTXSWC_LLE_MASK 0x00FF0000 /* Per VF Local LB enables */ |
| 211 | #define E1000_DTXSWC_VLAN_SPOOF_SHIFT 8 |
Jacob Keller | a51d8c2 | 2016-04-13 16:08:28 -0700 | [diff] [blame] | 212 | #define E1000_DTXSWC_VMDQ_LOOPBACK_EN BIT(31) /* global VF LB enable */ |
Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 213 | |
Alexander Duyck | e173952 | 2009-02-19 20:39:44 -0800 | [diff] [blame] | 214 | /* Easy defines for setting default pool, would normally be left a zero */ |
| 215 | #define E1000_VT_CTL_DEFAULT_POOL_SHIFT 7 |
| 216 | #define E1000_VT_CTL_DEFAULT_POOL_MASK (0x7 << E1000_VT_CTL_DEFAULT_POOL_SHIFT) |
| 217 | |
| 218 | /* Other useful VMD_CTL register defines */ |
Jacob Keller | a51d8c2 | 2016-04-13 16:08:28 -0700 | [diff] [blame] | 219 | #define E1000_VT_CTL_IGNORE_MAC BIT(28) |
| 220 | #define E1000_VT_CTL_DISABLE_DEF_POOL BIT(29) |
| 221 | #define E1000_VT_CTL_VM_REPL_EN BIT(30) |
Alexander Duyck | e173952 | 2009-02-19 20:39:44 -0800 | [diff] [blame] | 222 | |
| 223 | /* Per VM Offload register setup */ |
| 224 | #define E1000_VMOLR_RLPML_MASK 0x00003FFF /* Long Packet Maximum Length mask */ |
| 225 | #define E1000_VMOLR_LPE 0x00010000 /* Accept Long packet */ |
| 226 | #define E1000_VMOLR_RSSE 0x00020000 /* Enable RSS */ |
| 227 | #define E1000_VMOLR_AUPE 0x01000000 /* Accept untagged packets */ |
| 228 | #define E1000_VMOLR_ROMPE 0x02000000 /* Accept overflow multicast */ |
| 229 | #define E1000_VMOLR_ROPE 0x04000000 /* Accept overflow unicast */ |
| 230 | #define E1000_VMOLR_BAM 0x08000000 /* Accept Broadcast packets */ |
| 231 | #define E1000_VMOLR_MPME 0x10000000 /* Multicast promiscuous mode */ |
| 232 | #define E1000_VMOLR_STRVLAN 0x40000000 /* Vlan stripping enable */ |
Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 233 | #define E1000_VMOLR_STRCRC 0x80000000 /* CRC stripping enable */ |
| 234 | |
Stefan Assmann | dc1edc6 | 2013-12-11 22:10:12 +0000 | [diff] [blame] | 235 | #define E1000_DVMOLR_HIDEVLAN 0x20000000 /* Hide vlan enable */ |
| 236 | #define E1000_DVMOLR_STRVLAN 0x40000000 /* Vlan stripping enable */ |
| 237 | #define E1000_DVMOLR_STRCRC 0x80000000 /* CRC stripping enable */ |
| 238 | |
Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 239 | #define E1000_VLVF_ARRAY_SIZE 32 |
| 240 | #define E1000_VLVF_VLANID_MASK 0x00000FFF |
| 241 | #define E1000_VLVF_POOLSEL_SHIFT 12 |
| 242 | #define E1000_VLVF_POOLSEL_MASK (0xFF << E1000_VLVF_POOLSEL_SHIFT) |
| 243 | #define E1000_VLVF_LVLAN 0x00100000 |
| 244 | #define E1000_VLVF_VLANID_ENABLE 0x80000000 |
| 245 | |
Williams, Mitch A | 8151d29 | 2010-02-10 01:44:24 +0000 | [diff] [blame] | 246 | #define E1000_VMVIR_VLANA_DEFAULT 0x40000000 /* Always use default VLAN */ |
| 247 | #define E1000_VMVIR_VLANA_NEVER 0x80000000 /* Never insert VLAN tag */ |
| 248 | |
Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 249 | #define E1000_IOVCTL 0x05BBC |
| 250 | #define E1000_IOVCTL_REUSE_VFQ 0x00000001 |
Alexander Duyck | e173952 | 2009-02-19 20:39:44 -0800 | [diff] [blame] | 251 | |
Alexander Duyck | 10d8e90 | 2009-10-27 15:54:04 +0000 | [diff] [blame] | 252 | #define E1000_RPLOLR_STRVLAN 0x40000000 |
| 253 | #define E1000_RPLOLR_STRCRC 0x80000000 |
| 254 | |
| 255 | #define E1000_DTXCTL_8023LL 0x0004 |
| 256 | #define E1000_DTXCTL_VLAN_ADDED 0x0008 |
| 257 | #define E1000_DTXCTL_OOS_ENABLE 0x0010 |
| 258 | #define E1000_DTXCTL_MDP_EN 0x0020 |
| 259 | #define E1000_DTXCTL_SPOOF_INT 0x0040 |
| 260 | |
Jacob Keller | a51d8c2 | 2016-04-13 16:08:28 -0700 | [diff] [blame] | 261 | #define E1000_EEPROM_PCS_AUTONEG_DISABLE_BIT BIT(14) |
Carolyn Wyborny | 2c670b5 | 2011-05-24 06:52:51 +0000 | [diff] [blame] | 262 | |
Alexander Duyck | e173952 | 2009-02-19 20:39:44 -0800 | [diff] [blame] | 263 | #define ALL_QUEUES 0xFFFF |
| 264 | |
Alexander Duyck | d249be5 | 2009-10-27 23:46:38 +0000 | [diff] [blame] | 265 | /* RX packet buffer size defines */ |
| 266 | #define E1000_RXPBS_SIZE_MASK_82576 0x0000007F |
Greg Rose | 1380046 | 2010-11-06 02:08:26 +0000 | [diff] [blame] | 267 | void igb_vmdq_set_anti_spoofing_pf(struct e1000_hw *, bool, int); |
Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 268 | void igb_vmdq_set_loopback_pf(struct e1000_hw *, bool); |
| 269 | void igb_vmdq_set_replication_pf(struct e1000_hw *, bool); |
Alexander Duyck | bb2ac47 | 2009-11-19 12:42:01 +0000 | [diff] [blame] | 270 | u16 igb_rxpbs_adjust_82580(u32 data); |
Matthew Vick | 87371b9 | 2013-02-21 03:32:52 +0000 | [diff] [blame] | 271 | s32 igb_read_emi_reg(struct e1000_hw *, u16 addr, u16 *data); |
Todd Fujinaka | c4c112f | 2014-08-29 06:43:13 +0000 | [diff] [blame] | 272 | s32 igb_set_eee_i350(struct e1000_hw *, bool adv1G, bool adv100M); |
| 273 | s32 igb_set_eee_i354(struct e1000_hw *, bool adv1G, bool adv100M); |
Carolyn Wyborny | f4c01e9 | 2014-03-12 03:58:22 +0000 | [diff] [blame] | 274 | s32 igb_get_eee_status_i354(struct e1000_hw *hw, bool *status); |
Alexander Duyck | e173952 | 2009-02-19 20:39:44 -0800 | [diff] [blame] | 275 | |
Carolyn Wyborny | 441fc6f | 2012-12-07 03:00:30 +0000 | [diff] [blame] | 276 | #define E1000_I2C_THERMAL_SENSOR_ADDR 0xF8 |
Carolyn Wyborny | aca5dae | 2012-12-07 03:01:16 +0000 | [diff] [blame] | 277 | #define E1000_EMC_INTERNAL_DATA 0x00 |
| 278 | #define E1000_EMC_INTERNAL_THERM_LIMIT 0x20 |
| 279 | #define E1000_EMC_DIODE1_DATA 0x01 |
| 280 | #define E1000_EMC_DIODE1_THERM_LIMIT 0x19 |
| 281 | #define E1000_EMC_DIODE2_DATA 0x23 |
| 282 | #define E1000_EMC_DIODE2_THERM_LIMIT 0x1A |
| 283 | #define E1000_EMC_DIODE3_DATA 0x2A |
| 284 | #define E1000_EMC_DIODE3_THERM_LIMIT 0x30 |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 285 | #endif |