blob: 0a68e8d711a1aa8de476a01ec3af1661be86492d [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020029#include "radeon.h"
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/radeon_drm.h>
Marek Olšák6759a0a2012-08-09 16:34:17 +020031#include "radeon_asic.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020032
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Dave Airlie10ebc0b2012-09-17 14:40:31 +100035#include <linux/pm_runtime.h>
Alex Deucher78488652014-03-11 15:02:30 -040036
Oded Gabbaye28740e2014-07-15 13:53:32 +030037#include "radeon_kfd.h"
38
Alex Deucher78488652014-03-11 15:02:30 -040039#if defined(CONFIG_VGA_SWITCHEROO)
Alex Deucher90c4cde2014-04-10 22:29:01 -040040bool radeon_has_atpx(void);
Alex Deucher78488652014-03-11 15:02:30 -040041#else
Alex Deucher90c4cde2014-04-10 22:29:01 -040042static inline bool radeon_has_atpx(void) { return false; }
Alex Deucher78488652014-03-11 15:02:30 -040043#endif
44
Alex Deucherf482a142012-07-17 14:02:34 -040045/**
46 * radeon_driver_unload_kms - Main unload function for KMS.
47 *
48 * @dev: drm dev pointer
49 *
50 * This is the main unload function for KMS (all asics).
51 * It calls radeon_modeset_fini() to tear down the
52 * displays, and radeon_device_fini() to tear down
53 * the rest of the device (CP, writeback, etc.).
54 * Returns 0 on success.
55 */
Jerome Glissecf0fe452009-12-09 18:21:55 +010056int radeon_driver_unload_kms(struct drm_device *dev)
57{
58 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020059
Jerome Glissecf0fe452009-12-09 18:21:55 +010060 if (rdev == NULL)
61 return 0;
Dave Airlie10ebc0b2012-09-17 14:40:31 +100062
Alex Deucher0cd9cb72013-04-12 19:15:52 -040063 if (rdev->rmmio == NULL)
64 goto done_free;
Dave Airlie10ebc0b2012-09-17 14:40:31 +100065
66 pm_runtime_get_sync(dev->dev);
67
Oded Gabbaye28740e2014-07-15 13:53:32 +030068 radeon_kfd_device_fini(rdev);
69
Alex Deucherc4917072012-07-31 17:14:35 -040070 radeon_acpi_fini(rdev);
Dave Airlie10ebc0b2012-09-17 14:40:31 +100071
Jerome Glissecf0fe452009-12-09 18:21:55 +010072 radeon_modeset_fini(rdev);
73 radeon_device_fini(rdev);
Alex Deucher0cd9cb72013-04-12 19:15:52 -040074
75done_free:
Jerome Glissecf0fe452009-12-09 18:21:55 +010076 kfree(rdev);
77 dev->dev_private = NULL;
78 return 0;
79}
80
Alex Deucherf482a142012-07-17 14:02:34 -040081/**
82 * radeon_driver_load_kms - Main load function for KMS.
83 *
84 * @dev: drm dev pointer
85 * @flags: device flags
86 *
87 * This is the main load function for KMS (all asics).
88 * It calls radeon_device_init() to set up the non-display
89 * parts of the chip (asic init, CP, writeback, etc.), and
90 * radeon_modeset_init() to set up the display parts
91 * (crtcs, encoders, hotplug detect, etc.).
92 * Returns 0 on success, error on failure.
93 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020094int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
95{
96 struct radeon_device *rdev;
Alberto Miloned7a29522010-07-06 11:40:24 -040097 int r, acpi_status;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020098
99 rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
100 if (rdev == NULL) {
101 return -ENOMEM;
102 }
103 dev->dev_private = (void *)rdev;
104
105 /* update BUS flag */
Dave Airlie8410ea32010-12-15 03:16:38 +1000106 if (drm_pci_device_is_agp(dev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107 flags |= RADEON_IS_AGP;
Jon Mason58b65422011-06-27 16:07:50 +0000108 } else if (pci_is_pcie(dev->pdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109 flags |= RADEON_IS_PCIE;
110 } else {
111 flags |= RADEON_IS_PCI;
112 }
113
Alex Deucher73acacc2014-04-15 12:44:35 -0400114 if ((radeon_runtime_pm != 0) &&
115 radeon_has_atpx() &&
116 ((flags & RADEON_IS_IGP) == 0))
Alex Deucher90c4cde2014-04-10 22:29:01 -0400117 flags |= RADEON_IS_PX;
118
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +0200119 /* radeon_device_init should report only fatal error
120 * like memory allocation failure or iomapping failure,
121 * or memory manager initialization failure, it must
122 * properly initialize the GPU MC controller and permit
123 * VRAM allocation
124 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200125 r = radeon_device_init(rdev, dev, dev->pdev, flags);
126 if (r) {
Jerome Glissecf0fe452009-12-09 18:21:55 +0100127 dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
128 goto out;
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +0200129 }
Alberto Miloned7a29522010-07-06 11:40:24 -0400130
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +0200131 /* Again modeset_init should fail only on fatal error
132 * otherwise it should provide enough functionalities
133 * for shadowfb to run
134 */
135 r = radeon_modeset_init(rdev);
Jerome Glissecf0fe452009-12-09 18:21:55 +0100136 if (r)
137 dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
Luca Tettamantifda4b252012-07-30 21:20:35 +0200138
139 /* Call ACPI methods: require modeset init
140 * but failure is not fatal
141 */
142 if (!r) {
143 acpi_status = radeon_acpi_init(rdev);
144 if (acpi_status)
145 dev_dbg(&dev->pdev->dev,
146 "Error during ACPI methods call\n");
147 }
148
Oded Gabbaye28740e2014-07-15 13:53:32 +0300149 radeon_kfd_device_probe(rdev);
150 radeon_kfd_device_init(rdev);
151
Alex Deucher90c4cde2014-04-10 22:29:01 -0400152 if (radeon_is_px(dev)) {
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000153 pm_runtime_use_autosuspend(dev->dev);
154 pm_runtime_set_autosuspend_delay(dev->dev, 5000);
155 pm_runtime_set_active(dev->dev);
156 pm_runtime_allow(dev->dev);
157 pm_runtime_mark_last_busy(dev->dev);
158 pm_runtime_put_autosuspend(dev->dev);
159 }
160
Jerome Glissecf0fe452009-12-09 18:21:55 +0100161out:
162 if (r)
163 radeon_driver_unload_kms(dev);
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000164
165
Jerome Glissecf0fe452009-12-09 18:21:55 +0100166 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200167}
168
Alex Deucherf482a142012-07-17 14:02:34 -0400169/**
170 * radeon_set_filp_rights - Set filp right.
171 *
172 * @dev: drm dev pointer
173 * @owner: drm file
174 * @applier: drm file
175 * @value: value
176 *
177 * Sets the filp rights for the device (all asics).
178 */
Marek Olšák9eba4a92011-01-05 05:46:48 +0100179static void radeon_set_filp_rights(struct drm_device *dev,
180 struct drm_file **owner,
181 struct drm_file *applier,
182 uint32_t *value)
183{
Daniel Vetter45c1da52015-10-15 09:36:34 +0200184 struct radeon_device *rdev = dev->dev_private;
185
186 mutex_lock(&rdev->gem.mutex);
Marek Olšák9eba4a92011-01-05 05:46:48 +0100187 if (*value == 1) {
188 /* wants rights */
189 if (!*owner)
190 *owner = applier;
191 } else if (*value == 0) {
192 /* revokes rights */
193 if (*owner == applier)
194 *owner = NULL;
195 }
196 *value = *owner == applier ? 1 : 0;
Daniel Vetter45c1da52015-10-15 09:36:34 +0200197 mutex_unlock(&rdev->gem.mutex);
Marek Olšák9eba4a92011-01-05 05:46:48 +0100198}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199
200/*
Marek Olšák9eba4a92011-01-05 05:46:48 +0100201 * Userspace get information ioctl
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202 */
Alex Deucherf482a142012-07-17 14:02:34 -0400203/**
204 * radeon_info_ioctl - answer a device specific request.
205 *
206 * @rdev: radeon device pointer
207 * @data: request object
208 * @filp: drm filp
209 *
210 * This function is used to pass device specific parameters to the userspace
211 * drivers. Examples include: pci device id, pipeline parms, tiling params,
212 * etc. (all asics).
213 * Returns 0 on success, -EINVAL on failure.
214 */
Rashika Kheria55203452014-01-06 20:53:07 +0530215static int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200216{
217 struct radeon_device *rdev = dev->dev_private;
Marek Olšák6759a0a2012-08-09 16:34:17 +0200218 struct drm_radeon_info *info = data;
Jerome Glissebc35afd2010-05-12 18:01:13 +0200219 struct radeon_mode_info *minfo = &rdev->mode_info;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400220 uint32_t *value, value_tmp, *value_ptr, value_size;
221 uint64_t value64;
Jerome Glissebc35afd2010-05-12 18:01:13 +0200222 struct drm_crtc *crtc;
223 int i, found;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200224
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200225 value_ptr = (uint32_t *)((unsigned long)info->value);
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400226 value = &value_tmp;
227 value_size = sizeof(uint32_t);
Dr. David Alan Gilbertd8ab3552010-08-02 09:43:52 +1000228
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200229 switch (info->request) {
230 case RADEON_INFO_DEVICE_ID:
Ville Syrjäläffbab09b2013-10-04 14:53:40 +0300231 *value = dev->pdev->device;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200232 break;
233 case RADEON_INFO_NUM_GB_PIPES:
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400234 *value = rdev->num_gb_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200235 break;
Alex Deucherf779b3e2009-08-19 19:11:39 -0400236 case RADEON_INFO_NUM_Z_PIPES:
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400237 *value = rdev->num_z_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -0400238 break;
Jerome Glisse733289c2009-09-16 15:24:21 +0200239 case RADEON_INFO_ACCEL_WORKING:
Alex Deucher148a03b2010-06-03 19:00:03 -0400240 /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
241 if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400242 *value = false;
Alex Deucher148a03b2010-06-03 19:00:03 -0400243 else
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400244 *value = rdev->accel_working;
Jerome Glisse733289c2009-09-16 15:24:21 +0200245 break;
Jerome Glissebc35afd2010-05-12 18:01:13 +0200246 case RADEON_INFO_CRTC_FROM_ID:
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100247 if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400248 DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
249 return -EFAULT;
250 }
Jerome Glissebc35afd2010-05-12 18:01:13 +0200251 for (i = 0, found = 0; i < rdev->num_crtc; i++) {
252 crtc = (struct drm_crtc *)minfo->crtcs[i];
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400253 if (crtc && crtc->base.id == *value) {
Alex Deucher0baf2d82010-07-21 14:05:35 -0400254 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400255 *value = radeon_crtc->crtc_id;
Jerome Glissebc35afd2010-05-12 18:01:13 +0200256 found = 1;
257 break;
258 }
259 }
260 if (!found) {
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400261 DRM_DEBUG_KMS("unknown crtc id %d\n", *value);
Jerome Glissebc35afd2010-05-12 18:01:13 +0200262 return -EINVAL;
263 }
264 break;
Alex Deucher148a03b2010-06-03 19:00:03 -0400265 case RADEON_INFO_ACCEL_WORKING2:
Alex Deucher3c64bd22014-08-01 20:05:30 +0200266 if (rdev->family == CHIP_HAWAII) {
Andreas Boll9eb401a2014-08-01 20:05:32 +0200267 if (rdev->accel_working) {
268 if (rdev->new_fw)
269 *value = 3;
270 else
271 *value = 2;
272 } else {
Alex Deucher3c64bd22014-08-01 20:05:30 +0200273 *value = 0;
Andreas Boll9eb401a2014-08-01 20:05:32 +0200274 }
Alex Deucher3c64bd22014-08-01 20:05:30 +0200275 } else {
276 *value = rdev->accel_working;
277 }
Alex Deucher148a03b2010-06-03 19:00:03 -0400278 break;
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400279 case RADEON_INFO_TILING_CONFIG:
Alex Deucher64f759c2012-07-06 17:40:32 -0400280 if (rdev->family >= CHIP_BONAIRE)
281 *value = rdev->config.cik.tile_config;
282 else if (rdev->family >= CHIP_TAHITI)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400283 *value = rdev->config.si.tile_config;
Michel Dänzerc1b2f692012-03-20 17:18:26 -0400284 else if (rdev->family >= CHIP_CAYMAN)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400285 *value = rdev->config.cayman.tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -0500286 else if (rdev->family >= CHIP_CEDAR)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400287 *value = rdev->config.evergreen.tile_config;
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400288 else if (rdev->family >= CHIP_RV770)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400289 *value = rdev->config.rv770.tile_config;
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400290 else if (rdev->family >= CHIP_R600)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400291 *value = rdev->config.r600.tile_config;
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400292 else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000293 DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400294 return -EINVAL;
295 }
Alex Deucherb824b362010-08-12 08:25:47 -0400296 break;
Dave Airlieab9e1f52010-07-13 11:11:11 +1000297 case RADEON_INFO_WANT_HYPERZ:
Marek Olšák43861f72010-08-07 03:36:34 +0200298 /* The "value" here is both an input and output parameter.
299 * If the input value is 1, filp requests hyper-z access.
300 * If the input value is 0, filp revokes its hyper-z access.
301 *
302 * When returning, the value is 1 if filp owns hyper-z access,
303 * 0 otherwise. */
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100304 if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400305 DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
306 return -EFAULT;
307 }
308 if (*value >= 2) {
309 DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", *value);
Marek Olšák43861f72010-08-07 03:36:34 +0200310 return -EINVAL;
Dave Airlieab9e1f52010-07-13 11:11:11 +1000311 }
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400312 radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, value);
Marek Olšák9eba4a92011-01-05 05:46:48 +0100313 break;
314 case RADEON_INFO_WANT_CMASK:
315 /* The same logic as Hyper-Z. */
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100316 if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400317 DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
318 return -EFAULT;
319 }
320 if (*value >= 2) {
321 DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", *value);
Marek Olšák9eba4a92011-01-05 05:46:48 +0100322 return -EINVAL;
Marek Olšák43861f72010-08-07 03:36:34 +0200323 }
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400324 radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, value);
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400325 break;
Alex Deucher58bbf012011-01-24 17:14:26 -0500326 case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
327 /* return clock value in KHz */
Alex Deucher454d2e22013-02-14 10:04:02 -0500328 if (rdev->asic->get_xclk)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400329 *value = radeon_get_xclk(rdev) * 10;
Alex Deucher454d2e22013-02-14 10:04:02 -0500330 else
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400331 *value = rdev->clock.spll.reference_freq * 10;
Alex Deucher58bbf012011-01-24 17:14:26 -0500332 break;
Dave Airlie486af182011-03-01 14:32:27 +1000333 case RADEON_INFO_NUM_BACKENDS:
Alex Deucher64f759c2012-07-06 17:40:32 -0400334 if (rdev->family >= CHIP_BONAIRE)
335 *value = rdev->config.cik.max_backends_per_se *
336 rdev->config.cik.max_shader_engines;
337 else if (rdev->family >= CHIP_TAHITI)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400338 *value = rdev->config.si.max_backends_per_se *
Michel Dänzerc1b2f692012-03-20 17:18:26 -0400339 rdev->config.si.max_shader_engines;
340 else if (rdev->family >= CHIP_CAYMAN)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400341 *value = rdev->config.cayman.max_backends_per_se *
Alex Deucherfecf1d02011-03-02 20:07:29 -0500342 rdev->config.cayman.max_shader_engines;
343 else if (rdev->family >= CHIP_CEDAR)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400344 *value = rdev->config.evergreen.max_backends;
Dave Airlie486af182011-03-01 14:32:27 +1000345 else if (rdev->family >= CHIP_RV770)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400346 *value = rdev->config.rv770.max_backends;
Dave Airlie486af182011-03-01 14:32:27 +1000347 else if (rdev->family >= CHIP_R600)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400348 *value = rdev->config.r600.max_backends;
Dave Airlie486af182011-03-01 14:32:27 +1000349 else {
350 return -EINVAL;
351 }
352 break;
Alex Deucher65659452011-04-26 13:27:43 -0400353 case RADEON_INFO_NUM_TILE_PIPES:
Alex Deucher64f759c2012-07-06 17:40:32 -0400354 if (rdev->family >= CHIP_BONAIRE)
355 *value = rdev->config.cik.max_tile_pipes;
356 else if (rdev->family >= CHIP_TAHITI)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400357 *value = rdev->config.si.max_tile_pipes;
Michel Dänzerc1b2f692012-03-20 17:18:26 -0400358 else if (rdev->family >= CHIP_CAYMAN)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400359 *value = rdev->config.cayman.max_tile_pipes;
Alex Deucher65659452011-04-26 13:27:43 -0400360 else if (rdev->family >= CHIP_CEDAR)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400361 *value = rdev->config.evergreen.max_tile_pipes;
Alex Deucher65659452011-04-26 13:27:43 -0400362 else if (rdev->family >= CHIP_RV770)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400363 *value = rdev->config.rv770.max_tile_pipes;
Alex Deucher65659452011-04-26 13:27:43 -0400364 else if (rdev->family >= CHIP_R600)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400365 *value = rdev->config.r600.max_tile_pipes;
Alex Deucher65659452011-04-26 13:27:43 -0400366 else {
367 return -EINVAL;
368 }
369 break;
Alex Deucher8aeb96f2011-05-03 19:28:02 -0400370 case RADEON_INFO_FUSION_GART_WORKING:
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400371 *value = 1;
Alex Deucher8aeb96f2011-05-03 19:28:02 -0400372 break;
Alex Deuchere55b9422011-07-15 19:53:52 +0000373 case RADEON_INFO_BACKEND_MAP:
Alex Deucher64f759c2012-07-06 17:40:32 -0400374 if (rdev->family >= CHIP_BONAIRE)
Michel Dänzer1ddce272013-11-18 18:25:59 +0900375 *value = rdev->config.cik.backend_map;
Alex Deucher64f759c2012-07-06 17:40:32 -0400376 else if (rdev->family >= CHIP_TAHITI)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400377 *value = rdev->config.si.backend_map;
Michel Dänzerc1b2f692012-03-20 17:18:26 -0400378 else if (rdev->family >= CHIP_CAYMAN)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400379 *value = rdev->config.cayman.backend_map;
Alex Deuchere55b9422011-07-15 19:53:52 +0000380 else if (rdev->family >= CHIP_CEDAR)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400381 *value = rdev->config.evergreen.backend_map;
Alex Deuchere55b9422011-07-15 19:53:52 +0000382 else if (rdev->family >= CHIP_RV770)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400383 *value = rdev->config.rv770.backend_map;
Alex Deuchere55b9422011-07-15 19:53:52 +0000384 else if (rdev->family >= CHIP_R600)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400385 *value = rdev->config.r600.backend_map;
Alex Deuchere55b9422011-07-15 19:53:52 +0000386 else {
387 return -EINVAL;
388 }
389 break;
Jerome Glisse721604a2012-01-05 22:11:05 -0500390 case RADEON_INFO_VA_START:
391 /* this is where we report if vm is supported or not */
392 if (rdev->family < CHIP_CAYMAN)
393 return -EINVAL;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400394 *value = RADEON_VA_RESERVED_SIZE;
Jerome Glisse721604a2012-01-05 22:11:05 -0500395 break;
396 case RADEON_INFO_IB_VM_MAX_SIZE:
397 /* this is where we report if vm is supported or not */
398 if (rdev->family < CHIP_CAYMAN)
399 return -EINVAL;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400400 *value = RADEON_IB_VM_MAX_SIZE;
Jerome Glisse721604a2012-01-05 22:11:05 -0500401 break;
Tom Stellard609c1e12012-03-20 17:17:55 -0400402 case RADEON_INFO_MAX_PIPES:
Alex Deucher64f759c2012-07-06 17:40:32 -0400403 if (rdev->family >= CHIP_BONAIRE)
404 *value = rdev->config.cik.max_cu_per_sh;
405 else if (rdev->family >= CHIP_TAHITI)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400406 *value = rdev->config.si.max_cu_per_sh;
Michel Dänzerc1b2f692012-03-20 17:18:26 -0400407 else if (rdev->family >= CHIP_CAYMAN)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400408 *value = rdev->config.cayman.max_pipes_per_simd;
Tom Stellard609c1e12012-03-20 17:17:55 -0400409 else if (rdev->family >= CHIP_CEDAR)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400410 *value = rdev->config.evergreen.max_pipes;
Tom Stellard609c1e12012-03-20 17:17:55 -0400411 else if (rdev->family >= CHIP_RV770)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400412 *value = rdev->config.rv770.max_pipes;
Tom Stellard609c1e12012-03-20 17:17:55 -0400413 else if (rdev->family >= CHIP_R600)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400414 *value = rdev->config.r600.max_pipes;
Tom Stellard609c1e12012-03-20 17:17:55 -0400415 else {
416 return -EINVAL;
417 }
418 break;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400419 case RADEON_INFO_TIMESTAMP:
420 if (rdev->family < CHIP_R600) {
421 DRM_DEBUG_KMS("timestamp is r6xx+ only!\n");
422 return -EINVAL;
423 }
424 value = (uint32_t*)&value64;
425 value_size = sizeof(uint64_t);
426 value64 = radeon_get_gpu_clock_counter(rdev);
427 break;
Alex Deucher2e1a7672012-12-04 12:55:37 -0500428 case RADEON_INFO_MAX_SE:
Alex Deucher64f759c2012-07-06 17:40:32 -0400429 if (rdev->family >= CHIP_BONAIRE)
430 *value = rdev->config.cik.max_shader_engines;
431 else if (rdev->family >= CHIP_TAHITI)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400432 *value = rdev->config.si.max_shader_engines;
Alex Deucher2e1a7672012-12-04 12:55:37 -0500433 else if (rdev->family >= CHIP_CAYMAN)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400434 *value = rdev->config.cayman.max_shader_engines;
Alex Deucher2e1a7672012-12-04 12:55:37 -0500435 else if (rdev->family >= CHIP_CEDAR)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400436 *value = rdev->config.evergreen.num_ses;
Alex Deucher2e1a7672012-12-04 12:55:37 -0500437 else
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400438 *value = 1;
Alex Deucher2e1a7672012-12-04 12:55:37 -0500439 break;
440 case RADEON_INFO_MAX_SH_PER_SE:
Alex Deucher64f759c2012-07-06 17:40:32 -0400441 if (rdev->family >= CHIP_BONAIRE)
442 *value = rdev->config.cik.max_sh_per_se;
443 else if (rdev->family >= CHIP_TAHITI)
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400444 *value = rdev->config.si.max_sh_per_se;
Alex Deucher2e1a7672012-12-04 12:55:37 -0500445 else
446 return -EINVAL;
447 break;
Samuel Lia0a53aa2013-04-08 17:25:47 -0400448 case RADEON_INFO_FASTFB_WORKING:
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400449 *value = rdev->fastfb_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -0400450 break;
Christian König902aaef2013-04-09 10:35:42 -0400451 case RADEON_INFO_RING_WORKING:
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100452 if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400453 DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
454 return -EFAULT;
455 }
456 switch (*value) {
Christian König902aaef2013-04-09 10:35:42 -0400457 case RADEON_CS_RING_GFX:
458 case RADEON_CS_RING_COMPUTE:
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400459 *value = rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready;
Christian König902aaef2013-04-09 10:35:42 -0400460 break;
461 case RADEON_CS_RING_DMA:
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400462 *value = rdev->ring[R600_RING_TYPE_DMA_INDEX].ready;
463 *value |= rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready;
Christian König902aaef2013-04-09 10:35:42 -0400464 break;
465 case RADEON_CS_RING_UVD:
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400466 *value = rdev->ring[R600_RING_TYPE_UVD_INDEX].ready;
Christian König902aaef2013-04-09 10:35:42 -0400467 break;
Christian Königf7ba8b02014-01-27 10:16:06 -0700468 case RADEON_CS_RING_VCE:
469 *value = rdev->ring[TN_RING_TYPE_VCE1_INDEX].ready;
470 break;
Christian König902aaef2013-04-09 10:35:42 -0400471 default:
472 return -EINVAL;
473 }
474 break;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400475 case RADEON_INFO_SI_TILE_MODE_ARRAY:
Alex Deucher64f759c2012-07-06 17:40:32 -0400476 if (rdev->family >= CHIP_BONAIRE) {
Alex Deucher39aee492013-04-10 13:41:25 -0400477 value = rdev->config.cik.tile_mode_array;
478 value_size = sizeof(uint32_t)*32;
479 } else if (rdev->family >= CHIP_TAHITI) {
480 value = rdev->config.si.tile_mode_array;
481 value_size = sizeof(uint32_t)*32;
482 } else {
483 DRM_DEBUG_KMS("tile mode array is si+ only!\n");
Alex Deucher64f759c2012-07-06 17:40:32 -0400484 return -EINVAL;
485 }
Jerome Glisse64d7b8b2013-04-09 11:17:08 -0400486 break;
Michel Dänzer32f79a82013-11-18 18:26:00 +0900487 case RADEON_INFO_CIK_MACROTILE_MODE_ARRAY:
488 if (rdev->family >= CHIP_BONAIRE) {
489 value = rdev->config.cik.macrotile_mode_array;
490 value_size = sizeof(uint32_t)*16;
491 } else {
492 DRM_DEBUG_KMS("macrotile mode array is cik+ only!\n");
493 return -EINVAL;
494 }
495 break;
Tom Stellarde5b9e752013-08-16 17:47:39 -0400496 case RADEON_INFO_SI_CP_DMA_COMPUTE:
497 *value = 1;
498 break;
Marek Olšák439a1cf2013-12-22 02:18:01 +0100499 case RADEON_INFO_SI_BACKEND_ENABLED_MASK:
500 if (rdev->family >= CHIP_BONAIRE) {
501 *value = rdev->config.cik.backend_enable_mask;
502 } else if (rdev->family >= CHIP_TAHITI) {
503 *value = rdev->config.si.backend_enable_mask;
504 } else {
505 DRM_DEBUG_KMS("BACKEND_ENABLED_MASK is si+ only!\n");
506 }
507 break;
Alex Deucherf5f1f892014-01-20 18:20:29 -0500508 case RADEON_INFO_MAX_SCLK:
509 if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
510 rdev->pm.dpm_enabled)
511 *value = rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk * 10;
512 else
513 *value = rdev->pm.default_sclk * 10;
514 break;
Christian König98ccc292014-01-23 09:50:49 -0700515 case RADEON_INFO_VCE_FW_VERSION:
516 *value = rdev->vce.fw_version;
517 break;
518 case RADEON_INFO_VCE_FB_VERSION:
519 *value = rdev->vce.fb_version;
520 break;
Marek Olšák67e8e3f2014-03-02 00:56:18 +0100521 case RADEON_INFO_NUM_BYTES_MOVED:
522 value = (uint32_t*)&value64;
523 value_size = sizeof(uint64_t);
524 value64 = atomic64_read(&rdev->num_bytes_moved);
525 break;
526 case RADEON_INFO_VRAM_USAGE:
527 value = (uint32_t*)&value64;
528 value_size = sizeof(uint64_t);
529 value64 = atomic64_read(&rdev->vram_usage);
530 break;
531 case RADEON_INFO_GTT_USAGE:
532 value = (uint32_t*)&value64;
533 value_size = sizeof(uint64_t);
534 value64 = atomic64_read(&rdev->gtt_usage);
535 break;
Alex Deucher65fcf662014-06-02 16:13:21 -0400536 case RADEON_INFO_ACTIVE_CU_COUNT:
537 if (rdev->family >= CHIP_BONAIRE)
538 *value = rdev->config.cik.active_cus;
539 else if (rdev->family >= CHIP_TAHITI)
540 *value = rdev->config.si.active_cus;
541 else if (rdev->family >= CHIP_CAYMAN)
542 *value = rdev->config.cayman.active_simds;
543 else if (rdev->family >= CHIP_CEDAR)
544 *value = rdev->config.evergreen.active_simds;
545 else if (rdev->family >= CHIP_RV770)
546 *value = rdev->config.rv770.active_simds;
547 else if (rdev->family >= CHIP_R600)
548 *value = rdev->config.r600.active_simds;
549 else
550 *value = 1;
551 break;
Alex Deucherd6d2a182014-09-30 10:04:40 -0400552 case RADEON_INFO_CURRENT_GPU_TEMP:
553 /* get temperature in millidegrees C */
554 if (rdev->asic->pm.get_temperature)
555 *value = radeon_get_temperature(rdev);
556 else
557 *value = 0;
558 break;
Alex Deucher5c363a82014-09-30 11:33:30 -0400559 case RADEON_INFO_CURRENT_GPU_SCLK:
560 /* get sclk in Mhz */
561 if (rdev->pm.dpm_enabled)
562 *value = radeon_dpm_get_current_sclk(rdev) / 100;
563 else
564 *value = rdev->pm.current_sclk / 100;
565 break;
566 case RADEON_INFO_CURRENT_GPU_MCLK:
567 /* get mclk in Mhz */
568 if (rdev->pm.dpm_enabled)
569 *value = radeon_dpm_get_current_mclk(rdev) / 100;
570 else
571 *value = rdev->pm.current_mclk / 100;
572 break;
Alex Deucher4535cb92014-10-01 11:26:50 -0400573 case RADEON_INFO_READ_REG:
574 if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
575 DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
576 return -EFAULT;
577 }
578 if (radeon_get_allowed_info_register(rdev, *value, value))
579 return -EINVAL;
580 break;
Michel Dänzer3bc980b2015-06-16 17:28:16 +0900581 case RADEON_INFO_VA_UNMAP_WORKING:
582 *value = true;
583 break;
Marek Olšák72b90762015-04-29 19:40:33 +0200584 case RADEON_INFO_GPU_RESET_COUNTER:
585 *value = atomic_read(&rdev->gpu_reset_counter);
586 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200587 default:
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000588 DRM_DEBUG_KMS("Invalid request %d\n", info->request);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200589 return -EINVAL;
590 }
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100591 if (copy_to_user(value_ptr, (char*)value, value_size)) {
Marek Olšák6759a0a2012-08-09 16:34:17 +0200592 DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200593 return -EFAULT;
594 }
595 return 0;
596}
597
598
599/*
600 * Outdated mess for old drm with Xorg being in charge (void function now).
601 */
Alex Deucherf482a142012-07-17 14:02:34 -0400602/**
Alex Deucherf482a142012-07-17 14:02:34 -0400603 * radeon_driver_firstopen_kms - drm callback for last close
604 *
605 * @dev: drm dev pointer
606 *
Lukas Wunner8e5de1d2015-09-05 11:14:43 +0200607 * Switch vga_switcheroo state after last close (all asics).
Alex Deucherf482a142012-07-17 14:02:34 -0400608 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200609void radeon_driver_lastclose_kms(struct drm_device *dev)
610{
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000611 vga_switcheroo_process_delayed_switch();
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200612}
613
Alex Deucherf482a142012-07-17 14:02:34 -0400614/**
615 * radeon_driver_open_kms - drm callback for open
616 *
617 * @dev: drm dev pointer
618 * @file_priv: drm file
619 *
620 * On device open, init vm on cayman+ (all asics).
621 * Returns 0 on success, error on failure.
622 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200623int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
624{
Jerome Glisse721604a2012-01-05 22:11:05 -0500625 struct radeon_device *rdev = dev->dev_private;
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000626 int r;
Jerome Glisse721604a2012-01-05 22:11:05 -0500627
628 file_priv->driver_priv = NULL;
629
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000630 r = pm_runtime_get_sync(dev->dev);
631 if (r < 0)
632 return r;
633
Jerome Glisse721604a2012-01-05 22:11:05 -0500634 /* new gpu have virtual address space support */
635 if (rdev->family >= CHIP_CAYMAN) {
636 struct radeon_fpriv *fpriv;
Christian Königcc9e67e2014-07-18 13:48:10 +0200637 struct radeon_vm *vm;
Jerome Glisse721604a2012-01-05 22:11:05 -0500638 int r;
639
640 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
641 if (unlikely(!fpriv)) {
642 return -ENOMEM;
643 }
644
Jérôme Glisse24f47ac2014-05-07 16:35:24 -0400645 if (rdev->accel_working) {
Alex Deucher544143f2015-01-28 14:36:26 -0500646 vm = &fpriv->vm;
647 r = radeon_vm_init(rdev, vm);
648 if (r) {
649 kfree(fpriv);
650 return r;
651 }
652
Jérôme Glisse24f47ac2014-05-07 16:35:24 -0400653 r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
654 if (r) {
Christian Königcc9e67e2014-07-18 13:48:10 +0200655 radeon_vm_fini(rdev, vm);
Jérôme Glisse24f47ac2014-05-07 16:35:24 -0400656 kfree(fpriv);
657 return r;
658 }
659
660 /* map the ib pool buffer read only into
661 * virtual address space */
Christian Königcc9e67e2014-07-18 13:48:10 +0200662 vm->ib_bo_va = radeon_vm_bo_add(rdev, vm,
663 rdev->ring_tmp_bo.bo);
664 r = radeon_vm_bo_set_addr(rdev, vm->ib_bo_va,
665 RADEON_VA_IB_OFFSET,
Jérôme Glisse24f47ac2014-05-07 16:35:24 -0400666 RADEON_VM_PAGE_READABLE |
667 RADEON_VM_PAGE_SNOOPED);
Jérôme Glisse24f47ac2014-05-07 16:35:24 -0400668 if (r) {
Christian Königcc9e67e2014-07-18 13:48:10 +0200669 radeon_vm_fini(rdev, vm);
Jérôme Glisse24f47ac2014-05-07 16:35:24 -0400670 kfree(fpriv);
671 return r;
672 }
Quentin Casasnovas74073c92014-03-18 17:16:52 +0100673 }
Jerome Glisse721604a2012-01-05 22:11:05 -0500674 file_priv->driver_priv = fpriv;
675 }
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000676
677 pm_runtime_mark_last_busy(dev->dev);
678 pm_runtime_put_autosuspend(dev->dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200679 return 0;
680}
681
Alex Deucherf482a142012-07-17 14:02:34 -0400682/**
683 * radeon_driver_postclose_kms - drm callback for post close
684 *
685 * @dev: drm dev pointer
686 * @file_priv: drm file
687 *
688 * On device post close, tear down vm on cayman+ (all asics).
689 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200690void radeon_driver_postclose_kms(struct drm_device *dev,
691 struct drm_file *file_priv)
692{
Jerome Glisse721604a2012-01-05 22:11:05 -0500693 struct radeon_device *rdev = dev->dev_private;
694
695 /* new gpu have virtual address space support */
696 if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
697 struct radeon_fpriv *fpriv = file_priv->driver_priv;
Christian Königcc9e67e2014-07-18 13:48:10 +0200698 struct radeon_vm *vm = &fpriv->vm;
Christian Königd72d43c2012-10-09 13:31:18 +0200699 int r;
700
Jérôme Glisse24f47ac2014-05-07 16:35:24 -0400701 if (rdev->accel_working) {
702 r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
703 if (!r) {
Christian Königcc9e67e2014-07-18 13:48:10 +0200704 if (vm->ib_bo_va)
705 radeon_vm_bo_rmv(rdev, vm->ib_bo_va);
Jérôme Glisse24f47ac2014-05-07 16:35:24 -0400706 radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
707 }
Alex Deucher544143f2015-01-28 14:36:26 -0500708 radeon_vm_fini(rdev, vm);
Christian Königd72d43c2012-10-09 13:31:18 +0200709 }
Jerome Glisse721604a2012-01-05 22:11:05 -0500710
Jerome Glisse721604a2012-01-05 22:11:05 -0500711 kfree(fpriv);
712 file_priv->driver_priv = NULL;
713 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200714}
715
Alex Deucherf482a142012-07-17 14:02:34 -0400716/**
717 * radeon_driver_preclose_kms - drm callback for pre close
718 *
719 * @dev: drm dev pointer
720 * @file_priv: drm file
721 *
722 * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
723 * (all asics).
724 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200725void radeon_driver_preclose_kms(struct drm_device *dev,
726 struct drm_file *file_priv)
727{
Dave Airlieab9e1f52010-07-13 11:11:11 +1000728 struct radeon_device *rdev = dev->dev_private;
Daniel Vetter45c1da52015-10-15 09:36:34 +0200729
730 mutex_lock(&rdev->gem.mutex);
Dave Airlieab9e1f52010-07-13 11:11:11 +1000731 if (rdev->hyperz_filp == file_priv)
732 rdev->hyperz_filp = NULL;
Marek Olšákdca0d612011-01-27 22:46:15 +0100733 if (rdev->cmask_filp == file_priv)
734 rdev->cmask_filp = NULL;
Daniel Vetter45c1da52015-10-15 09:36:34 +0200735 mutex_unlock(&rdev->gem.mutex);
736
Christian Königf2ba57b2013-04-08 12:41:29 +0200737 radeon_uvd_free_handles(rdev, file_priv);
Christian Königd93f7932013-05-23 12:10:04 +0200738 radeon_vce_free_handles(rdev, file_priv);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200739}
740
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200741/*
742 * VBlank related functions.
743 */
Alex Deucherf482a142012-07-17 14:02:34 -0400744/**
745 * radeon_get_vblank_counter_kms - get frame count
746 *
747 * @dev: drm dev pointer
748 * @crtc: crtc to get the frame count from
749 *
750 * Gets the frame count on the requested crtc (all asics).
751 * Returns frame count on success, -EINVAL on failure.
752 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200753u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
754{
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200755 struct radeon_device *rdev = dev->dev_private;
756
Dave Airlie9c950a42010-04-23 13:21:58 +1000757 if (crtc < 0 || crtc >= rdev->num_crtc) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200758 DRM_ERROR("Invalid crtc %d\n", crtc);
759 return -EINVAL;
760 }
761
762 return radeon_get_vblank_counter(rdev, crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200763}
764
Alex Deucherf482a142012-07-17 14:02:34 -0400765/**
766 * radeon_enable_vblank_kms - enable vblank interrupt
767 *
768 * @dev: drm dev pointer
769 * @crtc: crtc to enable vblank interrupt for
770 *
771 * Enable the interrupt on the requested crtc (all asics).
772 * Returns 0 on success, -EINVAL on failure.
773 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200774int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
775{
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200776 struct radeon_device *rdev = dev->dev_private;
Christian Koenigfb982572012-05-17 01:33:30 +0200777 unsigned long irqflags;
778 int r;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200779
Dave Airlie9c950a42010-04-23 13:21:58 +1000780 if (crtc < 0 || crtc >= rdev->num_crtc) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200781 DRM_ERROR("Invalid crtc %d\n", crtc);
782 return -EINVAL;
783 }
784
Christian Koenigfb982572012-05-17 01:33:30 +0200785 spin_lock_irqsave(&rdev->irq.lock, irqflags);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200786 rdev->irq.crtc_vblank_int[crtc] = true;
Christian Koenigfb982572012-05-17 01:33:30 +0200787 r = radeon_irq_set(rdev);
788 spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
789 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200790}
791
Alex Deucherf482a142012-07-17 14:02:34 -0400792/**
793 * radeon_disable_vblank_kms - disable vblank interrupt
794 *
795 * @dev: drm dev pointer
796 * @crtc: crtc to disable vblank interrupt for
797 *
798 * Disable the interrupt on the requested crtc (all asics).
799 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200800void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
801{
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200802 struct radeon_device *rdev = dev->dev_private;
Christian Koenigfb982572012-05-17 01:33:30 +0200803 unsigned long irqflags;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200804
Dave Airlie9c950a42010-04-23 13:21:58 +1000805 if (crtc < 0 || crtc >= rdev->num_crtc) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200806 DRM_ERROR("Invalid crtc %d\n", crtc);
807 return;
808 }
809
Christian Koenigfb982572012-05-17 01:33:30 +0200810 spin_lock_irqsave(&rdev->irq.lock, irqflags);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200811 rdev->irq.crtc_vblank_int[crtc] = false;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200812 radeon_irq_set(rdev);
Christian Koenigfb982572012-05-17 01:33:30 +0200813 spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200814}
815
Alex Deucherf482a142012-07-17 14:02:34 -0400816/**
817 * radeon_get_vblank_timestamp_kms - get vblank timestamp
818 *
819 * @dev: drm dev pointer
820 * @crtc: crtc to get the timestamp for
821 * @max_error: max error
822 * @vblank_time: time value
823 * @flags: flags passed to the driver
824 *
825 * Gets the timestamp on the requested crtc based on the
826 * scanout position. (all asics).
827 * Returns postive status flags on success, negative error on failure.
828 */
Mario Kleinerf5a80202010-10-23 04:42:17 +0200829int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
830 int *max_error,
831 struct timeval *vblank_time,
832 unsigned flags)
833{
834 struct drm_crtc *drmcrtc;
835 struct radeon_device *rdev = dev->dev_private;
836
837 if (crtc < 0 || crtc >= dev->num_crtcs) {
838 DRM_ERROR("Invalid crtc %d\n", crtc);
839 return -EINVAL;
840 }
841
842 /* Get associated drm_crtc: */
843 drmcrtc = &rdev->mode_info.crtcs[crtc]->base;
Petr Mladekf5475cc2014-11-27 16:57:21 +0100844 if (!drmcrtc)
845 return -EINVAL;
Mario Kleinerf5a80202010-10-23 04:42:17 +0200846
847 /* Helper routine in DRM core does all the work: */
848 return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
849 vblank_time, flags,
Ville Syrjäläeba1f352015-09-14 22:43:43 +0300850 &drmcrtc->hwmode);
Mario Kleinerf5a80202010-10-23 04:42:17 +0200851}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200852
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200853#define KMS_INVALID_IOCTL(name) \
Rashika Kheriaf6e2e402014-01-06 21:06:44 +0530854static int name(struct drm_device *dev, void *data, struct drm_file \
855 *file_priv) \
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200856{ \
857 DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
858 return -EINVAL; \
859}
860
861/*
862 * All these ioctls are invalid in kms world.
863 */
864KMS_INVALID_IOCTL(radeon_cp_init_kms)
865KMS_INVALID_IOCTL(radeon_cp_start_kms)
866KMS_INVALID_IOCTL(radeon_cp_stop_kms)
867KMS_INVALID_IOCTL(radeon_cp_reset_kms)
868KMS_INVALID_IOCTL(radeon_cp_idle_kms)
869KMS_INVALID_IOCTL(radeon_cp_resume_kms)
870KMS_INVALID_IOCTL(radeon_engine_reset_kms)
871KMS_INVALID_IOCTL(radeon_fullscreen_kms)
872KMS_INVALID_IOCTL(radeon_cp_swap_kms)
873KMS_INVALID_IOCTL(radeon_cp_clear_kms)
874KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
875KMS_INVALID_IOCTL(radeon_cp_indices_kms)
876KMS_INVALID_IOCTL(radeon_cp_texture_kms)
877KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
878KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
879KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
880KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
881KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
882KMS_INVALID_IOCTL(radeon_cp_flip_kms)
883KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
884KMS_INVALID_IOCTL(radeon_mem_free_kms)
885KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
886KMS_INVALID_IOCTL(radeon_irq_emit_kms)
887KMS_INVALID_IOCTL(radeon_irq_wait_kms)
888KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
889KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
890KMS_INVALID_IOCTL(radeon_surface_free_kms)
891
892
Rob Clarkbaa70942013-08-02 13:27:49 -0400893const struct drm_ioctl_desc radeon_ioctls_kms[] = {
Dave Airlie1b2f1482010-08-14 20:20:34 +1000894 DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
895 DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
896 DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
897 DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
898 DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
899 DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
900 DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
901 DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
902 DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
903 DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
904 DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
905 DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
906 DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
907 DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
908 DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
909 DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
910 DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
911 DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
912 DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
913 DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
914 DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
915 DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
916 DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
917 DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
918 DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
919 DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
920 DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200921 /* KMS */
Christian Königf33bcab2013-08-25 18:29:03 +0200922 DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
923 DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
924 DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
925 DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000926 DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
927 DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
Christian Königf33bcab2013-08-25 18:29:03 +0200928 DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
929 DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
930 DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
931 DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
932 DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
933 DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
934 DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
Marek Olšákbda72d52014-03-02 00:56:17 +0100935 DRM_IOCTL_DEF_DRV(RADEON_GEM_OP, radeon_gem_op_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
Christian Königf72a113a2014-08-07 09:36:00 +0200936 DRM_IOCTL_DEF_DRV(RADEON_GEM_USERPTR, radeon_gem_userptr_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200937};
Damien Lespiauf95aeb12014-06-09 14:39:49 +0100938int radeon_max_kms_ioctl = ARRAY_SIZE(radeon_ioctls_kms);