blob: 710c2bef9ebfa791e4299f2a6fad533745e4a842 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010035#include "intel_mocs.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070036#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020040#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041
Chris Wilson05394f32010-11-08 19:18:58 +000042static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010043static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000044static void
Chris Wilsonb4716182015-04-27 13:41:17 +010045i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
46static void
47i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010048
Chris Wilsonc76ce032013-08-08 14:41:03 +010049static bool cpu_cache_is_coherent(struct drm_device *dev,
50 enum i915_cache_level level)
51{
52 return HAS_LLC(dev) || level != I915_CACHE_NONE;
53}
54
Chris Wilson2c225692013-08-09 12:26:45 +010055static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
56{
57 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
58 return true;
59
60 return obj->pin_display;
61}
62
Chris Wilson73aa8082010-09-30 11:46:12 +010063/* some bookkeeping */
64static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
65 size_t size)
66{
Daniel Vetterc20e8352013-07-24 22:40:23 +020067 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010068 dev_priv->mm.object_count++;
69 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020070 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010071}
72
73static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
74 size_t size)
75{
Daniel Vetterc20e8352013-07-24 22:40:23 +020076 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010077 dev_priv->mm.object_count--;
78 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020079 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010080}
81
Chris Wilson21dd3732011-01-26 15:55:56 +000082static int
Daniel Vetter33196de2012-11-14 17:14:05 +010083i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010084{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010085 int ret;
86
Chris Wilsond98c52c2016-04-13 17:35:05 +010087 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +010088 return 0;
89
Daniel Vetter0a6759c2012-07-04 22:18:41 +020090 /*
91 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
92 * userspace. If it takes that long something really bad is going on and
93 * we should simply try to bail out and fail as gracefully as possible.
94 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +010095 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +010096 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +010097 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +020098 if (ret == 0) {
99 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
100 return -EIO;
101 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100103 } else {
104 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200105 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100106}
107
Chris Wilson54cf91d2010-11-25 18:00:26 +0000108int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100109{
Daniel Vetter33196de2012-11-14 17:14:05 +0100110 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100111 int ret;
112
Daniel Vetter33196de2012-11-14 17:14:05 +0100113 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100114 if (ret)
115 return ret;
116
117 ret = mutex_lock_interruptible(&dev->struct_mutex);
118 if (ret)
119 return ret;
120
Chris Wilson23bc5982010-09-29 16:10:57 +0100121 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100122 return 0;
123}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100124
Eric Anholt673a3942008-07-30 12:06:12 -0700125int
Eric Anholt5a125c32008-10-22 21:40:13 -0700126i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000127 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700128{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300129 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200130 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300131 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100132 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000133 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700134
Chris Wilson6299f992010-11-24 12:23:44 +0000135 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100136 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000137 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100138 if (vma->pin_count)
139 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000140 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100141 if (vma->pin_count)
142 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100143 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700144
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300145 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400146 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000147
Eric Anholt5a125c32008-10-22 21:40:13 -0700148 return 0;
149}
150
Chris Wilson6a2c4232014-11-04 04:51:40 -0800151static int
152i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100153{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800154 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
155 char *vaddr = obj->phys_handle->vaddr;
156 struct sg_table *st;
157 struct scatterlist *sg;
158 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100159
Chris Wilson6a2c4232014-11-04 04:51:40 -0800160 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
161 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100162
Chris Wilson6a2c4232014-11-04 04:51:40 -0800163 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
164 struct page *page;
165 char *src;
166
167 page = shmem_read_mapping_page(mapping, i);
168 if (IS_ERR(page))
169 return PTR_ERR(page);
170
171 src = kmap_atomic(page);
172 memcpy(vaddr, src, PAGE_SIZE);
173 drm_clflush_virt_range(vaddr, PAGE_SIZE);
174 kunmap_atomic(src);
175
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300176 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800177 vaddr += PAGE_SIZE;
178 }
179
Chris Wilsonc0336662016-05-06 15:40:21 +0100180 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800181
182 st = kmalloc(sizeof(*st), GFP_KERNEL);
183 if (st == NULL)
184 return -ENOMEM;
185
186 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
187 kfree(st);
188 return -ENOMEM;
189 }
190
191 sg = st->sgl;
192 sg->offset = 0;
193 sg->length = obj->base.size;
194
195 sg_dma_address(sg) = obj->phys_handle->busaddr;
196 sg_dma_len(sg) = obj->base.size;
197
198 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800199 return 0;
200}
201
202static void
203i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
204{
205 int ret;
206
207 BUG_ON(obj->madv == __I915_MADV_PURGED);
208
209 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100210 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800211 /* In the event of a disaster, abandon all caches and
212 * hope for the best.
213 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800214 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
215 }
216
217 if (obj->madv == I915_MADV_DONTNEED)
218 obj->dirty = 0;
219
220 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100221 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800222 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100223 int i;
224
225 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800226 struct page *page;
227 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100228
Chris Wilson6a2c4232014-11-04 04:51:40 -0800229 page = shmem_read_mapping_page(mapping, i);
230 if (IS_ERR(page))
231 continue;
232
233 dst = kmap_atomic(page);
234 drm_clflush_virt_range(vaddr, PAGE_SIZE);
235 memcpy(dst, vaddr, PAGE_SIZE);
236 kunmap_atomic(dst);
237
238 set_page_dirty(page);
239 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100240 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300241 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100242 vaddr += PAGE_SIZE;
243 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800244 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100245 }
246
Chris Wilson6a2c4232014-11-04 04:51:40 -0800247 sg_free_table(obj->pages);
248 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800249}
250
251static void
252i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
253{
254 drm_pci_free(obj->base.dev, obj->phys_handle);
255}
256
257static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
258 .get_pages = i915_gem_object_get_pages_phys,
259 .put_pages = i915_gem_object_put_pages_phys,
260 .release = i915_gem_object_release_phys,
261};
262
263static int
264drop_pages(struct drm_i915_gem_object *obj)
265{
266 struct i915_vma *vma, *next;
267 int ret;
268
269 drm_gem_object_reference(&obj->base);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000270 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800271 if (i915_vma_unbind(vma))
272 break;
273
274 ret = i915_gem_object_put_pages(obj);
275 drm_gem_object_unreference(&obj->base);
276
277 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100278}
279
280int
281i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
282 int align)
283{
284 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800285 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100286
287 if (obj->phys_handle) {
288 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
289 return -EBUSY;
290
291 return 0;
292 }
293
294 if (obj->madv != I915_MADV_WILLNEED)
295 return -EFAULT;
296
297 if (obj->base.filp == NULL)
298 return -EINVAL;
299
Chris Wilson6a2c4232014-11-04 04:51:40 -0800300 ret = drop_pages(obj);
301 if (ret)
302 return ret;
303
Chris Wilson00731152014-05-21 12:42:56 +0100304 /* create a new object */
305 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
306 if (!phys)
307 return -ENOMEM;
308
Chris Wilson00731152014-05-21 12:42:56 +0100309 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800310 obj->ops = &i915_gem_phys_ops;
311
312 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100313}
314
315static int
316i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
317 struct drm_i915_gem_pwrite *args,
318 struct drm_file *file_priv)
319{
320 struct drm_device *dev = obj->base.dev;
321 void *vaddr = obj->phys_handle->vaddr + args->offset;
322 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200323 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800324
325 /* We manually control the domain here and pretend that it
326 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
327 */
328 ret = i915_gem_object_wait_rendering(obj, false);
329 if (ret)
330 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100331
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700332 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100333 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
334 unsigned long unwritten;
335
336 /* The physical object once assigned is fixed for the lifetime
337 * of the obj, so we can safely drop the lock and continue
338 * to access vaddr.
339 */
340 mutex_unlock(&dev->struct_mutex);
341 unwritten = copy_from_user(vaddr, user_data, args->size);
342 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200343 if (unwritten) {
344 ret = -EFAULT;
345 goto out;
346 }
Chris Wilson00731152014-05-21 12:42:56 +0100347 }
348
Chris Wilson6a2c4232014-11-04 04:51:40 -0800349 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100350 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200351
352out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700353 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200354 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100355}
356
Chris Wilson42dcedd2012-11-15 11:32:30 +0000357void *i915_gem_object_alloc(struct drm_device *dev)
358{
359 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100360 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000361}
362
363void i915_gem_object_free(struct drm_i915_gem_object *obj)
364{
365 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100366 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000367}
368
Dave Airlieff72145b2011-02-07 12:16:14 +1000369static int
370i915_gem_create(struct drm_file *file,
371 struct drm_device *dev,
372 uint64_t size,
373 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700374{
Chris Wilson05394f32010-11-08 19:18:58 +0000375 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300376 int ret;
377 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700378
Dave Airlieff72145b2011-02-07 12:16:14 +1000379 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200380 if (size == 0)
381 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700382
383 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100384 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100385 if (IS_ERR(obj))
386 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700387
Chris Wilson05394f32010-11-08 19:18:58 +0000388 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100389 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200390 drm_gem_object_unreference_unlocked(&obj->base);
391 if (ret)
392 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100393
Dave Airlieff72145b2011-02-07 12:16:14 +1000394 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700395 return 0;
396}
397
Dave Airlieff72145b2011-02-07 12:16:14 +1000398int
399i915_gem_dumb_create(struct drm_file *file,
400 struct drm_device *dev,
401 struct drm_mode_create_dumb *args)
402{
403 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300404 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 args->size = args->pitch * args->height;
406 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000407 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000408}
409
Dave Airlieff72145b2011-02-07 12:16:14 +1000410/**
411 * Creates a new mm object and returns a handle to it.
412 */
413int
414i915_gem_create_ioctl(struct drm_device *dev, void *data,
415 struct drm_file *file)
416{
417 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000420 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000421}
422
Daniel Vetter8c599672011-12-14 13:57:31 +0100423static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100424__copy_to_user_swizzled(char __user *cpu_vaddr,
425 const char *gpu_vaddr, int gpu_offset,
426 int length)
427{
428 int ret, cpu_offset = 0;
429
430 while (length > 0) {
431 int cacheline_end = ALIGN(gpu_offset + 1, 64);
432 int this_length = min(cacheline_end - gpu_offset, length);
433 int swizzled_gpu_offset = gpu_offset ^ 64;
434
435 ret = __copy_to_user(cpu_vaddr + cpu_offset,
436 gpu_vaddr + swizzled_gpu_offset,
437 this_length);
438 if (ret)
439 return ret + length;
440
441 cpu_offset += this_length;
442 gpu_offset += this_length;
443 length -= this_length;
444 }
445
446 return 0;
447}
448
449static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700450__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
451 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100452 int length)
453{
454 int ret, cpu_offset = 0;
455
456 while (length > 0) {
457 int cacheline_end = ALIGN(gpu_offset + 1, 64);
458 int this_length = min(cacheline_end - gpu_offset, length);
459 int swizzled_gpu_offset = gpu_offset ^ 64;
460
461 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
462 cpu_vaddr + cpu_offset,
463 this_length);
464 if (ret)
465 return ret + length;
466
467 cpu_offset += this_length;
468 gpu_offset += this_length;
469 length -= this_length;
470 }
471
472 return 0;
473}
474
Brad Volkin4c914c02014-02-18 10:15:45 -0800475/*
476 * Pins the specified object's pages and synchronizes the object with
477 * GPU accesses. Sets needs_clflush to non-zero if the caller should
478 * flush the object from the CPU cache.
479 */
480int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
481 int *needs_clflush)
482{
483 int ret;
484
485 *needs_clflush = 0;
486
Ben Widawsky1db6e2e2016-02-09 11:44:12 -0800487 if (WARN_ON((obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE) == 0))
Brad Volkin4c914c02014-02-18 10:15:45 -0800488 return -EINVAL;
489
490 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
491 /* If we're not in the cpu read domain, set ourself into the gtt
492 * read domain and manually flush cachelines (if required). This
493 * optimizes for the case when the gpu will dirty the data
494 * anyway again before the next pread happens. */
495 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
496 obj->cache_level);
497 ret = i915_gem_object_wait_rendering(obj, true);
498 if (ret)
499 return ret;
500 }
501
502 ret = i915_gem_object_get_pages(obj);
503 if (ret)
504 return ret;
505
506 i915_gem_object_pin_pages(obj);
507
508 return ret;
509}
510
Daniel Vetterd174bd62012-03-25 19:47:40 +0200511/* Per-page copy function for the shmem pread fastpath.
512 * Flushes invalid cachelines before reading the target if
513 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700514static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200515shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
516 char __user *user_data,
517 bool page_do_bit17_swizzling, bool needs_clflush)
518{
519 char *vaddr;
520 int ret;
521
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200522 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200523 return -EINVAL;
524
525 vaddr = kmap_atomic(page);
526 if (needs_clflush)
527 drm_clflush_virt_range(vaddr + shmem_page_offset,
528 page_length);
529 ret = __copy_to_user_inatomic(user_data,
530 vaddr + shmem_page_offset,
531 page_length);
532 kunmap_atomic(vaddr);
533
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100534 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200535}
536
Daniel Vetter23c18c72012-03-25 19:47:42 +0200537static void
538shmem_clflush_swizzled_range(char *addr, unsigned long length,
539 bool swizzled)
540{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200541 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200542 unsigned long start = (unsigned long) addr;
543 unsigned long end = (unsigned long) addr + length;
544
545 /* For swizzling simply ensure that we always flush both
546 * channels. Lame, but simple and it works. Swizzled
547 * pwrite/pread is far from a hotpath - current userspace
548 * doesn't use it at all. */
549 start = round_down(start, 128);
550 end = round_up(end, 128);
551
552 drm_clflush_virt_range((void *)start, end - start);
553 } else {
554 drm_clflush_virt_range(addr, length);
555 }
556
557}
558
Daniel Vetterd174bd62012-03-25 19:47:40 +0200559/* Only difference to the fast-path function is that this can handle bit17
560 * and uses non-atomic copy and kmap functions. */
561static int
562shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
563 char __user *user_data,
564 bool page_do_bit17_swizzling, bool needs_clflush)
565{
566 char *vaddr;
567 int ret;
568
569 vaddr = kmap(page);
570 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200571 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
572 page_length,
573 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200574
575 if (page_do_bit17_swizzling)
576 ret = __copy_to_user_swizzled(user_data,
577 vaddr, shmem_page_offset,
578 page_length);
579 else
580 ret = __copy_to_user(user_data,
581 vaddr + shmem_page_offset,
582 page_length);
583 kunmap(page);
584
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100585 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200586}
587
Eric Anholteb014592009-03-10 11:44:52 -0700588static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200589i915_gem_shmem_pread(struct drm_device *dev,
590 struct drm_i915_gem_object *obj,
591 struct drm_i915_gem_pread *args,
592 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700593{
Daniel Vetter8461d222011-12-14 13:57:32 +0100594 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700595 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100596 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100597 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100598 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200599 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200600 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200601 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700602
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200603 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700604 remain = args->size;
605
Daniel Vetter8461d222011-12-14 13:57:32 +0100606 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700607
Brad Volkin4c914c02014-02-18 10:15:45 -0800608 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100609 if (ret)
610 return ret;
611
Eric Anholteb014592009-03-10 11:44:52 -0700612 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100613
Imre Deak67d5a502013-02-18 19:28:02 +0200614 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
615 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200616 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100617
618 if (remain <= 0)
619 break;
620
Eric Anholteb014592009-03-10 11:44:52 -0700621 /* Operation in this page
622 *
Eric Anholteb014592009-03-10 11:44:52 -0700623 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700624 * page_length = bytes to copy for this page
625 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100626 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700627 page_length = remain;
628 if ((shmem_page_offset + page_length) > PAGE_SIZE)
629 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700630
Daniel Vetter8461d222011-12-14 13:57:32 +0100631 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
632 (page_to_phys(page) & (1 << 17)) != 0;
633
Daniel Vetterd174bd62012-03-25 19:47:40 +0200634 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
635 user_data, page_do_bit17_swizzling,
636 needs_clflush);
637 if (ret == 0)
638 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700639
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200640 mutex_unlock(&dev->struct_mutex);
641
Jani Nikulad330a952014-01-21 11:24:25 +0200642 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200643 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200644 /* Userspace is tricking us, but we've already clobbered
645 * its pages with the prefault and promised to write the
646 * data up to the first fault. Hence ignore any errors
647 * and just continue. */
648 (void)ret;
649 prefaulted = 1;
650 }
651
Daniel Vetterd174bd62012-03-25 19:47:40 +0200652 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
653 user_data, page_do_bit17_swizzling,
654 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700655
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200656 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100657
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100658 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100659 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100660
Chris Wilson17793c92014-03-07 08:30:36 +0000661next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700662 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100663 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700664 offset += page_length;
665 }
666
Chris Wilson4f27b752010-10-14 15:26:45 +0100667out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100668 i915_gem_object_unpin_pages(obj);
669
Eric Anholteb014592009-03-10 11:44:52 -0700670 return ret;
671}
672
Eric Anholt673a3942008-07-30 12:06:12 -0700673/**
674 * Reads data from the object referenced by handle.
675 *
676 * On error, the contents of *data are undefined.
677 */
678int
679i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000680 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700681{
682 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000683 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100684 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700685
Chris Wilson51311d02010-11-17 09:10:42 +0000686 if (args->size == 0)
687 return 0;
688
689 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200690 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000691 args->size))
692 return -EFAULT;
693
Chris Wilson4f27b752010-10-14 15:26:45 +0100694 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100695 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100696 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700697
Chris Wilson05394f32010-11-08 19:18:58 +0000698 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000699 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100700 ret = -ENOENT;
701 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100702 }
Eric Anholt673a3942008-07-30 12:06:12 -0700703
Chris Wilson7dcd2492010-09-26 20:21:44 +0100704 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000705 if (args->offset > obj->base.size ||
706 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100707 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100708 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100709 }
710
Daniel Vetter1286ff72012-05-10 15:25:09 +0200711 /* prime objects have no backing filp to GEM pread/pwrite
712 * pages from.
713 */
714 if (!obj->base.filp) {
715 ret = -EINVAL;
716 goto out;
717 }
718
Chris Wilsondb53a302011-02-03 11:57:46 +0000719 trace_i915_gem_object_pread(obj, args->offset, args->size);
720
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200721 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700722
Chris Wilson35b62a82010-09-26 20:23:38 +0100723out:
Chris Wilson05394f32010-11-08 19:18:58 +0000724 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100725unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100726 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700727 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700728}
729
Keith Packard0839ccb2008-10-30 19:38:48 -0700730/* This is the fast write path which cannot handle
731 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700732 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700733
Keith Packard0839ccb2008-10-30 19:38:48 -0700734static inline int
735fast_user_write(struct io_mapping *mapping,
736 loff_t page_base, int page_offset,
737 char __user *user_data,
738 int length)
739{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700740 void __iomem *vaddr_atomic;
741 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700742 unsigned long unwritten;
743
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700744 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700745 /* We can use the cpu mem copy function because this is X86. */
746 vaddr = (void __force*)vaddr_atomic + page_offset;
747 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700748 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700749 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100750 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700751}
752
Eric Anholt3de09aa2009-03-09 09:42:23 -0700753/**
754 * This is the fast pwrite path, where we copy the data directly from the
755 * user into the GTT, uncached.
756 */
Eric Anholt673a3942008-07-30 12:06:12 -0700757static int
Chris Wilson05394f32010-11-08 19:18:58 +0000758i915_gem_gtt_pwrite_fast(struct drm_device *dev,
759 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700760 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000761 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700762{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300763 struct drm_i915_private *dev_priv = to_i915(dev);
764 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Eric Anholt673a3942008-07-30 12:06:12 -0700765 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700766 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700767 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200768 int page_offset, page_length, ret;
769
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100770 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200771 if (ret)
772 goto out;
773
774 ret = i915_gem_object_set_to_gtt_domain(obj, true);
775 if (ret)
776 goto out_unpin;
777
778 ret = i915_gem_object_put_fence(obj);
779 if (ret)
780 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700781
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200782 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700783 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700784
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700785 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700786
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700787 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200788
Eric Anholt673a3942008-07-30 12:06:12 -0700789 while (remain > 0) {
790 /* Operation in this page
791 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700792 * page_base = page offset within aperture
793 * page_offset = offset within page
794 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700795 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100796 page_base = offset & PAGE_MASK;
797 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700798 page_length = remain;
799 if ((page_offset + remain) > PAGE_SIZE)
800 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700801
Keith Packard0839ccb2008-10-30 19:38:48 -0700802 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700803 * source page isn't available. Return the error and we'll
804 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700805 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300806 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200807 page_offset, user_data, page_length)) {
808 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200809 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200810 }
Eric Anholt673a3942008-07-30 12:06:12 -0700811
Keith Packard0839ccb2008-10-30 19:38:48 -0700812 remain -= page_length;
813 user_data += page_length;
814 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700815 }
Eric Anholt673a3942008-07-30 12:06:12 -0700816
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200817out_flush:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700818 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200819out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800820 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200821out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700822 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700823}
824
Daniel Vetterd174bd62012-03-25 19:47:40 +0200825/* Per-page copy function for the shmem pwrite fastpath.
826 * Flushes invalid cachelines before writing to the target if
827 * needs_clflush_before is set and flushes out any written cachelines after
828 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700829static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200830shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
831 char __user *user_data,
832 bool page_do_bit17_swizzling,
833 bool needs_clflush_before,
834 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700835{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200836 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700837 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700838
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200839 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200840 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700841
Daniel Vetterd174bd62012-03-25 19:47:40 +0200842 vaddr = kmap_atomic(page);
843 if (needs_clflush_before)
844 drm_clflush_virt_range(vaddr + shmem_page_offset,
845 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000846 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
847 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200848 if (needs_clflush_after)
849 drm_clflush_virt_range(vaddr + shmem_page_offset,
850 page_length);
851 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700852
Chris Wilson755d2212012-09-04 21:02:55 +0100853 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700854}
855
Daniel Vetterd174bd62012-03-25 19:47:40 +0200856/* Only difference to the fast-path function is that this can handle bit17
857 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700858static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200859shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
860 char __user *user_data,
861 bool page_do_bit17_swizzling,
862 bool needs_clflush_before,
863 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700864{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200865 char *vaddr;
866 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700867
Daniel Vetterd174bd62012-03-25 19:47:40 +0200868 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200869 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200870 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
871 page_length,
872 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200873 if (page_do_bit17_swizzling)
874 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100875 user_data,
876 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200877 else
878 ret = __copy_from_user(vaddr + shmem_page_offset,
879 user_data,
880 page_length);
881 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200882 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
883 page_length,
884 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200885 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100886
Chris Wilson755d2212012-09-04 21:02:55 +0100887 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700888}
889
Eric Anholt40123c12009-03-09 13:42:30 -0700890static int
Daniel Vettere244a442012-03-25 19:47:28 +0200891i915_gem_shmem_pwrite(struct drm_device *dev,
892 struct drm_i915_gem_object *obj,
893 struct drm_i915_gem_pwrite *args,
894 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700895{
Eric Anholt40123c12009-03-09 13:42:30 -0700896 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100897 loff_t offset;
898 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100899 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100900 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200901 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200902 int needs_clflush_after = 0;
903 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200904 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700905
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200906 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700907 remain = args->size;
908
Daniel Vetter8c599672011-12-14 13:57:31 +0100909 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700910
Daniel Vetter58642882012-03-25 19:47:37 +0200911 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
912 /* If we're not in the cpu write domain, set ourself into the gtt
913 * write domain and manually flush cachelines (if required). This
914 * optimizes for the case when the gpu will use the data
915 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100916 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700917 ret = i915_gem_object_wait_rendering(obj, false);
918 if (ret)
919 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200920 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100921 /* Same trick applies to invalidate partially written cachelines read
922 * before writing. */
923 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
924 needs_clflush_before =
925 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200926
Chris Wilson755d2212012-09-04 21:02:55 +0100927 ret = i915_gem_object_get_pages(obj);
928 if (ret)
929 return ret;
930
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700931 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200932
Chris Wilson755d2212012-09-04 21:02:55 +0100933 i915_gem_object_pin_pages(obj);
934
Eric Anholt40123c12009-03-09 13:42:30 -0700935 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000936 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700937
Imre Deak67d5a502013-02-18 19:28:02 +0200938 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
939 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200940 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200941 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100942
Chris Wilson9da3da62012-06-01 15:20:22 +0100943 if (remain <= 0)
944 break;
945
Eric Anholt40123c12009-03-09 13:42:30 -0700946 /* Operation in this page
947 *
Eric Anholt40123c12009-03-09 13:42:30 -0700948 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700949 * page_length = bytes to copy for this page
950 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100951 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700952
953 page_length = remain;
954 if ((shmem_page_offset + page_length) > PAGE_SIZE)
955 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700956
Daniel Vetter58642882012-03-25 19:47:37 +0200957 /* If we don't overwrite a cacheline completely we need to be
958 * careful to have up-to-date data by first clflushing. Don't
959 * overcomplicate things and flush the entire patch. */
960 partial_cacheline_write = needs_clflush_before &&
961 ((shmem_page_offset | page_length)
962 & (boot_cpu_data.x86_clflush_size - 1));
963
Daniel Vetter8c599672011-12-14 13:57:31 +0100964 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
965 (page_to_phys(page) & (1 << 17)) != 0;
966
Daniel Vetterd174bd62012-03-25 19:47:40 +0200967 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
968 user_data, page_do_bit17_swizzling,
969 partial_cacheline_write,
970 needs_clflush_after);
971 if (ret == 0)
972 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700973
Daniel Vettere244a442012-03-25 19:47:28 +0200974 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200975 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200976 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
977 user_data, page_do_bit17_swizzling,
978 partial_cacheline_write,
979 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700980
Daniel Vettere244a442012-03-25 19:47:28 +0200981 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100982
Chris Wilson755d2212012-09-04 21:02:55 +0100983 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100984 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100985
Chris Wilson17793c92014-03-07 08:30:36 +0000986next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700987 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100988 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700989 offset += page_length;
990 }
991
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100992out:
Chris Wilson755d2212012-09-04 21:02:55 +0100993 i915_gem_object_unpin_pages(obj);
994
Daniel Vettere244a442012-03-25 19:47:28 +0200995 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100996 /*
997 * Fixup: Flush cpu caches in case we didn't flush the dirty
998 * cachelines in-line while writing and the object moved
999 * out of the cpu write domain while we've dropped the lock.
1000 */
1001 if (!needs_clflush_after &&
1002 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001003 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001004 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001005 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001006 }
Eric Anholt40123c12009-03-09 13:42:30 -07001007
Daniel Vetter58642882012-03-25 19:47:37 +02001008 if (needs_clflush_after)
Chris Wilsonc0336662016-05-06 15:40:21 +01001009 i915_gem_chipset_flush(to_i915(dev));
Ville Syrjäläed75a552015-08-11 19:47:10 +03001010 else
1011 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001012
Rodrigo Vivide152b62015-07-07 16:28:51 -07001013 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001014 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001015}
1016
1017/**
1018 * Writes data to the object referenced by handle.
1019 *
1020 * On error, the contents of the buffer that were to be modified are undefined.
1021 */
1022int
1023i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001024 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001025{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001026 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001027 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001028 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001029 int ret;
1030
1031 if (args->size == 0)
1032 return 0;
1033
1034 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001035 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001036 args->size))
1037 return -EFAULT;
1038
Jani Nikulad330a952014-01-21 11:24:25 +02001039 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001040 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1041 args->size);
1042 if (ret)
1043 return -EFAULT;
1044 }
Eric Anholt673a3942008-07-30 12:06:12 -07001045
Imre Deak5d77d9c2014-11-12 16:40:35 +02001046 intel_runtime_pm_get(dev_priv);
1047
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001048 ret = i915_mutex_lock_interruptible(dev);
1049 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001050 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001051
Chris Wilson05394f32010-11-08 19:18:58 +00001052 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001053 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001054 ret = -ENOENT;
1055 goto unlock;
1056 }
Eric Anholt673a3942008-07-30 12:06:12 -07001057
Chris Wilson7dcd2492010-09-26 20:21:44 +01001058 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001059 if (args->offset > obj->base.size ||
1060 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001061 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001062 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001063 }
1064
Daniel Vetter1286ff72012-05-10 15:25:09 +02001065 /* prime objects have no backing filp to GEM pread/pwrite
1066 * pages from.
1067 */
1068 if (!obj->base.filp) {
1069 ret = -EINVAL;
1070 goto out;
1071 }
1072
Chris Wilsondb53a302011-02-03 11:57:46 +00001073 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1074
Daniel Vetter935aaa62012-03-25 19:47:35 +02001075 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001076 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1077 * it would end up going through the fenced access, and we'll get
1078 * different detiling behavior between reading and writing.
1079 * pread/pwrite currently are reading and writing from the CPU
1080 * perspective, requiring manual detiling by the client.
1081 */
Chris Wilson2c225692013-08-09 12:26:45 +01001082 if (obj->tiling_mode == I915_TILING_NONE &&
1083 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1084 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001085 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001086 /* Note that the gtt paths might fail with non-page-backed user
1087 * pointers (e.g. gtt mappings when moving data between
1088 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001089 }
Eric Anholt673a3942008-07-30 12:06:12 -07001090
Chris Wilson6a2c4232014-11-04 04:51:40 -08001091 if (ret == -EFAULT || ret == -ENOSPC) {
1092 if (obj->phys_handle)
1093 ret = i915_gem_phys_pwrite(obj, args, file);
1094 else
1095 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1096 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001097
Chris Wilson35b62a82010-09-26 20:23:38 +01001098out:
Chris Wilson05394f32010-11-08 19:18:58 +00001099 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001100unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001101 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001102put_rpm:
1103 intel_runtime_pm_put(dev_priv);
1104
Eric Anholt673a3942008-07-30 12:06:12 -07001105 return ret;
1106}
1107
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001108static int
1109i915_gem_check_wedge(unsigned reset_counter, bool interruptible)
Chris Wilsonb3612372012-08-24 09:35:08 +01001110{
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001111 if (__i915_terminally_wedged(reset_counter))
1112 return -EIO;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001113
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001114 if (__i915_reset_in_progress(reset_counter)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001115 /* Non-interruptible callers can't handle -EAGAIN, hence return
1116 * -EIO unconditionally for these. */
1117 if (!interruptible)
1118 return -EIO;
1119
Chris Wilsond98c52c2016-04-13 17:35:05 +01001120 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001121 }
1122
1123 return 0;
1124}
1125
Chris Wilson094f9a52013-09-25 17:34:55 +01001126static void fake_irq(unsigned long data)
1127{
1128 wake_up_process((struct task_struct *)data);
1129}
1130
1131static bool missed_irq(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001132 struct intel_engine_cs *engine)
Chris Wilson094f9a52013-09-25 17:34:55 +01001133{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001134 return test_bit(engine->id, &dev_priv->gpu_error.missed_irq_rings);
Chris Wilson094f9a52013-09-25 17:34:55 +01001135}
1136
Chris Wilsonca5b7212015-12-11 11:32:58 +00001137static unsigned long local_clock_us(unsigned *cpu)
1138{
1139 unsigned long t;
1140
1141 /* Cheaply and approximately convert from nanoseconds to microseconds.
1142 * The result and subsequent calculations are also defined in the same
1143 * approximate microseconds units. The principal source of timing
1144 * error here is from the simple truncation.
1145 *
1146 * Note that local_clock() is only defined wrt to the current CPU;
1147 * the comparisons are no longer valid if we switch CPUs. Instead of
1148 * blocking preemption for the entire busywait, we can detect the CPU
1149 * switch and use that as indicator of system load and a reason to
1150 * stop busywaiting, see busywait_stop().
1151 */
1152 *cpu = get_cpu();
1153 t = local_clock() >> 10;
1154 put_cpu();
1155
1156 return t;
1157}
1158
1159static bool busywait_stop(unsigned long timeout, unsigned cpu)
1160{
1161 unsigned this_cpu;
1162
1163 if (time_after(local_clock_us(&this_cpu), timeout))
1164 return true;
1165
1166 return this_cpu != cpu;
1167}
1168
Chris Wilson91b0c352015-12-11 11:32:57 +00001169static int __i915_spin_request(struct drm_i915_gem_request *req, int state)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001170{
Chris Wilson2def4ad2015-04-07 16:20:41 +01001171 unsigned long timeout;
Chris Wilsonca5b7212015-12-11 11:32:58 +00001172 unsigned cpu;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001173
Chris Wilsonca5b7212015-12-11 11:32:58 +00001174 /* When waiting for high frequency requests, e.g. during synchronous
1175 * rendering split between the CPU and GPU, the finite amount of time
1176 * required to set up the irq and wait upon it limits the response
1177 * rate. By busywaiting on the request completion for a short while we
1178 * can service the high frequency waits as quick as possible. However,
1179 * if it is a slow request, we want to sleep as quickly as possible.
1180 * The tradeoff between waiting and sleeping is roughly the time it
1181 * takes to sleep on a request, on the order of a microsecond.
1182 */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001183
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001184 if (req->engine->irq_refcount)
Chris Wilson2def4ad2015-04-07 16:20:41 +01001185 return -EBUSY;
1186
Chris Wilson821485d2015-12-11 11:32:59 +00001187 /* Only spin if we know the GPU is processing this request */
1188 if (!i915_gem_request_started(req, true))
1189 return -EAGAIN;
1190
Chris Wilsonca5b7212015-12-11 11:32:58 +00001191 timeout = local_clock_us(&cpu) + 5;
Chris Wilson2def4ad2015-04-07 16:20:41 +01001192 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001193 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad2015-04-07 16:20:41 +01001194 return 0;
1195
Chris Wilson91b0c352015-12-11 11:32:57 +00001196 if (signal_pending_state(state, current))
1197 break;
1198
Chris Wilsonca5b7212015-12-11 11:32:58 +00001199 if (busywait_stop(timeout, cpu))
Chris Wilson2def4ad2015-04-07 16:20:41 +01001200 break;
1201
1202 cpu_relax_lowlatency();
1203 }
Chris Wilson821485d2015-12-11 11:32:59 +00001204
Daniel Vettereed29a52015-05-21 14:21:25 +02001205 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad2015-04-07 16:20:41 +01001206 return 0;
1207
1208 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001209}
1210
Chris Wilsonb3612372012-08-24 09:35:08 +01001211/**
John Harrison9c654812014-11-24 18:49:35 +00001212 * __i915_wait_request - wait until execution of request has finished
1213 * @req: duh!
Chris Wilsonb3612372012-08-24 09:35:08 +01001214 * @interruptible: do an interruptible wait (normally yes)
1215 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1216 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001217 * Note: It is of utmost importance that the passed in seqno and reset_counter
1218 * values have been read by the caller in an smp safe manner. Where read-side
1219 * locks are involved, it is sufficient to read the reset_counter before
1220 * unlocking the lock that protects the seqno. For lockless tricks, the
1221 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1222 * inserted.
1223 *
John Harrison9c654812014-11-24 18:49:35 +00001224 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001225 * errno with remaining time filled in timeout argument.
1226 */
John Harrison9c654812014-11-24 18:49:35 +00001227int __i915_wait_request(struct drm_i915_gem_request *req,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001228 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001229 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001230 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001231{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001232 struct intel_engine_cs *engine = i915_gem_request_get_engine(req);
Chris Wilsonc0336662016-05-06 15:40:21 +01001233 struct drm_i915_private *dev_priv = req->i915;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001234 const bool irq_test_in_progress =
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001235 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_engine_flag(engine);
Chris Wilson91b0c352015-12-11 11:32:57 +00001236 int state = interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
Chris Wilson094f9a52013-09-25 17:34:55 +01001237 DEFINE_WAIT(wait);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001238 unsigned long timeout_expire;
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001239 s64 before = 0; /* Only to silence a compiler warning. */
Chris Wilsonb3612372012-08-24 09:35:08 +01001240 int ret;
1241
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001242 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001243
Chris Wilsonb4716182015-04-27 13:41:17 +01001244 if (list_empty(&req->list))
1245 return 0;
1246
John Harrison1b5a4332014-11-24 18:49:42 +00001247 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001248 return 0;
1249
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001250 timeout_expire = 0;
1251 if (timeout) {
1252 if (WARN_ON(*timeout < 0))
1253 return -EINVAL;
1254
1255 if (*timeout == 0)
1256 return -ETIME;
1257
1258 timeout_expire = jiffies + nsecs_to_jiffies_timeout(*timeout);
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001259
1260 /*
1261 * Record current time in case interrupted by signal, or wedged.
1262 */
1263 before = ktime_get_raw_ns();
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001264 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001265
Chris Wilson2e1b8732015-04-27 13:41:22 +01001266 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001267 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001268
John Harrison74328ee2014-11-24 18:49:38 +00001269 trace_i915_gem_request_wait_begin(req);
Chris Wilson2def4ad2015-04-07 16:20:41 +01001270
1271 /* Optimistic spin for the next jiffie before touching IRQs */
Chris Wilson91b0c352015-12-11 11:32:57 +00001272 ret = __i915_spin_request(req, state);
Chris Wilson2def4ad2015-04-07 16:20:41 +01001273 if (ret == 0)
1274 goto out;
1275
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001276 if (!irq_test_in_progress && WARN_ON(!engine->irq_get(engine))) {
Chris Wilson2def4ad2015-04-07 16:20:41 +01001277 ret = -ENODEV;
1278 goto out;
1279 }
1280
Chris Wilson094f9a52013-09-25 17:34:55 +01001281 for (;;) {
1282 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001283
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001284 prepare_to_wait(&engine->irq_queue, &wait, state);
Chris Wilsonb3612372012-08-24 09:35:08 +01001285
Daniel Vetterf69061b2012-12-06 09:01:42 +01001286 /* We need to check whether any gpu reset happened in between
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001287 * the request being submitted and now. If a reset has occurred,
1288 * the request is effectively complete (we either are in the
1289 * process of or have discarded the rendering and completely
1290 * reset the GPU. The results of the request are lost and we
1291 * are free to continue on with the original operation.
1292 */
Chris Wilson299259a2016-04-13 17:35:06 +01001293 if (req->reset_counter != i915_reset_counter(&dev_priv->gpu_error)) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001294 ret = 0;
Chris Wilson094f9a52013-09-25 17:34:55 +01001295 break;
1296 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001297
John Harrison1b5a4332014-11-24 18:49:42 +00001298 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001299 ret = 0;
1300 break;
1301 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001302
Chris Wilson91b0c352015-12-11 11:32:57 +00001303 if (signal_pending_state(state, current)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001304 ret = -ERESTARTSYS;
1305 break;
1306 }
1307
Mika Kuoppala47e97662013-12-10 17:02:43 +02001308 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001309 ret = -ETIME;
1310 break;
1311 }
1312
1313 timer.function = NULL;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001314 if (timeout || missed_irq(dev_priv, engine)) {
Mika Kuoppala47e97662013-12-10 17:02:43 +02001315 unsigned long expire;
1316
Chris Wilson094f9a52013-09-25 17:34:55 +01001317 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001318 expire = missed_irq(dev_priv, engine) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001319 mod_timer(&timer, expire);
1320 }
1321
Chris Wilson5035c272013-10-04 09:58:46 +01001322 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001323
Chris Wilson094f9a52013-09-25 17:34:55 +01001324 if (timer.function) {
1325 del_singleshot_timer_sync(&timer);
1326 destroy_timer_on_stack(&timer);
1327 }
1328 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001329 if (!irq_test_in_progress)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001330 engine->irq_put(engine);
Chris Wilson094f9a52013-09-25 17:34:55 +01001331
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001332 finish_wait(&engine->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001333
Chris Wilson2def4ad2015-04-07 16:20:41 +01001334out:
Chris Wilson2def4ad2015-04-07 16:20:41 +01001335 trace_i915_gem_request_wait_end(req);
1336
Chris Wilsonb3612372012-08-24 09:35:08 +01001337 if (timeout) {
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001338 s64 tres = *timeout - (ktime_get_raw_ns() - before);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001339
1340 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001341
1342 /*
1343 * Apparently ktime isn't accurate enough and occasionally has a
1344 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1345 * things up to make the test happy. We allow up to 1 jiffy.
1346 *
1347 * This is a regrssion from the timespec->ktime conversion.
1348 */
1349 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1350 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001351 }
1352
Chris Wilson094f9a52013-09-25 17:34:55 +01001353 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001354}
1355
John Harrisonfcfa423c2015-05-29 17:44:12 +01001356int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1357 struct drm_file *file)
1358{
John Harrisonfcfa423c2015-05-29 17:44:12 +01001359 struct drm_i915_file_private *file_priv;
1360
1361 WARN_ON(!req || !file || req->file_priv);
1362
1363 if (!req || !file)
1364 return -EINVAL;
1365
1366 if (req->file_priv)
1367 return -EINVAL;
1368
John Harrisonfcfa423c2015-05-29 17:44:12 +01001369 file_priv = file->driver_priv;
1370
1371 spin_lock(&file_priv->mm.lock);
1372 req->file_priv = file_priv;
1373 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1374 spin_unlock(&file_priv->mm.lock);
1375
1376 req->pid = get_pid(task_pid(current));
1377
1378 return 0;
1379}
1380
Chris Wilsonb4716182015-04-27 13:41:17 +01001381static inline void
1382i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1383{
1384 struct drm_i915_file_private *file_priv = request->file_priv;
1385
1386 if (!file_priv)
1387 return;
1388
1389 spin_lock(&file_priv->mm.lock);
1390 list_del(&request->client_list);
1391 request->file_priv = NULL;
1392 spin_unlock(&file_priv->mm.lock);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001393
1394 put_pid(request->pid);
1395 request->pid = NULL;
Chris Wilsonb4716182015-04-27 13:41:17 +01001396}
1397
1398static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1399{
1400 trace_i915_gem_request_retire(request);
1401
1402 /* We know the GPU must have read the request to have
1403 * sent us the seqno + interrupt, so use the position
1404 * of tail of the request to update the last known position
1405 * of the GPU head.
1406 *
1407 * Note this requires that we are always called in request
1408 * completion order.
1409 */
1410 request->ringbuf->last_retired_head = request->postfix;
1411
1412 list_del_init(&request->list);
1413 i915_gem_request_remove_from_client(request);
1414
Chris Wilsona16a4052016-04-28 09:56:56 +01001415 if (request->previous_context) {
Chris Wilson73db04c2016-04-28 09:56:55 +01001416 if (i915.enable_execlists)
Chris Wilsona16a4052016-04-28 09:56:56 +01001417 intel_lr_context_unpin(request->previous_context,
1418 request->engine);
Chris Wilson73db04c2016-04-28 09:56:55 +01001419 }
1420
Chris Wilsona16a4052016-04-28 09:56:56 +01001421 i915_gem_context_unreference(request->ctx);
Chris Wilsonb4716182015-04-27 13:41:17 +01001422 i915_gem_request_unreference(request);
1423}
1424
1425static void
1426__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1427{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001428 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb4716182015-04-27 13:41:17 +01001429 struct drm_i915_gem_request *tmp;
1430
Chris Wilsonc0336662016-05-06 15:40:21 +01001431 lockdep_assert_held(&engine->i915->dev->struct_mutex);
Chris Wilsonb4716182015-04-27 13:41:17 +01001432
1433 if (list_empty(&req->list))
1434 return;
1435
1436 do {
1437 tmp = list_first_entry(&engine->request_list,
1438 typeof(*tmp), list);
1439
1440 i915_gem_request_retire(tmp);
1441 } while (tmp != req);
1442
1443 WARN_ON(i915_verify_lists(engine->dev));
1444}
1445
Chris Wilsonb3612372012-08-24 09:35:08 +01001446/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001447 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001448 * request and object lists appropriately for that event.
1449 */
1450int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001451i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001452{
Tvrtko Ursulin791bee12016-04-19 16:46:09 +01001453 struct drm_i915_private *dev_priv = req->i915;
Daniel Vettera4b3a572014-11-26 14:17:05 +01001454 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001455 int ret;
1456
Daniel Vettera4b3a572014-11-26 14:17:05 +01001457 interruptible = dev_priv->mm.interruptible;
1458
Tvrtko Ursulin791bee12016-04-19 16:46:09 +01001459 BUG_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001460
Chris Wilson299259a2016-04-13 17:35:06 +01001461 ret = __i915_wait_request(req, interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001462 if (ret)
1463 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001464
Chris Wilsone075a322016-05-13 11:57:22 +01001465 /* If the GPU hung, we want to keep the requests to find the guilty. */
1466 if (req->reset_counter == i915_reset_counter(&dev_priv->gpu_error))
1467 __i915_gem_request_retire__upto(req);
1468
Chris Wilsond26e3af2013-06-29 22:05:26 +01001469 return 0;
1470}
1471
Chris Wilsonb3612372012-08-24 09:35:08 +01001472/**
1473 * Ensures that all rendering to the object has completed and the object is
1474 * safe to unbind from the GTT or access from the CPU.
1475 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001476int
Chris Wilsonb3612372012-08-24 09:35:08 +01001477i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1478 bool readonly)
1479{
Chris Wilsonb4716182015-04-27 13:41:17 +01001480 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001481
Chris Wilsonb4716182015-04-27 13:41:17 +01001482 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001483 return 0;
1484
Chris Wilsonb4716182015-04-27 13:41:17 +01001485 if (readonly) {
1486 if (obj->last_write_req != NULL) {
1487 ret = i915_wait_request(obj->last_write_req);
1488 if (ret)
1489 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001490
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001491 i = obj->last_write_req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001492 if (obj->last_read_req[i] == obj->last_write_req)
1493 i915_gem_object_retire__read(obj, i);
1494 else
1495 i915_gem_object_retire__write(obj);
1496 }
1497 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001498 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001499 if (obj->last_read_req[i] == NULL)
1500 continue;
1501
1502 ret = i915_wait_request(obj->last_read_req[i]);
1503 if (ret)
1504 return ret;
1505
1506 i915_gem_object_retire__read(obj, i);
1507 }
Chris Wilsond501b1d2016-04-13 17:35:02 +01001508 GEM_BUG_ON(obj->active);
Chris Wilsonb4716182015-04-27 13:41:17 +01001509 }
1510
1511 return 0;
1512}
1513
1514static void
1515i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1516 struct drm_i915_gem_request *req)
1517{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001518 int ring = req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001519
1520 if (obj->last_read_req[ring] == req)
1521 i915_gem_object_retire__read(obj, ring);
1522 else if (obj->last_write_req == req)
1523 i915_gem_object_retire__write(obj);
1524
Chris Wilsone075a322016-05-13 11:57:22 +01001525 if (req->reset_counter == i915_reset_counter(&req->i915->gpu_error))
1526 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001527}
1528
Chris Wilson3236f572012-08-24 09:35:09 +01001529/* A nonblocking variant of the above wait. This is a highly dangerous routine
1530 * as the object state may change during this call.
1531 */
1532static __must_check int
1533i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001534 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001535 bool readonly)
1536{
1537 struct drm_device *dev = obj->base.dev;
1538 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001539 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01001540 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001541
1542 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1543 BUG_ON(!dev_priv->mm.interruptible);
1544
Chris Wilsonb4716182015-04-27 13:41:17 +01001545 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001546 return 0;
1547
Chris Wilsonb4716182015-04-27 13:41:17 +01001548 if (readonly) {
1549 struct drm_i915_gem_request *req;
1550
1551 req = obj->last_write_req;
1552 if (req == NULL)
1553 return 0;
1554
Chris Wilsonb4716182015-04-27 13:41:17 +01001555 requests[n++] = i915_gem_request_reference(req);
1556 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001557 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001558 struct drm_i915_gem_request *req;
1559
1560 req = obj->last_read_req[i];
1561 if (req == NULL)
1562 continue;
1563
Chris Wilsonb4716182015-04-27 13:41:17 +01001564 requests[n++] = i915_gem_request_reference(req);
1565 }
1566 }
1567
1568 mutex_unlock(&dev->struct_mutex);
Chris Wilson299259a2016-04-13 17:35:06 +01001569 ret = 0;
Chris Wilsonb4716182015-04-27 13:41:17 +01001570 for (i = 0; ret == 0 && i < n; i++)
Chris Wilson299259a2016-04-13 17:35:06 +01001571 ret = __i915_wait_request(requests[i], true, NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001572 mutex_lock(&dev->struct_mutex);
1573
Chris Wilsonb4716182015-04-27 13:41:17 +01001574 for (i = 0; i < n; i++) {
1575 if (ret == 0)
1576 i915_gem_object_retire_request(obj, requests[i]);
1577 i915_gem_request_unreference(requests[i]);
1578 }
1579
1580 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001581}
1582
Chris Wilson2e1b8732015-04-27 13:41:22 +01001583static struct intel_rps_client *to_rps_client(struct drm_file *file)
1584{
1585 struct drm_i915_file_private *fpriv = file->driver_priv;
1586 return &fpriv->rps;
1587}
1588
Eric Anholt673a3942008-07-30 12:06:12 -07001589/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001590 * Called when user space prepares to use an object with the CPU, either
1591 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001592 */
1593int
1594i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001595 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001596{
1597 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001598 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001599 uint32_t read_domains = args->read_domains;
1600 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001601 int ret;
1602
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001603 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001604 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001605 return -EINVAL;
1606
Chris Wilson21d509e2009-06-06 09:46:02 +01001607 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001608 return -EINVAL;
1609
1610 /* Having something in the write domain implies it's in the read
1611 * domain, and only that read domain. Enforce that in the request.
1612 */
1613 if (write_domain != 0 && read_domains != write_domain)
1614 return -EINVAL;
1615
Chris Wilson76c1dec2010-09-25 11:22:51 +01001616 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001617 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001618 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001619
Chris Wilson05394f32010-11-08 19:18:58 +00001620 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001621 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001622 ret = -ENOENT;
1623 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001624 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001625
Chris Wilson3236f572012-08-24 09:35:09 +01001626 /* Try to flush the object off the GPU without holding the lock.
1627 * We will repeat the flush holding the lock in the normal manner
1628 * to catch cases where we are gazumped.
1629 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001630 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001631 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001632 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001633 if (ret)
1634 goto unref;
1635
Chris Wilson43566de2015-01-02 16:29:29 +05301636 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001637 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301638 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001639 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001640
Daniel Vetter031b6982015-06-26 19:35:16 +02001641 if (write_domain != 0)
1642 intel_fb_obj_invalidate(obj,
1643 write_domain == I915_GEM_DOMAIN_GTT ?
1644 ORIGIN_GTT : ORIGIN_CPU);
1645
Chris Wilson3236f572012-08-24 09:35:09 +01001646unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001647 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001648unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001649 mutex_unlock(&dev->struct_mutex);
1650 return ret;
1651}
1652
1653/**
1654 * Called when user space has done writes to this buffer
1655 */
1656int
1657i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001658 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001659{
1660 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001661 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001662 int ret = 0;
1663
Chris Wilson76c1dec2010-09-25 11:22:51 +01001664 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001665 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001666 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001667
Chris Wilson05394f32010-11-08 19:18:58 +00001668 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001669 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001670 ret = -ENOENT;
1671 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001672 }
1673
Eric Anholt673a3942008-07-30 12:06:12 -07001674 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001675 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001676 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001677
Chris Wilson05394f32010-11-08 19:18:58 +00001678 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001679unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001680 mutex_unlock(&dev->struct_mutex);
1681 return ret;
1682}
1683
1684/**
1685 * Maps the contents of an object, returning the address it is mapped
1686 * into.
1687 *
1688 * While the mapping holds a reference on the contents of the object, it doesn't
1689 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001690 *
1691 * IMPORTANT:
1692 *
1693 * DRM driver writers who look a this function as an example for how to do GEM
1694 * mmap support, please don't implement mmap support like here. The modern way
1695 * to implement DRM mmap support is with an mmap offset ioctl (like
1696 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1697 * That way debug tooling like valgrind will understand what's going on, hiding
1698 * the mmap call in a driver private ioctl will break that. The i915 driver only
1699 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001700 */
1701int
1702i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001703 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001704{
1705 struct drm_i915_gem_mmap *args = data;
1706 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001707 unsigned long addr;
1708
Akash Goel1816f922015-01-02 16:29:30 +05301709 if (args->flags & ~(I915_MMAP_WC))
1710 return -EINVAL;
1711
1712 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1713 return -ENODEV;
1714
Chris Wilson05394f32010-11-08 19:18:58 +00001715 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001716 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001717 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001718
Daniel Vetter1286ff72012-05-10 15:25:09 +02001719 /* prime objects have no backing filp to GEM mmap
1720 * pages from.
1721 */
1722 if (!obj->filp) {
1723 drm_gem_object_unreference_unlocked(obj);
1724 return -EINVAL;
1725 }
1726
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001727 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001728 PROT_READ | PROT_WRITE, MAP_SHARED,
1729 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301730 if (args->flags & I915_MMAP_WC) {
1731 struct mm_struct *mm = current->mm;
1732 struct vm_area_struct *vma;
1733
1734 down_write(&mm->mmap_sem);
1735 vma = find_vma(mm, addr);
1736 if (vma)
1737 vma->vm_page_prot =
1738 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1739 else
1740 addr = -ENOMEM;
1741 up_write(&mm->mmap_sem);
1742 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001743 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001744 if (IS_ERR((void *)addr))
1745 return addr;
1746
1747 args->addr_ptr = (uint64_t) addr;
1748
1749 return 0;
1750}
1751
Jesse Barnesde151cf2008-11-12 10:03:55 -08001752/**
1753 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001754 * @vma: VMA in question
1755 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001756 *
1757 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1758 * from userspace. The fault handler takes care of binding the object to
1759 * the GTT (if needed), allocating and programming a fence register (again,
1760 * only if needed based on whether the old reg is still valid or the object
1761 * is tiled) and inserting a new PTE into the faulting process.
1762 *
1763 * Note that the faulting process may involve evicting existing objects
1764 * from the GTT and/or fence registers to make room. So performance may
1765 * suffer if the GTT working set is large or there are few fence registers
1766 * left.
1767 */
1768int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1769{
Chris Wilson05394f32010-11-08 19:18:58 +00001770 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1771 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001772 struct drm_i915_private *dev_priv = to_i915(dev);
1773 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001774 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001775 pgoff_t page_offset;
1776 unsigned long pfn;
1777 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001778 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001779
Paulo Zanonif65c9162013-11-27 18:20:34 -02001780 intel_runtime_pm_get(dev_priv);
1781
Jesse Barnesde151cf2008-11-12 10:03:55 -08001782 /* We don't use vmf->pgoff since that has the fake offset */
1783 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1784 PAGE_SHIFT;
1785
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001786 ret = i915_mutex_lock_interruptible(dev);
1787 if (ret)
1788 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001789
Chris Wilsondb53a302011-02-03 11:57:46 +00001790 trace_i915_gem_object_fault(obj, page_offset, true, write);
1791
Chris Wilson6e4930f2014-02-07 18:37:06 -02001792 /* Try to flush the object off the GPU first without holding the lock.
1793 * Upon reacquiring the lock, we will perform our sanity checks and then
1794 * repeat the flush holding the lock in the normal manner to catch cases
1795 * where we are gazumped.
1796 */
1797 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1798 if (ret)
1799 goto unlock;
1800
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001801 /* Access to snoopable pages through the GTT is incoherent. */
1802 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001803 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001804 goto unlock;
1805 }
1806
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001807 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001808 if (obj->base.size >= ggtt->mappable_end &&
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001809 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001810 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001811
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001812 memset(&view, 0, sizeof(view));
1813 view.type = I915_GGTT_VIEW_PARTIAL;
1814 view.params.partial.offset = rounddown(page_offset, chunk_size);
1815 view.params.partial.size =
1816 min_t(unsigned int,
1817 chunk_size,
1818 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1819 view.params.partial.offset);
1820 }
1821
1822 /* Now pin it into the GTT if needed */
1823 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001824 if (ret)
1825 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001826
Chris Wilsonc9839302012-11-20 10:45:17 +00001827 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1828 if (ret)
1829 goto unpin;
1830
1831 ret = i915_gem_object_get_fence(obj);
1832 if (ret)
1833 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001834
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001835 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001836 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001837 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001838 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001839
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001840 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1841 /* Overriding existing pages in partial view does not cause
1842 * us any trouble as TLBs are still valid because the fault
1843 * is due to userspace losing part of the mapping or never
1844 * having accessed it before (at this partials' range).
1845 */
1846 unsigned long base = vma->vm_start +
1847 (view.params.partial.offset << PAGE_SHIFT);
1848 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001849
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001850 for (i = 0; i < view.params.partial.size; i++) {
1851 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001852 if (ret)
1853 break;
1854 }
1855
1856 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001857 } else {
1858 if (!obj->fault_mappable) {
1859 unsigned long size = min_t(unsigned long,
1860 vma->vm_end - vma->vm_start,
1861 obj->base.size);
1862 int i;
1863
1864 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1865 ret = vm_insert_pfn(vma,
1866 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1867 pfn + i);
1868 if (ret)
1869 break;
1870 }
1871
1872 obj->fault_mappable = true;
1873 } else
1874 ret = vm_insert_pfn(vma,
1875 (unsigned long)vmf->virtual_address,
1876 pfn + page_offset);
1877 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001878unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001879 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001880unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001881 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001882out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001883 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001884 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001885 /*
1886 * We eat errors when the gpu is terminally wedged to avoid
1887 * userspace unduly crashing (gl has no provisions for mmaps to
1888 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1889 * and so needs to be reported.
1890 */
1891 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001892 ret = VM_FAULT_SIGBUS;
1893 break;
1894 }
Chris Wilson045e7692010-11-07 09:18:22 +00001895 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001896 /*
1897 * EAGAIN means the gpu is hung and we'll wait for the error
1898 * handler to reset everything when re-faulting in
1899 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001900 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001901 case 0:
1902 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001903 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001904 case -EBUSY:
1905 /*
1906 * EBUSY is ok: this just means that another thread
1907 * already did the job.
1908 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001909 ret = VM_FAULT_NOPAGE;
1910 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001911 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001912 ret = VM_FAULT_OOM;
1913 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001914 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001915 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001916 ret = VM_FAULT_SIGBUS;
1917 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001918 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001919 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001920 ret = VM_FAULT_SIGBUS;
1921 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001922 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001923
1924 intel_runtime_pm_put(dev_priv);
1925 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001926}
1927
1928/**
Chris Wilson901782b2009-07-10 08:18:50 +01001929 * i915_gem_release_mmap - remove physical page mappings
1930 * @obj: obj in question
1931 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001932 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001933 * relinquish ownership of the pages back to the system.
1934 *
1935 * It is vital that we remove the page mapping if we have mapped a tiled
1936 * object through the GTT and then lose the fence register due to
1937 * resource pressure. Similarly if the object has been moved out of the
1938 * aperture, than pages mapped into userspace must be revoked. Removing the
1939 * mapping will then trigger a page fault on the next user access, allowing
1940 * fixup by i915_gem_fault().
1941 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001942void
Chris Wilson05394f32010-11-08 19:18:58 +00001943i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001944{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001945 /* Serialisation between user GTT access and our code depends upon
1946 * revoking the CPU's PTE whilst the mutex is held. The next user
1947 * pagefault then has to wait until we release the mutex.
1948 */
1949 lockdep_assert_held(&obj->base.dev->struct_mutex);
1950
Chris Wilson6299f992010-11-24 12:23:44 +00001951 if (!obj->fault_mappable)
1952 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001953
David Herrmann6796cb12014-01-03 14:24:19 +01001954 drm_vma_node_unmap(&obj->base.vma_node,
1955 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001956
1957 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1958 * memory transactions from userspace before we return. The TLB
1959 * flushing implied above by changing the PTE above *should* be
1960 * sufficient, an extra barrier here just provides us with a bit
1961 * of paranoid documentation about our requirement to serialise
1962 * memory writes before touching registers / GSM.
1963 */
1964 wmb();
1965
Chris Wilson6299f992010-11-24 12:23:44 +00001966 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001967}
1968
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001969void
1970i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1971{
1972 struct drm_i915_gem_object *obj;
1973
1974 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1975 i915_gem_release_mmap(obj);
1976}
1977
Imre Deak0fa87792013-01-07 21:47:35 +02001978uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001979i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001980{
Chris Wilsone28f8712011-07-18 13:11:49 -07001981 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001982
1983 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001984 tiling_mode == I915_TILING_NONE)
1985 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001986
1987 /* Previous chips need a power-of-two fence region when tiling */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001988 if (IS_GEN3(dev))
Chris Wilsone28f8712011-07-18 13:11:49 -07001989 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001990 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001991 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001992
Chris Wilsone28f8712011-07-18 13:11:49 -07001993 while (gtt_size < size)
1994 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001995
Chris Wilsone28f8712011-07-18 13:11:49 -07001996 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001997}
1998
Jesse Barnesde151cf2008-11-12 10:03:55 -08001999/**
2000 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
2001 * @obj: object to check
2002 *
2003 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002004 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002005 */
Imre Deakd865110c2013-01-07 21:47:33 +02002006uint32_t
2007i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2008 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002009{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002010 /*
2011 * Minimum alignment is 4k (GTT page size), but might be greater
2012 * if a fence register is needed for the object.
2013 */
Imre Deakd865110c2013-01-07 21:47:33 +02002014 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002015 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002016 return 4096;
2017
2018 /*
2019 * Previous chips need to be aligned to the size of the smallest
2020 * fence register that can contain the object.
2021 */
Chris Wilsone28f8712011-07-18 13:11:49 -07002022 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002023}
2024
Chris Wilsond8cb5082012-08-11 15:41:03 +01002025static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2026{
2027 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2028 int ret;
2029
David Herrmann0de23972013-07-24 21:07:52 +02002030 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01002031 return 0;
2032
Daniel Vetterda494d72012-12-20 15:11:16 +01002033 dev_priv->mm.shrinker_no_lock_stealing = true;
2034
Chris Wilsond8cb5082012-08-11 15:41:03 +01002035 ret = drm_gem_create_mmap_offset(&obj->base);
2036 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002037 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002038
2039 /* Badly fragmented mmap space? The only way we can recover
2040 * space is by destroying unwanted objects. We can't randomly release
2041 * mmap_offsets as userspace expects them to be persistent for the
2042 * lifetime of the objects. The closest we can is to release the
2043 * offsets on purgeable objects by truncating it and marking it purged,
2044 * which prevents userspace from ever using that object again.
2045 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01002046 i915_gem_shrink(dev_priv,
2047 obj->base.size >> PAGE_SHIFT,
2048 I915_SHRINK_BOUND |
2049 I915_SHRINK_UNBOUND |
2050 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002051 ret = drm_gem_create_mmap_offset(&obj->base);
2052 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002053 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002054
2055 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002056 ret = drm_gem_create_mmap_offset(&obj->base);
2057out:
2058 dev_priv->mm.shrinker_no_lock_stealing = false;
2059
2060 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002061}
2062
2063static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2064{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002065 drm_gem_free_mmap_offset(&obj->base);
2066}
2067
Dave Airlieda6b51d2014-12-24 13:11:17 +10002068int
Dave Airlieff72145b2011-02-07 12:16:14 +10002069i915_gem_mmap_gtt(struct drm_file *file,
2070 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002071 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002072 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002073{
Chris Wilson05394f32010-11-08 19:18:58 +00002074 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002075 int ret;
2076
Chris Wilson76c1dec2010-09-25 11:22:51 +01002077 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002078 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002079 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002080
Dave Airlieff72145b2011-02-07 12:16:14 +10002081 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002082 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002083 ret = -ENOENT;
2084 goto unlock;
2085 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002086
Chris Wilson05394f32010-11-08 19:18:58 +00002087 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002088 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002089 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002090 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002091 }
2092
Chris Wilsond8cb5082012-08-11 15:41:03 +01002093 ret = i915_gem_object_create_mmap_offset(obj);
2094 if (ret)
2095 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002096
David Herrmann0de23972013-07-24 21:07:52 +02002097 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002098
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002099out:
Chris Wilson05394f32010-11-08 19:18:58 +00002100 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002101unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002102 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002103 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002104}
2105
Dave Airlieff72145b2011-02-07 12:16:14 +10002106/**
2107 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2108 * @dev: DRM device
2109 * @data: GTT mapping ioctl data
2110 * @file: GEM object info
2111 *
2112 * Simply returns the fake offset to userspace so it can mmap it.
2113 * The mmap call will end up in drm_gem_mmap(), which will set things
2114 * up so we can get faults in the handler above.
2115 *
2116 * The fault handler will take care of binding the object into the GTT
2117 * (since it may have been evicted to make room for something), allocating
2118 * a fence register, and mapping the appropriate aperture address into
2119 * userspace.
2120 */
2121int
2122i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2123 struct drm_file *file)
2124{
2125 struct drm_i915_gem_mmap_gtt *args = data;
2126
Dave Airlieda6b51d2014-12-24 13:11:17 +10002127 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002128}
2129
Daniel Vetter225067e2012-08-20 10:23:20 +02002130/* Immediately discard the backing storage */
2131static void
2132i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002133{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002134 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002135
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002136 if (obj->base.filp == NULL)
2137 return;
2138
Daniel Vetter225067e2012-08-20 10:23:20 +02002139 /* Our goal here is to return as much of the memory as
2140 * is possible back to the system as we are called from OOM.
2141 * To do this we must instruct the shmfs to drop all of its
2142 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002143 */
Chris Wilson55372522014-03-25 13:23:06 +00002144 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002145 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002146}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002147
Chris Wilson55372522014-03-25 13:23:06 +00002148/* Try to discard unwanted pages */
2149static void
2150i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002151{
Chris Wilson55372522014-03-25 13:23:06 +00002152 struct address_space *mapping;
2153
2154 switch (obj->madv) {
2155 case I915_MADV_DONTNEED:
2156 i915_gem_object_truncate(obj);
2157 case __I915_MADV_PURGED:
2158 return;
2159 }
2160
2161 if (obj->base.filp == NULL)
2162 return;
2163
2164 mapping = file_inode(obj->base.filp)->i_mapping,
2165 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002166}
2167
Chris Wilson5cdf5882010-09-27 15:51:07 +01002168static void
Chris Wilson05394f32010-11-08 19:18:58 +00002169i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002170{
Imre Deak90797e62013-02-18 19:28:03 +02002171 struct sg_page_iter sg_iter;
2172 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002173
Chris Wilson05394f32010-11-08 19:18:58 +00002174 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002175
Chris Wilson6c085a72012-08-20 11:40:46 +02002176 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002177 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002178 /* In the event of a disaster, abandon all caches and
2179 * hope for the best.
2180 */
Chris Wilson2c225692013-08-09 12:26:45 +01002181 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002182 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2183 }
2184
Imre Deake2273302015-07-09 12:59:05 +03002185 i915_gem_gtt_finish_object(obj);
2186
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002187 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002188 i915_gem_object_save_bit_17_swizzle(obj);
2189
Chris Wilson05394f32010-11-08 19:18:58 +00002190 if (obj->madv == I915_MADV_DONTNEED)
2191 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002192
Imre Deak90797e62013-02-18 19:28:03 +02002193 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002194 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002195
Chris Wilson05394f32010-11-08 19:18:58 +00002196 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002197 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002198
Chris Wilson05394f32010-11-08 19:18:58 +00002199 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002200 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002201
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002202 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002203 }
Chris Wilson05394f32010-11-08 19:18:58 +00002204 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002205
Chris Wilson9da3da62012-06-01 15:20:22 +01002206 sg_free_table(obj->pages);
2207 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002208}
2209
Chris Wilsondd624af2013-01-15 12:39:35 +00002210int
Chris Wilson37e680a2012-06-07 15:38:42 +01002211i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2212{
2213 const struct drm_i915_gem_object_ops *ops = obj->ops;
2214
Chris Wilson2f745ad2012-09-04 21:02:58 +01002215 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002216 return 0;
2217
Chris Wilsona5570172012-09-04 21:02:54 +01002218 if (obj->pages_pin_count)
2219 return -EBUSY;
2220
Ben Widawsky98438772013-07-31 17:00:12 -07002221 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002222
Chris Wilsona2165e32012-12-03 11:49:00 +00002223 /* ->put_pages might need to allocate memory for the bit17 swizzle
2224 * array, hence protect them from being reaped by removing them from gtt
2225 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002226 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002227
Chris Wilson0a798eb2016-04-08 12:11:11 +01002228 if (obj->mapping) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002229 if (is_vmalloc_addr(obj->mapping))
2230 vunmap(obj->mapping);
2231 else
2232 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002233 obj->mapping = NULL;
2234 }
2235
Chris Wilson37e680a2012-06-07 15:38:42 +01002236 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002237 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002238
Chris Wilson55372522014-03-25 13:23:06 +00002239 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002240
2241 return 0;
2242}
2243
Chris Wilson37e680a2012-06-07 15:38:42 +01002244static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002245i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002246{
Chris Wilson6c085a72012-08-20 11:40:46 +02002247 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002248 int page_count, i;
2249 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002250 struct sg_table *st;
2251 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002252 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002253 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002254 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002255 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002256 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002257
Chris Wilson6c085a72012-08-20 11:40:46 +02002258 /* Assert that the object is not currently in any GPU domain. As it
2259 * wasn't in the GTT, there shouldn't be any way it could have been in
2260 * a GPU cache
2261 */
2262 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2263 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2264
Chris Wilson9da3da62012-06-01 15:20:22 +01002265 st = kmalloc(sizeof(*st), GFP_KERNEL);
2266 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002267 return -ENOMEM;
2268
Chris Wilson9da3da62012-06-01 15:20:22 +01002269 page_count = obj->base.size / PAGE_SIZE;
2270 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002271 kfree(st);
2272 return -ENOMEM;
2273 }
2274
2275 /* Get the list of pages out of our struct file. They'll be pinned
2276 * at this point until we release them.
2277 *
2278 * Fail silently without starting the shrinker
2279 */
Al Viro496ad9a2013-01-23 17:07:38 -05002280 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002281 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002282 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002283 sg = st->sgl;
2284 st->nents = 0;
2285 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002286 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2287 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002288 i915_gem_shrink(dev_priv,
2289 page_count,
2290 I915_SHRINK_BOUND |
2291 I915_SHRINK_UNBOUND |
2292 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002293 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2294 }
2295 if (IS_ERR(page)) {
2296 /* We've tried hard to allocate the memory by reaping
2297 * our own buffer, now let the real VM do its job and
2298 * go down in flames if truly OOM.
2299 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002300 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002301 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002302 if (IS_ERR(page)) {
2303 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002304 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002305 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002306 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002307#ifdef CONFIG_SWIOTLB
2308 if (swiotlb_nr_tbl()) {
2309 st->nents++;
2310 sg_set_page(sg, page, PAGE_SIZE, 0);
2311 sg = sg_next(sg);
2312 continue;
2313 }
2314#endif
Imre Deak90797e62013-02-18 19:28:03 +02002315 if (!i || page_to_pfn(page) != last_pfn + 1) {
2316 if (i)
2317 sg = sg_next(sg);
2318 st->nents++;
2319 sg_set_page(sg, page, PAGE_SIZE, 0);
2320 } else {
2321 sg->length += PAGE_SIZE;
2322 }
2323 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002324
2325 /* Check that the i965g/gm workaround works. */
2326 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002327 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002328#ifdef CONFIG_SWIOTLB
2329 if (!swiotlb_nr_tbl())
2330#endif
2331 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002332 obj->pages = st;
2333
Imre Deake2273302015-07-09 12:59:05 +03002334 ret = i915_gem_gtt_prepare_object(obj);
2335 if (ret)
2336 goto err_pages;
2337
Eric Anholt673a3942008-07-30 12:06:12 -07002338 if (i915_gem_object_needs_bit17_swizzle(obj))
2339 i915_gem_object_do_bit_17_swizzle(obj);
2340
Daniel Vetter656bfa32014-11-20 09:26:30 +01002341 if (obj->tiling_mode != I915_TILING_NONE &&
2342 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2343 i915_gem_object_pin_pages(obj);
2344
Eric Anholt673a3942008-07-30 12:06:12 -07002345 return 0;
2346
2347err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002348 sg_mark_end(sg);
2349 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002350 put_page(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002351 sg_free_table(st);
2352 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002353
2354 /* shmemfs first checks if there is enough memory to allocate the page
2355 * and reports ENOSPC should there be insufficient, along with the usual
2356 * ENOMEM for a genuine allocation failure.
2357 *
2358 * We use ENOSPC in our driver to mean that we have run out of aperture
2359 * space and so want to translate the error from shmemfs back to our
2360 * usual understanding of ENOMEM.
2361 */
Imre Deake2273302015-07-09 12:59:05 +03002362 if (ret == -ENOSPC)
2363 ret = -ENOMEM;
2364
2365 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002366}
2367
Chris Wilson37e680a2012-06-07 15:38:42 +01002368/* Ensure that the associated pages are gathered from the backing storage
2369 * and pinned into our object. i915_gem_object_get_pages() may be called
2370 * multiple times before they are released by a single call to
2371 * i915_gem_object_put_pages() - once the pages are no longer referenced
2372 * either as a result of memory pressure (reaping pages under the shrinker)
2373 * or as the object is itself released.
2374 */
2375int
2376i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2377{
2378 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2379 const struct drm_i915_gem_object_ops *ops = obj->ops;
2380 int ret;
2381
Chris Wilson2f745ad2012-09-04 21:02:58 +01002382 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002383 return 0;
2384
Chris Wilson43e28f02013-01-08 10:53:09 +00002385 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002386 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002387 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002388 }
2389
Chris Wilsona5570172012-09-04 21:02:54 +01002390 BUG_ON(obj->pages_pin_count);
2391
Chris Wilson37e680a2012-06-07 15:38:42 +01002392 ret = ops->get_pages(obj);
2393 if (ret)
2394 return ret;
2395
Ben Widawsky35c20a62013-05-31 11:28:48 -07002396 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002397
2398 obj->get_page.sg = obj->pages->sgl;
2399 obj->get_page.last = 0;
2400
Chris Wilson37e680a2012-06-07 15:38:42 +01002401 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002402}
2403
Chris Wilson0a798eb2016-04-08 12:11:11 +01002404void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj)
2405{
2406 int ret;
2407
2408 lockdep_assert_held(&obj->base.dev->struct_mutex);
2409
2410 ret = i915_gem_object_get_pages(obj);
2411 if (ret)
2412 return ERR_PTR(ret);
2413
2414 i915_gem_object_pin_pages(obj);
2415
2416 if (obj->mapping == NULL) {
Chris Wilson0a798eb2016-04-08 12:11:11 +01002417 struct page **pages;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002418
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002419 pages = NULL;
2420 if (obj->base.size == PAGE_SIZE)
2421 obj->mapping = kmap(sg_page(obj->pages->sgl));
2422 else
2423 pages = drm_malloc_gfp(obj->base.size >> PAGE_SHIFT,
2424 sizeof(*pages),
2425 GFP_TEMPORARY);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002426 if (pages != NULL) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002427 struct sg_page_iter sg_iter;
2428 int n;
2429
Chris Wilson0a798eb2016-04-08 12:11:11 +01002430 n = 0;
2431 for_each_sg_page(obj->pages->sgl, &sg_iter,
2432 obj->pages->nents, 0)
2433 pages[n++] = sg_page_iter_page(&sg_iter);
2434
2435 obj->mapping = vmap(pages, n, 0, PAGE_KERNEL);
2436 drm_free_large(pages);
2437 }
2438 if (obj->mapping == NULL) {
2439 i915_gem_object_unpin_pages(obj);
2440 return ERR_PTR(-ENOMEM);
2441 }
2442 }
2443
2444 return obj->mapping;
2445}
2446
Ben Widawskye2d05a82013-09-24 09:57:58 -07002447void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002448 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002449{
Chris Wilsonb4716182015-04-27 13:41:17 +01002450 struct drm_i915_gem_object *obj = vma->obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002451 struct intel_engine_cs *engine;
John Harrisonb2af0372015-05-29 17:43:50 +01002452
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002453 engine = i915_gem_request_get_engine(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002454
2455 /* Add a reference if we're newly entering the active list. */
2456 if (obj->active == 0)
2457 drm_gem_object_reference(&obj->base);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002458 obj->active |= intel_engine_flag(engine);
Chris Wilsonb4716182015-04-27 13:41:17 +01002459
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002460 list_move_tail(&obj->engine_list[engine->id], &engine->active_list);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002461 i915_gem_request_assign(&obj->last_read_req[engine->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002462
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002463 list_move_tail(&vma->vm_link, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002464}
2465
Chris Wilsoncaea7472010-11-12 13:53:37 +00002466static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002467i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2468{
Chris Wilsond501b1d2016-04-13 17:35:02 +01002469 GEM_BUG_ON(obj->last_write_req == NULL);
2470 GEM_BUG_ON(!(obj->active & intel_engine_flag(obj->last_write_req->engine)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002471
2472 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002473 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002474}
2475
2476static void
2477i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002478{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002479 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002480
Chris Wilsond501b1d2016-04-13 17:35:02 +01002481 GEM_BUG_ON(obj->last_read_req[ring] == NULL);
2482 GEM_BUG_ON(!(obj->active & (1 << ring)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002483
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002484 list_del_init(&obj->engine_list[ring]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002485 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2486
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002487 if (obj->last_write_req && obj->last_write_req->engine->id == ring)
Chris Wilsonb4716182015-04-27 13:41:17 +01002488 i915_gem_object_retire__write(obj);
2489
2490 obj->active &= ~(1 << ring);
2491 if (obj->active)
2492 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002493
Chris Wilson6c246952015-07-27 10:26:26 +01002494 /* Bump our place on the bound list to keep it roughly in LRU order
2495 * so that we don't steal from recently used but inactive objects
2496 * (unless we are forced to ofc!)
2497 */
2498 list_move_tail(&obj->global_list,
2499 &to_i915(obj->base.dev)->mm.bound_list);
2500
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002501 list_for_each_entry(vma, &obj->vma_list, obj_link) {
2502 if (!list_empty(&vma->vm_link))
2503 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002504 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002505
John Harrison97b2a6a2014-11-24 18:49:26 +00002506 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002507 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002508}
2509
Chris Wilson9d7730912012-11-27 16:22:52 +00002510static int
Chris Wilsonc0336662016-05-06 15:40:21 +01002511i915_gem_init_seqno(struct drm_i915_private *dev_priv, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002512{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002513 struct intel_engine_cs *engine;
Chris Wilson29dcb572016-04-07 07:29:13 +01002514 int ret;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002515
Chris Wilson107f27a52012-12-10 13:56:17 +02002516 /* Carefully retire all requests without writing to the rings */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002517 for_each_engine(engine, dev_priv) {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002518 ret = intel_engine_idle(engine);
Chris Wilson107f27a52012-12-10 13:56:17 +02002519 if (ret)
2520 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002521 }
Chris Wilsonc0336662016-05-06 15:40:21 +01002522 i915_gem_retire_requests(dev_priv);
Chris Wilson107f27a52012-12-10 13:56:17 +02002523
2524 /* Finally reset hw state */
Chris Wilson29dcb572016-04-07 07:29:13 +01002525 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002526 intel_ring_init_seqno(engine, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002527
Chris Wilson9d7730912012-11-27 16:22:52 +00002528 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002529}
2530
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002531int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2532{
2533 struct drm_i915_private *dev_priv = dev->dev_private;
2534 int ret;
2535
2536 if (seqno == 0)
2537 return -EINVAL;
2538
2539 /* HWS page needs to be set less than what we
2540 * will inject to ring
2541 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002542 ret = i915_gem_init_seqno(dev_priv, seqno - 1);
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002543 if (ret)
2544 return ret;
2545
2546 /* Carefully set the last_seqno value so that wrap
2547 * detection still works
2548 */
2549 dev_priv->next_seqno = seqno;
2550 dev_priv->last_seqno = seqno - 1;
2551 if (dev_priv->last_seqno == 0)
2552 dev_priv->last_seqno--;
2553
2554 return 0;
2555}
2556
Chris Wilson9d7730912012-11-27 16:22:52 +00002557int
Chris Wilsonc0336662016-05-06 15:40:21 +01002558i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002559{
Chris Wilson9d7730912012-11-27 16:22:52 +00002560 /* reserve 0 for non-seqno */
2561 if (dev_priv->next_seqno == 0) {
Chris Wilsonc0336662016-05-06 15:40:21 +01002562 int ret = i915_gem_init_seqno(dev_priv, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002563 if (ret)
2564 return ret;
2565
2566 dev_priv->next_seqno = 1;
2567 }
2568
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002569 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002570 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002571}
2572
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002573/*
2574 * NB: This function is not allowed to fail. Doing so would mean the the
2575 * request is not being tracked for completion but the work itself is
2576 * going to happen on the hardware. This would be a Bad Thing(tm).
2577 */
John Harrison75289872015-05-29 17:43:49 +01002578void __i915_add_request(struct drm_i915_gem_request *request,
John Harrison5b4a60c2015-05-29 17:43:34 +01002579 struct drm_i915_gem_object *obj,
2580 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002581{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002582 struct intel_engine_cs *engine;
John Harrison75289872015-05-29 17:43:49 +01002583 struct drm_i915_private *dev_priv;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002584 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002585 u32 request_start;
Chris Wilson0251a962016-04-28 09:56:47 +01002586 u32 reserved_tail;
Chris Wilson3cce4692010-10-27 16:11:02 +01002587 int ret;
2588
Oscar Mateo48e29f52014-07-24 17:04:29 +01002589 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002590 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002591
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002592 engine = request->engine;
Tvrtko Ursulin39dabec2016-03-17 13:04:10 +00002593 dev_priv = request->i915;
John Harrison75289872015-05-29 17:43:49 +01002594 ringbuf = request->ringbuf;
2595
John Harrison29b1b412015-06-18 13:10:09 +01002596 /*
2597 * To ensure that this call will not fail, space for its emissions
2598 * should already have been reserved in the ring buffer. Let the ring
2599 * know that it is time to use that space up.
2600 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002601 request_start = intel_ring_get_tail(ringbuf);
Chris Wilson0251a962016-04-28 09:56:47 +01002602 reserved_tail = request->reserved_space;
2603 request->reserved_space = 0;
2604
Daniel Vettercc889e02012-06-13 20:45:19 +02002605 /*
2606 * Emit any outstanding flushes - execbuf can fail to emit the flush
2607 * after having emitted the batchbuffer command. Hence we need to fix
2608 * things up similar to emitting the lazy request. The difference here
2609 * is that the flush _must_ happen before the next request, no matter
2610 * what.
2611 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002612 if (flush_caches) {
2613 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002614 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002615 else
John Harrison4866d722015-05-29 17:43:55 +01002616 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002617 /* Not allowed to fail! */
2618 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2619 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002620
Chris Wilson7c90b7d2016-04-07 07:29:17 +01002621 trace_i915_gem_request_add(request);
2622
2623 request->head = request_start;
2624
2625 /* Whilst this request exists, batch_obj will be on the
2626 * active_list, and so will hold the active reference. Only when this
2627 * request is retired will the the batch_obj be moved onto the
2628 * inactive_list and lose its active reference. Hence we do not need
2629 * to explicitly hold another reference here.
2630 */
2631 request->batch_obj = obj;
2632
2633 /* Seal the request and mark it as pending execution. Note that
2634 * we may inspect this state, without holding any locks, during
2635 * hangcheck. Hence we apply the barrier to ensure that we do not
2636 * see a more recent value in the hws than we are tracking.
2637 */
2638 request->emitted_jiffies = jiffies;
2639 request->previous_seqno = engine->last_submitted_seqno;
2640 smp_store_mb(engine->last_submitted_seqno, request->seqno);
2641 list_add_tail(&request->list, &engine->request_list);
2642
Chris Wilsona71d8d92012-02-15 11:25:36 +00002643 /* Record the position of the start of the request so that
2644 * should we detect the updated seqno part-way through the
2645 * GPU processing the request, we never over-estimate the
2646 * position of the head.
2647 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002648 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002649
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002650 if (i915.enable_execlists)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002651 ret = engine->emit_request(request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002652 else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002653 ret = engine->add_request(request);
Michel Thierry53292cd2015-04-15 18:11:33 +01002654
2655 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002656 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002657 /* Not allowed to fail! */
2658 WARN(ret, "emit|add_request failed: %d!\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002659
Chris Wilsonc0336662016-05-06 15:40:21 +01002660 i915_queue_hangcheck(engine->i915);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002661
Daniel Vetter87255482014-11-19 20:36:48 +01002662 queue_delayed_work(dev_priv->wq,
2663 &dev_priv->mm.retire_work,
2664 round_jiffies_up_relative(HZ));
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01002665 intel_mark_busy(dev_priv);
Daniel Vettercc889e02012-06-13 20:45:19 +02002666
John Harrison29b1b412015-06-18 13:10:09 +01002667 /* Sanity check that the reserved size was large enough. */
Chris Wilson0251a962016-04-28 09:56:47 +01002668 ret = intel_ring_get_tail(ringbuf) - request_start;
2669 if (ret < 0)
2670 ret += ringbuf->size;
2671 WARN_ONCE(ret > reserved_tail,
2672 "Not enough space reserved (%d bytes) "
2673 "for adding the request (%d bytes)\n",
2674 reserved_tail, ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002675}
2676
Mika Kuoppala939fd762014-01-30 19:04:44 +02002677static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002678 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002679{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002680 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002681
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002682 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2683
2684 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002685 return true;
2686
Chris Wilson676fa572014-12-24 08:13:39 -08002687 if (ctx->hang_stats.ban_period_seconds &&
2688 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002689 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002690 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002691 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002692 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2693 if (i915_stop_ring_allow_warn(dev_priv))
2694 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002695 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002696 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002697 }
2698
2699 return false;
2700}
2701
Mika Kuoppala939fd762014-01-30 19:04:44 +02002702static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002703 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002704 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002705{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002706 struct i915_ctx_hang_stats *hs;
2707
2708 if (WARN_ON(!ctx))
2709 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002710
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002711 hs = &ctx->hang_stats;
2712
2713 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002714 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002715 hs->batch_active++;
2716 hs->guilty_ts = get_seconds();
2717 } else {
2718 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002719 }
2720}
2721
John Harrisonabfe2622014-11-24 18:49:24 +00002722void i915_gem_request_free(struct kref *req_ref)
2723{
2724 struct drm_i915_gem_request *req = container_of(req_ref,
2725 typeof(*req), ref);
Chris Wilsonefab6d82015-04-07 16:20:57 +01002726 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002727}
2728
Dave Gordon26827082016-01-19 19:02:53 +00002729static inline int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002730__i915_gem_request_alloc(struct intel_engine_cs *engine,
Dave Gordon26827082016-01-19 19:02:53 +00002731 struct intel_context *ctx,
2732 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00002733{
Chris Wilsonc0336662016-05-06 15:40:21 +01002734 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson299259a2016-04-13 17:35:06 +01002735 unsigned reset_counter = i915_reset_counter(&dev_priv->gpu_error);
Daniel Vettereed29a52015-05-21 14:21:25 +02002736 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002737 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002738
John Harrison217e46b2015-05-29 17:43:29 +01002739 if (!req_out)
2740 return -EINVAL;
2741
John Harrisonbccca492015-05-29 17:44:11 +01002742 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00002743
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002744 /* ABI: Before userspace accesses the GPU (e.g. execbuffer), report
2745 * EIO if the GPU is already wedged, or EAGAIN to drop the struct_mutex
2746 * and restart.
2747 */
2748 ret = i915_gem_check_wedge(reset_counter, dev_priv->mm.interruptible);
Chris Wilson299259a2016-04-13 17:35:06 +01002749 if (ret)
2750 return ret;
2751
Daniel Vettereed29a52015-05-21 14:21:25 +02002752 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2753 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002754 return -ENOMEM;
2755
Chris Wilsonc0336662016-05-06 15:40:21 +01002756 ret = i915_gem_get_seqno(engine->i915, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002757 if (ret)
2758 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00002759
John Harrison40e895c2015-05-29 17:43:26 +01002760 kref_init(&req->ref);
2761 req->i915 = dev_priv;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002762 req->engine = engine;
Chris Wilson299259a2016-04-13 17:35:06 +01002763 req->reset_counter = reset_counter;
John Harrison40e895c2015-05-29 17:43:26 +01002764 req->ctx = ctx;
2765 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002766
John Harrison29b1b412015-06-18 13:10:09 +01002767 /*
2768 * Reserve space in the ring buffer for all the commands required to
2769 * eventually emit this request. This is to guarantee that the
2770 * i915_add_request() call can't fail. Note that the reserve may need
2771 * to be redone if the request is not actually submitted straight
2772 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01002773 */
Chris Wilson0251a962016-04-28 09:56:47 +01002774 req->reserved_space = MIN_SPACE_FOR_ADD_REQUEST;
Chris Wilsonbfa01202016-04-28 09:56:48 +01002775
2776 if (i915.enable_execlists)
2777 ret = intel_logical_ring_alloc_request_extras(req);
2778 else
2779 ret = intel_ring_alloc_request_extras(req);
2780 if (ret)
2781 goto err_ctx;
John Harrison29b1b412015-06-18 13:10:09 +01002782
John Harrisonbccca492015-05-29 17:44:11 +01002783 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00002784 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002785
Chris Wilsonbfa01202016-04-28 09:56:48 +01002786err_ctx:
2787 i915_gem_context_unreference(ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002788err:
2789 kmem_cache_free(dev_priv->requests, req);
2790 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002791}
2792
Dave Gordon26827082016-01-19 19:02:53 +00002793/**
2794 * i915_gem_request_alloc - allocate a request structure
2795 *
2796 * @engine: engine that we wish to issue the request on.
2797 * @ctx: context that the request will be associated with.
2798 * This can be NULL if the request is not directly related to
2799 * any specific user context, in which case this function will
2800 * choose an appropriate context to use.
2801 *
2802 * Returns a pointer to the allocated request if successful,
2803 * or an error code if not.
2804 */
2805struct drm_i915_gem_request *
2806i915_gem_request_alloc(struct intel_engine_cs *engine,
2807 struct intel_context *ctx)
2808{
2809 struct drm_i915_gem_request *req;
2810 int err;
2811
2812 if (ctx == NULL)
Chris Wilsonc0336662016-05-06 15:40:21 +01002813 ctx = engine->i915->kernel_context;
Dave Gordon26827082016-01-19 19:02:53 +00002814 err = __i915_gem_request_alloc(engine, ctx, &req);
2815 return err ? ERR_PTR(err) : req;
2816}
2817
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002818struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002819i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002820{
Chris Wilson4db080f2013-12-04 11:37:09 +00002821 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002822
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002823 list_for_each_entry(request, &engine->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002824 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002825 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002826
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002827 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002828 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002829
2830 return NULL;
2831}
2832
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002833static void i915_gem_reset_engine_status(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002834 struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002835{
2836 struct drm_i915_gem_request *request;
2837 bool ring_hung;
2838
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002839 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002840
2841 if (request == NULL)
2842 return;
2843
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002844 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002845
Mika Kuoppala939fd762014-01-30 19:04:44 +02002846 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002847
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002848 list_for_each_entry_continue(request, &engine->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002849 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002850}
2851
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002852static void i915_gem_reset_engine_cleanup(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002853 struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002854{
Chris Wilson608c1a52015-09-03 13:01:40 +01002855 struct intel_ringbuffer *buffer;
2856
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002857 while (!list_empty(&engine->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002858 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002859
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002860 obj = list_first_entry(&engine->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002861 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002862 engine_list[engine->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002863
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002864 i915_gem_object_retire__read(obj, engine->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002865 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002866
2867 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002868 * Clear the execlists queue up before freeing the requests, as those
2869 * are the ones that keep the context and ringbuffer backing objects
2870 * pinned in place.
2871 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002872
Tomas Elf7de1691a2015-10-19 16:32:32 +01002873 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002874 /* Ensure irq handler finishes or is cancelled. */
2875 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002876
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01002877 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002878 }
2879
2880 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002881 * We must free the requests after all the corresponding objects have
2882 * been moved off active lists. Which is the same order as the normal
2883 * retire_requests function does. This is important if object hold
2884 * implicit references on things like e.g. ppgtt address spaces through
2885 * the request.
2886 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002887 while (!list_empty(&engine->request_list)) {
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002888 struct drm_i915_gem_request *request;
2889
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002890 request = list_first_entry(&engine->request_list,
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002891 struct drm_i915_gem_request,
2892 list);
2893
Chris Wilsonb4716182015-04-27 13:41:17 +01002894 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002895 }
Chris Wilson608c1a52015-09-03 13:01:40 +01002896
2897 /* Having flushed all requests from all queues, we know that all
2898 * ringbuffers must now be empty. However, since we do not reclaim
2899 * all space when retiring the request (to prevent HEADs colliding
2900 * with rapid ringbuffer wraparound) the amount of available space
2901 * upon reset is less than when we start. Do one more pass over
2902 * all the ringbuffers to reset last_retired_head.
2903 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002904 list_for_each_entry(buffer, &engine->buffers, link) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002905 buffer->last_retired_head = buffer->tail;
2906 intel_ring_update_space(buffer);
2907 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002908
2909 intel_ring_init_seqno(engine, engine->last_submitted_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002910}
2911
Chris Wilson069efc12010-09-30 16:53:18 +01002912void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002913{
Chris Wilsondfaae392010-09-22 10:31:52 +01002914 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002915 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002916
Chris Wilson4db080f2013-12-04 11:37:09 +00002917 /*
2918 * Before we free the objects from the requests, we need to inspect
2919 * them for finding the guilty party. As the requests only borrow
2920 * their reference to the objects, the inspection must be done first.
2921 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002922 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002923 i915_gem_reset_engine_status(dev_priv, engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002924
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002925 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002926 i915_gem_reset_engine_cleanup(dev_priv, engine);
Chris Wilsondfaae392010-09-22 10:31:52 +01002927
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002928 i915_gem_context_reset(dev);
2929
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002930 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002931
2932 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002933}
2934
2935/**
2936 * This function clears the request list as sequence numbers are passed.
2937 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002938void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002939i915_gem_retire_requests_ring(struct intel_engine_cs *engine)
Eric Anholt673a3942008-07-30 12:06:12 -07002940{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002941 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002942
Chris Wilson832a3aa2015-03-18 18:19:22 +00002943 /* Retire requests first as we use it above for the early return.
2944 * If we retire requests last, we may use a later seqno and so clear
2945 * the requests lists without clearing the active list, leading to
2946 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002947 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002948 while (!list_empty(&engine->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002949 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002950
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002951 request = list_first_entry(&engine->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002952 struct drm_i915_gem_request,
2953 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002954
John Harrison1b5a4332014-11-24 18:49:42 +00002955 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002956 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002957
Chris Wilsonb4716182015-04-27 13:41:17 +01002958 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002959 }
2960
Chris Wilson832a3aa2015-03-18 18:19:22 +00002961 /* Move any buffers on the active list that are no longer referenced
2962 * by the ringbuffer to the flushing/inactive lists as appropriate,
2963 * before we free the context associated with the requests.
2964 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002965 while (!list_empty(&engine->active_list)) {
Chris Wilson832a3aa2015-03-18 18:19:22 +00002966 struct drm_i915_gem_object *obj;
2967
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002968 obj = list_first_entry(&engine->active_list,
2969 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002970 engine_list[engine->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002971
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002972 if (!list_empty(&obj->last_read_req[engine->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002973 break;
2974
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002975 i915_gem_object_retire__read(obj, engine->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002976 }
2977
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002978 if (unlikely(engine->trace_irq_req &&
2979 i915_gem_request_completed(engine->trace_irq_req, true))) {
2980 engine->irq_put(engine);
2981 i915_gem_request_assign(&engine->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002982 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002983
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002984 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002985}
2986
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002987bool
Chris Wilsonc0336662016-05-06 15:40:21 +01002988i915_gem_retire_requests(struct drm_i915_private *dev_priv)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002989{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002990 struct intel_engine_cs *engine;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002991 bool idle = true;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002992
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002993 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002994 i915_gem_retire_requests_ring(engine);
2995 idle &= list_empty(&engine->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002996 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002997 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002998 idle &= list_empty(&engine->execlist_queue);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002999 spin_unlock_bh(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00003000 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003001 }
3002
3003 if (idle)
3004 mod_delayed_work(dev_priv->wq,
3005 &dev_priv->mm.idle_work,
3006 msecs_to_jiffies(100));
3007
3008 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003009}
3010
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003011static void
Eric Anholt673a3942008-07-30 12:06:12 -07003012i915_gem_retire_work_handler(struct work_struct *work)
3013{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003014 struct drm_i915_private *dev_priv =
3015 container_of(work, typeof(*dev_priv), mm.retire_work.work);
3016 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00003017 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07003018
Chris Wilson891b48c2010-09-29 12:26:37 +01003019 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003020 idle = false;
3021 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonc0336662016-05-06 15:40:21 +01003022 idle = i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003023 mutex_unlock(&dev->struct_mutex);
3024 }
3025 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01003026 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
3027 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003028}
Chris Wilson891b48c2010-09-29 12:26:37 +01003029
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003030static void
3031i915_gem_idle_work_handler(struct work_struct *work)
3032{
3033 struct drm_i915_private *dev_priv =
3034 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01003035 struct drm_device *dev = dev_priv->dev;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003036 struct intel_engine_cs *engine;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003037
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003038 for_each_engine(engine, dev_priv)
3039 if (!list_empty(&engine->request_list))
Chris Wilson423795c2015-04-07 16:21:08 +01003040 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08003041
Daniel Vetter30ecad72015-12-09 09:29:36 +01003042 /* we probably should sync with hangcheck here, using cancel_work_sync.
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003043 * Also locking seems to be fubar here, engine->request_list is protected
Daniel Vetter30ecad72015-12-09 09:29:36 +01003044 * by dev->struct_mutex. */
3045
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01003046 intel_mark_idle(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003047
3048 if (mutex_trylock(&dev->struct_mutex)) {
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003049 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003050 i915_gem_batch_pool_fini(&engine->batch_pool);
Chris Wilson35c94182015-04-07 16:20:37 +01003051
3052 mutex_unlock(&dev->struct_mutex);
3053 }
Eric Anholt673a3942008-07-30 12:06:12 -07003054}
3055
Ben Widawsky5816d642012-04-11 11:18:19 -07003056/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003057 * Ensures that an object will eventually get non-busy by flushing any required
3058 * write domains, emitting any outstanding lazy request and retiring and
3059 * completed requests.
3060 */
3061static int
3062i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
3063{
John Harrisona5ac0f92015-05-29 17:44:15 +01003064 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003065
Chris Wilsonb4716182015-04-27 13:41:17 +01003066 if (!obj->active)
3067 return 0;
John Harrison41c52412014-11-24 18:49:43 +00003068
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003069 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003070 struct drm_i915_gem_request *req;
3071
3072 req = obj->last_read_req[i];
3073 if (req == NULL)
3074 continue;
3075
Chris Wilsone6db7462016-05-13 11:57:21 +01003076 if (i915_gem_request_completed(req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003077 i915_gem_object_retire__read(obj, i);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003078 }
3079
3080 return 0;
3081}
3082
3083/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003084 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
3085 * @DRM_IOCTL_ARGS: standard ioctl arguments
3086 *
3087 * Returns 0 if successful, else an error is returned with the remaining time in
3088 * the timeout parameter.
3089 * -ETIME: object is still busy after timeout
3090 * -ERESTARTSYS: signal interrupted the wait
3091 * -ENONENT: object doesn't exist
3092 * Also possible, but rare:
3093 * -EAGAIN: GPU wedged
3094 * -ENOMEM: damn
3095 * -ENODEV: Internal IRQ fail
3096 * -E?: The add request failed
3097 *
3098 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3099 * non-zero timeout parameter the wait ioctl will wait for the given number of
3100 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3101 * without holding struct_mutex the object may become re-busied before this
3102 * function completes. A similar but shorter * race condition exists in the busy
3103 * ioctl
3104 */
3105int
3106i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3107{
3108 struct drm_i915_gem_wait *args = data;
3109 struct drm_i915_gem_object *obj;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003110 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01003111 int i, n = 0;
3112 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003113
Daniel Vetter11b5d512014-09-29 15:31:26 +02003114 if (args->flags != 0)
3115 return -EINVAL;
3116
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003117 ret = i915_mutex_lock_interruptible(dev);
3118 if (ret)
3119 return ret;
3120
3121 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3122 if (&obj->base == NULL) {
3123 mutex_unlock(&dev->struct_mutex);
3124 return -ENOENT;
3125 }
3126
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003127 /* Need to make sure the object gets inactive eventually. */
3128 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003129 if (ret)
3130 goto out;
3131
Chris Wilsonb4716182015-04-27 13:41:17 +01003132 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003133 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003134
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003135 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003136 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003137 */
Chris Wilson762e4582015-03-04 18:09:26 +00003138 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003139 ret = -ETIME;
3140 goto out;
3141 }
3142
3143 drm_gem_object_unreference(&obj->base);
Chris Wilsonb4716182015-04-27 13:41:17 +01003144
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003145 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003146 if (obj->last_read_req[i] == NULL)
3147 continue;
3148
3149 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3150 }
3151
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003152 mutex_unlock(&dev->struct_mutex);
3153
Chris Wilsonb4716182015-04-27 13:41:17 +01003154 for (i = 0; i < n; i++) {
3155 if (ret == 0)
Chris Wilson299259a2016-04-13 17:35:06 +01003156 ret = __i915_wait_request(req[i], true,
Chris Wilsonb4716182015-04-27 13:41:17 +01003157 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
Chris Wilsonb6aa0872015-12-02 09:13:46 +00003158 to_rps_client(file));
Chris Wilson73db04c2016-04-28 09:56:55 +01003159 i915_gem_request_unreference(req[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01003160 }
John Harrisonff865882014-11-24 18:49:28 +00003161 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003162
3163out:
3164 drm_gem_object_unreference(&obj->base);
3165 mutex_unlock(&dev->struct_mutex);
3166 return ret;
3167}
3168
Chris Wilsonb4716182015-04-27 13:41:17 +01003169static int
3170__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3171 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003172 struct drm_i915_gem_request *from_req,
3173 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003174{
3175 struct intel_engine_cs *from;
3176 int ret;
3177
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003178 from = i915_gem_request_get_engine(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003179 if (to == from)
3180 return 0;
3181
John Harrison91af1272015-06-18 13:14:56 +01003182 if (i915_gem_request_completed(from_req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003183 return 0;
3184
Chris Wilsonc0336662016-05-06 15:40:21 +01003185 if (!i915_semaphore_is_enabled(to_i915(obj->base.dev))) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003186 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003187 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003188 i915->mm.interruptible,
3189 NULL,
3190 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003191 if (ret)
3192 return ret;
3193
John Harrison91af1272015-06-18 13:14:56 +01003194 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003195 } else {
3196 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003197 u32 seqno = i915_gem_request_get_seqno(from_req);
3198
3199 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003200
3201 if (seqno <= from->semaphore.sync_seqno[idx])
3202 return 0;
3203
John Harrison91af1272015-06-18 13:14:56 +01003204 if (*to_req == NULL) {
Dave Gordon26827082016-01-19 19:02:53 +00003205 struct drm_i915_gem_request *req;
3206
3207 req = i915_gem_request_alloc(to, NULL);
3208 if (IS_ERR(req))
3209 return PTR_ERR(req);
3210
3211 *to_req = req;
John Harrison91af1272015-06-18 13:14:56 +01003212 }
3213
John Harrison599d9242015-05-29 17:44:04 +01003214 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3215 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003216 if (ret)
3217 return ret;
3218
3219 /* We use last_read_req because sync_to()
3220 * might have just caused seqno wrap under
3221 * the radar.
3222 */
3223 from->semaphore.sync_seqno[idx] =
3224 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3225 }
3226
3227 return 0;
3228}
3229
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003230/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003231 * i915_gem_object_sync - sync an object to a ring.
3232 *
3233 * @obj: object which may be in use on another ring.
3234 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003235 * @to_req: request we wish to use the object for. See below.
3236 * This will be allocated and returned if a request is
3237 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003238 *
3239 * This code is meant to abstract object synchronization with the GPU.
3240 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003241 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003242 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003243 * into a buffer at any time, but multiple readers. To ensure each has
3244 * a coherent view of memory, we must:
3245 *
3246 * - If there is an outstanding write request to the object, the new
3247 * request must wait for it to complete (either CPU or in hw, requests
3248 * on the same ring will be naturally ordered).
3249 *
3250 * - If we are a write request (pending_write_domain is set), the new
3251 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003252 *
John Harrison91af1272015-06-18 13:14:56 +01003253 * For CPU synchronisation (NULL to) no request is required. For syncing with
3254 * rings to_req must be non-NULL. However, a request does not have to be
3255 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3256 * request will be allocated automatically and returned through *to_req. Note
3257 * that it is not guaranteed that commands will be emitted (because the system
3258 * might already be idle). Hence there is no need to create a request that
3259 * might never have any work submitted. Note further that if a request is
3260 * returned in *to_req, it is the responsibility of the caller to submit
3261 * that request (after potentially adding more work to it).
3262 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003263 * Returns 0 if successful, else propagates up the lower layer error.
3264 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003265int
3266i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003267 struct intel_engine_cs *to,
3268 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003269{
Chris Wilsonb4716182015-04-27 13:41:17 +01003270 const bool readonly = obj->base.pending_write_domain == 0;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003271 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01003272 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003273
Chris Wilsonb4716182015-04-27 13:41:17 +01003274 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003275 return 0;
3276
Chris Wilsonb4716182015-04-27 13:41:17 +01003277 if (to == NULL)
3278 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003279
Chris Wilsonb4716182015-04-27 13:41:17 +01003280 n = 0;
3281 if (readonly) {
3282 if (obj->last_write_req)
3283 req[n++] = obj->last_write_req;
3284 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003285 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonb4716182015-04-27 13:41:17 +01003286 if (obj->last_read_req[i])
3287 req[n++] = obj->last_read_req[i];
3288 }
3289 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003290 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003291 if (ret)
3292 return ret;
3293 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003294
Chris Wilsonb4716182015-04-27 13:41:17 +01003295 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003296}
3297
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003298static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3299{
3300 u32 old_write_domain, old_read_domains;
3301
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003302 /* Force a pagefault for domain tracking on next user access */
3303 i915_gem_release_mmap(obj);
3304
Keith Packardb97c3d92011-06-24 21:02:59 -07003305 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3306 return;
3307
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003308 old_read_domains = obj->base.read_domains;
3309 old_write_domain = obj->base.write_domain;
3310
3311 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3312 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3313
3314 trace_i915_gem_object_change_domain(obj,
3315 old_read_domains,
3316 old_write_domain);
3317}
3318
Chris Wilson8ef85612016-04-28 09:56:39 +01003319static void __i915_vma_iounmap(struct i915_vma *vma)
3320{
3321 GEM_BUG_ON(vma->pin_count);
3322
3323 if (vma->iomap == NULL)
3324 return;
3325
3326 io_mapping_unmap(vma->iomap);
3327 vma->iomap = NULL;
3328}
3329
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003330static int __i915_vma_unbind(struct i915_vma *vma, bool wait)
Eric Anholt673a3942008-07-30 12:06:12 -07003331{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003332 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003333 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003334 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003335
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003336 if (list_empty(&vma->obj_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003337 return 0;
3338
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003339 if (!drm_mm_node_allocated(&vma->node)) {
3340 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003341 return 0;
3342 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003343
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003344 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003345 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003346
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003347 BUG_ON(obj->pages == NULL);
3348
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003349 if (wait) {
3350 ret = i915_gem_object_wait_rendering(obj, false);
3351 if (ret)
3352 return ret;
3353 }
Chris Wilsona8198ee2011-04-13 22:04:09 +01003354
Chris Wilson596c5922016-02-26 11:03:20 +00003355 if (vma->is_ggtt && vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003356 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003357
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003358 /* release the fence reg _after_ flushing */
3359 ret = i915_gem_object_put_fence(obj);
3360 if (ret)
3361 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01003362
3363 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003364 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003365
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003366 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003367
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003368 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003369 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003370
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003371 list_del_init(&vma->vm_link);
Chris Wilson596c5922016-02-26 11:03:20 +00003372 if (vma->is_ggtt) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003373 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3374 obj->map_and_fenceable = false;
3375 } else if (vma->ggtt_view.pages) {
3376 sg_free_table(vma->ggtt_view.pages);
3377 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003378 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003379 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003380 }
Eric Anholt673a3942008-07-30 12:06:12 -07003381
Ben Widawsky2f633152013-07-17 12:19:03 -07003382 drm_mm_remove_node(&vma->node);
3383 i915_gem_vma_destroy(vma);
3384
3385 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003386 * no more VMAs exist. */
Imre Deake2273302015-07-09 12:59:05 +03003387 if (list_empty(&obj->vma_list))
Ben Widawsky2f633152013-07-17 12:19:03 -07003388 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003389
Chris Wilson70903c32013-12-04 09:59:09 +00003390 /* And finally now the object is completely decoupled from this vma,
3391 * we can drop its hold on the backing storage and allow it to be
3392 * reaped by the shrinker.
3393 */
3394 i915_gem_object_unpin_pages(obj);
3395
Chris Wilson88241782011-01-07 17:09:48 +00003396 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003397}
3398
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003399int i915_vma_unbind(struct i915_vma *vma)
3400{
3401 return __i915_vma_unbind(vma, true);
3402}
3403
3404int __i915_vma_unbind_no_wait(struct i915_vma *vma)
3405{
3406 return __i915_vma_unbind(vma, false);
3407}
3408
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003409int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003410{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003411 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003412 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003413 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003414
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003415 /* Flush everything onto the inactive list. */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003416 for_each_engine(engine, dev_priv) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003417 if (!i915.enable_execlists) {
John Harrison73cfa862015-05-29 17:43:35 +01003418 struct drm_i915_gem_request *req;
3419
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003420 req = i915_gem_request_alloc(engine, NULL);
Dave Gordon26827082016-01-19 19:02:53 +00003421 if (IS_ERR(req))
3422 return PTR_ERR(req);
John Harrison73cfa862015-05-29 17:43:35 +01003423
John Harrisonba01cc92015-05-29 17:43:41 +01003424 ret = i915_switch_context(req);
John Harrison75289872015-05-29 17:43:49 +01003425 i915_add_request_no_flush(req);
Chris Wilsonaa9b7812016-04-13 17:35:15 +01003426 if (ret)
3427 return ret;
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003428 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003429
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003430 ret = intel_engine_idle(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003431 if (ret)
3432 return ret;
3433 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003434
Chris Wilsonb4716182015-04-27 13:41:17 +01003435 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003436 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003437}
3438
Chris Wilson4144f9b2014-09-11 08:43:48 +01003439static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003440 unsigned long cache_level)
3441{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003442 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003443 struct drm_mm_node *other;
3444
Chris Wilson4144f9b2014-09-11 08:43:48 +01003445 /*
3446 * On some machines we have to be careful when putting differing types
3447 * of snoopable memory together to avoid the prefetcher crossing memory
3448 * domains and dying. During vm initialisation, we decide whether or not
3449 * these constraints apply and set the drm_mm.color_adjust
3450 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003451 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003452 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003453 return true;
3454
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003455 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003456 return true;
3457
3458 if (list_empty(&gtt_space->node_list))
3459 return true;
3460
3461 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3462 if (other->allocated && !other->hole_follows && other->color != cache_level)
3463 return false;
3464
3465 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3466 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3467 return false;
3468
3469 return true;
3470}
3471
Jesse Barnesde151cf2008-11-12 10:03:55 -08003472/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003473 * Finds free space in the GTT aperture and binds the object or a view of it
3474 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003475 */
Daniel Vetter262de142014-02-14 14:01:20 +01003476static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003477i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3478 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003479 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003480 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003481 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003482{
Chris Wilson05394f32010-11-08 19:18:58 +00003483 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003484 struct drm_i915_private *dev_priv = to_i915(dev);
3485 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierry65bd3422015-07-29 17:23:58 +01003486 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01003487 u32 search_flag, alloc_flag;
3488 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01003489 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07003490 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003491 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003492
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003493 if (i915_is_ggtt(vm)) {
3494 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003495
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003496 if (WARN_ON(!ggtt_view))
3497 return ERR_PTR(-EINVAL);
3498
3499 view_size = i915_ggtt_view_size(obj, ggtt_view);
3500
3501 fence_size = i915_gem_get_gtt_size(dev,
3502 view_size,
3503 obj->tiling_mode);
3504 fence_alignment = i915_gem_get_gtt_alignment(dev,
3505 view_size,
3506 obj->tiling_mode,
3507 true);
3508 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3509 view_size,
3510 obj->tiling_mode,
3511 false);
3512 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3513 } else {
3514 fence_size = i915_gem_get_gtt_size(dev,
3515 obj->base.size,
3516 obj->tiling_mode);
3517 fence_alignment = i915_gem_get_gtt_alignment(dev,
3518 obj->base.size,
3519 obj->tiling_mode,
3520 true);
3521 unfenced_alignment =
3522 i915_gem_get_gtt_alignment(dev,
3523 obj->base.size,
3524 obj->tiling_mode,
3525 false);
3526 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3527 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003528
Michel Thierry101b5062015-10-01 13:33:57 +01003529 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3530 end = vm->total;
3531 if (flags & PIN_MAPPABLE)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003532 end = min_t(u64, end, ggtt->mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003533 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003534 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003535
Eric Anholt673a3942008-07-30 12:06:12 -07003536 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003537 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003538 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003539 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003540 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3541 ggtt_view ? ggtt_view->type : 0,
3542 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003543 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003544 }
3545
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003546 /* If binding the object/GGTT view requires more space than the entire
3547 * aperture has, reject it early before evicting everything in a vain
3548 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003549 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003550 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003551 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003552 ggtt_view ? ggtt_view->type : 0,
3553 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003554 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003555 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003556 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003557 }
3558
Chris Wilson37e680a2012-06-07 15:38:42 +01003559 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003560 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003561 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003562
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003563 i915_gem_object_pin_pages(obj);
3564
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003565 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3566 i915_gem_obj_lookup_or_create_vma(obj, vm);
3567
Daniel Vetter262de142014-02-14 14:01:20 +01003568 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003569 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003570
Chris Wilson506a8e82015-12-08 11:55:07 +00003571 if (flags & PIN_OFFSET_FIXED) {
3572 uint64_t offset = flags & PIN_OFFSET_MASK;
3573
3574 if (offset & (alignment - 1) || offset + size > end) {
3575 ret = -EINVAL;
3576 goto err_free_vma;
3577 }
3578 vma->node.start = offset;
3579 vma->node.size = size;
3580 vma->node.color = obj->cache_level;
3581 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3582 if (ret) {
3583 ret = i915_gem_evict_for_vma(vma);
3584 if (ret == 0)
3585 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3586 }
3587 if (ret)
3588 goto err_free_vma;
Michel Thierry101b5062015-10-01 13:33:57 +01003589 } else {
Chris Wilson506a8e82015-12-08 11:55:07 +00003590 if (flags & PIN_HIGH) {
3591 search_flag = DRM_MM_SEARCH_BELOW;
3592 alloc_flag = DRM_MM_CREATE_TOP;
3593 } else {
3594 search_flag = DRM_MM_SEARCH_DEFAULT;
3595 alloc_flag = DRM_MM_CREATE_DEFAULT;
3596 }
Michel Thierry101b5062015-10-01 13:33:57 +01003597
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003598search_free:
Chris Wilson506a8e82015-12-08 11:55:07 +00003599 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3600 size, alignment,
3601 obj->cache_level,
3602 start, end,
3603 search_flag,
3604 alloc_flag);
3605 if (ret) {
3606 ret = i915_gem_evict_something(dev, vm, size, alignment,
3607 obj->cache_level,
3608 start, end,
3609 flags);
3610 if (ret == 0)
3611 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003612
Chris Wilson506a8e82015-12-08 11:55:07 +00003613 goto err_free_vma;
3614 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003615 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003616 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003617 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003618 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003619 }
3620
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003621 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003622 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003623 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003624 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003625
Ben Widawsky35c20a62013-05-31 11:28:48 -07003626 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003627 list_add_tail(&vma->vm_link, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003628
Daniel Vetter262de142014-02-14 14:01:20 +01003629 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003630
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003631err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003632 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003633err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003634 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003635 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003636err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003637 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003638 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003639}
3640
Chris Wilson000433b2013-08-08 14:41:09 +01003641bool
Chris Wilson2c225692013-08-09 12:26:45 +01003642i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3643 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003644{
Eric Anholt673a3942008-07-30 12:06:12 -07003645 /* If we don't have a page list set up, then we're not pinned
3646 * to GPU, and we can ignore the cache flush because it'll happen
3647 * again at bind time.
3648 */
Chris Wilson05394f32010-11-08 19:18:58 +00003649 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003650 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003651
Imre Deak769ce462013-02-13 21:56:05 +02003652 /*
3653 * Stolen memory is always coherent with the GPU as it is explicitly
3654 * marked as wc by the system, or the system is cache-coherent.
3655 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003656 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003657 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003658
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003659 /* If the GPU is snooping the contents of the CPU cache,
3660 * we do not need to manually clear the CPU cache lines. However,
3661 * the caches are only snooped when the render cache is
3662 * flushed/invalidated. As we always have to emit invalidations
3663 * and flushes when moving into and out of the RENDER domain, correct
3664 * snooping behaviour occurs naturally as the result of our domain
3665 * tracking.
3666 */
Chris Wilson0f719792015-01-13 13:32:52 +00003667 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3668 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003669 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003670 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003671
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003672 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003673 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003674 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003675
3676 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003677}
3678
3679/** Flushes the GTT write domain for the object if it's dirty. */
3680static void
Chris Wilson05394f32010-11-08 19:18:58 +00003681i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003682{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003683 uint32_t old_write_domain;
3684
Chris Wilson05394f32010-11-08 19:18:58 +00003685 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003686 return;
3687
Chris Wilson63256ec2011-01-04 18:42:07 +00003688 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003689 * to it immediately go to main memory as far as we know, so there's
3690 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003691 *
3692 * However, we do have to enforce the order so that all writes through
3693 * the GTT land before any writes to the device, such as updates to
3694 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003695 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003696 wmb();
3697
Chris Wilson05394f32010-11-08 19:18:58 +00003698 old_write_domain = obj->base.write_domain;
3699 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003700
Rodrigo Vivide152b62015-07-07 16:28:51 -07003701 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003702
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003703 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003704 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003705 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003706}
3707
3708/** Flushes the CPU write domain for the object if it's dirty. */
3709static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003710i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003711{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003712 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003713
Chris Wilson05394f32010-11-08 19:18:58 +00003714 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003715 return;
3716
Daniel Vettere62b59e2015-01-21 14:53:48 +01003717 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003718 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003719
Chris Wilson05394f32010-11-08 19:18:58 +00003720 old_write_domain = obj->base.write_domain;
3721 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003722
Rodrigo Vivide152b62015-07-07 16:28:51 -07003723 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003724
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003725 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003726 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003727 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003728}
3729
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003730/**
3731 * Moves a single object to the GTT read, and possibly write domain.
3732 *
3733 * This function returns when the move is complete, including waiting on
3734 * flushes to occur.
3735 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003736int
Chris Wilson20217462010-11-23 15:26:33 +00003737i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003738{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003739 struct drm_device *dev = obj->base.dev;
3740 struct drm_i915_private *dev_priv = to_i915(dev);
3741 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003742 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303743 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003744 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003745
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003746 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3747 return 0;
3748
Chris Wilson0201f1e2012-07-20 12:41:01 +01003749 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003750 if (ret)
3751 return ret;
3752
Chris Wilson43566de2015-01-02 16:29:29 +05303753 /* Flush and acquire obj->pages so that we are coherent through
3754 * direct access in memory with previous cached writes through
3755 * shmemfs and that our cache domain tracking remains valid.
3756 * For example, if the obj->filp was moved to swap without us
3757 * being notified and releasing the pages, we would mistakenly
3758 * continue to assume that the obj remained out of the CPU cached
3759 * domain.
3760 */
3761 ret = i915_gem_object_get_pages(obj);
3762 if (ret)
3763 return ret;
3764
Daniel Vettere62b59e2015-01-21 14:53:48 +01003765 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003766
Chris Wilsond0a57782012-10-09 19:24:37 +01003767 /* Serialise direct access to this object with the barriers for
3768 * coherent writes from the GPU, by effectively invalidating the
3769 * GTT domain upon first access.
3770 */
3771 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3772 mb();
3773
Chris Wilson05394f32010-11-08 19:18:58 +00003774 old_write_domain = obj->base.write_domain;
3775 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003776
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003777 /* It should now be out of any other write domains, and we can update
3778 * the domain values for our changes.
3779 */
Chris Wilson05394f32010-11-08 19:18:58 +00003780 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3781 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003782 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003783 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3784 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3785 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003786 }
3787
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003788 trace_i915_gem_object_change_domain(obj,
3789 old_read_domains,
3790 old_write_domain);
3791
Chris Wilson8325a092012-04-24 15:52:35 +01003792 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303793 vma = i915_gem_obj_to_ggtt(obj);
3794 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003795 list_move_tail(&vma->vm_link,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003796 &ggtt->base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003797
Eric Anholte47c68e2008-11-14 13:35:19 -08003798 return 0;
3799}
3800
Chris Wilsonef55f922015-10-09 14:11:27 +01003801/**
3802 * Changes the cache-level of an object across all VMA.
3803 *
3804 * After this function returns, the object will be in the new cache-level
3805 * across all GTT and the contents of the backing storage will be coherent,
3806 * with respect to the new cache-level. In order to keep the backing storage
3807 * coherent for all users, we only allow a single cache level to be set
3808 * globally on the object and prevent it from being changed whilst the
3809 * hardware is reading from the object. That is if the object is currently
3810 * on the scanout it will be set to uncached (or equivalent display
3811 * cache coherency) and all non-MOCS GPU access will also be uncached so
3812 * that all direct access to the scanout remains coherent.
3813 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003814int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3815 enum i915_cache_level cache_level)
3816{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003817 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003818 struct i915_vma *vma, *next;
Chris Wilsonef55f922015-10-09 14:11:27 +01003819 bool bound = false;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003820 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003821
3822 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003823 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003824
Chris Wilsonef55f922015-10-09 14:11:27 +01003825 /* Inspect the list of currently bound VMA and unbind any that would
3826 * be invalid given the new cache-level. This is principally to
3827 * catch the issue of the CS prefetch crossing page boundaries and
3828 * reading an invalid PTE on older architectures.
3829 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003830 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003831 if (!drm_mm_node_allocated(&vma->node))
3832 continue;
3833
3834 if (vma->pin_count) {
3835 DRM_DEBUG("can not change the cache level of pinned objects\n");
3836 return -EBUSY;
3837 }
3838
Chris Wilson4144f9b2014-09-11 08:43:48 +01003839 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003840 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003841 if (ret)
3842 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003843 } else
3844 bound = true;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003845 }
3846
Chris Wilsonef55f922015-10-09 14:11:27 +01003847 /* We can reuse the existing drm_mm nodes but need to change the
3848 * cache-level on the PTE. We could simply unbind them all and
3849 * rebind with the correct cache-level on next use. However since
3850 * we already have a valid slot, dma mapping, pages etc, we may as
3851 * rewrite the PTE in the belief that doing so tramples upon less
3852 * state and so involves less work.
3853 */
3854 if (bound) {
3855 /* Before we change the PTE, the GPU must not be accessing it.
3856 * If we wait upon the object, we know that all the bound
3857 * VMA are no longer active.
3858 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003859 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003860 if (ret)
3861 return ret;
3862
Chris Wilsonef55f922015-10-09 14:11:27 +01003863 if (!HAS_LLC(dev) && cache_level != I915_CACHE_NONE) {
3864 /* Access to snoopable pages through the GTT is
3865 * incoherent and on some machines causes a hard
3866 * lockup. Relinquish the CPU mmaping to force
3867 * userspace to refault in the pages and we can
3868 * then double check if the GTT mapping is still
3869 * valid for that pointer access.
3870 */
3871 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003872
Chris Wilsonef55f922015-10-09 14:11:27 +01003873 /* As we no longer need a fence for GTT access,
3874 * we can relinquish it now (and so prevent having
3875 * to steal a fence from someone else on the next
3876 * fence request). Note GPU activity would have
3877 * dropped the fence as all snoopable access is
3878 * supposed to be linear.
3879 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003880 ret = i915_gem_object_put_fence(obj);
3881 if (ret)
3882 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003883 } else {
3884 /* We either have incoherent backing store and
3885 * so no GTT access or the architecture is fully
3886 * coherent. In such cases, existing GTT mmaps
3887 * ignore the cache bit in the PTE and we can
3888 * rewrite it without confusing the GPU or having
3889 * to force userspace to fault back in its mmaps.
3890 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003891 }
3892
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003893 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003894 if (!drm_mm_node_allocated(&vma->node))
3895 continue;
3896
3897 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3898 if (ret)
3899 return ret;
3900 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003901 }
3902
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003903 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003904 vma->node.color = cache_level;
3905 obj->cache_level = cache_level;
3906
Ville Syrjäläed75a552015-08-11 19:47:10 +03003907out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003908 /* Flush the dirty CPU caches to the backing storage so that the
3909 * object is now coherent at its new cache level (with respect
3910 * to the access domain).
3911 */
Chris Wilson0f719792015-01-13 13:32:52 +00003912 if (obj->cache_dirty &&
3913 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
3914 cpu_write_needs_clflush(obj)) {
3915 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003916 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003917 }
3918
Chris Wilsone4ffd172011-04-04 09:44:39 +01003919 return 0;
3920}
3921
Ben Widawsky199adf42012-09-21 17:01:20 -07003922int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3923 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003924{
Ben Widawsky199adf42012-09-21 17:01:20 -07003925 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003926 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003927
3928 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01003929 if (&obj->base == NULL)
3930 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003931
Chris Wilson651d7942013-08-08 14:41:10 +01003932 switch (obj->cache_level) {
3933 case I915_CACHE_LLC:
3934 case I915_CACHE_L3_LLC:
3935 args->caching = I915_CACHING_CACHED;
3936 break;
3937
Chris Wilson4257d3b2013-08-08 14:41:11 +01003938 case I915_CACHE_WT:
3939 args->caching = I915_CACHING_DISPLAY;
3940 break;
3941
Chris Wilson651d7942013-08-08 14:41:10 +01003942 default:
3943 args->caching = I915_CACHING_NONE;
3944 break;
3945 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003946
Chris Wilson432be692015-05-07 12:14:55 +01003947 drm_gem_object_unreference_unlocked(&obj->base);
3948 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003949}
3950
Ben Widawsky199adf42012-09-21 17:01:20 -07003951int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3952 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003953{
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003954 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky199adf42012-09-21 17:01:20 -07003955 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003956 struct drm_i915_gem_object *obj;
3957 enum i915_cache_level level;
3958 int ret;
3959
Ben Widawsky199adf42012-09-21 17:01:20 -07003960 switch (args->caching) {
3961 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003962 level = I915_CACHE_NONE;
3963 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003964 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003965 /*
3966 * Due to a HW issue on BXT A stepping, GPU stores via a
3967 * snooped mapping may leave stale data in a corresponding CPU
3968 * cacheline, whereas normally such cachelines would get
3969 * invalidated.
3970 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003971 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003972 return -ENODEV;
3973
Chris Wilsone6994ae2012-07-10 10:27:08 +01003974 level = I915_CACHE_LLC;
3975 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003976 case I915_CACHING_DISPLAY:
3977 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3978 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003979 default:
3980 return -EINVAL;
3981 }
3982
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003983 intel_runtime_pm_get(dev_priv);
3984
Ben Widawsky3bc29132012-09-26 16:15:20 -07003985 ret = i915_mutex_lock_interruptible(dev);
3986 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003987 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003988
Chris Wilsone6994ae2012-07-10 10:27:08 +01003989 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3990 if (&obj->base == NULL) {
3991 ret = -ENOENT;
3992 goto unlock;
3993 }
3994
3995 ret = i915_gem_object_set_cache_level(obj, level);
3996
3997 drm_gem_object_unreference(&obj->base);
3998unlock:
3999 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004000rpm_put:
4001 intel_runtime_pm_put(dev_priv);
4002
Chris Wilsone6994ae2012-07-10 10:27:08 +01004003 return ret;
4004}
4005
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004006/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004007 * Prepare buffer for display plane (scanout, cursors, etc).
4008 * Can be called from an uninterruptible phase (modesetting) and allows
4009 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004010 */
4011int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004012i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4013 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004014 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004015{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004016 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004017 int ret;
4018
Chris Wilsoncc98b412013-08-09 12:25:09 +01004019 /* Mark the pin_display early so that we account for the
4020 * display coherency whilst setting up the cache domains.
4021 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004022 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004023
Eric Anholta7ef0642011-03-29 16:59:54 -07004024 /* The display engine is not coherent with the LLC cache on gen6. As
4025 * a result, we make sure that the pinning that is about to occur is
4026 * done with uncached PTEs. This is lowest common denominator for all
4027 * chipsets.
4028 *
4029 * However for gen6+, we could do better by using the GFDT bit instead
4030 * of uncaching, which would allow us to flush all the LLC-cached data
4031 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4032 */
Chris Wilson651d7942013-08-08 14:41:10 +01004033 ret = i915_gem_object_set_cache_level(obj,
4034 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004035 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004036 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004037
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004038 /* As the user may map the buffer once pinned in the display plane
4039 * (e.g. libkms for the bootup splash), we have to ensure that we
4040 * always use map_and_fenceable for all scanout buffers.
4041 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004042 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4043 view->type == I915_GGTT_VIEW_NORMAL ?
4044 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004045 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004046 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004047
Daniel Vettere62b59e2015-01-21 14:53:48 +01004048 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004049
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004050 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004051 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004052
4053 /* It should now be out of any other write domains, and we can update
4054 * the domain values for our changes.
4055 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004056 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004057 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004058
4059 trace_i915_gem_object_change_domain(obj,
4060 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004061 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004062
4063 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004064
4065err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004066 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004067 return ret;
4068}
4069
4070void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004071i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4072 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004073{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004074 if (WARN_ON(obj->pin_display == 0))
4075 return;
4076
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004077 i915_gem_object_ggtt_unpin_view(obj, view);
4078
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004079 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004080}
4081
Eric Anholte47c68e2008-11-14 13:35:19 -08004082/**
4083 * Moves a single object to the CPU read, and possibly write domain.
4084 *
4085 * This function returns when the move is complete, including waiting on
4086 * flushes to occur.
4087 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004088int
Chris Wilson919926a2010-11-12 13:42:53 +00004089i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004090{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004091 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004092 int ret;
4093
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004094 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4095 return 0;
4096
Chris Wilson0201f1e2012-07-20 12:41:01 +01004097 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004098 if (ret)
4099 return ret;
4100
Eric Anholte47c68e2008-11-14 13:35:19 -08004101 i915_gem_object_flush_gtt_write_domain(obj);
4102
Chris Wilson05394f32010-11-08 19:18:58 +00004103 old_write_domain = obj->base.write_domain;
4104 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004105
Eric Anholte47c68e2008-11-14 13:35:19 -08004106 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004107 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004108 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004109
Chris Wilson05394f32010-11-08 19:18:58 +00004110 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004111 }
4112
4113 /* It should now be out of any other write domains, and we can update
4114 * the domain values for our changes.
4115 */
Chris Wilson05394f32010-11-08 19:18:58 +00004116 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004117
4118 /* If we're writing through the CPU, then the GPU read domains will
4119 * need to be invalidated at next use.
4120 */
4121 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004122 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4123 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004124 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004125
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004126 trace_i915_gem_object_change_domain(obj,
4127 old_read_domains,
4128 old_write_domain);
4129
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004130 return 0;
4131}
4132
Eric Anholt673a3942008-07-30 12:06:12 -07004133/* Throttle our rendering by waiting until the ring has completed our requests
4134 * emitted over 20 msec ago.
4135 *
Eric Anholtb9624422009-06-03 07:27:35 +00004136 * Note that if we were to use the current jiffies each time around the loop,
4137 * we wouldn't escape the function with any frames outstanding if the time to
4138 * render a frame was over 20ms.
4139 *
Eric Anholt673a3942008-07-30 12:06:12 -07004140 * This should get us reasonable parallelism between CPU and GPU but also
4141 * relatively low latency when blocking on a particular request to finish.
4142 */
4143static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004144i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004145{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004146 struct drm_i915_private *dev_priv = dev->dev_private;
4147 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004148 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004149 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004150 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004151
Daniel Vetter308887a2012-11-14 17:14:06 +01004152 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4153 if (ret)
4154 return ret;
4155
Chris Wilsonf4457ae2016-04-13 17:35:08 +01004156 /* ABI: return -EIO if already wedged */
4157 if (i915_terminally_wedged(&dev_priv->gpu_error))
4158 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004159
Chris Wilson1c255952010-09-26 11:03:27 +01004160 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004161 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004162 if (time_after_eq(request->emitted_jiffies, recent_enough))
4163 break;
4164
John Harrisonfcfa423c2015-05-29 17:44:12 +01004165 /*
4166 * Note that the request might not have been submitted yet.
4167 * In which case emitted_jiffies will be zero.
4168 */
4169 if (!request->emitted_jiffies)
4170 continue;
4171
John Harrison54fb2412014-11-24 18:49:27 +00004172 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004173 }
John Harrisonff865882014-11-24 18:49:28 +00004174 if (target)
4175 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004176 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004177
John Harrison54fb2412014-11-24 18:49:27 +00004178 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004179 return 0;
4180
Chris Wilson299259a2016-04-13 17:35:06 +01004181 ret = __i915_wait_request(target, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004182 if (ret == 0)
4183 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004184
Chris Wilson73db04c2016-04-28 09:56:55 +01004185 i915_gem_request_unreference(target);
John Harrisonff865882014-11-24 18:49:28 +00004186
Eric Anholt673a3942008-07-30 12:06:12 -07004187 return ret;
4188}
4189
Chris Wilsond23db882014-05-23 08:48:08 +02004190static bool
4191i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4192{
4193 struct drm_i915_gem_object *obj = vma->obj;
4194
4195 if (alignment &&
4196 vma->node.start & (alignment - 1))
4197 return true;
4198
4199 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4200 return true;
4201
4202 if (flags & PIN_OFFSET_BIAS &&
4203 vma->node.start < (flags & PIN_OFFSET_MASK))
4204 return true;
4205
Chris Wilson506a8e82015-12-08 11:55:07 +00004206 if (flags & PIN_OFFSET_FIXED &&
4207 vma->node.start != (flags & PIN_OFFSET_MASK))
4208 return true;
4209
Chris Wilsond23db882014-05-23 08:48:08 +02004210 return false;
4211}
4212
Chris Wilsond0710ab2015-11-20 14:16:39 +00004213void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
4214{
4215 struct drm_i915_gem_object *obj = vma->obj;
4216 bool mappable, fenceable;
4217 u32 fence_size, fence_alignment;
4218
4219 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4220 obj->base.size,
4221 obj->tiling_mode);
4222 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4223 obj->base.size,
4224 obj->tiling_mode,
4225 true);
4226
4227 fenceable = (vma->node.size == fence_size &&
4228 (vma->node.start & (fence_alignment - 1)) == 0);
4229
4230 mappable = (vma->node.start + fence_size <=
Joonas Lahtinen62106b42016-03-18 10:42:57 +02004231 to_i915(obj->base.dev)->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00004232
4233 obj->map_and_fenceable = mappable && fenceable;
4234}
4235
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004236static int
4237i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4238 struct i915_address_space *vm,
4239 const struct i915_ggtt_view *ggtt_view,
4240 uint32_t alignment,
4241 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004242{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004243 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004244 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004245 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004246 int ret;
4247
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004248 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4249 return -ENODEV;
4250
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004251 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004252 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004253
Chris Wilsonc826c442014-10-31 13:53:53 +00004254 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4255 return -EINVAL;
4256
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004257 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4258 return -EINVAL;
4259
4260 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4261 i915_gem_obj_to_vma(obj, vm);
4262
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004263 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004264 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4265 return -EBUSY;
4266
Chris Wilsond23db882014-05-23 08:48:08 +02004267 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004268 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004269 "bo is already pinned in %s with incorrect alignment:"
Michel Thierry088e0df2015-08-07 17:40:17 +01004270 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004271 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004272 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01004273 upper_32_bits(vma->node.start),
4274 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004275 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004276 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004277 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004278 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004279 if (ret)
4280 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004281
4282 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004283 }
4284 }
4285
Chris Wilsonef79e172014-10-31 13:53:52 +00004286 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004287 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004288 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4289 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004290 if (IS_ERR(vma))
4291 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004292 } else {
4293 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004294 if (ret)
4295 return ret;
4296 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004297
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004298 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4299 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsond0710ab2015-11-20 14:16:39 +00004300 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004301 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4302 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004303
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004304 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004305 return 0;
4306}
4307
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004308int
4309i915_gem_object_pin(struct drm_i915_gem_object *obj,
4310 struct i915_address_space *vm,
4311 uint32_t alignment,
4312 uint64_t flags)
4313{
4314 return i915_gem_object_do_pin(obj, vm,
4315 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4316 alignment, flags);
4317}
4318
4319int
4320i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4321 const struct i915_ggtt_view *view,
4322 uint32_t alignment,
4323 uint64_t flags)
4324{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004325 struct drm_device *dev = obj->base.dev;
4326 struct drm_i915_private *dev_priv = to_i915(dev);
4327 struct i915_ggtt *ggtt = &dev_priv->ggtt;
4328
Matthew Auldade7daa2016-03-24 15:54:20 +00004329 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004330
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004331 return i915_gem_object_do_pin(obj, &ggtt->base, view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004332 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004333}
4334
Eric Anholt673a3942008-07-30 12:06:12 -07004335void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004336i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4337 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004338{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004339 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004340
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004341 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004342 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004343
Chris Wilson30154652015-04-07 17:28:24 +01004344 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004345}
4346
4347int
Eric Anholt673a3942008-07-30 12:06:12 -07004348i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004349 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004350{
4351 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004352 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004353 int ret;
4354
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004355 ret = i915_mutex_lock_interruptible(dev);
4356 if (ret)
4357 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004358
Chris Wilson05394f32010-11-08 19:18:58 +00004359 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004360 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004361 ret = -ENOENT;
4362 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004363 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004364
Chris Wilson0be555b2010-08-04 15:36:30 +01004365 /* Count all active objects as busy, even if they are currently not used
4366 * by the gpu. Users of this interface expect objects to eventually
4367 * become non-busy without any further actions, therefore emit any
4368 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004369 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004370 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004371 if (ret)
4372 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004373
Chris Wilson426960b2016-01-15 16:51:46 +00004374 args->busy = 0;
4375 if (obj->active) {
4376 int i;
4377
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004378 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilson426960b2016-01-15 16:51:46 +00004379 struct drm_i915_gem_request *req;
4380
4381 req = obj->last_read_req[i];
4382 if (req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004383 args->busy |= 1 << (16 + req->engine->exec_id);
Chris Wilson426960b2016-01-15 16:51:46 +00004384 }
4385 if (obj->last_write_req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004386 args->busy |= obj->last_write_req->engine->exec_id;
Chris Wilson426960b2016-01-15 16:51:46 +00004387 }
Eric Anholt673a3942008-07-30 12:06:12 -07004388
Chris Wilsonb4716182015-04-27 13:41:17 +01004389unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004390 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004391unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004392 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004393 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004394}
4395
4396int
4397i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4398 struct drm_file *file_priv)
4399{
Akshay Joshi0206e352011-08-16 15:34:10 -04004400 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004401}
4402
Chris Wilson3ef94da2009-09-14 16:50:29 +01004403int
4404i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4405 struct drm_file *file_priv)
4406{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004407 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004408 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004409 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004410 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004411
4412 switch (args->madv) {
4413 case I915_MADV_DONTNEED:
4414 case I915_MADV_WILLNEED:
4415 break;
4416 default:
4417 return -EINVAL;
4418 }
4419
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004420 ret = i915_mutex_lock_interruptible(dev);
4421 if (ret)
4422 return ret;
4423
Chris Wilson05394f32010-11-08 19:18:58 +00004424 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004425 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004426 ret = -ENOENT;
4427 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004428 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004429
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004430 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004431 ret = -EINVAL;
4432 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004433 }
4434
Daniel Vetter656bfa32014-11-20 09:26:30 +01004435 if (obj->pages &&
4436 obj->tiling_mode != I915_TILING_NONE &&
4437 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4438 if (obj->madv == I915_MADV_WILLNEED)
4439 i915_gem_object_unpin_pages(obj);
4440 if (args->madv == I915_MADV_WILLNEED)
4441 i915_gem_object_pin_pages(obj);
4442 }
4443
Chris Wilson05394f32010-11-08 19:18:58 +00004444 if (obj->madv != __I915_MADV_PURGED)
4445 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004446
Chris Wilson6c085a72012-08-20 11:40:46 +02004447 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004448 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004449 i915_gem_object_truncate(obj);
4450
Chris Wilson05394f32010-11-08 19:18:58 +00004451 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004452
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004453out:
Chris Wilson05394f32010-11-08 19:18:58 +00004454 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004455unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004456 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004457 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004458}
4459
Chris Wilson37e680a2012-06-07 15:38:42 +01004460void i915_gem_object_init(struct drm_i915_gem_object *obj,
4461 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004462{
Chris Wilsonb4716182015-04-27 13:41:17 +01004463 int i;
4464
Ben Widawsky35c20a62013-05-31 11:28:48 -07004465 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004466 for (i = 0; i < I915_NUM_ENGINES; i++)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004467 INIT_LIST_HEAD(&obj->engine_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004468 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004469 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004470 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004471
Chris Wilson37e680a2012-06-07 15:38:42 +01004472 obj->ops = ops;
4473
Chris Wilson0327d6b2012-08-11 15:41:06 +01004474 obj->fence_reg = I915_FENCE_REG_NONE;
4475 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004476
4477 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4478}
4479
Chris Wilson37e680a2012-06-07 15:38:42 +01004480static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004481 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004482 .get_pages = i915_gem_object_get_pages_gtt,
4483 .put_pages = i915_gem_object_put_pages_gtt,
4484};
4485
Dave Gordond37cd8a2016-04-22 19:14:32 +01004486struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004487 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004488{
Daniel Vetterc397b902010-04-09 19:05:07 +00004489 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004490 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004491 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004492 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004493
Chris Wilson42dcedd2012-11-15 11:32:30 +00004494 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004495 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004496 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004497
Chris Wilsonfe3db792016-04-25 13:32:13 +01004498 ret = drm_gem_object_init(dev, &obj->base, size);
4499 if (ret)
4500 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004501
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004502 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4503 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4504 /* 965gm cannot relocate objects above 4GiB. */
4505 mask &= ~__GFP_HIGHMEM;
4506 mask |= __GFP_DMA32;
4507 }
4508
Al Viro496ad9a2013-01-23 17:07:38 -05004509 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004510 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004511
Chris Wilson37e680a2012-06-07 15:38:42 +01004512 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004513
Daniel Vetterc397b902010-04-09 19:05:07 +00004514 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4515 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4516
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004517 if (HAS_LLC(dev)) {
4518 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004519 * cache) for about a 10% performance improvement
4520 * compared to uncached. Graphics requests other than
4521 * display scanout are coherent with the CPU in
4522 * accessing this cache. This means in this mode we
4523 * don't need to clflush on the CPU side, and on the
4524 * GPU side we only need to flush internal caches to
4525 * get data visible to the CPU.
4526 *
4527 * However, we maintain the display planes as UC, and so
4528 * need to rebind when first used as such.
4529 */
4530 obj->cache_level = I915_CACHE_LLC;
4531 } else
4532 obj->cache_level = I915_CACHE_NONE;
4533
Daniel Vetterd861e332013-07-24 23:25:03 +02004534 trace_i915_gem_object_create(obj);
4535
Chris Wilson05394f32010-11-08 19:18:58 +00004536 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004537
4538fail:
4539 i915_gem_object_free(obj);
4540
4541 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004542}
4543
Chris Wilson340fbd82014-05-22 09:16:52 +01004544static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4545{
4546 /* If we are the last user of the backing storage (be it shmemfs
4547 * pages or stolen etc), we know that the pages are going to be
4548 * immediately released. In this case, we can then skip copying
4549 * back the contents from the GPU.
4550 */
4551
4552 if (obj->madv != I915_MADV_WILLNEED)
4553 return false;
4554
4555 if (obj->base.filp == NULL)
4556 return true;
4557
4558 /* At first glance, this looks racy, but then again so would be
4559 * userspace racing mmap against close. However, the first external
4560 * reference to the filp can only be obtained through the
4561 * i915_gem_mmap_ioctl() which safeguards us against the user
4562 * acquiring such a reference whilst we are in the middle of
4563 * freeing the object.
4564 */
4565 return atomic_long_read(&obj->base.filp->f_count) == 1;
4566}
4567
Chris Wilson1488fc02012-04-24 15:47:31 +01004568void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004569{
Chris Wilson1488fc02012-04-24 15:47:31 +01004570 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004571 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004572 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004573 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004574
Paulo Zanonif65c9162013-11-27 18:20:34 -02004575 intel_runtime_pm_get(dev_priv);
4576
Chris Wilson26e12f82011-03-20 11:20:19 +00004577 trace_i915_gem_object_destroy(obj);
4578
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004579 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004580 int ret;
4581
4582 vma->pin_count = 0;
4583 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004584 if (WARN_ON(ret == -ERESTARTSYS)) {
4585 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004586
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004587 was_interruptible = dev_priv->mm.interruptible;
4588 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004589
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004590 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004591
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004592 dev_priv->mm.interruptible = was_interruptible;
4593 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004594 }
4595
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004596 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4597 * before progressing. */
4598 if (obj->stolen)
4599 i915_gem_object_unpin_pages(obj);
4600
Daniel Vettera071fa02014-06-18 23:28:09 +02004601 WARN_ON(obj->frontbuffer_bits);
4602
Daniel Vetter656bfa32014-11-20 09:26:30 +01004603 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4604 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4605 obj->tiling_mode != I915_TILING_NONE)
4606 i915_gem_object_unpin_pages(obj);
4607
Ben Widawsky401c29f2013-05-31 11:28:47 -07004608 if (WARN_ON(obj->pages_pin_count))
4609 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004610 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004611 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004612 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004613 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004614
Chris Wilson9da3da62012-06-01 15:20:22 +01004615 BUG_ON(obj->pages);
4616
Chris Wilson2f745ad2012-09-04 21:02:58 +01004617 if (obj->base.import_attach)
4618 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004619
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004620 if (obj->ops->release)
4621 obj->ops->release(obj);
4622
Chris Wilson05394f32010-11-08 19:18:58 +00004623 drm_gem_object_release(&obj->base);
4624 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004625
Chris Wilson05394f32010-11-08 19:18:58 +00004626 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004627 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004628
4629 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004630}
4631
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004632struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4633 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004634{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004635 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004636 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004637 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4638 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004639 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004640 }
4641 return NULL;
4642}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004643
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004644struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4645 const struct i915_ggtt_view *view)
4646{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004647 struct i915_vma *vma;
4648
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004649 GEM_BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004650
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004651 list_for_each_entry(vma, &obj->vma_list, obj_link)
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004652 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004653 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004654 return NULL;
4655}
4656
Ben Widawsky2f633152013-07-17 12:19:03 -07004657void i915_gem_vma_destroy(struct i915_vma *vma)
4658{
4659 WARN_ON(vma->node.allocated);
Chris Wilsonaaa056672013-08-20 12:56:40 +01004660
4661 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4662 if (!list_empty(&vma->exec_list))
4663 return;
4664
Chris Wilson596c5922016-02-26 11:03:20 +00004665 if (!vma->is_ggtt)
4666 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004667
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004668 list_del(&vma->obj_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004669
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004670 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004671}
4672
Chris Wilsone3efda42014-04-09 09:19:41 +01004673static void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004674i915_gem_stop_engines(struct drm_device *dev)
Chris Wilsone3efda42014-04-09 09:19:41 +01004675{
4676 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004677 struct intel_engine_cs *engine;
Chris Wilsone3efda42014-04-09 09:19:41 +01004678
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004679 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004680 dev_priv->gt.stop_engine(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01004681}
4682
Jesse Barnes5669fca2009-02-17 15:13:31 -08004683int
Chris Wilson45c5f202013-10-16 11:50:01 +01004684i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004685{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004686 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004687 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004688
Chris Wilson45c5f202013-10-16 11:50:01 +01004689 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004690 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004691 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004692 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004693
Chris Wilsonc0336662016-05-06 15:40:21 +01004694 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004695
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004696 i915_gem_stop_engines(dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004697 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004698 mutex_unlock(&dev->struct_mutex);
4699
Chris Wilson737b1502015-01-26 18:03:03 +02004700 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004701 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004702 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004703
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004704 /* Assert that we sucessfully flushed all the work and
4705 * reset the GPU back to its idle, low power state.
4706 */
4707 WARN_ON(dev_priv->mm.busy);
4708
Eric Anholt673a3942008-07-30 12:06:12 -07004709 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004710
4711err:
4712 mutex_unlock(&dev->struct_mutex);
4713 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004714}
4715
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004716void i915_gem_init_swizzling(struct drm_device *dev)
4717{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004718 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004719
Daniel Vetter11782b02012-01-31 16:47:55 +01004720 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004721 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4722 return;
4723
4724 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4725 DISP_TILE_SURFACE_SWIZZLING);
4726
Daniel Vetter11782b02012-01-31 16:47:55 +01004727 if (IS_GEN5(dev))
4728 return;
4729
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004730 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4731 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004732 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004733 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004734 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004735 else if (IS_GEN8(dev))
4736 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004737 else
4738 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004739}
Daniel Vettere21af882012-02-09 20:53:27 +01004740
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004741static void init_unused_ring(struct drm_device *dev, u32 base)
4742{
4743 struct drm_i915_private *dev_priv = dev->dev_private;
4744
4745 I915_WRITE(RING_CTL(base), 0);
4746 I915_WRITE(RING_HEAD(base), 0);
4747 I915_WRITE(RING_TAIL(base), 0);
4748 I915_WRITE(RING_START(base), 0);
4749}
4750
4751static void init_unused_rings(struct drm_device *dev)
4752{
4753 if (IS_I830(dev)) {
4754 init_unused_ring(dev, PRB1_BASE);
4755 init_unused_ring(dev, SRB0_BASE);
4756 init_unused_ring(dev, SRB1_BASE);
4757 init_unused_ring(dev, SRB2_BASE);
4758 init_unused_ring(dev, SRB3_BASE);
4759 } else if (IS_GEN2(dev)) {
4760 init_unused_ring(dev, SRB0_BASE);
4761 init_unused_ring(dev, SRB1_BASE);
4762 } else if (IS_GEN3(dev)) {
4763 init_unused_ring(dev, PRB1_BASE);
4764 init_unused_ring(dev, PRB2_BASE);
4765 }
4766}
4767
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004768int i915_gem_init_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004769{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004770 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004771 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004772
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004773 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004774 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004775 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004776
4777 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004778 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004779 if (ret)
4780 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004781 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004782
Jani Nikulad39398f2015-10-07 11:17:44 +03004783 if (HAS_BLT(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004784 ret = intel_init_blt_ring_buffer(dev);
4785 if (ret)
4786 goto cleanup_bsd_ring;
4787 }
4788
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004789 if (HAS_VEBOX(dev)) {
4790 ret = intel_init_vebox_ring_buffer(dev);
4791 if (ret)
4792 goto cleanup_blt_ring;
4793 }
4794
Zhao Yakui845f74a2014-04-17 10:37:37 +08004795 if (HAS_BSD2(dev)) {
4796 ret = intel_init_bsd2_ring_buffer(dev);
4797 if (ret)
4798 goto cleanup_vebox_ring;
4799 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004800
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004801 return 0;
4802
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004803cleanup_vebox_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004804 intel_cleanup_engine(&dev_priv->engine[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004805cleanup_blt_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004806 intel_cleanup_engine(&dev_priv->engine[BCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004807cleanup_bsd_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004808 intel_cleanup_engine(&dev_priv->engine[VCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004809cleanup_render_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004810 intel_cleanup_engine(&dev_priv->engine[RCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004811
4812 return ret;
4813}
4814
4815int
4816i915_gem_init_hw(struct drm_device *dev)
4817{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004818 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004819 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01004820 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004821
Chris Wilson5e4f5182015-02-13 14:35:59 +00004822 /* Double layer security blanket, see i915_gem_init() */
4823 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4824
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004825 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004826 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004827
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004828 if (IS_HASWELL(dev))
4829 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4830 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004831
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004832 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004833 if (IS_IVYBRIDGE(dev)) {
4834 u32 temp = I915_READ(GEN7_MSG_CTL);
4835 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4836 I915_WRITE(GEN7_MSG_CTL, temp);
4837 } else if (INTEL_INFO(dev)->gen >= 7) {
4838 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4839 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4840 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4841 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004842 }
4843
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004844 i915_gem_init_swizzling(dev);
4845
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004846 /*
4847 * At least 830 can leave some of the unused rings
4848 * "active" (ie. head != tail) after resume which
4849 * will prevent c3 entry. Makes sure all unused rings
4850 * are totally idle.
4851 */
4852 init_unused_rings(dev);
4853
Dave Gordoned54c1a2016-01-19 19:02:54 +00004854 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004855
John Harrison4ad2fd82015-06-18 13:11:20 +01004856 ret = i915_ppgtt_init_hw(dev);
4857 if (ret) {
4858 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4859 goto out;
4860 }
4861
4862 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004863 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004864 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004865 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004866 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004867 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004868
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004869 intel_mocs_init_l3cc_table(dev);
4870
Alex Dai33a732f2015-08-12 15:43:36 +01004871 /* We can't enable contexts until all firmware is loaded */
Jesse Barnes87bcdd22015-09-10 14:55:00 -07004872 if (HAS_GUC_UCODE(dev)) {
4873 ret = intel_guc_ucode_load(dev);
4874 if (ret) {
Daniel Vetter9f9e5392015-10-23 11:10:59 +02004875 DRM_ERROR("Failed to initialize GuC, error %d\n", ret);
4876 ret = -EIO;
4877 goto out;
Jesse Barnes87bcdd22015-09-10 14:55:00 -07004878 }
Alex Dai33a732f2015-08-12 15:43:36 +01004879 }
4880
Nick Hoathe84fe802015-09-11 12:53:46 +01004881 /*
4882 * Increment the next seqno by 0x100 so we have a visible break
4883 * on re-initialisation
4884 */
4885 ret = i915_gem_set_seqno(dev, dev_priv->next_seqno+0x100);
Daniel Vetter82460d92014-08-06 20:19:53 +02004886
Chris Wilson5e4f5182015-02-13 14:35:59 +00004887out:
4888 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004889 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004890}
4891
Chris Wilson1070a422012-04-24 15:47:41 +01004892int i915_gem_init(struct drm_device *dev)
4893{
4894 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004895 int ret;
4896
Chris Wilson1070a422012-04-24 15:47:41 +01004897 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004898
Oscar Mateoa83014d2014-07-24 17:04:21 +01004899 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004900 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004901 dev_priv->gt.init_engines = i915_gem_init_engines;
4902 dev_priv->gt.cleanup_engine = intel_cleanup_engine;
4903 dev_priv->gt.stop_engine = intel_stop_engine;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004904 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004905 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004906 dev_priv->gt.init_engines = intel_logical_rings_init;
4907 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
4908 dev_priv->gt.stop_engine = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004909 }
4910
Chris Wilson5e4f5182015-02-13 14:35:59 +00004911 /* This is just a security blanket to placate dragons.
4912 * On some systems, we very sporadically observe that the first TLBs
4913 * used by the CS may be stale, despite us poking the TLB reset. If
4914 * we hold the forcewake during initialisation these problems
4915 * just magically go away.
4916 */
4917 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4918
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004919 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004920 if (ret)
4921 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004922
Joonas Lahtinend85489d2016-03-24 16:47:46 +02004923 i915_gem_init_ggtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004924
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004925 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004926 if (ret)
4927 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004928
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004929 ret = dev_priv->gt.init_engines(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004930 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004931 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004932
4933 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004934 if (ret == -EIO) {
4935 /* Allow ring initialisation to fail by marking the GPU as
4936 * wedged. But we only want to do this where the GPU is angry,
4937 * for all other failure, such as an allocation failure, bail.
4938 */
4939 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004940 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004941 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004942 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004943
4944out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004945 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004946 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004947
Chris Wilson60990322014-04-09 09:19:42 +01004948 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004949}
4950
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004951void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004952i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004953{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004954 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004955 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004956
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004957 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004958 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004959}
4960
Chris Wilson64193402010-10-24 12:38:05 +01004961static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004962init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01004963{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00004964 INIT_LIST_HEAD(&engine->active_list);
4965 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004966}
4967
Eric Anholt673a3942008-07-30 12:06:12 -07004968void
Imre Deak40ae4e12016-03-16 14:54:03 +02004969i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4970{
4971 struct drm_device *dev = dev_priv->dev;
4972
4973 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4974 !IS_CHERRYVIEW(dev_priv))
4975 dev_priv->num_fence_regs = 32;
4976 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4977 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4978 dev_priv->num_fence_regs = 16;
4979 else
4980 dev_priv->num_fence_regs = 8;
4981
Chris Wilsonc0336662016-05-06 15:40:21 +01004982 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004983 dev_priv->num_fence_regs =
4984 I915_READ(vgtif_reg(avail_rs.fence_num));
4985
4986 /* Initialize fence registers to zero */
4987 i915_gem_restore_fences(dev);
4988
4989 i915_gem_detect_bit_6_swizzle(dev);
4990}
4991
4992void
Imre Deakd64aa092016-01-19 15:26:29 +02004993i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004994{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004995 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004996 int i;
4997
Chris Wilsonefab6d82015-04-07 16:20:57 +01004998 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004999 kmem_cache_create("i915_gem_object",
5000 sizeof(struct drm_i915_gem_object), 0,
5001 SLAB_HWCACHE_ALIGN,
5002 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005003 dev_priv->vmas =
5004 kmem_cache_create("i915_gem_vma",
5005 sizeof(struct i915_vma), 0,
5006 SLAB_HWCACHE_ALIGN,
5007 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005008 dev_priv->requests =
5009 kmem_cache_create("i915_gem_request",
5010 sizeof(struct drm_i915_gem_request), 0,
5011 SLAB_HWCACHE_ALIGN,
5012 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005013
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005014 INIT_LIST_HEAD(&dev_priv->vm_list);
Ben Widawskya33afea2013-09-17 21:12:45 -07005015 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005016 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5017 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005018 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005019 for (i = 0; i < I915_NUM_ENGINES; i++)
5020 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005021 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005022 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005023 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5024 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005025 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5026 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005027 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005028
Chris Wilson72bfa192010-12-19 11:42:05 +00005029 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5030
Nick Hoathe84fe802015-09-11 12:53:46 +01005031 /*
5032 * Set initial sequence number for requests.
5033 * Using this number allows the wraparound to happen early,
5034 * catching any obvious problems.
5035 */
5036 dev_priv->next_seqno = ((u32)~0 - 0x1100);
5037 dev_priv->last_seqno = ((u32)~0 - 0x1101);
5038
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005039 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005040
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005041 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005042
Chris Wilsonce453d82011-02-21 14:43:56 +00005043 dev_priv->mm.interruptible = true;
5044
Daniel Vetterf99d7062014-06-19 16:01:59 +02005045 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005046}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005047
Imre Deakd64aa092016-01-19 15:26:29 +02005048void i915_gem_load_cleanup(struct drm_device *dev)
5049{
5050 struct drm_i915_private *dev_priv = to_i915(dev);
5051
5052 kmem_cache_destroy(dev_priv->requests);
5053 kmem_cache_destroy(dev_priv->vmas);
5054 kmem_cache_destroy(dev_priv->objects);
5055}
5056
Chris Wilson461fb992016-05-14 07:26:33 +01005057int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
5058{
5059 struct drm_i915_gem_object *obj;
5060
5061 /* Called just before we write the hibernation image.
5062 *
5063 * We need to update the domain tracking to reflect that the CPU
5064 * will be accessing all the pages to create and restore from the
5065 * hibernation, and so upon restoration those pages will be in the
5066 * CPU domain.
5067 *
5068 * To make sure the hibernation image contains the latest state,
5069 * we update that state just before writing out the image.
5070 */
5071
5072 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5073 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
5074 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
5075 }
5076
5077 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5078 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
5079 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
5080 }
5081
5082 return 0;
5083}
5084
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005085void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005086{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005087 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005088
5089 /* Clean up our request list when the client is going away, so that
5090 * later retire_requests won't dereference our soon-to-be-gone
5091 * file_priv.
5092 */
Chris Wilson1c255952010-09-26 11:03:27 +01005093 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005094 while (!list_empty(&file_priv->mm.request_list)) {
5095 struct drm_i915_gem_request *request;
5096
5097 request = list_first_entry(&file_priv->mm.request_list,
5098 struct drm_i915_gem_request,
5099 client_list);
5100 list_del(&request->client_list);
5101 request->file_priv = NULL;
5102 }
Chris Wilson1c255952010-09-26 11:03:27 +01005103 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005104
Chris Wilson2e1b8732015-04-27 13:41:22 +01005105 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005106 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005107 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005108 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005109 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005110}
5111
5112int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5113{
5114 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005115 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005116
5117 DRM_DEBUG_DRIVER("\n");
5118
5119 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5120 if (!file_priv)
5121 return -ENOMEM;
5122
5123 file->driver_priv = file_priv;
5124 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005125 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005126 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005127
5128 spin_lock_init(&file_priv->mm.lock);
5129 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005130
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005131 file_priv->bsd_ring = -1;
5132
Ben Widawskye422b882013-12-06 14:10:58 -08005133 ret = i915_gem_context_open(dev, file);
5134 if (ret)
5135 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005136
Ben Widawskye422b882013-12-06 14:10:58 -08005137 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005138}
5139
Daniel Vetterb680c372014-09-19 18:27:27 +02005140/**
5141 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005142 * @old: current GEM buffer for the frontbuffer slots
5143 * @new: new GEM buffer for the frontbuffer slots
5144 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005145 *
5146 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5147 * from @old and setting them in @new. Both @old and @new can be NULL.
5148 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005149void i915_gem_track_fb(struct drm_i915_gem_object *old,
5150 struct drm_i915_gem_object *new,
5151 unsigned frontbuffer_bits)
5152{
5153 if (old) {
5154 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5155 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5156 old->frontbuffer_bits &= ~frontbuffer_bits;
5157 }
5158
5159 if (new) {
5160 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5161 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5162 new->frontbuffer_bits |= frontbuffer_bits;
5163 }
5164}
5165
Ben Widawskya70a3142013-07-31 16:59:56 -07005166/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01005167u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
5168 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005169{
5170 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5171 struct i915_vma *vma;
5172
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005173 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005174
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005175 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005176 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005177 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5178 continue;
5179 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005180 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005181 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005182
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005183 WARN(1, "%s vma for this object not found.\n",
5184 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005185 return -1;
5186}
5187
Michel Thierry088e0df2015-08-07 17:40:17 +01005188u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
5189 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005190{
5191 struct i915_vma *vma;
5192
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005193 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulin8aac2222016-04-21 13:04:45 +01005194 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005195 return vma->node.start;
5196
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005197 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005198 return -1;
5199}
5200
5201bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5202 struct i915_address_space *vm)
5203{
5204 struct i915_vma *vma;
5205
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005206 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005207 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005208 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5209 continue;
5210 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5211 return true;
5212 }
5213
5214 return false;
5215}
5216
5217bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005218 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005219{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005220 struct i915_vma *vma;
5221
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005222 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulinff5ec222016-04-21 13:04:46 +01005223 if (vma->is_ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005224 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005225 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005226 return true;
5227
5228 return false;
5229}
5230
5231bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5232{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005233 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005234
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005235 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005236 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005237 return true;
5238
5239 return false;
5240}
5241
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005242unsigned long i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
Ben Widawskya70a3142013-07-31 16:59:56 -07005243{
Ben Widawskya70a3142013-07-31 16:59:56 -07005244 struct i915_vma *vma;
5245
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005246 GEM_BUG_ON(list_empty(&o->vma_list));
Ben Widawskya70a3142013-07-31 16:59:56 -07005247
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005248 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005249 if (vma->is_ggtt &&
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005250 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Ben Widawskya70a3142013-07-31 16:59:56 -07005251 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005252 }
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005253
Ben Widawskya70a3142013-07-31 16:59:56 -07005254 return 0;
5255}
5256
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005257bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005258{
5259 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005260 list_for_each_entry(vma, &obj->vma_list, obj_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005261 if (vma->pin_count > 0)
5262 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005263
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005264 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005265}
Dave Gordonea702992015-07-09 19:29:02 +01005266
Dave Gordon033908a2015-12-10 18:51:23 +00005267/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5268struct page *
5269i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
5270{
5271 struct page *page;
5272
5273 /* Only default objects have per-page dirty tracking */
Chris Wilsonde472662016-01-22 18:32:31 +00005274 if (WARN_ON((obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE) == 0))
Dave Gordon033908a2015-12-10 18:51:23 +00005275 return NULL;
5276
5277 page = i915_gem_object_get_page(obj, n);
5278 set_page_dirty(page);
5279 return page;
5280}
5281
Dave Gordonea702992015-07-09 19:29:02 +01005282/* Allocate a new GEM object and fill it with the supplied data */
5283struct drm_i915_gem_object *
5284i915_gem_object_create_from_data(struct drm_device *dev,
5285 const void *data, size_t size)
5286{
5287 struct drm_i915_gem_object *obj;
5288 struct sg_table *sg;
5289 size_t bytes;
5290 int ret;
5291
Dave Gordond37cd8a2016-04-22 19:14:32 +01005292 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01005293 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01005294 return obj;
5295
5296 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5297 if (ret)
5298 goto fail;
5299
5300 ret = i915_gem_object_get_pages(obj);
5301 if (ret)
5302 goto fail;
5303
5304 i915_gem_object_pin_pages(obj);
5305 sg = obj->pages;
5306 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00005307 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01005308 i915_gem_object_unpin_pages(obj);
5309
5310 if (WARN_ON(bytes != size)) {
5311 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
5312 ret = -EFAULT;
5313 goto fail;
5314 }
5315
5316 return obj;
5317
5318fail:
5319 drm_gem_object_unreference(&obj->base);
5320 return ERR_PTR(ret);
5321}