blob: 05d5fcc64b75be0710b32d460a6aede779d99bde [file] [log] [blame]
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001/*
2 * drivers/net/ethernet/mellanox/mlxsw/spectrum.h
3 * Copyright (c) 2015 Mellanox Technologies. All rights reserved.
4 * Copyright (c) 2015 Jiri Pirko <jiri@mellanox.com>
5 * Copyright (c) 2015 Ido Schimmel <idosch@mellanox.com>
6 * Copyright (c) 2015 Elad Raz <eladr@mellanox.com>
7 *
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions are met:
10 *
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 * 3. Neither the names of the copyright holders nor the names of its
17 * contributors may be used to endorse or promote products derived from
18 * this software without specific prior written permission.
19 *
20 * Alternatively, this software may be distributed under the terms of the
21 * GNU General Public License ("GPL") version 2 as published by the Free
22 * Software Foundation.
23 *
24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
28 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
32 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34 * POSSIBILITY OF SUCH DAMAGE.
35 */
36
37#ifndef _MLXSW_SPECTRUM_H
38#define _MLXSW_SPECTRUM_H
39
40#include <linux/types.h>
41#include <linux/netdevice.h>
42#include <linux/bitops.h>
43#include <linux/if_vlan.h>
Ido Schimmel7f71eb42015-12-15 16:03:37 +010044#include <linux/list.h>
Ido Schimmel8e8dfe92016-04-06 17:10:10 +020045#include <linux/dcbnl.h>
Jiri Pirko56ade8f2015-10-16 14:01:37 +020046#include <net/switchdev.h>
47
Elad Raz3a49b4f2016-01-10 21:06:28 +010048#include "port.h"
Jiri Pirko56ade8f2015-10-16 14:01:37 +020049#include "core.h"
50
51#define MLXSW_SP_VFID_BASE VLAN_N_VID
Ido Schimmel7f71eb42015-12-15 16:03:37 +010052#define MLXSW_SP_VFID_PORT_MAX 512 /* Non-bridged VLAN interfaces */
Ido Schimmelb555cf42016-04-05 10:20:02 +020053#define MLXSW_SP_VFID_BR_MAX 6144 /* Bridged VLAN interfaces */
Ido Schimmel7f71eb42015-12-15 16:03:37 +010054#define MLXSW_SP_VFID_MAX (MLXSW_SP_VFID_PORT_MAX + MLXSW_SP_VFID_BR_MAX)
55
Jiri Pirko0d65fc12015-12-03 12:12:28 +010056#define MLXSW_SP_LAG_MAX 64
57#define MLXSW_SP_PORT_PER_LAG_MAX 16
Jiri Pirko56ade8f2015-10-16 14:01:37 +020058
Elad Raz53ae6282016-01-10 21:06:26 +010059#define MLXSW_SP_MID_MAX 7000
60
Ido Schimmel18f1e702016-02-26 17:32:31 +010061#define MLXSW_SP_PORTS_PER_CLUSTER_MAX 4
62
63#define MLXSW_SP_PORT_BASE_SPEED 25000 /* Mb/s */
64
Ido Schimmel1a198442016-04-06 17:10:02 +020065#define MLXSW_SP_BYTES_PER_CELL 96
66
67#define MLXSW_SP_BYTES_TO_CELLS(b) DIV_ROUND_UP(b, MLXSW_SP_BYTES_PER_CELL)
Jiri Pirko0f433fa2016-04-14 18:19:24 +020068#define MLXSW_SP_CELLS_TO_BYTES(c) (c * MLXSW_SP_BYTES_PER_CELL)
Ido Schimmel1a198442016-04-06 17:10:02 +020069
Ido Schimmel9f7ec052016-04-06 17:10:14 +020070/* Maximum delay buffer needed in case of PAUSE frames, in cells.
71 * Assumes 100m cable and maximum MTU.
72 */
73#define MLXSW_SP_PAUSE_DELAY 612
74
Ido Schimmeld81a6bd2016-04-06 17:10:16 +020075#define MLXSW_SP_CELL_FACTOR 2 /* 2 * cell_size / (IPG + cell_size + 1) */
76
77static inline u16 mlxsw_sp_pfc_delay_get(int mtu, u16 delay)
78{
79 delay = MLXSW_SP_BYTES_TO_CELLS(DIV_ROUND_UP(delay, BITS_PER_BYTE));
80 return MLXSW_SP_CELL_FACTOR * delay + MLXSW_SP_BYTES_TO_CELLS(mtu);
81}
82
Jiri Pirko56ade8f2015-10-16 14:01:37 +020083struct mlxsw_sp_port;
84
Jiri Pirko0d65fc12015-12-03 12:12:28 +010085struct mlxsw_sp_upper {
86 struct net_device *dev;
87 unsigned int ref_count;
88};
89
Ido Schimmeld0ec8752016-06-20 23:04:12 +020090struct mlxsw_sp_fid {
Ido Schimmel1c800752016-06-20 23:04:20 +020091 void (*leave)(struct mlxsw_sp_port *mlxsw_sp_vport);
Ido Schimmel7f71eb42015-12-15 16:03:37 +010092 struct list_head list;
Ido Schimmeld0ec8752016-06-20 23:04:12 +020093 unsigned int ref_count;
94 struct net_device *dev;
95 u16 fid;
Ido Schimmel7f71eb42015-12-15 16:03:37 +010096 u16 vid;
97};
98
Elad Raz3a49b4f2016-01-10 21:06:28 +010099struct mlxsw_sp_mid {
100 struct list_head list;
101 unsigned char addr[ETH_ALEN];
102 u16 vid;
103 u16 mid;
104 unsigned int ref_count;
105};
106
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100107static inline u16 mlxsw_sp_vfid_to_fid(u16 vfid)
108{
109 return MLXSW_SP_VFID_BASE + vfid;
110}
111
Ido Schimmelaac78a42015-12-15 16:03:42 +0100112static inline u16 mlxsw_sp_fid_to_vfid(u16 fid)
113{
114 return fid - MLXSW_SP_VFID_BASE;
115}
116
117static inline bool mlxsw_sp_fid_is_vfid(u16 fid)
118{
119 return fid >= MLXSW_SP_VFID_BASE;
120}
121
Jiri Pirko078f9c72016-04-14 18:19:19 +0200122struct mlxsw_sp_sb_pr {
123 enum mlxsw_reg_sbpr_mode mode;
124 u32 size;
125};
126
Jiri Pirko2d0ed392016-04-14 18:19:30 +0200127struct mlxsw_cp_sb_occ {
128 u32 cur;
129 u32 max;
130};
131
Jiri Pirko078f9c72016-04-14 18:19:19 +0200132struct mlxsw_sp_sb_cm {
133 u32 min_buff;
134 u32 max_buff;
135 u8 pool;
Jiri Pirko2d0ed392016-04-14 18:19:30 +0200136 struct mlxsw_cp_sb_occ occ;
Jiri Pirko078f9c72016-04-14 18:19:19 +0200137};
138
139struct mlxsw_sp_sb_pm {
140 u32 min_buff;
141 u32 max_buff;
Jiri Pirko2d0ed392016-04-14 18:19:30 +0200142 struct mlxsw_cp_sb_occ occ;
Jiri Pirko078f9c72016-04-14 18:19:19 +0200143};
144
145#define MLXSW_SP_SB_POOL_COUNT 4
146#define MLXSW_SP_SB_TC_COUNT 8
147
148struct mlxsw_sp_sb {
149 struct mlxsw_sp_sb_pr prs[2][MLXSW_SP_SB_POOL_COUNT];
150 struct {
151 struct mlxsw_sp_sb_cm cms[2][MLXSW_SP_SB_TC_COUNT];
152 struct mlxsw_sp_sb_pm pms[2][MLXSW_SP_SB_POOL_COUNT];
153 } ports[MLXSW_PORT_MAX_PORTS];
154};
155
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200156struct mlxsw_sp {
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100157 struct {
158 struct list_head list;
Ido Schimmeld8651fd2016-06-20 23:04:07 +0200159 DECLARE_BITMAP(mapped, MLXSW_SP_VFID_PORT_MAX);
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100160 } port_vfids;
Ido Schimmel26f0e7f2015-12-15 16:03:44 +0100161 struct {
162 struct list_head list;
Ido Schimmeld8651fd2016-06-20 23:04:07 +0200163 DECLARE_BITMAP(mapped, MLXSW_SP_VFID_BR_MAX);
Ido Schimmel26f0e7f2015-12-15 16:03:44 +0100164 } br_vfids;
Elad Raz3a49b4f2016-01-10 21:06:28 +0100165 struct {
166 struct list_head list;
Ido Schimmeld8651fd2016-06-20 23:04:07 +0200167 DECLARE_BITMAP(mapped, MLXSW_SP_MID_MAX);
Elad Raz3a49b4f2016-01-10 21:06:28 +0100168 } br_mids;
Ido Schimmel14d39462016-06-20 23:04:15 +0200169 struct list_head fids; /* VLAN-aware bridge FIDs */
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200170 struct mlxsw_sp_port **ports;
171 struct mlxsw_core *core;
172 const struct mlxsw_bus_info *bus_info;
173 unsigned char base_mac[ETH_ALEN];
174 struct {
175 struct delayed_work dw;
176#define MLXSW_SP_DEFAULT_LEARNING_INTERVAL 100
177 unsigned int interval; /* ms */
178 } fdb_notify;
Ido Schimmel869f63a2016-03-08 12:59:33 -0800179#define MLXSW_SP_MIN_AGEING_TIME 10
180#define MLXSW_SP_MAX_AGEING_TIME 1000000
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200181#define MLXSW_SP_DEFAULT_AGEING_TIME 300
182 u32 ageing_time;
Jiri Pirko0d65fc12015-12-03 12:12:28 +0100183 struct mlxsw_sp_upper master_bridge;
184 struct mlxsw_sp_upper lags[MLXSW_SP_LAG_MAX];
Ido Schimmel558c2d52016-02-26 17:32:29 +0100185 u8 port_to_module[MLXSW_PORT_MAX_PORTS];
Jiri Pirko078f9c72016-04-14 18:19:19 +0200186 struct mlxsw_sp_sb sb;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200187};
188
Jiri Pirko0d65fc12015-12-03 12:12:28 +0100189static inline struct mlxsw_sp_upper *
190mlxsw_sp_lag_get(struct mlxsw_sp *mlxsw_sp, u16 lag_id)
191{
192 return &mlxsw_sp->lags[lag_id];
193}
194
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200195struct mlxsw_sp_port_pcpu_stats {
196 u64 rx_packets;
197 u64 rx_bytes;
198 u64 tx_packets;
199 u64 tx_bytes;
200 struct u64_stats_sync syncp;
201 u32 tx_dropped;
202};
203
204struct mlxsw_sp_port {
Jiri Pirko932762b2016-04-08 19:11:21 +0200205 struct mlxsw_core_port core_port; /* must be first */
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200206 struct net_device *dev;
207 struct mlxsw_sp_port_pcpu_stats __percpu *pcpu_stats;
208 struct mlxsw_sp *mlxsw_sp;
209 u8 local_port;
210 u8 stp_state;
Jiri Pirko0d9b9702015-10-28 10:16:56 +0100211 u8 learning:1,
212 learning_sync:1,
Ido Schimmel02930382015-10-28 10:16:58 +0100213 uc_flood:1,
Jiri Pirko0d65fc12015-12-03 12:12:28 +0100214 bridged:1,
Ido Schimmel18f1e702016-02-26 17:32:31 +0100215 lagged:1,
216 split:1;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200217 u16 pvid;
Jiri Pirko0d65fc12015-12-03 12:12:28 +0100218 u16 lag_id;
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100219 struct {
220 struct list_head list;
Ido Schimmeld0ec8752016-06-20 23:04:12 +0200221 struct mlxsw_sp_fid *f;
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100222 u16 vid;
223 } vport;
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200224 struct {
Ido Schimmel9f7ec052016-04-06 17:10:14 +0200225 u8 tx_pause:1,
226 rx_pause:1;
227 } link;
228 struct {
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200229 struct ieee_ets *ets;
Ido Schimmelcc7cf512016-04-06 17:10:11 +0200230 struct ieee_maxrate *maxrate;
Ido Schimmeld81a6bd2016-04-06 17:10:16 +0200231 struct ieee_pfc *pfc;
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200232 } dcb;
Ido Schimmeld664b412016-06-09 09:51:40 +0200233 struct {
234 u8 module;
235 u8 width;
236 u8 lane;
237 } mapping;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200238 /* 802.1Q bridge VLANs */
Ido Schimmelbd40e9d2015-12-15 16:03:36 +0100239 unsigned long *active_vlans;
Elad Razfc1273a2016-01-06 13:01:11 +0100240 unsigned long *untagged_vlans;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200241 /* VLAN interfaces */
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100242 struct list_head vports_list;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200243};
244
Ido Schimmel9f7ec052016-04-06 17:10:14 +0200245static inline bool
246mlxsw_sp_port_is_pause_en(const struct mlxsw_sp_port *mlxsw_sp_port)
247{
248 return mlxsw_sp_port->link.tx_pause || mlxsw_sp_port->link.rx_pause;
249}
250
Jiri Pirko0d65fc12015-12-03 12:12:28 +0100251static inline struct mlxsw_sp_port *
252mlxsw_sp_port_lagged_get(struct mlxsw_sp *mlxsw_sp, u16 lag_id, u8 port_index)
253{
254 struct mlxsw_sp_port *mlxsw_sp_port;
255 u8 local_port;
256
257 local_port = mlxsw_core_lag_mapping_get(mlxsw_sp->core,
258 lag_id, port_index);
259 mlxsw_sp_port = mlxsw_sp->ports[local_port];
260 return mlxsw_sp_port && mlxsw_sp_port->lagged ? mlxsw_sp_port : NULL;
261}
262
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100263static inline u16
264mlxsw_sp_vport_vid_get(const struct mlxsw_sp_port *mlxsw_sp_vport)
265{
266 return mlxsw_sp_vport->vport.vid;
267}
268
Ido Schimmel6381b3a2016-06-20 23:04:16 +0200269static inline bool
270mlxsw_sp_port_is_vport(const struct mlxsw_sp_port *mlxsw_sp_port)
271{
272 u16 vid = mlxsw_sp_vport_vid_get(mlxsw_sp_port);
273
274 return vid != 0;
275}
276
Ido Schimmel41b996c2016-06-20 23:04:17 +0200277static inline void mlxsw_sp_vport_fid_set(struct mlxsw_sp_port *mlxsw_sp_vport,
278 struct mlxsw_sp_fid *f)
279{
280 mlxsw_sp_vport->vport.f = f;
281}
282
283static inline struct mlxsw_sp_fid *
Ido Schimmeld0ec8752016-06-20 23:04:12 +0200284mlxsw_sp_vport_fid_get(const struct mlxsw_sp_port *mlxsw_sp_vport)
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100285{
Ido Schimmel41b996c2016-06-20 23:04:17 +0200286 return mlxsw_sp_vport->vport.f;
287}
288
289static inline struct net_device *
290mlxsw_sp_vport_br_get(const struct mlxsw_sp_port *mlxsw_sp_vport)
291{
292 struct mlxsw_sp_fid *f = mlxsw_sp_vport_fid_get(mlxsw_sp_vport);
293
Ido Schimmel56918b62016-06-20 23:04:18 +0200294 return f ? f->dev : NULL;
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100295}
296
297static inline struct mlxsw_sp_port *
298mlxsw_sp_port_vport_find(const struct mlxsw_sp_port *mlxsw_sp_port, u16 vid)
299{
300 struct mlxsw_sp_port *mlxsw_sp_vport;
301
302 list_for_each_entry(mlxsw_sp_vport, &mlxsw_sp_port->vports_list,
303 vport.list) {
304 if (mlxsw_sp_vport_vid_get(mlxsw_sp_vport) == vid)
305 return mlxsw_sp_vport;
306 }
307
308 return NULL;
309}
310
Ido Schimmelaac78a42015-12-15 16:03:42 +0100311static inline struct mlxsw_sp_port *
Ido Schimmeld0ec8752016-06-20 23:04:12 +0200312mlxsw_sp_port_vport_find_by_fid(const struct mlxsw_sp_port *mlxsw_sp_port,
313 u16 fid)
Ido Schimmelaac78a42015-12-15 16:03:42 +0100314{
315 struct mlxsw_sp_port *mlxsw_sp_vport;
316
317 list_for_each_entry(mlxsw_sp_vport, &mlxsw_sp_port->vports_list,
318 vport.list) {
Ido Schimmel41b996c2016-06-20 23:04:17 +0200319 struct mlxsw_sp_fid *f = mlxsw_sp_vport_fid_get(mlxsw_sp_vport);
320
Ido Schimmel56918b62016-06-20 23:04:18 +0200321 if (f && f->fid == fid)
Ido Schimmelaac78a42015-12-15 16:03:42 +0100322 return mlxsw_sp_vport;
323 }
324
325 return NULL;
326}
327
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200328enum mlxsw_sp_flood_table {
329 MLXSW_SP_FLOOD_TABLE_UC,
330 MLXSW_SP_FLOOD_TABLE_BM,
331};
332
333int mlxsw_sp_buffers_init(struct mlxsw_sp *mlxsw_sp);
Jiri Pirko0f433fa2016-04-14 18:19:24 +0200334void mlxsw_sp_buffers_fini(struct mlxsw_sp *mlxsw_sp);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200335int mlxsw_sp_port_buffers_init(struct mlxsw_sp_port *mlxsw_sp_port);
Jiri Pirko0f433fa2016-04-14 18:19:24 +0200336int mlxsw_sp_sb_pool_get(struct mlxsw_core *mlxsw_core,
337 unsigned int sb_index, u16 pool_index,
338 struct devlink_sb_pool_info *pool_info);
339int mlxsw_sp_sb_pool_set(struct mlxsw_core *mlxsw_core,
340 unsigned int sb_index, u16 pool_index, u32 size,
341 enum devlink_sb_threshold_type threshold_type);
342int mlxsw_sp_sb_port_pool_get(struct mlxsw_core_port *mlxsw_core_port,
343 unsigned int sb_index, u16 pool_index,
344 u32 *p_threshold);
345int mlxsw_sp_sb_port_pool_set(struct mlxsw_core_port *mlxsw_core_port,
346 unsigned int sb_index, u16 pool_index,
347 u32 threshold);
348int mlxsw_sp_sb_tc_pool_bind_get(struct mlxsw_core_port *mlxsw_core_port,
349 unsigned int sb_index, u16 tc_index,
350 enum devlink_sb_pool_type pool_type,
351 u16 *p_pool_index, u32 *p_threshold);
352int mlxsw_sp_sb_tc_pool_bind_set(struct mlxsw_core_port *mlxsw_core_port,
353 unsigned int sb_index, u16 tc_index,
354 enum devlink_sb_pool_type pool_type,
355 u16 pool_index, u32 threshold);
Jiri Pirko2d0ed392016-04-14 18:19:30 +0200356int mlxsw_sp_sb_occ_snapshot(struct mlxsw_core *mlxsw_core,
357 unsigned int sb_index);
358int mlxsw_sp_sb_occ_max_clear(struct mlxsw_core *mlxsw_core,
359 unsigned int sb_index);
360int mlxsw_sp_sb_occ_port_pool_get(struct mlxsw_core_port *mlxsw_core_port,
361 unsigned int sb_index, u16 pool_index,
362 u32 *p_cur, u32 *p_max);
363int mlxsw_sp_sb_occ_tc_port_bind_get(struct mlxsw_core_port *mlxsw_core_port,
364 unsigned int sb_index, u16 tc_index,
365 enum devlink_sb_pool_type pool_type,
366 u32 *p_cur, u32 *p_max);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200367
368int mlxsw_sp_switchdev_init(struct mlxsw_sp *mlxsw_sp);
369void mlxsw_sp_switchdev_fini(struct mlxsw_sp *mlxsw_sp);
370int mlxsw_sp_port_vlan_init(struct mlxsw_sp_port *mlxsw_sp_port);
371void mlxsw_sp_port_switchdev_init(struct mlxsw_sp_port *mlxsw_sp_port);
372void mlxsw_sp_port_switchdev_fini(struct mlxsw_sp_port *mlxsw_sp_port);
373int mlxsw_sp_port_vid_to_fid_set(struct mlxsw_sp_port *mlxsw_sp_port,
374 enum mlxsw_reg_svfa_mt mt, bool valid, u16 fid,
375 u16 vid);
376int mlxsw_sp_port_vlan_set(struct mlxsw_sp_port *mlxsw_sp_port, u16 vid_begin,
377 u16 vid_end, bool is_member, bool untagged);
378int mlxsw_sp_port_add_vid(struct net_device *dev, __be16 __always_unused proto,
379 u16 vid);
Ido Schimmele6060022016-06-20 23:04:11 +0200380int mlxsw_sp_vport_flood_set(struct mlxsw_sp_port *mlxsw_sp_vport, u16 fid,
Ido Schimmel47a0a9e2016-06-20 23:04:08 +0200381 bool set);
Ido Schimmel4dc236c2016-01-27 15:20:16 +0100382void mlxsw_sp_port_active_vlans_del(struct mlxsw_sp_port *mlxsw_sp_port);
Ido Schimmel28a01d22016-02-18 11:30:02 +0100383int mlxsw_sp_port_pvid_set(struct mlxsw_sp_port *mlxsw_sp_port, u16 vid);
Ido Schimmelfe3f6d12016-06-20 23:04:19 +0200384int mlxsw_sp_port_fdb_flush(struct mlxsw_sp_port *mlxsw_sp_port, u16 fid);
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200385int mlxsw_sp_port_ets_set(struct mlxsw_sp_port *mlxsw_sp_port,
386 enum mlxsw_reg_qeec_hr hr, u8 index, u8 next_index,
387 bool dwrr, u8 dwrr_weight);
388int mlxsw_sp_port_prio_tc_set(struct mlxsw_sp_port *mlxsw_sp_port,
389 u8 switch_prio, u8 tclass);
390int __mlxsw_sp_port_headroom_set(struct mlxsw_sp_port *mlxsw_sp_port, int mtu,
Ido Schimmeld81a6bd2016-04-06 17:10:16 +0200391 u8 *prio_tc, bool pause_en,
392 struct ieee_pfc *my_pfc);
Ido Schimmelcc7cf512016-04-06 17:10:11 +0200393int mlxsw_sp_port_ets_maxrate_set(struct mlxsw_sp_port *mlxsw_sp_port,
394 enum mlxsw_reg_qeec_hr hr, u8 index,
395 u8 next_index, u32 maxrate);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200396
Ido Schimmelf00817d2016-04-06 17:10:09 +0200397#ifdef CONFIG_MLXSW_SPECTRUM_DCB
398
399int mlxsw_sp_port_dcb_init(struct mlxsw_sp_port *mlxsw_sp_port);
400void mlxsw_sp_port_dcb_fini(struct mlxsw_sp_port *mlxsw_sp_port);
401
402#else
403
404static inline int mlxsw_sp_port_dcb_init(struct mlxsw_sp_port *mlxsw_sp_port)
405{
406 return 0;
407}
408
409static inline void mlxsw_sp_port_dcb_fini(struct mlxsw_sp_port *mlxsw_sp_port)
410{}
411
412#endif
413
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200414#endif