blob: 364f96207c4000b34084a060438077cb363caac9 [file] [log] [blame]
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#include <linux/kernel.h>
Imre Deak58fddc22015-01-08 17:54:14 +020025#include <linux/component.h>
26#include <drm/i915_component.h>
Jerome Anand46d196e2017-01-25 04:27:50 +053027#include <drm/intel_lpe_audio.h>
Imre Deak58fddc22015-01-08 17:54:14 +020028#include "intel_drv.h"
Jani Nikula7c10a2b2014-10-27 16:26:43 +020029
30#include <drm/drmP.h>
31#include <drm/drm_edid.h>
Jani Nikula7c10a2b2014-10-27 16:26:43 +020032#include "i915_drv.h"
33
Jani Nikula28855d22014-10-27 16:27:00 +020034/**
35 * DOC: High Definition Audio over HDMI and Display Port
36 *
37 * The graphics and audio drivers together support High Definition Audio over
38 * HDMI and Display Port. The audio programming sequences are divided into audio
39 * codec and controller enable and disable sequences. The graphics driver
40 * handles the audio codec sequences, while the audio driver handles the audio
41 * controller sequences.
42 *
43 * The disable sequences must be performed before disabling the transcoder or
44 * port. The enable sequences may only be performed after enabling the
Jani Nikula3e6da4a2015-07-02 16:05:27 +030045 * transcoder and port, and after completed link training. Therefore the audio
46 * enable/disable sequences are part of the modeset sequence.
Jani Nikula28855d22014-10-27 16:27:00 +020047 *
48 * The codec and controller sequences could be done either parallel or serial,
49 * but generally the ELDV/PD change in the codec sequence indicates to the audio
50 * driver that the controller sequence should start. Indeed, most of the
51 * co-operation between the graphics and audio drivers is handled via audio
52 * related registers. (The notable exception is the power management, not
53 * covered here.)
Libin Yangcb422612015-10-01 17:01:09 +080054 *
Daniel Vetter62cacc72016-08-12 22:48:37 +020055 * The struct &i915_audio_component is used to interact between the graphics
56 * and audio drivers. The struct &i915_audio_component_ops @ops in it is
Libin Yangcb422612015-10-01 17:01:09 +080057 * defined in graphics driver and called in audio driver. The
Daniel Vetter62cacc72016-08-12 22:48:37 +020058 * struct &i915_audio_component_audio_ops @audio_ops is called from i915 driver.
Jani Nikula28855d22014-10-27 16:27:00 +020059 */
60
Libin Yang6014ac12016-10-25 17:54:18 +030061/* DP N/M table */
62#define LC_540M 540000
63#define LC_270M 270000
64#define LC_162M 162000
65
66struct dp_aud_n_m {
67 int sample_rate;
68 int clock;
69 u16 m;
70 u16 n;
71};
72
73/* Values according to DP 1.4 Table 2-104 */
74static const struct dp_aud_n_m dp_aud_n_m[] = {
75 { 32000, LC_162M, 1024, 10125 },
76 { 44100, LC_162M, 784, 5625 },
77 { 48000, LC_162M, 512, 3375 },
78 { 64000, LC_162M, 2048, 10125 },
79 { 88200, LC_162M, 1568, 5625 },
80 { 96000, LC_162M, 1024, 3375 },
81 { 128000, LC_162M, 4096, 10125 },
82 { 176400, LC_162M, 3136, 5625 },
83 { 192000, LC_162M, 2048, 3375 },
84 { 32000, LC_270M, 1024, 16875 },
85 { 44100, LC_270M, 784, 9375 },
86 { 48000, LC_270M, 512, 5625 },
87 { 64000, LC_270M, 2048, 16875 },
88 { 88200, LC_270M, 1568, 9375 },
89 { 96000, LC_270M, 1024, 5625 },
90 { 128000, LC_270M, 4096, 16875 },
91 { 176400, LC_270M, 3136, 9375 },
92 { 192000, LC_270M, 2048, 5625 },
93 { 32000, LC_540M, 1024, 33750 },
94 { 44100, LC_540M, 784, 18750 },
95 { 48000, LC_540M, 512, 11250 },
96 { 64000, LC_540M, 2048, 33750 },
97 { 88200, LC_540M, 1568, 18750 },
98 { 96000, LC_540M, 1024, 11250 },
99 { 128000, LC_540M, 4096, 33750 },
100 { 176400, LC_540M, 3136, 18750 },
101 { 192000, LC_540M, 2048, 11250 },
102};
103
104static const struct dp_aud_n_m *
105audio_config_dp_get_n_m(struct intel_crtc *intel_crtc, int rate)
106{
107 int i;
108
109 for (i = 0; i < ARRAY_SIZE(dp_aud_n_m); i++) {
110 if (rate == dp_aud_n_m[i].sample_rate &&
111 intel_crtc->config->port_clock == dp_aud_n_m[i].clock)
112 return &dp_aud_n_m[i];
113 }
114
115 return NULL;
116}
117
Jani Nikula87fcb2a2014-10-27 16:26:44 +0200118static const struct {
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200119 int clock;
120 u32 config;
121} hdmi_audio_clock[] = {
Ville Syrjälä606bb5e2015-10-08 11:43:34 +0300122 { 25175, AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200123 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
124 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
Ville Syrjälä606bb5e2015-10-08 11:43:34 +0300125 { 27027, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200126 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
Ville Syrjälä606bb5e2015-10-08 11:43:34 +0300127 { 54054, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
128 { 74176, AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200129 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
Ville Syrjälä606bb5e2015-10-08 11:43:34 +0300130 { 148352, AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200131 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
132};
133
Libin Yang4a21ef72015-09-02 14:11:39 +0800134/* HDMI N/CTS table */
135#define TMDS_297M 297000
Ville Syrjälä606bb5e2015-10-08 11:43:34 +0300136#define TMDS_296M 296703
Libin Yang4a21ef72015-09-02 14:11:39 +0800137static const struct {
138 int sample_rate;
139 int clock;
140 int n;
141 int cts;
Jani Nikula9eeb7302016-10-10 18:04:07 +0300142} hdmi_aud_ncts[] = {
Libin Yang4a21ef72015-09-02 14:11:39 +0800143 { 44100, TMDS_296M, 4459, 234375 },
144 { 44100, TMDS_297M, 4704, 247500 },
145 { 48000, TMDS_296M, 5824, 281250 },
146 { 48000, TMDS_297M, 5120, 247500 },
147 { 32000, TMDS_296M, 5824, 421875 },
148 { 32000, TMDS_297M, 3072, 222750 },
149 { 88200, TMDS_296M, 8918, 234375 },
150 { 88200, TMDS_297M, 9408, 247500 },
151 { 96000, TMDS_296M, 11648, 281250 },
152 { 96000, TMDS_297M, 10240, 247500 },
153 { 176400, TMDS_296M, 17836, 234375 },
154 { 176400, TMDS_297M, 18816, 247500 },
155 { 192000, TMDS_296M, 23296, 281250 },
156 { 192000, TMDS_297M, 20480, 247500 },
157};
158
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200159/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300160static u32 audio_config_hdmi_pixel_clock(const struct drm_display_mode *adjusted_mode)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200161{
162 int i;
163
164 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300165 if (adjusted_mode->crtc_clock == hdmi_audio_clock[i].clock)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200166 break;
167 }
168
169 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300170 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n",
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300171 adjusted_mode->crtc_clock);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200172 i = 1;
173 }
174
175 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
176 hdmi_audio_clock[i].clock,
177 hdmi_audio_clock[i].config);
178
179 return hdmi_audio_clock[i].config;
180}
181
Jani Nikula9eeb7302016-10-10 18:04:07 +0300182static int audio_config_hdmi_get_n(const struct drm_display_mode *adjusted_mode,
183 int rate)
Libin Yang4a21ef72015-09-02 14:11:39 +0800184{
185 int i;
186
Jani Nikula9eeb7302016-10-10 18:04:07 +0300187 for (i = 0; i < ARRAY_SIZE(hdmi_aud_ncts); i++) {
188 if (rate == hdmi_aud_ncts[i].sample_rate &&
189 adjusted_mode->crtc_clock == hdmi_aud_ncts[i].clock) {
190 return hdmi_aud_ncts[i].n;
Libin Yang4a21ef72015-09-02 14:11:39 +0800191 }
192 }
193 return 0;
194}
195
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200196static bool intel_eld_uptodate(struct drm_connector *connector,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200197 i915_reg_t reg_eldv, uint32_t bits_eldv,
198 i915_reg_t reg_elda, uint32_t bits_elda,
199 i915_reg_t reg_edid)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200200{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100201 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200202 uint8_t *eld = connector->eld;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200203 uint32_t tmp;
204 int i;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200205
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200206 tmp = I915_READ(reg_eldv);
207 tmp &= bits_eldv;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200208
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200209 if (!tmp)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200210 return false;
211
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200212 tmp = I915_READ(reg_elda);
213 tmp &= ~bits_elda;
214 I915_WRITE(reg_elda, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200215
Jani Nikula938fd8a2014-10-28 16:20:48 +0200216 for (i = 0; i < drm_eld_size(eld) / 4; i++)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200217 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
218 return false;
219
220 return true;
221}
222
Jani Nikula76d8d3e2014-10-27 16:26:57 +0200223static void g4x_audio_codec_disable(struct intel_encoder *encoder)
224{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100225 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula76d8d3e2014-10-27 16:26:57 +0200226 uint32_t eldv, tmp;
227
228 DRM_DEBUG_KMS("Disable audio codec\n");
229
230 tmp = I915_READ(G4X_AUD_VID_DID);
231 if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
232 eldv = G4X_ELDV_DEVCL_DEVBLC;
233 else
234 eldv = G4X_ELDV_DEVCTG;
235
236 /* Invalidate ELD */
237 tmp = I915_READ(G4X_AUD_CNTL_ST);
238 tmp &= ~eldv;
239 I915_WRITE(G4X_AUD_CNTL_ST, tmp);
240}
241
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200242static void g4x_audio_codec_enable(struct drm_connector *connector,
243 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300244 const struct drm_display_mode *adjusted_mode)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200245{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100246 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200247 uint8_t *eld = connector->eld;
248 uint32_t eldv;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200249 uint32_t tmp;
250 int len, i;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200251
Jani Nikulad5ee08d2014-10-27 16:26:58 +0200252 DRM_DEBUG_KMS("Enable audio codec, %u bytes ELD\n", eld[2]);
253
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200254 tmp = I915_READ(G4X_AUD_VID_DID);
255 if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200256 eldv = G4X_ELDV_DEVCL_DEVBLC;
257 else
258 eldv = G4X_ELDV_DEVCTG;
259
260 if (intel_eld_uptodate(connector,
261 G4X_AUD_CNTL_ST, eldv,
Jani Nikulac46f1112014-10-27 16:26:52 +0200262 G4X_AUD_CNTL_ST, G4X_ELD_ADDR_MASK,
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200263 G4X_HDMIW_HDMIEDID))
264 return;
265
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200266 tmp = I915_READ(G4X_AUD_CNTL_ST);
Jani Nikulac46f1112014-10-27 16:26:52 +0200267 tmp &= ~(eldv | G4X_ELD_ADDR_MASK);
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200268 len = (tmp >> 9) & 0x1f; /* ELD buffer size */
269 I915_WRITE(G4X_AUD_CNTL_ST, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200270
Jani Nikula938fd8a2014-10-28 16:20:48 +0200271 len = min(drm_eld_size(eld) / 4, len);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200272 DRM_DEBUG_DRIVER("ELD size %d\n", len);
273 for (i = 0; i < len; i++)
274 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
275
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200276 tmp = I915_READ(G4X_AUD_CNTL_ST);
277 tmp |= eldv;
278 I915_WRITE(G4X_AUD_CNTL_ST, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200279}
280
Jani Nikula12e87f22016-10-10 18:04:03 +0300281static void
282hsw_dp_audio_config_update(struct intel_crtc *intel_crtc, enum port port,
283 const struct drm_display_mode *adjusted_mode)
284{
285 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Libin Yang6014ac12016-10-25 17:54:18 +0300286 struct i915_audio_component *acomp = dev_priv->audio_component;
287 int rate = acomp ? acomp->aud_sample_rate[port] : 0;
288 const struct dp_aud_n_m *nm = audio_config_dp_get_n_m(intel_crtc, rate);
Jani Nikula12e87f22016-10-10 18:04:03 +0300289 enum pipe pipe = intel_crtc->pipe;
290 u32 tmp;
291
Libin Yang6014ac12016-10-25 17:54:18 +0300292 if (nm)
293 DRM_DEBUG_KMS("using Maud %u, Naud %u\n", nm->m, nm->n);
294 else
295 DRM_DEBUG_KMS("using automatic Maud, Naud\n");
296
Jani Nikula12e87f22016-10-10 18:04:03 +0300297 tmp = I915_READ(HSW_AUD_CFG(pipe));
298 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
299 tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
300 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
301 tmp |= AUD_CONFIG_N_VALUE_INDEX;
302
Libin Yang6014ac12016-10-25 17:54:18 +0300303 if (nm) {
304 tmp &= ~AUD_CONFIG_N_MASK;
305 tmp |= AUD_CONFIG_N(nm->n);
306 tmp |= AUD_CONFIG_N_PROG_ENABLE;
307 }
308
Jani Nikula12e87f22016-10-10 18:04:03 +0300309 I915_WRITE(HSW_AUD_CFG(pipe), tmp);
Libin Yang6014ac12016-10-25 17:54:18 +0300310
311 tmp = I915_READ(HSW_AUD_M_CTS_ENABLE(pipe));
312 tmp &= ~AUD_CONFIG_M_MASK;
313 tmp &= ~AUD_M_CTS_M_VALUE_INDEX;
314 tmp &= ~AUD_M_CTS_M_PROG_ENABLE;
315
316 if (nm) {
317 tmp |= nm->m;
318 tmp |= AUD_M_CTS_M_VALUE_INDEX;
319 tmp |= AUD_M_CTS_M_PROG_ENABLE;
320 }
321
322 I915_WRITE(HSW_AUD_M_CTS_ENABLE(pipe), tmp);
Jani Nikula12e87f22016-10-10 18:04:03 +0300323}
324
325static void
326hsw_hdmi_audio_config_update(struct intel_crtc *intel_crtc, enum port port,
327 const struct drm_display_mode *adjusted_mode)
Jani Nikula6c262912016-10-10 18:04:00 +0300328{
329 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
330 struct i915_audio_component *acomp = dev_priv->audio_component;
Jani Nikula3af306d2016-10-10 18:04:01 +0300331 int rate = acomp ? acomp->aud_sample_rate[port] : 0;
Jani Nikula6c262912016-10-10 18:04:00 +0300332 enum pipe pipe = intel_crtc->pipe;
Jani Nikula3af306d2016-10-10 18:04:01 +0300333 int n;
Jani Nikula6c262912016-10-10 18:04:00 +0300334 u32 tmp;
335
336 tmp = I915_READ(HSW_AUD_CFG(pipe));
337 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
338 tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
Jani Nikula6c262912016-10-10 18:04:00 +0300339 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
Jani Nikula12e87f22016-10-10 18:04:03 +0300340 tmp |= audio_config_hdmi_pixel_clock(adjusted_mode);
341
Jani Nikula9ca89c42016-10-25 17:54:17 +0300342 n = audio_config_hdmi_get_n(adjusted_mode, rate);
343 if (n != 0) {
344 DRM_DEBUG_KMS("using N %d\n", n);
345
346 tmp &= ~AUD_CONFIG_N_MASK;
347 tmp |= AUD_CONFIG_N(n);
348 tmp |= AUD_CONFIG_N_PROG_ENABLE;
349 } else {
350 DRM_DEBUG_KMS("using automatic N\n");
Jani Nikula6c262912016-10-10 18:04:00 +0300351 }
352
353 I915_WRITE(HSW_AUD_CFG(pipe), tmp);
Libin Yang6014ac12016-10-25 17:54:18 +0300354
Libin Yangb9f16ff2016-11-11 16:46:28 +0800355 /*
356 * Let's disable "Enable CTS or M Prog bit"
357 * and let HW calculate the value
358 */
Libin Yang6014ac12016-10-25 17:54:18 +0300359 tmp = I915_READ(HSW_AUD_M_CTS_ENABLE(pipe));
Libin Yangb9f16ff2016-11-11 16:46:28 +0800360 tmp &= ~AUD_M_CTS_M_PROG_ENABLE;
Libin Yang6014ac12016-10-25 17:54:18 +0300361 tmp &= ~AUD_M_CTS_M_VALUE_INDEX;
Libin Yang6014ac12016-10-25 17:54:18 +0300362 I915_WRITE(HSW_AUD_M_CTS_ENABLE(pipe), tmp);
Jani Nikula6c262912016-10-10 18:04:00 +0300363}
364
Jani Nikula12e87f22016-10-10 18:04:03 +0300365static void
366hsw_audio_config_update(struct intel_crtc *intel_crtc, enum port port,
367 const struct drm_display_mode *adjusted_mode)
368{
369 if (intel_crtc_has_dp_encoder(intel_crtc->config))
370 hsw_dp_audio_config_update(intel_crtc, port, adjusted_mode);
371 else
372 hsw_hdmi_audio_config_update(intel_crtc, port, adjusted_mode);
373}
374
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200375static void hsw_audio_codec_disable(struct intel_encoder *encoder)
376{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100377 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula5fad84a2014-11-04 10:30:23 +0200378 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
379 enum pipe pipe = intel_crtc->pipe;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200380 uint32_t tmp;
381
Jani Nikula5fad84a2014-11-04 10:30:23 +0200382 DRM_DEBUG_KMS("Disable audio codec on pipe %c\n", pipe_name(pipe));
383
Libin Yang4a21ef72015-09-02 14:11:39 +0800384 mutex_lock(&dev_priv->av_mutex);
385
Jani Nikula5fad84a2014-11-04 10:30:23 +0200386 /* Disable timestamps */
387 tmp = I915_READ(HSW_AUD_CFG(pipe));
388 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
389 tmp |= AUD_CONFIG_N_PROG_ENABLE;
390 tmp &= ~AUD_CONFIG_UPPER_N_MASK;
391 tmp &= ~AUD_CONFIG_LOWER_N_MASK;
Ville Syrjälä2210ce72016-06-22 21:57:05 +0300392 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Jani Nikula5fad84a2014-11-04 10:30:23 +0200393 tmp |= AUD_CONFIG_N_VALUE_INDEX;
394 I915_WRITE(HSW_AUD_CFG(pipe), tmp);
395
396 /* Invalidate ELD */
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200397 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
Jani Nikula82910ac2014-10-27 16:26:59 +0200398 tmp &= ~AUDIO_ELD_VALID(pipe);
Jani Nikulaeb45fa02014-11-18 12:11:29 +0200399 tmp &= ~AUDIO_OUTPUT_ENABLE(pipe);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200400 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
Libin Yang4a21ef72015-09-02 14:11:39 +0800401
402 mutex_unlock(&dev_priv->av_mutex);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200403}
404
405static void hsw_audio_codec_enable(struct drm_connector *connector,
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700406 struct intel_encoder *intel_encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300407 const struct drm_display_mode *adjusted_mode)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200408{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100409 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700410 struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
Jani Nikula5fad84a2014-11-04 10:30:23 +0200411 enum pipe pipe = intel_crtc->pipe;
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700412 enum port port = intel_encoder->port;
Jani Nikula5fad84a2014-11-04 10:30:23 +0200413 const uint8_t *eld = connector->eld;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200414 uint32_t tmp;
415 int len, i;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200416
Jani Nikula5fad84a2014-11-04 10:30:23 +0200417 DRM_DEBUG_KMS("Enable audio codec on pipe %c, %u bytes ELD\n",
Jani Nikula938fd8a2014-10-28 16:20:48 +0200418 pipe_name(pipe), drm_eld_size(eld));
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200419
Libin Yang4a21ef72015-09-02 14:11:39 +0800420 mutex_lock(&dev_priv->av_mutex);
421
Jani Nikula5fad84a2014-11-04 10:30:23 +0200422 /* Enable audio presence detect, invalidate ELD */
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200423 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
Jani Nikula82910ac2014-10-27 16:26:59 +0200424 tmp |= AUDIO_OUTPUT_ENABLE(pipe);
425 tmp &= ~AUDIO_ELD_VALID(pipe);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200426 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
Jani Nikula5fad84a2014-11-04 10:30:23 +0200427
428 /*
429 * FIXME: We're supposed to wait for vblank here, but we have vblanks
430 * disabled during the mode set. The proper fix would be to push the
431 * rest of the setup into a vblank work item, queued here, but the
432 * infrastructure is not there yet.
433 */
434
435 /* Reset ELD write address */
436 tmp = I915_READ(HSW_AUD_DIP_ELD_CTRL(pipe));
437 tmp &= ~IBX_ELD_ADDRESS_MASK;
438 I915_WRITE(HSW_AUD_DIP_ELD_CTRL(pipe), tmp);
439
440 /* Up to 84 bytes of hw ELD buffer */
Jani Nikula938fd8a2014-10-28 16:20:48 +0200441 len = min(drm_eld_size(eld), 84);
442 for (i = 0; i < len / 4; i++)
Jani Nikula5fad84a2014-11-04 10:30:23 +0200443 I915_WRITE(HSW_AUD_EDID_DATA(pipe), *((uint32_t *)eld + i));
444
445 /* ELD valid */
446 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
Jani Nikula82910ac2014-10-27 16:26:59 +0200447 tmp |= AUDIO_ELD_VALID(pipe);
Jani Nikula5fad84a2014-11-04 10:30:23 +0200448 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
449
450 /* Enable timestamps */
Jani Nikula6c262912016-10-10 18:04:00 +0300451 hsw_audio_config_update(intel_crtc, port, adjusted_mode);
Libin Yang4a21ef72015-09-02 14:11:39 +0800452
453 mutex_unlock(&dev_priv->av_mutex);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200454}
455
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700456static void ilk_audio_codec_disable(struct intel_encoder *intel_encoder)
Jani Nikula495a5bb2014-10-27 16:26:55 +0200457{
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700458 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
459 struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
Jani Nikula495a5bb2014-10-27 16:26:55 +0200460 enum pipe pipe = intel_crtc->pipe;
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700461 enum port port = intel_encoder->port;
Jani Nikula495a5bb2014-10-27 16:26:55 +0200462 uint32_t tmp, eldv;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200463 i915_reg_t aud_config, aud_cntrl_st2;
Jani Nikula495a5bb2014-10-27 16:26:55 +0200464
465 DRM_DEBUG_KMS("Disable audio codec on port %c, pipe %c\n",
466 port_name(port), pipe_name(pipe));
467
Jani Nikulad3902c32015-05-04 17:20:49 +0300468 if (WARN_ON(port == PORT_A))
469 return;
470
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +0300471 if (HAS_PCH_IBX(dev_priv)) {
Jani Nikula495a5bb2014-10-27 16:26:55 +0200472 aud_config = IBX_AUD_CFG(pipe);
473 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wayne Boyer666a4532015-12-09 12:29:35 -0800474 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikula495a5bb2014-10-27 16:26:55 +0200475 aud_config = VLV_AUD_CFG(pipe);
476 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
477 } else {
478 aud_config = CPT_AUD_CFG(pipe);
479 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
480 }
481
482 /* Disable timestamps */
483 tmp = I915_READ(aud_config);
484 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
485 tmp |= AUD_CONFIG_N_PROG_ENABLE;
486 tmp &= ~AUD_CONFIG_UPPER_N_MASK;
487 tmp &= ~AUD_CONFIG_LOWER_N_MASK;
Ville Syrjälä2210ce72016-06-22 21:57:05 +0300488 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Jani Nikula495a5bb2014-10-27 16:26:55 +0200489 tmp |= AUD_CONFIG_N_VALUE_INDEX;
490 I915_WRITE(aud_config, tmp);
491
Jani Nikulad3902c32015-05-04 17:20:49 +0300492 eldv = IBX_ELD_VALID(port);
Jani Nikula495a5bb2014-10-27 16:26:55 +0200493
494 /* Invalidate ELD */
495 tmp = I915_READ(aud_cntrl_st2);
496 tmp &= ~eldv;
497 I915_WRITE(aud_cntrl_st2, tmp);
498}
499
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200500static void ilk_audio_codec_enable(struct drm_connector *connector,
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700501 struct intel_encoder *intel_encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300502 const struct drm_display_mode *adjusted_mode)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200503{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100504 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700505 struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
Jani Nikulac6bde932014-11-04 10:31:28 +0200506 enum pipe pipe = intel_crtc->pipe;
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700507 enum port port = intel_encoder->port;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200508 uint8_t *eld = connector->eld;
Pandiyan, Dhinakaran38cb2ec2016-08-10 23:41:13 -0700509 uint32_t tmp, eldv;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200510 int len, i;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200511 i915_reg_t hdmiw_hdmiedid, aud_config, aud_cntl_st, aud_cntrl_st2;
Jani Nikulac6bde932014-11-04 10:31:28 +0200512
513 DRM_DEBUG_KMS("Enable audio codec on port %c, pipe %c, %u bytes ELD\n",
Jani Nikula938fd8a2014-10-28 16:20:48 +0200514 port_name(port), pipe_name(pipe), drm_eld_size(eld));
Jani Nikulac6bde932014-11-04 10:31:28 +0200515
Jani Nikulad3902c32015-05-04 17:20:49 +0300516 if (WARN_ON(port == PORT_A))
517 return;
518
Jani Nikulac6bde932014-11-04 10:31:28 +0200519 /*
520 * FIXME: We're supposed to wait for vblank here, but we have vblanks
521 * disabled during the mode set. The proper fix would be to push the
522 * rest of the setup into a vblank work item, queued here, but the
523 * infrastructure is not there yet.
524 */
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200525
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100526 if (HAS_PCH_IBX(dev_priv)) {
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200527 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
528 aud_config = IBX_AUD_CFG(pipe);
529 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
530 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100531 } else if (IS_VALLEYVIEW(dev_priv) ||
532 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200533 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
534 aud_config = VLV_AUD_CFG(pipe);
535 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
536 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
537 } else {
538 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
539 aud_config = CPT_AUD_CFG(pipe);
540 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
541 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
542 }
543
Jani Nikulad3902c32015-05-04 17:20:49 +0300544 eldv = IBX_ELD_VALID(port);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200545
Jani Nikulac6bde932014-11-04 10:31:28 +0200546 /* Invalidate ELD */
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200547 tmp = I915_READ(aud_cntrl_st2);
548 tmp &= ~eldv;
549 I915_WRITE(aud_cntrl_st2, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200550
Jani Nikulac6bde932014-11-04 10:31:28 +0200551 /* Reset ELD write address */
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200552 tmp = I915_READ(aud_cntl_st);
Jani Nikulac46f1112014-10-27 16:26:52 +0200553 tmp &= ~IBX_ELD_ADDRESS_MASK;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200554 I915_WRITE(aud_cntl_st, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200555
Jani Nikulac6bde932014-11-04 10:31:28 +0200556 /* Up to 84 bytes of hw ELD buffer */
Jani Nikula938fd8a2014-10-28 16:20:48 +0200557 len = min(drm_eld_size(eld), 84);
558 for (i = 0; i < len / 4; i++)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200559 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
560
Jani Nikulac6bde932014-11-04 10:31:28 +0200561 /* ELD valid */
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200562 tmp = I915_READ(aud_cntrl_st2);
563 tmp |= eldv;
564 I915_WRITE(aud_cntrl_st2, tmp);
Jani Nikulac6bde932014-11-04 10:31:28 +0200565
566 /* Enable timestamps */
567 tmp = I915_READ(aud_config);
568 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
569 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
570 tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
Ville Syrjälä2210ce72016-06-22 21:57:05 +0300571 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Jani Nikulac6bde932014-11-04 10:31:28 +0200572 tmp |= AUD_CONFIG_N_VALUE_INDEX;
573 else
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300574 tmp |= audio_config_hdmi_pixel_clock(adjusted_mode);
Jani Nikulac6bde932014-11-04 10:31:28 +0200575 I915_WRITE(aud_config, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200576}
577
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200578/**
579 * intel_audio_codec_enable - Enable the audio codec for HD audio
580 * @intel_encoder: encoder on which to enable audio
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +0100581 * @crtc_state: pointer to the current crtc state.
582 * @conn_state: pointer to the current connector state.
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200583 *
584 * The enable sequences may only be performed after enabling the transcoder and
585 * port, and after completed link training.
586 */
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +0100587void intel_audio_codec_enable(struct intel_encoder *intel_encoder,
588 const struct intel_crtc_state *crtc_state,
589 const struct drm_connector_state *conn_state)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200590{
Jani Nikula33d1e7c62014-10-27 16:26:46 +0200591 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +0100592 const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200593 struct drm_connector *connector;
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700594 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
David Henningsson51e1d832015-08-19 10:48:56 +0200595 struct i915_audio_component *acomp = dev_priv->audio_component;
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700596 enum port port = intel_encoder->port;
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +0100597 enum pipe pipe = to_intel_crtc(crtc_state->base.crtc)->pipe;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200598
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +0100599 connector = conn_state->connector;
600 if (!connector || !connector->eld[0])
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200601 return;
602
603 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
604 connector->base.id,
605 connector->name,
606 connector->encoder->base.id,
607 connector->encoder->name);
608
Jani Nikula6189b032014-10-28 13:53:01 +0200609 /* ELD Conn_Type */
610 connector->eld[5] &= ~(3 << 2);
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +0100611 if (intel_crtc_has_dp_encoder(crtc_state))
Jani Nikula6189b032014-10-28 13:53:01 +0200612 connector->eld[5] |= (1 << 2);
613
Ville Syrjälä124abe02015-09-08 13:40:45 +0300614 connector->eld[6] = drm_av_sync_delay(connector, adjusted_mode) / 2;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200615
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200616 if (dev_priv->display.audio_codec_enable)
Ville Syrjälä124abe02015-09-08 13:40:45 +0300617 dev_priv->display.audio_codec_enable(connector, intel_encoder,
618 adjusted_mode);
David Henningsson51e1d832015-08-19 10:48:56 +0200619
Takashi Iwaicae666c2015-11-12 15:23:41 +0100620 mutex_lock(&dev_priv->av_mutex);
Pandiyan, Dhinakaranf1a3ace2016-09-19 18:24:40 -0700621 intel_encoder->audio_connector = connector;
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700622
Takashi Iwai9dfbffc2016-02-24 15:35:22 +0100623 /* referred in audio callbacks */
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700624 dev_priv->av_enc_map[pipe] = intel_encoder;
Takashi Iwaicae666c2015-11-12 15:23:41 +0100625 mutex_unlock(&dev_priv->av_mutex);
626
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700627 /* audio drivers expect pipe = -1 to indicate Non-MST cases */
628 if (intel_encoder->type != INTEL_OUTPUT_DP_MST)
629 pipe = -1;
630
David Henningsson51e1d832015-08-19 10:48:56 +0200631 if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify)
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700632 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
633 (int) port, (int) pipe);
Jerome Anand46d196e2017-01-25 04:27:50 +0530634
635 intel_lpe_audio_notify(dev_priv, connector->eld, port,
636 crtc_state->port_clock);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200637}
638
639/**
640 * intel_audio_codec_disable - Disable the audio codec for HD audio
Geliang Tang95d0be62015-09-15 06:04:36 -0700641 * @intel_encoder: encoder on which to disable audio
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200642 *
643 * The disable sequences must be performed before disabling the transcoder or
644 * port.
645 */
David Henningsson51e1d832015-08-19 10:48:56 +0200646void intel_audio_codec_disable(struct intel_encoder *intel_encoder)
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200647{
David Henningsson51e1d832015-08-19 10:48:56 +0200648 struct drm_encoder *encoder = &intel_encoder->base;
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700649 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
David Henningsson51e1d832015-08-19 10:48:56 +0200650 struct i915_audio_component *acomp = dev_priv->audio_component;
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700651 enum port port = intel_encoder->port;
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700652 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
653 enum pipe pipe = crtc->pipe;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200654
655 if (dev_priv->display.audio_codec_disable)
David Henningsson51e1d832015-08-19 10:48:56 +0200656 dev_priv->display.audio_codec_disable(intel_encoder);
657
Takashi Iwaicae666c2015-11-12 15:23:41 +0100658 mutex_lock(&dev_priv->av_mutex);
Pandiyan, Dhinakaranf1a3ace2016-09-19 18:24:40 -0700659 intel_encoder->audio_connector = NULL;
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700660 dev_priv->av_enc_map[pipe] = NULL;
Takashi Iwaicae666c2015-11-12 15:23:41 +0100661 mutex_unlock(&dev_priv->av_mutex);
662
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700663 /* audio drivers expect pipe = -1 to indicate Non-MST cases */
664 if (intel_encoder->type != INTEL_OUTPUT_DP_MST)
665 pipe = -1;
666
David Henningsson51e1d832015-08-19 10:48:56 +0200667 if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify)
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700668 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
669 (int) port, (int) pipe);
Jerome Anand46d196e2017-01-25 04:27:50 +0530670
671 intel_lpe_audio_notify(dev_priv, NULL, port, 0);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200672}
673
674/**
Imre Deak88212942016-03-16 13:38:53 +0200675 * intel_init_audio_hooks - Set up chip specific audio hooks
676 * @dev_priv: device private
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200677 */
Imre Deak88212942016-03-16 13:38:53 +0200678void intel_init_audio_hooks(struct drm_i915_private *dev_priv)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200679{
Imre Deak88212942016-03-16 13:38:53 +0200680 if (IS_G4X(dev_priv)) {
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200681 dev_priv->display.audio_codec_enable = g4x_audio_codec_enable;
Jani Nikula76d8d3e2014-10-27 16:26:57 +0200682 dev_priv->display.audio_codec_disable = g4x_audio_codec_disable;
Imre Deak88212942016-03-16 13:38:53 +0200683 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200684 dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
Jani Nikula495a5bb2014-10-27 16:26:55 +0200685 dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
Imre Deak88212942016-03-16 13:38:53 +0200686 } else if (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8) {
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200687 dev_priv->display.audio_codec_enable = hsw_audio_codec_enable;
688 dev_priv->display.audio_codec_disable = hsw_audio_codec_disable;
Imre Deak88212942016-03-16 13:38:53 +0200689 } else if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200690 dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
Jani Nikula495a5bb2014-10-27 16:26:55 +0200691 dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200692 }
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200693}
Imre Deak58fddc22015-01-08 17:54:14 +0200694
David Weinehallc49d13e2016-08-22 13:32:42 +0300695static void i915_audio_component_get_power(struct device *kdev)
Imre Deak58fddc22015-01-08 17:54:14 +0200696{
David Weinehallc49d13e2016-08-22 13:32:42 +0300697 intel_display_power_get(kdev_to_i915(kdev), POWER_DOMAIN_AUDIO);
Imre Deak58fddc22015-01-08 17:54:14 +0200698}
699
David Weinehallc49d13e2016-08-22 13:32:42 +0300700static void i915_audio_component_put_power(struct device *kdev)
Imre Deak58fddc22015-01-08 17:54:14 +0200701{
David Weinehallc49d13e2016-08-22 13:32:42 +0300702 intel_display_power_put(kdev_to_i915(kdev), POWER_DOMAIN_AUDIO);
Imre Deak58fddc22015-01-08 17:54:14 +0200703}
704
David Weinehallc49d13e2016-08-22 13:32:42 +0300705static void i915_audio_component_codec_wake_override(struct device *kdev,
Lu, Han632f3ab2015-05-05 09:05:47 +0800706 bool enable)
707{
David Weinehallc49d13e2016-08-22 13:32:42 +0300708 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
Lu, Han632f3ab2015-05-05 09:05:47 +0800709 u32 tmp;
710
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700711 if (!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv))
Lu, Han632f3ab2015-05-05 09:05:47 +0800712 return;
713
David Weinehallc49d13e2016-08-22 13:32:42 +0300714 i915_audio_component_get_power(kdev);
Chris Wilsond838a112016-08-03 17:09:00 +0100715
Lu, Han632f3ab2015-05-05 09:05:47 +0800716 /*
717 * Enable/disable generating the codec wake signal, overriding the
718 * internal logic to generate the codec wake to controller.
719 */
720 tmp = I915_READ(HSW_AUD_CHICKENBIT);
721 tmp &= ~SKL_AUD_CODEC_WAKE_SIGNAL;
722 I915_WRITE(HSW_AUD_CHICKENBIT, tmp);
723 usleep_range(1000, 1500);
724
725 if (enable) {
726 tmp = I915_READ(HSW_AUD_CHICKENBIT);
727 tmp |= SKL_AUD_CODEC_WAKE_SIGNAL;
728 I915_WRITE(HSW_AUD_CHICKENBIT, tmp);
729 usleep_range(1000, 1500);
730 }
Chris Wilsond838a112016-08-03 17:09:00 +0100731
David Weinehallc49d13e2016-08-22 13:32:42 +0300732 i915_audio_component_put_power(kdev);
Lu, Han632f3ab2015-05-05 09:05:47 +0800733}
734
Imre Deak58fddc22015-01-08 17:54:14 +0200735/* Get CDCLK in kHz */
David Weinehallc49d13e2016-08-22 13:32:42 +0300736static int i915_audio_component_get_cdclk_freq(struct device *kdev)
Imre Deak58fddc22015-01-08 17:54:14 +0200737{
David Weinehallc49d13e2016-08-22 13:32:42 +0300738 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
Imre Deak58fddc22015-01-08 17:54:14 +0200739
740 if (WARN_ON_ONCE(!HAS_DDI(dev_priv)))
741 return -ENODEV;
742
Ville Syrjälä1033f922016-04-26 19:46:33 +0300743 return dev_priv->cdclk_freq;
Imre Deak58fddc22015-01-08 17:54:14 +0200744}
745
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700746static struct intel_encoder *get_saved_enc(struct drm_i915_private *dev_priv,
747 int port, int pipe)
748{
749
750 if (WARN_ON(pipe >= I915_MAX_PIPES))
751 return NULL;
752
753 /* MST */
754 if (pipe >= 0)
755 return dev_priv->av_enc_map[pipe];
756
757 /* Non-MST */
758 for_each_pipe(dev_priv, pipe) {
759 struct intel_encoder *encoder;
760
761 encoder = dev_priv->av_enc_map[pipe];
762 if (encoder == NULL)
763 continue;
764
765 if (port == encoder->port)
766 return encoder;
767 }
768
769 return NULL;
770}
771
772static int i915_audio_component_sync_audio_rate(struct device *kdev, int port,
773 int pipe, int rate)
Libin Yang4a21ef72015-09-02 14:11:39 +0800774{
David Weinehallc49d13e2016-08-22 13:32:42 +0300775 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
Libin Yang4a21ef72015-09-02 14:11:39 +0800776 struct intel_encoder *intel_encoder;
Libin Yang4a21ef72015-09-02 14:11:39 +0800777 struct intel_crtc *crtc;
Jani Nikula8f1ec182016-10-10 18:04:02 +0300778 struct drm_display_mode *adjusted_mode;
Libin Yang7e8275c2015-09-25 09:36:12 +0800779 struct i915_audio_component *acomp = dev_priv->audio_component;
Takashi Iwai0bdf5a02015-11-30 18:19:39 +0100780 int err = 0;
Libin Yang4a21ef72015-09-02 14:11:39 +0800781
Libin Yang4bd2d6f2016-10-10 18:04:04 +0300782 if (!HAS_DDI(dev_priv))
Libin Yang4a21ef72015-09-02 14:11:39 +0800783 return 0;
784
David Weinehallc49d13e2016-08-22 13:32:42 +0300785 i915_audio_component_get_power(kdev);
Libin Yang4a21ef72015-09-02 14:11:39 +0800786 mutex_lock(&dev_priv->av_mutex);
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700787
Libin Yang4a21ef72015-09-02 14:11:39 +0800788 /* 1. get the pipe */
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700789 intel_encoder = get_saved_enc(dev_priv, port, pipe);
Takashi Iwai0bdf5a02015-11-30 18:19:39 +0100790 if (!intel_encoder || !intel_encoder->base.crtc ||
Libin Yang6014ac12016-10-25 17:54:18 +0300791 (intel_encoder->type != INTEL_OUTPUT_HDMI &&
792 intel_encoder->type != INTEL_OUTPUT_DP)) {
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700793 DRM_DEBUG_KMS("Not valid for port %c\n", port_name(port));
Takashi Iwai0bdf5a02015-11-30 18:19:39 +0100794 err = -ENODEV;
795 goto unlock;
Libin Yang4a21ef72015-09-02 14:11:39 +0800796 }
Takashi Iwai0bdf5a02015-11-30 18:19:39 +0100797
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700798 /* pipe passed from the audio driver will be -1 for Non-MST case */
799 crtc = to_intel_crtc(intel_encoder->base.crtc);
800 pipe = crtc->pipe;
801
Jani Nikula8f1ec182016-10-10 18:04:02 +0300802 adjusted_mode = &crtc->config->base.adjusted_mode;
Libin Yang4a21ef72015-09-02 14:11:39 +0800803
Libin Yang7e8275c2015-09-25 09:36:12 +0800804 /* port must be valid now, otherwise the pipe will be invalid */
805 acomp->aud_sample_rate[port] = rate;
806
Jani Nikula8f1ec182016-10-10 18:04:02 +0300807 hsw_audio_config_update(crtc, port, adjusted_mode);
Libin Yang4a21ef72015-09-02 14:11:39 +0800808
Takashi Iwai0bdf5a02015-11-30 18:19:39 +0100809 unlock:
Libin Yang4a21ef72015-09-02 14:11:39 +0800810 mutex_unlock(&dev_priv->av_mutex);
David Weinehallc49d13e2016-08-22 13:32:42 +0300811 i915_audio_component_put_power(kdev);
Takashi Iwai0bdf5a02015-11-30 18:19:39 +0100812 return err;
Libin Yang4a21ef72015-09-02 14:11:39 +0800813}
814
David Weinehallc49d13e2016-08-22 13:32:42 +0300815static int i915_audio_component_get_eld(struct device *kdev, int port,
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700816 int pipe, bool *enabled,
Takashi Iwaicae666c2015-11-12 15:23:41 +0100817 unsigned char *buf, int max_bytes)
818{
David Weinehallc49d13e2016-08-22 13:32:42 +0300819 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
Takashi Iwaicae666c2015-11-12 15:23:41 +0100820 struct intel_encoder *intel_encoder;
Takashi Iwaicae666c2015-11-12 15:23:41 +0100821 const u8 *eld;
822 int ret = -EINVAL;
823
824 mutex_lock(&dev_priv->av_mutex);
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700825
826 intel_encoder = get_saved_enc(dev_priv, port, pipe);
827 if (!intel_encoder) {
828 DRM_DEBUG_KMS("Not valid for port %c\n", port_name(port));
829 mutex_unlock(&dev_priv->av_mutex);
830 return ret;
831 }
832
833 ret = 0;
834 *enabled = intel_encoder->audio_connector != NULL;
835 if (*enabled) {
836 eld = intel_encoder->audio_connector->eld;
837 ret = drm_eld_size(eld);
838 memcpy(buf, eld, min(max_bytes, ret));
Takashi Iwaicae666c2015-11-12 15:23:41 +0100839 }
840
841 mutex_unlock(&dev_priv->av_mutex);
842 return ret;
Imre Deak58fddc22015-01-08 17:54:14 +0200843}
844
845static const struct i915_audio_component_ops i915_audio_component_ops = {
846 .owner = THIS_MODULE,
847 .get_power = i915_audio_component_get_power,
848 .put_power = i915_audio_component_put_power,
Lu, Han632f3ab2015-05-05 09:05:47 +0800849 .codec_wake_override = i915_audio_component_codec_wake_override,
Imre Deak58fddc22015-01-08 17:54:14 +0200850 .get_cdclk_freq = i915_audio_component_get_cdclk_freq,
Libin Yang4a21ef72015-09-02 14:11:39 +0800851 .sync_audio_rate = i915_audio_component_sync_audio_rate,
Takashi Iwaicae666c2015-11-12 15:23:41 +0100852 .get_eld = i915_audio_component_get_eld,
Imre Deak58fddc22015-01-08 17:54:14 +0200853};
854
David Weinehallc49d13e2016-08-22 13:32:42 +0300855static int i915_audio_component_bind(struct device *i915_kdev,
856 struct device *hda_kdev, void *data)
Imre Deak58fddc22015-01-08 17:54:14 +0200857{
858 struct i915_audio_component *acomp = data;
David Weinehallc49d13e2016-08-22 13:32:42 +0300859 struct drm_i915_private *dev_priv = kdev_to_i915(i915_kdev);
Libin Yang7e8275c2015-09-25 09:36:12 +0800860 int i;
Imre Deak58fddc22015-01-08 17:54:14 +0200861
862 if (WARN_ON(acomp->ops || acomp->dev))
863 return -EEXIST;
864
Chris Wilson91c8a322016-07-05 10:40:23 +0100865 drm_modeset_lock_all(&dev_priv->drm);
Imre Deak58fddc22015-01-08 17:54:14 +0200866 acomp->ops = &i915_audio_component_ops;
David Weinehallc49d13e2016-08-22 13:32:42 +0300867 acomp->dev = i915_kdev;
Libin Yang7e8275c2015-09-25 09:36:12 +0800868 BUILD_BUG_ON(MAX_PORTS != I915_MAX_PORTS);
869 for (i = 0; i < ARRAY_SIZE(acomp->aud_sample_rate); i++)
870 acomp->aud_sample_rate[i] = 0;
David Henningsson51e1d832015-08-19 10:48:56 +0200871 dev_priv->audio_component = acomp;
Chris Wilson91c8a322016-07-05 10:40:23 +0100872 drm_modeset_unlock_all(&dev_priv->drm);
Imre Deak58fddc22015-01-08 17:54:14 +0200873
874 return 0;
875}
876
David Weinehallc49d13e2016-08-22 13:32:42 +0300877static void i915_audio_component_unbind(struct device *i915_kdev,
878 struct device *hda_kdev, void *data)
Imre Deak58fddc22015-01-08 17:54:14 +0200879{
880 struct i915_audio_component *acomp = data;
David Weinehallc49d13e2016-08-22 13:32:42 +0300881 struct drm_i915_private *dev_priv = kdev_to_i915(i915_kdev);
Imre Deak58fddc22015-01-08 17:54:14 +0200882
Chris Wilson91c8a322016-07-05 10:40:23 +0100883 drm_modeset_lock_all(&dev_priv->drm);
Imre Deak58fddc22015-01-08 17:54:14 +0200884 acomp->ops = NULL;
885 acomp->dev = NULL;
David Henningsson51e1d832015-08-19 10:48:56 +0200886 dev_priv->audio_component = NULL;
Chris Wilson91c8a322016-07-05 10:40:23 +0100887 drm_modeset_unlock_all(&dev_priv->drm);
Imre Deak58fddc22015-01-08 17:54:14 +0200888}
889
890static const struct component_ops i915_audio_component_bind_ops = {
891 .bind = i915_audio_component_bind,
892 .unbind = i915_audio_component_unbind,
893};
894
895/**
896 * i915_audio_component_init - initialize and register the audio component
897 * @dev_priv: i915 device instance
898 *
899 * This will register with the component framework a child component which
900 * will bind dynamically to the snd_hda_intel driver's corresponding master
901 * component when the latter is registered. During binding the child
902 * initializes an instance of struct i915_audio_component which it receives
903 * from the master. The master can then start to use the interface defined by
904 * this struct. Each side can break the binding at any point by deregistering
905 * its own component after which each side's component unbind callback is
906 * called.
907 *
908 * We ignore any error during registration and continue with reduced
909 * functionality (i.e. without HDMI audio).
910 */
911void i915_audio_component_init(struct drm_i915_private *dev_priv)
912{
913 int ret;
914
Chris Wilson91c8a322016-07-05 10:40:23 +0100915 ret = component_add(dev_priv->drm.dev, &i915_audio_component_bind_ops);
Imre Deak58fddc22015-01-08 17:54:14 +0200916 if (ret < 0) {
917 DRM_ERROR("failed to add audio component (%d)\n", ret);
918 /* continue with reduced functionality */
919 return;
920 }
921
922 dev_priv->audio_component_registered = true;
923}
924
925/**
926 * i915_audio_component_cleanup - deregister the audio component
927 * @dev_priv: i915 device instance
928 *
929 * Deregisters the audio component, breaking any existing binding to the
930 * corresponding snd_hda_intel driver's master component.
931 */
932void i915_audio_component_cleanup(struct drm_i915_private *dev_priv)
933{
934 if (!dev_priv->audio_component_registered)
935 return;
936
Chris Wilson91c8a322016-07-05 10:40:23 +0100937 component_del(dev_priv->drm.dev, &i915_audio_component_bind_ops);
Imre Deak58fddc22015-01-08 17:54:14 +0200938 dev_priv->audio_component_registered = false;
939}
Jerome Anandeef57322017-01-25 04:27:49 +0530940
941/**
942 * intel_audio_init() - Initialize the audio driver either using
943 * component framework or using lpe audio bridge
944 * @dev_priv: the i915 drm device private data
945 *
946 */
947void intel_audio_init(struct drm_i915_private *dev_priv)
948{
949 if (intel_lpe_audio_init(dev_priv) < 0)
950 i915_audio_component_init(dev_priv);
951}
952
953/**
954 * intel_audio_deinit() - deinitialize the audio driver
955 * @dev_priv: the i915 drm device private data
956 *
957 */
958void intel_audio_deinit(struct drm_i915_private *dev_priv)
959{
960 if ((dev_priv)->lpe_audio.platdev != NULL)
961 intel_lpe_audio_teardown(dev_priv);
962 else
963 i915_audio_component_cleanup(dev_priv);
964}